blob: f157c6f76b32b8c98dce28eed6253db033acc258 [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
Li Yange2c8e4252010-11-11 20:16:29 +08004 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07005 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020013 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070014 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070015 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
Zhang Wei173acc72008-03-01 07:42:48 -070020 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070031#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
Rob Herring5af50732013-09-17 14:28:33 -050036#include <linux/of_address.h>
37#include <linux/of_irq.h>
Zhang Wei173acc72008-03-01 07:42:48 -070038#include <linux/of_platform.h>
39
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000040#include "dmaengine.h"
Zhang Wei173acc72008-03-01 07:42:48 -070041#include "fsldma.h"
42
Ira Snyderb1584712011-03-03 07:54:55 +000043#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
Ira Snyderc14330412010-09-30 11:46:45 +000047
Ira Snyderb1584712011-03-03 07:54:55 +000048static const char msg_ld_oom[] = "No free memory for link descriptor";
Zhang Wei173acc72008-03-01 07:42:48 -070049
Ira Snydere8bd84d2011-03-03 07:54:54 +000050/*
51 * Register Helpers
52 */
Zhang Wei173acc72008-03-01 07:42:48 -070053
Ira Snydera1c03312010-01-06 13:34:05 +000054static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070055{
Ira Snydera1c03312010-01-06 13:34:05 +000056 DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070057}
58
Ira Snydera1c03312010-01-06 13:34:05 +000059static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070060{
Ira Snydera1c03312010-01-06 13:34:05 +000061 return DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070062}
63
Ira Snydera1c03312010-01-06 13:34:05 +000064static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
Zhang Wei173acc72008-03-01 07:42:48 -070065{
Ira Snydera1c03312010-01-06 13:34:05 +000066 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070067}
68
Ira Snydera1c03312010-01-06 13:34:05 +000069static dma_addr_t get_cdar(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070070{
Ira Snydera1c03312010-01-06 13:34:05 +000071 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
Zhang Wei173acc72008-03-01 07:42:48 -070072}
73
Ira Snydera1c03312010-01-06 13:34:05 +000074static u32 get_bcr(struct fsldma_chan *chan)
Zhang Weif79abb62008-03-18 18:45:00 -070075{
Ira Snydera1c03312010-01-06 13:34:05 +000076 return DMA_IN(chan, &chan->regs->bcr, 32);
Zhang Weif79abb62008-03-18 18:45:00 -070077}
78
Ira Snydere8bd84d2011-03-03 07:54:54 +000079/*
80 * Descriptor Helpers
81 */
82
Zhang Wei173acc72008-03-01 07:42:48 -070083static void set_desc_cnt(struct fsldma_chan *chan,
84 struct fsl_dma_ld_hw *hw, u32 count)
Zhang Wei173acc72008-03-01 07:42:48 -070085{
Zhang Wei173acc72008-03-01 07:42:48 -070086 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070087}
88
Zhang Wei173acc72008-03-01 07:42:48 -070089static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +000090 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -070091{
Zhang Wei173acc72008-03-01 07:42:48 -070092 u64 snoop_bits;
Dan Williams900325a2009-03-02 15:33:46 -070093
Zhang Wei173acc72008-03-01 07:42:48 -070094 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
95 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
96 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070097}
98
Zhang Wei173acc72008-03-01 07:42:48 -070099static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000100 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -0700101{
102 u64 snoop_bits;
103
104 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
105 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
106 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
107}
108
109static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000110 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700111{
112 u64 snoop_bits;
113
114 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
115 ? FSL_DMA_SNEN : 0;
116 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
117}
118
Ira Snyder31f43062011-03-03 07:54:57 +0000119static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700120{
Ira Snyder776c8942009-05-15 11:33:20 -0700121 u64 snoop_bits;
122
Ira Snydera1c03312010-01-06 13:34:05 +0000123 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Ira Snyder776c8942009-05-15 11:33:20 -0700124 ? FSL_DMA_SNEN : 0;
125
Ira Snydera1c03312010-01-06 13:34:05 +0000126 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
127 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
Ira Snyder776c8942009-05-15 11:33:20 -0700128 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700129}
130
Ira Snydere8bd84d2011-03-03 07:54:54 +0000131/*
132 * DMA Engine Hardware Control Helpers
133 */
Zhang Wei173acc72008-03-01 07:42:48 -0700134
Ira Snydere8bd84d2011-03-03 07:54:54 +0000135static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700136{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000137 /* Reset the channel */
138 DMA_OUT(chan, &chan->regs->mr, 0, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700139
Ira Snydere8bd84d2011-03-03 07:54:54 +0000140 switch (chan->feature & FSL_DMA_IP_MASK) {
141 case FSL_DMA_IP_85XX:
142 /* Set the channel to below modes:
143 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000144 * EOLNIE - End of links interrupt enable
145 * BWC - Bandwidth sharing among channels
146 */
147 DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_BWC
Ira Snyderf04cd402011-03-03 07:54:58 +0000148 | FSL_DMA_MR_EIE | FSL_DMA_MR_EOLNIE, 32);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000149 break;
150 case FSL_DMA_IP_83XX:
151 /* Set the channel to below modes:
152 * EOTIE - End-of-transfer interrupt enable
153 * PRC_RM - PCI read multiple
154 */
155 DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_EOTIE
156 | FSL_DMA_MR_PRC_RM, 32);
157 break;
158 }
Zhang Wei173acc72008-03-01 07:42:48 -0700159}
160
161static int dma_is_idle(struct fsldma_chan *chan)
162{
163 u32 sr = get_sr(chan);
164 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
165}
166
Ira Snyderf04cd402011-03-03 07:54:58 +0000167/*
168 * Start the DMA controller
169 *
170 * Preconditions:
171 * - the CDAR register must point to the start descriptor
172 * - the MRn[CS] bit must be cleared
173 */
Zhang Wei173acc72008-03-01 07:42:48 -0700174static void dma_start(struct fsldma_chan *chan)
175{
176 u32 mode;
177
178 mode = DMA_IN(chan, &chan->regs->mr, 32);
179
Ira Snyderf04cd402011-03-03 07:54:58 +0000180 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
181 DMA_OUT(chan, &chan->regs->bcr, 0, 32);
182 mode |= FSL_DMA_MR_EMP_EN;
183 } else {
184 mode &= ~FSL_DMA_MR_EMP_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700185 }
186
Ira Snyderf04cd402011-03-03 07:54:58 +0000187 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Zhang Wei173acc72008-03-01 07:42:48 -0700188 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000189 } else {
190 mode &= ~FSL_DMA_MR_EMS_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700191 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000192 }
Zhang Wei173acc72008-03-01 07:42:48 -0700193
194 DMA_OUT(chan, &chan->regs->mr, mode, 32);
195}
196
197static void dma_halt(struct fsldma_chan *chan)
198{
199 u32 mode;
200 int i;
201
Ira Snydera00ae342011-03-03 07:55:01 +0000202 /* read the mode register */
Zhang Wei173acc72008-03-01 07:42:48 -0700203 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snydera00ae342011-03-03 07:55:01 +0000204
205 /*
206 * The 85xx controller supports channel abort, which will stop
207 * the current transfer. On 83xx, this bit is the transfer error
208 * mask bit, which should not be changed.
209 */
210 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
211 mode |= FSL_DMA_MR_CA;
212 DMA_OUT(chan, &chan->regs->mr, mode, 32);
213
214 mode &= ~FSL_DMA_MR_CA;
215 }
216
217 /* stop the DMA controller */
218 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
Zhang Wei173acc72008-03-01 07:42:48 -0700219 DMA_OUT(chan, &chan->regs->mr, mode, 32);
220
Ira Snydera00ae342011-03-03 07:55:01 +0000221 /* wait for the DMA controller to become idle */
Zhang Wei173acc72008-03-01 07:42:48 -0700222 for (i = 0; i < 100; i++) {
223 if (dma_is_idle(chan))
224 return;
225
226 udelay(10);
227 }
228
229 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000230 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700231}
232
Zhang Wei173acc72008-03-01 07:42:48 -0700233/**
234 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000235 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700236 * @size : Address loop size, 0 for disable loop
237 *
238 * The set source address hold transfer size. The source
239 * address hold or loop transfer size is when the DMA transfer
240 * data from source address (SA), if the loop size is 4, the DMA will
241 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
242 * SA + 1 ... and so on.
243 */
Ira Snydera1c03312010-01-06 13:34:05 +0000244static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700245{
Ira Snyder272ca652010-01-06 13:33:59 +0000246 u32 mode;
247
Ira Snydera1c03312010-01-06 13:34:05 +0000248 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000249
Zhang Wei173acc72008-03-01 07:42:48 -0700250 switch (size) {
251 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000252 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700253 break;
254 case 1:
255 case 2:
256 case 4:
257 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000258 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700259 break;
260 }
Ira Snyder272ca652010-01-06 13:33:59 +0000261
Ira Snydera1c03312010-01-06 13:34:05 +0000262 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700263}
264
265/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000266 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000267 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700268 * @size : Address loop size, 0 for disable loop
269 *
270 * The set destination address hold transfer size. The destination
271 * address hold or loop transfer size is when the DMA transfer
272 * data to destination address (TA), if the loop size is 4, the DMA will
273 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
274 * TA + 1 ... and so on.
275 */
Ira Snydera1c03312010-01-06 13:34:05 +0000276static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700277{
Ira Snyder272ca652010-01-06 13:33:59 +0000278 u32 mode;
279
Ira Snydera1c03312010-01-06 13:34:05 +0000280 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000281
Zhang Wei173acc72008-03-01 07:42:48 -0700282 switch (size) {
283 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000284 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700285 break;
286 case 1:
287 case 2:
288 case 4:
289 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000290 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700291 break;
292 }
Ira Snyder272ca652010-01-06 13:33:59 +0000293
Ira Snydera1c03312010-01-06 13:34:05 +0000294 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700295}
296
297/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700298 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000299 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700300 * @size : Number of bytes to transfer in a single request
301 *
302 * The Freescale DMA channel can be controlled by the external signal DREQ#.
303 * The DMA request count is how many bytes are allowed to transfer before
304 * pausing the channel, after which a new assertion of DREQ# resumes channel
305 * operation.
306 *
307 * A size of 0 disables external pause control. The maximum size is 1024.
308 */
Ira Snydera1c03312010-01-06 13:34:05 +0000309static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700310{
Ira Snyder272ca652010-01-06 13:33:59 +0000311 u32 mode;
312
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700313 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000314
Ira Snydera1c03312010-01-06 13:34:05 +0000315 mode = DMA_IN(chan, &chan->regs->mr, 32);
Ira Snyder272ca652010-01-06 13:33:59 +0000316 mode |= (__ilog2(size) << 24) & 0x0f000000;
317
Ira Snydera1c03312010-01-06 13:34:05 +0000318 DMA_OUT(chan, &chan->regs->mr, mode, 32);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700319}
320
321/**
Zhang Wei173acc72008-03-01 07:42:48 -0700322 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000323 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700324 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700325 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700326 * The Freescale DMA channel can be controlled by the external signal DREQ#.
327 * The DMA Request Count feature should be used in addition to this feature
328 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700329 */
Ira Snydera1c03312010-01-06 13:34:05 +0000330static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700331{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700332 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000333 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700334 else
Ira Snydera1c03312010-01-06 13:34:05 +0000335 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700336}
337
338/**
339 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000340 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700341 * @enable : 0 is disabled, 1 is enabled.
342 *
343 * If enable the external start, the channel can be started by an
344 * external DMA start pin. So the dma_start() does not start the
345 * transfer immediately. The DMA channel will wait for the
346 * control pin asserted.
347 */
Ira Snydera1c03312010-01-06 13:34:05 +0000348static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700349{
350 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000351 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700352 else
Ira Snydera1c03312010-01-06 13:34:05 +0000353 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700354}
355
Ira Snyder31f43062011-03-03 07:54:57 +0000356static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000357{
358 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
359
360 if (list_empty(&chan->ld_pending))
361 goto out_splice;
362
363 /*
364 * Add the hardware descriptor to the chain of hardware descriptors
365 * that already exists in memory.
366 *
367 * This will un-set the EOL bit of the existing transaction, and the
368 * last link in this transaction will become the EOL descriptor.
369 */
370 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
371
372 /*
373 * Add the software descriptor and all children to the list
374 * of pending transactions
375 */
376out_splice:
377 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
378}
379
Zhang Wei173acc72008-03-01 07:42:48 -0700380static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
381{
Ira Snydera1c03312010-01-06 13:34:05 +0000382 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700383 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
384 struct fsl_desc_sw *child;
Zhang Wei173acc72008-03-01 07:42:48 -0700385 unsigned long flags;
Dan Williamsbbc76562013-12-09 11:16:00 -0800386 dma_cookie_t cookie = -EINVAL;
Zhang Wei173acc72008-03-01 07:42:48 -0700387
Ira Snydera1c03312010-01-06 13:34:05 +0000388 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700389
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000390 /*
391 * assign cookies to all of the software descriptors
392 * that make up this transaction
393 */
Dan Williamseda34232009-09-08 17:53:02 -0700394 list_for_each_entry(child, &desc->tx_list, node) {
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000395 cookie = dma_cookie_assign(&child->async_tx);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700396 }
397
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000398 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000399 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700400
Ira Snydera1c03312010-01-06 13:34:05 +0000401 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700402
403 return cookie;
404}
405
406/**
407 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000408 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700409 *
410 * Return - The descriptor allocated. NULL for failed.
411 */
Ira Snyder31f43062011-03-03 07:54:57 +0000412static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700413{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000414 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700415 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700416
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000417 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
418 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000419 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000420 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700421 }
422
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000423 memset(desc, 0, sizeof(*desc));
424 INIT_LIST_HEAD(&desc->tx_list);
425 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
426 desc->async_tx.tx_submit = fsl_dma_tx_submit;
427 desc->async_tx.phys = pdesc;
428
Ira Snyder0ab09c32011-03-03 07:54:56 +0000429#ifdef FSL_DMA_LD_DEBUG
430 chan_dbg(chan, "LD %p allocated\n", desc);
431#endif
432
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000433 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700434}
435
Zhang Wei173acc72008-03-01 07:42:48 -0700436/**
437 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000438 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700439 *
440 * This function will create a dma pool for descriptor allocation.
441 *
442 * Return - The number of descriptors allocated.
443 */
Ira Snydera1c03312010-01-06 13:34:05 +0000444static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700445{
Ira Snydera1c03312010-01-06 13:34:05 +0000446 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700447
448 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000449 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700450 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700451
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000452 /*
453 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700454 * for meeting FSL DMA specification requirement.
455 */
Ira Snyderb1584712011-03-03 07:54:55 +0000456 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000457 sizeof(struct fsl_desc_sw),
458 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000459 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000460 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000461 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700462 }
463
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000464 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700465 return 1;
466}
467
468/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000469 * fsldma_free_desc_list - Free all descriptors in a queue
470 * @chan: Freescae DMA channel
471 * @list: the list to free
472 *
473 * LOCKING: must hold chan->desc_lock
474 */
475static void fsldma_free_desc_list(struct fsldma_chan *chan,
476 struct list_head *list)
477{
478 struct fsl_desc_sw *desc, *_desc;
479
480 list_for_each_entry_safe(desc, _desc, list, node) {
481 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000482#ifdef FSL_DMA_LD_DEBUG
483 chan_dbg(chan, "LD %p free\n", desc);
484#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000485 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
486 }
487}
488
489static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
490 struct list_head *list)
491{
492 struct fsl_desc_sw *desc, *_desc;
493
494 list_for_each_entry_safe_reverse(desc, _desc, list, node) {
495 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000496#ifdef FSL_DMA_LD_DEBUG
497 chan_dbg(chan, "LD %p free\n", desc);
498#endif
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000499 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
500 }
501}
502
503/**
Zhang Wei173acc72008-03-01 07:42:48 -0700504 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000505 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700506 */
Ira Snydera1c03312010-01-06 13:34:05 +0000507static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700508{
Ira Snydera1c03312010-01-06 13:34:05 +0000509 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700510 unsigned long flags;
511
Ira Snyderb1584712011-03-03 07:54:55 +0000512 chan_dbg(chan, "free all channel resources\n");
Ira Snydera1c03312010-01-06 13:34:05 +0000513 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000514 fsldma_free_desc_list(chan, &chan->ld_pending);
515 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snydera1c03312010-01-06 13:34:05 +0000516 spin_unlock_irqrestore(&chan->desc_lock, flags);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700517
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000518 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000519 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700520}
521
Zhang Wei2187c262008-03-13 17:45:28 -0700522static struct dma_async_tx_descriptor *
Ira Snydera1c03312010-01-06 13:34:05 +0000523fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags)
Zhang Wei2187c262008-03-13 17:45:28 -0700524{
Ira Snydera1c03312010-01-06 13:34:05 +0000525 struct fsldma_chan *chan;
Zhang Wei2187c262008-03-13 17:45:28 -0700526 struct fsl_desc_sw *new;
527
Ira Snydera1c03312010-01-06 13:34:05 +0000528 if (!dchan)
Zhang Wei2187c262008-03-13 17:45:28 -0700529 return NULL;
530
Ira Snydera1c03312010-01-06 13:34:05 +0000531 chan = to_fsl_chan(dchan);
Zhang Wei2187c262008-03-13 17:45:28 -0700532
Ira Snydera1c03312010-01-06 13:34:05 +0000533 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei2187c262008-03-13 17:45:28 -0700534 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000535 chan_err(chan, "%s\n", msg_ld_oom);
Zhang Wei2187c262008-03-13 17:45:28 -0700536 return NULL;
537 }
538
539 new->async_tx.cookie = -EBUSY;
Dan Williams636bdea2008-04-17 20:17:26 -0700540 new->async_tx.flags = flags;
Zhang Wei2187c262008-03-13 17:45:28 -0700541
Zhang Weif79abb62008-03-18 18:45:00 -0700542 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700543 list_add_tail(&new->node, &new->tx_list);
Zhang Weif79abb62008-03-18 18:45:00 -0700544
Ira Snyder31f43062011-03-03 07:54:57 +0000545 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000546 set_ld_eol(chan, new);
Zhang Wei2187c262008-03-13 17:45:28 -0700547
548 return &new->async_tx;
549}
550
Ira Snyder31f43062011-03-03 07:54:57 +0000551static struct dma_async_tx_descriptor *
552fsl_dma_prep_memcpy(struct dma_chan *dchan,
553 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700554 size_t len, unsigned long flags)
555{
Ira Snydera1c03312010-01-06 13:34:05 +0000556 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700557 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
558 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700559
Ira Snydera1c03312010-01-06 13:34:05 +0000560 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700561 return NULL;
562
563 if (!len)
564 return NULL;
565
Ira Snydera1c03312010-01-06 13:34:05 +0000566 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700567
568 do {
569
570 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000571 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700572 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000573 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700574 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700575 }
Zhang Wei173acc72008-03-01 07:42:48 -0700576
Zhang Wei56822842008-03-13 10:45:27 -0700577 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700578
Ira Snydera1c03312010-01-06 13:34:05 +0000579 set_desc_cnt(chan, &new->hw, copy);
580 set_desc_src(chan, &new->hw, dma_src);
581 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700582
583 if (!first)
584 first = new;
585 else
Ira Snydera1c03312010-01-06 13:34:05 +0000586 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700587
588 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700589 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700590
591 prev = new;
592 len -= copy;
593 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000594 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700595
596 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700597 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700598 } while (len);
599
Dan Williams636bdea2008-04-17 20:17:26 -0700600 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700601 new->async_tx.cookie = -EBUSY;
602
Ira Snyder31f43062011-03-03 07:54:57 +0000603 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000604 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700605
Ira Snyder2e077f82009-05-15 09:59:46 -0700606 return &first->async_tx;
607
608fail:
609 if (!first)
610 return NULL;
611
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000612 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700613 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700614}
615
Ira Snyderc14330412010-09-30 11:46:45 +0000616static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
617 struct scatterlist *dst_sg, unsigned int dst_nents,
618 struct scatterlist *src_sg, unsigned int src_nents,
619 unsigned long flags)
620{
621 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
622 struct fsldma_chan *chan = to_fsl_chan(dchan);
623 size_t dst_avail, src_avail;
624 dma_addr_t dst, src;
625 size_t len;
626
627 /* basic sanity checks */
628 if (dst_nents == 0 || src_nents == 0)
629 return NULL;
630
631 if (dst_sg == NULL || src_sg == NULL)
632 return NULL;
633
634 /*
635 * TODO: should we check that both scatterlists have the same
636 * TODO: number of bytes in total? Is that really an error?
637 */
638
639 /* get prepared for the loop */
640 dst_avail = sg_dma_len(dst_sg);
641 src_avail = sg_dma_len(src_sg);
642
643 /* run until we are out of scatterlist entries */
644 while (true) {
645
646 /* create the largest transaction possible */
647 len = min_t(size_t, src_avail, dst_avail);
648 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
649 if (len == 0)
650 goto fetch;
651
652 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
653 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
654
655 /* allocate and populate the descriptor */
656 new = fsl_dma_alloc_descriptor(chan);
657 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000658 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyderc14330412010-09-30 11:46:45 +0000659 goto fail;
660 }
Ira Snyderc14330412010-09-30 11:46:45 +0000661
662 set_desc_cnt(chan, &new->hw, len);
663 set_desc_src(chan, &new->hw, src);
664 set_desc_dst(chan, &new->hw, dst);
665
666 if (!first)
667 first = new;
668 else
669 set_desc_next(chan, &prev->hw, new->async_tx.phys);
670
671 new->async_tx.cookie = 0;
672 async_tx_ack(&new->async_tx);
673 prev = new;
674
675 /* Insert the link descriptor to the LD ring */
676 list_add_tail(&new->node, &first->tx_list);
677
678 /* update metadata */
679 dst_avail -= len;
680 src_avail -= len;
681
682fetch:
683 /* fetch the next dst scatterlist entry */
684 if (dst_avail == 0) {
685
686 /* no more entries: we're done */
687 if (dst_nents == 0)
688 break;
689
690 /* fetch the next entry: if there are no more: done */
691 dst_sg = sg_next(dst_sg);
692 if (dst_sg == NULL)
693 break;
694
695 dst_nents--;
696 dst_avail = sg_dma_len(dst_sg);
697 }
698
699 /* fetch the next src scatterlist entry */
700 if (src_avail == 0) {
701
702 /* no more entries: we're done */
703 if (src_nents == 0)
704 break;
705
706 /* fetch the next entry: if there are no more: done */
707 src_sg = sg_next(src_sg);
708 if (src_sg == NULL)
709 break;
710
711 src_nents--;
712 src_avail = sg_dma_len(src_sg);
713 }
714 }
715
716 new->async_tx.flags = flags; /* client is in control of this ack */
717 new->async_tx.cookie = -EBUSY;
718
719 /* Set End-of-link to the last link descriptor of new list */
720 set_ld_eol(chan, new);
721
722 return &first->async_tx;
723
724fail:
725 if (!first)
726 return NULL;
727
728 fsldma_free_desc_list_reverse(chan, &first->tx_list);
729 return NULL;
730}
731
Zhang Wei173acc72008-03-01 07:42:48 -0700732/**
Ira Snyderbbea0b62009-09-08 17:53:04 -0700733 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
734 * @chan: DMA channel
735 * @sgl: scatterlist to transfer to/from
736 * @sg_len: number of entries in @scatterlist
737 * @direction: DMA direction
738 * @flags: DMAEngine flags
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500739 * @context: transaction context (ignored)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700740 *
741 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
742 * DMA_SLAVE API, this gets the device-specific information from the
743 * chan->private variable.
744 */
745static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
Ira Snydera1c03312010-01-06 13:34:05 +0000746 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500747 enum dma_transfer_direction direction, unsigned long flags,
748 void *context)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700749{
Ira Snyderbbea0b62009-09-08 17:53:04 -0700750 /*
Ira Snyder968f19a2010-09-30 11:46:46 +0000751 * This operation is not supported on the Freescale DMA controller
Ira Snyderbbea0b62009-09-08 17:53:04 -0700752 *
Ira Snyder968f19a2010-09-30 11:46:46 +0000753 * However, we need to provide the function pointer to allow the
754 * device_control() method to work.
Ira Snyderbbea0b62009-09-08 17:53:04 -0700755 */
Ira Snyderbbea0b62009-09-08 17:53:04 -0700756 return NULL;
757}
758
Linus Walleijc3635c72010-03-26 16:44:01 -0700759static int fsl_dma_device_control(struct dma_chan *dchan,
Linus Walleij05827632010-05-17 16:30:42 -0700760 enum dma_ctrl_cmd cmd, unsigned long arg)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700761{
Ira Snyder968f19a2010-09-30 11:46:46 +0000762 struct dma_slave_config *config;
Ira Snydera1c03312010-01-06 13:34:05 +0000763 struct fsldma_chan *chan;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700764 unsigned long flags;
Ira Snyder968f19a2010-09-30 11:46:46 +0000765 int size;
Linus Walleijc3635c72010-03-26 16:44:01 -0700766
Ira Snydera1c03312010-01-06 13:34:05 +0000767 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700768 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700769
Ira Snydera1c03312010-01-06 13:34:05 +0000770 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700771
Ira Snyder968f19a2010-09-30 11:46:46 +0000772 switch (cmd) {
773 case DMA_TERMINATE_ALL:
Ira Snyderf04cd402011-03-03 07:54:58 +0000774 spin_lock_irqsave(&chan->desc_lock, flags);
775
Ira Snyder968f19a2010-09-30 11:46:46 +0000776 /* Halt the DMA engine */
777 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700778
Ira Snyder968f19a2010-09-30 11:46:46 +0000779 /* Remove and free all of the descriptors in the LD queue */
780 fsldma_free_desc_list(chan, &chan->ld_pending);
781 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +0000782 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700783
Ira Snyder968f19a2010-09-30 11:46:46 +0000784 spin_unlock_irqrestore(&chan->desc_lock, flags);
785 return 0;
786
787 case DMA_SLAVE_CONFIG:
788 config = (struct dma_slave_config *)arg;
789
790 /* make sure the channel supports setting burst size */
791 if (!chan->set_request_count)
792 return -ENXIO;
793
794 /* we set the controller burst size depending on direction */
Vinod Kouldb8196d2011-10-13 22:34:23 +0530795 if (config->direction == DMA_MEM_TO_DEV)
Ira Snyder968f19a2010-09-30 11:46:46 +0000796 size = config->dst_addr_width * config->dst_maxburst;
797 else
798 size = config->src_addr_width * config->src_maxburst;
799
800 chan->set_request_count(chan, size);
801 return 0;
802
803 case FSLDMA_EXTERNAL_START:
804
805 /* make sure the channel supports external start */
806 if (!chan->toggle_ext_start)
807 return -ENXIO;
808
809 chan->toggle_ext_start(chan, arg);
810 return 0;
811
812 default:
813 return -ENXIO;
814 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700815
816 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700817}
818
819/**
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000820 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000821 * @chan: Freescale DMA channel
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000822 * @desc: descriptor to cleanup and free
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000823 *
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000824 * This function is used on a descriptor which has been executed by the DMA
825 * controller. It will run any callbacks, submit any dependencies, and then
826 * free the descriptor.
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000827 */
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000828static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
829 struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000830{
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000831 struct dma_async_tx_descriptor *txd = &desc->async_tx;
Zhang Wei173acc72008-03-01 07:42:48 -0700832
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000833 /* Run the link descriptor callback function */
834 if (txd->callback) {
835#ifdef FSL_DMA_LD_DEBUG
836 chan_dbg(chan, "LD %p callback\n", desc);
837#endif
838 txd->callback(txd->callback_param);
Zhang Wei173acc72008-03-01 07:42:48 -0700839 }
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000840
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000841 /* Run any dependencies */
842 dma_run_dependencies(txd);
843
Dan Williamsd38a8c62013-10-18 19:35:23 +0200844 dma_descriptor_unmap(txd);
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000845#ifdef FSL_DMA_LD_DEBUG
846 chan_dbg(chan, "LD %p free\n", desc);
847#endif
848 dma_pool_free(chan->desc_pool, desc, txd->phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700849}
850
851/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000852 * fsl_chan_xfer_ld_queue - transfer any pending transactions
Ira Snydera1c03312010-01-06 13:34:05 +0000853 * @chan : Freescale DMA channel
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000854 *
Ira Snyderf04cd402011-03-03 07:54:58 +0000855 * HARDWARE STATE: idle
Ira Snyderdc8d4092011-03-03 07:55:00 +0000856 * LOCKING: must hold chan->desc_lock
Zhang Wei173acc72008-03-01 07:42:48 -0700857 */
Ira Snydera1c03312010-01-06 13:34:05 +0000858static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700859{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000860 struct fsl_desc_sw *desc;
Ira Snyder138ef012009-05-19 15:42:13 -0700861
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000862 /*
863 * If the list of pending descriptors is empty, then we
864 * don't need to do any work at all
865 */
866 if (list_empty(&chan->ld_pending)) {
Ira Snyderb1584712011-03-03 07:54:55 +0000867 chan_dbg(chan, "no pending LDs\n");
Ira Snyderdc8d4092011-03-03 07:55:00 +0000868 return;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000869 }
Zhang Wei173acc72008-03-01 07:42:48 -0700870
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000871 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000872 * The DMA controller is not idle, which means that the interrupt
873 * handler will start any queued transactions when it runs after
874 * this transaction finishes
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000875 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000876 if (!chan->idle) {
Ira Snyderb1584712011-03-03 07:54:55 +0000877 chan_dbg(chan, "DMA controller still busy\n");
Ira Snyderdc8d4092011-03-03 07:55:00 +0000878 return;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000879 }
880
881 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000882 * If there are some link descriptors which have not been
883 * transferred, we need to start the controller
Zhang Wei173acc72008-03-01 07:42:48 -0700884 */
Zhang Wei173acc72008-03-01 07:42:48 -0700885
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000886 /*
887 * Move all elements from the queue of pending transactions
888 * onto the list of running transactions
889 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000890 chan_dbg(chan, "idle, starting controller\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000891 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
892 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
Zhang Wei173acc72008-03-01 07:42:48 -0700893
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000894 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000895 * The 85xx DMA controller doesn't clear the channel start bit
896 * automatically at the end of a transfer. Therefore we must clear
897 * it in software before starting the transfer.
898 */
899 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
900 u32 mode;
901
902 mode = DMA_IN(chan, &chan->regs->mr, 32);
903 mode &= ~FSL_DMA_MR_CS;
904 DMA_OUT(chan, &chan->regs->mr, mode, 32);
905 }
906
907 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000908 * Program the descriptor's address into the DMA controller,
909 * then start the DMA transaction
910 */
911 set_cdar(chan, desc->async_tx.phys);
Ira Snyderf04cd402011-03-03 07:54:58 +0000912 get_cdar(chan);
Ira Snyder138ef012009-05-19 15:42:13 -0700913
Zhang Wei173acc72008-03-01 07:42:48 -0700914 dma_start(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +0000915 chan->idle = false;
Zhang Wei173acc72008-03-01 07:42:48 -0700916}
917
918/**
919 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000920 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700921 */
Ira Snydera1c03312010-01-06 13:34:05 +0000922static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700923{
Ira Snydera1c03312010-01-06 13:34:05 +0000924 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000925 unsigned long flags;
926
927 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snydera1c03312010-01-06 13:34:05 +0000928 fsl_chan_xfer_ld_queue(chan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000929 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700930}
931
Zhang Wei173acc72008-03-01 07:42:48 -0700932/**
Linus Walleij07934482010-03-26 16:50:49 -0700933 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +0000934 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700935 */
Linus Walleij07934482010-03-26 16:50:49 -0700936static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -0700937 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700938 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -0700939{
Andy Shevchenko9b0b0bd2013-05-27 15:14:35 +0300940 return dma_cookie_status(dchan, cookie, txstate);
Zhang Wei173acc72008-03-01 07:42:48 -0700941}
942
Ira Snyderd3f620b2010-01-06 13:34:04 +0000943/*----------------------------------------------------------------------------*/
944/* Interrupt Handling */
945/*----------------------------------------------------------------------------*/
946
Ira Snydere7a29152010-01-06 13:34:03 +0000947static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -0700948{
Ira Snydera1c03312010-01-06 13:34:05 +0000949 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +0000950 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -0700951
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000952 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +0000953 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000954 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +0000955 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -0700956
Ira Snyderf04cd402011-03-03 07:54:58 +0000957 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -0700958 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
959 if (!stat)
960 return IRQ_NONE;
961
962 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +0000963 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700964
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000965 /*
966 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -0700967 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
Masanari Iidad73111c2012-08-04 23:37:53 +0900968 * trigger a PE interrupt.
Zhang Weif79abb62008-03-18 18:45:00 -0700969 */
970 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +0000971 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -0700972 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +0000973 if (get_bcr(chan) != 0)
974 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700975 }
976
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000977 /*
978 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -0700979 * and start the next transfer if it exist.
980 */
981 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000982 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700983 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -0700984 }
985
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000986 /*
987 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -0700988 * we should clear the Channel Start bit for
989 * prepare next transfer.
990 */
Zhang Wei1c629792008-04-17 20:17:25 -0700991 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000992 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700993 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -0700994 }
995
Ira Snyderf04cd402011-03-03 07:54:58 +0000996 /* check that the DMA controller is really idle */
997 if (!dma_is_idle(chan))
998 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700999
Ira Snyderf04cd402011-03-03 07:54:58 +00001000 /* check that we handled all of the bits */
1001 if (stat)
1002 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
1003
1004 /*
1005 * Schedule the tasklet to handle all cleanup of the current
1006 * transaction. It will start a new transaction if there is
1007 * one pending.
1008 */
Ira Snydera1c03312010-01-06 13:34:05 +00001009 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +00001010 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001011 return IRQ_HANDLED;
1012}
1013
Zhang Wei173acc72008-03-01 07:42:48 -07001014static void dma_do_tasklet(unsigned long data)
1015{
Ira Snydera1c03312010-01-06 13:34:05 +00001016 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001017 struct fsl_desc_sw *desc, *_desc;
1018 LIST_HEAD(ld_cleanup);
Ira Snyderf04cd402011-03-03 07:54:58 +00001019 unsigned long flags;
1020
1021 chan_dbg(chan, "tasklet entry\n");
1022
Ira Snyderf04cd402011-03-03 07:54:58 +00001023 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001024
1025 /* update the cookie if we have some descriptors to cleanup */
1026 if (!list_empty(&chan->ld_running)) {
1027 dma_cookie_t cookie;
1028
1029 desc = to_fsl_desc(chan->ld_running.prev);
1030 cookie = desc->async_tx.cookie;
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001031 dma_cookie_complete(&desc->async_tx);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001032
Ira Snyderdc8d4092011-03-03 07:55:00 +00001033 chan_dbg(chan, "completed_cookie=%d\n", cookie);
1034 }
1035
1036 /*
1037 * move the descriptors to a temporary list so we can drop the lock
1038 * during the entire cleanup operation
1039 */
1040 list_splice_tail_init(&chan->ld_running, &ld_cleanup);
1041
1042 /* the hardware is now idle and ready for more */
Ira Snyderf04cd402011-03-03 07:54:58 +00001043 chan->idle = true;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001044
1045 /*
1046 * Start any pending transactions automatically
1047 *
1048 * In the ideal case, we keep the DMA controller busy while we go
1049 * ahead and free the descriptors below.
1050 */
1051 fsl_chan_xfer_ld_queue(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +00001052 spin_unlock_irqrestore(&chan->desc_lock, flags);
1053
Ira Snyderdc8d4092011-03-03 07:55:00 +00001054 /* Run the callback for each descriptor, in order */
1055 list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {
1056
1057 /* Remove from the list of transactions */
1058 list_del(&desc->node);
1059
1060 /* Run all cleanup for this descriptor */
1061 fsldma_cleanup_descriptor(chan, desc);
1062 }
1063
Ira Snyderf04cd402011-03-03 07:54:58 +00001064 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001065}
1066
Ira Snyderd3f620b2010-01-06 13:34:04 +00001067static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1068{
1069 struct fsldma_device *fdev = data;
1070 struct fsldma_chan *chan;
1071 unsigned int handled = 0;
1072 u32 gsr, mask;
1073 int i;
1074
1075 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1076 : in_le32(fdev->regs);
1077 mask = 0xff000000;
1078 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1079
1080 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1081 chan = fdev->chan[i];
1082 if (!chan)
1083 continue;
1084
1085 if (gsr & mask) {
1086 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1087 fsldma_chan_irq(irq, chan);
1088 handled++;
1089 }
1090
1091 gsr &= ~mask;
1092 mask >>= 8;
1093 }
1094
1095 return IRQ_RETVAL(handled);
1096}
1097
1098static void fsldma_free_irqs(struct fsldma_device *fdev)
1099{
1100 struct fsldma_chan *chan;
1101 int i;
1102
1103 if (fdev->irq != NO_IRQ) {
1104 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1105 free_irq(fdev->irq, fdev);
1106 return;
1107 }
1108
1109 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1110 chan = fdev->chan[i];
1111 if (chan && chan->irq != NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001112 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001113 free_irq(chan->irq, chan);
1114 }
1115 }
1116}
1117
1118static int fsldma_request_irqs(struct fsldma_device *fdev)
1119{
1120 struct fsldma_chan *chan;
1121 int ret;
1122 int i;
1123
1124 /* if we have a per-controller IRQ, use that */
1125 if (fdev->irq != NO_IRQ) {
1126 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1127 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1128 "fsldma-controller", fdev);
1129 return ret;
1130 }
1131
1132 /* no per-controller IRQ, use the per-channel IRQs */
1133 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1134 chan = fdev->chan[i];
1135 if (!chan)
1136 continue;
1137
1138 if (chan->irq == NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001139 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001140 ret = -ENODEV;
1141 goto out_unwind;
1142 }
1143
Ira Snyderb1584712011-03-03 07:54:55 +00001144 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001145 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1146 "fsldma-chan", chan);
1147 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001148 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001149 goto out_unwind;
1150 }
1151 }
1152
1153 return 0;
1154
1155out_unwind:
1156 for (/* none */; i >= 0; i--) {
1157 chan = fdev->chan[i];
1158 if (!chan)
1159 continue;
1160
1161 if (chan->irq == NO_IRQ)
1162 continue;
1163
1164 free_irq(chan->irq, chan);
1165 }
1166
1167 return ret;
1168}
1169
Ira Snydera4f56d42010-01-06 13:34:01 +00001170/*----------------------------------------------------------------------------*/
1171/* OpenFirmware Subsystem */
1172/*----------------------------------------------------------------------------*/
1173
Bill Pemberton463a1f82012-11-19 13:22:55 -05001174static int fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001175 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001176{
Ira Snydera1c03312010-01-06 13:34:05 +00001177 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001178 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001179 int err;
1180
Zhang Wei173acc72008-03-01 07:42:48 -07001181 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001182 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1183 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001184 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1185 err = -ENOMEM;
1186 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001187 }
1188
Ira Snydere7a29152010-01-06 13:34:03 +00001189 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001190 chan->regs = of_iomap(node, 0);
1191 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001192 dev_err(fdev->dev, "unable to ioremap registers\n");
1193 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001194 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001195 }
1196
Ira Snyder4ce0e952010-01-06 13:34:00 +00001197 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001198 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001199 dev_err(fdev->dev, "unable to find 'reg' property\n");
1200 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001201 }
1202
Ira Snydera1c03312010-01-06 13:34:05 +00001203 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001204 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001205 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001206
Ira Snydere7a29152010-01-06 13:34:03 +00001207 /*
1208 * If the DMA device's feature is different than the feature
1209 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001210 */
Ira Snydera1c03312010-01-06 13:34:05 +00001211 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001212
Ira Snydera1c03312010-01-06 13:34:05 +00001213 chan->dev = fdev->dev;
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001214 chan->id = (res.start & 0xfff) < 0x300 ?
1215 ((res.start - 0x100) & 0xfff) >> 7 :
1216 ((res.start - 0x200) & 0xfff) >> 7;
Ira Snydera1c03312010-01-06 13:34:05 +00001217 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001218 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001219 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001220 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001221 }
Zhang Wei173acc72008-03-01 07:42:48 -07001222
Ira Snydera1c03312010-01-06 13:34:05 +00001223 fdev->chan[chan->id] = chan;
1224 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001225 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001226
1227 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001228 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001229
1230 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001231 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001232
Ira Snydera1c03312010-01-06 13:34:05 +00001233 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001234 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001235 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Zhang Wei173acc72008-03-01 07:42:48 -07001236 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001237 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1238 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1239 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1240 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001241 }
1242
Ira Snydera1c03312010-01-06 13:34:05 +00001243 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001244 INIT_LIST_HEAD(&chan->ld_pending);
1245 INIT_LIST_HEAD(&chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +00001246 chan->idle = true;
Zhang Wei173acc72008-03-01 07:42:48 -07001247
Ira Snydera1c03312010-01-06 13:34:05 +00001248 chan->common.device = &fdev->common;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001249 dma_cookie_init(&chan->common);
Zhang Wei173acc72008-03-01 07:42:48 -07001250
Ira Snyderd3f620b2010-01-06 13:34:04 +00001251 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001252 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001253
Zhang Wei173acc72008-03-01 07:42:48 -07001254 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001255 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001256 fdev->common.chancnt++;
1257
Ira Snydera1c03312010-01-06 13:34:05 +00001258 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1259 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001260
1261 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001262
Ira Snydere7a29152010-01-06 13:34:03 +00001263out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001264 iounmap(chan->regs);
1265out_free_chan:
1266 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001267out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001268 return err;
1269}
1270
Ira Snydera1c03312010-01-06 13:34:05 +00001271static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001272{
Ira Snydera1c03312010-01-06 13:34:05 +00001273 irq_dispose_mapping(chan->irq);
1274 list_del(&chan->common.device_node);
1275 iounmap(chan->regs);
1276 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001277}
1278
Bill Pemberton463a1f82012-11-19 13:22:55 -05001279static int fsldma_of_probe(struct platform_device *op)
Zhang Wei173acc72008-03-01 07:42:48 -07001280{
Ira Snydera4f56d42010-01-06 13:34:01 +00001281 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001282 struct device_node *child;
Ira Snydere7a29152010-01-06 13:34:03 +00001283 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001284
Ira Snydera4f56d42010-01-06 13:34:01 +00001285 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001286 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001287 dev_err(&op->dev, "No enough memory for 'priv'\n");
1288 err = -ENOMEM;
1289 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001290 }
Ira Snydere7a29152010-01-06 13:34:03 +00001291
1292 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001293 INIT_LIST_HEAD(&fdev->common.channels);
1294
Ira Snydere7a29152010-01-06 13:34:03 +00001295 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001296 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001297 if (!fdev->regs) {
1298 dev_err(&op->dev, "unable to ioremap registers\n");
1299 err = -ENOMEM;
1300 goto out_free_fdev;
Zhang Wei173acc72008-03-01 07:42:48 -07001301 }
1302
Ira Snyderd3f620b2010-01-06 13:34:04 +00001303 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001304 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001305
Zhang Wei173acc72008-03-01 07:42:48 -07001306 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
1307 dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask);
Ira Snyderc14330412010-09-30 11:46:45 +00001308 dma_cap_set(DMA_SG, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001309 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001310 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1311 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei2187c262008-03-13 17:45:28 -07001312 fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt;
Zhang Wei173acc72008-03-01 07:42:48 -07001313 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Ira Snyderc14330412010-09-30 11:46:45 +00001314 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
Linus Walleij07934482010-03-26 16:50:49 -07001315 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001316 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Ira Snyderbbea0b62009-09-08 17:53:04 -07001317 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001318 fdev->common.device_control = fsl_dma_device_control;
Ira Snydere7a29152010-01-06 13:34:03 +00001319 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001320
Li Yange2c8e4252010-11-11 20:16:29 +08001321 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1322
Jingoo Handd3daca2013-05-24 10:10:13 +09001323 platform_set_drvdata(op, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001324
Ira Snydere7a29152010-01-06 13:34:03 +00001325 /*
1326 * We cannot use of_platform_bus_probe() because there is no
1327 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001328 * channel object.
1329 */
Grant Likely61c7a082010-04-13 16:12:29 -07001330 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001331 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001332 fsl_dma_chan_probe(fdev, child,
1333 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1334 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001335 }
1336
1337 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001338 fsl_dma_chan_probe(fdev, child,
1339 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1340 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001341 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001342 }
Zhang Wei173acc72008-03-01 07:42:48 -07001343
Ira Snyderd3f620b2010-01-06 13:34:04 +00001344 /*
1345 * Hookup the IRQ handler(s)
1346 *
1347 * If we have a per-controller interrupt, we prefer that to the
1348 * per-channel interrupts to reduce the number of shared interrupt
1349 * handlers on the same IRQ line
1350 */
1351 err = fsldma_request_irqs(fdev);
1352 if (err) {
1353 dev_err(fdev->dev, "unable to request IRQs\n");
1354 goto out_free_fdev;
1355 }
1356
Zhang Wei173acc72008-03-01 07:42:48 -07001357 dma_async_device_register(&fdev->common);
1358 return 0;
1359
Ira Snydere7a29152010-01-06 13:34:03 +00001360out_free_fdev:
Ira Snyderd3f620b2010-01-06 13:34:04 +00001361 irq_dispose_mapping(fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001362 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001363out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001364 return err;
1365}
1366
Grant Likely2dc11582010-08-06 09:25:50 -06001367static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001368{
Ira Snydera4f56d42010-01-06 13:34:01 +00001369 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001370 unsigned int i;
1371
Jingoo Handd3daca2013-05-24 10:10:13 +09001372 fdev = platform_get_drvdata(op);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001373 dma_async_device_unregister(&fdev->common);
1374
Ira Snyderd3f620b2010-01-06 13:34:04 +00001375 fsldma_free_irqs(fdev);
1376
Ira Snydere7a29152010-01-06 13:34:03 +00001377 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001378 if (fdev->chan[i])
1379 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001380 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001381
Ira Snydere7a29152010-01-06 13:34:03 +00001382 iounmap(fdev->regs);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001383 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001384
1385 return 0;
1386}
1387
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001388static const struct of_device_id fsldma_of_ids[] = {
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001389 { .compatible = "fsl,elo3-dma", },
Kumar Gala049c9d42008-03-31 11:13:21 -05001390 { .compatible = "fsl,eloplus-dma", },
1391 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001392 {}
1393};
1394
Ira W. Snyder8faa7cf2011-04-07 10:33:03 -07001395static struct platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001396 .driver = {
1397 .name = "fsl-elo-dma",
1398 .owner = THIS_MODULE,
1399 .of_match_table = fsldma_of_ids,
1400 },
1401 .probe = fsldma_of_probe,
1402 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001403};
1404
Ira Snydera4f56d42010-01-06 13:34:01 +00001405/*----------------------------------------------------------------------------*/
1406/* Module Init / Exit */
1407/*----------------------------------------------------------------------------*/
1408
1409static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001410{
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001411 pr_info("Freescale Elo series DMA driver\n");
Grant Likely00006122011-02-22 19:59:54 -07001412 return platform_driver_register(&fsldma_of_driver);
Zhang Wei173acc72008-03-01 07:42:48 -07001413}
1414
Ira Snydera4f56d42010-01-06 13:34:01 +00001415static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001416{
Grant Likely00006122011-02-22 19:59:54 -07001417 platform_driver_unregister(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001418}
1419
Ira Snydera4f56d42010-01-06 13:34:01 +00001420subsys_initcall(fsldma_init);
1421module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001422
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001423MODULE_DESCRIPTION("Freescale Elo series DMA driver");
Timur Tabi77cd62e2008-09-26 17:00:11 -07001424MODULE_LICENSE("GPL");