blob: 9c703f18714ce7913cdfaadc8b2c458479ff8f0f [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
28#include <sound/core.h>
29#include <sound/pcm.h>
30#include <sound/pcm_params.h>
31#include <sound/initval.h>
32#include <sound/soc.h>
33
Tony Lindgrence491cf2009-10-20 09:40:47 -070034#include <plat/dma.h>
35#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020036#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020037#include "omap-mcbsp.h"
38#include "omap-pcm.h"
39
Jarkko Nikula0b604852008-11-12 17:05:51 +020040#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020041
Ilkka Koskinen83905c12010-02-22 12:21:12 +000042#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
43 xhandler_get, xhandler_put) \
44{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
45 .info = omap_mcbsp_st_info_volsw, \
46 .get = xhandler_get, .put = xhandler_put, \
47 .private_value = (unsigned long) &(struct soc_mixer_control) \
48 {.min = xmin, .max = xmax} }
49
Peter Ujfalusi219f4312012-02-03 13:11:47 +020050enum {
51 OMAP_MCBSP_WORD_8 = 0,
52 OMAP_MCBSP_WORD_12,
53 OMAP_MCBSP_WORD_16,
54 OMAP_MCBSP_WORD_20,
55 OMAP_MCBSP_WORD_24,
56 OMAP_MCBSP_WORD_32,
57};
58
Jarkko Nikula2e747962008-04-25 13:55:19 +020059/*
60 * Stream DMA parameters. DMA request line and port address are set runtime
61 * since they are different between OMAP1 and later OMAPs
62 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030063static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
64{
65 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000066 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020067 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
68 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Peter Ujfalusicf80e152010-07-29 09:51:27 +030069 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030070 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030071
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000072 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030073
Eduardo Valentina0a499c2009-08-20 16:18:26 +030074 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusicb40b632012-02-13 16:26:54 +020075 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
Peter Ujfalusicf80e152010-07-29 09:51:27 +030076 /*
77 * Configure McBSP threshold based on either:
78 * packet_size, when the sDMA is in packet mode, or
79 * based on the period size.
80 */
81 if (dma_data->packet_size)
82 words = dma_data->packet_size;
83 else
84 words = snd_pcm_lib_period_bytes(substream) /
Peter Ujfalusi3f024032010-06-03 07:39:35 +030085 (mcbsp_data->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030086 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030087 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030088
89 /* Configure McBSP internal buffer usage */
90 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020091 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030092 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020093 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030094}
95
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030096static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
97 struct snd_pcm_hw_rule *rule)
98{
99 struct snd_interval *buffer_size = hw_param_interval(params,
100 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
101 struct snd_interval *channels = hw_param_interval(params,
102 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200103 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300104 struct snd_interval frames;
105 int size;
106
107 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200108 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300109
110 frames.min = size / channels->min;
111 frames.integer = 1;
112 return snd_interval_refine(buffer_size, &frames);
113}
114
Mark Browndee89c42008-11-18 22:11:38 +0000115static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000116 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200117{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200118 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200119 int err = 0;
120
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300121 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200122 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300123
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300124 /*
125 * OMAP3 McBSP FIFO is word structured.
126 * McBSP2 has 1024 + 256 = 1280 word long buffer,
127 * McBSP1,3,4,5 has 128 word long buffer
128 * This means that the size of the FIFO depends on the sample format.
129 * For example on McBSP3:
130 * 16bit samples: size is 128 * 2 = 256 bytes
131 * 32bit samples: size is 128 * 4 = 512 bytes
132 * It is simpler to place constraint for buffer and period based on
133 * channels.
134 * McBSP3 as example again (16 or 32 bit samples):
135 * 1 channel (mono): size is 128 frames (128 words)
136 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
137 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
138 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200139 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200140 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300141 * Rule for the buffer size. We should not allow
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300142 * smaller buffer than the FIFO size to avoid underruns
143 */
144 snd_pcm_hw_rule_add(substream->runtime, 0,
145 SNDRV_PCM_HW_PARAM_CHANNELS,
146 omap_mcbsp_hwrule_min_buffersize,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200147 mcbsp,
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300148 SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
149
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300150 /* Make sure, that the period size is always even */
151 snd_pcm_hw_constraint_step(substream->runtime, 0,
152 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300153 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200154
155 return err;
156}
157
Mark Browndee89c42008-11-18 22:11:38 +0000158static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000159 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200160{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200161 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
162 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200163
164 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200165 omap_mcbsp_free(mcbsp);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200166 mcbsp_data->configured = 0;
167 }
168}
169
Mark Browndee89c42008-11-18 22:11:38 +0000170static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000171 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200172{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200173 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
174 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300175 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200176
177 switch (cmd) {
178 case SNDRV_PCM_TRIGGER_START:
179 case SNDRV_PCM_TRIGGER_RESUME:
180 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300181 mcbsp_data->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200182 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200183 break;
184
185 case SNDRV_PCM_TRIGGER_STOP:
186 case SNDRV_PCM_TRIGGER_SUSPEND:
187 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200188 omap_mcbsp_stop(mcbsp, play, !play);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300189 mcbsp_data->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200190 break;
191 default:
192 err = -EINVAL;
193 }
194
195 return err;
196}
197
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200198static snd_pcm_sframes_t omap_mcbsp_dai_delay(
199 struct snd_pcm_substream *substream,
200 struct snd_soc_dai *dai)
201{
202 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000203 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200204 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200205 u16 fifo_use;
206 snd_pcm_sframes_t delay;
207
208 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200209 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200210 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200211 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200212
213 /*
214 * Divide the used locations with the channel count to get the
215 * FIFO usage in samples (don't care about partial samples in the
216 * buffer).
217 */
218 delay = fifo_use / substream->runtime->channels;
219
220 return delay;
221}
222
Jarkko Nikula2e747962008-04-25 13:55:19 +0200223static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000224 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000225 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200226{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200227 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
228 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200229 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300230 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200231 int dma;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300232 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300233 int pkt_size = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200234 unsigned long port;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000235 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200236
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200237 dma_data = &mcbsp_data->dma_data[substream->stream];
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530238
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200239 dma = omap_mcbsp_dma_ch_params(mcbsp, substream->stream);
240 port = omap_mcbsp_dma_reg_params(mcbsp, substream->stream);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530241
Sergey Lapind98508a2010-05-13 19:48:16 +0400242 switch (params_format(params)) {
243 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300244 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300245 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400246 break;
247 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300248 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300249 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400250 break;
251 default:
252 return -EINVAL;
253 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200254 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300255 dma_data->set_threshold = omap_mcbsp_set_threshold;
256 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200257 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300258 int period_words, max_thrsh;
259
260 period_words = params_period_bytes(params) / (wlen / 8);
261 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200262 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300263 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200264 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300265 /*
266 * If the period contains less or equal number of words,
267 * we are using the original threshold mode setup:
268 * McBSP threshold = sDMA frame size = period_size
269 * Otherwise we switch to sDMA packet mode:
270 * McBSP threshold = sDMA packet size
271 * sDMA frame size = period size
272 */
273 if (period_words > max_thrsh) {
274 int divider = 0;
275
276 /*
277 * Look for the biggest threshold value, which
278 * divides the period size evenly.
279 */
280 divider = period_words / max_thrsh;
281 if (period_words % max_thrsh)
282 divider++;
283 while (period_words % divider &&
284 divider < period_words)
285 divider++;
286 if (divider == period_words)
287 return -EINVAL;
288
289 pkt_size = period_words / divider;
290 sync_mode = OMAP_DMA_SYNC_PACKET;
291 } else {
292 sync_mode = OMAP_DMA_SYNC_FRAME;
293 }
294 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300295 }
296
297 dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
298 dma_data->dma_req = dma;
299 dma_data->port_addr = port;
300 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300301 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000302
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300303 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200304
305 if (mcbsp_data->configured) {
306 /* McBSP already configured by another stream */
307 return 0;
308 }
309
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300310 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
311 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
312 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
313 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300314 format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
315 wpf = channels = params_channels(params);
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200316 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
317 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000318 /* Use dual-phase frames */
319 regs->rcr2 |= RPHASE;
320 regs->xcr2 |= XPHASE;
321 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
322 wpf--;
323 regs->rcr2 |= RFRLEN2(wpf - 1);
324 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200325 }
326
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000327 regs->rcr1 |= RFRLEN1(wpf - 1);
328 regs->xcr1 |= XFRLEN1(wpf - 1);
329
Jarkko Nikula2e747962008-04-25 13:55:19 +0200330 switch (params_format(params)) {
331 case SNDRV_PCM_FORMAT_S16_LE:
332 /* Set word lengths */
333 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
334 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
335 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
336 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200337 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400338 case SNDRV_PCM_FORMAT_S32_LE:
339 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400340 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
341 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
342 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
343 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
344 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200345 default:
346 /* Unsupported PCM format */
347 return -EINVAL;
348 }
349
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000350 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
351 * by _counting_ BCLKs. Calculate frame size in BCLKs */
352 master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
353 if (master == SND_SOC_DAIFMT_CBS_CFS) {
354 div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
355 framesize = (mcbsp_data->in_freq / div) / params_rate(params);
356
357 if (framesize < wlen * channels) {
358 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
359 "channels\n", __func__);
360 return -EINVAL;
361 }
362 } else
363 framesize = wlen * channels;
364
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300365 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300366 regs->srgr2 &= ~FPER(0xfff);
367 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300368 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300369 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200370 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000371 regs->srgr2 |= FPER(framesize - 1);
372 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300373 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300374 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200375 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000376 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300377 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300378 break;
379 }
380
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200381 omap_mcbsp_config(mcbsp, &mcbsp_data->regs);
Peter Ujfalusi3f024032010-06-03 07:39:35 +0300382 mcbsp_data->wlen = wlen;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200383 mcbsp_data->configured = 1;
384
385 return 0;
386}
387
388/*
389 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
390 * cache is initialized here
391 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100392static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200393 unsigned int fmt)
394{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200395 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
396 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200397 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300398 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200399
400 if (mcbsp_data->configured)
401 return 0;
402
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300403 mcbsp_data->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200404 memset(regs, 0, sizeof(*regs));
405 /* Generic McBSP register settings */
406 regs->spcr2 |= XINTM(3) | FREE;
407 regs->spcr1 |= RINTM(3);
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300408 /* RFIG and XFIG are not defined in 34xx */
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600409 if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300410 regs->rcr2 |= RFIG;
411 regs->xcr2 |= XFIG;
412 }
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600413 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300414 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
415 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200416 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200417
418 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
419 case SND_SOC_DAIFMT_I2S:
420 /* 1-bit data delay */
421 regs->rcr2 |= RDATDLY(1);
422 regs->xcr2 |= XDATDLY(1);
423 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200424 case SND_SOC_DAIFMT_LEFT_J:
425 /* 0-bit data delay */
426 regs->rcr2 |= RDATDLY(0);
427 regs->xcr2 |= XDATDLY(0);
428 regs->spcr1 |= RJUST(2);
429 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300430 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200431 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300432 case SND_SOC_DAIFMT_DSP_A:
433 /* 1-bit data delay */
434 regs->rcr2 |= RDATDLY(1);
435 regs->xcr2 |= XDATDLY(1);
436 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300437 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300438 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200439 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530440 /* 0-bit data delay */
441 regs->rcr2 |= RDATDLY(0);
442 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300443 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300444 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530445 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200446 default:
447 /* Unsupported data format */
448 return -EINVAL;
449 }
450
451 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
452 case SND_SOC_DAIFMT_CBS_CFS:
453 /* McBSP master. Set FS and bit clocks as outputs */
454 regs->pcr0 |= FSXM | FSRM |
455 CLKXM | CLKRM;
456 /* Sample rate generator drives the FS */
457 regs->srgr2 |= FSGM;
458 break;
459 case SND_SOC_DAIFMT_CBM_CFM:
460 /* McBSP slave */
461 break;
462 default:
463 /* Unsupported master/slave configuration */
464 return -EINVAL;
465 }
466
467 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300468 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200469 case SND_SOC_DAIFMT_NB_NF:
470 /*
471 * Normal BCLK + FS.
472 * FS active low. TX data driven on falling edge of bit clock
473 * and RX data sampled on rising edge of bit clock.
474 */
475 regs->pcr0 |= FSXP | FSRP |
476 CLKXP | CLKRP;
477 break;
478 case SND_SOC_DAIFMT_NB_IF:
479 regs->pcr0 |= CLKXP | CLKRP;
480 break;
481 case SND_SOC_DAIFMT_IB_NF:
482 regs->pcr0 |= FSXP | FSRP;
483 break;
484 case SND_SOC_DAIFMT_IB_IF:
485 break;
486 default:
487 return -EINVAL;
488 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300489 if (inv_fs == true)
490 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200491
492 return 0;
493}
494
Liam Girdwood8687eb82008-07-07 16:08:07 +0100495static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200496 int div_id, int div)
497{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200498 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
499 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200500 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
501
502 if (div_id != OMAP_MCBSP_CLKGDV)
503 return -ENODEV;
504
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000505 mcbsp_data->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300506 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200507 regs->srgr1 |= CLKGDV(div - 1);
508
509 return 0;
510}
511
Liam Girdwood8687eb82008-07-07 16:08:07 +0100512static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200513 int clk_id, unsigned int freq,
514 int dir)
515{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200516 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
517 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200518 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
519 int err = 0;
520
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300521 if (mcbsp_data->active) {
Jarkko Nikula34c86982011-09-23 11:19:13 +0300522 if (freq == mcbsp_data->in_freq)
523 return 0;
524 else
525 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300526 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300527
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600528 /* The McBSP signal muxing functions are only available on McBSP1 */
529 if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
530 clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
531 clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
532 clk_id == OMAP_MCBSP_FSR_SRC_FSX)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200533 if (cpu_class_is_omap1() || cpu_dai->id != 1)
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600534 return -EINVAL;
535
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000536 mcbsp_data->in_freq = freq;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300537 regs->srgr2 &= ~CLKSM;
538 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000539
Jarkko Nikula2e747962008-04-25 13:55:19 +0200540 switch (clk_id) {
541 case OMAP_MCBSP_SYSCLK_CLK:
542 regs->srgr2 |= CLKSM;
543 break;
544 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600545 if (cpu_class_is_omap1()) {
546 err = -EINVAL;
547 break;
548 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200549 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600550 MCBSP_CLKS_PRCM_SRC);
551 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200552 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600553 if (cpu_class_is_omap1()) {
554 err = 0;
555 break;
556 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200557 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600558 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200559 break;
560
561 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
562 regs->srgr2 |= CLKSM;
563 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
564 regs->pcr0 |= SCLKME;
565 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300566
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600567
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300568 case OMAP_MCBSP_CLKR_SRC_CLKR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100569 if (cpu_class_is_omap1())
570 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200571 omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600572 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300573 case OMAP_MCBSP_CLKR_SRC_CLKX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100574 if (cpu_class_is_omap1())
575 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200576 omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKX);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600577 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300578 case OMAP_MCBSP_FSR_SRC_FSR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100579 if (cpu_class_is_omap1())
580 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200581 omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600582 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300583 case OMAP_MCBSP_FSR_SRC_FSX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100584 if (cpu_class_is_omap1())
585 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200586 omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSX);
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300587 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200588 default:
589 err = -ENODEV;
590 }
591
592 return err;
593}
594
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100595static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800596 .startup = omap_mcbsp_dai_startup,
597 .shutdown = omap_mcbsp_dai_shutdown,
598 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200599 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800600 .hw_params = omap_mcbsp_dai_hw_params,
601 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
602 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
603 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
604};
605
Michael Opdenacker6179b772011-10-10 07:07:08 +0200606static struct snd_soc_dai_driver omap_mcbsp_dai = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000607 .playback = {
608 .channels_min = 1,
609 .channels_max = 16,
610 .rates = OMAP_MCBSP_RATES,
611 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
612 },
613 .capture = {
614 .channels_min = 1,
615 .channels_max = 16,
616 .rates = OMAP_MCBSP_RATES,
617 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
618 },
619 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200620};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300621
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530622static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000623 struct snd_ctl_elem_info *uinfo)
624{
625 struct soc_mixer_control *mc =
626 (struct soc_mixer_control *)kcontrol->private_value;
627 int max = mc->max;
628 int min = mc->min;
629
630 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
631 uinfo->count = 1;
632 uinfo->value.integer.min = min;
633 uinfo->value.integer.max = max;
634 return 0;
635}
636
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200637#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000638static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200639omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000640 struct snd_ctl_elem_value *uc) \
641{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200642 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
643 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000644 struct soc_mixer_control *mc = \
645 (struct soc_mixer_control *)kc->private_value; \
646 int max = mc->max; \
647 int min = mc->min; \
648 int val = uc->value.integer.value[0]; \
649 \
650 if (val < min || val > max) \
651 return -EINVAL; \
652 \
653 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200654 return omap_st_set_chgain(mcbsp, channel, val); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000655}
656
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200657#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000658static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200659omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000660 struct snd_ctl_elem_value *uc) \
661{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200662 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
663 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000664 s16 chgain; \
665 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200666 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000667 return -EAGAIN; \
668 \
669 uc->value.integer.value[0] = chgain; \
670 return 0; \
671}
672
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200673OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
674OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
675OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
676OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000677
678static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
679 struct snd_ctl_elem_value *ucontrol)
680{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200681 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
682 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000683 u8 value = ucontrol->value.integer.value[0];
684
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200685 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000686 return 0;
687
688 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200689 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000690 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200691 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000692
693 return 1;
694}
695
696static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
697 struct snd_ctl_elem_value *ucontrol)
698{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200699 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
700 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000701
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200702 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000703 return 0;
704}
705
706static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
707 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
708 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
709 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
710 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200711 omap_mcbsp_get_st_ch0_volume,
712 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000713 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
714 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200715 omap_mcbsp_get_st_ch1_volume,
716 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000717};
718
719static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
720 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
721 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
722 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
723 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200724 omap_mcbsp_get_st_ch0_volume,
725 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000726 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
727 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200728 omap_mcbsp_get_st_ch1_volume,
729 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000730};
731
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200732int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000733{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200734 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
735 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
736
737 if (!mcbsp->st_data)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000738 return -ENODEV;
739
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200740 switch (cpu_dai->id) {
741 case 2: /* McBSP 2 */
742 return snd_soc_add_dai_controls(cpu_dai,
743 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000744 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200745 case 3: /* McBSP 3 */
746 return snd_soc_add_dai_controls(cpu_dai,
747 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000748 ARRAY_SIZE(omap_mcbsp3_st_controls));
749 default:
750 break;
751 }
752
753 return -EINVAL;
754}
755EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
756
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000757static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
758{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200759 int ret;
760
761 ret = omap_mcbsp_probe(pdev);
762 if (!ret)
763 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
764
765 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000766}
767
768static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
769{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200770 omap_mcbsp_remove(pdev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000771 snd_soc_unregister_dai(&pdev->dev);
772 return 0;
773}
774
775static struct platform_driver asoc_mcbsp_driver = {
776 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200777 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000778 .owner = THIS_MODULE,
779 },
780
781 .probe = asoc_mcbsp_probe,
782 .remove = __devexit_p(asoc_mcbsp_remove),
783};
784
Axel Linbeda5bf52011-11-25 10:12:16 +0800785module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000786
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300787MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200788MODULE_DESCRIPTION("OMAP I2S SoC Interface");
789MODULE_LICENSE("GPL");