blob: 5f32cb8a5767057359dff90f93901391d176d526 [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
Li Yange2c8e4252010-11-11 20:16:29 +08004 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07005 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
Stefan Weilc2e07b32010-08-03 19:44:52 +020013 * The support for MPC8349 DMA controller is also added.
Zhang Wei173acc72008-03-01 07:42:48 -070014 *
Ira W. Snydera7aea372009-04-23 16:17:54 -070015 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
Zhang Wei173acc72008-03-01 07:42:48 -070020 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Zhang Wei173acc72008-03-01 07:42:48 -070031#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
Rob Herring5af50732013-09-17 14:28:33 -050036#include <linux/of_address.h>
37#include <linux/of_irq.h>
Zhang Wei173acc72008-03-01 07:42:48 -070038#include <linux/of_platform.h>
39
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000040#include "dmaengine.h"
Zhang Wei173acc72008-03-01 07:42:48 -070041#include "fsldma.h"
42
Ira Snyderb1584712011-03-03 07:54:55 +000043#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
Ira Snyderc14330412010-09-30 11:46:45 +000047
Ira Snyderb1584712011-03-03 07:54:55 +000048static const char msg_ld_oom[] = "No free memory for link descriptor";
Zhang Wei173acc72008-03-01 07:42:48 -070049
Ira Snydere8bd84d2011-03-03 07:54:54 +000050/*
51 * Register Helpers
52 */
Zhang Wei173acc72008-03-01 07:42:48 -070053
Ira Snydera1c03312010-01-06 13:34:05 +000054static void set_sr(struct fsldma_chan *chan, u32 val)
Zhang Wei173acc72008-03-01 07:42:48 -070055{
Ira Snydera1c03312010-01-06 13:34:05 +000056 DMA_OUT(chan, &chan->regs->sr, val, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070057}
58
Ira Snydera1c03312010-01-06 13:34:05 +000059static u32 get_sr(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070060{
Ira Snydera1c03312010-01-06 13:34:05 +000061 return DMA_IN(chan, &chan->regs->sr, 32);
Zhang Wei173acc72008-03-01 07:42:48 -070062}
63
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080064static void set_mr(struct fsldma_chan *chan, u32 val)
65{
66 DMA_OUT(chan, &chan->regs->mr, val, 32);
67}
68
69static u32 get_mr(struct fsldma_chan *chan)
70{
71 return DMA_IN(chan, &chan->regs->mr, 32);
72}
73
Ira Snydera1c03312010-01-06 13:34:05 +000074static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
Zhang Wei173acc72008-03-01 07:42:48 -070075{
Ira Snydera1c03312010-01-06 13:34:05 +000076 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
Zhang Wei173acc72008-03-01 07:42:48 -070077}
78
Ira Snydera1c03312010-01-06 13:34:05 +000079static dma_addr_t get_cdar(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -070080{
Ira Snydera1c03312010-01-06 13:34:05 +000081 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
Zhang Wei173acc72008-03-01 07:42:48 -070082}
83
Hongbo Zhangccdce9a2014-04-18 16:17:45 +080084static void set_bcr(struct fsldma_chan *chan, u32 val)
85{
86 DMA_OUT(chan, &chan->regs->bcr, val, 32);
87}
88
Ira Snydera1c03312010-01-06 13:34:05 +000089static u32 get_bcr(struct fsldma_chan *chan)
Zhang Weif79abb62008-03-18 18:45:00 -070090{
Ira Snydera1c03312010-01-06 13:34:05 +000091 return DMA_IN(chan, &chan->regs->bcr, 32);
Zhang Weif79abb62008-03-18 18:45:00 -070092}
93
Ira Snydere8bd84d2011-03-03 07:54:54 +000094/*
95 * Descriptor Helpers
96 */
97
Zhang Wei173acc72008-03-01 07:42:48 -070098static void set_desc_cnt(struct fsldma_chan *chan,
99 struct fsl_dma_ld_hw *hw, u32 count)
Zhang Wei173acc72008-03-01 07:42:48 -0700100{
Zhang Wei173acc72008-03-01 07:42:48 -0700101 hw->count = CPU_TO_DMA(chan, count, 32);
Zhang Wei173acc72008-03-01 07:42:48 -0700102}
103
Zhang Wei173acc72008-03-01 07:42:48 -0700104static void set_desc_src(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000105 struct fsl_dma_ld_hw *hw, dma_addr_t src)
Zhang Wei173acc72008-03-01 07:42:48 -0700106{
Zhang Wei173acc72008-03-01 07:42:48 -0700107 u64 snoop_bits;
Dan Williams900325a2009-03-02 15:33:46 -0700108
Zhang Wei173acc72008-03-01 07:42:48 -0700109 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
110 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
111 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700112}
113
Zhang Wei173acc72008-03-01 07:42:48 -0700114static void set_desc_dst(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000115 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
Zhang Wei173acc72008-03-01 07:42:48 -0700116{
117 u64 snoop_bits;
118
119 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
120 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
121 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
122}
123
124static void set_desc_next(struct fsldma_chan *chan,
Ira Snyder31f43062011-03-03 07:54:57 +0000125 struct fsl_dma_ld_hw *hw, dma_addr_t next)
Zhang Wei173acc72008-03-01 07:42:48 -0700126{
127 u64 snoop_bits;
128
129 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
130 ? FSL_DMA_SNEN : 0;
131 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
132}
133
Ira Snyder31f43062011-03-03 07:54:57 +0000134static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Zhang Wei173acc72008-03-01 07:42:48 -0700135{
Ira Snyder776c8942009-05-15 11:33:20 -0700136 u64 snoop_bits;
137
Ira Snydera1c03312010-01-06 13:34:05 +0000138 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
Ira Snyder776c8942009-05-15 11:33:20 -0700139 ? FSL_DMA_SNEN : 0;
140
Ira Snydera1c03312010-01-06 13:34:05 +0000141 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
142 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
Ira Snyder776c8942009-05-15 11:33:20 -0700143 | snoop_bits, 64);
Zhang Wei173acc72008-03-01 07:42:48 -0700144}
145
Ira Snydere8bd84d2011-03-03 07:54:54 +0000146/*
147 * DMA Engine Hardware Control Helpers
148 */
Zhang Wei173acc72008-03-01 07:42:48 -0700149
Ira Snydere8bd84d2011-03-03 07:54:54 +0000150static void dma_init(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700151{
Ira Snydere8bd84d2011-03-03 07:54:54 +0000152 /* Reset the channel */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800153 set_mr(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -0700154
Ira Snydere8bd84d2011-03-03 07:54:54 +0000155 switch (chan->feature & FSL_DMA_IP_MASK) {
156 case FSL_DMA_IP_85XX:
157 /* Set the channel to below modes:
158 * EIE - Error interrupt enable
Ira Snydere8bd84d2011-03-03 07:54:54 +0000159 * EOLNIE - End of links interrupt enable
160 * BWC - Bandwidth sharing among channels
161 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800162 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
163 | FSL_DMA_MR_EOLNIE);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000164 break;
165 case FSL_DMA_IP_83XX:
166 /* Set the channel to below modes:
167 * EOTIE - End-of-transfer interrupt enable
168 * PRC_RM - PCI read multiple
169 */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800170 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
Ira Snydere8bd84d2011-03-03 07:54:54 +0000171 break;
172 }
Zhang Wei173acc72008-03-01 07:42:48 -0700173}
174
175static int dma_is_idle(struct fsldma_chan *chan)
176{
177 u32 sr = get_sr(chan);
178 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
179}
180
Ira Snyderf04cd402011-03-03 07:54:58 +0000181/*
182 * Start the DMA controller
183 *
184 * Preconditions:
185 * - the CDAR register must point to the start descriptor
186 * - the MRn[CS] bit must be cleared
187 */
Zhang Wei173acc72008-03-01 07:42:48 -0700188static void dma_start(struct fsldma_chan *chan)
189{
190 u32 mode;
191
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800192 mode = get_mr(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700193
Ira Snyderf04cd402011-03-03 07:54:58 +0000194 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800195 set_bcr(chan, 0);
Ira Snyderf04cd402011-03-03 07:54:58 +0000196 mode |= FSL_DMA_MR_EMP_EN;
197 } else {
198 mode &= ~FSL_DMA_MR_EMP_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700199 }
200
Ira Snyderf04cd402011-03-03 07:54:58 +0000201 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
Zhang Wei173acc72008-03-01 07:42:48 -0700202 mode |= FSL_DMA_MR_EMS_EN;
Ira Snyderf04cd402011-03-03 07:54:58 +0000203 } else {
204 mode &= ~FSL_DMA_MR_EMS_EN;
Zhang Wei173acc72008-03-01 07:42:48 -0700205 mode |= FSL_DMA_MR_CS;
Ira Snyderf04cd402011-03-03 07:54:58 +0000206 }
Zhang Wei173acc72008-03-01 07:42:48 -0700207
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800208 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700209}
210
211static void dma_halt(struct fsldma_chan *chan)
212{
213 u32 mode;
214 int i;
215
Ira Snydera00ae342011-03-03 07:55:01 +0000216 /* read the mode register */
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800217 mode = get_mr(chan);
Ira Snydera00ae342011-03-03 07:55:01 +0000218
219 /*
220 * The 85xx controller supports channel abort, which will stop
221 * the current transfer. On 83xx, this bit is the transfer error
222 * mask bit, which should not be changed.
223 */
224 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
225 mode |= FSL_DMA_MR_CA;
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800226 set_mr(chan, mode);
Ira Snydera00ae342011-03-03 07:55:01 +0000227
228 mode &= ~FSL_DMA_MR_CA;
229 }
230
231 /* stop the DMA controller */
232 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800233 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700234
Ira Snydera00ae342011-03-03 07:55:01 +0000235 /* wait for the DMA controller to become idle */
Zhang Wei173acc72008-03-01 07:42:48 -0700236 for (i = 0; i < 100; i++) {
237 if (dma_is_idle(chan))
238 return;
239
240 udelay(10);
241 }
242
243 if (!dma_is_idle(chan))
Ira Snyderb1584712011-03-03 07:54:55 +0000244 chan_err(chan, "DMA halt timeout!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700245}
246
Zhang Wei173acc72008-03-01 07:42:48 -0700247/**
248 * fsl_chan_set_src_loop_size - Set source address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000249 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700250 * @size : Address loop size, 0 for disable loop
251 *
252 * The set source address hold transfer size. The source
253 * address hold or loop transfer size is when the DMA transfer
254 * data from source address (SA), if the loop size is 4, the DMA will
255 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
256 * SA + 1 ... and so on.
257 */
Ira Snydera1c03312010-01-06 13:34:05 +0000258static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700259{
Ira Snyder272ca652010-01-06 13:33:59 +0000260 u32 mode;
261
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800262 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000263
Zhang Wei173acc72008-03-01 07:42:48 -0700264 switch (size) {
265 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000266 mode &= ~FSL_DMA_MR_SAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700267 break;
268 case 1:
269 case 2:
270 case 4:
271 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000272 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
Zhang Wei173acc72008-03-01 07:42:48 -0700273 break;
274 }
Ira Snyder272ca652010-01-06 13:33:59 +0000275
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800276 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700277}
278
279/**
Ira Snyder738f5f72010-01-06 13:34:02 +0000280 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
Ira Snydera1c03312010-01-06 13:34:05 +0000281 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700282 * @size : Address loop size, 0 for disable loop
283 *
284 * The set destination address hold transfer size. The destination
285 * address hold or loop transfer size is when the DMA transfer
286 * data to destination address (TA), if the loop size is 4, the DMA will
287 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
288 * TA + 1 ... and so on.
289 */
Ira Snydera1c03312010-01-06 13:34:05 +0000290static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
Zhang Wei173acc72008-03-01 07:42:48 -0700291{
Ira Snyder272ca652010-01-06 13:33:59 +0000292 u32 mode;
293
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800294 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000295
Zhang Wei173acc72008-03-01 07:42:48 -0700296 switch (size) {
297 case 0:
Ira Snyder272ca652010-01-06 13:33:59 +0000298 mode &= ~FSL_DMA_MR_DAHE;
Zhang Wei173acc72008-03-01 07:42:48 -0700299 break;
300 case 1:
301 case 2:
302 case 4:
303 case 8:
Ira Snyder272ca652010-01-06 13:33:59 +0000304 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
Zhang Wei173acc72008-03-01 07:42:48 -0700305 break;
306 }
Ira Snyder272ca652010-01-06 13:33:59 +0000307
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800308 set_mr(chan, mode);
Zhang Wei173acc72008-03-01 07:42:48 -0700309}
310
311/**
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700312 * fsl_chan_set_request_count - Set DMA Request Count for external control
Ira Snydera1c03312010-01-06 13:34:05 +0000313 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700314 * @size : Number of bytes to transfer in a single request
315 *
316 * The Freescale DMA channel can be controlled by the external signal DREQ#.
317 * The DMA request count is how many bytes are allowed to transfer before
318 * pausing the channel, after which a new assertion of DREQ# resumes channel
319 * operation.
320 *
321 * A size of 0 disables external pause control. The maximum size is 1024.
322 */
Ira Snydera1c03312010-01-06 13:34:05 +0000323static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700324{
Ira Snyder272ca652010-01-06 13:33:59 +0000325 u32 mode;
326
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700327 BUG_ON(size > 1024);
Ira Snyder272ca652010-01-06 13:33:59 +0000328
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800329 mode = get_mr(chan);
Ira Snyder272ca652010-01-06 13:33:59 +0000330 mode |= (__ilog2(size) << 24) & 0x0f000000;
331
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800332 set_mr(chan, mode);
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700333}
334
335/**
Zhang Wei173acc72008-03-01 07:42:48 -0700336 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
Ira Snydera1c03312010-01-06 13:34:05 +0000337 * @chan : Freescale DMA channel
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700338 * @enable : 0 is disabled, 1 is enabled.
Zhang Wei173acc72008-03-01 07:42:48 -0700339 *
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700340 * The Freescale DMA channel can be controlled by the external signal DREQ#.
341 * The DMA Request Count feature should be used in addition to this feature
342 * to set the number of bytes to transfer before pausing the channel.
Zhang Wei173acc72008-03-01 07:42:48 -0700343 */
Ira Snydera1c03312010-01-06 13:34:05 +0000344static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700345{
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700346 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000347 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
Ira Snydere6c7ecb2009-09-08 17:53:04 -0700348 else
Ira Snydera1c03312010-01-06 13:34:05 +0000349 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700350}
351
352/**
353 * fsl_chan_toggle_ext_start - Toggle channel external start status
Ira Snydera1c03312010-01-06 13:34:05 +0000354 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700355 * @enable : 0 is disabled, 1 is enabled.
356 *
357 * If enable the external start, the channel can be started by an
358 * external DMA start pin. So the dma_start() does not start the
359 * transfer immediately. The DMA channel will wait for the
360 * control pin asserted.
361 */
Ira Snydera1c03312010-01-06 13:34:05 +0000362static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
Zhang Wei173acc72008-03-01 07:42:48 -0700363{
364 if (enable)
Ira Snydera1c03312010-01-06 13:34:05 +0000365 chan->feature |= FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700366 else
Ira Snydera1c03312010-01-06 13:34:05 +0000367 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
Zhang Wei173acc72008-03-01 07:42:48 -0700368}
369
Ira Snyder31f43062011-03-03 07:54:57 +0000370static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000371{
372 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
373
374 if (list_empty(&chan->ld_pending))
375 goto out_splice;
376
377 /*
378 * Add the hardware descriptor to the chain of hardware descriptors
379 * that already exists in memory.
380 *
381 * This will un-set the EOL bit of the existing transaction, and the
382 * last link in this transaction will become the EOL descriptor.
383 */
384 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
385
386 /*
387 * Add the software descriptor and all children to the list
388 * of pending transactions
389 */
390out_splice:
391 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
392}
393
Zhang Wei173acc72008-03-01 07:42:48 -0700394static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
395{
Ira Snydera1c03312010-01-06 13:34:05 +0000396 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
Dan Williamseda34232009-09-08 17:53:02 -0700397 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
398 struct fsl_desc_sw *child;
Zhang Wei173acc72008-03-01 07:42:48 -0700399 unsigned long flags;
Dan Williamsbbc76562013-12-09 11:16:00 -0800400 dma_cookie_t cookie = -EINVAL;
Zhang Wei173acc72008-03-01 07:42:48 -0700401
Ira Snydera1c03312010-01-06 13:34:05 +0000402 spin_lock_irqsave(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700403
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000404 /*
405 * assign cookies to all of the software descriptors
406 * that make up this transaction
407 */
Dan Williamseda34232009-09-08 17:53:02 -0700408 list_for_each_entry(child, &desc->tx_list, node) {
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000409 cookie = dma_cookie_assign(&child->async_tx);
Ira Snyderbcfb7462009-05-15 14:27:16 -0700410 }
411
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000412 /* put this transaction onto the tail of the pending queue */
Ira Snydera1c03312010-01-06 13:34:05 +0000413 append_ld_queue(chan, desc);
Zhang Wei173acc72008-03-01 07:42:48 -0700414
Ira Snydera1c03312010-01-06 13:34:05 +0000415 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700416
417 return cookie;
418}
419
420/**
421 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
Ira Snydera1c03312010-01-06 13:34:05 +0000422 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700423 *
424 * Return - The descriptor allocated. NULL for failed.
425 */
Ira Snyder31f43062011-03-03 07:54:57 +0000426static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700427{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000428 struct fsl_desc_sw *desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700429 dma_addr_t pdesc;
Zhang Wei173acc72008-03-01 07:42:48 -0700430
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000431 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
432 if (!desc) {
Ira Snyderb1584712011-03-03 07:54:55 +0000433 chan_dbg(chan, "out of memory for link descriptor\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000434 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700435 }
436
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000437 memset(desc, 0, sizeof(*desc));
438 INIT_LIST_HEAD(&desc->tx_list);
439 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
440 desc->async_tx.tx_submit = fsl_dma_tx_submit;
441 desc->async_tx.phys = pdesc;
442
Ira Snyder0ab09c32011-03-03 07:54:56 +0000443 chan_dbg(chan, "LD %p allocated\n", desc);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000444
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000445 return desc;
Zhang Wei173acc72008-03-01 07:42:48 -0700446}
447
Zhang Wei173acc72008-03-01 07:42:48 -0700448/**
449 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000450 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700451 *
452 * This function will create a dma pool for descriptor allocation.
453 *
454 * Return - The number of descriptors allocated.
455 */
Ira Snydera1c03312010-01-06 13:34:05 +0000456static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700457{
Ira Snydera1c03312010-01-06 13:34:05 +0000458 struct fsldma_chan *chan = to_fsl_chan(dchan);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700459
460 /* Has this channel already been allocated? */
Ira Snydera1c03312010-01-06 13:34:05 +0000461 if (chan->desc_pool)
Timur Tabi77cd62e2008-09-26 17:00:11 -0700462 return 1;
Zhang Wei173acc72008-03-01 07:42:48 -0700463
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000464 /*
465 * We need the descriptor to be aligned to 32bytes
Zhang Wei173acc72008-03-01 07:42:48 -0700466 * for meeting FSL DMA specification requirement.
467 */
Ira Snyderb1584712011-03-03 07:54:55 +0000468 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000469 sizeof(struct fsl_desc_sw),
470 __alignof__(struct fsl_desc_sw), 0);
Ira Snydera1c03312010-01-06 13:34:05 +0000471 if (!chan->desc_pool) {
Ira Snyderb1584712011-03-03 07:54:55 +0000472 chan_err(chan, "unable to allocate descriptor pool\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000473 return -ENOMEM;
Zhang Wei173acc72008-03-01 07:42:48 -0700474 }
475
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000476 /* there is at least one descriptor free to be allocated */
Zhang Wei173acc72008-03-01 07:42:48 -0700477 return 1;
478}
479
480/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000481 * fsldma_free_desc_list - Free all descriptors in a queue
482 * @chan: Freescae DMA channel
483 * @list: the list to free
484 *
485 * LOCKING: must hold chan->desc_lock
486 */
487static void fsldma_free_desc_list(struct fsldma_chan *chan,
488 struct list_head *list)
489{
490 struct fsl_desc_sw *desc, *_desc;
491
492 list_for_each_entry_safe(desc, _desc, list, node) {
493 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000494 chan_dbg(chan, "LD %p free\n", desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000495 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
496 }
497}
498
499static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
500 struct list_head *list)
501{
502 struct fsl_desc_sw *desc, *_desc;
503
504 list_for_each_entry_safe_reverse(desc, _desc, list, node) {
505 list_del(&desc->node);
Ira Snyder0ab09c32011-03-03 07:54:56 +0000506 chan_dbg(chan, "LD %p free\n", desc);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000507 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
508 }
509}
510
511/**
Zhang Wei173acc72008-03-01 07:42:48 -0700512 * fsl_dma_free_chan_resources - Free all resources of the channel.
Ira Snydera1c03312010-01-06 13:34:05 +0000513 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700514 */
Ira Snydera1c03312010-01-06 13:34:05 +0000515static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700516{
Ira Snydera1c03312010-01-06 13:34:05 +0000517 struct fsldma_chan *chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700518 unsigned long flags;
519
Ira Snyderb1584712011-03-03 07:54:55 +0000520 chan_dbg(chan, "free all channel resources\n");
Ira Snydera1c03312010-01-06 13:34:05 +0000521 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000522 fsldma_free_desc_list(chan, &chan->ld_pending);
523 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snydera1c03312010-01-06 13:34:05 +0000524 spin_unlock_irqrestore(&chan->desc_lock, flags);
Timur Tabi77cd62e2008-09-26 17:00:11 -0700525
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000526 dma_pool_destroy(chan->desc_pool);
Ira Snydera1c03312010-01-06 13:34:05 +0000527 chan->desc_pool = NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700528}
529
Zhang Wei2187c262008-03-13 17:45:28 -0700530static struct dma_async_tx_descriptor *
Ira Snydera1c03312010-01-06 13:34:05 +0000531fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags)
Zhang Wei2187c262008-03-13 17:45:28 -0700532{
Ira Snydera1c03312010-01-06 13:34:05 +0000533 struct fsldma_chan *chan;
Zhang Wei2187c262008-03-13 17:45:28 -0700534 struct fsl_desc_sw *new;
535
Ira Snydera1c03312010-01-06 13:34:05 +0000536 if (!dchan)
Zhang Wei2187c262008-03-13 17:45:28 -0700537 return NULL;
538
Ira Snydera1c03312010-01-06 13:34:05 +0000539 chan = to_fsl_chan(dchan);
Zhang Wei2187c262008-03-13 17:45:28 -0700540
Ira Snydera1c03312010-01-06 13:34:05 +0000541 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei2187c262008-03-13 17:45:28 -0700542 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000543 chan_err(chan, "%s\n", msg_ld_oom);
Zhang Wei2187c262008-03-13 17:45:28 -0700544 return NULL;
545 }
546
547 new->async_tx.cookie = -EBUSY;
Dan Williams636bdea2008-04-17 20:17:26 -0700548 new->async_tx.flags = flags;
Zhang Wei2187c262008-03-13 17:45:28 -0700549
Zhang Weif79abb62008-03-18 18:45:00 -0700550 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700551 list_add_tail(&new->node, &new->tx_list);
Zhang Weif79abb62008-03-18 18:45:00 -0700552
Ira Snyder31f43062011-03-03 07:54:57 +0000553 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000554 set_ld_eol(chan, new);
Zhang Wei2187c262008-03-13 17:45:28 -0700555
556 return &new->async_tx;
557}
558
Ira Snyder31f43062011-03-03 07:54:57 +0000559static struct dma_async_tx_descriptor *
560fsl_dma_prep_memcpy(struct dma_chan *dchan,
561 dma_addr_t dma_dst, dma_addr_t dma_src,
Zhang Wei173acc72008-03-01 07:42:48 -0700562 size_t len, unsigned long flags)
563{
Ira Snydera1c03312010-01-06 13:34:05 +0000564 struct fsldma_chan *chan;
Zhang Wei173acc72008-03-01 07:42:48 -0700565 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
566 size_t copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700567
Ira Snydera1c03312010-01-06 13:34:05 +0000568 if (!dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700569 return NULL;
570
571 if (!len)
572 return NULL;
573
Ira Snydera1c03312010-01-06 13:34:05 +0000574 chan = to_fsl_chan(dchan);
Zhang Wei173acc72008-03-01 07:42:48 -0700575
576 do {
577
578 /* Allocate the link descriptor from DMA pool */
Ira Snydera1c03312010-01-06 13:34:05 +0000579 new = fsl_dma_alloc_descriptor(chan);
Zhang Wei173acc72008-03-01 07:42:48 -0700580 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000581 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyder2e077f82009-05-15 09:59:46 -0700582 goto fail;
Zhang Wei173acc72008-03-01 07:42:48 -0700583 }
Zhang Wei173acc72008-03-01 07:42:48 -0700584
Zhang Wei56822842008-03-13 10:45:27 -0700585 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
Zhang Wei173acc72008-03-01 07:42:48 -0700586
Ira Snydera1c03312010-01-06 13:34:05 +0000587 set_desc_cnt(chan, &new->hw, copy);
588 set_desc_src(chan, &new->hw, dma_src);
589 set_desc_dst(chan, &new->hw, dma_dst);
Zhang Wei173acc72008-03-01 07:42:48 -0700590
591 if (!first)
592 first = new;
593 else
Ira Snydera1c03312010-01-06 13:34:05 +0000594 set_desc_next(chan, &prev->hw, new->async_tx.phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700595
596 new->async_tx.cookie = 0;
Dan Williams636bdea2008-04-17 20:17:26 -0700597 async_tx_ack(&new->async_tx);
Zhang Wei173acc72008-03-01 07:42:48 -0700598
599 prev = new;
600 len -= copy;
601 dma_src += copy;
Ira Snyder738f5f72010-01-06 13:34:02 +0000602 dma_dst += copy;
Zhang Wei173acc72008-03-01 07:42:48 -0700603
604 /* Insert the link descriptor to the LD ring */
Dan Williamseda34232009-09-08 17:53:02 -0700605 list_add_tail(&new->node, &first->tx_list);
Zhang Wei173acc72008-03-01 07:42:48 -0700606 } while (len);
607
Dan Williams636bdea2008-04-17 20:17:26 -0700608 new->async_tx.flags = flags; /* client is in control of this ack */
Zhang Wei173acc72008-03-01 07:42:48 -0700609 new->async_tx.cookie = -EBUSY;
610
Ira Snyder31f43062011-03-03 07:54:57 +0000611 /* Set End-of-link to the last link descriptor of new list */
Ira Snydera1c03312010-01-06 13:34:05 +0000612 set_ld_eol(chan, new);
Zhang Wei173acc72008-03-01 07:42:48 -0700613
Ira Snyder2e077f82009-05-15 09:59:46 -0700614 return &first->async_tx;
615
616fail:
617 if (!first)
618 return NULL;
619
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000620 fsldma_free_desc_list_reverse(chan, &first->tx_list);
Ira Snyder2e077f82009-05-15 09:59:46 -0700621 return NULL;
Zhang Wei173acc72008-03-01 07:42:48 -0700622}
623
Ira Snyderc14330412010-09-30 11:46:45 +0000624static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
625 struct scatterlist *dst_sg, unsigned int dst_nents,
626 struct scatterlist *src_sg, unsigned int src_nents,
627 unsigned long flags)
628{
629 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
630 struct fsldma_chan *chan = to_fsl_chan(dchan);
631 size_t dst_avail, src_avail;
632 dma_addr_t dst, src;
633 size_t len;
634
635 /* basic sanity checks */
636 if (dst_nents == 0 || src_nents == 0)
637 return NULL;
638
639 if (dst_sg == NULL || src_sg == NULL)
640 return NULL;
641
642 /*
643 * TODO: should we check that both scatterlists have the same
644 * TODO: number of bytes in total? Is that really an error?
645 */
646
647 /* get prepared for the loop */
648 dst_avail = sg_dma_len(dst_sg);
649 src_avail = sg_dma_len(src_sg);
650
651 /* run until we are out of scatterlist entries */
652 while (true) {
653
654 /* create the largest transaction possible */
655 len = min_t(size_t, src_avail, dst_avail);
656 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
657 if (len == 0)
658 goto fetch;
659
660 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
661 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
662
663 /* allocate and populate the descriptor */
664 new = fsl_dma_alloc_descriptor(chan);
665 if (!new) {
Ira Snyderb1584712011-03-03 07:54:55 +0000666 chan_err(chan, "%s\n", msg_ld_oom);
Ira Snyderc14330412010-09-30 11:46:45 +0000667 goto fail;
668 }
Ira Snyderc14330412010-09-30 11:46:45 +0000669
670 set_desc_cnt(chan, &new->hw, len);
671 set_desc_src(chan, &new->hw, src);
672 set_desc_dst(chan, &new->hw, dst);
673
674 if (!first)
675 first = new;
676 else
677 set_desc_next(chan, &prev->hw, new->async_tx.phys);
678
679 new->async_tx.cookie = 0;
680 async_tx_ack(&new->async_tx);
681 prev = new;
682
683 /* Insert the link descriptor to the LD ring */
684 list_add_tail(&new->node, &first->tx_list);
685
686 /* update metadata */
687 dst_avail -= len;
688 src_avail -= len;
689
690fetch:
691 /* fetch the next dst scatterlist entry */
692 if (dst_avail == 0) {
693
694 /* no more entries: we're done */
695 if (dst_nents == 0)
696 break;
697
698 /* fetch the next entry: if there are no more: done */
699 dst_sg = sg_next(dst_sg);
700 if (dst_sg == NULL)
701 break;
702
703 dst_nents--;
704 dst_avail = sg_dma_len(dst_sg);
705 }
706
707 /* fetch the next src scatterlist entry */
708 if (src_avail == 0) {
709
710 /* no more entries: we're done */
711 if (src_nents == 0)
712 break;
713
714 /* fetch the next entry: if there are no more: done */
715 src_sg = sg_next(src_sg);
716 if (src_sg == NULL)
717 break;
718
719 src_nents--;
720 src_avail = sg_dma_len(src_sg);
721 }
722 }
723
724 new->async_tx.flags = flags; /* client is in control of this ack */
725 new->async_tx.cookie = -EBUSY;
726
727 /* Set End-of-link to the last link descriptor of new list */
728 set_ld_eol(chan, new);
729
730 return &first->async_tx;
731
732fail:
733 if (!first)
734 return NULL;
735
736 fsldma_free_desc_list_reverse(chan, &first->tx_list);
737 return NULL;
738}
739
Zhang Wei173acc72008-03-01 07:42:48 -0700740/**
Ira Snyderbbea0b62009-09-08 17:53:04 -0700741 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
742 * @chan: DMA channel
743 * @sgl: scatterlist to transfer to/from
744 * @sg_len: number of entries in @scatterlist
745 * @direction: DMA direction
746 * @flags: DMAEngine flags
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500747 * @context: transaction context (ignored)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700748 *
749 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
750 * DMA_SLAVE API, this gets the device-specific information from the
751 * chan->private variable.
752 */
753static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
Ira Snydera1c03312010-01-06 13:34:05 +0000754 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500755 enum dma_transfer_direction direction, unsigned long flags,
756 void *context)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700757{
Ira Snyderbbea0b62009-09-08 17:53:04 -0700758 /*
Ira Snyder968f19a2010-09-30 11:46:46 +0000759 * This operation is not supported on the Freescale DMA controller
Ira Snyderbbea0b62009-09-08 17:53:04 -0700760 *
Ira Snyder968f19a2010-09-30 11:46:46 +0000761 * However, we need to provide the function pointer to allow the
762 * device_control() method to work.
Ira Snyderbbea0b62009-09-08 17:53:04 -0700763 */
Ira Snyderbbea0b62009-09-08 17:53:04 -0700764 return NULL;
765}
766
Linus Walleijc3635c72010-03-26 16:44:01 -0700767static int fsl_dma_device_control(struct dma_chan *dchan,
Linus Walleij05827632010-05-17 16:30:42 -0700768 enum dma_ctrl_cmd cmd, unsigned long arg)
Ira Snyderbbea0b62009-09-08 17:53:04 -0700769{
Ira Snyder968f19a2010-09-30 11:46:46 +0000770 struct dma_slave_config *config;
Ira Snydera1c03312010-01-06 13:34:05 +0000771 struct fsldma_chan *chan;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700772 unsigned long flags;
Ira Snyder968f19a2010-09-30 11:46:46 +0000773 int size;
Linus Walleijc3635c72010-03-26 16:44:01 -0700774
Ira Snydera1c03312010-01-06 13:34:05 +0000775 if (!dchan)
Linus Walleijc3635c72010-03-26 16:44:01 -0700776 return -EINVAL;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700777
Ira Snydera1c03312010-01-06 13:34:05 +0000778 chan = to_fsl_chan(dchan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700779
Ira Snyder968f19a2010-09-30 11:46:46 +0000780 switch (cmd) {
781 case DMA_TERMINATE_ALL:
Ira Snyderf04cd402011-03-03 07:54:58 +0000782 spin_lock_irqsave(&chan->desc_lock, flags);
783
Ira Snyder968f19a2010-09-30 11:46:46 +0000784 /* Halt the DMA engine */
785 dma_halt(chan);
Ira Snyderbbea0b62009-09-08 17:53:04 -0700786
Ira Snyder968f19a2010-09-30 11:46:46 +0000787 /* Remove and free all of the descriptors in the LD queue */
788 fsldma_free_desc_list(chan, &chan->ld_pending);
789 fsldma_free_desc_list(chan, &chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +0000790 chan->idle = true;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700791
Ira Snyder968f19a2010-09-30 11:46:46 +0000792 spin_unlock_irqrestore(&chan->desc_lock, flags);
793 return 0;
794
795 case DMA_SLAVE_CONFIG:
796 config = (struct dma_slave_config *)arg;
797
798 /* make sure the channel supports setting burst size */
799 if (!chan->set_request_count)
800 return -ENXIO;
801
802 /* we set the controller burst size depending on direction */
Vinod Kouldb8196d2011-10-13 22:34:23 +0530803 if (config->direction == DMA_MEM_TO_DEV)
Ira Snyder968f19a2010-09-30 11:46:46 +0000804 size = config->dst_addr_width * config->dst_maxburst;
805 else
806 size = config->src_addr_width * config->src_maxburst;
807
808 chan->set_request_count(chan, size);
809 return 0;
810
811 case FSLDMA_EXTERNAL_START:
812
813 /* make sure the channel supports external start */
814 if (!chan->toggle_ext_start)
815 return -ENXIO;
816
817 chan->toggle_ext_start(chan, arg);
818 return 0;
819
820 default:
821 return -ENXIO;
822 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700823
824 return 0;
Ira Snyderbbea0b62009-09-08 17:53:04 -0700825}
826
827/**
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000828 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000829 * @chan: Freescale DMA channel
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000830 * @desc: descriptor to cleanup and free
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000831 *
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000832 * This function is used on a descriptor which has been executed by the DMA
833 * controller. It will run any callbacks, submit any dependencies, and then
834 * free the descriptor.
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000835 */
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000836static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
837 struct fsl_desc_sw *desc)
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000838{
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000839 struct dma_async_tx_descriptor *txd = &desc->async_tx;
Zhang Wei173acc72008-03-01 07:42:48 -0700840
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000841 /* Run the link descriptor callback function */
842 if (txd->callback) {
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000843 chan_dbg(chan, "LD %p callback\n", desc);
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000844 txd->callback(txd->callback_param);
Zhang Wei173acc72008-03-01 07:42:48 -0700845 }
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000846
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000847 /* Run any dependencies */
848 dma_run_dependencies(txd);
849
Dan Williamsd38a8c62013-10-18 19:35:23 +0200850 dma_descriptor_unmap(txd);
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000851 chan_dbg(chan, "LD %p free\n", desc);
Ira Snyder9c4d1e72011-03-03 07:54:59 +0000852 dma_pool_free(chan->desc_pool, desc, txd->phys);
Zhang Wei173acc72008-03-01 07:42:48 -0700853}
854
855/**
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000856 * fsl_chan_xfer_ld_queue - transfer any pending transactions
Ira Snydera1c03312010-01-06 13:34:05 +0000857 * @chan : Freescale DMA channel
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000858 *
Ira Snyderf04cd402011-03-03 07:54:58 +0000859 * HARDWARE STATE: idle
Ira Snyderdc8d4092011-03-03 07:55:00 +0000860 * LOCKING: must hold chan->desc_lock
Zhang Wei173acc72008-03-01 07:42:48 -0700861 */
Ira Snydera1c03312010-01-06 13:34:05 +0000862static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -0700863{
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000864 struct fsl_desc_sw *desc;
Ira Snyder138ef012009-05-19 15:42:13 -0700865
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000866 /*
867 * If the list of pending descriptors is empty, then we
868 * don't need to do any work at all
869 */
870 if (list_empty(&chan->ld_pending)) {
Ira Snyderb1584712011-03-03 07:54:55 +0000871 chan_dbg(chan, "no pending LDs\n");
Ira Snyderdc8d4092011-03-03 07:55:00 +0000872 return;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000873 }
Zhang Wei173acc72008-03-01 07:42:48 -0700874
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000875 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000876 * The DMA controller is not idle, which means that the interrupt
877 * handler will start any queued transactions when it runs after
878 * this transaction finishes
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000879 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000880 if (!chan->idle) {
Ira Snyderb1584712011-03-03 07:54:55 +0000881 chan_dbg(chan, "DMA controller still busy\n");
Ira Snyderdc8d4092011-03-03 07:55:00 +0000882 return;
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000883 }
884
885 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000886 * If there are some link descriptors which have not been
887 * transferred, we need to start the controller
Zhang Wei173acc72008-03-01 07:42:48 -0700888 */
Zhang Wei173acc72008-03-01 07:42:48 -0700889
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000890 /*
891 * Move all elements from the queue of pending transactions
892 * onto the list of running transactions
893 */
Ira Snyderf04cd402011-03-03 07:54:58 +0000894 chan_dbg(chan, "idle, starting controller\n");
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000895 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
896 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
Zhang Wei173acc72008-03-01 07:42:48 -0700897
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000898 /*
Ira Snyderf04cd402011-03-03 07:54:58 +0000899 * The 85xx DMA controller doesn't clear the channel start bit
900 * automatically at the end of a transfer. Therefore we must clear
901 * it in software before starting the transfer.
902 */
903 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
904 u32 mode;
905
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800906 mode = get_mr(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +0000907 mode &= ~FSL_DMA_MR_CS;
Hongbo Zhangccdce9a2014-04-18 16:17:45 +0800908 set_mr(chan, mode);
Ira Snyderf04cd402011-03-03 07:54:58 +0000909 }
910
911 /*
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000912 * Program the descriptor's address into the DMA controller,
913 * then start the DMA transaction
914 */
915 set_cdar(chan, desc->async_tx.phys);
Ira Snyderf04cd402011-03-03 07:54:58 +0000916 get_cdar(chan);
Ira Snyder138ef012009-05-19 15:42:13 -0700917
Zhang Wei173acc72008-03-01 07:42:48 -0700918 dma_start(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +0000919 chan->idle = false;
Zhang Wei173acc72008-03-01 07:42:48 -0700920}
921
922/**
923 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
Ira Snydera1c03312010-01-06 13:34:05 +0000924 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700925 */
Ira Snydera1c03312010-01-06 13:34:05 +0000926static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
Zhang Wei173acc72008-03-01 07:42:48 -0700927{
Ira Snydera1c03312010-01-06 13:34:05 +0000928 struct fsldma_chan *chan = to_fsl_chan(dchan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000929 unsigned long flags;
930
931 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snydera1c03312010-01-06 13:34:05 +0000932 fsl_chan_xfer_ld_queue(chan);
Ira Snyderdc8d4092011-03-03 07:55:00 +0000933 spin_unlock_irqrestore(&chan->desc_lock, flags);
Zhang Wei173acc72008-03-01 07:42:48 -0700934}
935
Zhang Wei173acc72008-03-01 07:42:48 -0700936/**
Linus Walleij07934482010-03-26 16:50:49 -0700937 * fsl_tx_status - Determine the DMA status
Ira Snydera1c03312010-01-06 13:34:05 +0000938 * @chan : Freescale DMA channel
Zhang Wei173acc72008-03-01 07:42:48 -0700939 */
Linus Walleij07934482010-03-26 16:50:49 -0700940static enum dma_status fsl_tx_status(struct dma_chan *dchan,
Zhang Wei173acc72008-03-01 07:42:48 -0700941 dma_cookie_t cookie,
Linus Walleij07934482010-03-26 16:50:49 -0700942 struct dma_tx_state *txstate)
Zhang Wei173acc72008-03-01 07:42:48 -0700943{
Andy Shevchenko9b0b0bd2013-05-27 15:14:35 +0300944 return dma_cookie_status(dchan, cookie, txstate);
Zhang Wei173acc72008-03-01 07:42:48 -0700945}
946
Ira Snyderd3f620b2010-01-06 13:34:04 +0000947/*----------------------------------------------------------------------------*/
948/* Interrupt Handling */
949/*----------------------------------------------------------------------------*/
950
Ira Snydere7a29152010-01-06 13:34:03 +0000951static irqreturn_t fsldma_chan_irq(int irq, void *data)
Zhang Wei173acc72008-03-01 07:42:48 -0700952{
Ira Snydera1c03312010-01-06 13:34:05 +0000953 struct fsldma_chan *chan = data;
Ira Snydera1c03312010-01-06 13:34:05 +0000954 u32 stat;
Zhang Wei173acc72008-03-01 07:42:48 -0700955
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000956 /* save and clear the status register */
Ira Snydera1c03312010-01-06 13:34:05 +0000957 stat = get_sr(chan);
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000958 set_sr(chan, stat);
Ira Snyderb1584712011-03-03 07:54:55 +0000959 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
Zhang Wei173acc72008-03-01 07:42:48 -0700960
Ira Snyderf04cd402011-03-03 07:54:58 +0000961 /* check that this was really our device */
Zhang Wei173acc72008-03-01 07:42:48 -0700962 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
963 if (!stat)
964 return IRQ_NONE;
965
966 if (stat & FSL_DMA_SR_TE)
Ira Snyderb1584712011-03-03 07:54:55 +0000967 chan_err(chan, "Transfer Error!\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700968
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000969 /*
970 * Programming Error
Zhang Weif79abb62008-03-18 18:45:00 -0700971 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
Masanari Iidad73111c2012-08-04 23:37:53 +0900972 * trigger a PE interrupt.
Zhang Weif79abb62008-03-18 18:45:00 -0700973 */
974 if (stat & FSL_DMA_SR_PE) {
Ira Snyderb1584712011-03-03 07:54:55 +0000975 chan_dbg(chan, "irq: Programming Error INT\n");
Zhang Weif79abb62008-03-18 18:45:00 -0700976 stat &= ~FSL_DMA_SR_PE;
Ira Snyderf04cd402011-03-03 07:54:58 +0000977 if (get_bcr(chan) != 0)
978 chan_err(chan, "Programming Error!\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700979 }
980
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000981 /*
982 * For MPC8349, EOCDI event need to update cookie
Zhang Wei1c629792008-04-17 20:17:25 -0700983 * and start the next transfer if it exist.
984 */
985 if (stat & FSL_DMA_SR_EOCDI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000986 chan_dbg(chan, "irq: End-of-Chain link INT\n");
Zhang Wei1c629792008-04-17 20:17:25 -0700987 stat &= ~FSL_DMA_SR_EOCDI;
Zhang Wei173acc72008-03-01 07:42:48 -0700988 }
989
Ira Snyder9c3a50b2010-01-06 13:34:06 +0000990 /*
991 * If it current transfer is the end-of-transfer,
Zhang Wei173acc72008-03-01 07:42:48 -0700992 * we should clear the Channel Start bit for
993 * prepare next transfer.
994 */
Zhang Wei1c629792008-04-17 20:17:25 -0700995 if (stat & FSL_DMA_SR_EOLNI) {
Ira Snyderb1584712011-03-03 07:54:55 +0000996 chan_dbg(chan, "irq: End-of-link INT\n");
Zhang Wei173acc72008-03-01 07:42:48 -0700997 stat &= ~FSL_DMA_SR_EOLNI;
Zhang Wei173acc72008-03-01 07:42:48 -0700998 }
999
Ira Snyderf04cd402011-03-03 07:54:58 +00001000 /* check that the DMA controller is really idle */
1001 if (!dma_is_idle(chan))
1002 chan_err(chan, "irq: controller not idle!\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001003
Ira Snyderf04cd402011-03-03 07:54:58 +00001004 /* check that we handled all of the bits */
1005 if (stat)
1006 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
1007
1008 /*
1009 * Schedule the tasklet to handle all cleanup of the current
1010 * transaction. It will start a new transaction if there is
1011 * one pending.
1012 */
Ira Snydera1c03312010-01-06 13:34:05 +00001013 tasklet_schedule(&chan->tasklet);
Ira Snyderf04cd402011-03-03 07:54:58 +00001014 chan_dbg(chan, "irq: Exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001015 return IRQ_HANDLED;
1016}
1017
Zhang Wei173acc72008-03-01 07:42:48 -07001018static void dma_do_tasklet(unsigned long data)
1019{
Ira Snydera1c03312010-01-06 13:34:05 +00001020 struct fsldma_chan *chan = (struct fsldma_chan *)data;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001021 struct fsl_desc_sw *desc, *_desc;
1022 LIST_HEAD(ld_cleanup);
Ira Snyderf04cd402011-03-03 07:54:58 +00001023 unsigned long flags;
1024
1025 chan_dbg(chan, "tasklet entry\n");
1026
Ira Snyderf04cd402011-03-03 07:54:58 +00001027 spin_lock_irqsave(&chan->desc_lock, flags);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001028
1029 /* update the cookie if we have some descriptors to cleanup */
1030 if (!list_empty(&chan->ld_running)) {
1031 dma_cookie_t cookie;
1032
1033 desc = to_fsl_desc(chan->ld_running.prev);
1034 cookie = desc->async_tx.cookie;
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001035 dma_cookie_complete(&desc->async_tx);
Ira Snyderdc8d4092011-03-03 07:55:00 +00001036
Ira Snyderdc8d4092011-03-03 07:55:00 +00001037 chan_dbg(chan, "completed_cookie=%d\n", cookie);
1038 }
1039
1040 /*
1041 * move the descriptors to a temporary list so we can drop the lock
1042 * during the entire cleanup operation
1043 */
1044 list_splice_tail_init(&chan->ld_running, &ld_cleanup);
1045
1046 /* the hardware is now idle and ready for more */
Ira Snyderf04cd402011-03-03 07:54:58 +00001047 chan->idle = true;
Ira Snyderdc8d4092011-03-03 07:55:00 +00001048
1049 /*
1050 * Start any pending transactions automatically
1051 *
1052 * In the ideal case, we keep the DMA controller busy while we go
1053 * ahead and free the descriptors below.
1054 */
1055 fsl_chan_xfer_ld_queue(chan);
Ira Snyderf04cd402011-03-03 07:54:58 +00001056 spin_unlock_irqrestore(&chan->desc_lock, flags);
1057
Ira Snyderdc8d4092011-03-03 07:55:00 +00001058 /* Run the callback for each descriptor, in order */
1059 list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {
1060
1061 /* Remove from the list of transactions */
1062 list_del(&desc->node);
1063
1064 /* Run all cleanup for this descriptor */
1065 fsldma_cleanup_descriptor(chan, desc);
1066 }
1067
Ira Snyderf04cd402011-03-03 07:54:58 +00001068 chan_dbg(chan, "tasklet exit\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001069}
1070
Ira Snyderd3f620b2010-01-06 13:34:04 +00001071static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
1072{
1073 struct fsldma_device *fdev = data;
1074 struct fsldma_chan *chan;
1075 unsigned int handled = 0;
1076 u32 gsr, mask;
1077 int i;
1078
1079 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
1080 : in_le32(fdev->regs);
1081 mask = 0xff000000;
1082 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
1083
1084 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1085 chan = fdev->chan[i];
1086 if (!chan)
1087 continue;
1088
1089 if (gsr & mask) {
1090 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1091 fsldma_chan_irq(irq, chan);
1092 handled++;
1093 }
1094
1095 gsr &= ~mask;
1096 mask >>= 8;
1097 }
1098
1099 return IRQ_RETVAL(handled);
1100}
1101
1102static void fsldma_free_irqs(struct fsldma_device *fdev)
1103{
1104 struct fsldma_chan *chan;
1105 int i;
1106
1107 if (fdev->irq != NO_IRQ) {
1108 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1109 free_irq(fdev->irq, fdev);
1110 return;
1111 }
1112
1113 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1114 chan = fdev->chan[i];
1115 if (chan && chan->irq != NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001116 chan_dbg(chan, "free per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001117 free_irq(chan->irq, chan);
1118 }
1119 }
1120}
1121
1122static int fsldma_request_irqs(struct fsldma_device *fdev)
1123{
1124 struct fsldma_chan *chan;
1125 int ret;
1126 int i;
1127
1128 /* if we have a per-controller IRQ, use that */
1129 if (fdev->irq != NO_IRQ) {
1130 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1131 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1132 "fsldma-controller", fdev);
1133 return ret;
1134 }
1135
1136 /* no per-controller IRQ, use the per-channel IRQs */
1137 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1138 chan = fdev->chan[i];
1139 if (!chan)
1140 continue;
1141
1142 if (chan->irq == NO_IRQ) {
Ira Snyderb1584712011-03-03 07:54:55 +00001143 chan_err(chan, "interrupts property missing in device tree\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001144 ret = -ENODEV;
1145 goto out_unwind;
1146 }
1147
Ira Snyderb1584712011-03-03 07:54:55 +00001148 chan_dbg(chan, "request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001149 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1150 "fsldma-chan", chan);
1151 if (ret) {
Ira Snyderb1584712011-03-03 07:54:55 +00001152 chan_err(chan, "unable to request per-channel IRQ\n");
Ira Snyderd3f620b2010-01-06 13:34:04 +00001153 goto out_unwind;
1154 }
1155 }
1156
1157 return 0;
1158
1159out_unwind:
1160 for (/* none */; i >= 0; i--) {
1161 chan = fdev->chan[i];
1162 if (!chan)
1163 continue;
1164
1165 if (chan->irq == NO_IRQ)
1166 continue;
1167
1168 free_irq(chan->irq, chan);
1169 }
1170
1171 return ret;
1172}
1173
Ira Snydera4f56d42010-01-06 13:34:01 +00001174/*----------------------------------------------------------------------------*/
1175/* OpenFirmware Subsystem */
1176/*----------------------------------------------------------------------------*/
1177
Bill Pemberton463a1f82012-11-19 13:22:55 -05001178static int fsl_dma_chan_probe(struct fsldma_device *fdev,
Timur Tabi77cd62e2008-09-26 17:00:11 -07001179 struct device_node *node, u32 feature, const char *compatible)
Zhang Wei173acc72008-03-01 07:42:48 -07001180{
Ira Snydera1c03312010-01-06 13:34:05 +00001181 struct fsldma_chan *chan;
Ira Snyder4ce0e952010-01-06 13:34:00 +00001182 struct resource res;
Zhang Wei173acc72008-03-01 07:42:48 -07001183 int err;
1184
Zhang Wei173acc72008-03-01 07:42:48 -07001185 /* alloc channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001186 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1187 if (!chan) {
Ira Snydere7a29152010-01-06 13:34:03 +00001188 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1189 err = -ENOMEM;
1190 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001191 }
1192
Ira Snydere7a29152010-01-06 13:34:03 +00001193 /* ioremap registers for use */
Ira Snydera1c03312010-01-06 13:34:05 +00001194 chan->regs = of_iomap(node, 0);
1195 if (!chan->regs) {
Ira Snydere7a29152010-01-06 13:34:03 +00001196 dev_err(fdev->dev, "unable to ioremap registers\n");
1197 err = -ENOMEM;
Ira Snydera1c03312010-01-06 13:34:05 +00001198 goto out_free_chan;
Ira Snydere7a29152010-01-06 13:34:03 +00001199 }
1200
Ira Snyder4ce0e952010-01-06 13:34:00 +00001201 err = of_address_to_resource(node, 0, &res);
Zhang Wei173acc72008-03-01 07:42:48 -07001202 if (err) {
Ira Snydere7a29152010-01-06 13:34:03 +00001203 dev_err(fdev->dev, "unable to find 'reg' property\n");
1204 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001205 }
1206
Ira Snydera1c03312010-01-06 13:34:05 +00001207 chan->feature = feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001208 if (!fdev->feature)
Ira Snydera1c03312010-01-06 13:34:05 +00001209 fdev->feature = chan->feature;
Zhang Wei173acc72008-03-01 07:42:48 -07001210
Ira Snydere7a29152010-01-06 13:34:03 +00001211 /*
1212 * If the DMA device's feature is different than the feature
1213 * of its channels, report the bug
Zhang Wei173acc72008-03-01 07:42:48 -07001214 */
Ira Snydera1c03312010-01-06 13:34:05 +00001215 WARN_ON(fdev->feature != chan->feature);
Zhang Wei173acc72008-03-01 07:42:48 -07001216
Ira Snydera1c03312010-01-06 13:34:05 +00001217 chan->dev = fdev->dev;
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001218 chan->id = (res.start & 0xfff) < 0x300 ?
1219 ((res.start - 0x100) & 0xfff) >> 7 :
1220 ((res.start - 0x200) & 0xfff) >> 7;
Ira Snydera1c03312010-01-06 13:34:05 +00001221 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
Ira Snydere7a29152010-01-06 13:34:03 +00001222 dev_err(fdev->dev, "too many channels for device\n");
Zhang Wei173acc72008-03-01 07:42:48 -07001223 err = -EINVAL;
Ira Snydere7a29152010-01-06 13:34:03 +00001224 goto out_iounmap_regs;
Zhang Wei173acc72008-03-01 07:42:48 -07001225 }
Zhang Wei173acc72008-03-01 07:42:48 -07001226
Ira Snydera1c03312010-01-06 13:34:05 +00001227 fdev->chan[chan->id] = chan;
1228 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
Ira Snyderb1584712011-03-03 07:54:55 +00001229 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
Ira Snydere7a29152010-01-06 13:34:03 +00001230
1231 /* Initialize the channel */
Ira Snydera1c03312010-01-06 13:34:05 +00001232 dma_init(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001233
1234 /* Clear cdar registers */
Ira Snydera1c03312010-01-06 13:34:05 +00001235 set_cdar(chan, 0);
Zhang Wei173acc72008-03-01 07:42:48 -07001236
Ira Snydera1c03312010-01-06 13:34:05 +00001237 switch (chan->feature & FSL_DMA_IP_MASK) {
Zhang Wei173acc72008-03-01 07:42:48 -07001238 case FSL_DMA_IP_85XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001239 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
Zhang Wei173acc72008-03-01 07:42:48 -07001240 case FSL_DMA_IP_83XX:
Ira Snydera1c03312010-01-06 13:34:05 +00001241 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1242 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1243 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1244 chan->set_request_count = fsl_chan_set_request_count;
Zhang Wei173acc72008-03-01 07:42:48 -07001245 }
1246
Ira Snydera1c03312010-01-06 13:34:05 +00001247 spin_lock_init(&chan->desc_lock);
Ira Snyder9c3a50b2010-01-06 13:34:06 +00001248 INIT_LIST_HEAD(&chan->ld_pending);
1249 INIT_LIST_HEAD(&chan->ld_running);
Ira Snyderf04cd402011-03-03 07:54:58 +00001250 chan->idle = true;
Zhang Wei173acc72008-03-01 07:42:48 -07001251
Ira Snydera1c03312010-01-06 13:34:05 +00001252 chan->common.device = &fdev->common;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001253 dma_cookie_init(&chan->common);
Zhang Wei173acc72008-03-01 07:42:48 -07001254
Ira Snyderd3f620b2010-01-06 13:34:04 +00001255 /* find the IRQ line, if it exists in the device tree */
Ira Snydera1c03312010-01-06 13:34:05 +00001256 chan->irq = irq_of_parse_and_map(node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001257
Zhang Wei173acc72008-03-01 07:42:48 -07001258 /* Add the channel to DMA device channel list */
Ira Snydera1c03312010-01-06 13:34:05 +00001259 list_add_tail(&chan->common.device_node, &fdev->common.channels);
Zhang Wei173acc72008-03-01 07:42:48 -07001260 fdev->common.chancnt++;
1261
Ira Snydera1c03312010-01-06 13:34:05 +00001262 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1263 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001264
1265 return 0;
Li Yang51ee87f2008-05-29 23:25:45 -07001266
Ira Snydere7a29152010-01-06 13:34:03 +00001267out_iounmap_regs:
Ira Snydera1c03312010-01-06 13:34:05 +00001268 iounmap(chan->regs);
1269out_free_chan:
1270 kfree(chan);
Ira Snydere7a29152010-01-06 13:34:03 +00001271out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001272 return err;
1273}
1274
Ira Snydera1c03312010-01-06 13:34:05 +00001275static void fsl_dma_chan_remove(struct fsldma_chan *chan)
Zhang Wei173acc72008-03-01 07:42:48 -07001276{
Ira Snydera1c03312010-01-06 13:34:05 +00001277 irq_dispose_mapping(chan->irq);
1278 list_del(&chan->common.device_node);
1279 iounmap(chan->regs);
1280 kfree(chan);
Zhang Wei173acc72008-03-01 07:42:48 -07001281}
1282
Bill Pemberton463a1f82012-11-19 13:22:55 -05001283static int fsldma_of_probe(struct platform_device *op)
Zhang Wei173acc72008-03-01 07:42:48 -07001284{
Ira Snydera4f56d42010-01-06 13:34:01 +00001285 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001286 struct device_node *child;
Ira Snydere7a29152010-01-06 13:34:03 +00001287 int err;
Zhang Wei173acc72008-03-01 07:42:48 -07001288
Ira Snydera4f56d42010-01-06 13:34:01 +00001289 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
Zhang Wei173acc72008-03-01 07:42:48 -07001290 if (!fdev) {
Ira Snydere7a29152010-01-06 13:34:03 +00001291 dev_err(&op->dev, "No enough memory for 'priv'\n");
1292 err = -ENOMEM;
1293 goto out_return;
Zhang Wei173acc72008-03-01 07:42:48 -07001294 }
Ira Snydere7a29152010-01-06 13:34:03 +00001295
1296 fdev->dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001297 INIT_LIST_HEAD(&fdev->common.channels);
1298
Ira Snydere7a29152010-01-06 13:34:03 +00001299 /* ioremap the registers for use */
Grant Likely61c7a082010-04-13 16:12:29 -07001300 fdev->regs = of_iomap(op->dev.of_node, 0);
Ira Snydere7a29152010-01-06 13:34:03 +00001301 if (!fdev->regs) {
1302 dev_err(&op->dev, "unable to ioremap registers\n");
1303 err = -ENOMEM;
1304 goto out_free_fdev;
Zhang Wei173acc72008-03-01 07:42:48 -07001305 }
1306
Ira Snyderd3f620b2010-01-06 13:34:04 +00001307 /* map the channel IRQ if it exists, but don't hookup the handler yet */
Grant Likely61c7a082010-04-13 16:12:29 -07001308 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
Ira Snyderd3f620b2010-01-06 13:34:04 +00001309
Zhang Wei173acc72008-03-01 07:42:48 -07001310 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
1311 dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask);
Ira Snyderc14330412010-09-30 11:46:45 +00001312 dma_cap_set(DMA_SG, fdev->common.cap_mask);
Ira Snyderbbea0b62009-09-08 17:53:04 -07001313 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
Zhang Wei173acc72008-03-01 07:42:48 -07001314 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1315 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
Zhang Wei2187c262008-03-13 17:45:28 -07001316 fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt;
Zhang Wei173acc72008-03-01 07:42:48 -07001317 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
Ira Snyderc14330412010-09-30 11:46:45 +00001318 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
Linus Walleij07934482010-03-26 16:50:49 -07001319 fdev->common.device_tx_status = fsl_tx_status;
Zhang Wei173acc72008-03-01 07:42:48 -07001320 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
Ira Snyderbbea0b62009-09-08 17:53:04 -07001321 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001322 fdev->common.device_control = fsl_dma_device_control;
Ira Snydere7a29152010-01-06 13:34:03 +00001323 fdev->common.dev = &op->dev;
Zhang Wei173acc72008-03-01 07:42:48 -07001324
Li Yange2c8e4252010-11-11 20:16:29 +08001325 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1326
Jingoo Handd3daca2013-05-24 10:10:13 +09001327 platform_set_drvdata(op, fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001328
Ira Snydere7a29152010-01-06 13:34:03 +00001329 /*
1330 * We cannot use of_platform_bus_probe() because there is no
1331 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
Timur Tabi77cd62e2008-09-26 17:00:11 -07001332 * channel object.
1333 */
Grant Likely61c7a082010-04-13 16:12:29 -07001334 for_each_child_of_node(op->dev.of_node, child) {
Ira Snydere7a29152010-01-06 13:34:03 +00001335 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001336 fsl_dma_chan_probe(fdev, child,
1337 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1338 "fsl,eloplus-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001339 }
1340
1341 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001342 fsl_dma_chan_probe(fdev, child,
1343 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1344 "fsl,elo-dma-channel");
Ira Snydere7a29152010-01-06 13:34:03 +00001345 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001346 }
Zhang Wei173acc72008-03-01 07:42:48 -07001347
Ira Snyderd3f620b2010-01-06 13:34:04 +00001348 /*
1349 * Hookup the IRQ handler(s)
1350 *
1351 * If we have a per-controller interrupt, we prefer that to the
1352 * per-channel interrupts to reduce the number of shared interrupt
1353 * handlers on the same IRQ line
1354 */
1355 err = fsldma_request_irqs(fdev);
1356 if (err) {
1357 dev_err(fdev->dev, "unable to request IRQs\n");
1358 goto out_free_fdev;
1359 }
1360
Zhang Wei173acc72008-03-01 07:42:48 -07001361 dma_async_device_register(&fdev->common);
1362 return 0;
1363
Ira Snydere7a29152010-01-06 13:34:03 +00001364out_free_fdev:
Ira Snyderd3f620b2010-01-06 13:34:04 +00001365 irq_dispose_mapping(fdev->irq);
Zhang Wei173acc72008-03-01 07:42:48 -07001366 kfree(fdev);
Ira Snydere7a29152010-01-06 13:34:03 +00001367out_return:
Zhang Wei173acc72008-03-01 07:42:48 -07001368 return err;
1369}
1370
Grant Likely2dc11582010-08-06 09:25:50 -06001371static int fsldma_of_remove(struct platform_device *op)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001372{
Ira Snydera4f56d42010-01-06 13:34:01 +00001373 struct fsldma_device *fdev;
Timur Tabi77cd62e2008-09-26 17:00:11 -07001374 unsigned int i;
1375
Jingoo Handd3daca2013-05-24 10:10:13 +09001376 fdev = platform_get_drvdata(op);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001377 dma_async_device_unregister(&fdev->common);
1378
Ira Snyderd3f620b2010-01-06 13:34:04 +00001379 fsldma_free_irqs(fdev);
1380
Ira Snydere7a29152010-01-06 13:34:03 +00001381 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
Timur Tabi77cd62e2008-09-26 17:00:11 -07001382 if (fdev->chan[i])
1383 fsl_dma_chan_remove(fdev->chan[i]);
Ira Snydere7a29152010-01-06 13:34:03 +00001384 }
Timur Tabi77cd62e2008-09-26 17:00:11 -07001385
Ira Snydere7a29152010-01-06 13:34:03 +00001386 iounmap(fdev->regs);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001387 kfree(fdev);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001388
1389 return 0;
1390}
1391
Márton Németh4b1cf1f2010-02-02 23:41:06 -07001392static const struct of_device_id fsldma_of_ids[] = {
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001393 { .compatible = "fsl,elo3-dma", },
Kumar Gala049c9d42008-03-31 11:13:21 -05001394 { .compatible = "fsl,eloplus-dma", },
1395 { .compatible = "fsl,elo-dma", },
Zhang Wei173acc72008-03-01 07:42:48 -07001396 {}
1397};
1398
Ira W. Snyder8faa7cf2011-04-07 10:33:03 -07001399static struct platform_driver fsldma_of_driver = {
Grant Likely40182942010-04-13 16:13:02 -07001400 .driver = {
1401 .name = "fsl-elo-dma",
1402 .owner = THIS_MODULE,
1403 .of_match_table = fsldma_of_ids,
1404 },
1405 .probe = fsldma_of_probe,
1406 .remove = fsldma_of_remove,
Zhang Wei173acc72008-03-01 07:42:48 -07001407};
1408
Ira Snydera4f56d42010-01-06 13:34:01 +00001409/*----------------------------------------------------------------------------*/
1410/* Module Init / Exit */
1411/*----------------------------------------------------------------------------*/
1412
1413static __init int fsldma_init(void)
Zhang Wei173acc72008-03-01 07:42:48 -07001414{
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001415 pr_info("Freescale Elo series DMA driver\n");
Grant Likely00006122011-02-22 19:59:54 -07001416 return platform_driver_register(&fsldma_of_driver);
Zhang Wei173acc72008-03-01 07:42:48 -07001417}
1418
Ira Snydera4f56d42010-01-06 13:34:01 +00001419static void __exit fsldma_exit(void)
Timur Tabi77cd62e2008-09-26 17:00:11 -07001420{
Grant Likely00006122011-02-22 19:59:54 -07001421 platform_driver_unregister(&fsldma_of_driver);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001422}
1423
Ira Snydera4f56d42010-01-06 13:34:01 +00001424subsys_initcall(fsldma_init);
1425module_exit(fsldma_exit);
Timur Tabi77cd62e2008-09-26 17:00:11 -07001426
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +08001427MODULE_DESCRIPTION("Freescale Elo series DMA driver");
Timur Tabi77cd62e2008-09-26 17:00:11 -07001428MODULE_LICENSE("GPL");