blob: e18b93cc122439896e7d1c324eeb4432ebe8a452 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000373 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000374 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800375 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000376 struct dmar_domain *domain; /* pointer to domain */
377};
378
Jiang Liub94e4112014-02-19 14:07:25 +0800379struct dmar_rmrr_unit {
380 struct list_head list; /* list of rmrr units */
381 struct acpi_dmar_header *hdr; /* ACPI header */
382 u64 base_address; /* reserved base address*/
383 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000384 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800385 int devices_cnt; /* target device count */
386};
387
388struct dmar_atsr_unit {
389 struct list_head list; /* list of ATSR units */
390 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000391 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800392 int devices_cnt; /* target device count */
393 u8 include_all:1; /* include all ports */
394};
395
396static LIST_HEAD(dmar_atsr_units);
397static LIST_HEAD(dmar_rmrr_units);
398
399#define for_each_rmrr_units(rmrr) \
400 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
401
mark gross5e0d2a62008-03-04 15:22:08 -0800402static void flush_unmaps_timeout(unsigned long data);
403
Jiang Liub707cb02014-01-06 14:18:26 +0800404static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800405
mark gross80b20dd2008-04-18 13:53:58 -0700406#define HIGH_WATER_MARK 250
407struct deferred_flush_tables {
408 int next;
409 struct iova *iova[HIGH_WATER_MARK];
410 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000411 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700412};
413
414static struct deferred_flush_tables *deferred_flush;
415
mark gross5e0d2a62008-03-04 15:22:08 -0800416/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800417static int g_num_of_iommus;
418
419static DEFINE_SPINLOCK(async_umap_flush_lock);
420static LIST_HEAD(unmaps_to_do);
421
422static int timer_on;
423static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800424
Jiang Liu92d03cc2014-02-19 14:07:28 +0800425static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700426static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800427static void domain_remove_one_dev_info(struct dmar_domain *domain,
428 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800429static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000430 struct device *dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700431
Suresh Siddhad3f13812011-08-23 17:05:25 -0700432#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800433int dmar_disabled = 0;
434#else
435int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700436#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800437
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200438int intel_iommu_enabled = 0;
439EXPORT_SYMBOL_GPL(intel_iommu_enabled);
440
David Woodhouse2d9e6672010-06-15 10:57:57 +0100441static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700442static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800443static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100444static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700445
David Woodhousec0771df2011-10-14 20:59:46 +0100446int intel_iommu_gfx_mapped;
447EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
448
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700449#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
450static DEFINE_SPINLOCK(device_domain_lock);
451static LIST_HEAD(device_domain_list);
452
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100453static struct iommu_ops intel_iommu_ops;
454
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700455static int __init intel_iommu_setup(char *str)
456{
457 if (!str)
458 return -EINVAL;
459 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800460 if (!strncmp(str, "on", 2)) {
461 dmar_disabled = 0;
462 printk(KERN_INFO "Intel-IOMMU: enabled\n");
463 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700464 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800465 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700466 } else if (!strncmp(str, "igfx_off", 8)) {
467 dmar_map_gfx = 0;
468 printk(KERN_INFO
469 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700470 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800471 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700472 "Intel-IOMMU: Forcing DAC for PCI devices\n");
473 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800474 } else if (!strncmp(str, "strict", 6)) {
475 printk(KERN_INFO
476 "Intel-IOMMU: disable batched IOTLB flush\n");
477 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100478 } else if (!strncmp(str, "sp_off", 6)) {
479 printk(KERN_INFO
480 "Intel-IOMMU: disable supported super page\n");
481 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700482 }
483
484 str += strcspn(str, ",");
485 while (*str == ',')
486 str++;
487 }
488 return 0;
489}
490__setup("intel_iommu=", intel_iommu_setup);
491
492static struct kmem_cache *iommu_domain_cache;
493static struct kmem_cache *iommu_devinfo_cache;
494static struct kmem_cache *iommu_iova_cache;
495
Suresh Siddha4c923d42009-10-02 11:01:24 -0700496static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700497{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700498 struct page *page;
499 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700500
Suresh Siddha4c923d42009-10-02 11:01:24 -0700501 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
502 if (page)
503 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700504 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700505}
506
507static inline void free_pgtable_page(void *vaddr)
508{
509 free_page((unsigned long)vaddr);
510}
511
512static inline void *alloc_domain_mem(void)
513{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900514 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700515}
516
Kay, Allen M38717942008-09-09 18:37:29 +0300517static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700518{
519 kmem_cache_free(iommu_domain_cache, vaddr);
520}
521
522static inline void * alloc_devinfo_mem(void)
523{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900524 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700525}
526
527static inline void free_devinfo_mem(void *vaddr)
528{
529 kmem_cache_free(iommu_devinfo_cache, vaddr);
530}
531
532struct iova *alloc_iova_mem(void)
533{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900534 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700535}
536
537void free_iova_mem(struct iova *iova)
538{
539 kmem_cache_free(iommu_iova_cache, iova);
540}
541
Weidong Han1b573682008-12-08 15:34:06 +0800542
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700543static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800544{
545 unsigned long sagaw;
546 int agaw = -1;
547
548 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700549 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800550 agaw >= 0; agaw--) {
551 if (test_bit(agaw, &sagaw))
552 break;
553 }
554
555 return agaw;
556}
557
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700558/*
559 * Calculate max SAGAW for each iommu.
560 */
561int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
562{
563 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
564}
565
566/*
567 * calculate agaw for each iommu.
568 * "SAGAW" may be different across iommus, use a default agaw, and
569 * get a supported less agaw for iommus that don't support the default agaw.
570 */
571int iommu_calculate_agaw(struct intel_iommu *iommu)
572{
573 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
574}
575
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700576/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800577static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
578{
579 int iommu_id;
580
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700581 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800582 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700583 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800584
Mike Travis1b198bb2012-03-05 15:05:16 -0800585 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800586 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
587 return NULL;
588
589 return g_iommus[iommu_id];
590}
591
Weidong Han8e6040972008-12-08 15:49:06 +0800592static void domain_update_iommu_coherency(struct dmar_domain *domain)
593{
David Woodhoused0501962014-03-11 17:10:29 -0700594 struct dmar_drhd_unit *drhd;
595 struct intel_iommu *iommu;
596 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800597
David Woodhoused0501962014-03-11 17:10:29 -0700598 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800599
Mike Travis1b198bb2012-03-05 15:05:16 -0800600 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700601 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800602 if (!ecap_coherent(g_iommus[i]->ecap)) {
603 domain->iommu_coherency = 0;
604 break;
605 }
Weidong Han8e6040972008-12-08 15:49:06 +0800606 }
David Woodhoused0501962014-03-11 17:10:29 -0700607 if (found)
608 return;
609
610 /* No hardware attached; use lowest common denominator */
611 rcu_read_lock();
612 for_each_active_iommu(iommu, drhd) {
613 if (!ecap_coherent(iommu->ecap)) {
614 domain->iommu_coherency = 0;
615 break;
616 }
617 }
618 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800619}
620
Sheng Yang58c610b2009-03-18 15:33:05 +0800621static void domain_update_iommu_snooping(struct dmar_domain *domain)
622{
623 int i;
624
625 domain->iommu_snooping = 1;
626
Mike Travis1b198bb2012-03-05 15:05:16 -0800627 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800628 if (!ecap_sc_support(g_iommus[i]->ecap)) {
629 domain->iommu_snooping = 0;
630 break;
631 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800632 }
633}
634
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100635static void domain_update_iommu_superpage(struct dmar_domain *domain)
636{
Allen Kay8140a952011-10-14 12:32:17 -0700637 struct dmar_drhd_unit *drhd;
638 struct intel_iommu *iommu = NULL;
639 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100640
641 if (!intel_iommu_superpage) {
642 domain->iommu_superpage = 0;
643 return;
644 }
645
Allen Kay8140a952011-10-14 12:32:17 -0700646 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800647 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700648 for_each_active_iommu(iommu, drhd) {
649 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100650 if (!mask) {
651 break;
652 }
653 }
Jiang Liu0e242612014-02-19 14:07:34 +0800654 rcu_read_unlock();
655
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100656 domain->iommu_superpage = fls(mask);
657}
658
Sheng Yang58c610b2009-03-18 15:33:05 +0800659/* Some capabilities may be different across iommus */
660static void domain_update_iommu_cap(struct dmar_domain *domain)
661{
662 domain_update_iommu_coherency(domain);
663 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100664 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800665}
666
David Woodhouse156baca2014-03-09 14:00:57 -0700667static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800668{
669 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800670 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700671 struct device *tmp;
672 struct pci_dev *ptmp, *pdev = NULL;
673 u16 segment;
Weidong Hanc7151a82008-12-08 22:51:37 +0800674 int i;
675
David Woodhouse156baca2014-03-09 14:00:57 -0700676 if (dev_is_pci(dev)) {
677 pdev = to_pci_dev(dev);
678 segment = pci_domain_nr(pdev->bus);
679 } else if (ACPI_COMPANION(dev))
680 dev = &ACPI_COMPANION(dev)->dev;
681
Jiang Liu0e242612014-02-19 14:07:34 +0800682 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800683 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700684 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100685 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800686
Jiang Liub683b232014-02-19 14:07:32 +0800687 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700688 drhd->devices_cnt, i, tmp) {
689 if (tmp == dev) {
690 *bus = drhd->devices[i].bus;
691 *devfn = drhd->devices[i].devfn;
692 goto out;
693 }
694
695 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000696 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700697
698 ptmp = to_pci_dev(tmp);
699 if (ptmp->subordinate &&
700 ptmp->subordinate->number <= pdev->bus->number &&
701 ptmp->subordinate->busn_res.end >= pdev->bus->number)
702 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100703 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800704
David Woodhouse156baca2014-03-09 14:00:57 -0700705 if (pdev && drhd->include_all) {
706 got_pdev:
707 *bus = pdev->bus->number;
708 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800709 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700710 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800711 }
Jiang Liub683b232014-02-19 14:07:32 +0800712 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700713 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800714 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800715
Jiang Liub683b232014-02-19 14:07:32 +0800716 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800717}
718
Weidong Han5331fe62008-12-08 23:00:00 +0800719static void domain_flush_cache(struct dmar_domain *domain,
720 void *addr, int size)
721{
722 if (!domain->iommu_coherency)
723 clflush_cache_range(addr, size);
724}
725
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726/* Gets context entry for a given bus and devfn */
727static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
728 u8 bus, u8 devfn)
729{
730 struct root_entry *root;
731 struct context_entry *context;
732 unsigned long phy_addr;
733 unsigned long flags;
734
735 spin_lock_irqsave(&iommu->lock, flags);
736 root = &iommu->root_entry[bus];
737 context = get_context_addr_from_root(root);
738 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700739 context = (struct context_entry *)
740 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700741 if (!context) {
742 spin_unlock_irqrestore(&iommu->lock, flags);
743 return NULL;
744 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700745 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700746 phy_addr = virt_to_phys((void *)context);
747 set_root_value(root, phy_addr);
748 set_root_present(root);
749 __iommu_flush_cache(iommu, root, sizeof(*root));
750 }
751 spin_unlock_irqrestore(&iommu->lock, flags);
752 return &context[devfn];
753}
754
755static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
756{
757 struct root_entry *root;
758 struct context_entry *context;
759 int ret;
760 unsigned long flags;
761
762 spin_lock_irqsave(&iommu->lock, flags);
763 root = &iommu->root_entry[bus];
764 context = get_context_addr_from_root(root);
765 if (!context) {
766 ret = 0;
767 goto out;
768 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000769 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700770out:
771 spin_unlock_irqrestore(&iommu->lock, flags);
772 return ret;
773}
774
775static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
776{
777 struct root_entry *root;
778 struct context_entry *context;
779 unsigned long flags;
780
781 spin_lock_irqsave(&iommu->lock, flags);
782 root = &iommu->root_entry[bus];
783 context = get_context_addr_from_root(root);
784 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000785 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700786 __iommu_flush_cache(iommu, &context[devfn], \
787 sizeof(*context));
788 }
789 spin_unlock_irqrestore(&iommu->lock, flags);
790}
791
792static void free_context_table(struct intel_iommu *iommu)
793{
794 struct root_entry *root;
795 int i;
796 unsigned long flags;
797 struct context_entry *context;
798
799 spin_lock_irqsave(&iommu->lock, flags);
800 if (!iommu->root_entry) {
801 goto out;
802 }
803 for (i = 0; i < ROOT_ENTRY_NR; i++) {
804 root = &iommu->root_entry[i];
805 context = get_context_addr_from_root(root);
806 if (context)
807 free_pgtable_page(context);
808 }
809 free_pgtable_page(iommu->root_entry);
810 iommu->root_entry = NULL;
811out:
812 spin_unlock_irqrestore(&iommu->lock, flags);
813}
814
David Woodhouseb026fd22009-06-28 10:37:25 +0100815static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000816 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700817{
David Woodhouseb026fd22009-06-28 10:37:25 +0100818 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700819 struct dma_pte *parent, *pte = NULL;
820 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700821 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700822
823 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200824
825 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
826 /* Address beyond IOMMU's addressing capabilities. */
827 return NULL;
828
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700829 parent = domain->pgd;
830
David Woodhouse5cf0a762014-03-19 16:07:49 +0000831 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 void *tmp_page;
833
David Woodhouseb026fd22009-06-28 10:37:25 +0100834 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700835 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000836 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100837 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000838 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700839 break;
840
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000841 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100842 uint64_t pteval;
843
Suresh Siddha4c923d42009-10-02 11:01:24 -0700844 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700845
David Woodhouse206a73c12009-07-01 19:30:28 +0100846 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700847 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100848
David Woodhousec85994e2009-07-01 19:21:24 +0100849 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400850 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100851 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
852 /* Someone else set it while we were thinking; use theirs. */
853 free_pgtable_page(tmp_page);
854 } else {
855 dma_pte_addr(pte);
856 domain_flush_cache(domain, pte, sizeof(*pte));
857 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000859 if (level == 1)
860 break;
861
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000862 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700863 level--;
864 }
865
David Woodhouse5cf0a762014-03-19 16:07:49 +0000866 if (!*target_level)
867 *target_level = level;
868
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700869 return pte;
870}
871
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100872
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700873/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100874static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
875 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100876 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700877{
878 struct dma_pte *parent, *pte = NULL;
879 int total = agaw_to_level(domain->agaw);
880 int offset;
881
882 parent = domain->pgd;
883 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100884 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700885 pte = &parent[offset];
886 if (level == total)
887 return pte;
888
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100889 if (!dma_pte_present(pte)) {
890 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700891 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100892 }
893
894 if (pte->val & DMA_PTE_LARGE_PAGE) {
895 *large_page = total;
896 return pte;
897 }
898
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000899 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700900 total--;
901 }
902 return NULL;
903}
904
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700905/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000906static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100907 unsigned long start_pfn,
908 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700909{
David Woodhouse04b18e62009-06-27 19:15:01 +0100910 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100911 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100912 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700913
David Woodhouse04b18e62009-06-27 19:15:01 +0100914 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100915 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700916 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100917
David Woodhouse04b18e62009-06-27 19:15:01 +0100918 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700919 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100920 large_page = 1;
921 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100922 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100923 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100924 continue;
925 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100926 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100927 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100928 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100929 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100930 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
931
David Woodhouse310a5ab2009-06-28 18:52:20 +0100932 domain_flush_cache(domain, first_pte,
933 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700934
935 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700936}
937
Alex Williamson3269ee02013-06-15 10:27:19 -0600938static void dma_pte_free_level(struct dmar_domain *domain, int level,
939 struct dma_pte *pte, unsigned long pfn,
940 unsigned long start_pfn, unsigned long last_pfn)
941{
942 pfn = max(start_pfn, pfn);
943 pte = &pte[pfn_level_offset(pfn, level)];
944
945 do {
946 unsigned long level_pfn;
947 struct dma_pte *level_pte;
948
949 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
950 goto next;
951
952 level_pfn = pfn & level_mask(level - 1);
953 level_pte = phys_to_virt(dma_pte_addr(pte));
954
955 if (level > 2)
956 dma_pte_free_level(domain, level - 1, level_pte,
957 level_pfn, start_pfn, last_pfn);
958
959 /* If range covers entire pagetable, free it */
960 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800961 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600962 dma_clear_pte(pte);
963 domain_flush_cache(domain, pte, sizeof(*pte));
964 free_pgtable_page(level_pte);
965 }
966next:
967 pfn += level_size(level);
968 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
969}
970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700971/* free page table pages. last level pte should already be cleared */
972static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100973 unsigned long start_pfn,
974 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700975{
David Woodhouse6660c632009-06-27 22:41:00 +0100976 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700977
David Woodhouse6660c632009-06-27 22:41:00 +0100978 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
979 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700980 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700981
David Woodhousef3a0a522009-06-30 03:40:07 +0100982 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600983 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
984 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100985
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700986 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100987 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700988 free_pgtable_page(domain->pgd);
989 domain->pgd = NULL;
990 }
991}
992
David Woodhouseea8ea462014-03-05 17:09:32 +0000993/* When a page at a given level is being unlinked from its parent, we don't
994 need to *modify* it at all. All we need to do is make a list of all the
995 pages which can be freed just as soon as we've flushed the IOTLB and we
996 know the hardware page-walk will no longer touch them.
997 The 'pte' argument is the *parent* PTE, pointing to the page that is to
998 be freed. */
999static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1000 int level, struct dma_pte *pte,
1001 struct page *freelist)
1002{
1003 struct page *pg;
1004
1005 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1006 pg->freelist = freelist;
1007 freelist = pg;
1008
1009 if (level == 1)
1010 return freelist;
1011
1012 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
1013 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1014 freelist = dma_pte_list_pagetables(domain, level - 1,
1015 pte, freelist);
1016 }
1017
1018 return freelist;
1019}
1020
1021static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1022 struct dma_pte *pte, unsigned long pfn,
1023 unsigned long start_pfn,
1024 unsigned long last_pfn,
1025 struct page *freelist)
1026{
1027 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1028
1029 pfn = max(start_pfn, pfn);
1030 pte = &pte[pfn_level_offset(pfn, level)];
1031
1032 do {
1033 unsigned long level_pfn;
1034
1035 if (!dma_pte_present(pte))
1036 goto next;
1037
1038 level_pfn = pfn & level_mask(level);
1039
1040 /* If range covers entire pagetable, free it */
1041 if (start_pfn <= level_pfn &&
1042 last_pfn >= level_pfn + level_size(level) - 1) {
1043 /* These suborbinate page tables are going away entirely. Don't
1044 bother to clear them; we're just going to *free* them. */
1045 if (level > 1 && !dma_pte_superpage(pte))
1046 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1047
1048 dma_clear_pte(pte);
1049 if (!first_pte)
1050 first_pte = pte;
1051 last_pte = pte;
1052 } else if (level > 1) {
1053 /* Recurse down into a level that isn't *entirely* obsolete */
1054 freelist = dma_pte_clear_level(domain, level - 1,
1055 phys_to_virt(dma_pte_addr(pte)),
1056 level_pfn, start_pfn, last_pfn,
1057 freelist);
1058 }
1059next:
1060 pfn += level_size(level);
1061 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1062
1063 if (first_pte)
1064 domain_flush_cache(domain, first_pte,
1065 (void *)++last_pte - (void *)first_pte);
1066
1067 return freelist;
1068}
1069
1070/* We can't just free the pages because the IOMMU may still be walking
1071 the page tables, and may have cached the intermediate levels. The
1072 pages can only be freed after the IOTLB flush has been done. */
1073struct page *domain_unmap(struct dmar_domain *domain,
1074 unsigned long start_pfn,
1075 unsigned long last_pfn)
1076{
1077 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1078 struct page *freelist = NULL;
1079
1080 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1081 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1082 BUG_ON(start_pfn > last_pfn);
1083
1084 /* we don't need lock here; nobody else touches the iova range */
1085 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1086 domain->pgd, 0, start_pfn, last_pfn, NULL);
1087
1088 /* free pgd */
1089 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1090 struct page *pgd_page = virt_to_page(domain->pgd);
1091 pgd_page->freelist = freelist;
1092 freelist = pgd_page;
1093
1094 domain->pgd = NULL;
1095 }
1096
1097 return freelist;
1098}
1099
1100void dma_free_pagelist(struct page *freelist)
1101{
1102 struct page *pg;
1103
1104 while ((pg = freelist)) {
1105 freelist = pg->freelist;
1106 free_pgtable_page(page_address(pg));
1107 }
1108}
1109
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001110/* iommu handling */
1111static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1112{
1113 struct root_entry *root;
1114 unsigned long flags;
1115
Suresh Siddha4c923d42009-10-02 11:01:24 -07001116 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117 if (!root)
1118 return -ENOMEM;
1119
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001120 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001121
1122 spin_lock_irqsave(&iommu->lock, flags);
1123 iommu->root_entry = root;
1124 spin_unlock_irqrestore(&iommu->lock, flags);
1125
1126 return 0;
1127}
1128
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001129static void iommu_set_root_entry(struct intel_iommu *iommu)
1130{
1131 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001132 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001133 unsigned long flag;
1134
1135 addr = iommu->root_entry;
1136
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001137 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001138 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1139
David Woodhousec416daa2009-05-10 20:30:58 +01001140 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141
1142 /* Make sure hardware complete it */
1143 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001144 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001145
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001146 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001147}
1148
1149static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1150{
1151 u32 val;
1152 unsigned long flag;
1153
David Woodhouse9af88142009-02-13 23:18:03 +00001154 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001155 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001157 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001158 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001159
1160 /* Make sure hardware complete it */
1161 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001162 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001163
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001164 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001165}
1166
1167/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001168static void __iommu_flush_context(struct intel_iommu *iommu,
1169 u16 did, u16 source_id, u8 function_mask,
1170 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001171{
1172 u64 val = 0;
1173 unsigned long flag;
1174
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001175 switch (type) {
1176 case DMA_CCMD_GLOBAL_INVL:
1177 val = DMA_CCMD_GLOBAL_INVL;
1178 break;
1179 case DMA_CCMD_DOMAIN_INVL:
1180 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1181 break;
1182 case DMA_CCMD_DEVICE_INVL:
1183 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1184 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1185 break;
1186 default:
1187 BUG();
1188 }
1189 val |= DMA_CCMD_ICC;
1190
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001191 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001192 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1193
1194 /* Make sure hardware complete it */
1195 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1196 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1197
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001198 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001199}
1200
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001201/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001202static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1203 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001204{
1205 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1206 u64 val = 0, val_iva = 0;
1207 unsigned long flag;
1208
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001209 switch (type) {
1210 case DMA_TLB_GLOBAL_FLUSH:
1211 /* global flush doesn't need set IVA_REG */
1212 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1213 break;
1214 case DMA_TLB_DSI_FLUSH:
1215 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1216 break;
1217 case DMA_TLB_PSI_FLUSH:
1218 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001219 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001220 val_iva = size_order | addr;
1221 break;
1222 default:
1223 BUG();
1224 }
1225 /* Note: set drain read/write */
1226#if 0
1227 /*
1228 * This is probably to be super secure.. Looks like we can
1229 * ignore it without any impact.
1230 */
1231 if (cap_read_drain(iommu->cap))
1232 val |= DMA_TLB_READ_DRAIN;
1233#endif
1234 if (cap_write_drain(iommu->cap))
1235 val |= DMA_TLB_WRITE_DRAIN;
1236
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001237 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001238 /* Note: Only uses first TLB reg currently */
1239 if (val_iva)
1240 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1241 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1242
1243 /* Make sure hardware complete it */
1244 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1245 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1246
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001247 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001248
1249 /* check IOTLB invalidation granularity */
1250 if (DMA_TLB_IAIG(val) == 0)
1251 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1252 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1253 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001254 (unsigned long long)DMA_TLB_IIRG(type),
1255 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001256}
1257
David Woodhouse64ae8922014-03-09 12:52:30 -07001258static struct device_domain_info *
1259iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1260 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001261{
Yu Zhao93a23a72009-05-18 13:51:37 +08001262 int found = 0;
1263 unsigned long flags;
1264 struct device_domain_info *info;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001265 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001266
1267 if (!ecap_dev_iotlb_support(iommu->ecap))
1268 return NULL;
1269
1270 if (!iommu->qi)
1271 return NULL;
1272
1273 spin_lock_irqsave(&device_domain_lock, flags);
1274 list_for_each_entry(info, &domain->devices, link)
1275 if (info->bus == bus && info->devfn == devfn) {
1276 found = 1;
1277 break;
1278 }
1279 spin_unlock_irqrestore(&device_domain_lock, flags);
1280
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001281 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001282 return NULL;
1283
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001284 pdev = to_pci_dev(info->dev);
1285
1286 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001287 return NULL;
1288
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001289 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001290 return NULL;
1291
Yu Zhao93a23a72009-05-18 13:51:37 +08001292 return info;
1293}
1294
1295static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1296{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001297 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001298 return;
1299
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001300 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001301}
1302
1303static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1304{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001305 if (!info->dev || !dev_is_pci(info->dev) ||
1306 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001307 return;
1308
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001309 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001310}
1311
1312static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1313 u64 addr, unsigned mask)
1314{
1315 u16 sid, qdep;
1316 unsigned long flags;
1317 struct device_domain_info *info;
1318
1319 spin_lock_irqsave(&device_domain_lock, flags);
1320 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001321 struct pci_dev *pdev;
1322 if (!info->dev || !dev_is_pci(info->dev))
1323 continue;
1324
1325 pdev = to_pci_dev(info->dev);
1326 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001327 continue;
1328
1329 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001330 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001331 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1332 }
1333 spin_unlock_irqrestore(&device_domain_lock, flags);
1334}
1335
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001336static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001337 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001339 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001340 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001341
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001342 BUG_ON(pages == 0);
1343
David Woodhouseea8ea462014-03-05 17:09:32 +00001344 if (ih)
1345 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001347 * Fallback to domain selective flush if no PSI support or the size is
1348 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001349 * PSI requires page size to be 2 ^ x, and the base address is naturally
1350 * aligned to the size
1351 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001352 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1353 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001354 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001355 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001356 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001357 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001358
1359 /*
Nadav Amit82653632010-04-01 13:24:40 +03001360 * In caching mode, changes of pages from non-present to present require
1361 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001362 */
Nadav Amit82653632010-04-01 13:24:40 +03001363 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001364 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001365}
1366
mark grossf8bab732008-02-08 04:18:38 -08001367static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1368{
1369 u32 pmen;
1370 unsigned long flags;
1371
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001372 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001373 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1374 pmen &= ~DMA_PMEN_EPM;
1375 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1376
1377 /* wait for the protected region status bit to clear */
1378 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1379 readl, !(pmen & DMA_PMEN_PRS), pmen);
1380
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001381 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001382}
1383
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001384static int iommu_enable_translation(struct intel_iommu *iommu)
1385{
1386 u32 sts;
1387 unsigned long flags;
1388
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001389 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001390 iommu->gcmd |= DMA_GCMD_TE;
1391 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392
1393 /* Make sure hardware complete it */
1394 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001395 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001396
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001397 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001398 return 0;
1399}
1400
1401static int iommu_disable_translation(struct intel_iommu *iommu)
1402{
1403 u32 sts;
1404 unsigned long flag;
1405
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001406 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001407 iommu->gcmd &= ~DMA_GCMD_TE;
1408 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1409
1410 /* Make sure hardware complete it */
1411 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001412 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001413
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001414 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001415 return 0;
1416}
1417
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001418
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001419static int iommu_init_domains(struct intel_iommu *iommu)
1420{
1421 unsigned long ndomains;
1422 unsigned long nlongs;
1423
1424 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001425 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1426 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001427 nlongs = BITS_TO_LONGS(ndomains);
1428
Donald Dutile94a91b52009-08-20 16:51:34 -04001429 spin_lock_init(&iommu->lock);
1430
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001431 /* TBD: there might be 64K domains,
1432 * consider other allocation for future chip
1433 */
1434 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1435 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001436 pr_err("IOMMU%d: allocating domain id array failed\n",
1437 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001438 return -ENOMEM;
1439 }
1440 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1441 GFP_KERNEL);
1442 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001443 pr_err("IOMMU%d: allocating domain array failed\n",
1444 iommu->seq_id);
1445 kfree(iommu->domain_ids);
1446 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001447 return -ENOMEM;
1448 }
1449
1450 /*
1451 * if Caching mode is set, then invalid translations are tagged
1452 * with domainid 0. Hence we need to pre-allocate it.
1453 */
1454 if (cap_caching_mode(iommu->cap))
1455 set_bit(0, iommu->domain_ids);
1456 return 0;
1457}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001458
Jiang Liua868e6b2014-01-06 14:18:20 +08001459static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001460{
1461 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001462 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001463 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001464
Donald Dutile94a91b52009-08-20 16:51:34 -04001465 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001466 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001467 /*
1468 * Domain id 0 is reserved for invalid translation
1469 * if hardware supports caching mode.
1470 */
1471 if (cap_caching_mode(iommu->cap) && i == 0)
1472 continue;
1473
Donald Dutile94a91b52009-08-20 16:51:34 -04001474 domain = iommu->domains[i];
1475 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001476
Donald Dutile94a91b52009-08-20 16:51:34 -04001477 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001478 count = --domain->iommu_count;
1479 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001480 if (count == 0)
1481 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001482 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001483 }
1484
1485 if (iommu->gcmd & DMA_GCMD_TE)
1486 iommu_disable_translation(iommu);
1487
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001488 kfree(iommu->domains);
1489 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001490 iommu->domains = NULL;
1491 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001492
Weidong Hand9630fe2008-12-08 11:06:32 +08001493 g_iommus[iommu->seq_id] = NULL;
1494
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001495 /* free context mapping */
1496 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001497}
1498
Jiang Liu92d03cc2014-02-19 14:07:28 +08001499static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001500{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001501 /* domain id for virtual machine, it won't be set in context */
1502 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001503 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001504
1505 domain = alloc_domain_mem();
1506 if (!domain)
1507 return NULL;
1508
Suresh Siddha4c923d42009-10-02 11:01:24 -07001509 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001510 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001511 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001512 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001513 spin_lock_init(&domain->iommu_lock);
1514 INIT_LIST_HEAD(&domain->devices);
1515 if (vm) {
1516 domain->id = atomic_inc_return(&vm_domid);
1517 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1518 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001519
1520 return domain;
1521}
1522
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001523static int iommu_attach_domain(struct dmar_domain *domain,
1524 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001525{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001526 int num;
1527 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001528 unsigned long flags;
1529
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001530 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001531
1532 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001533
1534 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1535 if (num >= ndomains) {
1536 spin_unlock_irqrestore(&iommu->lock, flags);
1537 printk(KERN_ERR "IOMMU: no free domain ids\n");
1538 return -ENOMEM;
1539 }
1540
1541 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001542 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001543 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001544 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001545 iommu->domains[num] = domain;
1546 spin_unlock_irqrestore(&iommu->lock, flags);
1547
1548 return 0;
1549}
1550
1551static void iommu_detach_domain(struct dmar_domain *domain,
1552 struct intel_iommu *iommu)
1553{
1554 unsigned long flags;
1555 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001556
1557 spin_lock_irqsave(&iommu->lock, flags);
1558 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001559 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001560 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001561 clear_bit(num, iommu->domain_ids);
1562 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001563 break;
1564 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001565 }
Weidong Han8c11e792008-12-08 15:29:22 +08001566 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001567}
1568
1569static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001570static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001571
Joseph Cihula51a63e62011-03-21 11:04:24 -07001572static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001573{
1574 struct pci_dev *pdev = NULL;
1575 struct iova *iova;
1576 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001577
David Millerf6611972008-02-06 01:36:23 -08001578 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001579
Mark Gross8a443df2008-03-04 14:59:31 -08001580 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1581 &reserved_rbtree_key);
1582
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001583 /* IOAPIC ranges shouldn't be accessed by DMA */
1584 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1585 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001586 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001587 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001588 return -ENODEV;
1589 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001590
1591 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1592 for_each_pci_dev(pdev) {
1593 struct resource *r;
1594
1595 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1596 r = &pdev->resource[i];
1597 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1598 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001599 iova = reserve_iova(&reserved_iova_list,
1600 IOVA_PFN(r->start),
1601 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001602 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001603 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001604 return -ENODEV;
1605 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001606 }
1607 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001608 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001609}
1610
1611static void domain_reserve_special_ranges(struct dmar_domain *domain)
1612{
1613 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1614}
1615
1616static inline int guestwidth_to_adjustwidth(int gaw)
1617{
1618 int agaw;
1619 int r = (gaw - 12) % 9;
1620
1621 if (r == 0)
1622 agaw = gaw;
1623 else
1624 agaw = gaw + 9 - r;
1625 if (agaw > 64)
1626 agaw = 64;
1627 return agaw;
1628}
1629
1630static int domain_init(struct dmar_domain *domain, int guest_width)
1631{
1632 struct intel_iommu *iommu;
1633 int adjust_width, agaw;
1634 unsigned long sagaw;
1635
David Millerf6611972008-02-06 01:36:23 -08001636 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637 domain_reserve_special_ranges(domain);
1638
1639 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001640 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001641 if (guest_width > cap_mgaw(iommu->cap))
1642 guest_width = cap_mgaw(iommu->cap);
1643 domain->gaw = guest_width;
1644 adjust_width = guestwidth_to_adjustwidth(guest_width);
1645 agaw = width_to_agaw(adjust_width);
1646 sagaw = cap_sagaw(iommu->cap);
1647 if (!test_bit(agaw, &sagaw)) {
1648 /* hardware doesn't support it, choose a bigger one */
1649 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1650 agaw = find_next_bit(&sagaw, 5, agaw);
1651 if (agaw >= 5)
1652 return -ENODEV;
1653 }
1654 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001655
Weidong Han8e6040972008-12-08 15:49:06 +08001656 if (ecap_coherent(iommu->ecap))
1657 domain->iommu_coherency = 1;
1658 else
1659 domain->iommu_coherency = 0;
1660
Sheng Yang58c610b2009-03-18 15:33:05 +08001661 if (ecap_sc_support(iommu->ecap))
1662 domain->iommu_snooping = 1;
1663 else
1664 domain->iommu_snooping = 0;
1665
David Woodhouse214e39a2014-03-19 10:38:49 +00001666 if (intel_iommu_superpage)
1667 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1668 else
1669 domain->iommu_superpage = 0;
1670
Suresh Siddha4c923d42009-10-02 11:01:24 -07001671 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001672
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001674 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001675 if (!domain->pgd)
1676 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001677 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001678 return 0;
1679}
1680
1681static void domain_exit(struct dmar_domain *domain)
1682{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001683 struct dmar_drhd_unit *drhd;
1684 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001685 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001686
1687 /* Domain 0 is reserved, so dont process it */
1688 if (!domain)
1689 return;
1690
Alex Williamson7b668352011-05-24 12:02:41 +01001691 /* Flush any lazy unmaps that may reference this domain */
1692 if (!intel_iommu_strict)
1693 flush_unmaps_timeout(0);
1694
Jiang Liu92d03cc2014-02-19 14:07:28 +08001695 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001696 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001697
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698 /* destroy iovas */
1699 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001700
David Woodhouseea8ea462014-03-05 17:09:32 +00001701 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001702
Jiang Liu92d03cc2014-02-19 14:07:28 +08001703 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001704 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001705 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001706 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1707 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001708 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001709 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001710
David Woodhouseea8ea462014-03-05 17:09:32 +00001711 dma_free_pagelist(freelist);
1712
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713 free_domain_mem(domain);
1714}
1715
David Woodhouse64ae8922014-03-09 12:52:30 -07001716static int domain_context_mapping_one(struct dmar_domain *domain,
1717 struct intel_iommu *iommu,
1718 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719{
1720 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001721 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08001722 struct dma_pte *pgd;
1723 unsigned long num;
1724 unsigned long ndomains;
1725 int id;
1726 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001727 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001728
1729 pr_debug("Set context mapping for %02x:%02x.%d\n",
1730 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001731
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001733 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1734 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001735
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001736 context = device_to_context_entry(iommu, bus, devfn);
1737 if (!context)
1738 return -ENOMEM;
1739 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001740 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001741 spin_unlock_irqrestore(&iommu->lock, flags);
1742 return 0;
1743 }
1744
Weidong Hanea6606b2008-12-08 23:08:15 +08001745 id = domain->id;
1746 pgd = domain->pgd;
1747
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001748 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1749 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001750 int found = 0;
1751
1752 /* find an available domain id for this device in iommu */
1753 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001754 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001755 if (iommu->domains[num] == domain) {
1756 id = num;
1757 found = 1;
1758 break;
1759 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001760 }
1761
1762 if (found == 0) {
1763 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1764 if (num >= ndomains) {
1765 spin_unlock_irqrestore(&iommu->lock, flags);
1766 printk(KERN_ERR "IOMMU: no free domain ids\n");
1767 return -EFAULT;
1768 }
1769
1770 set_bit(num, iommu->domain_ids);
1771 iommu->domains[num] = domain;
1772 id = num;
1773 }
1774
1775 /* Skip top levels of page tables for
1776 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001777 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001778 */
Chris Wright1672af12009-12-02 12:06:34 -08001779 if (translation != CONTEXT_TT_PASS_THROUGH) {
1780 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1781 pgd = phys_to_virt(dma_pte_addr(pgd));
1782 if (!dma_pte_present(pgd)) {
1783 spin_unlock_irqrestore(&iommu->lock, flags);
1784 return -ENOMEM;
1785 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001786 }
1787 }
1788 }
1789
1790 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001791
Yu Zhao93a23a72009-05-18 13:51:37 +08001792 if (translation != CONTEXT_TT_PASS_THROUGH) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001793 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
Yu Zhao93a23a72009-05-18 13:51:37 +08001794 translation = info ? CONTEXT_TT_DEV_IOTLB :
1795 CONTEXT_TT_MULTI_LEVEL;
1796 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001797 /*
1798 * In pass through mode, AW must be programmed to indicate the largest
1799 * AGAW value supported by hardware. And ASR is ignored by hardware.
1800 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001801 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001802 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001803 else {
1804 context_set_address_root(context, virt_to_phys(pgd));
1805 context_set_address_width(context, iommu->agaw);
1806 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001807
1808 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001809 context_set_fault_enable(context);
1810 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001811 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001812
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001813 /*
1814 * It's a non-present to present mapping. If hardware doesn't cache
1815 * non-present entry we only need to flush the write-buffer. If the
1816 * _does_ cache non-present entries, then it does so in the special
1817 * domain #0, which we have to flush:
1818 */
1819 if (cap_caching_mode(iommu->cap)) {
1820 iommu->flush.flush_context(iommu, 0,
1821 (((u16)bus) << 8) | devfn,
1822 DMA_CCMD_MASK_NOBIT,
1823 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001824 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001825 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001826 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001827 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001828 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001829 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001830
1831 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001832 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001833 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001834 if (domain->iommu_count == 1)
1835 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001836 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001837 }
1838 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001839 return 0;
1840}
1841
1842static int
David Woodhousee1f167f2014-03-09 15:24:46 -07001843domain_context_mapping(struct dmar_domain *domain, struct device *dev,
1844 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001845{
1846 int ret;
David Woodhousee1f167f2014-03-09 15:24:46 -07001847 struct pci_dev *pdev, *tmp, *parent;
David Woodhouse64ae8922014-03-09 12:52:30 -07001848 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07001849 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001850
David Woodhousee1f167f2014-03-09 15:24:46 -07001851 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07001852 if (!iommu)
1853 return -ENODEV;
1854
David Woodhouse156baca2014-03-09 14:00:57 -07001855 ret = domain_context_mapping_one(domain, iommu, bus, devfn,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001856 translation);
David Woodhousee1f167f2014-03-09 15:24:46 -07001857 if (ret || !dev_is_pci(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001858 return ret;
1859
1860 /* dependent device mapping */
David Woodhousee1f167f2014-03-09 15:24:46 -07001861 pdev = to_pci_dev(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001862 tmp = pci_find_upstream_pcie_bridge(pdev);
1863 if (!tmp)
1864 return 0;
1865 /* Secondary interface's bus number and devfn 0 */
1866 parent = pdev->bus->self;
1867 while (parent != tmp) {
David Woodhouse64ae8922014-03-09 12:52:30 -07001868 ret = domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001869 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001870 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871 if (ret)
1872 return ret;
1873 parent = parent->bus->self;
1874 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001875 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001876 return domain_context_mapping_one(domain, iommu,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001877 tmp->subordinate->number, 0,
1878 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879 else /* this is a legacy PCI bridge */
David Woodhouse64ae8922014-03-09 12:52:30 -07001880 return domain_context_mapping_one(domain, iommu,
David Woodhouse276dbf992009-04-04 01:45:37 +01001881 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001882 tmp->devfn,
1883 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884}
1885
David Woodhousee1f167f2014-03-09 15:24:46 -07001886static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001887{
1888 int ret;
David Woodhousee1f167f2014-03-09 15:24:46 -07001889 struct pci_dev *pdev, *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001890 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07001891 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08001892
David Woodhousee1f167f2014-03-09 15:24:46 -07001893 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001894 if (!iommu)
1895 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001896
David Woodhouse156baca2014-03-09 14:00:57 -07001897 ret = device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07001898 if (!ret || !dev_is_pci(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001899 return ret;
David Woodhousee1f167f2014-03-09 15:24:46 -07001900
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001901 /* dependent device mapping */
David Woodhousee1f167f2014-03-09 15:24:46 -07001902 pdev = to_pci_dev(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903 tmp = pci_find_upstream_pcie_bridge(pdev);
1904 if (!tmp)
1905 return ret;
1906 /* Secondary interface's bus number and devfn 0 */
1907 parent = pdev->bus->self;
1908 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001909 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001910 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001911 if (!ret)
1912 return ret;
1913 parent = parent->bus->self;
1914 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001915 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001916 return device_context_mapped(iommu, tmp->subordinate->number,
1917 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001918 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001919 return device_context_mapped(iommu, tmp->bus->number,
1920 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001921}
1922
Fenghua Yuf5329592009-08-04 15:09:37 -07001923/* Returns a number of VTD pages, but aligned to MM page size */
1924static inline unsigned long aligned_nrpages(unsigned long host_addr,
1925 size_t size)
1926{
1927 host_addr &= ~PAGE_MASK;
1928 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1929}
1930
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001931/* Return largest possible superpage level for a given mapping */
1932static inline int hardware_largepage_caps(struct dmar_domain *domain,
1933 unsigned long iov_pfn,
1934 unsigned long phy_pfn,
1935 unsigned long pages)
1936{
1937 int support, level = 1;
1938 unsigned long pfnmerge;
1939
1940 support = domain->iommu_superpage;
1941
1942 /* To use a large page, the virtual *and* physical addresses
1943 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1944 of them will mean we have to use smaller pages. So just
1945 merge them and check both at once. */
1946 pfnmerge = iov_pfn | phy_pfn;
1947
1948 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1949 pages >>= VTD_STRIDE_SHIFT;
1950 if (!pages)
1951 break;
1952 pfnmerge >>= VTD_STRIDE_SHIFT;
1953 level++;
1954 support--;
1955 }
1956 return level;
1957}
1958
David Woodhouse9051aa02009-06-29 12:30:54 +01001959static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1960 struct scatterlist *sg, unsigned long phys_pfn,
1961 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001962{
1963 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001964 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001965 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001966 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001967 unsigned int largepage_lvl = 0;
1968 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001969
1970 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1971
1972 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1973 return -EINVAL;
1974
1975 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1976
David Woodhouse9051aa02009-06-29 12:30:54 +01001977 if (sg)
1978 sg_res = 0;
1979 else {
1980 sg_res = nr_pages + 1;
1981 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1982 }
1983
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001984 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001985 uint64_t tmp;
1986
David Woodhousee1605492009-06-29 11:17:38 +01001987 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001988 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001989 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1990 sg->dma_length = sg->length;
1991 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001992 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001993 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001994
David Woodhousee1605492009-06-29 11:17:38 +01001995 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001996 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1997
David Woodhouse5cf0a762014-03-19 16:07:49 +00001998 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001999 if (!pte)
2000 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002001 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002002 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002003 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002004 /* Ensure that old small page tables are removed to make room
2005 for superpage, if they exist. */
2006 dma_pte_clear_range(domain, iov_pfn,
2007 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
2008 dma_pte_free_pagetable(domain, iov_pfn,
2009 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
2010 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002011 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002012 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002013
David Woodhousee1605492009-06-29 11:17:38 +01002014 }
2015 /* We don't need lock here, nobody else
2016 * touches the iova range
2017 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002018 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002019 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002020 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01002021 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2022 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002023 if (dumps) {
2024 dumps--;
2025 debug_dma_dump_mappings(NULL);
2026 }
2027 WARN_ON(1);
2028 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002029
2030 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2031
2032 BUG_ON(nr_pages < lvl_pages);
2033 BUG_ON(sg_res < lvl_pages);
2034
2035 nr_pages -= lvl_pages;
2036 iov_pfn += lvl_pages;
2037 phys_pfn += lvl_pages;
2038 pteval += lvl_pages * VTD_PAGE_SIZE;
2039 sg_res -= lvl_pages;
2040
2041 /* If the next PTE would be the first in a new page, then we
2042 need to flush the cache on the entries we've just written.
2043 And then we'll need to recalculate 'pte', so clear it and
2044 let it get set again in the if (!pte) block above.
2045
2046 If we're done (!nr_pages) we need to flush the cache too.
2047
2048 Also if we've been setting superpages, we may need to
2049 recalculate 'pte' and switch back to smaller pages for the
2050 end of the mapping, if the trailing size is not enough to
2051 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002052 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002053 if (!nr_pages || first_pte_in_page(pte) ||
2054 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002055 domain_flush_cache(domain, first_pte,
2056 (void *)pte - (void *)first_pte);
2057 pte = NULL;
2058 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002059
2060 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002061 sg = sg_next(sg);
2062 }
2063 return 0;
2064}
2065
David Woodhouse9051aa02009-06-29 12:30:54 +01002066static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2067 struct scatterlist *sg, unsigned long nr_pages,
2068 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002069{
David Woodhouse9051aa02009-06-29 12:30:54 +01002070 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2071}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002072
David Woodhouse9051aa02009-06-29 12:30:54 +01002073static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2074 unsigned long phys_pfn, unsigned long nr_pages,
2075 int prot)
2076{
2077 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002078}
2079
Weidong Hanc7151a82008-12-08 22:51:37 +08002080static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002081{
Weidong Hanc7151a82008-12-08 22:51:37 +08002082 if (!iommu)
2083 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002084
2085 clear_context_table(iommu, bus, devfn);
2086 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002087 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002088 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002089}
2090
David Woodhouse109b9b02012-05-25 17:43:02 +01002091static inline void unlink_domain_info(struct device_domain_info *info)
2092{
2093 assert_spin_locked(&device_domain_lock);
2094 list_del(&info->link);
2095 list_del(&info->global);
2096 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002097 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002098}
2099
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002100static void domain_remove_dev_info(struct dmar_domain *domain)
2101{
2102 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002103 unsigned long flags, flags2;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002104
2105 spin_lock_irqsave(&device_domain_lock, flags);
2106 while (!list_empty(&domain->devices)) {
2107 info = list_entry(domain->devices.next,
2108 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002109 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002110 spin_unlock_irqrestore(&device_domain_lock, flags);
2111
Yu Zhao93a23a72009-05-18 13:51:37 +08002112 iommu_disable_dev_iotlb(info);
David Woodhouse7c7faa12014-03-09 13:33:06 -07002113 iommu_detach_dev(info->iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002114
Jiang Liu92d03cc2014-02-19 14:07:28 +08002115 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
David Woodhouse7c7faa12014-03-09 13:33:06 -07002116 iommu_detach_dependent_devices(info->iommu, info->dev);
Jiang Liu92d03cc2014-02-19 14:07:28 +08002117 /* clear this iommu in iommu_bmp, update iommu count
2118 * and capabilities
2119 */
2120 spin_lock_irqsave(&domain->iommu_lock, flags2);
David Woodhouse7c7faa12014-03-09 13:33:06 -07002121 if (test_and_clear_bit(info->iommu->seq_id,
Jiang Liu92d03cc2014-02-19 14:07:28 +08002122 domain->iommu_bmp)) {
2123 domain->iommu_count--;
2124 domain_update_iommu_cap(domain);
2125 }
2126 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2127 }
2128
2129 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002130 spin_lock_irqsave(&device_domain_lock, flags);
2131 }
2132 spin_unlock_irqrestore(&device_domain_lock, flags);
2133}
2134
2135/*
2136 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002137 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002138 */
David Woodhouse1525a292014-03-06 16:19:30 +00002139static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002140{
2141 struct device_domain_info *info;
2142
2143 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002144 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002145 if (info)
2146 return info->domain;
2147 return NULL;
2148}
2149
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002150static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002151dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2152{
2153 struct device_domain_info *info;
2154
2155 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002156 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002157 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002158 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002159
2160 return NULL;
2161}
2162
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002163static struct dmar_domain *dmar_insert_dev_info(struct intel_iommu *iommu,
David Woodhouse41e80dca2014-03-09 13:55:54 -07002164 int bus, int devfn,
David Woodhouseb718cd32014-03-09 13:11:33 -07002165 struct device *dev,
2166 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002167{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002168 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002169 struct device_domain_info *info;
2170 unsigned long flags;
2171
2172 info = alloc_devinfo_mem();
2173 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002174 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002175
Jiang Liu745f2582014-02-19 14:07:26 +08002176 info->bus = bus;
2177 info->devfn = devfn;
2178 info->dev = dev;
2179 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002180 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002181 if (!dev)
2182 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2183
2184 spin_lock_irqsave(&device_domain_lock, flags);
2185 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002186 found = find_domain(dev);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002187 else {
2188 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002189 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002190 if (info2)
2191 found = info2->domain;
2192 }
Jiang Liu745f2582014-02-19 14:07:26 +08002193 if (found) {
2194 spin_unlock_irqrestore(&device_domain_lock, flags);
2195 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002196 /* Caller must free the original domain */
2197 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002198 }
2199
David Woodhouseb718cd32014-03-09 13:11:33 -07002200 list_add(&info->link, &domain->devices);
2201 list_add(&info->global, &device_domain_list);
2202 if (dev)
2203 dev->archdata.iommu = info;
2204 spin_unlock_irqrestore(&device_domain_lock, flags);
2205
2206 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002207}
2208
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002209/* domain is initialized */
David Woodhouse146922e2014-03-09 15:44:17 -07002210static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002211{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002212 struct dmar_domain *domain, *free = NULL;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002213 struct intel_iommu *iommu = NULL;
2214 struct device_domain_info *info;
David Woodhouse146922e2014-03-09 15:44:17 -07002215 struct pci_dev *dev_tmp = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002216 unsigned long flags;
David Woodhouse146922e2014-03-09 15:44:17 -07002217 u8 bus, devfn, bridge_bus, bridge_devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002218
David Woodhouse146922e2014-03-09 15:44:17 -07002219 domain = find_domain(dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002220 if (domain)
2221 return domain;
2222
David Woodhouse146922e2014-03-09 15:44:17 -07002223 if (dev_is_pci(dev)) {
2224 struct pci_dev *pdev = to_pci_dev(dev);
2225 u16 segment;
David Woodhouse276dbf992009-04-04 01:45:37 +01002226
David Woodhouse146922e2014-03-09 15:44:17 -07002227 segment = pci_domain_nr(pdev->bus);
2228 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2229 if (dev_tmp) {
2230 if (pci_is_pcie(dev_tmp)) {
2231 bridge_bus = dev_tmp->subordinate->number;
2232 bridge_devfn = 0;
2233 } else {
2234 bridge_bus = dev_tmp->bus->number;
2235 bridge_devfn = dev_tmp->devfn;
2236 }
2237 spin_lock_irqsave(&device_domain_lock, flags);
2238 info = dmar_search_domain_by_dev_info(segment, bus, devfn);
2239 if (info) {
2240 iommu = info->iommu;
2241 domain = info->domain;
2242 }
2243 spin_unlock_irqrestore(&device_domain_lock, flags);
2244 /* pcie-pci bridge already has a domain, uses it */
2245 if (info)
2246 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002247 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002248 }
2249
David Woodhouse146922e2014-03-09 15:44:17 -07002250 iommu = device_to_iommu(dev, &bus, &devfn);
2251 if (!iommu)
2252 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002253
David Woodhouse146922e2014-03-09 15:44:17 -07002254 /* Allocate and initialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002255 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002256 if (!domain)
2257 goto error;
2258 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002259 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002260 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002261 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002262 free = domain;
2263 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002264 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002265
2266 /* register pcie-to-pci device */
2267 if (dev_tmp) {
David Woodhouse146922e2014-03-09 15:44:17 -07002268 domain = dmar_insert_dev_info(iommu, bridge_bus, bridge_devfn,
2269 NULL, domain);
David Woodhouseb718cd32014-03-09 13:11:33 -07002270 if (!domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002271 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002272 }
2273
2274found_domain:
David Woodhouse146922e2014-03-09 15:44:17 -07002275 domain = dmar_insert_dev_info(iommu, bus, devfn, dev, domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002276error:
David Woodhouseb718cd32014-03-09 13:11:33 -07002277 if (free != domain)
Jiang Liue85bb5d2014-02-19 14:07:27 +08002278 domain_exit(free);
David Woodhouseb718cd32014-03-09 13:11:33 -07002279
2280 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002281}
2282
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002283static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002284#define IDENTMAP_ALL 1
2285#define IDENTMAP_GFX 2
2286#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002287
David Woodhouseb2132032009-06-26 18:50:28 +01002288static int iommu_domain_identity_map(struct dmar_domain *domain,
2289 unsigned long long start,
2290 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002291{
David Woodhousec5395d52009-06-28 16:35:56 +01002292 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2293 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002294
David Woodhousec5395d52009-06-28 16:35:56 +01002295 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2296 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002297 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002298 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002299 }
2300
David Woodhousec5395d52009-06-28 16:35:56 +01002301 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2302 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002303 /*
2304 * RMRR range might have overlap with physical memory range,
2305 * clear it first
2306 */
David Woodhousec5395d52009-06-28 16:35:56 +01002307 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002308
David Woodhousec5395d52009-06-28 16:35:56 +01002309 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2310 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002311 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002312}
2313
David Woodhouse0b9d9752014-03-09 15:48:15 -07002314static int iommu_prepare_identity_map(struct device *dev,
David Woodhouseb2132032009-06-26 18:50:28 +01002315 unsigned long long start,
2316 unsigned long long end)
2317{
2318 struct dmar_domain *domain;
2319 int ret;
2320
David Woodhouse0b9d9752014-03-09 15:48:15 -07002321 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002322 if (!domain)
2323 return -ENOMEM;
2324
David Woodhouse19943b02009-08-04 16:19:20 +01002325 /* For _hardware_ passthrough, don't bother. But for software
2326 passthrough, we do it anyway -- it may indicate a memory
2327 range which is reserved in E820, so which didn't get set
2328 up to start with in si_domain */
2329 if (domain == si_domain && hw_pass_through) {
2330 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
David Woodhouse0b9d9752014-03-09 15:48:15 -07002331 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002332 return 0;
2333 }
2334
2335 printk(KERN_INFO
2336 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
David Woodhouse0b9d9752014-03-09 15:48:15 -07002337 dev_name(dev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002338
David Woodhouse5595b522009-12-02 09:21:55 +00002339 if (end < start) {
2340 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2341 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2342 dmi_get_system_info(DMI_BIOS_VENDOR),
2343 dmi_get_system_info(DMI_BIOS_VERSION),
2344 dmi_get_system_info(DMI_PRODUCT_VERSION));
2345 ret = -EIO;
2346 goto error;
2347 }
2348
David Woodhouse2ff729f2009-08-26 14:25:41 +01002349 if (end >> agaw_to_width(domain->agaw)) {
2350 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2351 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2352 agaw_to_width(domain->agaw),
2353 dmi_get_system_info(DMI_BIOS_VENDOR),
2354 dmi_get_system_info(DMI_BIOS_VERSION),
2355 dmi_get_system_info(DMI_PRODUCT_VERSION));
2356 ret = -EIO;
2357 goto error;
2358 }
David Woodhouse19943b02009-08-04 16:19:20 +01002359
David Woodhouseb2132032009-06-26 18:50:28 +01002360 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002361 if (ret)
2362 goto error;
2363
2364 /* context entry init */
David Woodhouse0b9d9752014-03-09 15:48:15 -07002365 ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002366 if (ret)
2367 goto error;
2368
2369 return 0;
2370
2371 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002372 domain_exit(domain);
2373 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002374}
2375
2376static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002377 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002378{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002379 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002380 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002381 return iommu_prepare_identity_map(dev, rmrr->base_address,
2382 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002383}
2384
Suresh Siddhad3f13812011-08-23 17:05:25 -07002385#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002386static inline void iommu_prepare_isa(void)
2387{
2388 struct pci_dev *pdev;
2389 int ret;
2390
2391 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2392 if (!pdev)
2393 return;
2394
David Woodhousec7ab48d2009-06-26 19:10:36 +01002395 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002396 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002397
2398 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002399 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2400 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002401
2402}
2403#else
2404static inline void iommu_prepare_isa(void)
2405{
2406 return;
2407}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002408#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002409
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002410static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002411
Matt Kraai071e1372009-08-23 22:30:22 -07002412static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002413{
2414 struct dmar_drhd_unit *drhd;
2415 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002416 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002417
Jiang Liu92d03cc2014-02-19 14:07:28 +08002418 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002419 if (!si_domain)
2420 return -EFAULT;
2421
Jiang Liu92d03cc2014-02-19 14:07:28 +08002422 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2423
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002424 for_each_active_iommu(iommu, drhd) {
2425 ret = iommu_attach_domain(si_domain, iommu);
2426 if (ret) {
2427 domain_exit(si_domain);
2428 return -EFAULT;
2429 }
2430 }
2431
2432 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2433 domain_exit(si_domain);
2434 return -EFAULT;
2435 }
2436
Jiang Liu9544c002014-01-06 14:18:13 +08002437 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2438 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002439
David Woodhouse19943b02009-08-04 16:19:20 +01002440 if (hw)
2441 return 0;
2442
David Woodhousec7ab48d2009-06-26 19:10:36 +01002443 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002444 unsigned long start_pfn, end_pfn;
2445 int i;
2446
2447 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2448 ret = iommu_domain_identity_map(si_domain,
2449 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2450 if (ret)
2451 return ret;
2452 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002453 }
2454
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002455 return 0;
2456}
2457
David Woodhouse9b226622014-03-09 14:03:28 -07002458static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002459{
2460 struct device_domain_info *info;
2461
2462 if (likely(!iommu_identity_mapping))
2463 return 0;
2464
David Woodhouse9b226622014-03-09 14:03:28 -07002465 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002466 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2467 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002468
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002469 return 0;
2470}
2471
2472static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002473 struct pci_dev *pdev,
2474 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002475{
David Woodhouse0ac72662014-03-09 13:19:22 -07002476 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002477 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002478 u8 bus, devfn;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002479 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002480
David Woodhouse156baca2014-03-09 14:00:57 -07002481 iommu = device_to_iommu(&pdev->dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002482 if (!iommu)
2483 return -ENODEV;
2484
David Woodhouse156baca2014-03-09 14:00:57 -07002485 ndomain = dmar_insert_dev_info(iommu, bus, devfn, &pdev->dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002486 if (ndomain != domain)
2487 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002488
David Woodhousee1f167f2014-03-09 15:24:46 -07002489 ret = domain_context_mapping(domain, &pdev->dev, translation);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002490 if (ret) {
David Woodhousee2f8c5f2014-03-09 13:25:07 -07002491 domain_remove_one_dev_info(domain, pdev);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002492 return ret;
2493 }
2494
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002495 return 0;
2496}
2497
David Woodhouse0b9d9752014-03-09 15:48:15 -07002498static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002499{
2500 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002501 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002502 int i;
2503
Jiang Liu0e242612014-02-19 14:07:34 +08002504 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002505 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002506 /*
2507 * Return TRUE if this RMRR contains the device that
2508 * is passed in.
2509 */
2510 for_each_active_dev_scope(rmrr->devices,
2511 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002512 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002513 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002514 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002515 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002516 }
Jiang Liu0e242612014-02-19 14:07:34 +08002517 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002518 return false;
2519}
2520
David Woodhouse3bdb2592014-03-09 16:03:08 -07002521static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002522{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002523
David Woodhouse3bdb2592014-03-09 16:03:08 -07002524 if (dev_is_pci(dev)) {
2525 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002526
David Woodhouse3bdb2592014-03-09 16:03:08 -07002527 /*
2528 * We want to prevent any device associated with an RMRR from
2529 * getting placed into the SI Domain. This is done because
2530 * problems exist when devices are moved in and out of domains
2531 * and their respective RMRR info is lost. We exempt USB devices
2532 * from this process due to their usage of RMRRs that are known
2533 * to not be needed after BIOS hand-off to OS.
2534 */
2535 if (device_has_rmrr(dev) &&
2536 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2537 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002538
David Woodhouse3bdb2592014-03-09 16:03:08 -07002539 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2540 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002541
David Woodhouse3bdb2592014-03-09 16:03:08 -07002542 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2543 return 1;
2544
2545 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2546 return 0;
2547
2548 /*
2549 * We want to start off with all devices in the 1:1 domain, and
2550 * take them out later if we find they can't access all of memory.
2551 *
2552 * However, we can't do this for PCI devices behind bridges,
2553 * because all PCI devices behind the same bridge will end up
2554 * with the same source-id on their transactions.
2555 *
2556 * Practically speaking, we can't change things around for these
2557 * devices at run-time, because we can't be sure there'll be no
2558 * DMA transactions in flight for any of their siblings.
2559 *
2560 * So PCI devices (unless they're on the root bus) as well as
2561 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2562 * the 1:1 domain, just in _case_ one of their siblings turns out
2563 * not to be able to map all of memory.
2564 */
2565 if (!pci_is_pcie(pdev)) {
2566 if (!pci_is_root_bus(pdev->bus))
2567 return 0;
2568 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2569 return 0;
2570 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2571 return 0;
2572 } else {
2573 if (device_has_rmrr(dev))
2574 return 0;
2575 }
David Woodhouse6941af22009-07-04 18:24:27 +01002576
David Woodhouse3dfc8132009-07-04 19:11:08 +01002577 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002578 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002579 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002580 * take them out of the 1:1 domain later.
2581 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002582 if (!startup) {
2583 /*
2584 * If the device's dma_mask is less than the system's memory
2585 * size then this is not a candidate for identity mapping.
2586 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002587 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002588
David Woodhouse3bdb2592014-03-09 16:03:08 -07002589 if (dev->coherent_dma_mask &&
2590 dev->coherent_dma_mask < dma_mask)
2591 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002592
David Woodhouse3bdb2592014-03-09 16:03:08 -07002593 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002594 }
David Woodhouse6941af22009-07-04 18:24:27 +01002595
2596 return 1;
2597}
2598
Matt Kraai071e1372009-08-23 22:30:22 -07002599static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002600{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002601 struct pci_dev *pdev = NULL;
2602 int ret;
2603
David Woodhouse19943b02009-08-04 16:19:20 +01002604 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002605 if (ret)
2606 return -EFAULT;
2607
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002608 for_each_pci_dev(pdev) {
David Woodhouse3bdb2592014-03-09 16:03:08 -07002609 if (iommu_should_identity_map(&pdev->dev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002610 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002611 hw ? CONTEXT_TT_PASS_THROUGH :
2612 CONTEXT_TT_MULTI_LEVEL);
2613 if (ret) {
2614 /* device not associated with an iommu */
2615 if (ret == -ENODEV)
2616 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002617 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002618 }
2619 pr_info("IOMMU: %s identity mapping for device %s\n",
2620 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002621 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002622 }
2623
2624 return 0;
2625}
2626
Joseph Cihulab7792602011-05-03 00:08:37 -07002627static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002628{
2629 struct dmar_drhd_unit *drhd;
2630 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002631 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002632 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002633 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002634
2635 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002636 * for each drhd
2637 * allocate root
2638 * initialize and program root entry to not present
2639 * endfor
2640 */
2641 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002642 /*
2643 * lock not needed as this is only incremented in the single
2644 * threaded kernel __init code path all other access are read
2645 * only
2646 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002647 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2648 g_num_of_iommus++;
2649 continue;
2650 }
2651 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2652 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002653 }
2654
Weidong Hand9630fe2008-12-08 11:06:32 +08002655 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2656 GFP_KERNEL);
2657 if (!g_iommus) {
2658 printk(KERN_ERR "Allocating global iommu array failed\n");
2659 ret = -ENOMEM;
2660 goto error;
2661 }
2662
mark gross80b20dd2008-04-18 13:53:58 -07002663 deferred_flush = kzalloc(g_num_of_iommus *
2664 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2665 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002666 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002667 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002668 }
2669
Jiang Liu7c919772014-01-06 14:18:18 +08002670 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002671 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002672
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002673 ret = iommu_init_domains(iommu);
2674 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002675 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002676
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002677 /*
2678 * TBD:
2679 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002680 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002681 */
2682 ret = iommu_alloc_root_entry(iommu);
2683 if (ret) {
2684 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002685 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002686 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002687 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002688 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002689 }
2690
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002691 /*
2692 * Start from the sane iommu hardware state.
2693 */
Jiang Liu7c919772014-01-06 14:18:18 +08002694 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002695 /*
2696 * If the queued invalidation is already initialized by us
2697 * (for example, while enabling interrupt-remapping) then
2698 * we got the things already rolling from a sane state.
2699 */
2700 if (iommu->qi)
2701 continue;
2702
2703 /*
2704 * Clear any previous faults.
2705 */
2706 dmar_fault(-1, iommu);
2707 /*
2708 * Disable queued invalidation if supported and already enabled
2709 * before OS handover.
2710 */
2711 dmar_disable_qi(iommu);
2712 }
2713
Jiang Liu7c919772014-01-06 14:18:18 +08002714 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002715 if (dmar_enable_qi(iommu)) {
2716 /*
2717 * Queued Invalidate not enabled, use Register Based
2718 * Invalidate
2719 */
2720 iommu->flush.flush_context = __iommu_flush_context;
2721 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002722 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002723 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002724 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002725 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002726 } else {
2727 iommu->flush.flush_context = qi_flush_context;
2728 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002729 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002730 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002731 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002732 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002733 }
2734 }
2735
David Woodhouse19943b02009-08-04 16:19:20 +01002736 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002737 iommu_identity_mapping |= IDENTMAP_ALL;
2738
Suresh Siddhad3f13812011-08-23 17:05:25 -07002739#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002740 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002741#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002742
2743 check_tylersburg_isoch();
2744
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002745 /*
2746 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002747 * identity mappings for rmrr, gfx, and isa and may fall back to static
2748 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002749 */
David Woodhouse19943b02009-08-04 16:19:20 +01002750 if (iommu_identity_mapping) {
2751 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2752 if (ret) {
2753 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002754 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002755 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002756 }
David Woodhouse19943b02009-08-04 16:19:20 +01002757 /*
2758 * For each rmrr
2759 * for each dev attached to rmrr
2760 * do
2761 * locate drhd for dev, alloc domain for dev
2762 * allocate free domain
2763 * allocate page table entries for rmrr
2764 * if context not allocated for bus
2765 * allocate and init context
2766 * set present in root table for this bus
2767 * init context with domain, translation etc
2768 * endfor
2769 * endfor
2770 */
2771 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2772 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002773 /* some BIOS lists non-exist devices in DMAR table. */
2774 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002775 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07002776 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01002777 if (ret)
2778 printk(KERN_ERR
2779 "IOMMU: mapping reserved region failed\n");
2780 }
2781 }
2782
2783 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002784
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002785 /*
2786 * for each drhd
2787 * enable fault log
2788 * global invalidate context cache
2789 * global invalidate iotlb
2790 * enable translation
2791 */
Jiang Liu7c919772014-01-06 14:18:18 +08002792 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002793 if (drhd->ignored) {
2794 /*
2795 * we always have to disable PMRs or DMA may fail on
2796 * this device
2797 */
2798 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002799 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002800 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002801 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002802
2803 iommu_flush_write_buffer(iommu);
2804
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002805 ret = dmar_set_interrupt(iommu);
2806 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002807 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002808
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002809 iommu_set_root_entry(iommu);
2810
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002811 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002812 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002813
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002814 ret = iommu_enable_translation(iommu);
2815 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002816 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002817
2818 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002819 }
2820
2821 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002822
2823free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002824 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002825 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002826 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002827free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002828 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002829error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002830 return ret;
2831}
2832
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002833/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002834static struct iova *intel_alloc_iova(struct device *dev,
2835 struct dmar_domain *domain,
2836 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002837{
2838 struct pci_dev *pdev = to_pci_dev(dev);
2839 struct iova *iova = NULL;
2840
David Woodhouse875764d2009-06-28 21:20:51 +01002841 /* Restrict dma_mask to the width that the iommu can handle */
2842 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2843
2844 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002845 /*
2846 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002847 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002848 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002849 */
David Woodhouse875764d2009-06-28 21:20:51 +01002850 iova = alloc_iova(&domain->iovad, nrpages,
2851 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2852 if (iova)
2853 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002854 }
David Woodhouse875764d2009-06-28 21:20:51 +01002855 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2856 if (unlikely(!iova)) {
2857 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2858 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002859 return NULL;
2860 }
2861
2862 return iova;
2863}
2864
David Woodhoused4b709f2014-03-09 16:07:40 -07002865static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002866{
2867 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002868 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002869
David Woodhoused4b709f2014-03-09 16:07:40 -07002870 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002871 if (!domain) {
David Woodhoused4b709f2014-03-09 16:07:40 -07002872 printk(KERN_ERR "Allocating domain for %s failed",
2873 dev_name(dev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002874 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002875 }
2876
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002877 /* make sure context mapping is ok */
David Woodhoused4b709f2014-03-09 16:07:40 -07002878 if (unlikely(!domain_context_mapped(dev))) {
2879 ret = domain_context_mapping(domain, dev, CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002880 if (ret) {
David Woodhoused4b709f2014-03-09 16:07:40 -07002881 printk(KERN_ERR "Domain context map for %s failed",
2882 dev_name(dev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002883 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002884 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002885 }
2886
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002887 return domain;
2888}
2889
David Woodhoused4b709f2014-03-09 16:07:40 -07002890static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01002891{
2892 struct device_domain_info *info;
2893
2894 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07002895 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01002896 if (likely(info))
2897 return info->domain;
2898
2899 return __get_valid_domain_for_dev(dev);
2900}
2901
David Woodhouse3d891942014-03-06 15:59:26 +00002902static int iommu_dummy(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002903{
David Woodhouse3d891942014-03-06 15:59:26 +00002904 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002905}
2906
2907/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002908static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002909{
David Woodhouse73676832009-07-04 14:08:36 +01002910 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002911 int found;
2912
Yijing Wangdbad0862013-12-05 19:43:42 +08002913 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002914 return 1;
2915
David Woodhouse3d891942014-03-06 15:59:26 +00002916 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002917 return 1;
2918
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002919 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002920 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002921
David Woodhouse3d891942014-03-06 15:59:26 +00002922 pdev = to_pci_dev(dev);
David Woodhouse9b226622014-03-09 14:03:28 -07002923 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002924 if (found) {
David Woodhouse3bdb2592014-03-09 16:03:08 -07002925 if (iommu_should_identity_map(&pdev->dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002926 return 1;
2927 else {
2928 /*
2929 * 32 bit DMA is removed from si_domain and fall back
2930 * to non-identity mapping.
2931 */
2932 domain_remove_one_dev_info(si_domain, pdev);
2933 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2934 pci_name(pdev));
2935 return 0;
2936 }
2937 } else {
2938 /*
2939 * In case of a detached 64 bit DMA device from vm, the device
2940 * is put into si_domain for identity mapping.
2941 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002942 if (iommu_should_identity_map(&pdev->dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002943 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002944 ret = domain_add_dev_info(si_domain, pdev,
2945 hw_pass_through ?
2946 CONTEXT_TT_PASS_THROUGH :
2947 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002948 if (!ret) {
2949 printk(KERN_INFO "64bit %s uses identity mapping\n",
2950 pci_name(pdev));
2951 return 1;
2952 }
2953 }
2954 }
2955
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002956 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002957}
2958
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002959static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2960 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002961{
2962 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002963 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002964 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002965 struct iova *iova;
2966 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002967 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002968 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002969 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002970
2971 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002972
David Woodhouse73676832009-07-04 14:08:36 +01002973 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002974 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002975
David Woodhoused4b709f2014-03-09 16:07:40 -07002976 domain = get_valid_domain_for_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002977 if (!domain)
2978 return 0;
2979
Weidong Han8c11e792008-12-08 15:29:22 +08002980 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002981 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002982
Mike Travisc681d0b2011-05-28 13:15:05 -05002983 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002984 if (!iova)
2985 goto error;
2986
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002987 /*
2988 * Check if DMAR supports zero-length reads on write only
2989 * mappings..
2990 */
2991 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002992 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002993 prot |= DMA_PTE_READ;
2994 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2995 prot |= DMA_PTE_WRITE;
2996 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002997 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002998 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002999 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003000 * is not a big problem
3001 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01003002 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003003 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003004 if (ret)
3005 goto error;
3006
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003007 /* it's a non-present to present mapping. Only flush if caching mode */
3008 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003009 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003010 else
Weidong Han8c11e792008-12-08 15:29:22 +08003011 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003012
David Woodhouse03d6a242009-06-28 15:33:46 +01003013 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3014 start_paddr += paddr & ~PAGE_MASK;
3015 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003016
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003017error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003018 if (iova)
3019 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00003020 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003021 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003022 return 0;
3023}
3024
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003025static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3026 unsigned long offset, size_t size,
3027 enum dma_data_direction dir,
3028 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003029{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003030 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3031 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003032}
3033
mark gross5e0d2a62008-03-04 15:22:08 -08003034static void flush_unmaps(void)
3035{
mark gross80b20dd2008-04-18 13:53:58 -07003036 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003037
mark gross5e0d2a62008-03-04 15:22:08 -08003038 timer_on = 0;
3039
3040 /* just flush them all */
3041 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003042 struct intel_iommu *iommu = g_iommus[i];
3043 if (!iommu)
3044 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003045
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003046 if (!deferred_flush[i].next)
3047 continue;
3048
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003049 /* In caching mode, global flushes turn emulation expensive */
3050 if (!cap_caching_mode(iommu->cap))
3051 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003052 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003053 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003054 unsigned long mask;
3055 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003056 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003057
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003058 /* On real hardware multiple invalidations are expensive */
3059 if (cap_caching_mode(iommu->cap))
3060 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003061 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3062 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003063 else {
3064 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3065 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3066 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3067 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003068 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003069 if (deferred_flush[i].freelist[j])
3070 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003071 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003072 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003073 }
3074
mark gross5e0d2a62008-03-04 15:22:08 -08003075 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003076}
3077
3078static void flush_unmaps_timeout(unsigned long data)
3079{
mark gross80b20dd2008-04-18 13:53:58 -07003080 unsigned long flags;
3081
3082 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003083 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003084 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003085}
3086
David Woodhouseea8ea462014-03-05 17:09:32 +00003087static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003088{
3089 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003090 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003091 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003092
3093 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003094 if (list_size == HIGH_WATER_MARK)
3095 flush_unmaps();
3096
Weidong Han8c11e792008-12-08 15:29:22 +08003097 iommu = domain_get_iommu(dom);
3098 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003099
mark gross80b20dd2008-04-18 13:53:58 -07003100 next = deferred_flush[iommu_id].next;
3101 deferred_flush[iommu_id].domain[next] = dom;
3102 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003103 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003104 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003105
3106 if (!timer_on) {
3107 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3108 timer_on = 1;
3109 }
3110 list_size++;
3111 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3112}
3113
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003114static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3115 size_t size, enum dma_data_direction dir,
3116 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003117{
3118 struct pci_dev *pdev = to_pci_dev(dev);
3119 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003120 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003121 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003122 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003123 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003124
David Woodhouse73676832009-07-04 14:08:36 +01003125 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003126 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003127
David Woodhouse1525a292014-03-06 16:19:30 +00003128 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003129 BUG_ON(!domain);
3130
Weidong Han8c11e792008-12-08 15:29:22 +08003131 iommu = domain_get_iommu(domain);
3132
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003133 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003134 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3135 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003136 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003137
David Woodhoused794dc92009-06-28 00:27:49 +01003138 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3139 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003140
David Woodhoused794dc92009-06-28 00:27:49 +01003141 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3142 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003143
David Woodhouseea8ea462014-03-05 17:09:32 +00003144 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003145
mark gross5e0d2a62008-03-04 15:22:08 -08003146 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003147 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003148 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003149 /* free iova */
3150 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003151 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003152 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003153 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003154 /*
3155 * queue up the release of the unmap to save the 1/6th of the
3156 * cpu used up by the iotlb flush operation...
3157 */
mark gross5e0d2a62008-03-04 15:22:08 -08003158 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003159}
3160
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003161static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003162 dma_addr_t *dma_handle, gfp_t flags,
3163 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003164{
3165 void *vaddr;
3166 int order;
3167
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003168 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003169 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003170
3171 if (!iommu_no_mapping(hwdev))
3172 flags &= ~(GFP_DMA | GFP_DMA32);
3173 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3174 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3175 flags |= GFP_DMA;
3176 else
3177 flags |= GFP_DMA32;
3178 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003179
3180 vaddr = (void *)__get_free_pages(flags, order);
3181 if (!vaddr)
3182 return NULL;
3183 memset(vaddr, 0, size);
3184
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003185 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3186 DMA_BIDIRECTIONAL,
3187 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003188 if (*dma_handle)
3189 return vaddr;
3190 free_pages((unsigned long)vaddr, order);
3191 return NULL;
3192}
3193
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003194static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003195 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003196{
3197 int order;
3198
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003199 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003200 order = get_order(size);
3201
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003202 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003203 free_pages((unsigned long)vaddr, order);
3204}
3205
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003206static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3207 int nelems, enum dma_data_direction dir,
3208 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003209{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003210 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003211 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003212 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003213 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003214 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003215
David Woodhouse73676832009-07-04 14:08:36 +01003216 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003217 return;
3218
David Woodhouse1525a292014-03-06 16:19:30 +00003219 domain = find_domain(hwdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003220 BUG_ON(!domain);
3221
3222 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003223
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003224 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003225 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3226 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003227 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003228
David Woodhoused794dc92009-06-28 00:27:49 +01003229 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3230 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003231
David Woodhouseea8ea462014-03-05 17:09:32 +00003232 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003233
David Woodhouseacea0012009-07-14 01:55:11 +01003234 if (intel_iommu_strict) {
3235 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003236 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003237 /* free iova */
3238 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003239 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003240 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003241 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003242 /*
3243 * queue up the release of the unmap to save the 1/6th of the
3244 * cpu used up by the iotlb flush operation...
3245 */
3246 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003247}
3248
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003249static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003250 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003251{
3252 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003253 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003254
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003255 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003256 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003257 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003258 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003259 }
3260 return nelems;
3261}
3262
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003263static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3264 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003265{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003266 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003267 struct pci_dev *pdev = to_pci_dev(hwdev);
3268 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003269 size_t size = 0;
3270 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003271 struct iova *iova = NULL;
3272 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003273 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003274 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003275 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003276
3277 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003278 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003279 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003280
David Woodhoused4b709f2014-03-09 16:07:40 -07003281 domain = get_valid_domain_for_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003282 if (!domain)
3283 return 0;
3284
Weidong Han8c11e792008-12-08 15:29:22 +08003285 iommu = domain_get_iommu(domain);
3286
David Woodhouseb536d242009-06-28 14:49:31 +01003287 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003288 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003289
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003290 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3291 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003292 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003293 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003294 return 0;
3295 }
3296
3297 /*
3298 * Check if DMAR supports zero-length reads on write only
3299 * mappings..
3300 */
3301 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003302 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003303 prot |= DMA_PTE_READ;
3304 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3305 prot |= DMA_PTE_WRITE;
3306
David Woodhouseb536d242009-06-28 14:49:31 +01003307 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003308
Fenghua Yuf5329592009-08-04 15:09:37 -07003309 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003310 if (unlikely(ret)) {
3311 /* clear the page */
3312 dma_pte_clear_range(domain, start_vpfn,
3313 start_vpfn + size - 1);
3314 /* free page tables */
3315 dma_pte_free_pagetable(domain, start_vpfn,
3316 start_vpfn + size - 1);
3317 /* free iova */
3318 __free_iova(&domain->iovad, iova);
3319 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003320 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003321
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003322 /* it's a non-present to present mapping. Only flush if caching mode */
3323 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003324 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003325 else
Weidong Han8c11e792008-12-08 15:29:22 +08003326 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003327
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003328 return nelems;
3329}
3330
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003331static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3332{
3333 return !dma_addr;
3334}
3335
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003336struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003337 .alloc = intel_alloc_coherent,
3338 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003339 .map_sg = intel_map_sg,
3340 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003341 .map_page = intel_map_page,
3342 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003343 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003344};
3345
3346static inline int iommu_domain_cache_init(void)
3347{
3348 int ret = 0;
3349
3350 iommu_domain_cache = kmem_cache_create("iommu_domain",
3351 sizeof(struct dmar_domain),
3352 0,
3353 SLAB_HWCACHE_ALIGN,
3354
3355 NULL);
3356 if (!iommu_domain_cache) {
3357 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3358 ret = -ENOMEM;
3359 }
3360
3361 return ret;
3362}
3363
3364static inline int iommu_devinfo_cache_init(void)
3365{
3366 int ret = 0;
3367
3368 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3369 sizeof(struct device_domain_info),
3370 0,
3371 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003372 NULL);
3373 if (!iommu_devinfo_cache) {
3374 printk(KERN_ERR "Couldn't create devinfo cache\n");
3375 ret = -ENOMEM;
3376 }
3377
3378 return ret;
3379}
3380
3381static inline int iommu_iova_cache_init(void)
3382{
3383 int ret = 0;
3384
3385 iommu_iova_cache = kmem_cache_create("iommu_iova",
3386 sizeof(struct iova),
3387 0,
3388 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003389 NULL);
3390 if (!iommu_iova_cache) {
3391 printk(KERN_ERR "Couldn't create iova cache\n");
3392 ret = -ENOMEM;
3393 }
3394
3395 return ret;
3396}
3397
3398static int __init iommu_init_mempool(void)
3399{
3400 int ret;
3401 ret = iommu_iova_cache_init();
3402 if (ret)
3403 return ret;
3404
3405 ret = iommu_domain_cache_init();
3406 if (ret)
3407 goto domain_error;
3408
3409 ret = iommu_devinfo_cache_init();
3410 if (!ret)
3411 return ret;
3412
3413 kmem_cache_destroy(iommu_domain_cache);
3414domain_error:
3415 kmem_cache_destroy(iommu_iova_cache);
3416
3417 return -ENOMEM;
3418}
3419
3420static void __init iommu_exit_mempool(void)
3421{
3422 kmem_cache_destroy(iommu_devinfo_cache);
3423 kmem_cache_destroy(iommu_domain_cache);
3424 kmem_cache_destroy(iommu_iova_cache);
3425
3426}
3427
Dan Williams556ab452010-07-23 15:47:56 -07003428static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3429{
3430 struct dmar_drhd_unit *drhd;
3431 u32 vtbar;
3432 int rc;
3433
3434 /* We know that this device on this chipset has its own IOMMU.
3435 * If we find it under a different IOMMU, then the BIOS is lying
3436 * to us. Hope that the IOMMU for this device is actually
3437 * disabled, and it needs no translation...
3438 */
3439 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3440 if (rc) {
3441 /* "can't" happen */
3442 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3443 return;
3444 }
3445 vtbar &= 0xffff0000;
3446
3447 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3448 drhd = dmar_find_matched_drhd_unit(pdev);
3449 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3450 TAINT_FIRMWARE_WORKAROUND,
3451 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3452 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3453}
3454DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003456static void __init init_no_remapping_devices(void)
3457{
3458 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003459 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003460 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003461
3462 for_each_drhd_unit(drhd) {
3463 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003464 for_each_active_dev_scope(drhd->devices,
3465 drhd->devices_cnt, i, dev)
3466 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003467 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003468 if (i == drhd->devices_cnt)
3469 drhd->ignored = 1;
3470 }
3471 }
3472
Jiang Liu7c919772014-01-06 14:18:18 +08003473 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003474 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003475 continue;
3476
Jiang Liub683b232014-02-19 14:07:32 +08003477 for_each_active_dev_scope(drhd->devices,
3478 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003479 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003480 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003481 if (i < drhd->devices_cnt)
3482 continue;
3483
David Woodhousec0771df2011-10-14 20:59:46 +01003484 /* This IOMMU has *only* gfx devices. Either bypass it or
3485 set the gfx_mapped flag, as appropriate */
3486 if (dmar_map_gfx) {
3487 intel_iommu_gfx_mapped = 1;
3488 } else {
3489 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003490 for_each_active_dev_scope(drhd->devices,
3491 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003492 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003493 }
3494 }
3495}
3496
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003497#ifdef CONFIG_SUSPEND
3498static int init_iommu_hw(void)
3499{
3500 struct dmar_drhd_unit *drhd;
3501 struct intel_iommu *iommu = NULL;
3502
3503 for_each_active_iommu(iommu, drhd)
3504 if (iommu->qi)
3505 dmar_reenable_qi(iommu);
3506
Joseph Cihulab7792602011-05-03 00:08:37 -07003507 for_each_iommu(iommu, drhd) {
3508 if (drhd->ignored) {
3509 /*
3510 * we always have to disable PMRs or DMA may fail on
3511 * this device
3512 */
3513 if (force_on)
3514 iommu_disable_protect_mem_regions(iommu);
3515 continue;
3516 }
3517
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003518 iommu_flush_write_buffer(iommu);
3519
3520 iommu_set_root_entry(iommu);
3521
3522 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003523 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003524 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003525 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003526 if (iommu_enable_translation(iommu))
3527 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003528 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003529 }
3530
3531 return 0;
3532}
3533
3534static void iommu_flush_all(void)
3535{
3536 struct dmar_drhd_unit *drhd;
3537 struct intel_iommu *iommu;
3538
3539 for_each_active_iommu(iommu, drhd) {
3540 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003541 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003542 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003543 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003544 }
3545}
3546
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003547static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003548{
3549 struct dmar_drhd_unit *drhd;
3550 struct intel_iommu *iommu = NULL;
3551 unsigned long flag;
3552
3553 for_each_active_iommu(iommu, drhd) {
3554 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3555 GFP_ATOMIC);
3556 if (!iommu->iommu_state)
3557 goto nomem;
3558 }
3559
3560 iommu_flush_all();
3561
3562 for_each_active_iommu(iommu, drhd) {
3563 iommu_disable_translation(iommu);
3564
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003565 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003566
3567 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3568 readl(iommu->reg + DMAR_FECTL_REG);
3569 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3570 readl(iommu->reg + DMAR_FEDATA_REG);
3571 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3572 readl(iommu->reg + DMAR_FEADDR_REG);
3573 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3574 readl(iommu->reg + DMAR_FEUADDR_REG);
3575
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003576 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003577 }
3578 return 0;
3579
3580nomem:
3581 for_each_active_iommu(iommu, drhd)
3582 kfree(iommu->iommu_state);
3583
3584 return -ENOMEM;
3585}
3586
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003587static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003588{
3589 struct dmar_drhd_unit *drhd;
3590 struct intel_iommu *iommu = NULL;
3591 unsigned long flag;
3592
3593 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003594 if (force_on)
3595 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3596 else
3597 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003598 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003599 }
3600
3601 for_each_active_iommu(iommu, drhd) {
3602
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003603 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003604
3605 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3606 iommu->reg + DMAR_FECTL_REG);
3607 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3608 iommu->reg + DMAR_FEDATA_REG);
3609 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3610 iommu->reg + DMAR_FEADDR_REG);
3611 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3612 iommu->reg + DMAR_FEUADDR_REG);
3613
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003614 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003615 }
3616
3617 for_each_active_iommu(iommu, drhd)
3618 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003619}
3620
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003621static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003622 .resume = iommu_resume,
3623 .suspend = iommu_suspend,
3624};
3625
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003626static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003627{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003628 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003629}
3630
3631#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003632static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003633#endif /* CONFIG_PM */
3634
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003635
3636int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3637{
3638 struct acpi_dmar_reserved_memory *rmrr;
3639 struct dmar_rmrr_unit *rmrru;
3640
3641 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3642 if (!rmrru)
3643 return -ENOMEM;
3644
3645 rmrru->hdr = header;
3646 rmrr = (struct acpi_dmar_reserved_memory *)header;
3647 rmrru->base_address = rmrr->base_address;
3648 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003649 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3650 ((void *)rmrr) + rmrr->header.length,
3651 &rmrru->devices_cnt);
3652 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3653 kfree(rmrru);
3654 return -ENOMEM;
3655 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003656
Jiang Liu2e455282014-02-19 14:07:36 +08003657 list_add(&rmrru->list, &dmar_rmrr_units);
3658
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003659 return 0;
3660}
3661
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003662int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3663{
3664 struct acpi_dmar_atsr *atsr;
3665 struct dmar_atsr_unit *atsru;
3666
3667 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3668 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3669 if (!atsru)
3670 return -ENOMEM;
3671
3672 atsru->hdr = hdr;
3673 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003674 if (!atsru->include_all) {
3675 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3676 (void *)atsr + atsr->header.length,
3677 &atsru->devices_cnt);
3678 if (atsru->devices_cnt && atsru->devices == NULL) {
3679 kfree(atsru);
3680 return -ENOMEM;
3681 }
3682 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003683
Jiang Liu0e242612014-02-19 14:07:34 +08003684 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003685
3686 return 0;
3687}
3688
Jiang Liu9bdc5312014-01-06 14:18:27 +08003689static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3690{
3691 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3692 kfree(atsru);
3693}
3694
3695static void intel_iommu_free_dmars(void)
3696{
3697 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3698 struct dmar_atsr_unit *atsru, *atsr_n;
3699
3700 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3701 list_del(&rmrru->list);
3702 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3703 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003704 }
3705
Jiang Liu9bdc5312014-01-06 14:18:27 +08003706 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3707 list_del(&atsru->list);
3708 intel_iommu_free_atsr(atsru);
3709 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003710}
3711
3712int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3713{
Jiang Liub683b232014-02-19 14:07:32 +08003714 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003715 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003716 struct pci_dev *bridge = NULL;
3717 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003718 struct acpi_dmar_atsr *atsr;
3719 struct dmar_atsr_unit *atsru;
3720
3721 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003722 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003723 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003724 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003725 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003726 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003727 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003728 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003729 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003730 if (!bridge)
3731 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003732
Jiang Liu0e242612014-02-19 14:07:34 +08003733 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003734 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3735 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3736 if (atsr->segment != pci_domain_nr(dev->bus))
3737 continue;
3738
Jiang Liub683b232014-02-19 14:07:32 +08003739 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003740 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003741 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003742
3743 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003744 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003745 }
Jiang Liub683b232014-02-19 14:07:32 +08003746 ret = 0;
3747out:
Jiang Liu0e242612014-02-19 14:07:34 +08003748 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003749
Jiang Liub683b232014-02-19 14:07:32 +08003750 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003751}
3752
Jiang Liu59ce0512014-02-19 14:07:35 +08003753int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3754{
3755 int ret = 0;
3756 struct dmar_rmrr_unit *rmrru;
3757 struct dmar_atsr_unit *atsru;
3758 struct acpi_dmar_atsr *atsr;
3759 struct acpi_dmar_reserved_memory *rmrr;
3760
3761 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3762 return 0;
3763
3764 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3765 rmrr = container_of(rmrru->hdr,
3766 struct acpi_dmar_reserved_memory, header);
3767 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3768 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3769 ((void *)rmrr) + rmrr->header.length,
3770 rmrr->segment, rmrru->devices,
3771 rmrru->devices_cnt);
3772 if (ret > 0)
3773 break;
3774 else if(ret < 0)
3775 return ret;
3776 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3777 if (dmar_remove_dev_scope(info, rmrr->segment,
3778 rmrru->devices, rmrru->devices_cnt))
3779 break;
3780 }
3781 }
3782
3783 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3784 if (atsru->include_all)
3785 continue;
3786
3787 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3788 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3789 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3790 (void *)atsr + atsr->header.length,
3791 atsr->segment, atsru->devices,
3792 atsru->devices_cnt);
3793 if (ret > 0)
3794 break;
3795 else if(ret < 0)
3796 return ret;
3797 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3798 if (dmar_remove_dev_scope(info, atsr->segment,
3799 atsru->devices, atsru->devices_cnt))
3800 break;
3801 }
3802 }
3803
3804 return 0;
3805}
3806
Fenghua Yu99dcade2009-11-11 07:23:06 -08003807/*
3808 * Here we only respond to action of unbound device from driver.
3809 *
3810 * Added device is not attached to its DMAR domain here yet. That will happen
3811 * when mapping the device to iova.
3812 */
3813static int device_notifier(struct notifier_block *nb,
3814 unsigned long action, void *data)
3815{
3816 struct device *dev = data;
3817 struct pci_dev *pdev = to_pci_dev(dev);
3818 struct dmar_domain *domain;
3819
David Woodhouse3d891942014-03-06 15:59:26 +00003820 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003821 return 0;
3822
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003823 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3824 action != BUS_NOTIFY_DEL_DEVICE)
3825 return 0;
3826
David Woodhouse1525a292014-03-06 16:19:30 +00003827 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003828 if (!domain)
3829 return 0;
3830
Jiang Liu3a5670e2014-02-19 14:07:33 +08003831 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003832 domain_remove_one_dev_info(domain, pdev);
3833 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3834 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3835 list_empty(&domain->devices))
3836 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003837 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003838
Fenghua Yu99dcade2009-11-11 07:23:06 -08003839 return 0;
3840}
3841
3842static struct notifier_block device_nb = {
3843 .notifier_call = device_notifier,
3844};
3845
Jiang Liu75f05562014-02-19 14:07:37 +08003846static int intel_iommu_memory_notifier(struct notifier_block *nb,
3847 unsigned long val, void *v)
3848{
3849 struct memory_notify *mhp = v;
3850 unsigned long long start, end;
3851 unsigned long start_vpfn, last_vpfn;
3852
3853 switch (val) {
3854 case MEM_GOING_ONLINE:
3855 start = mhp->start_pfn << PAGE_SHIFT;
3856 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3857 if (iommu_domain_identity_map(si_domain, start, end)) {
3858 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3859 start, end);
3860 return NOTIFY_BAD;
3861 }
3862 break;
3863
3864 case MEM_OFFLINE:
3865 case MEM_CANCEL_ONLINE:
3866 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3867 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3868 while (start_vpfn <= last_vpfn) {
3869 struct iova *iova;
3870 struct dmar_drhd_unit *drhd;
3871 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003872 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003873
3874 iova = find_iova(&si_domain->iovad, start_vpfn);
3875 if (iova == NULL) {
3876 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3877 start_vpfn);
3878 break;
3879 }
3880
3881 iova = split_and_remove_iova(&si_domain->iovad, iova,
3882 start_vpfn, last_vpfn);
3883 if (iova == NULL) {
3884 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3885 start_vpfn, last_vpfn);
3886 return NOTIFY_BAD;
3887 }
3888
David Woodhouseea8ea462014-03-05 17:09:32 +00003889 freelist = domain_unmap(si_domain, iova->pfn_lo,
3890 iova->pfn_hi);
3891
Jiang Liu75f05562014-02-19 14:07:37 +08003892 rcu_read_lock();
3893 for_each_active_iommu(iommu, drhd)
3894 iommu_flush_iotlb_psi(iommu, si_domain->id,
3895 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003896 iova->pfn_hi - iova->pfn_lo + 1,
3897 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003898 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003899 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003900
3901 start_vpfn = iova->pfn_hi + 1;
3902 free_iova_mem(iova);
3903 }
3904 break;
3905 }
3906
3907 return NOTIFY_OK;
3908}
3909
3910static struct notifier_block intel_iommu_memory_nb = {
3911 .notifier_call = intel_iommu_memory_notifier,
3912 .priority = 0
3913};
3914
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003915int __init intel_iommu_init(void)
3916{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003917 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003918 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003919 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003920
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003921 /* VT-d is required for a TXT/tboot launch, so enforce that */
3922 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003923
Jiang Liu3a5670e2014-02-19 14:07:33 +08003924 if (iommu_init_mempool()) {
3925 if (force_on)
3926 panic("tboot: Failed to initialize iommu memory\n");
3927 return -ENOMEM;
3928 }
3929
3930 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003931 if (dmar_table_init()) {
3932 if (force_on)
3933 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003934 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003935 }
3936
Takao Indoh3a93c842013-04-23 17:35:03 +09003937 /*
3938 * Disable translation if already enabled prior to OS handover.
3939 */
Jiang Liu7c919772014-01-06 14:18:18 +08003940 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003941 if (iommu->gcmd & DMA_GCMD_TE)
3942 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003943
Suresh Siddhac2c72862011-08-23 17:05:19 -07003944 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003945 if (force_on)
3946 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003947 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003948 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003949
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003950 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003951 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003952
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003953 if (list_empty(&dmar_rmrr_units))
3954 printk(KERN_INFO "DMAR: No RMRR found\n");
3955
3956 if (list_empty(&dmar_atsr_units))
3957 printk(KERN_INFO "DMAR: No ATSR found\n");
3958
Joseph Cihula51a63e62011-03-21 11:04:24 -07003959 if (dmar_init_reserved_ranges()) {
3960 if (force_on)
3961 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003962 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003963 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003964
3965 init_no_remapping_devices();
3966
Joseph Cihulab7792602011-05-03 00:08:37 -07003967 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003968 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003969 if (force_on)
3970 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003971 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003972 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003973 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003974 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003975 printk(KERN_INFO
3976 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3977
mark gross5e0d2a62008-03-04 15:22:08 -08003978 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003979#ifdef CONFIG_SWIOTLB
3980 swiotlb = 0;
3981#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003982 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003983
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003984 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003985
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003986 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003987 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003988 if (si_domain && !hw_pass_through)
3989 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003990
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003991 intel_iommu_enabled = 1;
3992
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003993 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003994
3995out_free_reserved_range:
3996 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003997out_free_dmar:
3998 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003999 up_write(&dmar_global_lock);
4000 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004001 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004002}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004003
Han, Weidong3199aa62009-02-26 17:31:12 +08004004static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004005 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004006{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004007 struct pci_dev *tmp, *parent, *pdev;
Han, Weidong3199aa62009-02-26 17:31:12 +08004008
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004009 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004010 return;
4011
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004012 pdev = to_pci_dev(dev);
4013
Han, Weidong3199aa62009-02-26 17:31:12 +08004014 /* dependent device detach */
4015 tmp = pci_find_upstream_pcie_bridge(pdev);
4016 /* Secondary interface's bus number and devfn 0 */
4017 if (tmp) {
4018 parent = pdev->bus->self;
4019 while (parent != tmp) {
4020 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004021 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004022 parent = parent->bus->self;
4023 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004024 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004025 iommu_detach_dev(iommu,
4026 tmp->subordinate->number, 0);
4027 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004028 iommu_detach_dev(iommu, tmp->bus->number,
4029 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004030 }
4031}
4032
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004033static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004034 struct pci_dev *pdev)
4035{
Yijing Wangbca2b912013-10-31 17:26:04 +08004036 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004037 struct intel_iommu *iommu;
4038 unsigned long flags;
4039 int found = 0;
David Woodhouse156baca2014-03-09 14:00:57 -07004040 u8 bus, devfn;
Weidong Hanc7151a82008-12-08 22:51:37 +08004041
David Woodhouse156baca2014-03-09 14:00:57 -07004042 iommu = device_to_iommu(&pdev->dev, &bus, &devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004043 if (!iommu)
4044 return;
4045
4046 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004047 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
David Woodhouse41e80dca2014-03-09 13:55:54 -07004048 if (info->iommu->segment == pci_domain_nr(pdev->bus) &&
Mike Habeck8519dc42011-05-28 13:15:07 -05004049 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004050 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004051 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004052 spin_unlock_irqrestore(&device_domain_lock, flags);
4053
Yu Zhao93a23a72009-05-18 13:51:37 +08004054 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004055 iommu_detach_dev(iommu, info->bus, info->devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004056 iommu_detach_dependent_devices(iommu, &pdev->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004057 free_devinfo_mem(info);
4058
4059 spin_lock_irqsave(&device_domain_lock, flags);
4060
4061 if (found)
4062 break;
4063 else
4064 continue;
4065 }
4066
4067 /* if there is no other devices under the same iommu
4068 * owned by this domain, clear this iommu in iommu_bmp
4069 * update iommu count and coherency
4070 */
David Woodhouse8bbc4412014-03-09 13:52:37 -07004071 if (info->iommu == iommu)
Weidong Hanc7151a82008-12-08 22:51:37 +08004072 found = 1;
4073 }
4074
Roland Dreier3e7abe22011-07-20 06:22:21 -07004075 spin_unlock_irqrestore(&device_domain_lock, flags);
4076
Weidong Hanc7151a82008-12-08 22:51:37 +08004077 if (found == 0) {
4078 unsigned long tmp_flags;
4079 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004080 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004081 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004082 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004083 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004084
Alex Williamson9b4554b2011-05-24 12:19:04 -04004085 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4086 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4087 spin_lock_irqsave(&iommu->lock, tmp_flags);
4088 clear_bit(domain->id, iommu->domain_ids);
4089 iommu->domains[domain->id] = NULL;
4090 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4091 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004092 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004093}
4094
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004095static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004096{
4097 int adjust_width;
4098
4099 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004100 domain_reserve_special_ranges(domain);
4101
4102 /* calculate AGAW */
4103 domain->gaw = guest_width;
4104 adjust_width = guestwidth_to_adjustwidth(guest_width);
4105 domain->agaw = width_to_agaw(adjust_width);
4106
Weidong Han5e98c4b2008-12-08 23:03:27 +08004107 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004108 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004109 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004110 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004111 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004112
4113 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004114 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004115 if (!domain->pgd)
4116 return -ENOMEM;
4117 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4118 return 0;
4119}
4120
Joerg Roedel5d450802008-12-03 14:52:32 +01004121static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004122{
Joerg Roedel5d450802008-12-03 14:52:32 +01004123 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004124
Jiang Liu92d03cc2014-02-19 14:07:28 +08004125 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004126 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004127 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004128 "intel_iommu_domain_init: dmar_domain == NULL\n");
4129 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004130 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004131 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004132 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004133 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004134 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004135 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004136 }
Allen Kay8140a952011-10-14 12:32:17 -07004137 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004138 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004139
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004140 domain->geometry.aperture_start = 0;
4141 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4142 domain->geometry.force_aperture = true;
4143
Joerg Roedel5d450802008-12-03 14:52:32 +01004144 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004145}
Kay, Allen M38717942008-09-09 18:37:29 +03004146
Joerg Roedel5d450802008-12-03 14:52:32 +01004147static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004148{
Joerg Roedel5d450802008-12-03 14:52:32 +01004149 struct dmar_domain *dmar_domain = domain->priv;
4150
4151 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004152 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004153}
Kay, Allen M38717942008-09-09 18:37:29 +03004154
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004155static int intel_iommu_attach_device(struct iommu_domain *domain,
4156 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004157{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004158 struct dmar_domain *dmar_domain = domain->priv;
4159 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004160 struct intel_iommu *iommu;
4161 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004162 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004163
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004164 /* normally pdev is not mapped */
David Woodhousee1f167f2014-03-09 15:24:46 -07004165 if (unlikely(domain_context_mapped(&pdev->dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004166 struct dmar_domain *old_domain;
4167
David Woodhouse1525a292014-03-06 16:19:30 +00004168 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004169 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004170 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4171 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4172 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004173 else
4174 domain_remove_dev_info(old_domain);
4175 }
4176 }
4177
David Woodhouse156baca2014-03-09 14:00:57 -07004178 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004179 if (!iommu)
4180 return -ENODEV;
4181
4182 /* check if this iommu agaw is sufficient for max mapped address */
4183 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004184 if (addr_width > cap_mgaw(iommu->cap))
4185 addr_width = cap_mgaw(iommu->cap);
4186
4187 if (dmar_domain->max_addr > (1LL << addr_width)) {
4188 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004189 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004190 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004191 return -EFAULT;
4192 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004193 dmar_domain->gaw = addr_width;
4194
4195 /*
4196 * Knock out extra levels of page tables if necessary
4197 */
4198 while (iommu->agaw < dmar_domain->agaw) {
4199 struct dma_pte *pte;
4200
4201 pte = dmar_domain->pgd;
4202 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004203 dmar_domain->pgd = (struct dma_pte *)
4204 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004205 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004206 }
4207 dmar_domain->agaw--;
4208 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004209
David Woodhouse5fe60f42009-08-09 10:53:41 +01004210 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004211}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004212
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004213static void intel_iommu_detach_device(struct iommu_domain *domain,
4214 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004215{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004216 struct dmar_domain *dmar_domain = domain->priv;
4217 struct pci_dev *pdev = to_pci_dev(dev);
4218
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004219 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004220}
Kay, Allen M38717942008-09-09 18:37:29 +03004221
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004222static int intel_iommu_map(struct iommu_domain *domain,
4223 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004224 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004225{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004226 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004227 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004228 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004229 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004230
Joerg Roedeldde57a22008-12-03 15:04:09 +01004231 if (iommu_prot & IOMMU_READ)
4232 prot |= DMA_PTE_READ;
4233 if (iommu_prot & IOMMU_WRITE)
4234 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004235 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4236 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004237
David Woodhouse163cc522009-06-28 00:51:17 +01004238 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004239 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004240 u64 end;
4241
4242 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004243 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004244 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004245 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004246 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004247 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004248 return -EFAULT;
4249 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004250 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004251 }
David Woodhousead051222009-06-28 14:22:28 +01004252 /* Round up size to next multiple of PAGE_SIZE, if it and
4253 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004254 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004255 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4256 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004257 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004258}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004259
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004260static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004261 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004262{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004263 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004264 struct page *freelist = NULL;
4265 struct intel_iommu *iommu;
4266 unsigned long start_pfn, last_pfn;
4267 unsigned int npages;
4268 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004269
David Woodhouse5cf0a762014-03-19 16:07:49 +00004270 /* Cope with horrid API which requires us to unmap more than the
4271 size argument if it happens to be a large-page mapping. */
4272 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4273 BUG();
4274
4275 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4276 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4277
David Woodhouseea8ea462014-03-05 17:09:32 +00004278 start_pfn = iova >> VTD_PAGE_SHIFT;
4279 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4280
4281 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4282
4283 npages = last_pfn - start_pfn + 1;
4284
4285 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4286 iommu = g_iommus[iommu_id];
4287
4288 /*
4289 * find bit position of dmar_domain
4290 */
4291 ndomains = cap_ndoms(iommu->cap);
4292 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4293 if (iommu->domains[num] == dmar_domain)
4294 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4295 npages, !freelist, 0);
4296 }
4297
4298 }
4299
4300 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004301
David Woodhouse163cc522009-06-28 00:51:17 +01004302 if (dmar_domain->max_addr == iova + size)
4303 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004304
David Woodhouse5cf0a762014-03-19 16:07:49 +00004305 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004306}
Kay, Allen M38717942008-09-09 18:37:29 +03004307
Joerg Roedeld14d6572008-12-03 15:06:57 +01004308static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05304309 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004310{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004311 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004312 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004313 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004314 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004315
David Woodhouse5cf0a762014-03-19 16:07:49 +00004316 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004317 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004318 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004319
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004320 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004321}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004322
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004323static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4324 unsigned long cap)
4325{
4326 struct dmar_domain *dmar_domain = domain->priv;
4327
4328 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4329 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004330 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004331 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004332
4333 return 0;
4334}
4335
Alex Williamson783f1572012-05-30 14:19:43 -06004336#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4337
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004338static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004339{
4340 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004341 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004342 struct iommu_group *group;
4343 int ret;
David Woodhouse156baca2014-03-09 14:00:57 -07004344 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004345
David Woodhouse156baca2014-03-09 14:00:57 -07004346 if (!device_to_iommu(dev, &bus, &devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004347 return -ENODEV;
4348
4349 bridge = pci_find_upstream_pcie_bridge(pdev);
4350 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004351 if (pci_is_pcie(bridge))
4352 dma_pdev = pci_get_domain_bus_and_slot(
4353 pci_domain_nr(pdev->bus),
4354 bridge->subordinate->number, 0);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004355 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004356 dma_pdev = pci_dev_get(bridge);
4357 } else
4358 dma_pdev = pci_dev_get(pdev);
4359
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004360 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004361 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4362
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004363 /*
4364 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004365 * required ACS flags, add to the same group as lowest numbered
4366 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004367 */
Alex Williamson783f1572012-05-30 14:19:43 -06004368 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004369 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4370 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4371
4372 for (i = 0; i < 8; i++) {
4373 struct pci_dev *tmp;
4374
4375 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4376 if (!tmp)
4377 continue;
4378
4379 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4380 swap_pci_ref(&dma_pdev, tmp);
4381 break;
4382 }
4383 pci_dev_put(tmp);
4384 }
4385 }
Alex Williamson783f1572012-05-30 14:19:43 -06004386
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004387 /*
4388 * Devices on the root bus go through the iommu. If that's not us,
4389 * find the next upstream device and test ACS up to the root bus.
4390 * Finding the next device may require skipping virtual buses.
4391 */
Alex Williamson783f1572012-05-30 14:19:43 -06004392 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004393 struct pci_bus *bus = dma_pdev->bus;
4394
4395 while (!bus->self) {
4396 if (!pci_is_root_bus(bus))
4397 bus = bus->parent;
4398 else
4399 goto root_bus;
4400 }
4401
4402 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004403 break;
4404
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004405 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004406 }
4407
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004408root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004409 group = iommu_group_get(&dma_pdev->dev);
4410 pci_dev_put(dma_pdev);
4411 if (!group) {
4412 group = iommu_group_alloc();
4413 if (IS_ERR(group))
4414 return PTR_ERR(group);
4415 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004416
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004417 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004418
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004419 iommu_group_put(group);
4420 return ret;
4421}
4422
4423static void intel_iommu_remove_device(struct device *dev)
4424{
4425 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004426}
4427
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004428static struct iommu_ops intel_iommu_ops = {
4429 .domain_init = intel_iommu_domain_init,
4430 .domain_destroy = intel_iommu_domain_destroy,
4431 .attach_dev = intel_iommu_attach_device,
4432 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004433 .map = intel_iommu_map,
4434 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004435 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004436 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004437 .add_device = intel_iommu_add_device,
4438 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004439 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004440};
David Woodhouse9af88142009-02-13 23:18:03 +00004441
Daniel Vetter94526182013-01-20 23:50:13 +01004442static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4443{
4444 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4445 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4446 dmar_map_gfx = 0;
4447}
4448
4449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4450DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4452DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4453DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4456
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004457static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004458{
4459 /*
4460 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004461 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004462 */
4463 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4464 rwbf_quirk = 1;
4465}
4466
4467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4472DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004474
Adam Jacksoneecfd572010-08-25 21:17:34 +01004475#define GGC 0x52
4476#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4477#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4478#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4479#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4480#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4481#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4482#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4483#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4484
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004485static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004486{
4487 unsigned short ggc;
4488
Adam Jacksoneecfd572010-08-25 21:17:34 +01004489 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004490 return;
4491
Adam Jacksoneecfd572010-08-25 21:17:34 +01004492 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004493 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4494 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004495 } else if (dmar_map_gfx) {
4496 /* we have to ensure the gfx device is idle before we flush */
4497 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4498 intel_iommu_strict = 1;
4499 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004500}
4501DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4502DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4503DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4504DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4505
David Woodhousee0fc7e02009-09-30 09:12:17 -07004506/* On Tylersburg chipsets, some BIOSes have been known to enable the
4507 ISOCH DMAR unit for the Azalia sound device, but not give it any
4508 TLB entries, which causes it to deadlock. Check for that. We do
4509 this in a function called from init_dmars(), instead of in a PCI
4510 quirk, because we don't want to print the obnoxious "BIOS broken"
4511 message if VT-d is actually disabled.
4512*/
4513static void __init check_tylersburg_isoch(void)
4514{
4515 struct pci_dev *pdev;
4516 uint32_t vtisochctrl;
4517
4518 /* If there's no Azalia in the system anyway, forget it. */
4519 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4520 if (!pdev)
4521 return;
4522 pci_dev_put(pdev);
4523
4524 /* System Management Registers. Might be hidden, in which case
4525 we can't do the sanity check. But that's OK, because the
4526 known-broken BIOSes _don't_ actually hide it, so far. */
4527 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4528 if (!pdev)
4529 return;
4530
4531 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4532 pci_dev_put(pdev);
4533 return;
4534 }
4535
4536 pci_dev_put(pdev);
4537
4538 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4539 if (vtisochctrl & 1)
4540 return;
4541
4542 /* Drop all bits other than the number of TLB entries */
4543 vtisochctrl &= 0x1c;
4544
4545 /* If we have the recommended number of TLB entries (16), fine. */
4546 if (vtisochctrl == 0x10)
4547 return;
4548
4549 /* Zero TLB entries? You get to ride the short bus to school. */
4550 if (!vtisochctrl) {
4551 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4552 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4553 dmi_get_system_info(DMI_BIOS_VENDOR),
4554 dmi_get_system_info(DMI_BIOS_VERSION),
4555 dmi_get_system_info(DMI_PRODUCT_VERSION));
4556 iommu_identity_mapping |= IDENTMAP_AZALIA;
4557 return;
4558 }
4559
4560 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4561 vtisochctrl);
4562}