blob: 3e277814ce93d601f4a2006432527d9727101f07 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
Kalle Valoa58227e2014-10-13 09:40:59 +030023#define ATH10K_FW_DIR "ath10k"
24
Kalle Valoe01ae682013-09-01 11:22:14 +030025/* QCA988X 1.0 definitions (unsupported) */
26#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
27
Kalle Valo5e3dd152013-06-12 20:52:10 +030028/* QCA988X 2.0 definitions */
29#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030030#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valoa58227e2014-10-13 09:40:59 +030031#define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
33#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
34#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
35#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
36
Michal Kaziord63955b2015-01-24 12:14:49 +020037/* QCA6174 target BMI version signatures */
38#define QCA6174_HW_1_0_VERSION 0x05000000
39#define QCA6174_HW_1_1_VERSION 0x05000001
40#define QCA6174_HW_1_3_VERSION 0x05000003
41#define QCA6174_HW_2_1_VERSION 0x05010000
42#define QCA6174_HW_3_0_VERSION 0x05020000
Michal Kazior608b8f72015-01-29 13:24:33 +010043#define QCA6174_HW_3_2_VERSION 0x05030000
Michal Kaziord63955b2015-01-24 12:14:49 +020044
45enum qca6174_pci_rev {
46 QCA6174_PCI_REV_1_1 = 0x11,
47 QCA6174_PCI_REV_1_3 = 0x13,
48 QCA6174_PCI_REV_2_0 = 0x20,
49 QCA6174_PCI_REV_3_0 = 0x30,
50};
51
52enum qca6174_chip_id_rev {
53 QCA6174_HW_1_0_CHIP_ID_REV = 0,
54 QCA6174_HW_1_1_CHIP_ID_REV = 1,
55 QCA6174_HW_1_3_CHIP_ID_REV = 2,
56 QCA6174_HW_2_1_CHIP_ID_REV = 4,
57 QCA6174_HW_2_2_CHIP_ID_REV = 5,
58 QCA6174_HW_3_0_CHIP_ID_REV = 8,
59 QCA6174_HW_3_1_CHIP_ID_REV = 9,
60 QCA6174_HW_3_2_CHIP_ID_REV = 10,
61};
62
63#define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
64#define QCA6174_HW_2_1_FW_FILE "firmware.bin"
65#define QCA6174_HW_2_1_OTP_FILE "otp.bin"
66#define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
67#define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
68
69#define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
70#define QCA6174_HW_3_0_FW_FILE "firmware.bin"
71#define QCA6174_HW_3_0_OTP_FILE "otp.bin"
72#define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
73#define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
74
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +053075/* QCA99X0 1.0 definitions (unsupported) */
76#define QCA99X0_HW_1_0_CHIP_ID_REV 0x0
77
78/* QCA99X0 2.0 definitions */
79#define QCA99X0_HW_2_0_DEV_VERSION 0x01000000
80#define QCA99X0_HW_2_0_CHIP_ID_REV 0x1
81#define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0"
82#define QCA99X0_HW_2_0_FW_FILE "firmware.bin"
83#define QCA99X0_HW_2_0_OTP_FILE "otp.bin"
84#define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
85#define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234
86
Kalle Valo1a222432013-09-27 19:55:07 +030087#define ATH10K_FW_API2_FILE "firmware-2.bin"
Michal Kazior24c88f72014-07-25 13:32:17 +020088#define ATH10K_FW_API3_FILE "firmware-3.bin"
Kalle Valo1a222432013-09-27 19:55:07 +030089
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +020090/* added support for ATH10K_FW_IE_WMI_OP_VERSION */
91#define ATH10K_FW_API4_FILE "firmware-4.bin"
92
Kalle Valo53513c32015-03-25 13:12:42 +020093/* HTT id conflict fix for management frames over HTT */
94#define ATH10K_FW_API5_FILE "firmware-5.bin"
95
Kalle Valo43d2a302014-09-10 18:23:30 +030096#define ATH10K_FW_UTF_FILE "utf.bin"
97
Kalle Valo1a222432013-09-27 19:55:07 +030098/* includes also the null byte */
99#define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
100
Ben Greear384914b2014-08-25 08:37:32 +0300101#define REG_DUMP_COUNT_QCA988X 60
102
Kalle Valo7869b4f2014-09-24 14:16:58 +0300103#define QCA988X_CAL_DATA_LEN 2116
104
Kalle Valo1a222432013-09-27 19:55:07 +0300105struct ath10k_fw_ie {
106 __le32 id;
107 __le32 len;
108 u8 data[0];
109};
110
111enum ath10k_fw_ie_type {
112 ATH10K_FW_IE_FW_VERSION = 0,
113 ATH10K_FW_IE_TIMESTAMP = 1,
114 ATH10K_FW_IE_FEATURES = 2,
115 ATH10K_FW_IE_FW_IMAGE = 3,
116 ATH10K_FW_IE_OTP_IMAGE = 4,
Kalle Valo202e86e2014-12-03 10:10:08 +0200117
118 /* WMI "operations" interface version, 32 bit value. Supported from
119 * FW API 4 and above.
120 */
121 ATH10K_FW_IE_WMI_OP_VERSION = 5,
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200122
123 /* HTT "operations" interface version, 32 bit value. Supported from
124 * FW API 5 and above.
125 */
126 ATH10K_FW_IE_HTT_OP_VERSION = 6,
Vasanthakumar Thiagarajandcb02db2015-06-18 12:31:09 +0530127
128 /* Code swap image for firmware binary */
129 ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7,
Kalle Valo202e86e2014-12-03 10:10:08 +0200130};
131
132enum ath10k_fw_wmi_op_version {
133 ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
134
135 ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
136 ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
137 ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
Michal Kaziorca996ec2014-12-03 10:11:32 +0200138 ATH10K_FW_WMI_OP_VERSION_TLV = 4,
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +0200139 ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
Kalle Valo202e86e2014-12-03 10:10:08 +0200140
141 /* keep last */
142 ATH10K_FW_WMI_OP_VERSION_MAX,
Kalle Valo1a222432013-09-27 19:55:07 +0300143};
144
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200145enum ath10k_fw_htt_op_version {
146 ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
147
148 ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
149
150 /* also used in 10.2 and 10.2.4 branches */
151 ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
152
153 ATH10K_FW_HTT_OP_VERSION_TLV = 3,
154
155 /* keep last */
156 ATH10K_FW_HTT_OP_VERSION_MAX,
157};
158
Michal Kaziord63955b2015-01-24 12:14:49 +0200159enum ath10k_hw_rev {
160 ATH10K_HW_QCA988X,
161 ATH10K_HW_QCA6174,
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530162 ATH10K_HW_QCA99X0,
Michal Kaziord63955b2015-01-24 12:14:49 +0200163};
164
165struct ath10k_hw_regs {
166 u32 rtc_state_cold_reset_mask;
167 u32 rtc_soc_base_address;
168 u32 rtc_wmac_base_address;
169 u32 soc_core_base_address;
170 u32 ce_wrapper_base_address;
171 u32 ce0_base_address;
172 u32 ce1_base_address;
173 u32 ce2_base_address;
174 u32 ce3_base_address;
175 u32 ce4_base_address;
176 u32 ce5_base_address;
177 u32 ce6_base_address;
178 u32 ce7_base_address;
179 u32 soc_reset_control_si0_rst_mask;
180 u32 soc_reset_control_ce_rst_mask;
181 u32 soc_chip_id_address;
182 u32 scratch_3_address;
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530183 u32 fw_indicator_address;
184 u32 pcie_local_base_address;
185 u32 ce_wrap_intr_sum_host_msi_lsb;
186 u32 ce_wrap_intr_sum_host_msi_mask;
187 u32 pcie_intr_fw_mask;
188 u32 pcie_intr_ce_mask_all;
189 u32 pcie_intr_clr_address;
Michal Kaziord63955b2015-01-24 12:14:49 +0200190};
191
192extern const struct ath10k_hw_regs qca988x_regs;
193extern const struct ath10k_hw_regs qca6174_regs;
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530194extern const struct ath10k_hw_regs qca99x0_regs;
Michal Kaziord63955b2015-01-24 12:14:49 +0200195
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530196struct ath10k_hw_values {
197 u32 rtc_state_val_on;
198 u8 ce_count;
199 u8 msi_assign_ce_max;
200 u8 num_target_ce_config_wlan;
Vasanthakumar Thiagarajan2adf99c2015-06-18 12:31:07 +0530201 u16 ce_desc_meta_data_mask;
202 u8 ce_desc_meta_data_lsb;
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530203};
204
205extern const struct ath10k_hw_values qca988x_values;
206extern const struct ath10k_hw_values qca6174_values;
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530207extern const struct ath10k_hw_values qca99x0_values;
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530208
Michal Kazior587f7032015-05-25 14:06:18 +0200209void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
210 u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
211
Michal Kaziord63955b2015-01-24 12:14:49 +0200212#define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
213#define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530214#define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
Michal Kaziord63955b2015-01-24 12:14:49 +0200215
Kalle Valo5e3dd152013-06-12 20:52:10 +0300216/* Known pecularities:
217 * - current FW doesn't support raw rx mode (last tested v599)
218 * - current FW dumps upon raw tx mode (last tested v599)
219 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
220 * - raw have FCS, nwifi doesn't
221 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
222 * param, llc/snap) are aligned to 4byte boundaries each */
223enum ath10k_hw_txrx_mode {
224 ATH10K_HW_TXRX_RAW = 0,
225 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
226 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +0200227
228 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
229 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300230};
231
232enum ath10k_mcast2ucast_mode {
233 ATH10K_MCAST2UCAST_DISABLED = 0,
234 ATH10K_MCAST2UCAST_ENABLED = 1,
235};
236
Rajkumar Manoharanbfdd7932014-10-03 08:02:40 +0300237struct ath10k_pktlog_hdr {
238 __le16 flags;
239 __le16 missed_cnt;
240 __le16 log_type;
241 __le16 size;
242 __le32 timestamp;
243 u8 payload[0];
244} __packed;
245
Michal Kazior6aa4cf12015-03-30 09:51:55 +0300246enum ath10k_hw_rate_ofdm {
247 ATH10K_HW_RATE_OFDM_48M = 0,
248 ATH10K_HW_RATE_OFDM_24M,
249 ATH10K_HW_RATE_OFDM_12M,
250 ATH10K_HW_RATE_OFDM_6M,
251 ATH10K_HW_RATE_OFDM_54M,
252 ATH10K_HW_RATE_OFDM_36M,
253 ATH10K_HW_RATE_OFDM_18M,
254 ATH10K_HW_RATE_OFDM_9M,
255};
256
257enum ath10k_hw_rate_cck {
258 ATH10K_HW_RATE_CCK_LP_11M = 0,
259 ATH10K_HW_RATE_CCK_LP_5_5M,
260 ATH10K_HW_RATE_CCK_LP_2M,
261 ATH10K_HW_RATE_CCK_LP_1M,
262 ATH10K_HW_RATE_CCK_SP_11M,
263 ATH10K_HW_RATE_CCK_SP_5_5M,
264 ATH10K_HW_RATE_CCK_SP_2M,
265};
266
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200267/* Target specific defines for MAIN firmware */
Kalle Valo5e3dd152013-06-12 20:52:10 +0300268#define TARGET_NUM_VDEVS 8
269#define TARGET_NUM_PEER_AST 2
270#define TARGET_NUM_WDS_ENTRIES 32
271#define TARGET_DMA_BURST_SIZE 0
272#define TARGET_MAC_AGGR_DELIM 0
273#define TARGET_AST_SKID_LIMIT 16
Michal Kaziorcfd10612014-11-25 15:16:05 +0100274#define TARGET_NUM_STATIONS 16
275#define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
276 (TARGET_NUM_VDEVS))
Kalle Valo5e3dd152013-06-12 20:52:10 +0300277#define TARGET_NUM_OFFLOAD_PEERS 0
278#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
279#define TARGET_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100280#define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
Kalle Valo5e3dd152013-06-12 20:52:10 +0300281#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
282#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
283#define TARGET_RX_TIMEOUT_LO_PRI 100
284#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +0300285
286/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
287 * avoid a very expensive re-alignment in mac80211. */
288#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
289
Kalle Valo5e3dd152013-06-12 20:52:10 +0300290#define TARGET_SCAN_MAX_PENDING_REQS 4
291#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
292#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
293#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
294#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
295#define TARGET_NUM_MCAST_GROUPS 0
296#define TARGET_NUM_MCAST_TABLE_ELEMS 0
297#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
298#define TARGET_TX_DBG_LOG_SIZE 1024
299#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
300#define TARGET_VOW_CONFIG 0
301#define TARGET_NUM_MSDU_DESC (1024 + 400)
302#define TARGET_MAX_FRAG_ENTRIES 0
303
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200304/* Target specific defines for 10.X firmware */
305#define TARGET_10X_NUM_VDEVS 16
306#define TARGET_10X_NUM_PEER_AST 2
307#define TARGET_10X_NUM_WDS_ENTRIES 32
308#define TARGET_10X_DMA_BURST_SIZE 0
309#define TARGET_10X_MAC_AGGR_DELIM 0
SenthilKumar Jegadeesanb24af142015-03-04 15:43:45 +0200310#define TARGET_10X_AST_SKID_LIMIT 128
Michal Kaziorcfd10612014-11-25 15:16:05 +0100311#define TARGET_10X_NUM_STATIONS 128
312#define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
313 (TARGET_10X_NUM_VDEVS))
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200314#define TARGET_10X_NUM_OFFLOAD_PEERS 0
315#define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
316#define TARGET_10X_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100317#define TARGET_10X_NUM_TIDS_MAX 256
318#define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
319 (TARGET_10X_NUM_PEERS) * 2)
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200320#define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
321#define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
322#define TARGET_10X_RX_TIMEOUT_LO_PRI 100
323#define TARGET_10X_RX_TIMEOUT_HI_PRI 40
Michal Kazior0d1a28f2013-10-07 20:00:36 -0700324#define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200325#define TARGET_10X_SCAN_MAX_PENDING_REQS 4
326#define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
327#define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
328#define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
329#define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
330#define TARGET_10X_NUM_MCAST_GROUPS 0
331#define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
332#define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
333#define TARGET_10X_TX_DBG_LOG_SIZE 1024
334#define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
335#define TARGET_10X_VOW_CONFIG 0
336#define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
337#define TARGET_10X_MAX_FRAG_ENTRIES 0
Kalle Valo5e3dd152013-06-12 20:52:10 +0300338
Sujith Manoharanf6603ff2015-01-12 12:30:02 +0200339/* 10.2 parameters */
340#define TARGET_10_2_DMA_BURST_SIZE 1
341
Michal Kaziorca996ec2014-12-03 10:11:32 +0200342/* Target specific defines for WMI-TLV firmware */
Michal Kazior039a0052015-03-31 10:26:26 +0000343#define TARGET_TLV_NUM_VDEVS 4
Michal Kaziorca996ec2014-12-03 10:11:32 +0200344#define TARGET_TLV_NUM_STATIONS 32
Michal Kazior039a0052015-03-31 10:26:26 +0000345#define TARGET_TLV_NUM_PEERS 35
Marek Puzyniak8cca3d62015-03-30 09:51:52 +0300346#define TARGET_TLV_NUM_TDLS_VDEVS 1
Michal Kaziorca996ec2014-12-03 10:11:32 +0200347#define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
348#define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
Janusz Dziedzic25c86612015-03-23 17:32:54 +0200349#define TARGET_TLV_NUM_WOW_PATTERNS 22
Michal Kaziorca996ec2014-12-03 10:11:32 +0200350
Vasanthakumar Thiagarajan050af062015-06-18 12:31:04 +0530351/* Diagnostic Window */
352#define CE_DIAG_PIPE 7
353
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530354#define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
355
Kalle Valo5e3dd152013-06-12 20:52:10 +0300356/* Number of Copy Engines supported */
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530357#define CE_COUNT ar->hw_values->ce_count
Kalle Valo5e3dd152013-06-12 20:52:10 +0300358
359/*
360 * Total number of PCIe MSI interrupts requested for all interrupt sources.
361 * PCIe standard forces this to be a power of 2.
362 * Some Host OS's limit MSI requests that can be granted to 8
363 * so for now we abide by this limit and avoid requesting more
364 * than that.
365 */
366#define MSI_NUM_REQUEST_LOG2 3
367#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
368
369/*
370 * Granted MSIs are assigned as follows:
371 * Firmware uses the first
372 * Remaining MSIs, if any, are used by Copy Engines
373 * This mapping is known to both Target firmware and Host software.
374 * It may be changed as long as Host and Target are kept in sync.
375 */
376/* MSI for firmware (errors, etc.) */
377#define MSI_ASSIGN_FW 0
378
379/* MSIs for Copy Engines */
380#define MSI_ASSIGN_CE_INITIAL 1
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530381#define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max
Kalle Valo5e3dd152013-06-12 20:52:10 +0300382
383/* as of IP3.7.1 */
Vasanthakumar Thiagarajan2f2cfc42015-06-18 12:31:01 +0530384#define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on
Kalle Valo5e3dd152013-06-12 20:52:10 +0300385
Michal Kaziord63955b2015-01-24 12:14:49 +0200386#define RTC_STATE_COLD_RESET_MASK ar->regs->rtc_state_cold_reset_mask
Kalle Valo5e3dd152013-06-12 20:52:10 +0300387#define RTC_STATE_V_LSB 0
388#define RTC_STATE_V_MASK 0x00000007
389#define RTC_STATE_ADDRESS 0x0000
390#define PCIE_SOC_WAKE_V_MASK 0x00000001
391#define PCIE_SOC_WAKE_ADDRESS 0x0004
392#define PCIE_SOC_WAKE_RESET 0x00000000
393#define SOC_GLOBAL_RESET_ADDRESS 0x0008
394
Michal Kaziord63955b2015-01-24 12:14:49 +0200395#define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
396#define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300397#define MAC_COEX_BASE_ADDRESS 0x00006000
398#define BT_COEX_BASE_ADDRESS 0x00007000
399#define SOC_PCIE_BASE_ADDRESS 0x00008000
Michal Kaziord63955b2015-01-24 12:14:49 +0200400#define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300401#define WLAN_UART_BASE_ADDRESS 0x0000c000
402#define WLAN_SI_BASE_ADDRESS 0x00010000
403#define WLAN_GPIO_BASE_ADDRESS 0x00014000
404#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
405#define WLAN_MAC_BASE_ADDRESS 0x00020000
406#define EFUSE_BASE_ADDRESS 0x00030000
407#define FPGA_REG_BASE_ADDRESS 0x00039000
408#define WLAN_UART2_BASE_ADDRESS 0x00054c00
Michal Kaziord63955b2015-01-24 12:14:49 +0200409#define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
410#define CE0_BASE_ADDRESS ar->regs->ce0_base_address
411#define CE1_BASE_ADDRESS ar->regs->ce1_base_address
412#define CE2_BASE_ADDRESS ar->regs->ce2_base_address
413#define CE3_BASE_ADDRESS ar->regs->ce3_base_address
414#define CE4_BASE_ADDRESS ar->regs->ce4_base_address
415#define CE5_BASE_ADDRESS ar->regs->ce5_base_address
416#define CE6_BASE_ADDRESS ar->regs->ce6_base_address
417#define CE7_BASE_ADDRESS ar->regs->ce7_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300418#define DBI_BASE_ADDRESS 0x00060000
419#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530420#define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300421
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100422#define SOC_RESET_CONTROL_ADDRESS 0x00000000
Kalle Valo5e3dd152013-06-12 20:52:10 +0300423#define SOC_RESET_CONTROL_OFFSET 0x00000000
Michal Kaziord63955b2015-01-24 12:14:49 +0200424#define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
425#define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100426#define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
Kalle Valo5e3dd152013-06-12 20:52:10 +0300427#define SOC_CPU_CLOCK_OFFSET 0x00000020
428#define SOC_CPU_CLOCK_STANDARD_LSB 0
429#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
430#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
431#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
432#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
433#define SOC_LPO_CAL_OFFSET 0x000000e0
434#define SOC_LPO_CAL_ENABLE_LSB 20
435#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100436#define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
437#define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
Kalle Valo5e3dd152013-06-12 20:52:10 +0300438
Michal Kaziord63955b2015-01-24 12:14:49 +0200439#define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
Kalle Valoe01ae682013-09-01 11:22:14 +0300440#define SOC_CHIP_ID_REV_LSB 8
441#define SOC_CHIP_ID_REV_MASK 0x00000f00
442
Kalle Valo5e3dd152013-06-12 20:52:10 +0300443#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
444#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
445#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
446#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
447
448#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
449#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
450#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
451#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
452#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
453#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
454#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
455#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
456
457#define CLOCK_GPIO_OFFSET 0xffffffff
458#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
459#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
460
461#define SI_CONFIG_OFFSET 0x00000000
462#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
463#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
464#define SI_CONFIG_I2C_LSB 16
465#define SI_CONFIG_I2C_MASK 0x00010000
466#define SI_CONFIG_POS_SAMPLE_LSB 7
467#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
468#define SI_CONFIG_INACTIVE_DATA_LSB 5
469#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
470#define SI_CONFIG_INACTIVE_CLK_LSB 4
471#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
472#define SI_CONFIG_DIVIDER_LSB 0
473#define SI_CONFIG_DIVIDER_MASK 0x0000000f
474#define SI_CS_OFFSET 0x00000004
475#define SI_CS_DONE_ERR_MASK 0x00000400
476#define SI_CS_DONE_INT_MASK 0x00000200
477#define SI_CS_START_LSB 8
478#define SI_CS_START_MASK 0x00000100
479#define SI_CS_RX_CNT_LSB 4
480#define SI_CS_RX_CNT_MASK 0x000000f0
481#define SI_CS_TX_CNT_LSB 0
482#define SI_CS_TX_CNT_MASK 0x0000000f
483
484#define SI_TX_DATA0_OFFSET 0x00000008
485#define SI_TX_DATA1_OFFSET 0x0000000c
486#define SI_RX_DATA0_OFFSET 0x00000010
487#define SI_RX_DATA1_OFFSET 0x00000014
488
489#define CORE_CTRL_CPU_INTR_MASK 0x00002000
Michal Kazior7c0f0e32014-10-20 14:14:38 +0200490#define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
Kalle Valo5e3dd152013-06-12 20:52:10 +0300491#define CORE_CTRL_ADDRESS 0x0000
492#define PCIE_INTR_ENABLE_ADDRESS 0x0008
Michal Kaziore5398872013-11-25 14:06:20 +0100493#define PCIE_INTR_CAUSE_ADDRESS 0x000c
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530494#define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address
Michal Kaziord63955b2015-01-24 12:14:49 +0200495#define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100496#define CPU_INTR_ADDRESS 0x0010
Kalle Valo5e3dd152013-06-12 20:52:10 +0300497
Michal Kazior0936ea32015-05-25 14:06:17 +0200498/* Cycle counters are running at 88MHz */
499#define CCNT_TO_MSEC(x) ((x) / 88000)
500
Kalle Valo5e3dd152013-06-12 20:52:10 +0300501/* Firmware indications to the Host via SCRATCH_3 register. */
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530502#define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300503#define FW_IND_EVENT_PENDING 1
504#define FW_IND_INITIALIZED 2
505
506/* HOST_REG interrupt from firmware */
Vasanthakumar Thiagarajana521ee92015-06-18 12:31:02 +0530507#define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask
508#define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all
Kalle Valo5e3dd152013-06-12 20:52:10 +0300509
510#define DRAM_BASE_ADDRESS 0x00400000
511
Vasanthakumar Thiagarajan8bd47022015-06-18 12:31:03 +0530512#define PCIE_BAR_REG_ADDRESS 0x40030
513
Kalle Valo5e3dd152013-06-12 20:52:10 +0300514#define MISSING 0
515
516#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
517#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
518#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
519#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
520#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
521#define RESET_CONTROL_MBOX_RST_MASK MISSING
522#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
523#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
524#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
525#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
526#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
527#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
528#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
529#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
530#define LOCAL_SCRATCH_OFFSET 0x18
531#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
532#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
533#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
534#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
535#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
536#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
537#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
538#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
539#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
540#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
541#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
542#define MBOX_BASE_ADDRESS MISSING
543#define INT_STATUS_ENABLE_ERROR_LSB MISSING
544#define INT_STATUS_ENABLE_ERROR_MASK MISSING
545#define INT_STATUS_ENABLE_CPU_LSB MISSING
546#define INT_STATUS_ENABLE_CPU_MASK MISSING
547#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
548#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
549#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
550#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
551#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
552#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
553#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
554#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
555#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
556#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
557#define INT_STATUS_ENABLE_ADDRESS MISSING
558#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
559#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
560#define HOST_INT_STATUS_ADDRESS MISSING
561#define CPU_INT_STATUS_ADDRESS MISSING
562#define ERROR_INT_STATUS_ADDRESS MISSING
563#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
564#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
565#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
566#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
567#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
568#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
569#define COUNT_DEC_ADDRESS MISSING
570#define HOST_INT_STATUS_CPU_MASK MISSING
571#define HOST_INT_STATUS_CPU_LSB MISSING
572#define HOST_INT_STATUS_ERROR_MASK MISSING
573#define HOST_INT_STATUS_ERROR_LSB MISSING
574#define HOST_INT_STATUS_COUNTER_MASK MISSING
575#define HOST_INT_STATUS_COUNTER_LSB MISSING
576#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
577#define WINDOW_DATA_ADDRESS MISSING
578#define WINDOW_READ_ADDR_ADDRESS MISSING
579#define WINDOW_WRITE_ADDR_ADDRESS MISSING
580
581#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
582
583#endif /* _HW_H_ */