blob: 37e2cb4f4f88f2da8925b3d95e7b4163205cf9de [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*------------------------------------------------------------------------
2 . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
3 .
4 . Copyright (C) 1996 by Erik Stahlman
5 . Copyright (C) 2001 Standard Microsystems Corporation
6 . Developed by Simple Network Magic Corporation
7 . Copyright (C) 2003 Monta Vista Software, Inc.
8 . Unified SMC91x driver by Nicolas Pitre
9 .
10 . This program is free software; you can redistribute it and/or modify
11 . it under the terms of the GNU General Public License as published by
12 . the Free Software Foundation; either version 2 of the License, or
13 . (at your option) any later version.
14 .
15 . This program is distributed in the hope that it will be useful,
16 . but WITHOUT ANY WARRANTY; without even the implied warranty of
17 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 . GNU General Public License for more details.
19 .
20 . You should have received a copy of the GNU General Public License
21 . along with this program; if not, write to the Free Software
22 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 .
24 . Information contained in this file was obtained from the LAN91C111
25 . manual from SMC. To get a copy, if you really want one, you can find
26 . information under www.smsc.com.
27 .
28 . Authors
29 . Erik Stahlman <erik@vt.edu>
30 . Daris A Nevil <dnevil@snmc.com>
31 . Nicolas Pitre <nico@cam.org>
32 .
33 ---------------------------------------------------------------------------*/
34#ifndef _SMC91X_H_
35#define _SMC91X_H_
36
Magnus Damm3e947942008-02-22 19:55:15 +090037#include <linux/smc91x.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39/*
40 * Define your architecture specific bus configuration parameters here.
41 */
42
Eric Miao38fd6c32008-06-24 16:14:26 +080043#if defined(CONFIG_ARCH_LUBBOCK) ||\
Eric Miao88c36eb2008-06-24 16:47:37 +080044 defined(CONFIG_MACH_MAINSTONE) ||\
Eric Miaoe1719da2008-06-24 16:49:41 +080045 defined(CONFIG_MACH_ZYLONITE) ||\
Marc Zyngier175ff202008-07-22 16:59:44 +020046 defined(CONFIG_MACH_LITTLETON) ||\
47 defined(CONFIG_ARCH_VIPER)
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Eric Miao38fd6c32008-06-24 16:14:26 +080049#include <asm/mach-types.h>
50
51/* Now the bus width is specified in the platform data
52 * pretend here to support all I/O access types
53 */
54#define SMC_CAN_USE_8BIT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define SMC_CAN_USE_16BIT 1
Eric Miao38fd6c32008-06-24 16:14:26 +080056#define SMC_CAN_USE_32BIT 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define SMC_NOWAIT 1
58
Eric Miao3aed74c2008-06-24 15:51:02 +080059#define SMC_IO_SHIFT (lp->io_shift)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Eric Miao38fd6c32008-06-24 16:14:26 +080061#define SMC_inb(a, r) readb((a) + (r))
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#define SMC_inw(a, r) readw((a) + (r))
Eric Miao38fd6c32008-06-24 16:14:26 +080063#define SMC_inl(a, r) readl((a) + (r))
64#define SMC_outb(v, a, r) writeb(v, (a) + (r))
65#define SMC_outl(v, a, r) writel(v, (a) + (r))
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
67#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Eric Miao38fd6c32008-06-24 16:14:26 +080068#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
69#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +000070#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Eric Miao38fd6c32008-06-24 16:14:26 +080072/* We actually can't write halfwords properly if not word aligned */
73static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
74{
75 if (machine_is_mainstone() && reg & 2) {
76 unsigned int v = val << 16;
77 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
78 writel(v, ioaddr + (reg & ~2));
79 } else {
80 writew(val, ioaddr + reg);
81 }
82}
83
Mike Frysinger95af9fe2007-11-23 17:55:50 +080084#elif defined(CONFIG_BLACKFIN)
Wu, Bryan0851a282007-05-06 14:50:32 -070085
86#define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
Jean-Christian de Rivazc5760abd2007-06-11 17:44:14 +080087#define RPC_LSA_DEFAULT RPC_LED_100_10
88#define RPC_LSB_DEFAULT RPC_LED_TX_RX
Wu, Bryan0851a282007-05-06 14:50:32 -070089
90# if defined (CONFIG_BFIN561_EZKIT)
91#define SMC_CAN_USE_8BIT 0
92#define SMC_CAN_USE_16BIT 1
93#define SMC_CAN_USE_32BIT 1
94#define SMC_IO_SHIFT 0
95#define SMC_NOWAIT 1
96#define SMC_USE_BFIN_DMA 0
97
98
99#define SMC_inw(a, r) readw((a) + (r))
100#define SMC_outw(v, a, r) writew(v, (a) + (r))
101#define SMC_inl(a, r) readl((a) + (r))
102#define SMC_outl(v, a, r) writel(v, (a) + (r))
103#define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l)
104#define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l)
105# else
106#define SMC_CAN_USE_8BIT 0
107#define SMC_CAN_USE_16BIT 1
108#define SMC_CAN_USE_32BIT 0
109#define SMC_IO_SHIFT 0
110#define SMC_NOWAIT 1
111#define SMC_USE_BFIN_DMA 0
112
113
114#define SMC_inw(a, r) readw((a) + (r))
115#define SMC_outw(v, a, r) writew(v, (a) + (r))
116#define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l)
117#define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l)
118# endif
119/* check if the mac in reg is valid */
Bryan Wu7427d8b2008-06-11 12:08:39 +0800120#define SMC_GET_MAC_ADDR(lp, addr) \
Wu, Bryan0851a282007-05-06 14:50:32 -0700121 do { \
122 unsigned int __v; \
Bryan Wu7427d8b2008-06-11 12:08:39 +0800123 __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
Wu, Bryan0851a282007-05-06 14:50:32 -0700124 addr[0] = __v; addr[1] = __v >> 8; \
Bryan Wu7427d8b2008-06-11 12:08:39 +0800125 __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
Wu, Bryan0851a282007-05-06 14:50:32 -0700126 addr[2] = __v; addr[3] = __v >> 8; \
Bryan Wu7427d8b2008-06-11 12:08:39 +0800127 __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
Wu, Bryan0851a282007-05-06 14:50:32 -0700128 addr[4] = __v; addr[5] = __v >> 8; \
129 if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \
130 random_ether_addr(addr); \
131 } \
132 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
134
135/* We can only do 16-bit reads and writes in the static memory space. */
136#define SMC_CAN_USE_8BIT 0
137#define SMC_CAN_USE_16BIT 1
138#define SMC_CAN_USE_32BIT 0
139#define SMC_NOWAIT 1
140
141#define SMC_IO_SHIFT 0
142
143#define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
144#define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
145#define SMC_insw(a, r, p, l) \
146 do { \
147 unsigned long __port = (a) + (r); \
148 u16 *__p = (u16 *)(p); \
149 int __l = (l); \
150 insw(__port, __p, __l); \
151 while (__l > 0) { \
152 *__p = swab16(*__p); \
153 __p++; \
154 __l--; \
155 } \
156 } while (0)
157#define SMC_outsw(a, r, p, l) \
158 do { \
159 unsigned long __port = (a) + (r); \
160 u16 *__p = (u16 *)(p); \
161 int __l = (l); \
162 while (__l > 0) { \
163 /* Believe it or not, the swab isn't needed. */ \
164 outw( /* swab16 */ (*__p++), __port); \
165 __l--; \
166 } \
167 } while (0)
Russell King9ded96f2006-01-08 01:02:07 -0800168#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170#elif defined(CONFIG_SA1100_PLEB)
171/* We can only do 16-bit reads and writes in the static memory space. */
172#define SMC_CAN_USE_8BIT 1
173#define SMC_CAN_USE_16BIT 1
174#define SMC_CAN_USE_32BIT 0
175#define SMC_IO_SHIFT 0
176#define SMC_NOWAIT 1
177
Russell King1cf99be2005-11-12 21:49:36 +0000178#define SMC_inb(a, r) readb((a) + (r))
179#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
180#define SMC_inw(a, r) readw((a) + (r))
181#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
182#define SMC_outb(v, a, r) writeb(v, (a) + (r))
183#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
184#define SMC_outw(v, a, r) writew(v, (a) + (r))
185#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Russell Kinge7b3dc72008-01-14 22:30:10 +0000187#define SMC_IRQ_FLAGS (-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
189#elif defined(CONFIG_SA1100_ASSABET)
190
Russell Kinga09e64f2008-08-05 16:14:15 +0100191#include <mach/neponset.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
193/* We can only do 8-bit reads and writes in the static memory space. */
194#define SMC_CAN_USE_8BIT 1
195#define SMC_CAN_USE_16BIT 0
196#define SMC_CAN_USE_32BIT 0
197#define SMC_NOWAIT 1
198
199/* The first two address lines aren't connected... */
200#define SMC_IO_SHIFT 2
201
202#define SMC_inb(a, r) readb((a) + (r))
203#define SMC_outb(v, a, r) writeb(v, (a) + (r))
204#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
205#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
Russell Kinge7b3dc72008-01-14 22:30:10 +0000206#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200208#elif defined(CONFIG_MACH_LOGICPD_PXA270)
209
210#define SMC_CAN_USE_8BIT 0
211#define SMC_CAN_USE_16BIT 1
212#define SMC_CAN_USE_32BIT 0
213#define SMC_IO_SHIFT 0
214#define SMC_NOWAIT 1
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200215
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200216#define SMC_inw(a, r) readw((a) + (r))
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200217#define SMC_outw(v, a, r) writew(v, (a) + (r))
Lennert Buytenhekb0348b92006-03-28 17:19:50 +0200218#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
219#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#elif defined(CONFIG_ARCH_INNOKOM) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 defined(CONFIG_ARCH_PXA_IDP) || \
Robert Schwebel4f15a982008-01-08 08:50:02 +0100223 defined(CONFIG_ARCH_RAMSES) || \
224 defined(CONFIG_ARCH_PCM027)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226#define SMC_CAN_USE_8BIT 1
227#define SMC_CAN_USE_16BIT 1
228#define SMC_CAN_USE_32BIT 1
229#define SMC_IO_SHIFT 0
230#define SMC_NOWAIT 1
231#define SMC_USE_PXA_DMA 1
232
233#define SMC_inb(a, r) readb((a) + (r))
234#define SMC_inw(a, r) readw((a) + (r))
235#define SMC_inl(a, r) readl((a) + (r))
236#define SMC_outb(v, a, r) writeb(v, (a) + (r))
237#define SMC_outl(v, a, r) writel(v, (a) + (r))
238#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
239#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000240#define SMC_IRQ_FLAGS (-1) /* from resource */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242/* We actually can't write halfwords properly if not word aligned */
243static inline void
Nicolas Pitreeb1d6982005-05-12 20:19:09 -0400244SMC_outw(u16 val, void __iomem *ioaddr, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 if (reg & 2) {
247 unsigned int v = val << 16;
248 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
249 writel(v, ioaddr + (reg & ~2));
250 } else {
251 writew(val, ioaddr + reg);
252 }
253}
254
255#elif defined(CONFIG_ARCH_OMAP)
256
257/* We can only do 16-bit reads and writes in the static memory space. */
258#define SMC_CAN_USE_8BIT 0
259#define SMC_CAN_USE_16BIT 1
260#define SMC_CAN_USE_32BIT 0
261#define SMC_IO_SHIFT 0
262#define SMC_NOWAIT 1
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264#define SMC_inw(a, r) readw((a) + (r))
265#define SMC_outw(v, a, r) writew(v, (a) + (r))
266#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
267#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000268#define SMC_IRQ_FLAGS (-1) /* from resource */
David Brownell5f13e7e2005-05-16 08:53:52 -0700269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270#elif defined(CONFIG_SH_SH4202_MICRODEV)
271
272#define SMC_CAN_USE_8BIT 0
273#define SMC_CAN_USE_16BIT 1
274#define SMC_CAN_USE_32BIT 0
275
276#define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
277#define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
278#define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
279#define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
280#define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
281#define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
282#define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
283#define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
284#define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
285#define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
286
Russell King9ded96f2006-01-08 01:02:07 -0800287#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289#elif defined(CONFIG_ISA)
290
291#define SMC_CAN_USE_8BIT 1
292#define SMC_CAN_USE_16BIT 1
293#define SMC_CAN_USE_32BIT 0
294
295#define SMC_inb(a, r) inb((a) + (r))
296#define SMC_inw(a, r) inw((a) + (r))
297#define SMC_outb(v, a, r) outb(v, (a) + (r))
298#define SMC_outw(v, a, r) outw(v, (a) + (r))
299#define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
300#define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
301
302#elif defined(CONFIG_M32R)
303
304#define SMC_CAN_USE_8BIT 0
305#define SMC_CAN_USE_16BIT 1
306#define SMC_CAN_USE_32BIT 0
307
Mariusz Kozlowski59dc76a2006-12-04 15:04:56 -0800308#define SMC_inb(a, r) inb(((u32)a) + (r))
Hirokazu Takataf3ac9fb2005-10-30 15:00:06 -0800309#define SMC_inw(a, r) inw(((u32)a) + (r))
310#define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
311#define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
312#define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
313#define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Russell King9ded96f2006-01-08 01:02:07 -0800315#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317#define RPC_LSA_DEFAULT RPC_LED_TX_RX
318#define RPC_LSB_DEFAULT RPC_LED_100_10
319
Marc Singerd4adcff2006-05-16 11:41:40 +0100320#elif defined(CONFIG_MACH_LPD79520) \
321 || defined(CONFIG_MACH_LPD7A400) \
322 || defined(CONFIG_MACH_LPD7A404)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Marc Singerd4adcff2006-05-16 11:41:40 +0100324/* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
325 * way that the CPU handles chip selects and the way that the SMC chip
326 * expects the chip select to operate. Refer to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
Marc Singerd4adcff2006-05-16 11:41:40 +0100328 * IOBARRIER is a byte, in order that we read the least-common
329 * denominator. It would be wasteful to read 32 bits from an 8-bit
330 * accessible region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 *
332 * There is no explicit protection against interrupts intervening
333 * between the writew and the IOBARRIER. In SMC ISR there is a
334 * preamble that performs an IOBARRIER in the extremely unlikely event
335 * that the driver interrupts itself between a writew to the chip an
336 * the IOBARRIER that follows *and* the cache is large enough that the
337 * first off-chip access while handing the interrupt is to the SMC
338 * chip. Other devices in the same address space as the SMC chip must
339 * be aware of the potential for trouble and perform a similar
340 * IOBARRIER on entry to their ISR.
341 */
342
Russell Kinga09e64f2008-08-05 16:14:15 +0100343#include <mach/constants.h> /* IOBARRIER_VIRT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345#define SMC_CAN_USE_8BIT 0
346#define SMC_CAN_USE_16BIT 1
347#define SMC_CAN_USE_32BIT 0
348#define SMC_NOWAIT 0
Marc Singerd4adcff2006-05-16 11:41:40 +0100349#define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Marc Singerd4adcff2006-05-16 11:41:40 +0100351#define SMC_inw(a,r)\
352 ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
353#define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Marc Singerd4adcff2006-05-16 11:41:40 +0100355#define SMC_insw LPD7_SMC_insw
356static inline void LPD7_SMC_insw (unsigned char* a, int r,
357 unsigned char* p, int l)
358{
359 unsigned short* ps = (unsigned short*) p;
360 while (l-- > 0) {
361 *ps++ = readw (a + r);
362 LPD7X_IOBARRIER;
363 }
364}
Nicolas Pitre09779c62006-03-20 11:54:27 -0500365
Marc Singerd4adcff2006-05-16 11:41:40 +0100366#define SMC_outsw LPD7_SMC_outsw
367static inline void LPD7_SMC_outsw (unsigned char* a, int r,
368 unsigned char* p, int l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369{
370 unsigned short* ps = (unsigned short*) p;
371 while (l-- > 0) {
372 writew (*ps++, a + r);
Marc Singerd4adcff2006-05-16 11:41:40 +0100373 LPD7X_IOBARRIER;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
375}
376
Marc Singerd4adcff2006-05-16 11:41:40 +0100377#define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
379#define RPC_LSA_DEFAULT RPC_LED_TX_RX
380#define RPC_LSB_DEFAULT RPC_LED_100_10
381
Pete Popov55793452005-11-09 22:46:05 -0500382#elif defined(CONFIG_SOC_AU1X00)
383
384#include <au1xxx.h>
385
386/* We can only do 16-bit reads and writes in the static memory space. */
387#define SMC_CAN_USE_8BIT 0
388#define SMC_CAN_USE_16BIT 1
389#define SMC_CAN_USE_32BIT 0
390#define SMC_IO_SHIFT 0
391#define SMC_NOWAIT 1
392
393#define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
394#define SMC_insw(a, r, p, l) \
395 do { \
396 unsigned long _a = (unsigned long)((a) + (r)); \
397 int _l = (l); \
398 u16 *_p = (u16 *)(p); \
399 while (_l-- > 0) \
400 *_p++ = au_readw(_a); \
401 } while(0)
402#define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
403#define SMC_outsw(a, r, p, l) \
404 do { \
405 unsigned long _a = (unsigned long)((a) + (r)); \
406 int _l = (l); \
407 const u16 *_p = (const u16 *)(p); \
408 while (_l-- > 0) \
409 au_writew(*_p++ , _a); \
410 } while(0)
411
Russell King9ded96f2006-01-08 01:02:07 -0800412#define SMC_IRQ_FLAGS (0)
Pete Popov55793452005-11-09 22:46:05 -0500413
Deepak Saxena8431adf2006-07-11 23:02:48 -0700414#elif defined(CONFIG_ARCH_VERSATILE)
415
416#define SMC_CAN_USE_8BIT 1
417#define SMC_CAN_USE_16BIT 1
418#define SMC_CAN_USE_32BIT 1
419#define SMC_NOWAIT 1
420
421#define SMC_inb(a, r) readb((a) + (r))
422#define SMC_inw(a, r) readw((a) + (r))
423#define SMC_inl(a, r) readl((a) + (r))
424#define SMC_outb(v, a, r) writeb(v, (a) + (r))
425#define SMC_outw(v, a, r) writew(v, (a) + (r))
426#define SMC_outl(v, a, r) writel(v, (a) + (r))
427#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
428#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
Russell Kinge7b3dc72008-01-14 22:30:10 +0000429#define SMC_IRQ_FLAGS (-1) /* from resource */
Deepak Saxena8431adf2006-07-11 23:02:48 -0700430
David Howellsb920de12008-02-08 04:19:31 -0800431#elif defined(CONFIG_MN10300)
432
433/*
434 * MN10300/AM33 configuration
435 */
436
437#include <asm/unit/smc91111.h>
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439#else
440
David Howellsb920de12008-02-08 04:19:31 -0800441/*
442 * Default configuration
443 */
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445#define SMC_CAN_USE_8BIT 1
446#define SMC_CAN_USE_16BIT 1
447#define SMC_CAN_USE_32BIT 1
448#define SMC_NOWAIT 1
449
Magnus Dammd1c5ea32008-09-08 14:02:34 +0900450#define SMC_IO_SHIFT (lp->io_shift)
451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452#define SMC_inb(a, r) readb((a) + (r))
453#define SMC_inw(a, r) readw((a) + (r))
454#define SMC_inl(a, r) readl((a) + (r))
455#define SMC_outb(v, a, r) writeb(v, (a) + (r))
456#define SMC_outw(v, a, r) writew(v, (a) + (r))
457#define SMC_outl(v, a, r) writel(v, (a) + (r))
Magnus Damm8a214c12008-02-22 19:55:24 +0900458#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
459#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
461#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
462
463#define RPC_LSA_DEFAULT RPC_LED_100_10
464#define RPC_LSB_DEFAULT RPC_LED_TX_RX
465
466#endif
467
Russell King073ac8f2007-09-01 21:27:18 +0100468
469/* store this information for the driver.. */
470struct smc_local {
471 /*
472 * If I have to wait until memory is available to send a
473 * packet, I will store the skbuff here, until I get the
474 * desired memory. Then, I'll send it out and free it.
475 */
476 struct sk_buff *pending_tx_skb;
477 struct tasklet_struct tx_task;
478
479 /* version/revision of the SMC91x chip */
480 int version;
481
482 /* Contains the current active transmission mode */
483 int tcr_cur_mode;
484
485 /* Contains the current active receive mode */
486 int rcr_cur_mode;
487
488 /* Contains the current active receive/phy mode */
489 int rpc_cur_mode;
490 int ctl_rfduplx;
491 int ctl_rspeed;
492
493 u32 msg_enable;
494 u32 phy_type;
495 struct mii_if_info mii;
496
497 /* work queue */
498 struct work_struct phy_configure;
499 struct net_device *dev;
500 int work_pending;
501
502 spinlock_t lock;
503
Eric Miao52256c02008-06-24 15:36:05 +0800504#ifdef CONFIG_ARCH_PXA
Russell King073ac8f2007-09-01 21:27:18 +0100505 /* DMA needs the physical address of the chip */
506 u_long physaddr;
507 struct device *device;
508#endif
509 void __iomem *base;
510 void __iomem *datacs;
Magnus Damm3e947942008-02-22 19:55:15 +0900511
Eric Miao15919882008-06-24 13:38:50 +0800512 /* the low address lines on some platforms aren't connected... */
513 int io_shift;
514
Magnus Damm3e947942008-02-22 19:55:15 +0900515 struct smc91x_platdata cfg;
Russell King073ac8f2007-09-01 21:27:18 +0100516};
517
Eric Miaofa6d3be2008-06-19 17:19:57 +0800518#define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
519#define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
520#define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
Russell King073ac8f2007-09-01 21:27:18 +0100521
Eric Miao52256c02008-06-24 15:36:05 +0800522#ifdef CONFIG_ARCH_PXA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523/*
524 * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
525 * always happening in irq context so no need to worry about races. TX is
526 * different and probably not worth it for that reason, and not as critical
527 * as RX which can overrun memory and lose packets.
528 */
529#include <linux/dma-mapping.h>
Russell Kingdcea83a2008-11-29 11:40:28 +0000530#include <mach/dma.h>
Russell King05678a92008-11-28 16:04:54 +0000531#include <mach/hardware.h>
Russell Kinga09e64f2008-08-05 16:14:15 +0100532#include <mach/pxa-regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
534#ifdef SMC_insl
535#undef SMC_insl
536#define SMC_insl(a, r, p, l) \
Russell King073ac8f2007-09-01 21:27:18 +0100537 smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538static inline void
Russell King073ac8f2007-09-01 21:27:18 +0100539smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 u_char *buf, int len)
541{
Russell King073ac8f2007-09-01 21:27:18 +0100542 u_long physaddr = lp->physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 dma_addr_t dmabuf;
544
545 /* fallback if no DMA available */
546 if (dma == (unsigned char)-1) {
547 readsl(ioaddr + reg, buf, len);
548 return;
549 }
550
551 /* 64 bit alignment is required for memory to memory DMA */
552 if ((long)buf & 4) {
553 *((u32 *)buf) = SMC_inl(ioaddr, reg);
554 buf += 4;
555 len--;
556 }
557
558 len *= 4;
Russell King073ac8f2007-09-01 21:27:18 +0100559 dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 DCSR(dma) = DCSR_NODESC;
561 DTADR(dma) = dmabuf;
562 DSADR(dma) = physaddr + reg;
563 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
564 DCMD_WIDTH4 | (DCMD_LENGTH & len));
565 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
566 while (!(DCSR(dma) & DCSR_STOPSTATE))
567 cpu_relax();
568 DCSR(dma) = 0;
Russell King073ac8f2007-09-01 21:27:18 +0100569 dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570}
571#endif
572
573#ifdef SMC_insw
574#undef SMC_insw
575#define SMC_insw(a, r, p, l) \
Russell King073ac8f2007-09-01 21:27:18 +0100576 smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577static inline void
Russell King073ac8f2007-09-01 21:27:18 +0100578smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 u_char *buf, int len)
580{
Russell King073ac8f2007-09-01 21:27:18 +0100581 u_long physaddr = lp->physaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 dma_addr_t dmabuf;
583
584 /* fallback if no DMA available */
585 if (dma == (unsigned char)-1) {
586 readsw(ioaddr + reg, buf, len);
587 return;
588 }
589
590 /* 64 bit alignment is required for memory to memory DMA */
591 while ((long)buf & 6) {
592 *((u16 *)buf) = SMC_inw(ioaddr, reg);
593 buf += 2;
594 len--;
595 }
596
597 len *= 2;
Russell King073ac8f2007-09-01 21:27:18 +0100598 dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 DCSR(dma) = DCSR_NODESC;
600 DTADR(dma) = dmabuf;
601 DSADR(dma) = physaddr + reg;
602 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
603 DCMD_WIDTH2 | (DCMD_LENGTH & len));
604 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
605 while (!(DCSR(dma) & DCSR_STOPSTATE))
606 cpu_relax();
607 DCSR(dma) = 0;
Russell King073ac8f2007-09-01 21:27:18 +0100608 dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609}
610#endif
611
612static void
David Howells7d12e782006-10-05 14:55:46 +0100613smc_pxa_dma_irq(int dma, void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
615 DCSR(dma) = 0;
616}
Eric Miao52256c02008-06-24 15:36:05 +0800617#endif /* CONFIG_ARCH_PXA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
619
Nicolas Pitre09779c62006-03-20 11:54:27 -0500620/*
621 * Everything a particular hardware setup needs should have been defined
622 * at this point. Add stubs for the undefined cases, mainly to avoid
623 * compilation warnings since they'll be optimized away, or to prevent buggy
624 * use of them.
625 */
626
627#if ! SMC_CAN_USE_32BIT
628#define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
629#define SMC_outl(x, ioaddr, reg) BUG()
630#define SMC_insl(a, r, p, l) BUG()
631#define SMC_outsl(a, r, p, l) BUG()
632#endif
633
634#if !defined(SMC_insl) || !defined(SMC_outsl)
635#define SMC_insl(a, r, p, l) BUG()
636#define SMC_outsl(a, r, p, l) BUG()
637#endif
638
639#if ! SMC_CAN_USE_16BIT
640
641/*
642 * Any 16-bit access is performed with two 8-bit accesses if the hardware
643 * can't do it directly. Most registers are 16-bit so those are mandatory.
644 */
645#define SMC_outw(x, ioaddr, reg) \
646 do { \
647 unsigned int __val16 = (x); \
648 SMC_outb( __val16, ioaddr, reg ); \
649 SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
650 } while (0)
651#define SMC_inw(ioaddr, reg) \
652 ({ \
653 unsigned int __val16; \
654 __val16 = SMC_inb( ioaddr, reg ); \
655 __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
656 __val16; \
657 })
658
659#define SMC_insw(a, r, p, l) BUG()
660#define SMC_outsw(a, r, p, l) BUG()
661
662#endif
663
664#if !defined(SMC_insw) || !defined(SMC_outsw)
665#define SMC_insw(a, r, p, l) BUG()
666#define SMC_outsw(a, r, p, l) BUG()
667#endif
668
669#if ! SMC_CAN_USE_8BIT
670#define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
671#define SMC_outb(x, ioaddr, reg) BUG()
672#define SMC_insb(a, r, p, l) BUG()
673#define SMC_outsb(a, r, p, l) BUG()
674#endif
675
676#if !defined(SMC_insb) || !defined(SMC_outsb)
677#define SMC_insb(a, r, p, l) BUG()
678#define SMC_outsb(a, r, p, l) BUG()
679#endif
680
681#ifndef SMC_CAN_USE_DATACS
682#define SMC_CAN_USE_DATACS 0
683#endif
684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685#ifndef SMC_IO_SHIFT
686#define SMC_IO_SHIFT 0
687#endif
Nicolas Pitre09779c62006-03-20 11:54:27 -0500688
689#ifndef SMC_IRQ_FLAGS
Thomas Gleixner1fb9df52006-07-01 19:29:39 -0700690#define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
Nicolas Pitre09779c62006-03-20 11:54:27 -0500691#endif
692
693#ifndef SMC_INTERRUPT_PREAMBLE
694#define SMC_INTERRUPT_PREAMBLE
695#endif
696
697
698/* Because of bank switching, the LAN91x uses only 16 I/O ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699#define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
700#define SMC_DATA_EXTENT (4)
701
702/*
703 . Bank Select Register:
704 .
705 . yyyy yyyy 0000 00xx
706 . xx = bank number
707 . yyyy yyyy = 0x33, for identification purposes.
708*/
709#define BANK_SELECT (14 << SMC_IO_SHIFT)
710
711
712// Transmit Control Register
713/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900714#define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715#define TCR_ENABLE 0x0001 // When 1 we can transmit
716#define TCR_LOOP 0x0002 // Controls output pin LBK
717#define TCR_FORCOL 0x0004 // When 1 will force a collision
718#define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
719#define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
720#define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
721#define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
722#define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
723#define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
724#define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
725
726#define TCR_CLEAR 0 /* do NOTHING */
727/* the default settings for the TCR register : */
728#define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
729
730
731// EPH Status Register
732/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900733#define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734#define ES_TX_SUC 0x0001 // Last TX was successful
735#define ES_SNGL_COL 0x0002 // Single collision detected for last tx
736#define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
737#define ES_LTX_MULT 0x0008 // Last tx was a multicast
738#define ES_16COL 0x0010 // 16 Collisions Reached
739#define ES_SQET 0x0020 // Signal Quality Error Test
740#define ES_LTXBRD 0x0040 // Last tx was a broadcast
741#define ES_TXDEFR 0x0080 // Transmit Deferred
742#define ES_LATCOL 0x0200 // Late collision detected on last tx
743#define ES_LOSTCARR 0x0400 // Lost Carrier Sense
744#define ES_EXC_DEF 0x0800 // Excessive Deferral
745#define ES_CTR_ROL 0x1000 // Counter Roll Over indication
746#define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
747#define ES_TXUNRN 0x8000 // Tx Underrun
748
749
750// Receive Control Register
751/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900752#define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753#define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
754#define RCR_PRMS 0x0002 // Enable promiscuous mode
755#define RCR_ALMUL 0x0004 // When set accepts all multicast frames
756#define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
757#define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
758#define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
759#define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
760#define RCR_SOFTRST 0x8000 // resets the chip
761
762/* the normal settings for the RCR register : */
763#define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
764#define RCR_CLEAR 0x0 // set it to a base state
765
766
767// Counter Register
768/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900769#define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771
772// Memory Information Register
773/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900774#define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
776
777// Receive/Phy Control Register
778/* BANK 0 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900779#define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780#define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
781#define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
782#define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
783#define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
784#define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
786#ifndef RPC_LSA_DEFAULT
787#define RPC_LSA_DEFAULT RPC_LED_100
788#endif
789#ifndef RPC_LSB_DEFAULT
790#define RPC_LSB_DEFAULT RPC_LED_FD
791#endif
792
Russell Kingb0dbcf52008-09-04 21:13:37 +0100793#define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795
796/* Bank 0 0x0C is reserved */
797
798// Bank Select Register
799/* All Banks */
800#define BSR_REG 0x000E
801
802
803// Configuration Reg
804/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900805#define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806#define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
807#define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
808#define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
809#define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
810
811// Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
812#define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
813
814
815// Base Address Register
816/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900817#define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819
820// Individual Address Registers
821/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900822#define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
823#define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
824#define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826
827// General Purpose Register
828/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900829#define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831
832// Control Register
833/* BANK 1 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900834#define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835#define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
836#define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
837#define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
838#define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
839#define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
840#define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
841#define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
842#define CTL_STORE 0x0001 // When set stores registers into EEPROM
843
844
845// MMU Command Register
846/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900847#define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848#define MC_BUSY 1 // When 1 the last release has not completed
849#define MC_NOP (0<<5) // No Op
850#define MC_ALLOC (1<<5) // OR with number of 256 byte packets
851#define MC_RESET (2<<5) // Reset MMU to initial state
852#define MC_REMOVE (3<<5) // Remove the current rx packet
853#define MC_RELEASE (4<<5) // Remove and release the current rx packet
854#define MC_FREEPKT (5<<5) // Release packet in PNR register
855#define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
856#define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
857
858
859// Packet Number Register
860/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900861#define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863
864// Allocation Result Register
865/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900866#define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867#define AR_FAILED 0x80 // Alocation Failed
868
869
870// TX FIFO Ports Register
871/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900872#define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873#define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
874
875// RX FIFO Ports Register
876/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900877#define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878#define RXFIFO_REMPTY 0x80 // RX FIFO Empty
879
Magnus Dammcfdfa862008-02-22 19:55:05 +0900880#define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881
882// Pointer Register
883/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900884#define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885#define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
886#define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
887#define PTR_READ 0x2000 // When 1 the operation is a read
888
889
890// Data Register
891/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900892#define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
894
895// Interrupt Status/Acknowledge Register
896/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900897#define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
899
900// Interrupt Mask Register
901/* BANK 2 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900902#define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903#define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
904#define IM_ERCV_INT 0x40 // Early Receive Interrupt
905#define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
906#define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
907#define IM_ALLOC_INT 0x08 // Set when allocation request is completed
908#define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
909#define IM_TX_INT 0x02 // Transmit Interrupt
910#define IM_RCV_INT 0x01 // Receive Interrupt
911
912
913// Multicast Table Registers
914/* BANK 3 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900915#define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
916#define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
917#define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
918#define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
920
921// Management Interface Register (MII)
922/* BANK 3 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900923#define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924#define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
925#define MII_MDOE 0x0008 // MII Output Enable
926#define MII_MCLK 0x0004 // MII Clock, pin MDCLK
927#define MII_MDI 0x0002 // MII Input, pin MDI
928#define MII_MDO 0x0001 // MII Output, pin MDO
929
930
931// Revision Register
932/* BANK 3 */
933/* ( hi: chip id low: rev # ) */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900934#define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936
937// Early RCV Register
938/* BANK 3 */
939/* this is NOT on SMC9192 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900940#define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941#define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
942#define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
943
944
945// External Register
946/* BANK 7 */
Magnus Dammcfdfa862008-02-22 19:55:05 +0900947#define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949
950#define CHIP_9192 3
951#define CHIP_9194 4
952#define CHIP_9195 5
953#define CHIP_9196 6
954#define CHIP_91100 7
955#define CHIP_91100FD 8
956#define CHIP_91111FD 9
957
958static const char * chip_ids[ 16 ] = {
959 NULL, NULL, NULL,
960 /* 3 */ "SMC91C90/91C92",
961 /* 4 */ "SMC91C94",
962 /* 5 */ "SMC91C95",
963 /* 6 */ "SMC91C96",
964 /* 7 */ "SMC91C100",
965 /* 8 */ "SMC91C100FD",
966 /* 9 */ "SMC91C11xFD",
967 NULL, NULL, NULL,
968 NULL, NULL, NULL};
969
970
971/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 . Receive status bits
973*/
974#define RS_ALGNERR 0x8000
975#define RS_BRODCAST 0x4000
976#define RS_BADCRC 0x2000
977#define RS_ODDFRAME 0x1000
978#define RS_TOOLONG 0x0800
979#define RS_TOOSHORT 0x0400
980#define RS_MULTICAST 0x0001
981#define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
982
983
984/*
985 * PHY IDs
986 * LAN83C183 == LAN91C111 Internal PHY
987 */
988#define PHY_LAN83C183 0x0016f840
989#define PHY_LAN83C180 0x02821c50
990
991/*
992 * PHY Register Addresses (LAN91C111 Internal PHY)
993 *
994 * Generic PHY registers can be found in <linux/mii.h>
995 *
996 * These phy registers are specific to our on-board phy.
997 */
998
999// PHY Configuration Register 1
1000#define PHY_CFG1_REG 0x10
1001#define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
1002#define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
1003#define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
1004#define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
1005#define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
1006#define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
1007#define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
1008#define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
1009#define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
1010#define PHY_CFG1_TLVL_MASK 0x003C
1011#define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
1012
1013
1014// PHY Configuration Register 2
1015#define PHY_CFG2_REG 0x11
1016#define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
1017#define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
1018#define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
1019#define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
1020
1021// PHY Status Output (and Interrupt status) Register
1022#define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
1023#define PHY_INT_INT 0x8000 // 1=bits have changed since last read
1024#define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
1025#define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
1026#define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
1027#define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
1028#define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
1029#define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
1030#define PHY_INT_JAB 0x0100 // 1=Jabber detected
1031#define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
1032#define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
1033
1034// PHY Interrupt/Status Mask Register
1035#define PHY_MASK_REG 0x13 // Interrupt Mask
1036// Uses the same bit definitions as PHY_INT_REG
1037
1038
1039/*
1040 * SMC91C96 ethernet config and status registers.
1041 * These are in the "attribute" space.
1042 */
1043#define ECOR 0x8000
1044#define ECOR_RESET 0x80
1045#define ECOR_LEVEL_IRQ 0x40
1046#define ECOR_WR_ATTRIB 0x04
1047#define ECOR_ENABLE 0x01
1048
1049#define ECSR 0x8002
1050#define ECSR_IOIS8 0x20
1051#define ECSR_PWRDWN 0x04
1052#define ECSR_INT 0x02
1053
1054#define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
1055
1056
1057/*
1058 * Macros to abstract register access according to the data bus
1059 * capabilities. Please use those and not the in/out primitives.
1060 * Note: the following macros do *not* select the bank -- this must
1061 * be done separately as needed in the main code. The SMC_REG() macro
1062 * only uses the bank argument for debugging purposes (when enabled).
Nicolas Pitre09779c62006-03-20 11:54:27 -05001063 *
1064 * Note: despite inline functions being safer, everything leading to this
1065 * should preferably be macros to let BUG() display the line number in
1066 * the core source code since we're interested in the top call site
1067 * not in any inline function location.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 */
1069
1070#if SMC_DEBUG > 0
Magnus Dammcfdfa862008-02-22 19:55:05 +09001071#define SMC_REG(lp, reg, bank) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 ({ \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001073 int __b = SMC_CURRENT_BANK(lp); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
1075 printk( "%s: bank reg screwed (0x%04x)\n", \
1076 CARDNAME, __b ); \
1077 BUG(); \
1078 } \
1079 reg<<SMC_IO_SHIFT; \
1080 })
1081#else
Magnus Dammcfdfa862008-02-22 19:55:05 +09001082#define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083#endif
1084
Nicolas Pitre09779c62006-03-20 11:54:27 -05001085/*
1086 * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
1087 * aligned to a 32 bit boundary. I tell you that does exist!
1088 * Fortunately the affected register accesses can be easily worked around
1089 * since we can write zeroes to the preceeding 16 bits without adverse
1090 * effects and use a 32-bit access.
1091 *
1092 * Enforce it on any 32-bit capable setup for now.
1093 */
Magnus Damm3e947942008-02-22 19:55:15 +09001094#define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001095
Magnus Dammcfdfa862008-02-22 19:55:05 +09001096#define SMC_GET_PN(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001097 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001098 : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001099
Magnus Dammcfdfa862008-02-22 19:55:05 +09001100#define SMC_SET_PN(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001101 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001102 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001103 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
Magnus Damm3e947942008-02-22 19:55:15 +09001104 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001105 SMC_outb(x, ioaddr, PN_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001106 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001107 SMC_outw(x, ioaddr, PN_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001108 } while (0)
1109
Magnus Dammcfdfa862008-02-22 19:55:05 +09001110#define SMC_GET_AR(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001111 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001112 : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001113
Magnus Dammcfdfa862008-02-22 19:55:05 +09001114#define SMC_GET_TXFIFO(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001115 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001116 : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001117
Magnus Dammcfdfa862008-02-22 19:55:05 +09001118#define SMC_GET_RXFIFO(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001119 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001120 : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001121
Magnus Dammcfdfa862008-02-22 19:55:05 +09001122#define SMC_GET_INT(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001123 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001124 : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001125
Magnus Dammcfdfa862008-02-22 19:55:05 +09001126#define SMC_ACK_INT(lp, x) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001128 if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001129 SMC_outb(x, ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001130 else { \
1131 unsigned long __flags; \
1132 int __mask; \
1133 local_irq_save(__flags); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001134 __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
1135 SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001136 local_irq_restore(__flags); \
1137 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Magnus Dammcfdfa862008-02-22 19:55:05 +09001140#define SMC_GET_INT_MASK(lp) \
Magnus Damm3e947942008-02-22 19:55:15 +09001141 (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001142 : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001143
Magnus Dammcfdfa862008-02-22 19:55:05 +09001144#define SMC_SET_INT_MASK(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001145 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001146 if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001147 SMC_outb(x, ioaddr, IM_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001148 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001149 SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001150 } while (0)
1151
Magnus Dammcfdfa862008-02-22 19:55:05 +09001152#define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001153
Magnus Dammcfdfa862008-02-22 19:55:05 +09001154#define SMC_SELECT_BANK(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001155 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001156 if (SMC_MUST_ALIGN_WRITE(lp)) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001157 SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
1158 else \
1159 SMC_outw(x, ioaddr, BANK_SELECT); \
1160 } while (0)
1161
Magnus Dammcfdfa862008-02-22 19:55:05 +09001162#define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001163
Magnus Dammcfdfa862008-02-22 19:55:05 +09001164#define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001165
Magnus Dammcfdfa862008-02-22 19:55:05 +09001166#define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001167
Magnus Dammcfdfa862008-02-22 19:55:05 +09001168#define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001169
Magnus Dammcfdfa862008-02-22 19:55:05 +09001170#define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001171
Magnus Dammcfdfa862008-02-22 19:55:05 +09001172#define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001173
Magnus Dammcfdfa862008-02-22 19:55:05 +09001174#define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001175
Magnus Dammcfdfa862008-02-22 19:55:05 +09001176#define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001177
Magnus Dammcfdfa862008-02-22 19:55:05 +09001178#define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001179
Magnus Dammcfdfa862008-02-22 19:55:05 +09001180#define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001181
Magnus Dammcfdfa862008-02-22 19:55:05 +09001182#define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001183
Magnus Dammcfdfa862008-02-22 19:55:05 +09001184#define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001185
Magnus Dammcfdfa862008-02-22 19:55:05 +09001186#define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001187
Magnus Dammcfdfa862008-02-22 19:55:05 +09001188#define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001189
Magnus Dammcfdfa862008-02-22 19:55:05 +09001190#define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001191
Magnus Dammcfdfa862008-02-22 19:55:05 +09001192#define SMC_SET_PTR(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001193 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001194 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001195 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001196 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001197 SMC_outw(x, ioaddr, PTR_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001198 } while (0)
1199
Magnus Dammcfdfa862008-02-22 19:55:05 +09001200#define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001201
Magnus Dammcfdfa862008-02-22 19:55:05 +09001202#define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001203
Magnus Dammcfdfa862008-02-22 19:55:05 +09001204#define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001205
Magnus Dammcfdfa862008-02-22 19:55:05 +09001206#define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001207
Magnus Dammcfdfa862008-02-22 19:55:05 +09001208#define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001209
Magnus Dammcfdfa862008-02-22 19:55:05 +09001210#define SMC_SET_RPC(lp, x) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001211 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001212 if (SMC_MUST_ALIGN_WRITE(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001213 SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001214 else \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001215 SMC_outw(x, ioaddr, RPC_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001216 } while (0)
1217
Magnus Dammcfdfa862008-02-22 19:55:05 +09001218#define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
Nicolas Pitre09779c62006-03-20 11:54:27 -05001219
Magnus Dammcfdfa862008-02-22 19:55:05 +09001220#define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222#ifndef SMC_GET_MAC_ADDR
Magnus Dammcfdfa862008-02-22 19:55:05 +09001223#define SMC_GET_MAC_ADDR(lp, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 do { \
1225 unsigned int __v; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001226 __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 addr[0] = __v; addr[1] = __v >> 8; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001228 __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 addr[2] = __v; addr[3] = __v >> 8; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001230 __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 addr[4] = __v; addr[5] = __v >> 8; \
1232 } while (0)
1233#endif
1234
Magnus Dammcfdfa862008-02-22 19:55:05 +09001235#define SMC_SET_MAC_ADDR(lp, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 do { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001237 SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
1238 SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
1239 SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 } while (0)
1241
Magnus Dammcfdfa862008-02-22 19:55:05 +09001242#define SMC_SET_MCAST(lp, x) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 do { \
1244 const unsigned char *mt = (x); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001245 SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
1246 SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
1247 SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
1248 SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 } while (0)
1250
Magnus Dammcfdfa862008-02-22 19:55:05 +09001251#define SMC_PUT_PKT_HDR(lp, status, length) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001253 if (SMC_32BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001254 SMC_outl((status) | (length)<<16, ioaddr, \
1255 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001256 else { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001257 SMC_outw(status, ioaddr, DATA_REG(lp)); \
1258 SMC_outw(length, ioaddr, DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001259 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 } while (0)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001261
Magnus Dammcfdfa862008-02-22 19:55:05 +09001262#define SMC_GET_PKT_HDR(lp, status, length) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001264 if (SMC_32BIT(lp)) { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001265 unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001266 (status) = __val & 0xffff; \
1267 (length) = __val >> 16; \
1268 } else { \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001269 (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
1270 (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 } \
1272 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Magnus Dammcfdfa862008-02-22 19:55:05 +09001274#define SMC_PUSH_DATA(lp, p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001275 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001276 if (SMC_32BIT(lp)) { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001277 void *__ptr = (p); \
1278 int __len = (l); \
Al Virofbd81972006-05-30 23:58:25 -04001279 void __iomem *__ioaddr = ioaddr; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001280 if (__len >= 2 && (unsigned long)__ptr & 2) { \
1281 __len -= 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001282 SMC_outw(*(u16 *)__ptr, ioaddr, \
1283 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001284 __ptr += 2; \
1285 } \
1286 if (SMC_CAN_USE_DATACS && lp->datacs) \
1287 __ioaddr = lp->datacs; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001288 SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001289 if (__len & 2) { \
1290 __ptr += (__len & ~3); \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001291 SMC_outw(*((u16 *)__ptr), ioaddr, \
1292 DATA_REG(lp)); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001293 } \
Magnus Damm3e947942008-02-22 19:55:15 +09001294 } else if (SMC_16BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001295 SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
Magnus Damm3e947942008-02-22 19:55:15 +09001296 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001297 SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001298 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Magnus Dammcfdfa862008-02-22 19:55:05 +09001300#define SMC_PULL_DATA(lp, p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001301 do { \
Magnus Damm3e947942008-02-22 19:55:15 +09001302 if (SMC_32BIT(lp)) { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001303 void *__ptr = (p); \
1304 int __len = (l); \
Al Virofbd81972006-05-30 23:58:25 -04001305 void __iomem *__ioaddr = ioaddr; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001306 if ((unsigned long)__ptr & 2) { \
1307 /* \
1308 * We want 32bit alignment here. \
1309 * Since some buses perform a full \
1310 * 32bit fetch even for 16bit data \
1311 * we can't use SMC_inw() here. \
1312 * Back both source (on-chip) and \
1313 * destination pointers of 2 bytes. \
1314 * This is possible since the call to \
1315 * SMC_GET_PKT_HDR() already advanced \
1316 * the source pointer of 4 bytes, and \
1317 * the skb_reserve(skb, 2) advanced \
1318 * the destination pointer of 2 bytes. \
1319 */ \
1320 __ptr -= 2; \
1321 __len += 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001322 SMC_SET_PTR(lp, \
1323 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001324 } \
1325 if (SMC_CAN_USE_DATACS && lp->datacs) \
1326 __ioaddr = lp->datacs; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 __len += 2; \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001328 SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
Magnus Damm3e947942008-02-22 19:55:15 +09001329 } else if (SMC_16BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001330 SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
Magnus Damm3e947942008-02-22 19:55:15 +09001331 else if (SMC_8BIT(lp)) \
Magnus Dammcfdfa862008-02-22 19:55:05 +09001332 SMC_insb(ioaddr, DATA_REG(lp), p, l); \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001333 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335#endif /* _SMC91X_H_ */