blob: 8bcaed18f0dd3eeb818e7f7a7c326df595c2fe9e [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080034#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090035
36#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
37#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080038#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090039#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
40#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
41#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080042#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090043
44#define PCIE_MSI_ADDR_LO 0x820
45#define PCIE_MSI_ADDR_HI 0x824
46#define PCIE_MSI_INTR0_ENABLE 0x828
47#define PCIE_MSI_INTR0_MASK 0x82C
48#define PCIE_MSI_INTR0_STATUS 0x830
49
50#define PCIE_ATU_VIEWPORT 0x900
51#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
52#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
Zhou Wangcbce7902015-10-29 19:57:21 -050072static struct pci_ops dw_pcie_ops;
Jingoo Han340cba62013-06-21 16:24:54 +090073
Gabriele Paoloni4c458522015-10-08 14:27:48 -050074int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090075{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050076 if ((uintptr_t)addr & (size - 1)) {
77 *val = 0;
78 return PCIBIOS_BAD_REGISTER_NUMBER;
79 }
80
Gabriele Paolonic003ca92015-10-08 14:27:43 -050081 if (size == 4)
82 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +090083 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050084 *val = readw(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050085 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050086 *val = readb(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050087 else {
88 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090089 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050090 }
Jingoo Han340cba62013-06-21 16:24:54 +090091
92 return PCIBIOS_SUCCESSFUL;
93}
94
Gabriele Paoloni4c458522015-10-08 14:27:48 -050095int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090096{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050097 if ((uintptr_t)addr & (size - 1))
98 return PCIBIOS_BAD_REGISTER_NUMBER;
99
Jingoo Han340cba62013-06-21 16:24:54 +0900100 if (size == 4)
101 writel(val, addr);
102 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500103 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900104 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500105 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900106 else
107 return PCIBIOS_BAD_REGISTER_NUMBER;
108
109 return PCIBIOS_SUCCESSFUL;
110}
111
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900112static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900113{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900114 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900115 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900116 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900117 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900118}
119
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900120static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900121{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900122 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900123 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900124 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900125 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900126}
127
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600128static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
129 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900130{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900131 if (pp->ops->rd_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600132 return pp->ops->rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900133
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600134 return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900135}
136
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600137static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
138 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900139{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900140 if (pp->ops->wr_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600141 return pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900142
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600143 return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900144}
145
Jisheng Zhang63503c82015-04-30 16:22:28 +0800146static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
147 int type, u64 cpu_addr, u64 pci_addr, u32 size)
148{
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200149 u32 val;
150
Jisheng Zhang63503c82015-04-30 16:22:28 +0800151 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
152 PCIE_ATU_VIEWPORT);
153 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
154 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
155 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
156 PCIE_ATU_LIMIT);
157 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
158 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
159 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
160 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200161
162 /*
163 * Make sure ATU enable takes effect before any subsequent config
164 * and I/O accesses.
165 */
166 dw_pcie_readl_rc(pp, PCIE_ATU_CR2, &val);
Jisheng Zhang63503c82015-04-30 16:22:28 +0800167}
168
Jingoo Hanf342d942013-09-06 15:54:59 +0900169static struct irq_chip dw_msi_irq_chip = {
170 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100171 .irq_enable = pci_msi_unmask_irq,
172 .irq_disable = pci_msi_mask_irq,
173 .irq_mask = pci_msi_mask_irq,
174 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900175};
176
177/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100178irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900179{
180 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900181 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100182 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900183
184 for (i = 0; i < MAX_MSI_CTRLS; i++) {
185 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
186 (u32 *)&val);
187 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100188 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900189 pos = 0;
190 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900191 irq = irq_find_mapping(pp->irq_domain,
192 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100193 dw_pcie_wr_own_conf(pp,
194 PCIE_MSI_INTR0_STATUS + i * 12,
195 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900196 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900197 pos++;
198 }
199 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900200 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100201
202 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900203}
204
205void dw_pcie_msi_init(struct pcie_port *pp)
206{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500207 u64 msi_target;
208
Jingoo Hanf342d942013-09-06 15:54:59 +0900209 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500210 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900211
212 /* program the msi_data */
213 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500214 (u32)(msi_target & 0xffffffff));
215 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
216 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900217}
218
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400219static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
220{
221 unsigned int res, bit, val;
222
223 res = (irq / 32) * 12;
224 bit = irq % 32;
225 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
226 val &= ~(1 << bit);
227 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
228}
229
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100230static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900231 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100232{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400233 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100234
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700235 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100236 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900237 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400238 if (pp->ops->msi_clear_irq)
239 pp->ops->msi_clear_irq(pp, pos + i);
240 else
241 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100242 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200243
244 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100245}
246
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400247static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
248{
249 unsigned int res, bit, val;
250
251 res = (irq / 32) * 12;
252 bit = irq % 32;
253 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
254 val |= 1 << bit;
255 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
256}
257
Jingoo Hanf342d942013-09-06 15:54:59 +0900258static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
259{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200260 int irq, pos0, i;
Zhou Wangcbce7902015-10-29 19:57:21 -0500261 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
Jingoo Hanf342d942013-09-06 15:54:59 +0900262
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200263 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
264 order_base_2(no_irqs));
265 if (pos0 < 0)
266 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900267
Pratyush Anand904d0e72013-10-09 21:32:12 +0900268 irq = irq_find_mapping(pp->irq_domain, pos0);
269 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900270 goto no_valid_irq;
271
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100272 /*
273 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
274 * descs so there is no need to allocate descs here. We can therefore
275 * assume that if irq_find_mapping above returns non-zero, then the
276 * descs are also successfully allocated.
277 */
278
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700279 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100280 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
281 clear_irq_range(pp, irq, i, pos0);
282 goto no_valid_irq;
283 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900284 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400285 if (pp->ops->msi_set_irq)
286 pp->ops->msi_set_irq(pp, pos0 + i);
287 else
288 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900289 }
290
291 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500292 desc->nvec_used = no_irqs;
293 desc->msi_attrib.multiple = order_base_2(no_irqs);
294
Jingoo Hanf342d942013-09-06 15:54:59 +0900295 return irq;
296
297no_valid_irq:
298 *pos = pos0;
299 return -ENOSPC;
300}
301
Lucas Stachea643e12015-09-18 13:58:35 -0500302static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900303{
Jingoo Hanf342d942013-09-06 15:54:59 +0900304 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500305 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900306
Minghuan Lian450e3442014-09-23 22:28:58 +0800307 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500308 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400309 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500310 msi_target = virt_to_phys((void *)pp->msi_data);
311
312 msg.address_lo = (u32)(msi_target & 0xffffffff);
313 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800314
315 if (pp->ops->get_msi_data)
316 msg.data = pp->ops->get_msi_data(pp, pos);
317 else
318 msg.data = pos;
319
Jiang Liu83a18912014-11-09 23:10:34 +0800320 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500321}
322
323static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
324 struct msi_desc *desc)
325{
326 int irq, pos;
Zhou Wangcbce7902015-10-29 19:57:21 -0500327 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stachea643e12015-09-18 13:58:35 -0500328
329 if (desc->msi_attrib.is_msix)
330 return -EINVAL;
331
332 irq = assign_irq(1, desc, &pos);
333 if (irq < 0)
334 return irq;
335
336 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900337
338 return 0;
339}
340
Lucas Stach79707372015-09-18 13:58:35 -0500341static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
342 int nvec, int type)
343{
344#ifdef CONFIG_PCI_MSI
345 int irq, pos;
346 struct msi_desc *desc;
Zhou Wangcbce7902015-10-29 19:57:21 -0500347 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stach79707372015-09-18 13:58:35 -0500348
349 /* MSI-X interrupts are not supported */
350 if (type == PCI_CAP_ID_MSIX)
351 return -EINVAL;
352
353 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
354 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
355
356 irq = assign_irq(nvec, desc, &pos);
357 if (irq < 0)
358 return irq;
359
360 dw_msi_setup_msg(pp, irq, pos);
361
362 return 0;
363#else
364 return -EINVAL;
365#endif
366}
367
Yijing Wangc2791b82014-11-11 17:45:45 -0700368static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900369{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200370 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800371 struct msi_desc *msi = irq_data_get_msi_desc(data);
Zhou Wangcbce7902015-10-29 19:57:21 -0500372 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
Lucas Stach91f8ae82014-09-30 18:36:26 +0200373
374 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900375}
376
Yijing Wangc2791b82014-11-11 17:45:45 -0700377static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900378 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500379 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900380 .teardown_irq = dw_msi_teardown_irq,
381};
382
Jingoo Han4b1ced82013-07-31 17:14:10 +0900383int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900384{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900385 if (pp->ops->link_up)
386 return pp->ops->link_up(pp);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600387
388 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900389}
390
Jingoo Hanf342d942013-09-06 15:54:59 +0900391static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
392 irq_hw_number_t hwirq)
393{
394 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
395 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900396
397 return 0;
398}
399
400static const struct irq_domain_ops msi_domain_ops = {
401 .map = dw_pcie_msi_map,
402};
403
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300404int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900405{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900406 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530407 struct platform_device *pdev = to_platform_device(pp->dev);
Zhou Wangcbce7902015-10-29 19:57:21 -0500408 struct pci_bus *bus, *child;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530409 struct resource *cfg_res;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500410 u32 val;
411 int i, ret;
Zhou Wang0021d222015-10-29 19:57:06 -0500412 LIST_HEAD(res);
413 struct resource_entry *win;
Jingoo Hanf342d942013-09-06 15:54:59 +0900414
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530415 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
416 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600417 pp->cfg0_size = resource_size(cfg_res)/2;
418 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530419 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600420 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400421 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530422 dev_err(pp->dev, "missing *config* reg space\n");
423 }
424
Zhou Wang0021d222015-10-29 19:57:06 -0500425 ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
426 if (ret)
427 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900428
429 /* Get the I/O and memory ranges from DT */
Zhou Wang0021d222015-10-29 19:57:06 -0500430 resource_list_for_each_entry(win, &res) {
431 switch (resource_type(win->res)) {
432 case IORESOURCE_IO:
433 pp->io = win->res;
434 pp->io->name = "I/O";
435 pp->io_size = resource_size(pp->io);
436 pp->io_bus_addr = pp->io->start - win->offset;
Zhou Wangcbce7902015-10-29 19:57:21 -0500437 ret = pci_remap_iospace(pp->io, pp->io_base);
438 if (ret) {
439 dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
440 ret, pp->io);
441 continue;
442 }
Zhou Wang0021d222015-10-29 19:57:06 -0500443 break;
444 case IORESOURCE_MEM:
445 pp->mem = win->res;
446 pp->mem->name = "MEM";
447 pp->mem_size = resource_size(pp->mem);
448 pp->mem_bus_addr = pp->mem->start - win->offset;
449 break;
450 case 0:
451 pp->cfg = win->res;
452 pp->cfg0_size = resource_size(pp->cfg)/2;
453 pp->cfg1_size = resource_size(pp->cfg)/2;
454 pp->cfg0_base = pp->cfg->start;
455 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
456 break;
457 case IORESOURCE_BUS:
458 pp->busn = win->res;
459 break;
460 default:
461 continue;
Jingoo Han340cba62013-06-21 16:24:54 +0900462 }
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200463 }
464
Jingoo Han4b1ced82013-07-31 17:14:10 +0900465 if (!pp->dbi_base) {
Zhou Wang0021d222015-10-29 19:57:06 -0500466 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
467 resource_size(pp->cfg));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900468 if (!pp->dbi_base) {
469 dev_err(pp->dev, "error with ioremap\n");
470 return -ENOMEM;
471 }
Jingoo Han340cba62013-06-21 16:24:54 +0900472 }
Jingoo Han340cba62013-06-21 16:24:54 +0900473
Zhou Wang0021d222015-10-29 19:57:06 -0500474 pp->mem_base = pp->mem->start;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900475
Jingoo Han4b1ced82013-07-31 17:14:10 +0900476 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400477 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600478 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400479 if (!pp->va_cfg0_base) {
480 dev_err(pp->dev, "error with ioremap in function\n");
481 return -ENOMEM;
482 }
Jingoo Han340cba62013-06-21 16:24:54 +0900483 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400484
Jingoo Han4b1ced82013-07-31 17:14:10 +0900485 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400486 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600487 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400488 if (!pp->va_cfg1_base) {
489 dev_err(pp->dev, "error with ioremap\n");
490 return -ENOMEM;
491 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900492 }
Jingoo Han340cba62013-06-21 16:24:54 +0900493
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800494 ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
495 if (ret)
496 pp->lanes = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900497
Jingoo Hanf342d942013-09-06 15:54:59 +0900498 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400499 if (!pp->ops->msi_host_init) {
500 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
501 MAX_MSI_IRQS, &msi_domain_ops,
502 &dw_pcie_msi_chip);
503 if (!pp->irq_domain) {
504 dev_err(pp->dev, "irq domain init failed\n");
505 return -ENXIO;
506 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900507
Murali Karicherib14a3d12014-07-23 14:54:51 -0400508 for (i = 0; i < MAX_MSI_IRQS; i++)
509 irq_create_mapping(pp->irq_domain, i);
510 } else {
511 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
512 if (ret < 0)
513 return ret;
514 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900515 }
516
Jingoo Han4b1ced82013-07-31 17:14:10 +0900517 if (pp->ops->host_init)
518 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900519
Jisheng Zhangdd193922016-01-07 14:12:38 +0800520 /*
521 * If the platform provides ->rd_other_conf, it means the platform
522 * uses its own address translation component rather than ATU, so
523 * we should not program the ATU here.
524 */
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800525 if (!pp->ops->rd_other_conf)
526 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500527 PCIE_ATU_TYPE_MEM, pp->mem_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800528 pp->mem_bus_addr, pp->mem_size);
529
Jingoo Han4b1ced82013-07-31 17:14:10 +0900530 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
531
532 /* program correct class for RC */
533 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
534
535 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
536 val |= PORT_LOGIC_SPEED_CHANGE;
537 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
538
Zhou Wangcbce7902015-10-29 19:57:21 -0500539 pp->root_bus_nr = pp->busn->start;
540 if (IS_ENABLED(CONFIG_PCI_MSI)) {
541 bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
542 &dw_pcie_ops, pp, &res,
543 &dw_pcie_msi_chip);
544 dw_pcie_msi_chip.dev = pp->dev;
545 } else
546 bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
547 pp, &res);
548 if (!bus)
549 return -ENOMEM;
550
551 if (pp->ops->scan_bus)
552 pp->ops->scan_bus(pp);
553
554#ifdef CONFIG_ARM
555 /* support old dtbs that incorrectly describe IRQs */
556 pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
Yijing Wang0815f952014-11-11 15:38:07 -0700557#endif
558
Zhou Wangcbce7902015-10-29 19:57:21 -0500559 if (!pci_has_flag(PCI_PROBE_ONLY)) {
560 pci_bus_size_bridges(bus);
561 pci_bus_assign_resources(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900562
Zhou Wangcbce7902015-10-29 19:57:21 -0500563 list_for_each_entry(child, &bus->children, node)
564 pcie_bus_configure_settings(child);
565 }
Jingoo Han340cba62013-06-21 16:24:54 +0900566
Zhou Wangcbce7902015-10-29 19:57:21 -0500567 pci_bus_add_devices(bus);
Jingoo Han340cba62013-06-21 16:24:54 +0900568 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900569}
Jingoo Han340cba62013-06-21 16:24:54 +0900570
Jingoo Han4b1ced82013-07-31 17:14:10 +0900571static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
572 u32 devfn, int where, int size, u32 *val)
573{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800574 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500575 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800576 u64 cpu_addr;
577 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900578
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600579 if (pp->ops->rd_other_conf)
580 return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);
581
Jingoo Han4b1ced82013-07-31 17:14:10 +0900582 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
583 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900584
585 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800586 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500587 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800588 cfg_size = pp->cfg0_size;
589 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900590 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800591 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500592 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800593 cfg_size = pp->cfg1_size;
594 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900595 }
596
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800597 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
598 type, cpu_addr,
599 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500600 ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800601 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500602 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800603 pp->io_bus_addr, pp->io_size);
604
Jingoo Han340cba62013-06-21 16:24:54 +0900605 return ret;
606}
607
Jingoo Han4b1ced82013-07-31 17:14:10 +0900608static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
609 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900610{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800611 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500612 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800613 u64 cpu_addr;
614 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900615
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600616 if (pp->ops->wr_other_conf)
617 return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);
618
Jingoo Han4b1ced82013-07-31 17:14:10 +0900619 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
620 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han340cba62013-06-21 16:24:54 +0900621
Jingoo Han4b1ced82013-07-31 17:14:10 +0900622 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800623 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500624 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800625 cfg_size = pp->cfg0_size;
626 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900627 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800628 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500629 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800630 cfg_size = pp->cfg1_size;
631 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900632 }
633
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800634 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
635 type, cpu_addr,
636 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500637 ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800638 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500639 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800640 pp->io_bus_addr, pp->io_size);
641
Jingoo Han4b1ced82013-07-31 17:14:10 +0900642 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900643}
644
Jingoo Han4b1ced82013-07-31 17:14:10 +0900645static int dw_pcie_valid_config(struct pcie_port *pp,
646 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900647{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900648 /* If there is no link, then there is no device */
649 if (bus->number != pp->root_bus_nr) {
650 if (!dw_pcie_link_up(pp))
651 return 0;
652 }
Jingoo Han340cba62013-06-21 16:24:54 +0900653
Jingoo Han4b1ced82013-07-31 17:14:10 +0900654 /* access only one slot on each root port */
655 if (bus->number == pp->root_bus_nr && dev > 0)
656 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900657
658 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900659 * do not read more than one device on the bus directly attached
660 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900661 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900662 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900663 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900664
665 return 1;
666}
667
Jingoo Han4b1ced82013-07-31 17:14:10 +0900668static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
669 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900670{
Zhou Wangcbce7902015-10-29 19:57:21 -0500671 struct pcie_port *pp = bus->sysdata;
Jingoo Han340cba62013-06-21 16:24:54 +0900672
Jingoo Han4b1ced82013-07-31 17:14:10 +0900673 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
674 *val = 0xffffffff;
675 return PCIBIOS_DEVICE_NOT_FOUND;
676 }
677
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600678 if (bus->number == pp->root_bus_nr)
679 return dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900680
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600681 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900682}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900683
684static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
685 int where, int size, u32 val)
686{
Zhou Wangcbce7902015-10-29 19:57:21 -0500687 struct pcie_port *pp = bus->sysdata;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900688
Jingoo Han4b1ced82013-07-31 17:14:10 +0900689 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
690 return PCIBIOS_DEVICE_NOT_FOUND;
691
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600692 if (bus->number == pp->root_bus_nr)
693 return dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900694
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600695 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900696}
697
698static struct pci_ops dw_pcie_ops = {
699 .read = dw_pcie_rd_conf,
700 .write = dw_pcie_wr_conf,
701};
702
Jingoo Han4b1ced82013-07-31 17:14:10 +0900703void dw_pcie_setup_rc(struct pcie_port *pp)
704{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705 u32 val;
706 u32 membase;
707 u32 memlimit;
708
Mohit Kumar66c5c342014-04-14 14:22:54 -0600709 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900710 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900711 val &= ~PORT_LINK_MODE_MASK;
712 switch (pp->lanes) {
713 case 1:
714 val |= PORT_LINK_MODE_1_LANES;
715 break;
716 case 2:
717 val |= PORT_LINK_MODE_2_LANES;
718 break;
719 case 4:
720 val |= PORT_LINK_MODE_4_LANES;
721 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800722 case 8:
723 val |= PORT_LINK_MODE_8_LANES;
724 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800725 default:
726 dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
727 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900728 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900729 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900730
731 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900732 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900733 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
734 switch (pp->lanes) {
735 case 1:
736 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
737 break;
738 case 2:
739 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
740 break;
741 case 4:
742 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
743 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800744 case 8:
745 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
746 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900747 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900748 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900749
750 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900751 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530752 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900753
754 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900755 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900756 val &= 0xffff00ff;
757 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900758 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900759
760 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900761 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900762 val &= 0xff000000;
763 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900764 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900765
766 /* setup memory base, memory limit */
767 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600768 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900769 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900770 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900771
772 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900773 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900774 val &= 0xffff0000;
775 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
776 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900777 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900778}
Jingoo Han340cba62013-06-21 16:24:54 +0900779
780MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900781MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900782MODULE_LICENSE("GPL v2");