blob: 5b74c8cf4409739a94a08e1624921ded6711ad74 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
18#include <linux/pci.h>
19#include <linux/dma-mapping.h>
Ralf Baechle11763602007-10-23 20:42:11 +020020#include <linux/scatterlist.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080021
Pierre Ossman2f730fe2008-03-17 10:29:38 +010022#include <linux/leds.h>
23
Pierre Ossmand129bce2006-03-24 03:18:17 -080024#include <linux/mmc/host.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossmand129bce2006-03-24 03:18:17 -080026#include "sdhci.h"
27
28#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080029
Pierre Ossmand129bce2006-03-24 03:18:17 -080030#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010031 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmandf673b22006-06-30 02:22:31 -070033static unsigned int debug_quirks = 0;
Pierre Ossman67435272006-06-30 02:22:31 -070034
Pierre Ossmandc934412007-12-02 19:45:19 +010035/*
36 * Different quirks to handle when the hardware deviates from a strict
37 * interpretation of the SDHCI specification.
38 */
39
40/* Controller doesn't honor resets unless we touch the clock register */
Pierre Ossman645289d2006-06-30 02:22:33 -070041#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
Pierre Ossmandc934412007-12-02 19:45:19 +010042/* Controller has bad caps bits, but really supports DMA */
Pierre Ossman98608072006-06-30 02:22:34 -070043#define SDHCI_QUIRK_FORCE_DMA (1<<1)
Pierre Ossman0b826842008-04-13 16:03:38 +020044/* Controller doesn't like to be reset when there is no card inserted. */
Pierre Ossman8a4da142006-10-04 02:15:40 -070045#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
Pierre Ossmandc934412007-12-02 19:45:19 +010046/* Controller doesn't like clearing the power reg before a change */
Darren Salt9e9dc5f2007-01-27 15:32:31 +010047#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
Pierre Ossmandc934412007-12-02 19:45:19 +010048/* Controller has flaky internal state so reset it on each ios change */
Leandro Dorileob8352262007-07-25 23:47:04 +020049#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
Pierre Ossmandc934412007-12-02 19:45:19 +010050/* Controller has an unusable DMA engine */
Feng Tang7c168e32007-09-30 12:44:18 +020051#define SDHCI_QUIRK_BROKEN_DMA (1<<5)
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +010052/* Controller can only DMA from 32-bit aligned addresses */
53#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
54/* Controller can only DMA chunk sizes that are a multiple of 32 bits */
55#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
Pierre Ossman84c46a52007-12-02 19:58:16 +010056/* Controller needs to be reset after each request to stay stable */
57#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
Andres Salomone08c1692008-07-04 10:00:03 -070058/* Controller needs voltage and power writes to happen separately */
59#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<9)
Pierre Ossman645289d2006-06-30 02:22:33 -070060
Pierre Ossmand129bce2006-03-24 03:18:17 -080061static const struct pci_device_id pci_ids[] __devinitdata = {
Pierre Ossman645289d2006-06-30 02:22:33 -070062 {
63 .vendor = PCI_VENDOR_ID_RICOH,
64 .device = PCI_DEVICE_ID_RICOH_R5C822,
65 .subvendor = PCI_VENDOR_ID_IBM,
66 .subdevice = PCI_ANY_ID,
Pierre Ossman98608072006-06-30 02:22:34 -070067 .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
68 SDHCI_QUIRK_FORCE_DMA,
69 },
70
71 {
72 .vendor = PCI_VENDOR_ID_RICOH,
73 .device = PCI_DEVICE_ID_RICOH_R5C822,
Pierre Ossman0b826842008-04-13 16:03:38 +020074 .subvendor = PCI_VENDOR_ID_SAMSUNG,
Pierre Ossman98608072006-06-30 02:22:34 -070075 .subdevice = PCI_ANY_ID,
Pierre Ossman8a4da142006-10-04 02:15:40 -070076 .driver_data = SDHCI_QUIRK_FORCE_DMA |
77 SDHCI_QUIRK_NO_CARD_NO_RESET,
Pierre Ossman98608072006-06-30 02:22:34 -070078 },
79
80 {
Pierre Ossman0b826842008-04-13 16:03:38 +020081 .vendor = PCI_VENDOR_ID_RICOH,
82 .device = PCI_DEVICE_ID_RICOH_R5C822,
83 .subvendor = PCI_ANY_ID,
84 .subdevice = PCI_ANY_ID,
85 .driver_data = SDHCI_QUIRK_FORCE_DMA,
86 },
87
88 {
Pierre Ossman98608072006-06-30 02:22:34 -070089 .vendor = PCI_VENDOR_ID_TI,
90 .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
91 .subvendor = PCI_ANY_ID,
92 .subdevice = PCI_ANY_ID,
93 .driver_data = SDHCI_QUIRK_FORCE_DMA,
Pierre Ossman645289d2006-06-30 02:22:33 -070094 },
95
Darren Salt9e9dc5f2007-01-27 15:32:31 +010096 {
97 .vendor = PCI_VENDOR_ID_ENE,
98 .device = PCI_DEVICE_ID_ENE_CB712_SD,
99 .subvendor = PCI_ANY_ID,
100 .subdevice = PCI_ANY_ID,
Feng Tang7c168e32007-09-30 12:44:18 +0200101 .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
102 SDHCI_QUIRK_BROKEN_DMA,
Darren Salt9e9dc5f2007-01-27 15:32:31 +0100103 },
104
Milko Krachounov7de064e2007-05-19 01:18:03 +0200105 {
106 .vendor = PCI_VENDOR_ID_ENE,
107 .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
108 .subvendor = PCI_ANY_ID,
109 .subdevice = PCI_ANY_ID,
Feng Tang7c168e32007-09-30 12:44:18 +0200110 .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
111 SDHCI_QUIRK_BROKEN_DMA,
Milko Krachounov7de064e2007-05-19 01:18:03 +0200112 },
113
Leandro Dorileob8352262007-07-25 23:47:04 +0200114 {
115 .vendor = PCI_VENDOR_ID_ENE,
116 .device = PCI_DEVICE_ID_ENE_CB714_SD,
117 .subvendor = PCI_ANY_ID,
118 .subdevice = PCI_ANY_ID,
119 .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
120 SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
121 },
122
123 {
124 .vendor = PCI_VENDOR_ID_ENE,
125 .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
126 .subvendor = PCI_ANY_ID,
127 .subdevice = PCI_ANY_ID,
128 .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
129 SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
130 },
131
Pierre Ossman84c46a52007-12-02 19:58:16 +0100132 {
Andres Salomone08c1692008-07-04 10:00:03 -0700133 .vendor = PCI_VENDOR_ID_MARVELL,
134 .device = PCI_DEVICE_ID_MARVELL_CAFE_SD,
135 .subvendor = PCI_ANY_ID,
136 .subdevice = PCI_ANY_ID,
137 .driver_data = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER,
138 },
139
140 {
Pierre Ossman84c46a52007-12-02 19:58:16 +0100141 .vendor = PCI_VENDOR_ID_JMICRON,
142 .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
143 .subvendor = PCI_ANY_ID,
144 .subdevice = PCI_ANY_ID,
145 .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
146 SDHCI_QUIRK_32BIT_DMA_SIZE |
147 SDHCI_QUIRK_RESET_AFTER_REQUEST,
148 },
149
Pierre Ossman645289d2006-06-30 02:22:33 -0700150 { /* Generic SD host controller */
151 PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
152 },
153
Pierre Ossmand129bce2006-03-24 03:18:17 -0800154 { /* end: all zeroes */ },
155};
156
157MODULE_DEVICE_TABLE(pci, pci_ids);
158
159static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
160static void sdhci_finish_data(struct sdhci_host *);
161
162static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
163static void sdhci_finish_command(struct sdhci_host *);
164
165static void sdhci_dumpregs(struct sdhci_host *host)
166{
167 printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
168
169 printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
170 readl(host->ioaddr + SDHCI_DMA_ADDRESS),
171 readw(host->ioaddr + SDHCI_HOST_VERSION));
172 printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
173 readw(host->ioaddr + SDHCI_BLOCK_SIZE),
174 readw(host->ioaddr + SDHCI_BLOCK_COUNT));
175 printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
176 readl(host->ioaddr + SDHCI_ARGUMENT),
177 readw(host->ioaddr + SDHCI_TRANSFER_MODE));
178 printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
179 readl(host->ioaddr + SDHCI_PRESENT_STATE),
180 readb(host->ioaddr + SDHCI_HOST_CONTROL));
181 printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
182 readb(host->ioaddr + SDHCI_POWER_CONTROL),
183 readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
184 printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Nicolas Pitre2df3b712007-09-29 10:46:20 -0400185 readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
Pierre Ossmand129bce2006-03-24 03:18:17 -0800186 readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
187 printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
188 readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
189 readl(host->ioaddr + SDHCI_INT_STATUS));
190 printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
191 readl(host->ioaddr + SDHCI_INT_ENABLE),
192 readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
193 printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
194 readw(host->ioaddr + SDHCI_ACMD12_ERR),
195 readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
196 printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
197 readl(host->ioaddr + SDHCI_CAPABILITIES),
198 readl(host->ioaddr + SDHCI_MAX_CURRENT));
199
200 printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
201}
202
203/*****************************************************************************\
204 * *
205 * Low level functions *
206 * *
207\*****************************************************************************/
208
209static void sdhci_reset(struct sdhci_host *host, u8 mask)
210{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700211 unsigned long timeout;
212
Pierre Ossman8a4da142006-10-04 02:15:40 -0700213 if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
214 if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
215 SDHCI_CARD_PRESENT))
216 return;
217 }
218
Pierre Ossmand129bce2006-03-24 03:18:17 -0800219 writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
220
Pierre Ossmane16514d82006-06-30 02:22:24 -0700221 if (mask & SDHCI_RESET_ALL)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800222 host->clock = 0;
223
Pierre Ossmane16514d82006-06-30 02:22:24 -0700224 /* Wait max 100 ms */
225 timeout = 100;
226
227 /* hw clears the bit when it's done */
228 while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
229 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100230 printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700231 mmc_hostname(host->mmc), (int)mask);
232 sdhci_dumpregs(host);
233 return;
234 }
235 timeout--;
236 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800237 }
238}
239
240static void sdhci_init(struct sdhci_host *host)
241{
242 u32 intmask;
243
244 sdhci_reset(host, SDHCI_RESET_ALL);
245
Pierre Ossman3192a282006-06-30 02:22:26 -0700246 intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
247 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
248 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
249 SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100250 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
Pierre Ossman3192a282006-06-30 02:22:26 -0700251 SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800252
253 writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
254 writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800255}
256
257static void sdhci_activate_led(struct sdhci_host *host)
258{
259 u8 ctrl;
260
261 ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
262 ctrl |= SDHCI_CTRL_LED;
263 writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
264}
265
266static void sdhci_deactivate_led(struct sdhci_host *host)
267{
268 u8 ctrl;
269
270 ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
271 ctrl &= ~SDHCI_CTRL_LED;
272 writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
273}
274
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100275#ifdef CONFIG_LEDS_CLASS
276static void sdhci_led_control(struct led_classdev *led,
277 enum led_brightness brightness)
278{
279 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
280 unsigned long flags;
281
282 spin_lock_irqsave(&host->lock, flags);
283
284 if (brightness == LED_OFF)
285 sdhci_deactivate_led(host);
286 else
287 sdhci_activate_led(host);
288
289 spin_unlock_irqrestore(&host->lock, flags);
290}
291#endif
292
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293/*****************************************************************************\
294 * *
295 * Core functions *
296 * *
297\*****************************************************************************/
298
Pierre Ossman2a22b142007-02-02 18:27:42 +0100299static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800300{
Jens Axboe45711f12007-10-22 21:19:53 +0200301 return sg_virt(host->cur_sg);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800302}
303
304static inline int sdhci_next_sg(struct sdhci_host* host)
305{
306 /*
307 * Skip to next SG entry.
308 */
309 host->cur_sg++;
310 host->num_sg--;
311
312 /*
313 * Any entries left?
314 */
315 if (host->num_sg > 0) {
316 host->offset = 0;
317 host->remain = host->cur_sg->length;
318 }
319
320 return host->num_sg;
321}
322
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100323static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800324{
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100325 int blksize, chunk_remain;
326 u32 data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800327 char *buffer;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100328 int size;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800329
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100330 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800331
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100332 blksize = host->data->blksz;
333 chunk_remain = 0;
334 data = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800335
Pierre Ossman2a22b142007-02-02 18:27:42 +0100336 buffer = sdhci_sg_to_buffer(host) + host->offset;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800337
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100338 while (blksize) {
339 if (chunk_remain == 0) {
340 data = readl(host->ioaddr + SDHCI_BUFFER);
341 chunk_remain = min(blksize, 4);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800342 }
343
Alex Dubov14d836e2007-04-13 19:04:38 +0200344 size = min(host->remain, chunk_remain);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800345
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100346 chunk_remain -= size;
347 blksize -= size;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800348 host->offset += size;
349 host->remain -= size;
Alex Dubov14d836e2007-04-13 19:04:38 +0200350
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100351 while (size) {
352 *buffer = data & 0xFF;
353 buffer++;
354 data >>= 8;
355 size--;
356 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800357
358 if (host->remain == 0) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800359 if (sdhci_next_sg(host) == 0) {
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100360 BUG_ON(blksize != 0);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800361 return;
362 }
Pierre Ossman2a22b142007-02-02 18:27:42 +0100363 buffer = sdhci_sg_to_buffer(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800364 }
365 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100366}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800367
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100368static void sdhci_write_block_pio(struct sdhci_host *host)
369{
370 int blksize, chunk_remain;
371 u32 data;
372 char *buffer;
373 int bytes, size;
374
375 DBG("PIO writing\n");
376
377 blksize = host->data->blksz;
378 chunk_remain = 4;
379 data = 0;
380
381 bytes = 0;
Pierre Ossman2a22b142007-02-02 18:27:42 +0100382 buffer = sdhci_sg_to_buffer(host) + host->offset;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100383
384 while (blksize) {
Alex Dubov14d836e2007-04-13 19:04:38 +0200385 size = min(host->remain, chunk_remain);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100386
387 chunk_remain -= size;
388 blksize -= size;
389 host->offset += size;
390 host->remain -= size;
Alex Dubov14d836e2007-04-13 19:04:38 +0200391
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100392 while (size) {
393 data >>= 8;
394 data |= (u32)*buffer << 24;
395 buffer++;
396 size--;
397 }
398
399 if (chunk_remain == 0) {
400 writel(data, host->ioaddr + SDHCI_BUFFER);
401 chunk_remain = min(blksize, 4);
402 }
403
404 if (host->remain == 0) {
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100405 if (sdhci_next_sg(host) == 0) {
406 BUG_ON(blksize != 0);
407 return;
408 }
Pierre Ossman2a22b142007-02-02 18:27:42 +0100409 buffer = sdhci_sg_to_buffer(host);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100410 }
411 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100412}
413
414static void sdhci_transfer_pio(struct sdhci_host *host)
415{
416 u32 mask;
417
418 BUG_ON(!host->data);
419
Alex Dubov14d836e2007-04-13 19:04:38 +0200420 if (host->num_sg == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100421 return;
422
423 if (host->data->flags & MMC_DATA_READ)
424 mask = SDHCI_DATA_AVAILABLE;
425 else
426 mask = SDHCI_SPACE_AVAILABLE;
427
428 while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
429 if (host->data->flags & MMC_DATA_READ)
430 sdhci_read_block_pio(host);
431 else
432 sdhci_write_block_pio(host);
433
Alex Dubov14d836e2007-04-13 19:04:38 +0200434 if (host->num_sg == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100435 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100436 }
437
438 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800439}
440
441static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
442{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700443 u8 count;
444 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800445
446 WARN_ON(host->data);
447
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700448 if (data == NULL)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800449 return;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800450
Pierre Ossmanbab76962006-07-02 16:51:35 +0100451 /* Sanity checks */
452 BUG_ON(data->blksz * data->blocks > 524288);
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100453 BUG_ON(data->blksz > host->mmc->max_blk_size);
Pierre Ossman1d676e02006-07-02 16:52:10 +0100454 BUG_ON(data->blocks > 65535);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800455
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200456 host->data = data;
457 host->data_early = 0;
458
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700459 /* timeout in us */
460 target_timeout = data->timeout_ns / 1000 +
461 data->timeout_clks / host->clock;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800462
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700463 /*
464 * Figure out needed cycles.
465 * We do this in steps in order to fit inside a 32 bit int.
466 * The first step is the minimum timeout, which will have a
467 * minimum resolution of 6 bits:
468 * (1) 2^13*1000 > 2^22,
469 * (2) host->timeout_clk < 2^16
470 * =>
471 * (1) / (2) > 2^6
472 */
473 count = 0;
474 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
475 while (current_timeout < target_timeout) {
476 count++;
477 current_timeout <<= 1;
478 if (count >= 0xF)
479 break;
480 }
481
482 if (count >= 0xF) {
483 printk(KERN_WARNING "%s: Too large timeout requested!\n",
484 mmc_hostname(host->mmc));
485 count = 0xE;
486 }
487
488 writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800489
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100490 if (host->flags & SDHCI_USE_DMA)
491 host->flags |= SDHCI_REQ_USE_DMA;
492
493 if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
494 (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
495 ((data->blksz * data->blocks) & 0x3))) {
496 DBG("Reverting to PIO because of transfer size (%d)\n",
497 data->blksz * data->blocks);
498 host->flags &= ~SDHCI_REQ_USE_DMA;
499 }
500
501 /*
502 * The assumption here being that alignment is the same after
503 * translation to device address space.
504 */
505 if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
506 (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
507 (data->sg->offset & 0x3))) {
508 DBG("Reverting to PIO because of bad alignment\n");
509 host->flags &= ~SDHCI_REQ_USE_DMA;
510 }
511
512 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800513 int count;
514
515 count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
516 (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
517 BUG_ON(count != 1);
518
519 writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
520 } else {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800521 host->cur_sg = data->sg;
522 host->num_sg = data->sg_len;
523
524 host->offset = 0;
525 host->remain = host->cur_sg->length;
526 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700527
Pierre Ossmanbab76962006-07-02 16:51:35 +0100528 /* We do not handle DMA boundaries, so set it to max (512 KiB) */
529 writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
530 host->ioaddr + SDHCI_BLOCK_SIZE);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700531 writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
532}
533
534static void sdhci_set_transfer_mode(struct sdhci_host *host,
535 struct mmc_data *data)
536{
537 u16 mode;
538
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700539 if (data == NULL)
540 return;
541
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200542 WARN_ON(!host->data);
543
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700544 mode = SDHCI_TRNS_BLK_CNT_EN;
545 if (data->blocks > 1)
546 mode |= SDHCI_TRNS_MULTI;
547 if (data->flags & MMC_DATA_READ)
548 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100549 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700550 mode |= SDHCI_TRNS_DMA;
551
552 writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800553}
554
555static void sdhci_finish_data(struct sdhci_host *host)
556{
557 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800558 u16 blocks;
559
560 BUG_ON(!host->data);
561
562 data = host->data;
563 host->data = NULL;
564
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100565 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800566 pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
567 (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800568 }
569
570 /*
571 * Controller doesn't count down when in single block mode.
572 */
Pierre Ossman2b061972007-08-12 13:13:24 +0200573 if (data->blocks == 1)
Pierre Ossman17b04292007-07-22 22:18:46 +0200574 blocks = (data->error == 0) ? 0 : 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800575 else
576 blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
Russell Kinga3fd4a12006-06-04 17:51:15 +0100577 data->bytes_xfered = data->blksz * (data->blocks - blocks);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800578
Pierre Ossman17b04292007-07-22 22:18:46 +0200579 if (!data->error && blocks) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800580 printk(KERN_ERR "%s: Controller signalled completion even "
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100581 "though there were blocks left.\n",
582 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +0200583 data->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800584 }
585
Pierre Ossmand129bce2006-03-24 03:18:17 -0800586 if (data->stop) {
587 /*
588 * The controller needs a reset of internal state machines
589 * upon error conditions.
590 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200591 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800592 sdhci_reset(host, SDHCI_RESET_CMD);
593 sdhci_reset(host, SDHCI_RESET_DATA);
594 }
595
596 sdhci_send_command(host, data->stop);
597 } else
598 tasklet_schedule(&host->finish_tasklet);
599}
600
601static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
602{
603 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700604 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700605 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800606
607 WARN_ON(host->cmd);
608
Pierre Ossmand129bce2006-03-24 03:18:17 -0800609 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700610 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700611
612 mask = SDHCI_CMD_INHIBIT;
613 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
614 mask |= SDHCI_DATA_INHIBIT;
615
616 /* We shouldn't wait for data inihibit for stop commands, even
617 though they might use busy signaling */
618 if (host->mrq->data && (cmd == host->mrq->data->stop))
619 mask &= ~SDHCI_DATA_INHIBIT;
620
621 while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700622 if (timeout == 0) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800623 printk(KERN_ERR "%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100624 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800625 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +0200626 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800627 tasklet_schedule(&host->finish_tasklet);
628 return;
629 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700630 timeout--;
631 mdelay(1);
632 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800633
634 mod_timer(&host->timer, jiffies + 10 * HZ);
635
636 host->cmd = cmd;
637
638 sdhci_prepare_data(host, cmd->data);
639
640 writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
641
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700642 sdhci_set_transfer_mode(host, cmd->data);
643
Pierre Ossmand129bce2006-03-24 03:18:17 -0800644 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100645 printk(KERN_ERR "%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -0800646 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +0200647 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800648 tasklet_schedule(&host->finish_tasklet);
649 return;
650 }
651
652 if (!(cmd->flags & MMC_RSP_PRESENT))
653 flags = SDHCI_CMD_RESP_NONE;
654 else if (cmd->flags & MMC_RSP_136)
655 flags = SDHCI_CMD_RESP_LONG;
656 else if (cmd->flags & MMC_RSP_BUSY)
657 flags = SDHCI_CMD_RESP_SHORT_BUSY;
658 else
659 flags = SDHCI_CMD_RESP_SHORT;
660
661 if (cmd->flags & MMC_RSP_CRC)
662 flags |= SDHCI_CMD_CRC;
663 if (cmd->flags & MMC_RSP_OPCODE)
664 flags |= SDHCI_CMD_INDEX;
665 if (cmd->data)
666 flags |= SDHCI_CMD_DATA;
667
Pierre Ossmanfb61e282006-07-11 21:06:48 +0200668 writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
Pierre Ossmand129bce2006-03-24 03:18:17 -0800669 host->ioaddr + SDHCI_COMMAND);
670}
671
672static void sdhci_finish_command(struct sdhci_host *host)
673{
674 int i;
675
676 BUG_ON(host->cmd == NULL);
677
678 if (host->cmd->flags & MMC_RSP_PRESENT) {
679 if (host->cmd->flags & MMC_RSP_136) {
680 /* CRC is stripped so we need to do some shifting. */
681 for (i = 0;i < 4;i++) {
682 host->cmd->resp[i] = readl(host->ioaddr +
683 SDHCI_RESPONSE + (3-i)*4) << 8;
684 if (i != 3)
685 host->cmd->resp[i] |=
686 readb(host->ioaddr +
687 SDHCI_RESPONSE + (3-i)*4-1);
688 }
689 } else {
690 host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
691 }
692 }
693
Pierre Ossman17b04292007-07-22 22:18:46 +0200694 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800695
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200696 if (host->data && host->data_early)
697 sdhci_finish_data(host);
698
699 if (!host->cmd->data)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800700 tasklet_schedule(&host->finish_tasklet);
701
702 host->cmd = NULL;
703}
704
705static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
706{
707 int div;
708 u16 clk;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700709 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800710
711 if (clock == host->clock)
712 return;
713
714 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
715
716 if (clock == 0)
717 goto out;
718
719 for (div = 1;div < 256;div *= 2) {
720 if ((host->max_clk / div) <= clock)
721 break;
722 }
723 div >>= 1;
724
725 clk = div << SDHCI_DIVIDER_SHIFT;
726 clk |= SDHCI_CLOCK_INT_EN;
727 writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
728
729 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700730 timeout = 10;
731 while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
732 & SDHCI_CLOCK_INT_STABLE)) {
733 if (timeout == 0) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +0100734 printk(KERN_ERR "%s: Internal clock never "
735 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800736 sdhci_dumpregs(host);
737 return;
738 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700739 timeout--;
740 mdelay(1);
741 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800742
743 clk |= SDHCI_CLOCK_CARD_EN;
744 writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
745
746out:
747 host->clock = clock;
748}
749
Pierre Ossman146ad662006-06-30 02:22:23 -0700750static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
751{
752 u8 pwr;
753
754 if (host->power == power)
755 return;
756
Darren Salt9e9dc5f2007-01-27 15:32:31 +0100757 if (power == (unsigned short)-1) {
758 writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -0700759 goto out;
Darren Salt9e9dc5f2007-01-27 15:32:31 +0100760 }
761
762 /*
763 * Spec says that we should clear the power reg before setting
764 * a new value. Some controllers don't seem to like this though.
765 */
766 if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
767 writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -0700768
769 pwr = SDHCI_POWER_ON;
770
Philip Langdale4be34c92007-03-11 17:15:15 -0700771 switch (1 << power) {
Philip Langdale55556da2007-03-16 19:39:00 -0700772 case MMC_VDD_165_195:
Pierre Ossman146ad662006-06-30 02:22:23 -0700773 pwr |= SDHCI_POWER_180;
774 break;
Philip Langdale4be34c92007-03-11 17:15:15 -0700775 case MMC_VDD_29_30:
776 case MMC_VDD_30_31:
Pierre Ossman146ad662006-06-30 02:22:23 -0700777 pwr |= SDHCI_POWER_300;
778 break;
Philip Langdale4be34c92007-03-11 17:15:15 -0700779 case MMC_VDD_32_33:
780 case MMC_VDD_33_34:
Pierre Ossman146ad662006-06-30 02:22:23 -0700781 pwr |= SDHCI_POWER_330;
782 break;
783 default:
784 BUG();
785 }
786
Andres Salomone08c1692008-07-04 10:00:03 -0700787 /*
788 * At least the CaFe chip gets confused if we set the voltage
789 * and set turn on power at the same time, so set the voltage first.
790 */
791 if ((host->chip->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
792 writeb(pwr & ~SDHCI_POWER_ON,
793 host->ioaddr + SDHCI_POWER_CONTROL);
794
Pierre Ossman146ad662006-06-30 02:22:23 -0700795 writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
796
797out:
798 host->power = power;
799}
800
Pierre Ossmand129bce2006-03-24 03:18:17 -0800801/*****************************************************************************\
802 * *
803 * MMC callbacks *
804 * *
805\*****************************************************************************/
806
807static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
808{
809 struct sdhci_host *host;
810 unsigned long flags;
811
812 host = mmc_priv(mmc);
813
814 spin_lock_irqsave(&host->lock, flags);
815
816 WARN_ON(host->mrq != NULL);
817
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100818#ifndef CONFIG_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -0800819 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100820#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -0800821
822 host->mrq = mrq;
823
824 if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200825 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800826 tasklet_schedule(&host->finish_tasklet);
827 } else
828 sdhci_send_command(host, mrq->cmd);
829
Pierre Ossman5f25a662006-10-04 02:15:39 -0700830 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800831 spin_unlock_irqrestore(&host->lock, flags);
832}
833
834static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
835{
836 struct sdhci_host *host;
837 unsigned long flags;
838 u8 ctrl;
839
840 host = mmc_priv(mmc);
841
842 spin_lock_irqsave(&host->lock, flags);
843
Pierre Ossmand129bce2006-03-24 03:18:17 -0800844 /*
845 * Reset the chip on each power off.
846 * Should clear out any weird states.
847 */
848 if (ios->power_mode == MMC_POWER_OFF) {
849 writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800850 sdhci_init(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800851 }
852
853 sdhci_set_clock(host, ios->clock);
854
855 if (ios->power_mode == MMC_POWER_OFF)
Pierre Ossman146ad662006-06-30 02:22:23 -0700856 sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800857 else
Pierre Ossman146ad662006-06-30 02:22:23 -0700858 sdhci_set_power(host, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800859
860 ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +0100861
Pierre Ossmand129bce2006-03-24 03:18:17 -0800862 if (ios->bus_width == MMC_BUS_WIDTH_4)
863 ctrl |= SDHCI_CTRL_4BITBUS;
864 else
865 ctrl &= ~SDHCI_CTRL_4BITBUS;
Pierre Ossmancd9277c2007-02-18 12:07:47 +0100866
867 if (ios->timing == MMC_TIMING_SD_HS)
868 ctrl |= SDHCI_CTRL_HISPD;
869 else
870 ctrl &= ~SDHCI_CTRL_HISPD;
871
Pierre Ossmand129bce2006-03-24 03:18:17 -0800872 writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
873
Leandro Dorileob8352262007-07-25 23:47:04 +0200874 /*
875 * Some (ENE) controllers go apeshit on some ios operation,
876 * signalling timeout and CRC errors even on CMD0. Resetting
877 * it on each ios seems to solve the problem.
878 */
879 if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
880 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
881
Pierre Ossman5f25a662006-10-04 02:15:39 -0700882 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800883 spin_unlock_irqrestore(&host->lock, flags);
884}
885
886static int sdhci_get_ro(struct mmc_host *mmc)
887{
888 struct sdhci_host *host;
889 unsigned long flags;
890 int present;
891
892 host = mmc_priv(mmc);
893
894 spin_lock_irqsave(&host->lock, flags);
895
896 present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
897
898 spin_unlock_irqrestore(&host->lock, flags);
899
900 return !(present & SDHCI_WRITE_PROTECT);
901}
902
Pierre Ossmanf75979b2007-09-04 07:59:18 +0200903static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
904{
905 struct sdhci_host *host;
906 unsigned long flags;
907 u32 ier;
908
909 host = mmc_priv(mmc);
910
911 spin_lock_irqsave(&host->lock, flags);
912
913 ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
914
915 ier &= ~SDHCI_INT_CARD_INT;
916 if (enable)
917 ier |= SDHCI_INT_CARD_INT;
918
919 writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
920 writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
921
922 mmiowb();
923
924 spin_unlock_irqrestore(&host->lock, flags);
925}
926
David Brownellab7aefd2006-11-12 17:55:30 -0800927static const struct mmc_host_ops sdhci_ops = {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800928 .request = sdhci_request,
929 .set_ios = sdhci_set_ios,
930 .get_ro = sdhci_get_ro,
Pierre Ossmanf75979b2007-09-04 07:59:18 +0200931 .enable_sdio_irq = sdhci_enable_sdio_irq,
Pierre Ossmand129bce2006-03-24 03:18:17 -0800932};
933
934/*****************************************************************************\
935 * *
936 * Tasklets *
937 * *
938\*****************************************************************************/
939
940static void sdhci_tasklet_card(unsigned long param)
941{
942 struct sdhci_host *host;
943 unsigned long flags;
944
945 host = (struct sdhci_host*)param;
946
947 spin_lock_irqsave(&host->lock, flags);
948
949 if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
950 if (host->mrq) {
951 printk(KERN_ERR "%s: Card removed during transfer!\n",
952 mmc_hostname(host->mmc));
953 printk(KERN_ERR "%s: Resetting controller.\n",
954 mmc_hostname(host->mmc));
955
956 sdhci_reset(host, SDHCI_RESET_CMD);
957 sdhci_reset(host, SDHCI_RESET_DATA);
958
Pierre Ossman17b04292007-07-22 22:18:46 +0200959 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800960 tasklet_schedule(&host->finish_tasklet);
961 }
962 }
963
964 spin_unlock_irqrestore(&host->lock, flags);
965
966 mmc_detect_change(host->mmc, msecs_to_jiffies(500));
967}
968
969static void sdhci_tasklet_finish(unsigned long param)
970{
971 struct sdhci_host *host;
972 unsigned long flags;
973 struct mmc_request *mrq;
974
975 host = (struct sdhci_host*)param;
976
977 spin_lock_irqsave(&host->lock, flags);
978
979 del_timer(&host->timer);
980
981 mrq = host->mrq;
982
Pierre Ossmand129bce2006-03-24 03:18:17 -0800983 /*
984 * The controller needs a reset of internal state machines
985 * upon error conditions.
986 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200987 if (mrq->cmd->error ||
988 (mrq->data && (mrq->data->error ||
Pierre Ossman84c46a52007-12-02 19:58:16 +0100989 (mrq->data->stop && mrq->data->stop->error))) ||
990 (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
Pierre Ossman645289d2006-06-30 02:22:33 -0700991
992 /* Some controllers need this kick or reset won't work here */
993 if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
994 unsigned int clock;
995
996 /* This is to force an update */
997 clock = host->clock;
998 host->clock = 0;
999 sdhci_set_clock(host, clock);
1000 }
1001
1002 /* Spec says we should do both at the same time, but Ricoh
1003 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08001004 sdhci_reset(host, SDHCI_RESET_CMD);
1005 sdhci_reset(host, SDHCI_RESET_DATA);
1006 }
1007
1008 host->mrq = NULL;
1009 host->cmd = NULL;
1010 host->data = NULL;
1011
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001012#ifndef CONFIG_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001013 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001014#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08001015
Pierre Ossman5f25a662006-10-04 02:15:39 -07001016 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001017 spin_unlock_irqrestore(&host->lock, flags);
1018
1019 mmc_request_done(host->mmc, mrq);
1020}
1021
1022static void sdhci_timeout_timer(unsigned long data)
1023{
1024 struct sdhci_host *host;
1025 unsigned long flags;
1026
1027 host = (struct sdhci_host*)data;
1028
1029 spin_lock_irqsave(&host->lock, flags);
1030
1031 if (host->mrq) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001032 printk(KERN_ERR "%s: Timeout waiting for hardware "
1033 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001034 sdhci_dumpregs(host);
1035
1036 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001037 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001038 sdhci_finish_data(host);
1039 } else {
1040 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02001041 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001042 else
Pierre Ossman17b04292007-07-22 22:18:46 +02001043 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001044
1045 tasklet_schedule(&host->finish_tasklet);
1046 }
1047 }
1048
Pierre Ossman5f25a662006-10-04 02:15:39 -07001049 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001050 spin_unlock_irqrestore(&host->lock, flags);
1051}
1052
1053/*****************************************************************************\
1054 * *
1055 * Interrupt handling *
1056 * *
1057\*****************************************************************************/
1058
1059static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
1060{
1061 BUG_ON(intmask == 0);
1062
1063 if (!host->cmd) {
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001064 printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
1065 "though no command operation was in progress.\n",
1066 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001067 sdhci_dumpregs(host);
1068 return;
1069 }
1070
Pierre Ossman43b58b32007-07-25 23:15:27 +02001071 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001072 host->cmd->error = -ETIMEDOUT;
1073 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
1074 SDHCI_INT_INDEX))
1075 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001076
Pierre Ossman17b04292007-07-22 22:18:46 +02001077 if (host->cmd->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001078 tasklet_schedule(&host->finish_tasklet);
Pierre Ossman43b58b32007-07-25 23:15:27 +02001079 else if (intmask & SDHCI_INT_RESPONSE)
1080 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001081}
1082
1083static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
1084{
1085 BUG_ON(intmask == 0);
1086
1087 if (!host->data) {
1088 /*
1089 * A data end interrupt is sent together with the response
1090 * for the stop command.
1091 */
1092 if (intmask & SDHCI_INT_DATA_END)
1093 return;
1094
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02001095 printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
1096 "though no data operation was in progress.\n",
1097 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001098 sdhci_dumpregs(host);
1099
1100 return;
1101 }
1102
1103 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02001104 host->data->error = -ETIMEDOUT;
1105 else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
1106 host->data->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001107
Pierre Ossman17b04292007-07-22 22:18:46 +02001108 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001109 sdhci_finish_data(host);
1110 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01001111 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08001112 sdhci_transfer_pio(host);
1113
Pierre Ossman6ba736a2007-05-13 22:39:23 +02001114 /*
1115 * We currently don't do anything fancy with DMA
1116 * boundaries, but as we can't disable the feature
1117 * we need to at least restart the transfer.
1118 */
1119 if (intmask & SDHCI_INT_DMA_END)
1120 writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
1121 host->ioaddr + SDHCI_DMA_ADDRESS);
1122
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001123 if (intmask & SDHCI_INT_DATA_END) {
1124 if (host->cmd) {
1125 /*
1126 * Data managed to finish before the
1127 * command completed. Make sure we do
1128 * things in the proper order.
1129 */
1130 host->data_early = 1;
1131 } else {
1132 sdhci_finish_data(host);
1133 }
1134 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001135 }
1136}
1137
David Howells7d12e782006-10-05 14:55:46 +01001138static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001139{
1140 irqreturn_t result;
1141 struct sdhci_host* host = dev_id;
1142 u32 intmask;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001143 int cardint = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001144
1145 spin_lock(&host->lock);
1146
1147 intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
1148
Mark Lord62df67a52007-03-06 13:30:13 +01001149 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001150 result = IRQ_NONE;
1151 goto out;
1152 }
1153
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001154 DBG("*** %s got interrupt: 0x%08x\n",
1155 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001156
Pierre Ossman3192a282006-06-30 02:22:26 -07001157 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1158 writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
1159 host->ioaddr + SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001160 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07001161 }
1162
1163 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001164
1165 if (intmask & SDHCI_INT_CMD_MASK) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001166 writel(intmask & SDHCI_INT_CMD_MASK,
1167 host->ioaddr + SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07001168 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001169 }
1170
1171 if (intmask & SDHCI_INT_DATA_MASK) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001172 writel(intmask & SDHCI_INT_DATA_MASK,
1173 host->ioaddr + SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07001174 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001175 }
1176
1177 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
1178
Pierre Ossman964f9ce2007-07-20 18:20:36 +02001179 intmask &= ~SDHCI_INT_ERROR;
1180
Pierre Ossmand129bce2006-03-24 03:18:17 -08001181 if (intmask & SDHCI_INT_BUS_POWER) {
Pierre Ossman3192a282006-06-30 02:22:26 -07001182 printk(KERN_ERR "%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001183 mmc_hostname(host->mmc));
Pierre Ossman3192a282006-06-30 02:22:26 -07001184 writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001185 }
1186
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02001187 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07001188
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001189 if (intmask & SDHCI_INT_CARD_INT)
1190 cardint = 1;
1191
1192 intmask &= ~SDHCI_INT_CARD_INT;
1193
Pierre Ossman3192a282006-06-30 02:22:26 -07001194 if (intmask) {
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001195 printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
Pierre Ossman3192a282006-06-30 02:22:26 -07001196 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001197 sdhci_dumpregs(host);
1198
Pierre Ossmand129bce2006-03-24 03:18:17 -08001199 writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07001200 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001201
1202 result = IRQ_HANDLED;
1203
Pierre Ossman5f25a662006-10-04 02:15:39 -07001204 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001205out:
1206 spin_unlock(&host->lock);
1207
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001208 /*
1209 * We have to delay this as it calls back into the driver.
1210 */
1211 if (cardint)
1212 mmc_signal_sdio_irq(host->mmc);
1213
Pierre Ossmand129bce2006-03-24 03:18:17 -08001214 return result;
1215}
1216
1217/*****************************************************************************\
1218 * *
1219 * Suspend/resume *
1220 * *
1221\*****************************************************************************/
1222
1223#ifdef CONFIG_PM
1224
1225static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
1226{
1227 struct sdhci_chip *chip;
1228 int i, ret;
1229
1230 chip = pci_get_drvdata(pdev);
1231 if (!chip)
1232 return 0;
1233
1234 DBG("Suspending...\n");
1235
1236 for (i = 0;i < chip->num_slots;i++) {
1237 if (!chip->hosts[i])
1238 continue;
1239 ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
1240 if (ret) {
1241 for (i--;i >= 0;i--)
1242 mmc_resume_host(chip->hosts[i]->mmc);
1243 return ret;
1244 }
1245 }
1246
1247 pci_save_state(pdev);
1248 pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
Pierre Ossmana715dfc2007-03-06 13:38:49 +01001249
1250 for (i = 0;i < chip->num_slots;i++) {
1251 if (!chip->hosts[i])
1252 continue;
1253 free_irq(chip->hosts[i]->irq, chip->hosts[i]);
1254 }
1255
Pierre Ossmand129bce2006-03-24 03:18:17 -08001256 pci_disable_device(pdev);
1257 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1258
1259 return 0;
1260}
1261
1262static int sdhci_resume (struct pci_dev *pdev)
1263{
1264 struct sdhci_chip *chip;
1265 int i, ret;
1266
1267 chip = pci_get_drvdata(pdev);
1268 if (!chip)
1269 return 0;
1270
1271 DBG("Resuming...\n");
1272
1273 pci_set_power_state(pdev, PCI_D0);
1274 pci_restore_state(pdev);
Pierre Ossmandf1c4b72007-01-30 07:55:15 +01001275 ret = pci_enable_device(pdev);
1276 if (ret)
1277 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001278
1279 for (i = 0;i < chip->num_slots;i++) {
1280 if (!chip->hosts[i])
1281 continue;
1282 if (chip->hosts[i]->flags & SDHCI_USE_DMA)
1283 pci_set_master(pdev);
Pierre Ossmana715dfc2007-03-06 13:38:49 +01001284 ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001285 IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
Pierre Ossmana715dfc2007-03-06 13:38:49 +01001286 chip->hosts[i]);
1287 if (ret)
1288 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001289 sdhci_init(chip->hosts[i]);
Pierre Ossman5f25a662006-10-04 02:15:39 -07001290 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001291 ret = mmc_resume_host(chip->hosts[i]->mmc);
1292 if (ret)
1293 return ret;
1294 }
1295
1296 return 0;
1297}
1298
1299#else /* CONFIG_PM */
1300
1301#define sdhci_suspend NULL
1302#define sdhci_resume NULL
1303
1304#endif /* CONFIG_PM */
1305
1306/*****************************************************************************\
1307 * *
1308 * Device probing/removal *
1309 * *
1310\*****************************************************************************/
1311
1312static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
1313{
1314 int ret;
Pierre Ossman4a965502006-06-30 02:22:29 -07001315 unsigned int version;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001316 struct sdhci_chip *chip;
1317 struct mmc_host *mmc;
1318 struct sdhci_host *host;
1319
1320 u8 first_bar;
1321 unsigned int caps;
1322
1323 chip = pci_get_drvdata(pdev);
1324 BUG_ON(!chip);
1325
1326 ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
1327 if (ret)
1328 return ret;
1329
1330 first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
1331
1332 if (first_bar > 5) {
1333 printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
1334 return -ENODEV;
1335 }
1336
1337 if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
1338 printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
1339 return -ENODEV;
1340 }
1341
1342 if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
Pierre Ossmana98087c2006-12-07 19:17:20 +01001343 printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
1344 "You may experience problems.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08001345 }
1346
Pierre Ossman67435272006-06-30 02:22:31 -07001347 if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
1348 printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
1349 return -ENODEV;
1350 }
1351
1352 if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
1353 printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
1354 return -ENODEV;
1355 }
1356
Pierre Ossmand129bce2006-03-24 03:18:17 -08001357 mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
1358 if (!mmc)
1359 return -ENOMEM;
1360
1361 host = mmc_priv(mmc);
1362 host->mmc = mmc;
1363
Pierre Ossman8a4da142006-10-04 02:15:40 -07001364 host->chip = chip;
1365 chip->hosts[slot] = host;
1366
Pierre Ossmand129bce2006-03-24 03:18:17 -08001367 host->bar = first_bar + slot;
1368
1369 host->addr = pci_resource_start(pdev, host->bar);
1370 host->irq = pdev->irq;
1371
1372 DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
1373
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001374 ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001375 if (ret)
1376 goto free;
1377
1378 host->ioaddr = ioremap_nocache(host->addr,
1379 pci_resource_len(pdev, host->bar));
1380 if (!host->ioaddr) {
1381 ret = -ENOMEM;
1382 goto release;
1383 }
1384
Pierre Ossmand96649e2006-06-30 02:22:30 -07001385 sdhci_reset(host, SDHCI_RESET_ALL);
1386
Pierre Ossman4a965502006-06-30 02:22:29 -07001387 version = readw(host->ioaddr + SDHCI_HOST_VERSION);
1388 version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
Pierre Ossmanc6573c92007-12-02 19:46:49 +01001389 if (version > 1) {
Pierre Ossman4a965502006-06-30 02:22:29 -07001390 printk(KERN_ERR "%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001391 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman4a965502006-06-30 02:22:29 -07001392 version);
Pierre Ossman4a965502006-06-30 02:22:29 -07001393 }
1394
Pierre Ossmand129bce2006-03-24 03:18:17 -08001395 caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
1396
Pierre Ossmand6f8dee2007-09-30 12:47:05 +02001397 if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
Pierre Ossman98608072006-06-30 02:22:34 -07001398 host->flags |= SDHCI_USE_DMA;
Pierre Ossman67435272006-06-30 02:22:31 -07001399 else if (!(caps & SDHCI_CAN_DO_DMA))
1400 DBG("Controller doesn't have DMA capability\n");
1401 else
Pierre Ossmand129bce2006-03-24 03:18:17 -08001402 host->flags |= SDHCI_USE_DMA;
1403
Feng Tang7c168e32007-09-30 12:44:18 +02001404 if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1405 (host->flags & SDHCI_USE_DMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01001406 DBG("Disabling DMA as it is marked broken\n");
Feng Tang7c168e32007-09-30 12:44:18 +02001407 host->flags &= ~SDHCI_USE_DMA;
1408 }
1409
Feng Tang56e71ef2007-09-29 14:15:05 +08001410 if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
1411 (host->flags & SDHCI_USE_DMA)) {
1412 printk(KERN_WARNING "%s: Will use DMA "
1413 "mode even though HW doesn't fully "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001414 "claim to support it.\n", mmc_hostname(mmc));
Feng Tang56e71ef2007-09-29 14:15:05 +08001415 }
1416
Pierre Ossmand129bce2006-03-24 03:18:17 -08001417 if (host->flags & SDHCI_USE_DMA) {
1418 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
1419 printk(KERN_WARNING "%s: No suitable DMA available. "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001420 "Falling back to PIO.\n", mmc_hostname(mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001421 host->flags &= ~SDHCI_USE_DMA;
1422 }
1423 }
1424
1425 if (host->flags & SDHCI_USE_DMA)
1426 pci_set_master(pdev);
1427 else /* XXX: Hack to get MMC layer to avoid highmem */
1428 pdev->dma_mask = 0;
1429
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001430 host->max_clk =
1431 (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
1432 if (host->max_clk == 0) {
1433 printk(KERN_ERR "%s: Hardware doesn't specify base clock "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001434 "frequency.\n", mmc_hostname(mmc));
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001435 ret = -ENODEV;
1436 goto unmap;
1437 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001438 host->max_clk *= 1000000;
1439
Pierre Ossman1c8cde92006-06-30 02:22:25 -07001440 host->timeout_clk =
1441 (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
1442 if (host->timeout_clk == 0) {
1443 printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001444 "frequency.\n", mmc_hostname(mmc));
Pierre Ossman1c8cde92006-06-30 02:22:25 -07001445 ret = -ENODEV;
1446 goto unmap;
1447 }
1448 if (caps & SDHCI_TIMEOUT_CLK_UNIT)
1449 host->timeout_clk *= 1000;
1450
Pierre Ossmand129bce2006-03-24 03:18:17 -08001451 /*
1452 * Set host parameters.
1453 */
1454 mmc->ops = &sdhci_ops;
1455 mmc->f_min = host->max_clk / 256;
1456 mmc->f_max = host->max_clk;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001457 mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001458
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001459 if (caps & SDHCI_CAN_DO_HISPD)
1460 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
1461
Pierre Ossman146ad662006-06-30 02:22:23 -07001462 mmc->ocr_avail = 0;
1463 if (caps & SDHCI_CAN_VDD_330)
1464 mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
Pierre Ossmanc70840e2007-02-02 22:41:41 +01001465 if (caps & SDHCI_CAN_VDD_300)
Pierre Ossman146ad662006-06-30 02:22:23 -07001466 mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
Pierre Ossmanc70840e2007-02-02 22:41:41 +01001467 if (caps & SDHCI_CAN_VDD_180)
Philip Langdale55556da2007-03-16 19:39:00 -07001468 mmc->ocr_avail |= MMC_VDD_165_195;
Pierre Ossman146ad662006-06-30 02:22:23 -07001469
1470 if (mmc->ocr_avail == 0) {
1471 printk(KERN_ERR "%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001472 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossman146ad662006-06-30 02:22:23 -07001473 ret = -ENODEV;
1474 goto unmap;
1475 }
1476
Pierre Ossmand129bce2006-03-24 03:18:17 -08001477 spin_lock_init(&host->lock);
1478
1479 /*
1480 * Maximum number of segments. Hardware cannot do scatter lists.
1481 */
1482 if (host->flags & SDHCI_USE_DMA)
1483 mmc->max_hw_segs = 1;
1484 else
1485 mmc->max_hw_segs = 16;
1486 mmc->max_phys_segs = 16;
1487
1488 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01001489 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01001490 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08001491 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001492 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001493
1494 /*
1495 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman55db8902006-11-21 17:55:45 +01001496 * of bytes.
Pierre Ossmand129bce2006-03-24 03:18:17 -08001497 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001498 mmc->max_seg_size = mmc->max_req_size;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001499
1500 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001501 * Maximum block size. This varies from controller to controller and
1502 * is specified in the capabilities register.
1503 */
1504 mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
1505 if (mmc->max_blk_size >= 3) {
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001506 printk(KERN_WARNING "%s: Invalid maximum block size, "
1507 "assuming 512 bytes\n", mmc_hostname(mmc));
David Vrabel03f85902007-08-10 13:25:03 +01001508 mmc->max_blk_size = 512;
1509 } else
1510 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001511
1512 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01001513 * Maximum block count.
1514 */
1515 mmc->max_blk_count = 65535;
1516
1517 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08001518 * Init tasklets.
1519 */
1520 tasklet_init(&host->card_tasklet,
1521 sdhci_tasklet_card, (unsigned long)host);
1522 tasklet_init(&host->finish_tasklet,
1523 sdhci_tasklet_finish, (unsigned long)host);
1524
Al Viroe4cad1b2006-10-10 22:47:07 +01001525 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001526
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001527 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001528 mmc_hostname(mmc), host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001529 if (ret)
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001530 goto untasklet;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001531
1532 sdhci_init(host);
1533
1534#ifdef CONFIG_MMC_DEBUG
1535 sdhci_dumpregs(host);
1536#endif
1537
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001538#ifdef CONFIG_LEDS_CLASS
1539 host->led.name = mmc_hostname(mmc);
1540 host->led.brightness = LED_OFF;
1541 host->led.default_trigger = mmc_hostname(mmc);
1542 host->led.brightness_set = sdhci_led_control;
1543
1544 ret = led_classdev_register(&pdev->dev, &host->led);
1545 if (ret)
1546 goto reset;
1547#endif
1548
Pierre Ossman5f25a662006-10-04 02:15:39 -07001549 mmiowb();
1550
Pierre Ossmand129bce2006-03-24 03:18:17 -08001551 mmc_add_host(mmc);
1552
Pierre Ossmanb69c9052008-03-08 23:44:25 +01001553 printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
1554 mmc_hostname(mmc), host->addr, host->irq,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001555 (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
1556
1557 return 0;
1558
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001559#ifdef CONFIG_LEDS_CLASS
1560reset:
1561 sdhci_reset(host, SDHCI_RESET_ALL);
1562 free_irq(host->irq, host);
1563#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001564untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08001565 tasklet_kill(&host->card_tasklet);
1566 tasklet_kill(&host->finish_tasklet);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07001567unmap:
Pierre Ossmand129bce2006-03-24 03:18:17 -08001568 iounmap(host->ioaddr);
1569release:
1570 pci_release_region(pdev, host->bar);
1571free:
1572 mmc_free_host(mmc);
1573
1574 return ret;
1575}
1576
1577static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
1578{
1579 struct sdhci_chip *chip;
1580 struct mmc_host *mmc;
1581 struct sdhci_host *host;
1582
1583 chip = pci_get_drvdata(pdev);
1584 host = chip->hosts[slot];
1585 mmc = host->mmc;
1586
1587 chip->hosts[slot] = NULL;
1588
1589 mmc_remove_host(mmc);
1590
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001591#ifdef CONFIG_LEDS_CLASS
1592 led_classdev_unregister(&host->led);
1593#endif
1594
Pierre Ossmand129bce2006-03-24 03:18:17 -08001595 sdhci_reset(host, SDHCI_RESET_ALL);
1596
1597 free_irq(host->irq, host);
1598
1599 del_timer_sync(&host->timer);
1600
1601 tasklet_kill(&host->card_tasklet);
1602 tasklet_kill(&host->finish_tasklet);
1603
1604 iounmap(host->ioaddr);
1605
1606 pci_release_region(pdev, host->bar);
1607
1608 mmc_free_host(mmc);
1609}
1610
1611static int __devinit sdhci_probe(struct pci_dev *pdev,
1612 const struct pci_device_id *ent)
1613{
1614 int ret, i;
Pierre Ossman51f82bc2006-06-30 02:22:22 -07001615 u8 slots, rev;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001616 struct sdhci_chip *chip;
1617
1618 BUG_ON(pdev == NULL);
1619 BUG_ON(ent == NULL);
1620
Pierre Ossman51f82bc2006-06-30 02:22:22 -07001621 pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
1622
1623 printk(KERN_INFO DRIVER_NAME
1624 ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
1625 pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
1626 (int)rev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001627
1628 ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
1629 if (ret)
1630 return ret;
1631
1632 slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
1633 DBG("found %d slot(s)\n", slots);
1634 if (slots == 0)
1635 return -ENODEV;
1636
1637 ret = pci_enable_device(pdev);
1638 if (ret)
1639 return ret;
1640
1641 chip = kzalloc(sizeof(struct sdhci_chip) +
1642 sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
1643 if (!chip) {
1644 ret = -ENOMEM;
1645 goto err;
1646 }
1647
1648 chip->pdev = pdev;
Pierre Ossmandf673b22006-06-30 02:22:31 -07001649 chip->quirks = ent->driver_data;
1650
1651 if (debug_quirks)
1652 chip->quirks = debug_quirks;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001653
1654 chip->num_slots = slots;
1655 pci_set_drvdata(pdev, chip);
1656
1657 for (i = 0;i < slots;i++) {
1658 ret = sdhci_probe_slot(pdev, i);
1659 if (ret) {
1660 for (i--;i >= 0;i--)
1661 sdhci_remove_slot(pdev, i);
1662 goto free;
1663 }
1664 }
1665
1666 return 0;
1667
1668free:
1669 pci_set_drvdata(pdev, NULL);
1670 kfree(chip);
1671
1672err:
1673 pci_disable_device(pdev);
1674 return ret;
1675}
1676
1677static void __devexit sdhci_remove(struct pci_dev *pdev)
1678{
1679 int i;
1680 struct sdhci_chip *chip;
1681
1682 chip = pci_get_drvdata(pdev);
1683
1684 if (chip) {
1685 for (i = 0;i < chip->num_slots;i++)
1686 sdhci_remove_slot(pdev, i);
1687
1688 pci_set_drvdata(pdev, NULL);
1689
1690 kfree(chip);
1691 }
1692
1693 pci_disable_device(pdev);
1694}
1695
1696static struct pci_driver sdhci_driver = {
1697 .name = DRIVER_NAME,
1698 .id_table = pci_ids,
1699 .probe = sdhci_probe,
1700 .remove = __devexit_p(sdhci_remove),
1701 .suspend = sdhci_suspend,
1702 .resume = sdhci_resume,
1703};
1704
1705/*****************************************************************************\
1706 * *
1707 * Driver init/exit *
1708 * *
1709\*****************************************************************************/
1710
1711static int __init sdhci_drv_init(void)
1712{
1713 printk(KERN_INFO DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01001714 ": Secure Digital Host Controller Interface driver\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08001715 printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
1716
1717 return pci_register_driver(&sdhci_driver);
1718}
1719
1720static void __exit sdhci_drv_exit(void)
1721{
1722 DBG("Exiting\n");
1723
1724 pci_unregister_driver(&sdhci_driver);
1725}
1726
1727module_init(sdhci_drv_init);
1728module_exit(sdhci_drv_exit);
1729
Pierre Ossmandf673b22006-06-30 02:22:31 -07001730module_param(debug_quirks, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07001731
Pierre Ossmand129bce2006-03-24 03:18:17 -08001732MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
1733MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08001734MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07001735
Pierre Ossmandf673b22006-06-30 02:22:31 -07001736MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");