blob: 524abc4d3aec0b930b442eac8988b8aa40c5394d [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08007 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +03008 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01009 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -070010 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080011 select ARCH_HAS_GCOV_PROFILE_ALL
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020012 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070013 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010014 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010015 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020016 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070017 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010018 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000019 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000020 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080021 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000022 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000023 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000024 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010025 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050026 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010027 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050028 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010029 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010030 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000031 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070032 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000033 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000034 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010035 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080036 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070037 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010038 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010039 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000040 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070041 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010042 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010043 select GENERIC_IRQ_PROBE
44 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010045 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010046 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070047 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000049 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010052 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010054 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010055 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010056 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010057 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080058 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030059 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000060 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080061 select HAVE_ARCH_MMAP_RND_BITS
62 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000063 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010064 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070065 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
66 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020067 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010068 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010069 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010070 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010071 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070072 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070073 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070074 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010075 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000076 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010077 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000078 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010079 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090080 select HAVE_FUNCTION_TRACER
81 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020082 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000085 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070087 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000088 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010090 select HAVE_PERF_REGS
91 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040092 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070093 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010094 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040095 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040096 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010097 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010098 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020099 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100100 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select NO_BOOTMEM
102 select OF
103 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -0700104 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100105 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200106 select PCI_ECAM if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000108 select POWER_RESET
109 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700111 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
Mark Rutland030c4d22016-05-31 15:57:59 +0100124config ARM64_PAGE_SHIFT
125 int
126 default 16 if ARM64_64K_PAGES
127 default 14 if ARM64_16K_PAGES
128 default 12
129
130config ARM64_CONT_SHIFT
131 int
132 default 5 if ARM64_64K_PAGES
133 default 7 if ARM64_16K_PAGES
134 default 4
135
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800136config ARCH_MMAP_RND_BITS_MIN
137 default 14 if ARM64_64K_PAGES
138 default 16 if ARM64_16K_PAGES
139 default 18
140
141# max bits determined by the following formula:
142# VA_BITS - PAGE_SHIFT - 3
143config ARCH_MMAP_RND_BITS_MAX
144 default 19 if ARM64_VA_BITS=36
145 default 24 if ARM64_VA_BITS=39
146 default 27 if ARM64_VA_BITS=42
147 default 30 if ARM64_VA_BITS=47
148 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
149 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
150 default 33 if ARM64_VA_BITS=48
151 default 14 if ARM64_64K_PAGES
152 default 16 if ARM64_16K_PAGES
153 default 18
154
155config ARCH_MMAP_RND_COMPAT_BITS_MIN
156 default 7 if ARM64_64K_PAGES
157 default 9 if ARM64_16K_PAGES
158 default 11
159
160config ARCH_MMAP_RND_COMPAT_BITS_MAX
161 default 16
162
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700163config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100164 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100165
166config STACKTRACE_SUPPORT
167 def_bool y
168
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100169config ILLEGAL_POINTER_VALUE
170 hex
171 default 0xdead000000000000
172
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173config LOCKDEP_SUPPORT
174 def_bool y
175
176config TRACE_IRQFLAGS_SUPPORT
177 def_bool y
178
Will Deaconc209f792014-03-14 17:47:05 +0000179config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180 def_bool y
181
Dave P Martin9fb74102015-07-24 16:37:48 +0100182config GENERIC_BUG
183 def_bool y
184 depends on BUG
185
186config GENERIC_BUG_RELATIVE_POINTERS
187 def_bool y
188 depends on GENERIC_BUG
189
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100190config GENERIC_HWEIGHT
191 def_bool y
192
193config GENERIC_CSUM
194 def_bool y
195
196config GENERIC_CALIBRATE_DELAY
197 def_bool y
198
Catalin Marinas19e76402014-02-27 12:09:22 +0000199config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100200 def_bool y
201
Steve Capper29e56942014-10-09 15:29:25 -0700202config HAVE_GENERIC_RCU_GUP
203 def_bool y
204
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100205config ARCH_DMA_ADDR_T_64BIT
206 def_bool y
207
208config NEED_DMA_MAP_STATE
209 def_bool y
210
211config NEED_SG_DMA_LENGTH
212 def_bool y
213
Will Deacon4b3dc962015-05-29 18:28:44 +0100214config SMP
215 def_bool y
216
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100217config SWIOTLB
218 def_bool y
219
220config IOMMU_HELPER
221 def_bool SWIOTLB
222
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100223config KERNEL_MODE_NEON
224 def_bool y
225
Rob Herring92cc15f2014-04-18 17:19:59 -0500226config FIX_EARLYCON_MEM
227 def_bool y
228
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700229config PGTABLE_LEVELS
230 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100231 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700232 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
233 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
234 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100235 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
236 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700237
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100238source "init/Kconfig"
239
240source "kernel/Kconfig.freezer"
241
Olof Johansson6a377492015-07-20 12:09:16 -0700242source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100243
244menu "Bus support"
245
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100246config PCI
247 bool "PCI support"
248 help
249 This feature enables support for PCI bus system. If you say Y
250 here, the kernel will include drivers and infrastructure code
251 to support PCI bus devices.
252
253config PCI_DOMAINS
254 def_bool PCI
255
256config PCI_DOMAINS_GENERIC
257 def_bool PCI
258
259config PCI_SYSCALL
260 def_bool PCI
261
262source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100263
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100264endmenu
265
266menu "Kernel Features"
267
Andre Przywarac0a01b82014-11-14 15:54:12 +0000268menu "ARM errata workarounds via the alternatives framework"
269
270config ARM64_ERRATUM_826319
271 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
272 default y
273 help
274 This option adds an alternative code sequence to work around ARM
275 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
276 AXI master interface and an L2 cache.
277
278 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
279 and is unable to accept a certain write via this interface, it will
280 not progress on read data presented on the read data channel and the
281 system can deadlock.
282
283 The workaround promotes data cache clean instructions to
284 data cache clean-and-invalidate.
285 Please note that this does not necessarily enable the workaround,
286 as it depends on the alternative framework, which will only patch
287 the kernel if an affected CPU is detected.
288
289 If unsure, say Y.
290
291config ARM64_ERRATUM_827319
292 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
293 default y
294 help
295 This option adds an alternative code sequence to work around ARM
296 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
297 master interface and an L2 cache.
298
299 Under certain conditions this erratum can cause a clean line eviction
300 to occur at the same time as another transaction to the same address
301 on the AMBA 5 CHI interface, which can cause data corruption if the
302 interconnect reorders the two transactions.
303
304 The workaround promotes data cache clean instructions to
305 data cache clean-and-invalidate.
306 Please note that this does not necessarily enable the workaround,
307 as it depends on the alternative framework, which will only patch
308 the kernel if an affected CPU is detected.
309
310 If unsure, say Y.
311
312config ARM64_ERRATUM_824069
313 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
314 default y
315 help
316 This option adds an alternative code sequence to work around ARM
317 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
318 to a coherent interconnect.
319
320 If a Cortex-A53 processor is executing a store or prefetch for
321 write instruction at the same time as a processor in another
322 cluster is executing a cache maintenance operation to the same
323 address, then this erratum might cause a clean cache line to be
324 incorrectly marked as dirty.
325
326 The workaround promotes data cache clean instructions to
327 data cache clean-and-invalidate.
328 Please note that this option does not necessarily enable the
329 workaround, as it depends on the alternative framework, which will
330 only patch the kernel if an affected CPU is detected.
331
332 If unsure, say Y.
333
334config ARM64_ERRATUM_819472
335 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
336 default y
337 help
338 This option adds an alternative code sequence to work around ARM
339 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
340 present when it is connected to a coherent interconnect.
341
342 If the processor is executing a load and store exclusive sequence at
343 the same time as a processor in another cluster is executing a cache
344 maintenance operation to the same address, then this erratum might
345 cause data corruption.
346
347 The workaround promotes data cache clean instructions to
348 data cache clean-and-invalidate.
349 Please note that this does not necessarily enable the workaround,
350 as it depends on the alternative framework, which will only patch
351 the kernel if an affected CPU is detected.
352
353 If unsure, say Y.
354
355config ARM64_ERRATUM_832075
356 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
357 default y
358 help
359 This option adds an alternative code sequence to work around ARM
360 erratum 832075 on Cortex-A57 parts up to r1p2.
361
362 Affected Cortex-A57 parts might deadlock when exclusive load/store
363 instructions to Write-Back memory are mixed with Device loads.
364
365 The workaround is to promote device loads to use Load-Acquire
366 semantics.
367 Please note that this does not necessarily enable the workaround,
368 as it depends on the alternative framework, which will only patch
369 the kernel if an affected CPU is detected.
370
371 If unsure, say Y.
372
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000373config ARM64_ERRATUM_834220
374 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
375 depends on KVM
376 default y
377 help
378 This option adds an alternative code sequence to work around ARM
379 erratum 834220 on Cortex-A57 parts up to r1p2.
380
381 Affected Cortex-A57 parts might report a Stage 2 translation
382 fault as the result of a Stage 1 fault for load crossing a
383 page boundary when there is a permission or device memory
384 alignment fault at Stage 1 and a translation fault at Stage 2.
385
386 The workaround is to verify that the Stage 1 translation
387 doesn't generate a fault before handling the Stage 2 fault.
388 Please note that this does not necessarily enable the workaround,
389 as it depends on the alternative framework, which will only patch
390 the kernel if an affected CPU is detected.
391
392 If unsure, say Y.
393
Will Deacon905e8c52015-03-23 19:07:02 +0000394config ARM64_ERRATUM_845719
395 bool "Cortex-A53: 845719: a load might read incorrect data"
396 depends on COMPAT
397 default y
398 help
399 This option adds an alternative code sequence to work around ARM
400 erratum 845719 on Cortex-A53 parts up to r0p4.
401
402 When running a compat (AArch32) userspace on an affected Cortex-A53
403 part, a load at EL0 from a virtual address that matches the bottom 32
404 bits of the virtual address used by a recent load at (AArch64) EL1
405 might return incorrect data.
406
407 The workaround is to write the contextidr_el1 register on exception
408 return to a 32-bit task.
409 Please note that this does not necessarily enable the workaround,
410 as it depends on the alternative framework, which will only patch
411 the kernel if an affected CPU is detected.
412
413 If unsure, say Y.
414
Will Deacondf057cc2015-03-17 12:15:02 +0000415config ARM64_ERRATUM_843419
416 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
417 depends on MODULES
418 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100419 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000420 help
421 This option builds kernel modules using the large memory model in
422 order to avoid the use of the ADRP instruction, which can cause
423 a subsequent memory access to use an incorrect address on Cortex-A53
424 parts up to r0p4.
425
426 Note that the kernel itself must be linked with a version of ld
427 which fixes potentially affected ADRP instructions through the
428 use of veneers.
429
430 If unsure, say Y.
431
Robert Richter94100972015-09-21 22:58:38 +0200432config CAVIUM_ERRATUM_22375
433 bool "Cavium erratum 22375, 24313"
434 default y
435 help
436 Enable workaround for erratum 22375, 24313.
437
438 This implements two gicv3-its errata workarounds for ThunderX. Both
439 with small impact affecting only ITS table allocation.
440
441 erratum 22375: only alloc 8MB table size
442 erratum 24313: ignore memory access type
443
444 The fixes are in ITS initialization and basically ignore memory access
445 type and table size provided by the TYPER and BASER registers.
446
447 If unsure, say Y.
448
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200449config CAVIUM_ERRATUM_23144
450 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
451 depends on NUMA
452 default y
453 help
454 ITS SYNC command hang for cross node io and collections/cpu mapping.
455
456 If unsure, say Y.
457
Robert Richter6d4e11c2015-09-21 22:58:35 +0200458config CAVIUM_ERRATUM_23154
459 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
460 default y
461 help
462 The gicv3 of ThunderX requires a modified version for
463 reading the IAR status to ensure data synchronization
464 (access to icc_iar1_el1 is not sync'ed before and after).
465
466 If unsure, say Y.
467
Andrew Pinski104a0c02016-02-24 17:44:57 -0800468config CAVIUM_ERRATUM_27456
469 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
470 default y
471 help
472 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
473 instructions may cause the icache to become corrupted if it
474 contains data for a non-current ASID. The fix is to
475 invalidate the icache when changing the mm context.
476
477 If unsure, say Y.
478
Andre Przywarac0a01b82014-11-14 15:54:12 +0000479endmenu
480
481
Jungseok Leee41ceed2014-05-12 10:40:38 +0100482choice
483 prompt "Page size"
484 default ARM64_4K_PAGES
485 help
486 Page size (translation granule) configuration.
487
488config ARM64_4K_PAGES
489 bool "4KB"
490 help
491 This feature enables 4KB pages support.
492
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100493config ARM64_16K_PAGES
494 bool "16KB"
495 help
496 The system will use 16KB pages support. AArch32 emulation
497 requires applications compiled with 16K (or a multiple of 16K)
498 aligned segments.
499
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100500config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100501 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100502 help
503 This feature enables 64KB pages support (4KB by default)
504 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100505 look-up. AArch32 emulation requires applications compiled
506 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100507
Jungseok Leee41ceed2014-05-12 10:40:38 +0100508endchoice
509
510choice
511 prompt "Virtual address space size"
512 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100513 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100514 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
515 help
516 Allows choosing one of multiple possible virtual address
517 space sizes. The level of translation table is determined by
518 a combination of page size and virtual address space size.
519
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100520config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100521 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100522 depends on ARM64_16K_PAGES
523
Jungseok Leee41ceed2014-05-12 10:40:38 +0100524config ARM64_VA_BITS_39
525 bool "39-bit"
526 depends on ARM64_4K_PAGES
527
528config ARM64_VA_BITS_42
529 bool "42-bit"
530 depends on ARM64_64K_PAGES
531
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100532config ARM64_VA_BITS_47
533 bool "47-bit"
534 depends on ARM64_16K_PAGES
535
Jungseok Leec79b9542014-05-12 18:40:51 +0900536config ARM64_VA_BITS_48
537 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900538
Jungseok Leee41ceed2014-05-12 10:40:38 +0100539endchoice
540
541config ARM64_VA_BITS
542 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100543 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100544 default 39 if ARM64_VA_BITS_39
545 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100546 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900547 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100548
Will Deacona8720132013-10-11 14:52:19 +0100549config CPU_BIG_ENDIAN
550 bool "Build big-endian kernel"
551 help
552 Say Y if you plan on running a kernel in big-endian mode.
553
Mark Brownf6e763b2014-03-04 07:51:17 +0000554config SCHED_MC
555 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000556 help
557 Multi-core scheduler support improves the CPU scheduler's decision
558 making when dealing with multi-core CPU chips at a cost of slightly
559 increased overhead in some places. If unsure say N here.
560
561config SCHED_SMT
562 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000563 help
564 Improves the CPU scheduler's decision making when dealing with
565 MultiThreading at a cost of slightly increased overhead in some
566 places. If unsure say N here.
567
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100568config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000569 int "Maximum number of CPUs (2-4096)"
570 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100571 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100572 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100573
Mark Rutland9327e2c2013-10-24 20:30:18 +0100574config HOTPLUG_CPU
575 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800576 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100577 help
578 Say Y here to experiment with turning CPUs off and on. CPUs
579 can be controlled through /sys/devices/system/cpu.
580
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700581# Common NUMA Features
582config NUMA
583 bool "Numa Memory Allocation and Scheduler Support"
584 depends on SMP
585 help
586 Enable NUMA (Non Uniform Memory Access) support.
587
588 The kernel will try to allocate memory used by a CPU on the
589 local memory of the CPU and add some more
590 NUMA awareness to the kernel.
591
592config NODES_SHIFT
593 int "Maximum NUMA Nodes (as a power of 2)"
594 range 1 10
595 default "2"
596 depends on NEED_MULTIPLE_NODES
597 help
598 Specify the maximum number of NUMA Nodes available on the target
599 system. Increases memory reserved to accommodate various tables.
600
601config USE_PERCPU_NUMA_NODE_ID
602 def_bool y
603 depends on NUMA
604
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100605source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800606source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100607
Laura Abbott83863f22016-02-05 16:24:47 -0800608config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100609 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800610 def_bool y
611
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100612config ARCH_HAS_HOLES_MEMORYMODEL
613 def_bool y if SPARSEMEM
614
615config ARCH_SPARSEMEM_ENABLE
616 def_bool y
617 select SPARSEMEM_VMEMMAP_ENABLE
618
619config ARCH_SPARSEMEM_DEFAULT
620 def_bool ARCH_SPARSEMEM_ENABLE
621
622config ARCH_SELECT_MEMORY_MODEL
623 def_bool ARCH_SPARSEMEM_ENABLE
624
625config HAVE_ARCH_PFN_VALID
626 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
627
628config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100629 def_bool y
630 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100631
Steve Capper084bd292013-04-10 13:48:00 +0100632config SYS_SUPPORTS_HUGETLBFS
633 def_bool y
634
Steve Capper084bd292013-04-10 13:48:00 +0100635config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100636 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100637
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100638config ARCH_HAS_CACHE_LINE_SIZE
639 def_bool y
640
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100641source "mm/Kconfig"
642
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000643config SECCOMP
644 bool "Enable seccomp to safely compute untrusted bytecode"
645 ---help---
646 This kernel feature is useful for number crunching applications
647 that may need to compute untrusted bytecode during their
648 execution. By using pipes or other transports made available to
649 the process as file descriptors supporting the read/write
650 syscalls, it's possible to isolate those applications in
651 their own address space using seccomp. Once seccomp is
652 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
653 and the task is only allowed to execute a few safe syscalls
654 defined by each seccomp mode.
655
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000656config PARAVIRT
657 bool "Enable paravirtualization code"
658 help
659 This changes the kernel so it can modify itself when it is run
660 under a hypervisor, potentially improving performance significantly
661 over full virtualization.
662
663config PARAVIRT_TIME_ACCOUNTING
664 bool "Paravirtual steal time accounting"
665 select PARAVIRT
666 default n
667 help
668 Select this option to enable fine granularity task steal time
669 accounting. Time spent executing other tasks in parallel with
670 the current vCPU is discounted from the vCPU power. To account for
671 that, there can be a small performance impact.
672
673 If in doubt, say N here.
674
Geoff Levandd28f6df2016-06-23 17:54:48 +0000675config KEXEC
676 depends on PM_SLEEP_SMP
677 select KEXEC_CORE
678 bool "kexec system call"
679 ---help---
680 kexec is a system call that implements the ability to shutdown your
681 current kernel, and to start another kernel. It is like a reboot
682 but it is independent of the system firmware. And like a reboot
683 you can start any kernel with it, not just Linux.
684
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000685config XEN_DOM0
686 def_bool y
687 depends on XEN
688
689config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700690 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000691 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000692 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000693 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000694 help
695 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
696
Steve Capperd03bb142013-04-25 15:19:21 +0100697config FORCE_MAX_ZONEORDER
698 int
699 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100700 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100701 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100702 help
703 The kernel memory allocator divides physically contiguous memory
704 blocks into "zones", where each zone is a power of two number of
705 pages. This option selects the largest power of two that the kernel
706 keeps in the memory allocator. If you need to allocate very large
707 blocks of physically contiguous memory, then you may need to
708 increase this value.
709
710 This config option is actually maximum order plus one. For example,
711 a value of 11 means that the largest free memory block is 2^10 pages.
712
713 We make sure that we can allocate upto a HugePage size for each configuration.
714 Hence we have :
715 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
716
717 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
718 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100719
Will Deacon1b907f42014-11-20 16:51:10 +0000720menuconfig ARMV8_DEPRECATED
721 bool "Emulate deprecated/obsolete ARMv8 instructions"
722 depends on COMPAT
723 help
724 Legacy software support may require certain instructions
725 that have been deprecated or obsoleted in the architecture.
726
727 Enable this config to enable selective emulation of these
728 features.
729
730 If unsure, say Y
731
732if ARMV8_DEPRECATED
733
734config SWP_EMULATION
735 bool "Emulate SWP/SWPB instructions"
736 help
737 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
738 they are always undefined. Say Y here to enable software
739 emulation of these instructions for userspace using LDXR/STXR.
740
741 In some older versions of glibc [<=2.8] SWP is used during futex
742 trylock() operations with the assumption that the code will not
743 be preempted. This invalid assumption may be more likely to fail
744 with SWP emulation enabled, leading to deadlock of the user
745 application.
746
747 NOTE: when accessing uncached shared regions, LDXR/STXR rely
748 on an external transaction monitoring block called a global
749 monitor to maintain update atomicity. If your system does not
750 implement a global monitor, this option can cause programs that
751 perform SWP operations to uncached memory to deadlock.
752
753 If unsure, say Y
754
755config CP15_BARRIER_EMULATION
756 bool "Emulate CP15 Barrier instructions"
757 help
758 The CP15 barrier instructions - CP15ISB, CP15DSB, and
759 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
760 strongly recommended to use the ISB, DSB, and DMB
761 instructions instead.
762
763 Say Y here to enable software emulation of these
764 instructions for AArch32 userspace code. When this option is
765 enabled, CP15 barrier usage is traced which can help
766 identify software that needs updating.
767
768 If unsure, say Y
769
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000770config SETEND_EMULATION
771 bool "Emulate SETEND instruction"
772 help
773 The SETEND instruction alters the data-endianness of the
774 AArch32 EL0, and is deprecated in ARMv8.
775
776 Say Y here to enable software emulation of the instruction
777 for AArch32 userspace code.
778
779 Note: All the cpus on the system must have mixed endian support at EL0
780 for this feature to be enabled. If a new CPU - which doesn't support mixed
781 endian - is hotplugged in after this feature has been enabled, there could
782 be unexpected results in the applications.
783
784 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000785endif
786
Will Deacon0e4a0702015-07-27 15:54:13 +0100787menu "ARMv8.1 architectural features"
788
789config ARM64_HW_AFDBM
790 bool "Support for hardware updates of the Access and Dirty page flags"
791 default y
792 help
793 The ARMv8.1 architecture extensions introduce support for
794 hardware updates of the access and dirty information in page
795 table entries. When enabled in TCR_EL1 (HA and HD bits) on
796 capable processors, accesses to pages with PTE_AF cleared will
797 set this bit instead of raising an access flag fault.
798 Similarly, writes to read-only pages with the DBM bit set will
799 clear the read-only bit (AP[2]) instead of raising a
800 permission fault.
801
802 Kernels built with this configuration option enabled continue
803 to work on pre-ARMv8.1 hardware and the performance impact is
804 minimal. If unsure, say Y.
805
806config ARM64_PAN
807 bool "Enable support for Privileged Access Never (PAN)"
808 default y
809 help
810 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
811 prevents the kernel or hypervisor from accessing user-space (EL0)
812 memory directly.
813
814 Choosing this option will cause any unprotected (not using
815 copy_to_user et al) memory access to fail with a permission fault.
816
817 The feature is detected at runtime, and will remain as a 'nop'
818 instruction if the cpu does not implement the feature.
819
820config ARM64_LSE_ATOMICS
821 bool "Atomic instructions"
822 help
823 As part of the Large System Extensions, ARMv8.1 introduces new
824 atomic instructions that are designed specifically to scale in
825 very large systems.
826
827 Say Y here to make use of these instructions for the in-kernel
828 atomic routines. This incurs a small overhead on CPUs that do
829 not support these instructions and requires the kernel to be
830 built with binutils >= 2.25.
831
Marc Zyngier1f364c82014-02-19 09:33:14 +0000832config ARM64_VHE
833 bool "Enable support for Virtualization Host Extensions (VHE)"
834 default y
835 help
836 Virtualization Host Extensions (VHE) allow the kernel to run
837 directly at EL2 (instead of EL1) on processors that support
838 it. This leads to better performance for KVM, as they reduce
839 the cost of the world switch.
840
841 Selecting this option allows the VHE feature to be detected
842 at runtime, and does not affect processors that do not
843 implement this feature.
844
Will Deacon0e4a0702015-07-27 15:54:13 +0100845endmenu
846
Will Deaconf9933182016-02-26 16:30:14 +0000847menu "ARMv8.2 architectural features"
848
James Morse57f49592016-02-05 14:58:48 +0000849config ARM64_UAO
850 bool "Enable support for User Access Override (UAO)"
851 default y
852 help
853 User Access Override (UAO; part of the ARMv8.2 Extensions)
854 causes the 'unprivileged' variant of the load/store instructions to
855 be overriden to be privileged.
856
857 This option changes get_user() and friends to use the 'unprivileged'
858 variant of the load/store instructions. This ensures that user-space
859 really did have access to the supplied memory. When addr_limit is
860 set to kernel memory the UAO bit will be set, allowing privileged
861 access to kernel memory.
862
863 Choosing this option will cause copy_to_user() et al to use user-space
864 memory permissions.
865
866 The feature is detected at runtime, the kernel will use the
867 regular load/store instructions if the cpu does not implement the
868 feature.
869
Will Deaconf9933182016-02-26 16:30:14 +0000870endmenu
871
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100872config ARM64_MODULE_CMODEL_LARGE
873 bool
874
875config ARM64_MODULE_PLTS
876 bool
877 select ARM64_MODULE_CMODEL_LARGE
878 select HAVE_MOD_ARCH_SPECIFIC
879
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100880config RELOCATABLE
881 bool
882 help
883 This builds the kernel as a Position Independent Executable (PIE),
884 which retains all relocation metadata required to relocate the
885 kernel binary at runtime to a different virtual address than the
886 address it was linked at.
887 Since AArch64 uses the RELA relocation format, this requires a
888 relocation pass at runtime even if the kernel is loaded at the
889 same address it was linked at.
890
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100891config RANDOMIZE_BASE
892 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700893 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100894 select RELOCATABLE
895 help
896 Randomizes the virtual address at which the kernel image is
897 loaded, as a security feature that deters exploit attempts
898 relying on knowledge of the location of kernel internals.
899
900 It is the bootloader's job to provide entropy, by passing a
901 random u64 value in /chosen/kaslr-seed at kernel entry.
902
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100903 When booting via the UEFI stub, it will invoke the firmware's
904 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
905 to the kernel proper. In addition, it will randomise the physical
906 location of the kernel Image as well.
907
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100908 If unsure, say N.
909
910config RANDOMIZE_MODULE_REGION_FULL
911 bool "Randomize the module region independently from the core kernel"
912 depends on RANDOMIZE_BASE
913 default y
914 help
915 Randomizes the location of the module region without considering the
916 location of the core kernel. This way, it is impossible for modules
917 to leak information about the location of core kernel data structures
918 but it does imply that function calls between modules and the core
919 kernel will need to be resolved via veneers in the module PLT.
920
921 When this option is not set, the module region will be randomized over
922 a limited range that contains the [_stext, _etext] interval of the
923 core kernel, so branch relocations are always in range.
924
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100925endmenu
926
927menu "Boot options"
928
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000929config ARM64_ACPI_PARKING_PROTOCOL
930 bool "Enable support for the ARM64 ACPI parking protocol"
931 depends on ACPI
932 help
933 Enable support for the ARM64 ACPI parking protocol. If disabled
934 the kernel will not allow booting through the ARM64 ACPI parking
935 protocol even if the corresponding data is present in the ACPI
936 MADT table.
937
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100938config CMDLINE
939 string "Default kernel command string"
940 default ""
941 help
942 Provide a set of default command-line options at build time by
943 entering them here. As a minimum, you should specify the the
944 root device (e.g. root=/dev/nfs).
945
946config CMDLINE_FORCE
947 bool "Always use the default kernel command string"
948 help
949 Always use the default kernel command string, even if the boot
950 loader passes other arguments to the kernel.
951 This is useful if you cannot or don't want to change the
952 command-line options your boot loader passes to the kernel.
953
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200954config EFI_STUB
955 bool
956
Mark Salterf84d0272014-04-15 21:59:30 -0400957config EFI
958 bool "UEFI runtime support"
959 depends on OF && !CPU_BIG_ENDIAN
960 select LIBFDT
961 select UCS2_STRING
962 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200963 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200964 select EFI_STUB
965 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400966 default y
967 help
968 This option provides support for runtime services provided
969 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400970 clock, and platform reset). A UEFI stub is also provided to
971 allow the kernel to be booted as an EFI application. This
972 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400973
Yi Lid1ae8c02014-10-04 23:46:43 +0800974config DMI
975 bool "Enable support for SMBIOS (DMI) tables"
976 depends on EFI
977 default y
978 help
979 This enables SMBIOS/DMI feature for systems.
980
981 This option is only useful on systems that have UEFI firmware.
982 However, even with this option, the resultant kernel should
983 continue to boot on existing non-UEFI platforms.
984
Alex Raye2d9f0a2014-03-17 13:44:01 -0700985config BUILD_ARM64_APPENDED_DTB_IMAGE
986 bool "Build a concatenated Image.gz/dtb by default"
987 depends on OF
988 help
989 Enabling this option will cause a concatenated Image.gz and list of
990 DTBs to be built by default (instead of a standalone Image.gz.)
991 The image will built in arch/arm64/boot/Image.gz-dtb
992
993config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
994 string "Default dtb names"
995 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
996 help
997 Space separated list of names of dtbs to append when
998 building a concatenated Image.gz-dtb.
999
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001000endmenu
1001
1002menu "Userspace binary formats"
1003
1004source "fs/Kconfig.binfmt"
1005
1006config COMPAT
1007 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001008 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001009 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001010 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001011 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001012 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001013 help
1014 This option enables support for a 32-bit EL0 running under a 64-bit
1015 kernel at EL1. AArch32-specific components such as system calls,
1016 the user helper functions, VFP support and the ptrace interface are
1017 handled appropriately by the kernel.
1018
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001019 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1020 that you will only be able to execute AArch32 binaries that were compiled
1021 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001022
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001023 If you want to execute 32-bit userspace applications, say Y.
1024
1025config SYSVIPC_COMPAT
1026 def_bool y
1027 depends on COMPAT && SYSVIPC
1028
1029endmenu
1030
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001031menu "Power management options"
1032
1033source "kernel/power/Kconfig"
1034
James Morse82869ac2016-04-27 17:47:12 +01001035config ARCH_HIBERNATION_POSSIBLE
1036 def_bool y
1037 depends on CPU_PM
1038
1039config ARCH_HIBERNATION_HEADER
1040 def_bool y
1041 depends on HIBERNATION
1042
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001043config ARCH_SUSPEND_POSSIBLE
1044 def_bool y
1045
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001046endmenu
1047
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001048menu "CPU Power Management"
1049
1050source "drivers/cpuidle/Kconfig"
1051
Rob Herring52e7e812014-02-24 11:27:57 +09001052source "drivers/cpufreq/Kconfig"
1053
1054endmenu
1055
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001056source "net/Kconfig"
1057
1058source "drivers/Kconfig"
1059
Mark Salterf84d0272014-04-15 21:59:30 -04001060source "drivers/firmware/Kconfig"
1061
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001062source "drivers/acpi/Kconfig"
1063
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001064source "fs/Kconfig"
1065
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001066source "arch/arm64/kvm/Kconfig"
1067
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001068source "arch/arm64/Kconfig.debug"
1069
1070source "security/Kconfig"
1071
1072source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001073if CRYPTO
1074source "arch/arm64/crypto/Kconfig"
1075endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001076
1077source "lib/Kconfig"