R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/ |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * Based on "omap4.dtsi" |
| 8 | */ |
| 9 | |
Florian Vaussard | 6d624ea | 2013-05-31 14:32:56 +0200 | [diff] [blame] | 10 | #include <dt-bindings/gpio/gpio.h> |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 11 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Florian Vaussard | bcd3cca | 2013-05-31 14:32:59 +0200 | [diff] [blame] | 12 | #include <dt-bindings/pinctrl/omap.h> |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 13 | |
Florian Vaussard | 98ef7957 | 2013-05-31 14:32:55 +0200 | [diff] [blame] | 14 | #include "skeleton.dtsi" |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 15 | |
| 16 | / { |
Santosh Shilimkar | ba1829b | 2013-02-12 15:57:55 +0530 | [diff] [blame] | 17 | #address-cells = <1>; |
| 18 | #size-cells = <1>; |
| 19 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 20 | compatible = "ti,omap5"; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 21 | interrupt-parent = <&wakeupgen>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 22 | |
| 23 | aliases { |
Nishanth Menon | 20b8094 | 2013-10-16 15:21:03 -0500 | [diff] [blame] | 24 | i2c0 = &i2c1; |
| 25 | i2c1 = &i2c2; |
| 26 | i2c2 = &i2c3; |
| 27 | i2c3 = &i2c4; |
| 28 | i2c4 = &i2c5; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 29 | serial0 = &uart1; |
| 30 | serial1 = &uart2; |
| 31 | serial2 = &uart3; |
| 32 | serial3 = &uart4; |
| 33 | serial4 = &uart5; |
| 34 | serial5 = &uart6; |
| 35 | }; |
| 36 | |
| 37 | cpus { |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 38 | #address-cells = <1>; |
| 39 | #size-cells = <0>; |
| 40 | |
Nishanth Menon | b8981d7 | 2013-10-16 10:39:04 -0500 | [diff] [blame] | 41 | cpu0: cpu@0 { |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 42 | device_type = "cpu"; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 43 | compatible = "arm,cortex-a15"; |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 44 | reg = <0x0>; |
J Keerthy | 6c24894 | 2013-10-16 10:39:06 -0500 | [diff] [blame] | 45 | |
| 46 | operating-points = < |
| 47 | /* kHz uV */ |
J Keerthy | 6c24894 | 2013-10-16 10:39:06 -0500 | [diff] [blame] | 48 | 1000000 1060000 |
| 49 | 1500000 1250000 |
| 50 | >; |
Nishanth Menon | 8d766fa | 2014-01-29 12:19:17 -0600 | [diff] [blame] | 51 | |
| 52 | clocks = <&dpll_mpu_ck>; |
| 53 | clock-names = "cpu"; |
| 54 | |
| 55 | clock-latency = <300000>; /* From omap-cpufreq driver */ |
| 56 | |
Eduardo Valentin | 2cd29f6 | 2013-08-16 11:30:47 -0400 | [diff] [blame] | 57 | /* cooling options */ |
| 58 | cooling-min-level = <0>; |
| 59 | cooling-max-level = <2>; |
| 60 | #cooling-cells = <2>; /* min followed by max */ |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 61 | }; |
| 62 | cpu@1 { |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 63 | device_type = "cpu"; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 64 | compatible = "arm,cortex-a15"; |
Lorenzo Pieralisi | eeb25fd | 2013-04-18 18:35:59 +0100 | [diff] [blame] | 65 | reg = <0x1>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 66 | }; |
| 67 | }; |
| 68 | |
Eduardo Valentin | 1b761fc | 2013-08-16 12:01:02 -0400 | [diff] [blame] | 69 | thermal-zones { |
| 70 | #include "omap4-cpu-thermal.dtsi" |
| 71 | #include "omap5-gpu-thermal.dtsi" |
| 72 | #include "omap5-core-thermal.dtsi" |
| 73 | }; |
| 74 | |
Santosh Shilimkar | b45ccc4 | 2013-02-10 21:40:19 +0530 | [diff] [blame] | 75 | timer { |
| 76 | compatible = "arm,armv7-timer"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 77 | /* PPI secure/nonsecure IRQ */ |
| 78 | interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>, |
| 79 | <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>, |
| 80 | <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>, |
| 81 | <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 82 | interrupt-parent = <&gic>; |
Santosh Shilimkar | b45ccc4 | 2013-02-10 21:40:19 +0530 | [diff] [blame] | 83 | }; |
| 84 | |
Nathan Lynch | 69a126c | 2014-03-19 10:45:53 -0500 | [diff] [blame] | 85 | pmu { |
| 86 | compatible = "arm,cortex-a15-pmu"; |
| 87 | interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, |
| 88 | <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>; |
| 89 | }; |
| 90 | |
Santosh Shilimkar | ba1829b | 2013-02-12 15:57:55 +0530 | [diff] [blame] | 91 | gic: interrupt-controller@48211000 { |
| 92 | compatible = "arm,cortex-a15-gic"; |
| 93 | interrupt-controller; |
| 94 | #interrupt-cells = <3>; |
| 95 | reg = <0x48211000 0x1000>, |
Santosh Shilimkar | 0129c16 | 2013-02-19 17:29:24 +0530 | [diff] [blame] | 96 | <0x48212000 0x1000>, |
| 97 | <0x48214000 0x2000>, |
| 98 | <0x48216000 0x2000>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 99 | interrupt-parent = <&gic>; |
| 100 | }; |
| 101 | |
| 102 | wakeupgen: interrupt-controller@48281000 { |
| 103 | compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu"; |
| 104 | interrupt-controller; |
| 105 | #interrupt-cells = <3>; |
| 106 | reg = <0x48281000 0x1000>; |
| 107 | interrupt-parent = <&gic>; |
Santosh Shilimkar | ba1829b | 2013-02-12 15:57:55 +0530 | [diff] [blame] | 108 | }; |
| 109 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 110 | /* |
Geert Uytterhoeven | 5c5be9d | 2014-03-28 11:11:37 +0100 | [diff] [blame] | 111 | * The soc node represents the soc top level view. It is used for IPs |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 112 | * that are not memory mapped in the MPU view or for the MPU itself. |
| 113 | */ |
| 114 | soc { |
| 115 | compatible = "ti,omap-infra"; |
| 116 | mpu { |
Rajendra Nayak | 1306c08 | 2014-09-10 11:04:04 -0500 | [diff] [blame] | 117 | compatible = "ti,omap4-mpu"; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 118 | ti,hwmods = "mpu"; |
Rajendra Nayak | 1306c08 | 2014-09-10 11:04:04 -0500 | [diff] [blame] | 119 | sram = <&ocmcram>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 120 | }; |
| 121 | }; |
| 122 | |
| 123 | /* |
| 124 | * XXX: Use a flat representation of the OMAP3 interconnect. |
| 125 | * The real OMAP interconnect network is quite complex. |
Geert Uytterhoeven | b7ab524 | 2014-03-28 11:11:39 +0100 | [diff] [blame] | 126 | * Since it will not bring real advantage to represent that in DT for |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 127 | * the moment, just use a fake OCP bus entry to represent the whole bus |
| 128 | * hierarchy. |
| 129 | */ |
| 130 | ocp { |
Suman Anna | e7309c2 | 2015-04-24 12:54:20 -0500 | [diff] [blame] | 131 | compatible = "ti,omap5-l3-noc", "simple-bus"; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 132 | #address-cells = <1>; |
| 133 | #size-cells = <1>; |
| 134 | ranges; |
| 135 | ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3"; |
Santosh Shilimkar | 20a60ea | 2013-02-26 17:36:14 +0530 | [diff] [blame] | 136 | reg = <0x44000000 0x2000>, |
| 137 | <0x44800000 0x3000>, |
| 138 | <0x45000000 0x4000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 139 | interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, |
| 140 | <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 141 | |
Tero Kristo | ed8509e | 2015-02-12 11:35:29 +0200 | [diff] [blame] | 142 | l4_cfg: l4@4a000000 { |
| 143 | compatible = "ti,omap5-l4-cfg", "simple-bus"; |
Peter Ujfalusi | 5da6a2d | 2012-10-04 14:57:27 +0300 | [diff] [blame] | 144 | #address-cells = <1>; |
Tero Kristo | ed8509e | 2015-02-12 11:35:29 +0200 | [diff] [blame] | 145 | #size-cells = <1>; |
| 146 | ranges = <0 0x4a000000 0x22a000>; |
| 147 | |
| 148 | scm_core: scm@2000 { |
| 149 | compatible = "ti,omap5-scm-core", "simple-bus"; |
| 150 | reg = <0x2000 0x1000>; |
| 151 | #address-cells = <1>; |
| 152 | #size-cells = <1>; |
| 153 | ranges = <0 0x2000 0x800>; |
| 154 | |
| 155 | scm_conf: scm_conf@0 { |
| 156 | compatible = "syscon"; |
| 157 | reg = <0x0 0x800>; |
| 158 | #address-cells = <1>; |
| 159 | #size-cells = <1>; |
| 160 | }; |
| 161 | }; |
| 162 | |
| 163 | scm_padconf_core: scm@2800 { |
| 164 | compatible = "ti,omap5-scm-padconf-core", |
| 165 | "simple-bus"; |
| 166 | #address-cells = <1>; |
| 167 | #size-cells = <1>; |
| 168 | ranges = <0 0x2800 0x800>; |
| 169 | |
| 170 | omap5_pmx_core: pinmux@40 { |
| 171 | compatible = "ti,omap5-padconf", |
| 172 | "pinctrl-single"; |
| 173 | reg = <0x40 0x01b6>; |
| 174 | #address-cells = <1>; |
| 175 | #size-cells = <0>; |
| 176 | #interrupt-cells = <1>; |
| 177 | interrupt-controller; |
| 178 | pinctrl-single,register-width = <16>; |
| 179 | pinctrl-single,function-mask = <0x7fff>; |
| 180 | }; |
| 181 | |
| 182 | omap5_padconf_global: omap5_padconf_global@5a0 { |
| 183 | compatible = "syscon"; |
| 184 | reg = <0x5a0 0xec>; |
| 185 | #address-cells = <1>; |
| 186 | #size-cells = <1>; |
| 187 | |
| 188 | pbias_regulator: pbias_regulator { |
| 189 | compatible = "ti,pbias-omap"; |
| 190 | reg = <0x60 0x4>; |
| 191 | syscon = <&omap5_padconf_global>; |
| 192 | pbias_mmc_reg: pbias_mmc_omap5 { |
| 193 | regulator-name = "pbias_mmc_omap5"; |
| 194 | regulator-min-microvolt = <1800000>; |
| 195 | regulator-max-microvolt = <3000000>; |
| 196 | }; |
| 197 | }; |
| 198 | }; |
| 199 | }; |
| 200 | |
| 201 | cm_core_aon: cm_core_aon@4000 { |
| 202 | compatible = "ti,omap5-cm-core-aon"; |
| 203 | reg = <0x4000 0x2000>; |
| 204 | |
| 205 | cm_core_aon_clocks: clocks { |
| 206 | #address-cells = <1>; |
| 207 | #size-cells = <0>; |
| 208 | }; |
| 209 | |
| 210 | cm_core_aon_clockdomains: clockdomains { |
| 211 | }; |
| 212 | }; |
| 213 | |
| 214 | cm_core: cm_core@8000 { |
| 215 | compatible = "ti,omap5-cm-core"; |
| 216 | reg = <0x8000 0x3000>; |
| 217 | |
| 218 | cm_core_clocks: clocks { |
| 219 | #address-cells = <1>; |
| 220 | #size-cells = <0>; |
| 221 | }; |
| 222 | |
| 223 | cm_core_clockdomains: clockdomains { |
| 224 | }; |
| 225 | }; |
Peter Ujfalusi | 5da6a2d | 2012-10-04 14:57:27 +0300 | [diff] [blame] | 226 | }; |
Tero Kristo | ed8509e | 2015-02-12 11:35:29 +0200 | [diff] [blame] | 227 | |
| 228 | l4_wkup: l4@4ae00000 { |
| 229 | compatible = "ti,omap5-l4-wkup", "simple-bus"; |
Peter Ujfalusi | 5da6a2d | 2012-10-04 14:57:27 +0300 | [diff] [blame] | 230 | #address-cells = <1>; |
Tero Kristo | ed8509e | 2015-02-12 11:35:29 +0200 | [diff] [blame] | 231 | #size-cells = <1>; |
| 232 | ranges = <0 0x4ae00000 0x2b000>; |
Peter Ujfalusi | 5da6a2d | 2012-10-04 14:57:27 +0300 | [diff] [blame] | 233 | |
Tero Kristo | ed8509e | 2015-02-12 11:35:29 +0200 | [diff] [blame] | 234 | counter32k: counter@4000 { |
| 235 | compatible = "ti,omap-counter32k"; |
| 236 | reg = <0x4000 0x40>; |
| 237 | ti,hwmods = "counter_32k"; |
| 238 | }; |
Balaji T K | cd042fe | 2014-02-19 20:26:40 +0530 | [diff] [blame] | 239 | |
Tero Kristo | ed8509e | 2015-02-12 11:35:29 +0200 | [diff] [blame] | 240 | prm: prm@6000 { |
| 241 | compatible = "ti,omap5-prm"; |
| 242 | reg = <0x6000 0x3000>; |
| 243 | interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; |
| 244 | |
| 245 | prm_clocks: clocks { |
| 246 | #address-cells = <1>; |
| 247 | #size-cells = <0>; |
| 248 | }; |
| 249 | |
| 250 | prm_clockdomains: clockdomains { |
| 251 | }; |
| 252 | }; |
| 253 | |
| 254 | scrm: scrm@a000 { |
| 255 | compatible = "ti,omap5-scrm"; |
| 256 | reg = <0xa000 0x2000>; |
| 257 | |
| 258 | scrm_clocks: clocks { |
| 259 | #address-cells = <1>; |
| 260 | #size-cells = <0>; |
| 261 | }; |
| 262 | |
| 263 | scrm_clockdomains: clockdomains { |
| 264 | }; |
| 265 | }; |
| 266 | |
| 267 | omap5_pmx_wkup: pinmux@c840 { |
| 268 | compatible = "ti,omap5-padconf", |
| 269 | "pinctrl-single"; |
| 270 | reg = <0xc840 0x0038>; |
| 271 | #address-cells = <1>; |
| 272 | #size-cells = <0>; |
| 273 | #interrupt-cells = <1>; |
| 274 | interrupt-controller; |
| 275 | pinctrl-single,register-width = <16>; |
| 276 | pinctrl-single,function-mask = <0x7fff>; |
Balaji T K | cd042fe | 2014-02-19 20:26:40 +0530 | [diff] [blame] | 277 | }; |
| 278 | }; |
| 279 | |
Rajendra Nayak | 8b9a281 | 2014-09-10 11:04:03 -0500 | [diff] [blame] | 280 | ocmcram: ocmcram@40300000 { |
| 281 | compatible = "mmio-sram"; |
| 282 | reg = <0x40300000 0x20000>; /* 128k */ |
| 283 | }; |
| 284 | |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 285 | sdma: dma-controller@4a056000 { |
| 286 | compatible = "ti,omap4430-sdma"; |
| 287 | reg = <0x4a056000 0x1000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 288 | interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, |
| 289 | <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, |
| 290 | <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, |
| 291 | <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 292 | #dma-cells = <1>; |
Peter Ujfalusi | 951c1c0 | 2015-02-20 15:42:05 +0200 | [diff] [blame] | 293 | dma-channels = <32>; |
| 294 | dma-requests = <127>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 295 | }; |
| 296 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 297 | gpio1: gpio@4ae10000 { |
| 298 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 299 | reg = <0x4ae10000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 300 | interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 301 | ti,hwmods = "gpio1"; |
Jon Hunter | e4b9b9f | 2013-04-04 15:16:16 -0500 | [diff] [blame] | 302 | ti,gpio-always-on; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 303 | gpio-controller; |
| 304 | #gpio-cells = <2>; |
| 305 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 306 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 307 | }; |
| 308 | |
| 309 | gpio2: gpio@48055000 { |
| 310 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 311 | reg = <0x48055000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 312 | interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 313 | ti,hwmods = "gpio2"; |
| 314 | gpio-controller; |
| 315 | #gpio-cells = <2>; |
| 316 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 317 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 318 | }; |
| 319 | |
| 320 | gpio3: gpio@48057000 { |
| 321 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 322 | reg = <0x48057000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 323 | interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 324 | ti,hwmods = "gpio3"; |
| 325 | gpio-controller; |
| 326 | #gpio-cells = <2>; |
| 327 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 328 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 329 | }; |
| 330 | |
| 331 | gpio4: gpio@48059000 { |
| 332 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 333 | reg = <0x48059000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 334 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 335 | ti,hwmods = "gpio4"; |
| 336 | gpio-controller; |
| 337 | #gpio-cells = <2>; |
| 338 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 339 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 340 | }; |
| 341 | |
| 342 | gpio5: gpio@4805b000 { |
| 343 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 344 | reg = <0x4805b000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 345 | interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 346 | ti,hwmods = "gpio5"; |
| 347 | gpio-controller; |
| 348 | #gpio-cells = <2>; |
| 349 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 350 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 351 | }; |
| 352 | |
| 353 | gpio6: gpio@4805d000 { |
| 354 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 355 | reg = <0x4805d000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 356 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 357 | ti,hwmods = "gpio6"; |
| 358 | gpio-controller; |
| 359 | #gpio-cells = <2>; |
| 360 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 361 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 362 | }; |
| 363 | |
| 364 | gpio7: gpio@48051000 { |
| 365 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 366 | reg = <0x48051000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 367 | interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 368 | ti,hwmods = "gpio7"; |
| 369 | gpio-controller; |
| 370 | #gpio-cells = <2>; |
| 371 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 372 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 373 | }; |
| 374 | |
| 375 | gpio8: gpio@48053000 { |
| 376 | compatible = "ti,omap4-gpio"; |
Sebastien Guiriec | f4b224f | 2012-10-23 10:37:09 +0200 | [diff] [blame] | 377 | reg = <0x48053000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 378 | interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 379 | ti,hwmods = "gpio8"; |
| 380 | gpio-controller; |
| 381 | #gpio-cells = <2>; |
| 382 | interrupt-controller; |
Jon Hunter | ff5c905 | 2013-03-07 15:44:39 -0600 | [diff] [blame] | 383 | #interrupt-cells = <2>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 384 | }; |
| 385 | |
Jon Hunter | 1c7dbb5 | 2013-02-22 15:33:31 -0600 | [diff] [blame] | 386 | gpmc: gpmc@50000000 { |
| 387 | compatible = "ti,omap4430-gpmc"; |
| 388 | reg = <0x50000000 0x1000>; |
| 389 | #address-cells = <2>; |
| 390 | #size-cells = <1>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 391 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | 1c7dbb5 | 2013-02-22 15:33:31 -0600 | [diff] [blame] | 392 | gpmc,num-cs = <8>; |
| 393 | gpmc,num-waitpins = <4>; |
| 394 | ti,hwmods = "gpmc"; |
Florian Vaussard | 7b8b6af | 2014-02-26 11:38:09 +0100 | [diff] [blame] | 395 | clocks = <&l3_iclk_div>; |
| 396 | clock-names = "fck"; |
Jon Hunter | 1c7dbb5 | 2013-02-22 15:33:31 -0600 | [diff] [blame] | 397 | }; |
| 398 | |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 399 | i2c1: i2c@48070000 { |
| 400 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 401 | reg = <0x48070000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 402 | interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 403 | #address-cells = <1>; |
| 404 | #size-cells = <0>; |
| 405 | ti,hwmods = "i2c1"; |
| 406 | }; |
| 407 | |
| 408 | i2c2: i2c@48072000 { |
| 409 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 410 | reg = <0x48072000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 411 | interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 412 | #address-cells = <1>; |
| 413 | #size-cells = <0>; |
| 414 | ti,hwmods = "i2c2"; |
| 415 | }; |
| 416 | |
| 417 | i2c3: i2c@48060000 { |
| 418 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 419 | reg = <0x48060000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 420 | interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 421 | #address-cells = <1>; |
| 422 | #size-cells = <0>; |
| 423 | ti,hwmods = "i2c3"; |
| 424 | }; |
| 425 | |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 426 | i2c4: i2c@4807a000 { |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 427 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 428 | reg = <0x4807a000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 429 | interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 430 | #address-cells = <1>; |
| 431 | #size-cells = <0>; |
| 432 | ti,hwmods = "i2c4"; |
| 433 | }; |
| 434 | |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 435 | i2c5: i2c@4807c000 { |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 436 | compatible = "ti,omap4-i2c"; |
Sebastien Guiriec | d7118bb | 2012-10-23 10:37:10 +0200 | [diff] [blame] | 437 | reg = <0x4807c000 0x100>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 438 | interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; |
Sourav Poddar | 6e6a9a5 | 2012-07-25 10:57:58 +0530 | [diff] [blame] | 439 | #address-cells = <1>; |
| 440 | #size-cells = <0>; |
| 441 | ti,hwmods = "i2c5"; |
| 442 | }; |
| 443 | |
Suman Anna | fe0e09e | 2013-10-10 16:15:34 -0500 | [diff] [blame] | 444 | hwspinlock: spinlock@4a0f6000 { |
| 445 | compatible = "ti,omap4-hwspinlock"; |
| 446 | reg = <0x4a0f6000 0x1000>; |
| 447 | ti,hwmods = "spinlock"; |
Suman Anna | 3405421 | 2014-01-13 18:26:45 -0600 | [diff] [blame] | 448 | #hwlock-cells = <1>; |
Suman Anna | fe0e09e | 2013-10-10 16:15:34 -0500 | [diff] [blame] | 449 | }; |
| 450 | |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 451 | mcspi1: spi@48098000 { |
| 452 | compatible = "ti,omap4-mcspi"; |
| 453 | reg = <0x48098000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 454 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 455 | #address-cells = <1>; |
| 456 | #size-cells = <0>; |
| 457 | ti,hwmods = "mcspi1"; |
| 458 | ti,spi-num-cs = <4>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 459 | dmas = <&sdma 35>, |
| 460 | <&sdma 36>, |
| 461 | <&sdma 37>, |
| 462 | <&sdma 38>, |
| 463 | <&sdma 39>, |
| 464 | <&sdma 40>, |
| 465 | <&sdma 41>, |
| 466 | <&sdma 42>; |
| 467 | dma-names = "tx0", "rx0", "tx1", "rx1", |
| 468 | "tx2", "rx2", "tx3", "rx3"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 469 | }; |
| 470 | |
| 471 | mcspi2: spi@4809a000 { |
| 472 | compatible = "ti,omap4-mcspi"; |
| 473 | reg = <0x4809a000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 474 | interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 475 | #address-cells = <1>; |
| 476 | #size-cells = <0>; |
| 477 | ti,hwmods = "mcspi2"; |
| 478 | ti,spi-num-cs = <2>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 479 | dmas = <&sdma 43>, |
| 480 | <&sdma 44>, |
| 481 | <&sdma 45>, |
| 482 | <&sdma 46>; |
| 483 | dma-names = "tx0", "rx0", "tx1", "rx1"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 484 | }; |
| 485 | |
| 486 | mcspi3: spi@480b8000 { |
| 487 | compatible = "ti,omap4-mcspi"; |
| 488 | reg = <0x480b8000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 489 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 490 | #address-cells = <1>; |
| 491 | #size-cells = <0>; |
| 492 | ti,hwmods = "mcspi3"; |
| 493 | ti,spi-num-cs = <2>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 494 | dmas = <&sdma 15>, <&sdma 16>; |
| 495 | dma-names = "tx0", "rx0"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 496 | }; |
| 497 | |
| 498 | mcspi4: spi@480ba000 { |
| 499 | compatible = "ti,omap4-mcspi"; |
| 500 | reg = <0x480ba000 0x200>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 501 | interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 502 | #address-cells = <1>; |
| 503 | #size-cells = <0>; |
| 504 | ti,hwmods = "mcspi4"; |
| 505 | ti,spi-num-cs = <1>; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 506 | dmas = <&sdma 70>, <&sdma 71>; |
| 507 | dma-names = "tx0", "rx0"; |
Felipe Balbi | 43286b1 | 2013-02-13 14:58:36 +0530 | [diff] [blame] | 508 | }; |
| 509 | |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 510 | uart1: serial@4806a000 { |
| 511 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 512 | reg = <0x4806a000 0x100>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 513 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 514 | ti,hwmods = "uart1"; |
| 515 | clock-frequency = <48000000>; |
| 516 | }; |
| 517 | |
| 518 | uart2: serial@4806c000 { |
| 519 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 520 | reg = <0x4806c000 0x100>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 521 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 522 | ti,hwmods = "uart2"; |
| 523 | clock-frequency = <48000000>; |
| 524 | }; |
| 525 | |
| 526 | uart3: serial@48020000 { |
| 527 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 528 | reg = <0x48020000 0x100>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 529 | interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 530 | ti,hwmods = "uart3"; |
| 531 | clock-frequency = <48000000>; |
| 532 | }; |
| 533 | |
| 534 | uart4: serial@4806e000 { |
| 535 | compatible = "ti,omap4-uart"; |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 536 | reg = <0x4806e000 0x100>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 537 | interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 538 | ti,hwmods = "uart4"; |
| 539 | clock-frequency = <48000000>; |
| 540 | }; |
| 541 | |
| 542 | uart5: serial@48066000 { |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 543 | compatible = "ti,omap4-uart"; |
| 544 | reg = <0x48066000 0x100>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 545 | interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 546 | ti,hwmods = "uart5"; |
| 547 | clock-frequency = <48000000>; |
| 548 | }; |
| 549 | |
| 550 | uart6: serial@48068000 { |
Sebastien Guiriec | 8e80f66 | 2012-10-23 10:37:11 +0200 | [diff] [blame] | 551 | compatible = "ti,omap4-uart"; |
| 552 | reg = <0x48068000 0x100>; |
Marc Zyngier | 7136d45 | 2015-03-11 15:43:49 +0000 | [diff] [blame] | 553 | interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 554 | ti,hwmods = "uart6"; |
| 555 | clock-frequency = <48000000>; |
| 556 | }; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 557 | |
| 558 | mmc1: mmc@4809c000 { |
| 559 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 560 | reg = <0x4809c000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 561 | interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 562 | ti,hwmods = "mmc1"; |
| 563 | ti,dual-volt; |
| 564 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 565 | dmas = <&sdma 61>, <&sdma 62>; |
| 566 | dma-names = "tx", "rx"; |
Balaji T K | cd042fe | 2014-02-19 20:26:40 +0530 | [diff] [blame] | 567 | pbias-supply = <&pbias_mmc_reg>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 568 | }; |
| 569 | |
| 570 | mmc2: mmc@480b4000 { |
| 571 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 572 | reg = <0x480b4000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 573 | interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 574 | ti,hwmods = "mmc2"; |
| 575 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 576 | dmas = <&sdma 47>, <&sdma 48>; |
| 577 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 578 | }; |
| 579 | |
| 580 | mmc3: mmc@480ad000 { |
| 581 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 582 | reg = <0x480ad000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 583 | interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 584 | ti,hwmods = "mmc3"; |
| 585 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 586 | dmas = <&sdma 77>, <&sdma 78>; |
| 587 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 588 | }; |
| 589 | |
| 590 | mmc4: mmc@480d1000 { |
| 591 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 592 | reg = <0x480d1000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 593 | interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 594 | ti,hwmods = "mmc4"; |
| 595 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 596 | dmas = <&sdma 57>, <&sdma 58>; |
| 597 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 598 | }; |
| 599 | |
| 600 | mmc5: mmc@480d5000 { |
| 601 | compatible = "ti,omap4-hsmmc"; |
Sebastien Guiriec | 9a64236 | 2012-10-23 10:37:12 +0200 | [diff] [blame] | 602 | reg = <0x480d5000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 603 | interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 604 | ti,hwmods = "mmc5"; |
| 605 | ti,needs-special-reset; |
Jon Hunter | 2c2dc54 | 2012-04-26 13:47:59 -0500 | [diff] [blame] | 606 | dmas = <&sdma 59>, <&sdma 60>; |
| 607 | dma-names = "tx", "rx"; |
Balaji T K | 5dd18b0 | 2012-08-07 12:48:21 +0530 | [diff] [blame] | 608 | }; |
Sourav Poddar | 5449fbc | 2012-07-25 11:03:27 +0530 | [diff] [blame] | 609 | |
Suman Anna | 2dcfa56 | 2014-03-05 18:24:19 -0600 | [diff] [blame] | 610 | mmu_dsp: mmu@4a066000 { |
| 611 | compatible = "ti,omap4-iommu"; |
| 612 | reg = <0x4a066000 0x100>; |
| 613 | interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; |
| 614 | ti,hwmods = "mmu_dsp"; |
Suman Anna | c1b5d0f | 2015-07-10 12:28:56 -0500 | [diff] [blame] | 615 | #iommu-cells = <0>; |
Suman Anna | 2dcfa56 | 2014-03-05 18:24:19 -0600 | [diff] [blame] | 616 | }; |
| 617 | |
| 618 | mmu_ipu: mmu@55082000 { |
| 619 | compatible = "ti,omap4-iommu"; |
| 620 | reg = <0x55082000 0x100>; |
| 621 | interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; |
| 622 | ti,hwmods = "mmu_ipu"; |
Suman Anna | c1b5d0f | 2015-07-10 12:28:56 -0500 | [diff] [blame] | 623 | #iommu-cells = <0>; |
Suman Anna | 2dcfa56 | 2014-03-05 18:24:19 -0600 | [diff] [blame] | 624 | ti,iommu-bus-err-back; |
| 625 | }; |
| 626 | |
Sourav Poddar | 5449fbc | 2012-07-25 11:03:27 +0530 | [diff] [blame] | 627 | keypad: keypad@4ae1c000 { |
| 628 | compatible = "ti,omap4-keypad"; |
Santosh Shilimkar | 8cc8b89 | 2013-01-23 19:53:30 +0530 | [diff] [blame] | 629 | reg = <0x4ae1c000 0x400>; |
Sourav Poddar | 5449fbc | 2012-07-25 11:03:27 +0530 | [diff] [blame] | 630 | ti,hwmods = "kbd"; |
| 631 | }; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 632 | |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 633 | mcpdm: mcpdm@40132000 { |
| 634 | compatible = "ti,omap4-mcpdm"; |
| 635 | reg = <0x40132000 0x7f>, /* MPU private access */ |
| 636 | <0x49032000 0x7f>; /* L3 Interconnect */ |
| 637 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 638 | interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 639 | ti,hwmods = "mcpdm"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 640 | dmas = <&sdma 65>, |
| 641 | <&sdma 66>; |
| 642 | dma-names = "up_link", "dn_link"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 643 | status = "disabled"; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 644 | }; |
| 645 | |
| 646 | dmic: dmic@4012e000 { |
| 647 | compatible = "ti,omap4-dmic"; |
| 648 | reg = <0x4012e000 0x7f>, /* MPU private access */ |
| 649 | <0x4902e000 0x7f>; /* L3 Interconnect */ |
| 650 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 651 | interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 652 | ti,hwmods = "dmic"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 653 | dmas = <&sdma 67>; |
| 654 | dma-names = "up_link"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 655 | status = "disabled"; |
Peter Ujfalusi | cbb57f0 | 2012-08-29 16:31:07 +0300 | [diff] [blame] | 656 | }; |
| 657 | |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 658 | mcbsp1: mcbsp@40122000 { |
| 659 | compatible = "ti,omap4-mcbsp"; |
| 660 | reg = <0x40122000 0xff>, /* MPU private access */ |
| 661 | <0x49022000 0xff>; /* L3 Interconnect */ |
| 662 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 663 | interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 664 | interrupt-names = "common"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 665 | ti,buffer-size = <128>; |
| 666 | ti,hwmods = "mcbsp1"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 667 | dmas = <&sdma 33>, |
| 668 | <&sdma 34>; |
| 669 | dma-names = "tx", "rx"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 670 | status = "disabled"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 671 | }; |
| 672 | |
| 673 | mcbsp2: mcbsp@40124000 { |
| 674 | compatible = "ti,omap4-mcbsp"; |
| 675 | reg = <0x40124000 0xff>, /* MPU private access */ |
| 676 | <0x49024000 0xff>; /* L3 Interconnect */ |
| 677 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 678 | interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 679 | interrupt-names = "common"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 680 | ti,buffer-size = <128>; |
| 681 | ti,hwmods = "mcbsp2"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 682 | dmas = <&sdma 17>, |
| 683 | <&sdma 18>; |
| 684 | dma-names = "tx", "rx"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 685 | status = "disabled"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 686 | }; |
| 687 | |
| 688 | mcbsp3: mcbsp@40126000 { |
| 689 | compatible = "ti,omap4-mcbsp"; |
| 690 | reg = <0x40126000 0xff>, /* MPU private access */ |
| 691 | <0x49026000 0xff>; /* L3 Interconnect */ |
| 692 | reg-names = "mpu", "dma"; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 693 | interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 694 | interrupt-names = "common"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 695 | ti,buffer-size = <128>; |
| 696 | ti,hwmods = "mcbsp3"; |
Sebastien Guiriec | 4e4ead7 | 2013-03-11 08:50:21 +0100 | [diff] [blame] | 697 | dmas = <&sdma 19>, |
| 698 | <&sdma 20>; |
| 699 | dma-names = "tx", "rx"; |
Peter Ujfalusi | f15534e | 2014-01-24 10:19:04 +0200 | [diff] [blame] | 700 | status = "disabled"; |
Peter Ujfalusi | ffd5db2 | 2012-08-29 16:31:04 +0300 | [diff] [blame] | 701 | }; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 702 | |
Suman Anna | 84d89c3 | 2014-04-22 17:23:35 -0500 | [diff] [blame] | 703 | mailbox: mailbox@4a0f4000 { |
| 704 | compatible = "ti,omap4-mailbox"; |
| 705 | reg = <0x4a0f4000 0x200>; |
| 706 | interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; |
| 707 | ti,hwmods = "mailbox"; |
Suman Anna | 24df045 | 2014-11-03 17:07:35 -0600 | [diff] [blame] | 708 | #mbox-cells = <1>; |
Suman Anna | 41ffada | 2014-07-11 16:44:34 -0500 | [diff] [blame] | 709 | ti,mbox-num-users = <3>; |
| 710 | ti,mbox-num-fifos = <8>; |
Suman Anna | d27704d | 2014-09-10 14:27:23 -0500 | [diff] [blame] | 711 | mbox_ipu: mbox_ipu { |
| 712 | ti,mbox-tx = <0 0 0>; |
| 713 | ti,mbox-rx = <1 0 0>; |
| 714 | }; |
| 715 | mbox_dsp: mbox_dsp { |
| 716 | ti,mbox-tx = <3 0 0>; |
| 717 | ti,mbox-rx = <2 0 0>; |
| 718 | }; |
Suman Anna | 84d89c3 | 2014-04-22 17:23:35 -0500 | [diff] [blame] | 719 | }; |
| 720 | |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 721 | timer1: timer@4ae18000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 722 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 723 | reg = <0x4ae18000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 724 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 725 | ti,hwmods = "timer1"; |
| 726 | ti,timer-alwon; |
| 727 | }; |
| 728 | |
| 729 | timer2: timer@48032000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 730 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 731 | reg = <0x48032000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 732 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 733 | ti,hwmods = "timer2"; |
| 734 | }; |
| 735 | |
| 736 | timer3: timer@48034000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 737 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 738 | reg = <0x48034000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 739 | interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 740 | ti,hwmods = "timer3"; |
| 741 | }; |
| 742 | |
| 743 | timer4: timer@48036000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 744 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 745 | reg = <0x48036000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 746 | interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 747 | ti,hwmods = "timer4"; |
| 748 | }; |
| 749 | |
| 750 | timer5: timer@40138000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 751 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 752 | reg = <0x40138000 0x80>, |
| 753 | <0x49038000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 754 | interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 755 | ti,hwmods = "timer5"; |
| 756 | ti,timer-dsp; |
Suman Anna | 8341613 | 2013-04-17 18:23:15 -0500 | [diff] [blame] | 757 | ti,timer-pwm; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 758 | }; |
| 759 | |
| 760 | timer6: timer@4013a000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 761 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 762 | reg = <0x4013a000 0x80>, |
| 763 | <0x4903a000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 764 | interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 765 | ti,hwmods = "timer6"; |
| 766 | ti,timer-dsp; |
| 767 | ti,timer-pwm; |
| 768 | }; |
| 769 | |
| 770 | timer7: timer@4013c000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 771 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 772 | reg = <0x4013c000 0x80>, |
| 773 | <0x4903c000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 774 | interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 775 | ti,hwmods = "timer7"; |
| 776 | ti,timer-dsp; |
| 777 | }; |
| 778 | |
| 779 | timer8: timer@4013e000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 780 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 781 | reg = <0x4013e000 0x80>, |
| 782 | <0x4903e000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 783 | interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 784 | ti,hwmods = "timer8"; |
| 785 | ti,timer-dsp; |
| 786 | ti,timer-pwm; |
| 787 | }; |
| 788 | |
| 789 | timer9: timer@4803e000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 790 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 791 | reg = <0x4803e000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 792 | interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 793 | ti,hwmods = "timer9"; |
Suman Anna | 8341613 | 2013-04-17 18:23:15 -0500 | [diff] [blame] | 794 | ti,timer-pwm; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 795 | }; |
| 796 | |
| 797 | timer10: timer@48086000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 798 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 799 | reg = <0x48086000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 800 | interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 801 | ti,hwmods = "timer10"; |
Suman Anna | 8341613 | 2013-04-17 18:23:15 -0500 | [diff] [blame] | 802 | ti,timer-pwm; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 803 | }; |
| 804 | |
| 805 | timer11: timer@48088000 { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 806 | compatible = "ti,omap5430-timer"; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 807 | reg = <0x48088000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 808 | interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; |
Jon Hunter | df692a9 | 2012-11-01 09:09:51 -0500 | [diff] [blame] | 809 | ti,hwmods = "timer11"; |
| 810 | ti,timer-pwm; |
| 811 | }; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 812 | |
Lokesh Vutla | 5545219 | 2013-02-27 11:54:45 +0530 | [diff] [blame] | 813 | wdt2: wdt@4ae14000 { |
| 814 | compatible = "ti,omap5-wdt", "ti,omap3-wdt"; |
| 815 | reg = <0x4ae14000 0x80>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 816 | interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; |
Lokesh Vutla | 5545219 | 2013-02-27 11:54:45 +0530 | [diff] [blame] | 817 | ti,hwmods = "wd_timer2"; |
| 818 | }; |
| 819 | |
Archit Taneja | 1a5fe3c | 2013-12-17 15:32:21 +0530 | [diff] [blame] | 820 | dmm@4e000000 { |
| 821 | compatible = "ti,omap5-dmm"; |
| 822 | reg = <0x4e000000 0x800>; |
| 823 | interrupts = <0 113 0x4>; |
| 824 | ti,hwmods = "dmm"; |
| 825 | }; |
| 826 | |
Lee Jones | 8906d65 | 2013-07-22 11:52:37 +0100 | [diff] [blame] | 827 | emif1: emif@4c000000 { |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 828 | compatible = "ti,emif-4d5"; |
| 829 | ti,hwmods = "emif1"; |
Rajendra Nayak | f12ecbe | 2013-10-15 12:37:50 +0530 | [diff] [blame] | 830 | ti,no-idle-on-init; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 831 | phy-type = <2>; /* DDR PHY type: Intelli PHY */ |
| 832 | reg = <0x4c000000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 833 | interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 834 | hw-caps-read-idle-ctrl; |
| 835 | hw-caps-ll-interface; |
| 836 | hw-caps-temp-alert; |
| 837 | }; |
| 838 | |
Lee Jones | 8906d65 | 2013-07-22 11:52:37 +0100 | [diff] [blame] | 839 | emif2: emif@4d000000 { |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 840 | compatible = "ti,emif-4d5"; |
| 841 | ti,hwmods = "emif2"; |
Rajendra Nayak | f12ecbe | 2013-10-15 12:37:50 +0530 | [diff] [blame] | 842 | ti,no-idle-on-init; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 843 | phy-type = <2>; /* DDR PHY type: Intelli PHY */ |
| 844 | reg = <0x4d000000 0x400>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 845 | interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; |
Lokesh Vutla | e6900dd | 2012-11-05 18:22:51 +0530 | [diff] [blame] | 846 | hw-caps-read-idle-ctrl; |
| 847 | hw-caps-ll-interface; |
| 848 | hw-caps-temp-alert; |
| 849 | }; |
Kishon Vijay Abraham I | fedc428 | 2013-03-07 19:05:17 +0530 | [diff] [blame] | 850 | |
Roger Quadros | b297c29 | 2013-10-03 18:12:37 +0300 | [diff] [blame] | 851 | omap_control_usb2phy: control-phy@4a002300 { |
| 852 | compatible = "ti,control-phy-usb2"; |
| 853 | reg = <0x4a002300 0x4>; |
| 854 | reg-names = "power"; |
| 855 | }; |
| 856 | |
| 857 | omap_control_usb3phy: control-phy@4a002370 { |
| 858 | compatible = "ti,control-phy-pipe3"; |
| 859 | reg = <0x4a002370 0x4>; |
| 860 | reg-names = "power"; |
Kishon Vijay Abraham I | fedc428 | 2013-03-07 19:05:17 +0530 | [diff] [blame] | 861 | }; |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 862 | |
Felipe Balbi | e3a412c | 2013-08-21 20:01:32 +0530 | [diff] [blame] | 863 | usb3: omap_dwc3@4a020000 { |
Kishon Vijay Abraham I | 72f6f95 | 2013-03-07 19:05:20 +0530 | [diff] [blame] | 864 | compatible = "ti,dwc3"; |
| 865 | ti,hwmods = "usb_otg_ss"; |
Felipe Balbi | 6f61ee2 | 2013-08-21 20:01:30 +0530 | [diff] [blame] | 866 | reg = <0x4a020000 0x10000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 867 | interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; |
Kishon Vijay Abraham I | 72f6f95 | 2013-03-07 19:05:20 +0530 | [diff] [blame] | 868 | #address-cells = <1>; |
| 869 | #size-cells = <1>; |
| 870 | utmi-mode = <2>; |
| 871 | ranges; |
| 872 | dwc3@4a030000 { |
Felipe Balbi | 22a5aa1 | 2013-07-02 21:20:24 +0300 | [diff] [blame] | 873 | compatible = "snps,dwc3"; |
Felipe Balbi | 6f61ee2 | 2013-08-21 20:01:30 +0530 | [diff] [blame] | 874 | reg = <0x4a030000 0x10000>; |
Florian Vaussard | 8fea7d5 | 2013-05-31 14:32:57 +0200 | [diff] [blame] | 875 | interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; |
Kishon Vijay Abraham I | 073addc | 2014-03-03 17:08:15 +0530 | [diff] [blame] | 876 | phys = <&usb2_phy>, <&usb3_phy>; |
| 877 | phy-names = "usb2-phy", "usb3-phy"; |
George Cherian | c47ee6e | 2013-10-10 16:19:54 +0530 | [diff] [blame] | 878 | dr_mode = "peripheral"; |
Kishon Vijay Abraham I | 72f6f95 | 2013-03-07 19:05:20 +0530 | [diff] [blame] | 879 | tx-fifo-resize; |
| 880 | }; |
| 881 | }; |
| 882 | |
Felipe Balbi | b6731f7 | 2013-08-21 20:01:31 +0530 | [diff] [blame] | 883 | ocp2scp@4a080000 { |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 884 | compatible = "ti,omap-ocp2scp"; |
| 885 | #address-cells = <1>; |
| 886 | #size-cells = <1>; |
Felipe Balbi | b6731f7 | 2013-08-21 20:01:31 +0530 | [diff] [blame] | 887 | reg = <0x4a080000 0x20>; |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 888 | ranges; |
| 889 | ti,hwmods = "ocp2scp1"; |
Kishon Vijay Abraham I | ae6a32d | 2013-03-07 19:05:19 +0530 | [diff] [blame] | 890 | usb2_phy: usb2phy@4a084000 { |
| 891 | compatible = "ti,omap-usb2"; |
| 892 | reg = <0x4a084000 0x7c>; |
Roger Quadros | b297c29 | 2013-10-03 18:12:37 +0300 | [diff] [blame] | 893 | ctrl-module = <&omap_control_usb2phy>; |
Roger Quadros | c65d0ad | 2014-05-05 12:54:42 +0300 | [diff] [blame] | 894 | clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>; |
| 895 | clock-names = "wkupclk", "refclk"; |
Kishon Vijay Abraham I | 073addc | 2014-03-03 17:08:15 +0530 | [diff] [blame] | 896 | #phy-cells = <0>; |
Kishon Vijay Abraham I | ae6a32d | 2013-03-07 19:05:19 +0530 | [diff] [blame] | 897 | }; |
| 898 | |
| 899 | usb3_phy: usb3phy@4a084400 { |
| 900 | compatible = "ti,omap-usb3"; |
| 901 | reg = <0x4a084400 0x80>, |
| 902 | <0x4a084800 0x64>, |
| 903 | <0x4a084c00 0x40>; |
| 904 | reg-names = "phy_rx", "phy_tx", "pll_ctrl"; |
Roger Quadros | b297c29 | 2013-10-03 18:12:37 +0300 | [diff] [blame] | 905 | ctrl-module = <&omap_control_usb3phy>; |
Roger Quadros | ada7657 | 2014-04-01 13:37:27 +0300 | [diff] [blame] | 906 | clocks = <&usb_phy_cm_clk32k>, |
| 907 | <&sys_clkin>, |
| 908 | <&usb_otg_ss_refclk960m>; |
| 909 | clock-names = "wkupclk", |
| 910 | "sysclk", |
| 911 | "refclk"; |
Kishon Vijay Abraham I | 073addc | 2014-03-03 17:08:15 +0530 | [diff] [blame] | 912 | #phy-cells = <0>; |
Kishon Vijay Abraham I | ae6a32d | 2013-03-07 19:05:19 +0530 | [diff] [blame] | 913 | }; |
Kishon Vijay Abraham I | e983196 | 2013-03-07 19:05:18 +0530 | [diff] [blame] | 914 | }; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 915 | |
| 916 | usbhstll: usbhstll@4a062000 { |
| 917 | compatible = "ti,usbhs-tll"; |
| 918 | reg = <0x4a062000 0x1000>; |
| 919 | interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; |
| 920 | ti,hwmods = "usb_tll_hs"; |
| 921 | }; |
| 922 | |
| 923 | usbhshost: usbhshost@4a064000 { |
| 924 | compatible = "ti,usbhs-host"; |
| 925 | reg = <0x4a064000 0x800>; |
| 926 | ti,hwmods = "usb_host_hs"; |
| 927 | #address-cells = <1>; |
| 928 | #size-cells = <1>; |
| 929 | ranges; |
Roger Quadros | 051fc06 | 2014-02-27 16:18:26 +0200 | [diff] [blame] | 930 | clocks = <&l3init_60m_fclk>, |
| 931 | <&xclk60mhsp1_ck>, |
| 932 | <&xclk60mhsp2_ck>; |
| 933 | clock-names = "refclk_60m_int", |
| 934 | "refclk_60m_ext_p1", |
| 935 | "refclk_60m_ext_p2"; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 936 | |
| 937 | usbhsohci: ohci@4a064800 { |
Roger Quadros | a2525e5 | 2014-02-27 16:18:30 +0200 | [diff] [blame] | 938 | compatible = "ti,ohci-omap3"; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 939 | reg = <0x4a064800 0x400>; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 940 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
| 941 | }; |
| 942 | |
| 943 | usbhsehci: ehci@4a064c00 { |
Roger Quadros | a2525e5 | 2014-02-27 16:18:30 +0200 | [diff] [blame] | 944 | compatible = "ti,ehci-omap"; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 945 | reg = <0x4a064c00 0x400>; |
Roger Quadros | ed7f8e8 | 2013-06-07 18:52:48 +0530 | [diff] [blame] | 946 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
| 947 | }; |
| 948 | }; |
Eduardo Valentin | cbad26d | 2013-06-18 22:36:38 -0400 | [diff] [blame] | 949 | |
Eduardo Valentin | 1b761fc | 2013-08-16 12:01:02 -0400 | [diff] [blame] | 950 | bandgap: bandgap@4a0021e0 { |
Eduardo Valentin | cbad26d | 2013-06-18 22:36:38 -0400 | [diff] [blame] | 951 | reg = <0x4a0021e0 0xc |
| 952 | 0x4a00232c 0xc |
| 953 | 0x4a002380 0x2c |
| 954 | 0x4a0023C0 0x3c>; |
| 955 | interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; |
| 956 | compatible = "ti,omap5430-bandgap"; |
Eduardo Valentin | 1b761fc | 2013-08-16 12:01:02 -0400 | [diff] [blame] | 957 | |
| 958 | #thermal-sensor-cells = <1>; |
Eduardo Valentin | cbad26d | 2013-06-18 22:36:38 -0400 | [diff] [blame] | 959 | }; |
Balaji T K | 4f82952 | 2014-04-23 20:35:33 +0300 | [diff] [blame] | 960 | |
| 961 | omap_control_sata: control-phy@4a002374 { |
| 962 | compatible = "ti,control-phy-pipe3"; |
| 963 | reg = <0x4a002374 0x4>; |
| 964 | reg-names = "power"; |
| 965 | clocks = <&sys_clkin>; |
| 966 | clock-names = "sysclk"; |
| 967 | }; |
| 968 | |
| 969 | /* OCP2SCP3 */ |
| 970 | ocp2scp@4a090000 { |
| 971 | compatible = "ti,omap-ocp2scp"; |
| 972 | #address-cells = <1>; |
| 973 | #size-cells = <1>; |
| 974 | reg = <0x4a090000 0x20>; |
| 975 | ranges; |
| 976 | ti,hwmods = "ocp2scp3"; |
| 977 | sata_phy: phy@4a096000 { |
| 978 | compatible = "ti,phy-pipe3-sata"; |
| 979 | reg = <0x4A096000 0x80>, /* phy_rx */ |
| 980 | <0x4A096400 0x64>, /* phy_tx */ |
| 981 | <0x4A096800 0x40>; /* pll_ctrl */ |
| 982 | reg-names = "phy_rx", "phy_tx", "pll_ctrl"; |
| 983 | ctrl-module = <&omap_control_sata>; |
Roger Quadros | a018272 | 2015-01-13 14:23:22 +0200 | [diff] [blame] | 984 | clocks = <&sys_clkin>, <&sata_ref_clk>; |
| 985 | clock-names = "sysclk", "refclk"; |
Balaji T K | 4f82952 | 2014-04-23 20:35:33 +0300 | [diff] [blame] | 986 | #phy-cells = <0>; |
| 987 | }; |
| 988 | }; |
| 989 | |
| 990 | sata: sata@4a141100 { |
| 991 | compatible = "snps,dwc-ahci"; |
| 992 | reg = <0x4a140000 0x1100>, <0x4a141100 0x7>; |
| 993 | interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; |
| 994 | phys = <&sata_phy>; |
| 995 | phy-names = "sata-phy"; |
| 996 | clocks = <&sata_ref_clk>; |
| 997 | ti,hwmods = "sata"; |
| 998 | }; |
| 999 | |
Tomi Valkeinen | e7585c4 | 2014-03-07 12:45:54 +0200 | [diff] [blame] | 1000 | dss: dss@58000000 { |
| 1001 | compatible = "ti,omap5-dss"; |
| 1002 | reg = <0x58000000 0x80>; |
| 1003 | status = "disabled"; |
| 1004 | ti,hwmods = "dss_core"; |
| 1005 | clocks = <&dss_dss_clk>; |
| 1006 | clock-names = "fck"; |
| 1007 | #address-cells = <1>; |
| 1008 | #size-cells = <1>; |
| 1009 | ranges; |
| 1010 | |
| 1011 | dispc@58001000 { |
| 1012 | compatible = "ti,omap5-dispc"; |
| 1013 | reg = <0x58001000 0x1000>; |
| 1014 | interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; |
| 1015 | ti,hwmods = "dss_dispc"; |
| 1016 | clocks = <&dss_dss_clk>; |
| 1017 | clock-names = "fck"; |
| 1018 | }; |
| 1019 | |
Tomi Valkeinen | 84ace67 | 2014-09-04 09:28:32 +0300 | [diff] [blame] | 1020 | rfbi: encoder@58002000 { |
| 1021 | compatible = "ti,omap5-rfbi"; |
| 1022 | reg = <0x58002000 0x100>; |
| 1023 | status = "disabled"; |
| 1024 | ti,hwmods = "dss_rfbi"; |
| 1025 | clocks = <&dss_dss_clk>, <&l3_iclk_div>; |
| 1026 | clock-names = "fck", "ick"; |
| 1027 | }; |
| 1028 | |
Tomi Valkeinen | e7585c4 | 2014-03-07 12:45:54 +0200 | [diff] [blame] | 1029 | dsi1: encoder@58004000 { |
| 1030 | compatible = "ti,omap5-dsi"; |
| 1031 | reg = <0x58004000 0x200>, |
| 1032 | <0x58004200 0x40>, |
| 1033 | <0x58004300 0x40>; |
| 1034 | reg-names = "proto", "phy", "pll"; |
| 1035 | interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; |
| 1036 | status = "disabled"; |
| 1037 | ti,hwmods = "dss_dsi1"; |
| 1038 | clocks = <&dss_dss_clk>, <&dss_sys_clk>; |
| 1039 | clock-names = "fck", "sys_clk"; |
| 1040 | }; |
| 1041 | |
| 1042 | dsi2: encoder@58005000 { |
| 1043 | compatible = "ti,omap5-dsi"; |
| 1044 | reg = <0x58009000 0x200>, |
| 1045 | <0x58009200 0x40>, |
| 1046 | <0x58009300 0x40>; |
| 1047 | reg-names = "proto", "phy", "pll"; |
| 1048 | interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; |
| 1049 | status = "disabled"; |
| 1050 | ti,hwmods = "dss_dsi2"; |
| 1051 | clocks = <&dss_dss_clk>, <&dss_sys_clk>; |
| 1052 | clock-names = "fck", "sys_clk"; |
| 1053 | }; |
| 1054 | |
| 1055 | hdmi: encoder@58060000 { |
| 1056 | compatible = "ti,omap5-hdmi"; |
| 1057 | reg = <0x58040000 0x200>, |
| 1058 | <0x58040200 0x80>, |
| 1059 | <0x58040300 0x80>, |
| 1060 | <0x58060000 0x19000>; |
| 1061 | reg-names = "wp", "pll", "phy", "core"; |
| 1062 | interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; |
| 1063 | status = "disabled"; |
| 1064 | ti,hwmods = "dss_hdmi"; |
| 1065 | clocks = <&dss_48mhz_clk>, <&dss_sys_clk>; |
| 1066 | clock-names = "fck", "sys_clk"; |
Jyri Sarha | 7d0fde3 | 2014-05-12 12:12:26 +0300 | [diff] [blame] | 1067 | dmas = <&sdma 76>; |
| 1068 | dma-names = "audio_tx"; |
Tomi Valkeinen | e7585c4 | 2014-03-07 12:45:54 +0200 | [diff] [blame] | 1069 | }; |
| 1070 | }; |
Andrii.Tseglytskyi | 07b9b3d | 2014-06-05 20:11:12 -0500 | [diff] [blame] | 1071 | |
| 1072 | abb_mpu: regulator-abb-mpu { |
| 1073 | compatible = "ti,abb-v2"; |
| 1074 | regulator-name = "abb_mpu"; |
| 1075 | #address-cells = <0>; |
| 1076 | #size-cells = <0>; |
| 1077 | clocks = <&sys_clkin>; |
| 1078 | ti,settling-time = <50>; |
| 1079 | ti,clock-cycles = <16>; |
| 1080 | |
| 1081 | reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>, |
| 1082 | <0x4a0021c4 0x8>, <0x4ae0c318 0x4>; |
| 1083 | reg-names = "base-address", "int-address", |
| 1084 | "efuse-address", "ldo-address"; |
| 1085 | ti,tranxdone-status-mask = <0x80>; |
| 1086 | /* LDOVBBMPU_MUX_CTRL */ |
| 1087 | ti,ldovbb-override-mask = <0x400>; |
| 1088 | /* LDOVBBMPU_VSET_OUT */ |
| 1089 | ti,ldovbb-vset-mask = <0x1F>; |
| 1090 | |
| 1091 | /* |
| 1092 | * NOTE: only FBB mode used but actual vset will |
| 1093 | * determine final biasing |
| 1094 | */ |
| 1095 | ti,abb_info = < |
| 1096 | /*uV ABB efuse rbb_m fbb_m vset_m*/ |
| 1097 | 1060000 0 0x0 0 0x02000000 0x01F00000 |
| 1098 | 1250000 0 0x4 0 0x02000000 0x01F00000 |
| 1099 | >; |
| 1100 | }; |
| 1101 | |
| 1102 | abb_mm: regulator-abb-mm { |
| 1103 | compatible = "ti,abb-v2"; |
| 1104 | regulator-name = "abb_mm"; |
| 1105 | #address-cells = <0>; |
| 1106 | #size-cells = <0>; |
| 1107 | clocks = <&sys_clkin>; |
| 1108 | ti,settling-time = <50>; |
| 1109 | ti,clock-cycles = <16>; |
| 1110 | |
| 1111 | reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>, |
| 1112 | <0x4a0021a4 0x8>, <0x4ae0c314 0x4>; |
| 1113 | reg-names = "base-address", "int-address", |
| 1114 | "efuse-address", "ldo-address"; |
| 1115 | ti,tranxdone-status-mask = <0x80000000>; |
| 1116 | /* LDOVBBMM_MUX_CTRL */ |
| 1117 | ti,ldovbb-override-mask = <0x400>; |
| 1118 | /* LDOVBBMM_VSET_OUT */ |
| 1119 | ti,ldovbb-vset-mask = <0x1F>; |
| 1120 | |
| 1121 | /* |
| 1122 | * NOTE: only FBB mode used but actual vset will |
| 1123 | * determine final biasing |
| 1124 | */ |
| 1125 | ti,abb_info = < |
| 1126 | /*uV ABB efuse rbb_m fbb_m vset_m*/ |
| 1127 | 1025000 0 0x0 0 0x02000000 0x01F00000 |
| 1128 | 1120000 0 0x4 0 0x02000000 0x01F00000 |
| 1129 | >; |
| 1130 | }; |
R Sricharan | 6b5de09 | 2012-05-10 19:46:00 +0530 | [diff] [blame] | 1131 | }; |
| 1132 | }; |
Tero Kristo | 85dc74e | 2013-07-18 17:09:29 +0300 | [diff] [blame] | 1133 | |
Tero Kristo | 38f5c8b | 2015-02-27 15:59:03 +0200 | [diff] [blame] | 1134 | &cpu_thermal { |
| 1135 | polling-delay = <500>; /* milliseconds */ |
| 1136 | }; |
| 1137 | |
Tero Kristo | 85dc74e | 2013-07-18 17:09:29 +0300 | [diff] [blame] | 1138 | /include/ "omap54xx-clocks.dtsi" |