blob: 83f9ff46c123a48c28be7d26f533bdb2e5f7f33e [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
2 * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
3 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040 #include <linux/slab.h>
jack wangdbf9bfe2009-10-14 16:19:21 +080041 #include "pm8001_sas.h"
42 #include "pm8001_hwi.h"
43 #include "pm8001_chips.h"
44 #include "pm8001_ctl.h"
45
46/**
47 * read_main_config_table - read the configure table and save it.
48 * @pm8001_ha: our hba card information
49 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -080050static void read_main_config_table(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +080051{
52 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
Sakthivel Ke5742102013-04-17 16:26:36 +053053 pm8001_ha->main_cfg_tbl.pm8001_tbl.signature =
54 pm8001_mr32(address, 0x00);
55 pm8001_ha->main_cfg_tbl.pm8001_tbl.interface_rev =
56 pm8001_mr32(address, 0x04);
57 pm8001_ha->main_cfg_tbl.pm8001_tbl.firmware_rev =
58 pm8001_mr32(address, 0x08);
59 pm8001_ha->main_cfg_tbl.pm8001_tbl.max_out_io =
60 pm8001_mr32(address, 0x0C);
61 pm8001_ha->main_cfg_tbl.pm8001_tbl.max_sgl =
62 pm8001_mr32(address, 0x10);
63 pm8001_ha->main_cfg_tbl.pm8001_tbl.ctrl_cap_flag =
64 pm8001_mr32(address, 0x14);
65 pm8001_ha->main_cfg_tbl.pm8001_tbl.gst_offset =
66 pm8001_mr32(address, 0x18);
67 pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080068 pm8001_mr32(address, MAIN_IBQ_OFFSET);
Sakthivel Ke5742102013-04-17 16:26:36 +053069 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080070 pm8001_mr32(address, MAIN_OBQ_OFFSET);
Sakthivel Ke5742102013-04-17 16:26:36 +053071 pm8001_ha->main_cfg_tbl.pm8001_tbl.hda_mode_flag =
jack wangdbf9bfe2009-10-14 16:19:21 +080072 pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
73
74 /* read analog Setting offset from the configuration table */
Sakthivel Ke5742102013-04-17 16:26:36 +053075 pm8001_ha->main_cfg_tbl.pm8001_tbl.anolog_setup_table_offset =
jack wangdbf9bfe2009-10-14 16:19:21 +080076 pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
77
78 /* read Error Dump Offset and Length */
Sakthivel Ke5742102013-04-17 16:26:36 +053079 pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset0 =
jack wangdbf9bfe2009-10-14 16:19:21 +080080 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
Sakthivel Ke5742102013-04-17 16:26:36 +053081 pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length0 =
jack wangdbf9bfe2009-10-14 16:19:21 +080082 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
Sakthivel Ke5742102013-04-17 16:26:36 +053083 pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_offset1 =
jack wangdbf9bfe2009-10-14 16:19:21 +080084 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
Sakthivel Ke5742102013-04-17 16:26:36 +053085 pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_dump_length1 =
jack wangdbf9bfe2009-10-14 16:19:21 +080086 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
87}
88
89/**
90 * read_general_status_table - read the general status table and save it.
91 * @pm8001_ha: our hba card information
92 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -080093static void read_general_status_table(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +080094{
95 void __iomem *address = pm8001_ha->general_stat_tbl_addr;
Sakthivel Ke5742102013-04-17 16:26:36 +053096 pm8001_ha->gs_tbl.pm8001_tbl.gst_len_mpistate =
97 pm8001_mr32(address, 0x00);
98 pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state0 =
99 pm8001_mr32(address, 0x04);
100 pm8001_ha->gs_tbl.pm8001_tbl.iq_freeze_state1 =
101 pm8001_mr32(address, 0x08);
102 pm8001_ha->gs_tbl.pm8001_tbl.msgu_tcnt =
103 pm8001_mr32(address, 0x0C);
104 pm8001_ha->gs_tbl.pm8001_tbl.iop_tcnt =
105 pm8001_mr32(address, 0x10);
106 pm8001_ha->gs_tbl.pm8001_tbl.rsvd =
107 pm8001_mr32(address, 0x14);
108 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[0] =
109 pm8001_mr32(address, 0x18);
110 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[1] =
111 pm8001_mr32(address, 0x1C);
112 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[2] =
113 pm8001_mr32(address, 0x20);
114 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[3] =
115 pm8001_mr32(address, 0x24);
116 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[4] =
117 pm8001_mr32(address, 0x28);
118 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[5] =
119 pm8001_mr32(address, 0x2C);
120 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[6] =
121 pm8001_mr32(address, 0x30);
122 pm8001_ha->gs_tbl.pm8001_tbl.phy_state[7] =
123 pm8001_mr32(address, 0x34);
124 pm8001_ha->gs_tbl.pm8001_tbl.gpio_input_val =
125 pm8001_mr32(address, 0x38);
126 pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[0] =
127 pm8001_mr32(address, 0x3C);
128 pm8001_ha->gs_tbl.pm8001_tbl.rsvd1[1] =
129 pm8001_mr32(address, 0x40);
130 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[0] =
131 pm8001_mr32(address, 0x44);
132 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[1] =
133 pm8001_mr32(address, 0x48);
134 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[2] =
135 pm8001_mr32(address, 0x4C);
136 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[3] =
137 pm8001_mr32(address, 0x50);
138 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[4] =
139 pm8001_mr32(address, 0x54);
140 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[5] =
141 pm8001_mr32(address, 0x58);
142 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[6] =
143 pm8001_mr32(address, 0x5C);
144 pm8001_ha->gs_tbl.pm8001_tbl.recover_err_info[7] =
145 pm8001_mr32(address, 0x60);
jack wangdbf9bfe2009-10-14 16:19:21 +0800146}
147
148/**
149 * read_inbnd_queue_table - read the inbound queue table and save it.
150 * @pm8001_ha: our hba card information
151 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800152static void read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800153{
jack wangdbf9bfe2009-10-14 16:19:21 +0800154 int i;
155 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
Sakthivel Ke590adf2013-02-27 20:25:25 +0530156 for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
jack_wangd0b68042009-11-05 22:32:31 +0800157 u32 offset = i * 0x20;
jack wangdbf9bfe2009-10-14 16:19:21 +0800158 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
159 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
160 pm8001_ha->inbnd_q_tbl[i].pi_offset =
161 pm8001_mr32(address, (offset + 0x18));
162 }
163}
164
165/**
166 * read_outbnd_queue_table - read the outbound queue table and save it.
167 * @pm8001_ha: our hba card information
168 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800169static void read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800170{
jack wangdbf9bfe2009-10-14 16:19:21 +0800171 int i;
172 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
Sakthivel Ke590adf2013-02-27 20:25:25 +0530173 for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800174 u32 offset = i * 0x24;
175 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
176 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
177 pm8001_ha->outbnd_q_tbl[i].ci_offset =
178 pm8001_mr32(address, (offset + 0x18));
179 }
180}
181
182/**
183 * init_default_table_values - init the default table.
184 * @pm8001_ha: our hba card information
185 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800186static void init_default_table_values(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800187{
jack wangdbf9bfe2009-10-14 16:19:21 +0800188 int i;
189 u32 offsetib, offsetob;
190 void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
191 void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
192
Sakthivel Ke5742102013-04-17 16:26:36 +0530193 pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd = 0;
194 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3 = 0;
195 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7 = 0;
196 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3 = 0;
197 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7 = 0;
198 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid0_3 =
199 0;
200 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ITNexus_event_pid4_7 =
201 0;
202 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
203 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
204 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid0_3 = 0;
205 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_tgt_smp_event_pid4_7 = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800206
Sakthivel Ke5742102013-04-17 16:26:36 +0530207 pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr =
jack wangdbf9bfe2009-10-14 16:19:21 +0800208 pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
Sakthivel Ke5742102013-04-17 16:26:36 +0530209 pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr =
jack wangdbf9bfe2009-10-14 16:19:21 +0800210 pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
Sakthivel Ke5742102013-04-17 16:26:36 +0530211 pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size =
212 PM8001_EVENT_LOG_SIZE;
213 pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option = 0x01;
214 pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr =
jack wangdbf9bfe2009-10-14 16:19:21 +0800215 pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
Sakthivel Ke5742102013-04-17 16:26:36 +0530216 pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr =
jack wangdbf9bfe2009-10-14 16:19:21 +0800217 pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
Sakthivel Ke5742102013-04-17 16:26:36 +0530218 pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size =
219 PM8001_EVENT_LOG_SIZE;
220 pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option = 0x01;
221 pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt = 0x01;
222 for (i = 0; i < PM8001_MAX_INB_NUM; i++) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800223 pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
Mark Salyzyn99c72eb2012-04-25 13:02:04 -0400224 PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
jack wangdbf9bfe2009-10-14 16:19:21 +0800225 pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530226 pm8001_ha->memoryMap.region[IB + i].phys_addr_hi;
jack wangdbf9bfe2009-10-14 16:19:21 +0800227 pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530228 pm8001_ha->memoryMap.region[IB + i].phys_addr_lo;
jack wangdbf9bfe2009-10-14 16:19:21 +0800229 pm8001_ha->inbnd_q_tbl[i].base_virt =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530230 (u8 *)pm8001_ha->memoryMap.region[IB + i].virt_ptr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800231 pm8001_ha->inbnd_q_tbl[i].total_length =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530232 pm8001_ha->memoryMap.region[IB + i].total_len;
jack wangdbf9bfe2009-10-14 16:19:21 +0800233 pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530234 pm8001_ha->memoryMap.region[CI + i].phys_addr_hi;
jack wangdbf9bfe2009-10-14 16:19:21 +0800235 pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530236 pm8001_ha->memoryMap.region[CI + i].phys_addr_lo;
jack wangdbf9bfe2009-10-14 16:19:21 +0800237 pm8001_ha->inbnd_q_tbl[i].ci_virt =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530238 pm8001_ha->memoryMap.region[CI + i].virt_ptr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800239 offsetib = i * 0x20;
240 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
241 get_pci_bar_index(pm8001_mr32(addressib,
242 (offsetib + 0x14)));
243 pm8001_ha->inbnd_q_tbl[i].pi_offset =
244 pm8001_mr32(addressib, (offsetib + 0x18));
245 pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
246 pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
247 }
Sakthivel Ke5742102013-04-17 16:26:36 +0530248 for (i = 0; i < PM8001_MAX_OUTB_NUM; i++) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800249 pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
Mark Salyzyn99c72eb2012-04-25 13:02:04 -0400250 PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
jack wangdbf9bfe2009-10-14 16:19:21 +0800251 pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530252 pm8001_ha->memoryMap.region[OB + i].phys_addr_hi;
jack wangdbf9bfe2009-10-14 16:19:21 +0800253 pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530254 pm8001_ha->memoryMap.region[OB + i].phys_addr_lo;
jack wangdbf9bfe2009-10-14 16:19:21 +0800255 pm8001_ha->outbnd_q_tbl[i].base_virt =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530256 (u8 *)pm8001_ha->memoryMap.region[OB + i].virt_ptr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800257 pm8001_ha->outbnd_q_tbl[i].total_length =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530258 pm8001_ha->memoryMap.region[OB + i].total_len;
jack wangdbf9bfe2009-10-14 16:19:21 +0800259 pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530260 pm8001_ha->memoryMap.region[PI + i].phys_addr_hi;
jack wangdbf9bfe2009-10-14 16:19:21 +0800261 pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530262 pm8001_ha->memoryMap.region[PI + i].phys_addr_lo;
jack wangdbf9bfe2009-10-14 16:19:21 +0800263 pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530264 0 | (10 << 16) | (i << 24);
jack wangdbf9bfe2009-10-14 16:19:21 +0800265 pm8001_ha->outbnd_q_tbl[i].pi_virt =
Sakthivel Ke590adf2013-02-27 20:25:25 +0530266 pm8001_ha->memoryMap.region[PI + i].virt_ptr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800267 offsetob = i * 0x24;
268 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
269 get_pci_bar_index(pm8001_mr32(addressob,
270 offsetob + 0x14));
271 pm8001_ha->outbnd_q_tbl[i].ci_offset =
272 pm8001_mr32(addressob, (offsetob + 0x18));
273 pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
274 pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
275 }
276}
277
278/**
279 * update_main_config_table - update the main default table to the HBA.
280 * @pm8001_ha: our hba card information
281 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800282static void update_main_config_table(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800283{
284 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
285 pm8001_mw32(address, 0x24,
Sakthivel Ke5742102013-04-17 16:26:36 +0530286 pm8001_ha->main_cfg_tbl.pm8001_tbl.inbound_q_nppd_hppd);
jack wangdbf9bfe2009-10-14 16:19:21 +0800287 pm8001_mw32(address, 0x28,
Sakthivel Ke5742102013-04-17 16:26:36 +0530288 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid0_3);
jack wangdbf9bfe2009-10-14 16:19:21 +0800289 pm8001_mw32(address, 0x2C,
Sakthivel Ke5742102013-04-17 16:26:36 +0530290 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_hw_event_pid4_7);
jack wangdbf9bfe2009-10-14 16:19:21 +0800291 pm8001_mw32(address, 0x30,
Sakthivel Ke5742102013-04-17 16:26:36 +0530292 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid0_3);
jack wangdbf9bfe2009-10-14 16:19:21 +0800293 pm8001_mw32(address, 0x34,
Sakthivel Ke5742102013-04-17 16:26:36 +0530294 pm8001_ha->main_cfg_tbl.pm8001_tbl.outbound_ncq_event_pid4_7);
jack wangdbf9bfe2009-10-14 16:19:21 +0800295 pm8001_mw32(address, 0x38,
Sakthivel Ke5742102013-04-17 16:26:36 +0530296 pm8001_ha->main_cfg_tbl.pm8001_tbl.
297 outbound_tgt_ITNexus_event_pid0_3);
jack wangdbf9bfe2009-10-14 16:19:21 +0800298 pm8001_mw32(address, 0x3C,
Sakthivel Ke5742102013-04-17 16:26:36 +0530299 pm8001_ha->main_cfg_tbl.pm8001_tbl.
300 outbound_tgt_ITNexus_event_pid4_7);
jack wangdbf9bfe2009-10-14 16:19:21 +0800301 pm8001_mw32(address, 0x40,
Sakthivel Ke5742102013-04-17 16:26:36 +0530302 pm8001_ha->main_cfg_tbl.pm8001_tbl.
303 outbound_tgt_ssp_event_pid0_3);
jack wangdbf9bfe2009-10-14 16:19:21 +0800304 pm8001_mw32(address, 0x44,
Sakthivel Ke5742102013-04-17 16:26:36 +0530305 pm8001_ha->main_cfg_tbl.pm8001_tbl.
306 outbound_tgt_ssp_event_pid4_7);
jack wangdbf9bfe2009-10-14 16:19:21 +0800307 pm8001_mw32(address, 0x48,
Sakthivel Ke5742102013-04-17 16:26:36 +0530308 pm8001_ha->main_cfg_tbl.pm8001_tbl.
309 outbound_tgt_smp_event_pid0_3);
jack wangdbf9bfe2009-10-14 16:19:21 +0800310 pm8001_mw32(address, 0x4C,
Sakthivel Ke5742102013-04-17 16:26:36 +0530311 pm8001_ha->main_cfg_tbl.pm8001_tbl.
312 outbound_tgt_smp_event_pid4_7);
jack wangdbf9bfe2009-10-14 16:19:21 +0800313 pm8001_mw32(address, 0x50,
Sakthivel Ke5742102013-04-17 16:26:36 +0530314 pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_event_log_addr);
jack wangdbf9bfe2009-10-14 16:19:21 +0800315 pm8001_mw32(address, 0x54,
Sakthivel Ke5742102013-04-17 16:26:36 +0530316 pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_event_log_addr);
317 pm8001_mw32(address, 0x58,
318 pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_size);
319 pm8001_mw32(address, 0x5C,
320 pm8001_ha->main_cfg_tbl.pm8001_tbl.event_log_option);
jack wangdbf9bfe2009-10-14 16:19:21 +0800321 pm8001_mw32(address, 0x60,
Sakthivel Ke5742102013-04-17 16:26:36 +0530322 pm8001_ha->main_cfg_tbl.pm8001_tbl.upper_iop_event_log_addr);
jack wangdbf9bfe2009-10-14 16:19:21 +0800323 pm8001_mw32(address, 0x64,
Sakthivel Ke5742102013-04-17 16:26:36 +0530324 pm8001_ha->main_cfg_tbl.pm8001_tbl.lower_iop_event_log_addr);
325 pm8001_mw32(address, 0x68,
326 pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_size);
jack wangdbf9bfe2009-10-14 16:19:21 +0800327 pm8001_mw32(address, 0x6C,
Sakthivel Ke5742102013-04-17 16:26:36 +0530328 pm8001_ha->main_cfg_tbl.pm8001_tbl.iop_event_log_option);
jack wangdbf9bfe2009-10-14 16:19:21 +0800329 pm8001_mw32(address, 0x70,
Sakthivel Ke5742102013-04-17 16:26:36 +0530330 pm8001_ha->main_cfg_tbl.pm8001_tbl.fatal_err_interrupt);
jack wangdbf9bfe2009-10-14 16:19:21 +0800331}
332
333/**
334 * update_inbnd_queue_table - update the inbound queue table to the HBA.
335 * @pm8001_ha: our hba card information
336 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800337static void update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
338 int number)
jack wangdbf9bfe2009-10-14 16:19:21 +0800339{
340 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
341 u16 offset = number * 0x20;
342 pm8001_mw32(address, offset + 0x00,
343 pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
344 pm8001_mw32(address, offset + 0x04,
345 pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
346 pm8001_mw32(address, offset + 0x08,
347 pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
348 pm8001_mw32(address, offset + 0x0C,
349 pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
350 pm8001_mw32(address, offset + 0x10,
351 pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
352}
353
354/**
355 * update_outbnd_queue_table - update the outbound queue table to the HBA.
356 * @pm8001_ha: our hba card information
357 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800358static void update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha,
359 int number)
jack wangdbf9bfe2009-10-14 16:19:21 +0800360{
361 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
362 u16 offset = number * 0x24;
363 pm8001_mw32(address, offset + 0x00,
364 pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
365 pm8001_mw32(address, offset + 0x04,
366 pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
367 pm8001_mw32(address, offset + 0x08,
368 pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
369 pm8001_mw32(address, offset + 0x0C,
370 pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
371 pm8001_mw32(address, offset + 0x10,
372 pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
373 pm8001_mw32(address, offset + 0x1C,
374 pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
375}
376
377/**
Mark Salyzynd95d0002012-01-17 09:18:57 -0500378 * pm8001_bar4_shift - function is called to shift BAR base address
379 * @pm8001_ha : our hba card infomation
jack wangdbf9bfe2009-10-14 16:19:21 +0800380 * @shiftValue : shifting value in memory bar.
381 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500382int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
jack wangdbf9bfe2009-10-14 16:19:21 +0800383{
384 u32 regVal;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500385 unsigned long start;
jack wangdbf9bfe2009-10-14 16:19:21 +0800386
387 /* program the inbound AXI translation Lower Address */
388 pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
389
390 /* confirm the setting is written */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500391 start = jiffies + HZ; /* 1 sec */
jack wangdbf9bfe2009-10-14 16:19:21 +0800392 do {
jack wangdbf9bfe2009-10-14 16:19:21 +0800393 regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
Mark Salyzynd95d0002012-01-17 09:18:57 -0500394 } while ((regVal != shiftValue) && time_before(jiffies, start));
jack wangdbf9bfe2009-10-14 16:19:21 +0800395
Mark Salyzynd95d0002012-01-17 09:18:57 -0500396 if (regVal != shiftValue) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800397 PM8001_INIT_DBG(pm8001_ha,
398 pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
399 " = 0x%x\n", regVal));
400 return -1;
401 }
402 return 0;
403}
404
405/**
406 * mpi_set_phys_g3_with_ssc
407 * @pm8001_ha: our hba card information
408 * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
409 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800410static void mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha,
411 u32 SSCbit)
jack wangdbf9bfe2009-10-14 16:19:21 +0800412{
jack wang0330dba2009-12-07 17:46:22 +0800413 u32 value, offset, i;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500414 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800415
416#define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
417#define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
418#define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
419#define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
jack_wangd0b68042009-11-05 22:32:31 +0800420#define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
421#define PHY_G3_WITH_SSC_BIT_SHIFT 13
422#define SNW3_PHY_CAPABILITIES_PARITY 31
jack wangdbf9bfe2009-10-14 16:19:21 +0800423
424 /*
425 * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
426 * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
427 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500428 spin_lock_irqsave(&pm8001_ha->lock, flags);
429 if (-1 == pm8001_bar4_shift(pm8001_ha,
430 SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
431 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800432 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500433 }
jack wang0330dba2009-12-07 17:46:22 +0800434
jack wangdbf9bfe2009-10-14 16:19:21 +0800435 for (i = 0; i < 4; i++) {
436 offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
jack wang0330dba2009-12-07 17:46:22 +0800437 pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
jack wangdbf9bfe2009-10-14 16:19:21 +0800438 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800439 /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500440 if (-1 == pm8001_bar4_shift(pm8001_ha,
441 SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
442 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800443 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500444 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800445 for (i = 4; i < 8; i++) {
446 offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
jack wang0330dba2009-12-07 17:46:22 +0800447 pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
jack wangdbf9bfe2009-10-14 16:19:21 +0800448 }
jack wang0330dba2009-12-07 17:46:22 +0800449 /*************************************************************
450 Change the SSC upspreading value to 0x0 so that upspreading is disabled.
451 Device MABC SMOD0 Controls
452 Address: (via MEMBASE-III):
453 Using shifted destination address 0x0_0000: with Offset 0xD8
454
455 31:28 R/W Reserved Do not change
456 27:24 R/W SAS_SMOD_SPRDUP 0000
457 23:20 R/W SAS_SMOD_SPRDDN 0000
458 19:0 R/W Reserved Do not change
459 Upon power-up this register will read as 0x8990c016,
460 and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
461 so that the written value will be 0x8090c016.
462 This will ensure only down-spreading SSC is enabled on the SPC.
463 *************************************************************/
464 value = pm8001_cr32(pm8001_ha, 2, 0xd8);
465 pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
jack wangdbf9bfe2009-10-14 16:19:21 +0800466
467 /*set the shifted destination address to 0x0 to avoid error operation */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500468 pm8001_bar4_shift(pm8001_ha, 0x0);
469 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800470 return;
471}
472
473/**
474 * mpi_set_open_retry_interval_reg
475 * @pm8001_ha: our hba card information
476 * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
477 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800478static void mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
479 u32 interval)
jack wangdbf9bfe2009-10-14 16:19:21 +0800480{
481 u32 offset;
482 u32 value;
483 u32 i;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500484 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800485
486#define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
487#define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
488#define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
489#define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
490#define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
491
492 value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500493 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800494 /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
Mark Salyzynd95d0002012-01-17 09:18:57 -0500495 if (-1 == pm8001_bar4_shift(pm8001_ha,
496 OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
497 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800498 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500499 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800500 for (i = 0; i < 4; i++) {
501 offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
502 pm8001_cw32(pm8001_ha, 2, offset, value);
503 }
504
Mark Salyzynd95d0002012-01-17 09:18:57 -0500505 if (-1 == pm8001_bar4_shift(pm8001_ha,
506 OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
507 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800508 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500509 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800510 for (i = 4; i < 8; i++) {
511 offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
512 pm8001_cw32(pm8001_ha, 2, offset, value);
513 }
514 /*set the shifted destination address to 0x0 to avoid error operation */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500515 pm8001_bar4_shift(pm8001_ha, 0x0);
516 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800517 return;
518}
519
520/**
521 * mpi_init_check - check firmware initialization status.
522 * @pm8001_ha: our hba card information
523 */
524static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
525{
526 u32 max_wait_count;
527 u32 value;
528 u32 gst_len_mpistate;
529 /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
530 table is updated */
531 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
532 /* wait until Inbound DoorBell Clear Register toggled */
533 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
534 do {
535 udelay(1);
536 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
537 value &= SPC_MSGU_CFG_TABLE_UPDATE;
538 } while ((value != 0) && (--max_wait_count));
539
540 if (!max_wait_count)
541 return -1;
542 /* check the MPI-State for initialization */
543 gst_len_mpistate =
544 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
545 GST_GSTLEN_MPIS_OFFSET);
546 if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
547 return -1;
548 /* check MPI Initialization error */
549 gst_len_mpistate = gst_len_mpistate >> 16;
550 if (0x0000 != gst_len_mpistate)
551 return -1;
552 return 0;
553}
554
555/**
556 * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
557 * @pm8001_ha: our hba card information
558 */
559static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
560{
561 u32 value, value1;
562 u32 max_wait_count;
563 /* check error state */
564 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
565 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
566 /* check AAP error */
567 if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
568 /* error state */
569 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
570 return -1;
571 }
572
573 /* check IOP error */
574 if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
575 /* error state */
576 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
577 return -1;
578 }
579
580 /* bit 4-31 of scratch pad1 should be zeros if it is not
581 in error state*/
582 if (value & SCRATCH_PAD1_STATE_MASK) {
583 /* error case */
584 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
585 return -1;
586 }
587
588 /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
589 in error state */
590 if (value1 & SCRATCH_PAD2_STATE_MASK) {
591 /* error case */
592 return -1;
593 }
594
595 max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
596
597 /* wait until scratch pad 1 and 2 registers in ready state */
598 do {
599 udelay(1);
600 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
601 & SCRATCH_PAD1_RDY;
602 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
603 & SCRATCH_PAD2_RDY;
604 if ((--max_wait_count) == 0)
605 return -1;
606 } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
607 return 0;
608}
609
610static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
611{
612 void __iomem *base_addr;
613 u32 value;
614 u32 offset;
615 u32 pcibar;
616 u32 pcilogic;
617
618 value = pm8001_cr32(pm8001_ha, 0, 0x44);
619 offset = value & 0x03FFFFFF;
620 PM8001_INIT_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -0700621 pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
jack wangdbf9bfe2009-10-14 16:19:21 +0800622 pcilogic = (value & 0xFC000000) >> 26;
623 pcibar = get_pci_bar_index(pcilogic);
624 PM8001_INIT_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -0700625 pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
jack wangdbf9bfe2009-10-14 16:19:21 +0800626 pm8001_ha->main_cfg_tbl_addr = base_addr =
627 pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
628 pm8001_ha->general_stat_tbl_addr =
629 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
630 pm8001_ha->inbnd_q_tbl_addr =
631 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
632 pm8001_ha->outbnd_q_tbl_addr =
633 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
634}
635
636/**
637 * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
638 * @pm8001_ha: our hba card information
639 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800640static int pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800641{
Sakthivel Ke590adf2013-02-27 20:25:25 +0530642 u8 i = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800643 /* check the firmware status */
644 if (-1 == check_fw_ready(pm8001_ha)) {
645 PM8001_FAIL_DBG(pm8001_ha,
646 pm8001_printk("Firmware is not ready!\n"));
647 return -EBUSY;
648 }
649
650 /* Initialize pci space address eg: mpi offset */
651 init_pci_device_addresses(pm8001_ha);
652 init_default_table_values(pm8001_ha);
653 read_main_config_table(pm8001_ha);
654 read_general_status_table(pm8001_ha);
655 read_inbnd_queue_table(pm8001_ha);
656 read_outbnd_queue_table(pm8001_ha);
657 /* update main config table ,inbound table and outbound table */
658 update_main_config_table(pm8001_ha);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530659 for (i = 0; i < PM8001_MAX_INB_NUM; i++)
660 update_inbnd_queue_table(pm8001_ha, i);
661 for (i = 0; i < PM8001_MAX_OUTB_NUM; i++)
662 update_outbnd_queue_table(pm8001_ha, i);
jack wangdbf9bfe2009-10-14 16:19:21 +0800663 mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
Mark Salyzyn5954d732012-01-17 11:52:24 -0500664 /* 7->130ms, 34->500ms, 119->1.5s */
665 mpi_set_open_retry_interval_reg(pm8001_ha, 119);
jack wangdbf9bfe2009-10-14 16:19:21 +0800666 /* notify firmware update finished and check initialization status */
667 if (0 == mpi_init_check(pm8001_ha)) {
668 PM8001_INIT_DBG(pm8001_ha,
669 pm8001_printk("MPI initialize successful!\n"));
670 } else
671 return -EBUSY;
672 /*This register is a 16-bit timer with a resolution of 1us. This is the
673 timer used for interrupt delay/coalescing in the PCIe Application Layer.
674 Zero is not a valid value. A value of 1 in the register will cause the
675 interrupts to be normal. A value greater than 1 will cause coalescing
676 delays.*/
677 pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
678 pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
679 return 0;
680}
681
682static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
683{
684 u32 max_wait_count;
685 u32 value;
686 u32 gst_len_mpistate;
687 init_pci_device_addresses(pm8001_ha);
688 /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
689 table is stop */
690 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
691
692 /* wait until Inbound DoorBell Clear Register toggled */
693 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
694 do {
695 udelay(1);
696 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
697 value &= SPC_MSGU_CFG_TABLE_RESET;
698 } while ((value != 0) && (--max_wait_count));
699
700 if (!max_wait_count) {
701 PM8001_FAIL_DBG(pm8001_ha,
702 pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
703 return -1;
704 }
705
706 /* check the MPI-State for termination in progress */
707 /* wait until Inbound DoorBell Clear Register toggled */
708 max_wait_count = 1 * 1000 * 1000; /* 1 sec */
709 do {
710 udelay(1);
711 gst_len_mpistate =
712 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
713 GST_GSTLEN_MPIS_OFFSET);
714 if (GST_MPI_STATE_UNINIT ==
715 (gst_len_mpistate & GST_MPI_STATE_MASK))
716 break;
717 } while (--max_wait_count);
718 if (!max_wait_count) {
719 PM8001_FAIL_DBG(pm8001_ha,
720 pm8001_printk(" TIME OUT MPI State = 0x%x\n",
721 gst_len_mpistate & GST_MPI_STATE_MASK));
722 return -1;
723 }
724 return 0;
725}
726
727/**
728 * soft_reset_ready_check - Function to check FW is ready for soft reset.
729 * @pm8001_ha: our hba card information
730 */
731static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
732{
733 u32 regVal, regVal1, regVal2;
734 if (mpi_uninit_check(pm8001_ha) != 0) {
735 PM8001_FAIL_DBG(pm8001_ha,
736 pm8001_printk("MPI state is not ready\n"));
737 return -1;
738 }
739 /* read the scratch pad 2 register bit 2 */
740 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
741 & SCRATCH_PAD2_FWRDY_RST;
742 if (regVal == SCRATCH_PAD2_FWRDY_RST) {
743 PM8001_INIT_DBG(pm8001_ha,
744 pm8001_printk("Firmware is ready for reset .\n"));
745 } else {
Mark Salyzynd95d0002012-01-17 09:18:57 -0500746 unsigned long flags;
747 /* Trigger NMI twice via RB6 */
748 spin_lock_irqsave(&pm8001_ha->lock, flags);
749 if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
750 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800751 PM8001_FAIL_DBG(pm8001_ha,
752 pm8001_printk("Shift Bar4 to 0x%x failed\n",
753 RB6_ACCESS_REG));
754 return -1;
755 }
756 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
757 RB6_MAGIC_NUMBER_RST);
758 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
759 /* wait for 100 ms */
760 mdelay(100);
761 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
762 SCRATCH_PAD2_FWRDY_RST;
763 if (regVal != SCRATCH_PAD2_FWRDY_RST) {
764 regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
765 regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
766 PM8001_FAIL_DBG(pm8001_ha,
767 pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
768 "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
769 regVal1, regVal2));
770 PM8001_FAIL_DBG(pm8001_ha,
771 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
772 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
773 PM8001_FAIL_DBG(pm8001_ha,
774 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
775 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -0500776 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800777 return -1;
778 }
Mark Salyzynd95d0002012-01-17 09:18:57 -0500779 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800780 }
781 return 0;
782}
783
784/**
785 * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
786 * the FW register status to the originated status.
787 * @pm8001_ha: our hba card information
788 * @signature: signature in host scratch pad0 register.
789 */
790static int
791pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
792{
793 u32 regVal, toggleVal;
794 u32 max_wait_count;
795 u32 regVal1, regVal2, regVal3;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500796 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800797
798 /* step1: Check FW is ready for soft reset */
799 if (soft_reset_ready_check(pm8001_ha) != 0) {
800 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
801 return -1;
802 }
803
804 /* step 2: clear NMI status register on AAP1 and IOP, write the same
805 value to clear */
806 /* map 0x60000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500807 spin_lock_irqsave(&pm8001_ha->lock, flags);
808 if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
809 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800810 PM8001_FAIL_DBG(pm8001_ha,
811 pm8001_printk("Shift Bar4 to 0x%x failed\n",
812 MBIC_AAP1_ADDR_BASE));
813 return -1;
814 }
815 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
816 PM8001_INIT_DBG(pm8001_ha,
817 pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
818 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
819 /* map 0x70000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500820 if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
821 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800822 PM8001_FAIL_DBG(pm8001_ha,
823 pm8001_printk("Shift Bar4 to 0x%x failed\n",
824 MBIC_IOP_ADDR_BASE));
825 return -1;
826 }
827 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
828 PM8001_INIT_DBG(pm8001_ha,
829 pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
830 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
831
832 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
833 PM8001_INIT_DBG(pm8001_ha,
834 pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
835 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
836
837 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
838 PM8001_INIT_DBG(pm8001_ha,
839 pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
840 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
841
842 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
843 PM8001_INIT_DBG(pm8001_ha,
844 pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
845 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
846
847 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
848 PM8001_INIT_DBG(pm8001_ha,
849 pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
850 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
851
852 /* read the scratch pad 1 register bit 2 */
853 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
854 & SCRATCH_PAD1_RST;
855 toggleVal = regVal ^ SCRATCH_PAD1_RST;
856
857 /* set signature in host scratch pad0 register to tell SPC that the
858 host performs the soft reset */
859 pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
860
861 /* read required registers for confirmming */
862 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500863 if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
864 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800865 PM8001_FAIL_DBG(pm8001_ha,
866 pm8001_printk("Shift Bar4 to 0x%x failed\n",
867 GSM_ADDR_BASE));
868 return -1;
869 }
870 PM8001_INIT_DBG(pm8001_ha,
871 pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
872 " Reset = 0x%x\n",
873 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
874
875 /* step 3: host read GSM Configuration and Reset register */
876 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
877 /* Put those bits to low */
878 /* GSM XCBI offset = 0x70 0000
879 0x00 Bit 13 COM_SLV_SW_RSTB 1
880 0x00 Bit 12 QSSP_SW_RSTB 1
881 0x00 Bit 11 RAAE_SW_RSTB 1
882 0x00 Bit 9 RB_1_SW_RSTB 1
883 0x00 Bit 8 SM_SW_RSTB 1
884 */
885 regVal &= ~(0x00003b00);
886 /* host write GSM Configuration and Reset register */
887 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
888 PM8001_INIT_DBG(pm8001_ha,
889 pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
890 "Configuration and Reset is set to = 0x%x\n",
891 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
892
893 /* step 4: */
894 /* disable GSM - Read Address Parity Check */
895 regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
896 PM8001_INIT_DBG(pm8001_ha,
897 pm8001_printk("GSM 0x700038 - Read Address Parity Check "
898 "Enable = 0x%x\n", regVal1));
899 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
900 PM8001_INIT_DBG(pm8001_ha,
901 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
902 "is set to = 0x%x\n",
903 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
904
905 /* disable GSM - Write Address Parity Check */
906 regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
907 PM8001_INIT_DBG(pm8001_ha,
908 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
909 " Enable = 0x%x\n", regVal2));
910 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
911 PM8001_INIT_DBG(pm8001_ha,
912 pm8001_printk("GSM 0x700040 - Write Address Parity Check "
913 "Enable is set to = 0x%x\n",
914 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
915
916 /* disable GSM - Write Data Parity Check */
917 regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
918 PM8001_INIT_DBG(pm8001_ha,
919 pm8001_printk("GSM 0x300048 - Write Data Parity Check"
920 " Enable = 0x%x\n", regVal3));
921 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
922 PM8001_INIT_DBG(pm8001_ha,
923 pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
924 "is set to = 0x%x\n",
925 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
926
927 /* step 5: delay 10 usec */
928 udelay(10);
929 /* step 5-b: set GPIO-0 output control to tristate anyway */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500930 if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
931 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800932 PM8001_INIT_DBG(pm8001_ha,
933 pm8001_printk("Shift Bar4 to 0x%x failed\n",
934 GPIO_ADDR_BASE));
935 return -1;
936 }
937 regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
938 PM8001_INIT_DBG(pm8001_ha,
939 pm8001_printk("GPIO Output Control Register:"
940 " = 0x%x\n", regVal));
941 /* set GPIO-0 output control to tri-state */
942 regVal &= 0xFFFFFFFC;
943 pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
944
945 /* Step 6: Reset the IOP and AAP1 */
946 /* map 0x00000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500947 if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
948 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800949 PM8001_FAIL_DBG(pm8001_ha,
950 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
951 SPC_TOP_LEVEL_ADDR_BASE));
952 return -1;
953 }
954 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
955 PM8001_INIT_DBG(pm8001_ha,
956 pm8001_printk("Top Register before resetting IOP/AAP1"
957 ":= 0x%x\n", regVal));
958 regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
959 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
960
961 /* step 7: Reset the BDMA/OSSP */
962 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
963 PM8001_INIT_DBG(pm8001_ha,
964 pm8001_printk("Top Register before resetting BDMA/OSSP"
965 ": = 0x%x\n", regVal));
966 regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
967 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
968
969 /* step 8: delay 10 usec */
970 udelay(10);
971
972 /* step 9: bring the BDMA and OSSP out of reset */
973 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
974 PM8001_INIT_DBG(pm8001_ha,
975 pm8001_printk("Top Register before bringing up BDMA/OSSP"
976 ":= 0x%x\n", regVal));
977 regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
978 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
979
980 /* step 10: delay 10 usec */
981 udelay(10);
982
983 /* step 11: reads and sets the GSM Configuration and Reset Register */
984 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500985 if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
986 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800987 PM8001_FAIL_DBG(pm8001_ha,
988 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
989 GSM_ADDR_BASE));
990 return -1;
991 }
992 PM8001_INIT_DBG(pm8001_ha,
993 pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
994 "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
995 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
996 /* Put those bits to high */
997 /* GSM XCBI offset = 0x70 0000
998 0x00 Bit 13 COM_SLV_SW_RSTB 1
999 0x00 Bit 12 QSSP_SW_RSTB 1
1000 0x00 Bit 11 RAAE_SW_RSTB 1
1001 0x00 Bit 9 RB_1_SW_RSTB 1
1002 0x00 Bit 8 SM_SW_RSTB 1
1003 */
1004 regVal |= (GSM_CONFIG_RESET_VALUE);
1005 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
1006 PM8001_INIT_DBG(pm8001_ha,
1007 pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
1008 " Configuration and Reset is set to = 0x%x\n",
1009 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
1010
1011 /* step 12: Restore GSM - Read Address Parity Check */
1012 regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
1013 /* just for debugging */
1014 PM8001_INIT_DBG(pm8001_ha,
1015 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
1016 " = 0x%x\n", regVal));
1017 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
1018 PM8001_INIT_DBG(pm8001_ha,
1019 pm8001_printk("GSM 0x700038 - Read Address Parity"
1020 " Check Enable is set to = 0x%x\n",
1021 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
1022 /* Restore GSM - Write Address Parity Check */
1023 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
1024 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
1025 PM8001_INIT_DBG(pm8001_ha,
1026 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
1027 " Enable is set to = 0x%x\n",
1028 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
1029 /* Restore GSM - Write Data Parity Check */
1030 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
1031 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
1032 PM8001_INIT_DBG(pm8001_ha,
1033 pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
1034 "is set to = 0x%x\n",
1035 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
1036
1037 /* step 13: bring the IOP and AAP1 out of reset */
1038 /* map 0x00000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -05001039 if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
1040 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001041 PM8001_FAIL_DBG(pm8001_ha,
1042 pm8001_printk("Shift Bar4 to 0x%x failed\n",
1043 SPC_TOP_LEVEL_ADDR_BASE));
1044 return -1;
1045 }
1046 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
1047 regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
1048 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
1049
1050 /* step 14: delay 10 usec - Normal Mode */
1051 udelay(10);
1052 /* check Soft Reset Normal mode or Soft Reset HDA mode */
1053 if (signature == SPC_SOFT_RESET_SIGNATURE) {
1054 /* step 15 (Normal Mode): wait until scratch pad1 register
1055 bit 2 toggled */
1056 max_wait_count = 2 * 1000 * 1000;/* 2 sec */
1057 do {
1058 udelay(1);
1059 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1060 SCRATCH_PAD1_RST;
1061 } while ((regVal != toggleVal) && (--max_wait_count));
1062
1063 if (!max_wait_count) {
1064 regVal = pm8001_cr32(pm8001_ha, 0,
1065 MSGU_SCRATCH_PAD_1);
1066 PM8001_FAIL_DBG(pm8001_ha,
1067 pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
1068 "MSGU_SCRATCH_PAD1 = 0x%x\n",
1069 toggleVal, regVal));
1070 PM8001_FAIL_DBG(pm8001_ha,
1071 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1072 pm8001_cr32(pm8001_ha, 0,
1073 MSGU_SCRATCH_PAD_0)));
1074 PM8001_FAIL_DBG(pm8001_ha,
1075 pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
1076 pm8001_cr32(pm8001_ha, 0,
1077 MSGU_SCRATCH_PAD_2)));
1078 PM8001_FAIL_DBG(pm8001_ha,
1079 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1080 pm8001_cr32(pm8001_ha, 0,
1081 MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -05001082 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001083 return -1;
1084 }
1085
1086 /* step 16 (Normal) - Clear ODMR and ODCR */
1087 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1088 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1089
1090 /* step 17 (Normal Mode): wait for the FW and IOP to get
1091 ready - 1 sec timeout */
1092 /* Wait for the SPC Configuration Table to be ready */
1093 if (check_fw_ready(pm8001_ha) == -1) {
1094 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1095 /* return error if MPI Configuration Table not ready */
1096 PM8001_INIT_DBG(pm8001_ha,
1097 pm8001_printk("FW not ready SCRATCH_PAD1"
1098 " = 0x%x\n", regVal));
1099 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1100 /* return error if MPI Configuration Table not ready */
1101 PM8001_INIT_DBG(pm8001_ha,
1102 pm8001_printk("FW not ready SCRATCH_PAD2"
1103 " = 0x%x\n", regVal));
1104 PM8001_INIT_DBG(pm8001_ha,
1105 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1106 pm8001_cr32(pm8001_ha, 0,
1107 MSGU_SCRATCH_PAD_0)));
1108 PM8001_INIT_DBG(pm8001_ha,
1109 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1110 pm8001_cr32(pm8001_ha, 0,
1111 MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -05001112 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001113 return -1;
1114 }
1115 }
Mark Salyzynd95d0002012-01-17 09:18:57 -05001116 pm8001_bar4_shift(pm8001_ha, 0);
1117 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001118
1119 PM8001_INIT_DBG(pm8001_ha,
1120 pm8001_printk("SPC soft reset Complete\n"));
1121 return 0;
1122}
1123
1124static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1125{
1126 u32 i;
1127 u32 regVal;
1128 PM8001_INIT_DBG(pm8001_ha,
1129 pm8001_printk("chip reset start\n"));
1130
1131 /* do SPC chip reset. */
1132 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1133 regVal &= ~(SPC_REG_RESET_DEVICE);
1134 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1135
1136 /* delay 10 usec */
1137 udelay(10);
1138
1139 /* bring chip reset out of reset */
1140 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1141 regVal |= SPC_REG_RESET_DEVICE;
1142 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1143
1144 /* delay 10 usec */
1145 udelay(10);
1146
1147 /* wait for 20 msec until the firmware gets reloaded */
1148 i = 20;
1149 do {
1150 mdelay(1);
1151 } while ((--i) != 0);
1152
1153 PM8001_INIT_DBG(pm8001_ha,
1154 pm8001_printk("chip reset finished\n"));
1155}
1156
1157/**
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001158 * pm8001_chip_iounmap - which maped when initialized.
jack wangdbf9bfe2009-10-14 16:19:21 +08001159 * @pm8001_ha: our hba card information
1160 */
1161static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
1162{
1163 s8 bar, logical = 0;
1164 for (bar = 0; bar < 6; bar++) {
1165 /*
1166 ** logical BARs for SPC:
1167 ** bar 0 and 1 - logical BAR0
1168 ** bar 2 and 3 - logical BAR1
1169 ** bar4 - logical BAR2
1170 ** bar5 - logical BAR3
1171 ** Skip the appropriate assignments:
1172 */
1173 if ((bar == 1) || (bar == 3))
1174 continue;
1175 if (pm8001_ha->io_mem[logical].memvirtaddr) {
1176 iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
1177 logical++;
1178 }
1179 }
1180}
1181
1182/**
1183 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1184 * @pm8001_ha: our hba card information
1185 */
1186static void
1187pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1188{
1189 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1190 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1191}
1192
1193 /**
1194 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1195 * @pm8001_ha: our hba card information
1196 */
1197static void
1198pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1199{
1200 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
1201}
1202
1203/**
1204 * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
1205 * @pm8001_ha: our hba card information
1206 */
1207static void
1208pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
1209 u32 int_vec_idx)
1210{
1211 u32 msi_index;
1212 u32 value;
1213 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1214 msi_index += MSIX_TABLE_BASE;
1215 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
1216 value = (1 << int_vec_idx);
1217 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
1218
1219}
1220
1221/**
1222 * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
1223 * @pm8001_ha: our hba card information
1224 */
1225static void
1226pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
1227 u32 int_vec_idx)
1228{
1229 u32 msi_index;
1230 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1231 msi_index += MSIX_TABLE_BASE;
1232 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
jack wangdbf9bfe2009-10-14 16:19:21 +08001233}
Mark Salyzynd95d0002012-01-17 09:18:57 -05001234
jack wangdbf9bfe2009-10-14 16:19:21 +08001235/**
1236 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1237 * @pm8001_ha: our hba card information
1238 */
1239static void
1240pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1241{
1242#ifdef PM8001_USE_MSIX
1243 pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
1244 return;
1245#endif
1246 pm8001_chip_intx_interrupt_enable(pm8001_ha);
1247
1248}
1249
1250/**
1251 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1252 * @pm8001_ha: our hba card information
1253 */
1254static void
1255pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1256{
1257#ifdef PM8001_USE_MSIX
1258 pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
1259 return;
1260#endif
1261 pm8001_chip_intx_interrupt_disable(pm8001_ha);
1262
1263}
1264
1265/**
1266 * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
1267 * @circularQ: the inbound queue we want to transfer to HBA.
1268 * @messageSize: the message size of this transfer, normally it is 64 bytes
1269 * @messagePtr: the pointer to message.
1270 */
jack_wang72d0baa2009-11-05 22:33:35 +08001271static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
jack wangdbf9bfe2009-10-14 16:19:21 +08001272 u16 messageSize, void **messagePtr)
1273{
1274 u32 offset, consumer_index;
1275 struct mpi_msg_hdr *msgHeader;
1276 u8 bcCount = 1; /* only support single buffer */
1277
1278 /* Checks is the requested message size can be allocated in this queue*/
1279 if (messageSize > 64) {
1280 *messagePtr = NULL;
1281 return -1;
1282 }
1283
1284 /* Stores the new consumer index */
1285 consumer_index = pm8001_read_32(circularQ->ci_virt);
1286 circularQ->consumer_index = cpu_to_le32(consumer_index);
Mark Salyzyn99c72eb2012-04-25 13:02:04 -04001287 if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
Santosh Nayak8270ee22012-02-26 20:14:46 +05301288 le32_to_cpu(circularQ->consumer_index)) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001289 *messagePtr = NULL;
1290 return -1;
1291 }
1292 /* get memory IOMB buffer address */
1293 offset = circularQ->producer_idx * 64;
1294 /* increment to next bcCount element */
Mark Salyzyn99c72eb2012-04-25 13:02:04 -04001295 circularQ->producer_idx = (circularQ->producer_idx + bcCount)
1296 % PM8001_MPI_QUEUE;
jack wangdbf9bfe2009-10-14 16:19:21 +08001297 /* Adds that distance to the base of the region virtual address plus
1298 the message header size*/
1299 msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
1300 *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
1301 return 0;
1302}
1303
1304/**
1305 * mpi_build_cmd- build the message queue for transfer, update the PI to FW
1306 * to tell the fw to get this message from IOMB.
1307 * @pm8001_ha: our hba card information
1308 * @circularQ: the inbound queue we want to transfer to HBA.
1309 * @opCode: the operation code represents commands which LLDD and fw recognized.
1310 * @payload: the command payload of each operation command.
1311 */
jack_wang72d0baa2009-11-05 22:33:35 +08001312static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
jack wangdbf9bfe2009-10-14 16:19:21 +08001313 struct inbound_queue_table *circularQ,
1314 u32 opCode, void *payload)
1315{
1316 u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
1317 u32 responseQueue = 0;
1318 void *pMessage;
1319
1320 if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
1321 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001322 pm8001_printk("No free mpi buffer\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001323 return -1;
1324 }
jack_wang72d0baa2009-11-05 22:33:35 +08001325 BUG_ON(!payload);
jack wangdbf9bfe2009-10-14 16:19:21 +08001326 /*Copy to the payload*/
1327 memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
1328
1329 /*Build the header*/
1330 Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
1331 | ((responseQueue & 0x3F) << 16)
1332 | ((category & 0xF) << 12) | (opCode & 0xFFF));
1333
1334 pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
1335 /*Update the PI to the firmware*/
1336 pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
1337 circularQ->pi_offset, circularQ->producer_idx);
1338 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001339 pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
jack wangdbf9bfe2009-10-14 16:19:21 +08001340 circularQ->consumer_index));
1341 return 0;
1342}
1343
jack_wang72d0baa2009-11-05 22:33:35 +08001344static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
jack wangdbf9bfe2009-10-14 16:19:21 +08001345 struct outbound_queue_table *circularQ, u8 bc)
1346{
1347 u32 producer_index;
jack_wang72d0baa2009-11-05 22:33:35 +08001348 struct mpi_msg_hdr *msgHeader;
1349 struct mpi_msg_hdr *pOutBoundMsgHeader;
1350
1351 msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
1352 pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
1353 circularQ->consumer_idx * 64);
1354 if (pOutBoundMsgHeader != msgHeader) {
1355 PM8001_FAIL_DBG(pm8001_ha,
1356 pm8001_printk("consumer_idx = %d msgHeader = %p\n",
1357 circularQ->consumer_idx, msgHeader));
1358
1359 /* Update the producer index from SPC */
1360 producer_index = pm8001_read_32(circularQ->pi_virt);
1361 circularQ->producer_index = cpu_to_le32(producer_index);
1362 PM8001_FAIL_DBG(pm8001_ha,
1363 pm8001_printk("consumer_idx = %d producer_index = %d"
1364 "msgHeader = %p\n", circularQ->consumer_idx,
1365 circularQ->producer_index, msgHeader));
1366 return 0;
1367 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001368 /* free the circular queue buffer elements associated with the message*/
Mark Salyzyn99c72eb2012-04-25 13:02:04 -04001369 circularQ->consumer_idx = (circularQ->consumer_idx + bc)
1370 % PM8001_MPI_QUEUE;
jack wangdbf9bfe2009-10-14 16:19:21 +08001371 /* update the CI of outbound queue */
1372 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
1373 circularQ->consumer_idx);
1374 /* Update the producer index from SPC*/
1375 producer_index = pm8001_read_32(circularQ->pi_virt);
1376 circularQ->producer_index = cpu_to_le32(producer_index);
1377 PM8001_IO_DBG(pm8001_ha,
1378 pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
1379 circularQ->producer_index));
1380 return 0;
1381}
1382
1383/**
1384 * mpi_msg_consume- get the MPI message from outbound queue message table.
1385 * @pm8001_ha: our hba card information
1386 * @circularQ: the outbound queue table.
1387 * @messagePtr1: the message contents of this outbound message.
1388 * @pBC: the message size.
1389 */
1390static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
1391 struct outbound_queue_table *circularQ,
1392 void **messagePtr1, u8 *pBC)
1393{
1394 struct mpi_msg_hdr *msgHeader;
1395 __le32 msgHeader_tmp;
1396 u32 header_tmp;
1397 do {
1398 /* If there are not-yet-delivered messages ... */
Santosh Nayak8270ee22012-02-26 20:14:46 +05301399 if (le32_to_cpu(circularQ->producer_index)
1400 != circularQ->consumer_idx) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001401 /*Get the pointer to the circular queue buffer element*/
1402 msgHeader = (struct mpi_msg_hdr *)
1403 (circularQ->base_virt +
1404 circularQ->consumer_idx * 64);
1405 /* read header */
1406 header_tmp = pm8001_read_32(msgHeader);
1407 msgHeader_tmp = cpu_to_le32(header_tmp);
Santosh Nayak8270ee22012-02-26 20:14:46 +05301408 if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001409 if (OPC_OUB_SKIP_ENTRY !=
Santosh Nayak8270ee22012-02-26 20:14:46 +05301410 (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001411 *messagePtr1 =
1412 ((u8 *)msgHeader) +
1413 sizeof(struct mpi_msg_hdr);
Santosh Nayak8270ee22012-02-26 20:14:46 +05301414 *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
1415 >> 24) & 0x1f);
jack wangdbf9bfe2009-10-14 16:19:21 +08001416 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001417 pm8001_printk(": CI=%d PI=%d "
1418 "msgHeader=%x\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08001419 circularQ->consumer_idx,
1420 circularQ->producer_index,
1421 msgHeader_tmp));
1422 return MPI_IO_STATUS_SUCCESS;
1423 } else {
jack wangdbf9bfe2009-10-14 16:19:21 +08001424 circularQ->consumer_idx =
1425 (circularQ->consumer_idx +
Santosh Nayak8270ee22012-02-26 20:14:46 +05301426 ((le32_to_cpu(msgHeader_tmp)
Mark Salyzyn99c72eb2012-04-25 13:02:04 -04001427 >> 24) & 0x1f))
1428 % PM8001_MPI_QUEUE;
jack_wang72d0baa2009-11-05 22:33:35 +08001429 msgHeader_tmp = 0;
1430 pm8001_write_32(msgHeader, 0, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +08001431 /* update the CI of outbound queue */
1432 pm8001_cw32(pm8001_ha,
1433 circularQ->ci_pci_bar,
1434 circularQ->ci_offset,
1435 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001436 }
jack_wang72d0baa2009-11-05 22:33:35 +08001437 } else {
1438 circularQ->consumer_idx =
1439 (circularQ->consumer_idx +
Santosh Nayak8270ee22012-02-26 20:14:46 +05301440 ((le32_to_cpu(msgHeader_tmp) >> 24) &
Mark Salyzyn99c72eb2012-04-25 13:02:04 -04001441 0x1f)) % PM8001_MPI_QUEUE;
jack_wang72d0baa2009-11-05 22:33:35 +08001442 msgHeader_tmp = 0;
1443 pm8001_write_32(msgHeader, 0, 0);
1444 /* update the CI of outbound queue */
1445 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
1446 circularQ->ci_offset,
1447 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001448 return MPI_IO_STATUS_FAIL;
jack_wang72d0baa2009-11-05 22:33:35 +08001449 }
1450 } else {
1451 u32 producer_index;
1452 void *pi_virt = circularQ->pi_virt;
1453 /* Update the producer index from SPC */
1454 producer_index = pm8001_read_32(pi_virt);
1455 circularQ->producer_index = cpu_to_le32(producer_index);
jack wangdbf9bfe2009-10-14 16:19:21 +08001456 }
Santosh Nayak8270ee22012-02-26 20:14:46 +05301457 } while (le32_to_cpu(circularQ->producer_index) !=
1458 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001459 /* while we don't have any more not-yet-delivered message */
1460 /* report empty */
1461 return MPI_IO_STATUS_BUSY;
1462}
1463
Tejun Heo429305e2011-01-24 14:57:29 +01001464static void pm8001_work_fn(struct work_struct *work)
jack wangdbf9bfe2009-10-14 16:19:21 +08001465{
Tejun Heo429305e2011-01-24 14:57:29 +01001466 struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
jack wangdbf9bfe2009-10-14 16:19:21 +08001467 struct pm8001_device *pm8001_dev;
Tejun Heo429305e2011-01-24 14:57:29 +01001468 struct domain_device *dev;
jack wangdbf9bfe2009-10-14 16:19:21 +08001469
Mark Salyzyn5954d732012-01-17 11:52:24 -05001470 /*
1471 * So far, all users of this stash an associated structure here.
1472 * If we get here, and this pointer is null, then the action
1473 * was cancelled. This nullification happens when the device
1474 * goes away.
1475 */
1476 pm8001_dev = pw->data; /* Most stash device structure */
1477 if ((pm8001_dev == NULL)
1478 || ((pw->handler != IO_XFER_ERROR_BREAK)
1479 && (pm8001_dev->dev_type == NO_DEVICE))) {
1480 kfree(pw);
1481 return;
1482 }
1483
Tejun Heo429305e2011-01-24 14:57:29 +01001484 switch (pw->handler) {
Mark Salyzyn5954d732012-01-17 11:52:24 -05001485 case IO_XFER_ERROR_BREAK:
1486 { /* This one stashes the sas_task instead */
1487 struct sas_task *t = (struct sas_task *)pm8001_dev;
1488 u32 tag;
1489 struct pm8001_ccb_info *ccb;
1490 struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
1491 unsigned long flags, flags1;
1492 struct task_status_struct *ts;
1493 int i;
1494
1495 if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
1496 break; /* Task still on lu */
1497 spin_lock_irqsave(&pm8001_ha->lock, flags);
1498
1499 spin_lock_irqsave(&t->task_state_lock, flags1);
1500 if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
1501 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1502 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1503 break; /* Task got completed by another */
1504 }
1505 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1506
1507 /* Search for a possible ccb that matches the task */
1508 for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
1509 ccb = &pm8001_ha->ccb_info[i];
1510 tag = ccb->ccb_tag;
1511 if ((tag != 0xFFFFFFFF) && (ccb->task == t))
1512 break;
1513 }
1514 if (!ccb) {
1515 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1516 break; /* Task got freed by another */
1517 }
1518 ts = &t->task_status;
1519 ts->resp = SAS_TASK_COMPLETE;
1520 /* Force the midlayer to retry */
1521 ts->stat = SAS_QUEUE_FULL;
1522 pm8001_dev = ccb->device;
1523 if (pm8001_dev)
1524 pm8001_dev->running_req--;
1525 spin_lock_irqsave(&t->task_state_lock, flags1);
1526 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1527 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1528 t->task_state_flags |= SAS_TASK_STATE_DONE;
1529 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1530 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1531 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
1532 " done with event 0x%x resp 0x%x stat 0x%x but"
1533 " aborted by upper layer!\n",
1534 t, pw->handler, ts->resp, ts->stat));
1535 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1536 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1537 } else {
1538 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1539 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1540 mb();/* in order to force CPU ordering */
1541 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1542 t->task_done(t);
1543 }
1544 } break;
1545 case IO_XFER_OPEN_RETRY_TIMEOUT:
1546 { /* This one stashes the sas_task instead */
1547 struct sas_task *t = (struct sas_task *)pm8001_dev;
1548 u32 tag;
1549 struct pm8001_ccb_info *ccb;
1550 struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
1551 unsigned long flags, flags1;
1552 int i, ret = 0;
1553
1554 PM8001_IO_DBG(pm8001_ha,
1555 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1556
1557 ret = pm8001_query_task(t);
1558
1559 PM8001_IO_DBG(pm8001_ha,
1560 switch (ret) {
1561 case TMF_RESP_FUNC_SUCC:
1562 pm8001_printk("...Task on lu\n");
1563 break;
1564
1565 case TMF_RESP_FUNC_COMPLETE:
1566 pm8001_printk("...Task NOT on lu\n");
1567 break;
1568
1569 default:
1570 pm8001_printk("...query task failed!!!\n");
1571 break;
1572 });
1573
1574 spin_lock_irqsave(&pm8001_ha->lock, flags);
1575
1576 spin_lock_irqsave(&t->task_state_lock, flags1);
1577
1578 if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
1579 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1580 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1581 if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
1582 (void)pm8001_abort_task(t);
1583 break; /* Task got completed by another */
1584 }
1585
1586 spin_unlock_irqrestore(&t->task_state_lock, flags1);
1587
1588 /* Search for a possible ccb that matches the task */
1589 for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
1590 ccb = &pm8001_ha->ccb_info[i];
1591 tag = ccb->ccb_tag;
1592 if ((tag != 0xFFFFFFFF) && (ccb->task == t))
1593 break;
1594 }
1595 if (!ccb) {
1596 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1597 if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
1598 (void)pm8001_abort_task(t);
1599 break; /* Task got freed by another */
1600 }
1601
1602 pm8001_dev = ccb->device;
1603 dev = pm8001_dev->sas_device;
1604
1605 switch (ret) {
1606 case TMF_RESP_FUNC_SUCC: /* task on lu */
1607 ccb->open_retry = 1; /* Snub completion */
1608 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1609 ret = pm8001_abort_task(t);
1610 ccb->open_retry = 0;
1611 switch (ret) {
1612 case TMF_RESP_FUNC_SUCC:
1613 case TMF_RESP_FUNC_COMPLETE:
1614 break;
1615 default: /* device misbehavior */
1616 ret = TMF_RESP_FUNC_FAILED;
1617 PM8001_IO_DBG(pm8001_ha,
1618 pm8001_printk("...Reset phy\n"));
1619 pm8001_I_T_nexus_reset(dev);
1620 break;
1621 }
1622 break;
1623
1624 case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
1625 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1626 /* Do we need to abort the task locally? */
1627 break;
1628
1629 default: /* device misbehavior */
1630 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
1631 ret = TMF_RESP_FUNC_FAILED;
1632 PM8001_IO_DBG(pm8001_ha,
1633 pm8001_printk("...Reset phy\n"));
1634 pm8001_I_T_nexus_reset(dev);
1635 }
1636
1637 if (ret == TMF_RESP_FUNC_FAILED)
1638 t = NULL;
1639 pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
1640 PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
1641 } break;
jack wangdbf9bfe2009-10-14 16:19:21 +08001642 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
jack wangdbf9bfe2009-10-14 16:19:21 +08001643 dev = pm8001_dev->sas_device;
1644 pm8001_I_T_nexus_reset(dev);
1645 break;
1646 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
jack wangdbf9bfe2009-10-14 16:19:21 +08001647 dev = pm8001_dev->sas_device;
1648 pm8001_I_T_nexus_reset(dev);
1649 break;
1650 case IO_DS_IN_ERROR:
jack wangdbf9bfe2009-10-14 16:19:21 +08001651 dev = pm8001_dev->sas_device;
1652 pm8001_I_T_nexus_reset(dev);
1653 break;
1654 case IO_DS_NON_OPERATIONAL:
jack wangdbf9bfe2009-10-14 16:19:21 +08001655 dev = pm8001_dev->sas_device;
1656 pm8001_I_T_nexus_reset(dev);
1657 break;
1658 }
Tejun Heo429305e2011-01-24 14:57:29 +01001659 kfree(pw);
jack wangdbf9bfe2009-10-14 16:19:21 +08001660}
1661
1662static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
1663 int handler)
1664{
Tejun Heo429305e2011-01-24 14:57:29 +01001665 struct pm8001_work *pw;
jack wangdbf9bfe2009-10-14 16:19:21 +08001666 int ret = 0;
1667
Tejun Heo429305e2011-01-24 14:57:29 +01001668 pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
1669 if (pw) {
1670 pw->pm8001_ha = pm8001_ha;
1671 pw->data = data;
1672 pw->handler = handler;
1673 INIT_WORK(&pw->work, pm8001_work_fn);
1674 queue_work(pm8001_wq, &pw->work);
jack wangdbf9bfe2009-10-14 16:19:21 +08001675 } else
1676 ret = -ENOMEM;
1677
1678 return ret;
1679}
1680
1681/**
1682 * mpi_ssp_completion- process the event that FW response to the SSP request.
1683 * @pm8001_ha: our hba card information
1684 * @piomb: the message contents of this outbound message.
1685 *
1686 * When FW has completed a ssp request for example a IO request, after it has
1687 * filled the SG data with the data, it will trigger this event represent
1688 * that he has finished the job,please check the coresponding buffer.
1689 * So we will tell the caller who maybe waiting the result to tell upper layer
1690 * that the task has been finished.
1691 */
jack_wang72d0baa2009-11-05 22:33:35 +08001692static void
jack wangdbf9bfe2009-10-14 16:19:21 +08001693mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
1694{
1695 struct sas_task *t;
1696 struct pm8001_ccb_info *ccb;
1697 unsigned long flags;
1698 u32 status;
1699 u32 param;
1700 u32 tag;
1701 struct ssp_completion_resp *psspPayload;
1702 struct task_status_struct *ts;
1703 struct ssp_response_iu *iu;
1704 struct pm8001_device *pm8001_dev;
1705 psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1706 status = le32_to_cpu(psspPayload->status);
1707 tag = le32_to_cpu(psspPayload->tag);
1708 ccb = &pm8001_ha->ccb_info[tag];
Mark Salyzyn5954d732012-01-17 11:52:24 -05001709 if ((status == IO_ABORTED) && ccb->open_retry) {
1710 /* Being completed by another */
1711 ccb->open_retry = 0;
1712 return;
1713 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001714 pm8001_dev = ccb->device;
1715 param = le32_to_cpu(psspPayload->param);
1716
jack wangdbf9bfe2009-10-14 16:19:21 +08001717 t = ccb->task;
1718
jack_wang72d0baa2009-11-05 22:33:35 +08001719 if (status && status != IO_UNDERFLOW)
jack wangdbf9bfe2009-10-14 16:19:21 +08001720 PM8001_FAIL_DBG(pm8001_ha,
1721 pm8001_printk("sas IO status 0x%x\n", status));
1722 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001723 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001724 ts = &t->task_status;
1725 switch (status) {
1726 case IO_SUCCESS:
1727 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001728 ",param = %d\n", param));
jack wangdbf9bfe2009-10-14 16:19:21 +08001729 if (param == 0) {
1730 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05001731 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08001732 } else {
1733 ts->resp = SAS_TASK_COMPLETE;
1734 ts->stat = SAS_PROTO_RESPONSE;
1735 ts->residual = param;
1736 iu = &psspPayload->ssp_resp_iu;
1737 sas_ssp_task_response(pm8001_ha->dev, t, iu);
1738 }
1739 if (pm8001_dev)
1740 pm8001_dev->running_req--;
1741 break;
1742 case IO_ABORTED:
1743 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001744 pm8001_printk("IO_ABORTED IOMB Tag\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001745 ts->resp = SAS_TASK_COMPLETE;
1746 ts->stat = SAS_ABORTED_TASK;
1747 break;
1748 case IO_UNDERFLOW:
1749 /* SSP Completion with error */
1750 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001751 ",param = %d\n", param));
jack wangdbf9bfe2009-10-14 16:19:21 +08001752 ts->resp = SAS_TASK_COMPLETE;
1753 ts->stat = SAS_DATA_UNDERRUN;
1754 ts->residual = param;
1755 if (pm8001_dev)
1756 pm8001_dev->running_req--;
1757 break;
1758 case IO_NO_DEVICE:
1759 PM8001_IO_DBG(pm8001_ha,
1760 pm8001_printk("IO_NO_DEVICE\n"));
1761 ts->resp = SAS_TASK_UNDELIVERED;
1762 ts->stat = SAS_PHY_DOWN;
1763 break;
1764 case IO_XFER_ERROR_BREAK:
1765 PM8001_IO_DBG(pm8001_ha,
1766 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1767 ts->resp = SAS_TASK_COMPLETE;
1768 ts->stat = SAS_OPEN_REJECT;
Mark Salyzyn5954d732012-01-17 11:52:24 -05001769 /* Force the midlayer to retry */
1770 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001771 break;
1772 case IO_XFER_ERROR_PHY_NOT_READY:
1773 PM8001_IO_DBG(pm8001_ha,
1774 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1775 ts->resp = SAS_TASK_COMPLETE;
1776 ts->stat = SAS_OPEN_REJECT;
1777 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1778 break;
1779 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1780 PM8001_IO_DBG(pm8001_ha,
1781 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
1782 ts->resp = SAS_TASK_COMPLETE;
1783 ts->stat = SAS_OPEN_REJECT;
1784 ts->open_rej_reason = SAS_OREJ_EPROTO;
1785 break;
1786 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1787 PM8001_IO_DBG(pm8001_ha,
1788 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1789 ts->resp = SAS_TASK_COMPLETE;
1790 ts->stat = SAS_OPEN_REJECT;
1791 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1792 break;
1793 case IO_OPEN_CNX_ERROR_BREAK:
1794 PM8001_IO_DBG(pm8001_ha,
1795 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1796 ts->resp = SAS_TASK_COMPLETE;
1797 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001798 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001799 break;
1800 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1801 PM8001_IO_DBG(pm8001_ha,
1802 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1803 ts->resp = SAS_TASK_COMPLETE;
1804 ts->stat = SAS_OPEN_REJECT;
1805 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1806 if (!t->uldd_task)
1807 pm8001_handle_event(pm8001_ha,
1808 pm8001_dev,
1809 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1810 break;
1811 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1812 PM8001_IO_DBG(pm8001_ha,
1813 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1814 ts->resp = SAS_TASK_COMPLETE;
1815 ts->stat = SAS_OPEN_REJECT;
1816 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1817 break;
1818 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1819 PM8001_IO_DBG(pm8001_ha,
1820 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1821 "NOT_SUPPORTED\n"));
1822 ts->resp = SAS_TASK_COMPLETE;
1823 ts->stat = SAS_OPEN_REJECT;
1824 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1825 break;
1826 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1827 PM8001_IO_DBG(pm8001_ha,
1828 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1829 ts->resp = SAS_TASK_UNDELIVERED;
1830 ts->stat = SAS_OPEN_REJECT;
1831 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1832 break;
1833 case IO_XFER_ERROR_NAK_RECEIVED:
1834 PM8001_IO_DBG(pm8001_ha,
1835 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1836 ts->resp = SAS_TASK_COMPLETE;
1837 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001838 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001839 break;
1840 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1841 PM8001_IO_DBG(pm8001_ha,
1842 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
1843 ts->resp = SAS_TASK_COMPLETE;
1844 ts->stat = SAS_NAK_R_ERR;
1845 break;
1846 case IO_XFER_ERROR_DMA:
1847 PM8001_IO_DBG(pm8001_ha,
1848 pm8001_printk("IO_XFER_ERROR_DMA\n"));
1849 ts->resp = SAS_TASK_COMPLETE;
1850 ts->stat = SAS_OPEN_REJECT;
1851 break;
1852 case IO_XFER_OPEN_RETRY_TIMEOUT:
1853 PM8001_IO_DBG(pm8001_ha,
1854 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1855 ts->resp = SAS_TASK_COMPLETE;
1856 ts->stat = SAS_OPEN_REJECT;
1857 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1858 break;
1859 case IO_XFER_ERROR_OFFSET_MISMATCH:
1860 PM8001_IO_DBG(pm8001_ha,
1861 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
1862 ts->resp = SAS_TASK_COMPLETE;
1863 ts->stat = SAS_OPEN_REJECT;
1864 break;
1865 case IO_PORT_IN_RESET:
1866 PM8001_IO_DBG(pm8001_ha,
1867 pm8001_printk("IO_PORT_IN_RESET\n"));
1868 ts->resp = SAS_TASK_COMPLETE;
1869 ts->stat = SAS_OPEN_REJECT;
1870 break;
1871 case IO_DS_NON_OPERATIONAL:
1872 PM8001_IO_DBG(pm8001_ha,
1873 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
1874 ts->resp = SAS_TASK_COMPLETE;
1875 ts->stat = SAS_OPEN_REJECT;
1876 if (!t->uldd_task)
1877 pm8001_handle_event(pm8001_ha,
1878 pm8001_dev,
1879 IO_DS_NON_OPERATIONAL);
1880 break;
1881 case IO_DS_IN_RECOVERY:
1882 PM8001_IO_DBG(pm8001_ha,
1883 pm8001_printk("IO_DS_IN_RECOVERY\n"));
1884 ts->resp = SAS_TASK_COMPLETE;
1885 ts->stat = SAS_OPEN_REJECT;
1886 break;
1887 case IO_TM_TAG_NOT_FOUND:
1888 PM8001_IO_DBG(pm8001_ha,
1889 pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
1890 ts->resp = SAS_TASK_COMPLETE;
1891 ts->stat = SAS_OPEN_REJECT;
1892 break;
1893 case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
1894 PM8001_IO_DBG(pm8001_ha,
1895 pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
1896 ts->resp = SAS_TASK_COMPLETE;
1897 ts->stat = SAS_OPEN_REJECT;
1898 break;
1899 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
1900 PM8001_IO_DBG(pm8001_ha,
1901 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
1902 ts->resp = SAS_TASK_COMPLETE;
1903 ts->stat = SAS_OPEN_REJECT;
1904 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001905 break;
jack wangdbf9bfe2009-10-14 16:19:21 +08001906 default:
1907 PM8001_IO_DBG(pm8001_ha,
1908 pm8001_printk("Unknown status 0x%x\n", status));
1909 /* not allowed case. Therefore, return failed status */
1910 ts->resp = SAS_TASK_COMPLETE;
1911 ts->stat = SAS_OPEN_REJECT;
1912 break;
1913 }
1914 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001915 pm8001_printk("scsi_status = %x \n ",
jack wangdbf9bfe2009-10-14 16:19:21 +08001916 psspPayload->ssp_resp_iu.status));
1917 spin_lock_irqsave(&t->task_state_lock, flags);
1918 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1919 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1920 t->task_state_flags |= SAS_TASK_STATE_DONE;
1921 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1922 spin_unlock_irqrestore(&t->task_state_lock, flags);
1923 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
1924 " io_status 0x%x resp 0x%x "
1925 "stat 0x%x but aborted by upper layer!\n",
1926 t, status, ts->resp, ts->stat));
1927 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1928 } else {
1929 spin_unlock_irqrestore(&t->task_state_lock, flags);
1930 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1931 mb();/* in order to force CPU ordering */
1932 t->task_done(t);
1933 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001934}
1935
1936/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08001937static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08001938{
1939 struct sas_task *t;
1940 unsigned long flags;
1941 struct task_status_struct *ts;
1942 struct pm8001_ccb_info *ccb;
1943 struct pm8001_device *pm8001_dev;
1944 struct ssp_event_resp *psspPayload =
1945 (struct ssp_event_resp *)(piomb + 4);
1946 u32 event = le32_to_cpu(psspPayload->event);
1947 u32 tag = le32_to_cpu(psspPayload->tag);
1948 u32 port_id = le32_to_cpu(psspPayload->port_id);
1949 u32 dev_id = le32_to_cpu(psspPayload->device_id);
1950
1951 ccb = &pm8001_ha->ccb_info[tag];
1952 t = ccb->task;
1953 pm8001_dev = ccb->device;
1954 if (event)
1955 PM8001_FAIL_DBG(pm8001_ha,
1956 pm8001_printk("sas IO status 0x%x\n", event));
1957 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001958 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001959 ts = &t->task_status;
1960 PM8001_IO_DBG(pm8001_ha,
1961 pm8001_printk("port_id = %x,device_id = %x\n",
1962 port_id, dev_id));
1963 switch (event) {
1964 case IO_OVERFLOW:
1965 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
1966 ts->resp = SAS_TASK_COMPLETE;
1967 ts->stat = SAS_DATA_OVERRUN;
1968 ts->residual = 0;
1969 if (pm8001_dev)
1970 pm8001_dev->running_req--;
1971 break;
1972 case IO_XFER_ERROR_BREAK:
1973 PM8001_IO_DBG(pm8001_ha,
1974 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
Mark Salyzyn5954d732012-01-17 11:52:24 -05001975 pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
1976 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001977 case IO_XFER_ERROR_PHY_NOT_READY:
1978 PM8001_IO_DBG(pm8001_ha,
1979 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1980 ts->resp = SAS_TASK_COMPLETE;
1981 ts->stat = SAS_OPEN_REJECT;
1982 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1983 break;
1984 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1985 PM8001_IO_DBG(pm8001_ha,
1986 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
1987 "_SUPPORTED\n"));
1988 ts->resp = SAS_TASK_COMPLETE;
1989 ts->stat = SAS_OPEN_REJECT;
1990 ts->open_rej_reason = SAS_OREJ_EPROTO;
1991 break;
1992 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1993 PM8001_IO_DBG(pm8001_ha,
1994 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1995 ts->resp = SAS_TASK_COMPLETE;
1996 ts->stat = SAS_OPEN_REJECT;
1997 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1998 break;
1999 case IO_OPEN_CNX_ERROR_BREAK:
2000 PM8001_IO_DBG(pm8001_ha,
2001 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2002 ts->resp = SAS_TASK_COMPLETE;
2003 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08002004 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002005 break;
2006 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2007 PM8001_IO_DBG(pm8001_ha,
2008 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2009 ts->resp = SAS_TASK_COMPLETE;
2010 ts->stat = SAS_OPEN_REJECT;
2011 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2012 if (!t->uldd_task)
2013 pm8001_handle_event(pm8001_ha,
2014 pm8001_dev,
2015 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2016 break;
2017 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2018 PM8001_IO_DBG(pm8001_ha,
2019 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2020 ts->resp = SAS_TASK_COMPLETE;
2021 ts->stat = SAS_OPEN_REJECT;
2022 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2023 break;
2024 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2025 PM8001_IO_DBG(pm8001_ha,
2026 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2027 "NOT_SUPPORTED\n"));
2028 ts->resp = SAS_TASK_COMPLETE;
2029 ts->stat = SAS_OPEN_REJECT;
2030 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2031 break;
2032 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2033 PM8001_IO_DBG(pm8001_ha,
2034 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2035 ts->resp = SAS_TASK_COMPLETE;
2036 ts->stat = SAS_OPEN_REJECT;
2037 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2038 break;
2039 case IO_XFER_ERROR_NAK_RECEIVED:
2040 PM8001_IO_DBG(pm8001_ha,
2041 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2042 ts->resp = SAS_TASK_COMPLETE;
2043 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08002044 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002045 break;
2046 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2047 PM8001_IO_DBG(pm8001_ha,
2048 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
2049 ts->resp = SAS_TASK_COMPLETE;
2050 ts->stat = SAS_NAK_R_ERR;
2051 break;
2052 case IO_XFER_OPEN_RETRY_TIMEOUT:
2053 PM8001_IO_DBG(pm8001_ha,
2054 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
Mark Salyzyn5954d732012-01-17 11:52:24 -05002055 pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
2056 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002057 case IO_XFER_ERROR_UNEXPECTED_PHASE:
2058 PM8001_IO_DBG(pm8001_ha,
2059 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
2060 ts->resp = SAS_TASK_COMPLETE;
2061 ts->stat = SAS_DATA_OVERRUN;
2062 break;
2063 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2064 PM8001_IO_DBG(pm8001_ha,
2065 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
2066 ts->resp = SAS_TASK_COMPLETE;
2067 ts->stat = SAS_DATA_OVERRUN;
2068 break;
2069 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2070 PM8001_IO_DBG(pm8001_ha,
2071 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
2072 ts->resp = SAS_TASK_COMPLETE;
2073 ts->stat = SAS_DATA_OVERRUN;
2074 break;
2075 case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
2076 PM8001_IO_DBG(pm8001_ha,
2077 pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
2078 ts->resp = SAS_TASK_COMPLETE;
2079 ts->stat = SAS_DATA_OVERRUN;
2080 break;
2081 case IO_XFER_ERROR_OFFSET_MISMATCH:
2082 PM8001_IO_DBG(pm8001_ha,
2083 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
2084 ts->resp = SAS_TASK_COMPLETE;
2085 ts->stat = SAS_DATA_OVERRUN;
2086 break;
2087 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2088 PM8001_IO_DBG(pm8001_ha,
2089 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
2090 ts->resp = SAS_TASK_COMPLETE;
2091 ts->stat = SAS_DATA_OVERRUN;
2092 break;
2093 case IO_XFER_CMD_FRAME_ISSUED:
2094 PM8001_IO_DBG(pm8001_ha,
2095 pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
jack_wang72d0baa2009-11-05 22:33:35 +08002096 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002097 default:
2098 PM8001_IO_DBG(pm8001_ha,
2099 pm8001_printk("Unknown status 0x%x\n", event));
2100 /* not allowed case. Therefore, return failed status */
2101 ts->resp = SAS_TASK_COMPLETE;
2102 ts->stat = SAS_DATA_OVERRUN;
2103 break;
2104 }
2105 spin_lock_irqsave(&t->task_state_lock, flags);
2106 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2107 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2108 t->task_state_flags |= SAS_TASK_STATE_DONE;
2109 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2110 spin_unlock_irqrestore(&t->task_state_lock, flags);
2111 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
2112 " event 0x%x resp 0x%x "
2113 "stat 0x%x but aborted by upper layer!\n",
2114 t, event, ts->resp, ts->stat));
2115 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2116 } else {
2117 spin_unlock_irqrestore(&t->task_state_lock, flags);
2118 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2119 mb();/* in order to force CPU ordering */
2120 t->task_done(t);
2121 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002122}
2123
2124/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002125static void
jack wangdbf9bfe2009-10-14 16:19:21 +08002126mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2127{
2128 struct sas_task *t;
2129 struct pm8001_ccb_info *ccb;
jack wangdbf9bfe2009-10-14 16:19:21 +08002130 u32 param;
2131 u32 status;
2132 u32 tag;
2133 struct sata_completion_resp *psataPayload;
2134 struct task_status_struct *ts;
2135 struct ata_task_resp *resp ;
2136 u32 *sata_resp;
2137 struct pm8001_device *pm8001_dev;
Santosh Nayakb08c1852012-03-09 13:43:38 +05302138 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +08002139
2140 psataPayload = (struct sata_completion_resp *)(piomb + 4);
2141 status = le32_to_cpu(psataPayload->status);
2142 tag = le32_to_cpu(psataPayload->tag);
2143
2144 ccb = &pm8001_ha->ccb_info[tag];
2145 param = le32_to_cpu(psataPayload->param);
2146 t = ccb->task;
2147 ts = &t->task_status;
2148 pm8001_dev = ccb->device;
2149 if (status)
2150 PM8001_FAIL_DBG(pm8001_ha,
2151 pm8001_printk("sata IO status 0x%x\n", status));
2152 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002153 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002154
2155 switch (status) {
2156 case IO_SUCCESS:
2157 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
2158 if (param == 0) {
2159 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002160 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08002161 } else {
2162 u8 len;
2163 ts->resp = SAS_TASK_COMPLETE;
2164 ts->stat = SAS_PROTO_RESPONSE;
2165 ts->residual = param;
2166 PM8001_IO_DBG(pm8001_ha,
2167 pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
2168 param));
2169 sata_resp = &psataPayload->sata_resp[0];
2170 resp = (struct ata_task_resp *)ts->buf;
2171 if (t->ata_task.dma_xfer == 0 &&
2172 t->data_dir == PCI_DMA_FROMDEVICE) {
2173 len = sizeof(struct pio_setup_fis);
2174 PM8001_IO_DBG(pm8001_ha,
2175 pm8001_printk("PIO read len = %d\n", len));
2176 } else if (t->ata_task.use_ncq) {
2177 len = sizeof(struct set_dev_bits_fis);
2178 PM8001_IO_DBG(pm8001_ha,
2179 pm8001_printk("FPDMA len = %d\n", len));
2180 } else {
2181 len = sizeof(struct dev_to_host_fis);
2182 PM8001_IO_DBG(pm8001_ha,
2183 pm8001_printk("other len = %d\n", len));
2184 }
2185 if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
2186 resp->frame_len = len;
2187 memcpy(&resp->ending_fis[0], sata_resp, len);
2188 ts->buf_valid_size = sizeof(*resp);
2189 } else
2190 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002191 pm8001_printk("response to large\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08002192 }
2193 if (pm8001_dev)
2194 pm8001_dev->running_req--;
2195 break;
2196 case IO_ABORTED:
2197 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002198 pm8001_printk("IO_ABORTED IOMB Tag\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08002199 ts->resp = SAS_TASK_COMPLETE;
2200 ts->stat = SAS_ABORTED_TASK;
2201 if (pm8001_dev)
2202 pm8001_dev->running_req--;
2203 break;
2204 /* following cases are to do cases */
2205 case IO_UNDERFLOW:
2206 /* SATA Completion with error */
2207 PM8001_IO_DBG(pm8001_ha,
2208 pm8001_printk("IO_UNDERFLOW param = %d\n", param));
2209 ts->resp = SAS_TASK_COMPLETE;
2210 ts->stat = SAS_DATA_UNDERRUN;
2211 ts->residual = param;
2212 if (pm8001_dev)
2213 pm8001_dev->running_req--;
2214 break;
2215 case IO_NO_DEVICE:
2216 PM8001_IO_DBG(pm8001_ha,
2217 pm8001_printk("IO_NO_DEVICE\n"));
2218 ts->resp = SAS_TASK_UNDELIVERED;
2219 ts->stat = SAS_PHY_DOWN;
2220 break;
2221 case IO_XFER_ERROR_BREAK:
2222 PM8001_IO_DBG(pm8001_ha,
2223 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2224 ts->resp = SAS_TASK_COMPLETE;
2225 ts->stat = SAS_INTERRUPTED;
2226 break;
2227 case IO_XFER_ERROR_PHY_NOT_READY:
2228 PM8001_IO_DBG(pm8001_ha,
2229 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2230 ts->resp = SAS_TASK_COMPLETE;
2231 ts->stat = SAS_OPEN_REJECT;
2232 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2233 break;
2234 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2235 PM8001_IO_DBG(pm8001_ha,
2236 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2237 "_SUPPORTED\n"));
2238 ts->resp = SAS_TASK_COMPLETE;
2239 ts->stat = SAS_OPEN_REJECT;
2240 ts->open_rej_reason = SAS_OREJ_EPROTO;
2241 break;
2242 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2243 PM8001_IO_DBG(pm8001_ha,
2244 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2245 ts->resp = SAS_TASK_COMPLETE;
2246 ts->stat = SAS_OPEN_REJECT;
2247 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2248 break;
2249 case IO_OPEN_CNX_ERROR_BREAK:
2250 PM8001_IO_DBG(pm8001_ha,
2251 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2252 ts->resp = SAS_TASK_COMPLETE;
2253 ts->stat = SAS_OPEN_REJECT;
2254 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2255 break;
2256 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2257 PM8001_IO_DBG(pm8001_ha,
2258 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2259 ts->resp = SAS_TASK_COMPLETE;
2260 ts->stat = SAS_DEV_NO_RESPONSE;
2261 if (!t->uldd_task) {
2262 pm8001_handle_event(pm8001_ha,
2263 pm8001_dev,
2264 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2265 ts->resp = SAS_TASK_UNDELIVERED;
2266 ts->stat = SAS_QUEUE_FULL;
2267 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2268 mb();/*in order to force CPU ordering*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302269 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002270 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302271 spin_lock_irq(&pm8001_ha->lock);
jack_wang72d0baa2009-11-05 22:33:35 +08002272 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002273 }
2274 break;
2275 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2276 PM8001_IO_DBG(pm8001_ha,
2277 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2278 ts->resp = SAS_TASK_UNDELIVERED;
2279 ts->stat = SAS_OPEN_REJECT;
2280 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2281 if (!t->uldd_task) {
2282 pm8001_handle_event(pm8001_ha,
2283 pm8001_dev,
2284 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2285 ts->resp = SAS_TASK_UNDELIVERED;
2286 ts->stat = SAS_QUEUE_FULL;
2287 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2288 mb();/*ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302289 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002290 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302291 spin_lock_irq(&pm8001_ha->lock);
jack_wang72d0baa2009-11-05 22:33:35 +08002292 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002293 }
2294 break;
2295 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2296 PM8001_IO_DBG(pm8001_ha,
2297 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2298 "NOT_SUPPORTED\n"));
2299 ts->resp = SAS_TASK_COMPLETE;
2300 ts->stat = SAS_OPEN_REJECT;
2301 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2302 break;
2303 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
2304 PM8001_IO_DBG(pm8001_ha,
2305 pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
2306 "_BUSY\n"));
2307 ts->resp = SAS_TASK_COMPLETE;
2308 ts->stat = SAS_DEV_NO_RESPONSE;
2309 if (!t->uldd_task) {
2310 pm8001_handle_event(pm8001_ha,
2311 pm8001_dev,
2312 IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2313 ts->resp = SAS_TASK_UNDELIVERED;
2314 ts->stat = SAS_QUEUE_FULL;
2315 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2316 mb();/* ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302317 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002318 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302319 spin_lock_irq(&pm8001_ha->lock);
jack_wang72d0baa2009-11-05 22:33:35 +08002320 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002321 }
2322 break;
2323 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2324 PM8001_IO_DBG(pm8001_ha,
2325 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2326 ts->resp = SAS_TASK_COMPLETE;
2327 ts->stat = SAS_OPEN_REJECT;
2328 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2329 break;
2330 case IO_XFER_ERROR_NAK_RECEIVED:
2331 PM8001_IO_DBG(pm8001_ha,
2332 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2333 ts->resp = SAS_TASK_COMPLETE;
2334 ts->stat = SAS_NAK_R_ERR;
2335 break;
2336 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2337 PM8001_IO_DBG(pm8001_ha,
2338 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
2339 ts->resp = SAS_TASK_COMPLETE;
2340 ts->stat = SAS_NAK_R_ERR;
2341 break;
2342 case IO_XFER_ERROR_DMA:
2343 PM8001_IO_DBG(pm8001_ha,
2344 pm8001_printk("IO_XFER_ERROR_DMA\n"));
2345 ts->resp = SAS_TASK_COMPLETE;
2346 ts->stat = SAS_ABORTED_TASK;
2347 break;
2348 case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
2349 PM8001_IO_DBG(pm8001_ha,
2350 pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
2351 ts->resp = SAS_TASK_UNDELIVERED;
2352 ts->stat = SAS_DEV_NO_RESPONSE;
2353 break;
2354 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2355 PM8001_IO_DBG(pm8001_ha,
2356 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2357 ts->resp = SAS_TASK_COMPLETE;
2358 ts->stat = SAS_DATA_UNDERRUN;
2359 break;
2360 case IO_XFER_OPEN_RETRY_TIMEOUT:
2361 PM8001_IO_DBG(pm8001_ha,
2362 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2363 ts->resp = SAS_TASK_COMPLETE;
2364 ts->stat = SAS_OPEN_TO;
2365 break;
2366 case IO_PORT_IN_RESET:
2367 PM8001_IO_DBG(pm8001_ha,
2368 pm8001_printk("IO_PORT_IN_RESET\n"));
2369 ts->resp = SAS_TASK_COMPLETE;
2370 ts->stat = SAS_DEV_NO_RESPONSE;
2371 break;
2372 case IO_DS_NON_OPERATIONAL:
2373 PM8001_IO_DBG(pm8001_ha,
2374 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2375 ts->resp = SAS_TASK_COMPLETE;
2376 ts->stat = SAS_DEV_NO_RESPONSE;
2377 if (!t->uldd_task) {
2378 pm8001_handle_event(pm8001_ha, pm8001_dev,
2379 IO_DS_NON_OPERATIONAL);
2380 ts->resp = SAS_TASK_UNDELIVERED;
2381 ts->stat = SAS_QUEUE_FULL;
2382 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2383 mb();/*ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302384 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002385 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302386 spin_lock_irq(&pm8001_ha->lock);
jack_wang72d0baa2009-11-05 22:33:35 +08002387 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002388 }
2389 break;
2390 case IO_DS_IN_RECOVERY:
2391 PM8001_IO_DBG(pm8001_ha,
2392 pm8001_printk(" IO_DS_IN_RECOVERY\n"));
2393 ts->resp = SAS_TASK_COMPLETE;
2394 ts->stat = SAS_DEV_NO_RESPONSE;
2395 break;
2396 case IO_DS_IN_ERROR:
2397 PM8001_IO_DBG(pm8001_ha,
2398 pm8001_printk("IO_DS_IN_ERROR\n"));
2399 ts->resp = SAS_TASK_COMPLETE;
2400 ts->stat = SAS_DEV_NO_RESPONSE;
2401 if (!t->uldd_task) {
2402 pm8001_handle_event(pm8001_ha, pm8001_dev,
2403 IO_DS_IN_ERROR);
2404 ts->resp = SAS_TASK_UNDELIVERED;
2405 ts->stat = SAS_QUEUE_FULL;
2406 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2407 mb();/*ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302408 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002409 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302410 spin_lock_irq(&pm8001_ha->lock);
jack_wang72d0baa2009-11-05 22:33:35 +08002411 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002412 }
2413 break;
2414 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2415 PM8001_IO_DBG(pm8001_ha,
2416 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2417 ts->resp = SAS_TASK_COMPLETE;
2418 ts->stat = SAS_OPEN_REJECT;
2419 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2420 default:
2421 PM8001_IO_DBG(pm8001_ha,
2422 pm8001_printk("Unknown status 0x%x\n", status));
2423 /* not allowed case. Therefore, return failed status */
2424 ts->resp = SAS_TASK_COMPLETE;
2425 ts->stat = SAS_DEV_NO_RESPONSE;
2426 break;
2427 }
Santosh Nayakb08c1852012-03-09 13:43:38 +05302428 spin_lock_irqsave(&t->task_state_lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002429 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2430 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2431 t->task_state_flags |= SAS_TASK_STATE_DONE;
2432 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
Santosh Nayakb08c1852012-03-09 13:43:38 +05302433 spin_unlock_irqrestore(&t->task_state_lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002434 PM8001_FAIL_DBG(pm8001_ha,
2435 pm8001_printk("task 0x%p done with io_status 0x%x"
2436 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2437 t, status, ts->resp, ts->stat));
2438 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002439 } else if (t->uldd_task) {
Santosh Nayakb08c1852012-03-09 13:43:38 +05302440 spin_unlock_irqrestore(&t->task_state_lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002441 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2442 mb();/* ditto */
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302443 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002444 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302445 spin_lock_irq(&pm8001_ha->lock);
jack wang9e79e122009-12-07 17:22:36 +08002446 } else if (!t->uldd_task) {
Santosh Nayakb08c1852012-03-09 13:43:38 +05302447 spin_unlock_irqrestore(&t->task_state_lock, flags);
jack wang9e79e122009-12-07 17:22:36 +08002448 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2449 mb();/*ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302450 spin_unlock_irq(&pm8001_ha->lock);
jack wang9e79e122009-12-07 17:22:36 +08002451 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302452 spin_lock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002453 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002454}
2455
2456/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002457static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08002458{
2459 struct sas_task *t;
jack wangdbf9bfe2009-10-14 16:19:21 +08002460 struct task_status_struct *ts;
2461 struct pm8001_ccb_info *ccb;
2462 struct pm8001_device *pm8001_dev;
2463 struct sata_event_resp *psataPayload =
2464 (struct sata_event_resp *)(piomb + 4);
2465 u32 event = le32_to_cpu(psataPayload->event);
2466 u32 tag = le32_to_cpu(psataPayload->tag);
2467 u32 port_id = le32_to_cpu(psataPayload->port_id);
2468 u32 dev_id = le32_to_cpu(psataPayload->device_id);
Santosh Nayakb08c1852012-03-09 13:43:38 +05302469 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +08002470
2471 ccb = &pm8001_ha->ccb_info[tag];
2472 t = ccb->task;
2473 pm8001_dev = ccb->device;
2474 if (event)
2475 PM8001_FAIL_DBG(pm8001_ha,
2476 pm8001_printk("sata IO status 0x%x\n", event));
2477 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002478 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002479 ts = &t->task_status;
2480 PM8001_IO_DBG(pm8001_ha,
2481 pm8001_printk("port_id = %x,device_id = %x\n",
2482 port_id, dev_id));
2483 switch (event) {
2484 case IO_OVERFLOW:
2485 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2486 ts->resp = SAS_TASK_COMPLETE;
2487 ts->stat = SAS_DATA_OVERRUN;
2488 ts->residual = 0;
2489 if (pm8001_dev)
2490 pm8001_dev->running_req--;
2491 break;
2492 case IO_XFER_ERROR_BREAK:
2493 PM8001_IO_DBG(pm8001_ha,
2494 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2495 ts->resp = SAS_TASK_COMPLETE;
2496 ts->stat = SAS_INTERRUPTED;
2497 break;
2498 case IO_XFER_ERROR_PHY_NOT_READY:
2499 PM8001_IO_DBG(pm8001_ha,
2500 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2501 ts->resp = SAS_TASK_COMPLETE;
2502 ts->stat = SAS_OPEN_REJECT;
2503 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2504 break;
2505 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2506 PM8001_IO_DBG(pm8001_ha,
2507 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2508 "_SUPPORTED\n"));
2509 ts->resp = SAS_TASK_COMPLETE;
2510 ts->stat = SAS_OPEN_REJECT;
2511 ts->open_rej_reason = SAS_OREJ_EPROTO;
2512 break;
2513 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2514 PM8001_IO_DBG(pm8001_ha,
2515 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2516 ts->resp = SAS_TASK_COMPLETE;
2517 ts->stat = SAS_OPEN_REJECT;
2518 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2519 break;
2520 case IO_OPEN_CNX_ERROR_BREAK:
2521 PM8001_IO_DBG(pm8001_ha,
2522 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2523 ts->resp = SAS_TASK_COMPLETE;
2524 ts->stat = SAS_OPEN_REJECT;
2525 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2526 break;
2527 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2528 PM8001_IO_DBG(pm8001_ha,
2529 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2530 ts->resp = SAS_TASK_UNDELIVERED;
2531 ts->stat = SAS_DEV_NO_RESPONSE;
2532 if (!t->uldd_task) {
2533 pm8001_handle_event(pm8001_ha,
2534 pm8001_dev,
2535 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2536 ts->resp = SAS_TASK_COMPLETE;
2537 ts->stat = SAS_QUEUE_FULL;
2538 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2539 mb();/*ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302540 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002541 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302542 spin_lock_irq(&pm8001_ha->lock);
jack_wang72d0baa2009-11-05 22:33:35 +08002543 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002544 }
2545 break;
2546 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2547 PM8001_IO_DBG(pm8001_ha,
2548 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2549 ts->resp = SAS_TASK_UNDELIVERED;
2550 ts->stat = SAS_OPEN_REJECT;
2551 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2552 break;
2553 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2554 PM8001_IO_DBG(pm8001_ha,
2555 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2556 "NOT_SUPPORTED\n"));
2557 ts->resp = SAS_TASK_COMPLETE;
2558 ts->stat = SAS_OPEN_REJECT;
2559 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2560 break;
2561 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2562 PM8001_IO_DBG(pm8001_ha,
2563 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2564 ts->resp = SAS_TASK_COMPLETE;
2565 ts->stat = SAS_OPEN_REJECT;
2566 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2567 break;
2568 case IO_XFER_ERROR_NAK_RECEIVED:
2569 PM8001_IO_DBG(pm8001_ha,
2570 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2571 ts->resp = SAS_TASK_COMPLETE;
2572 ts->stat = SAS_NAK_R_ERR;
2573 break;
2574 case IO_XFER_ERROR_PEER_ABORTED:
2575 PM8001_IO_DBG(pm8001_ha,
2576 pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
2577 ts->resp = SAS_TASK_COMPLETE;
2578 ts->stat = SAS_NAK_R_ERR;
2579 break;
2580 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2581 PM8001_IO_DBG(pm8001_ha,
2582 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2583 ts->resp = SAS_TASK_COMPLETE;
2584 ts->stat = SAS_DATA_UNDERRUN;
2585 break;
2586 case IO_XFER_OPEN_RETRY_TIMEOUT:
2587 PM8001_IO_DBG(pm8001_ha,
2588 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2589 ts->resp = SAS_TASK_COMPLETE;
2590 ts->stat = SAS_OPEN_TO;
2591 break;
2592 case IO_XFER_ERROR_UNEXPECTED_PHASE:
2593 PM8001_IO_DBG(pm8001_ha,
2594 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
2595 ts->resp = SAS_TASK_COMPLETE;
2596 ts->stat = SAS_OPEN_TO;
2597 break;
2598 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2599 PM8001_IO_DBG(pm8001_ha,
2600 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
2601 ts->resp = SAS_TASK_COMPLETE;
2602 ts->stat = SAS_OPEN_TO;
2603 break;
2604 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2605 PM8001_IO_DBG(pm8001_ha,
2606 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
2607 ts->resp = SAS_TASK_COMPLETE;
2608 ts->stat = SAS_OPEN_TO;
2609 break;
2610 case IO_XFER_ERROR_OFFSET_MISMATCH:
2611 PM8001_IO_DBG(pm8001_ha,
2612 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
2613 ts->resp = SAS_TASK_COMPLETE;
2614 ts->stat = SAS_OPEN_TO;
2615 break;
2616 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2617 PM8001_IO_DBG(pm8001_ha,
2618 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
2619 ts->resp = SAS_TASK_COMPLETE;
2620 ts->stat = SAS_OPEN_TO;
2621 break;
2622 case IO_XFER_CMD_FRAME_ISSUED:
2623 PM8001_IO_DBG(pm8001_ha,
2624 pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
2625 break;
2626 case IO_XFER_PIO_SETUP_ERROR:
2627 PM8001_IO_DBG(pm8001_ha,
2628 pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
2629 ts->resp = SAS_TASK_COMPLETE;
2630 ts->stat = SAS_OPEN_TO;
2631 break;
2632 default:
2633 PM8001_IO_DBG(pm8001_ha,
2634 pm8001_printk("Unknown status 0x%x\n", event));
2635 /* not allowed case. Therefore, return failed status */
2636 ts->resp = SAS_TASK_COMPLETE;
2637 ts->stat = SAS_OPEN_TO;
2638 break;
2639 }
Santosh Nayakb08c1852012-03-09 13:43:38 +05302640 spin_lock_irqsave(&t->task_state_lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002641 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2642 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2643 t->task_state_flags |= SAS_TASK_STATE_DONE;
2644 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
Santosh Nayakb08c1852012-03-09 13:43:38 +05302645 spin_unlock_irqrestore(&t->task_state_lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002646 PM8001_FAIL_DBG(pm8001_ha,
2647 pm8001_printk("task 0x%p done with io_status 0x%x"
2648 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2649 t, event, ts->resp, ts->stat));
2650 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002651 } else if (t->uldd_task) {
Santosh Nayakb08c1852012-03-09 13:43:38 +05302652 spin_unlock_irqrestore(&t->task_state_lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002653 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002654 mb();/* ditto */
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302655 spin_unlock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002656 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302657 spin_lock_irq(&pm8001_ha->lock);
jack wang9e79e122009-12-07 17:22:36 +08002658 } else if (!t->uldd_task) {
Santosh Nayakb08c1852012-03-09 13:43:38 +05302659 spin_unlock_irqrestore(&t->task_state_lock, flags);
jack wang9e79e122009-12-07 17:22:36 +08002660 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2661 mb();/*ditto*/
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302662 spin_unlock_irq(&pm8001_ha->lock);
jack wang9e79e122009-12-07 17:22:36 +08002663 t->task_done(t);
Santosh Nayakbdaefbf2012-02-26 19:03:30 +05302664 spin_lock_irq(&pm8001_ha->lock);
jack wangdbf9bfe2009-10-14 16:19:21 +08002665 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002666}
2667
2668/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002669static void
jack wangdbf9bfe2009-10-14 16:19:21 +08002670mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2671{
2672 u32 param;
2673 struct sas_task *t;
2674 struct pm8001_ccb_info *ccb;
2675 unsigned long flags;
2676 u32 status;
2677 u32 tag;
2678 struct smp_completion_resp *psmpPayload;
2679 struct task_status_struct *ts;
2680 struct pm8001_device *pm8001_dev;
2681
2682 psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2683 status = le32_to_cpu(psmpPayload->status);
2684 tag = le32_to_cpu(psmpPayload->tag);
2685
2686 ccb = &pm8001_ha->ccb_info[tag];
2687 param = le32_to_cpu(psmpPayload->param);
2688 t = ccb->task;
2689 ts = &t->task_status;
2690 pm8001_dev = ccb->device;
2691 if (status)
2692 PM8001_FAIL_DBG(pm8001_ha,
2693 pm8001_printk("smp IO status 0x%x\n", status));
2694 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002695 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002696
2697 switch (status) {
2698 case IO_SUCCESS:
2699 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
2700 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002701 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08002702 if (pm8001_dev)
2703 pm8001_dev->running_req--;
2704 break;
2705 case IO_ABORTED:
2706 PM8001_IO_DBG(pm8001_ha,
2707 pm8001_printk("IO_ABORTED IOMB\n"));
2708 ts->resp = SAS_TASK_COMPLETE;
2709 ts->stat = SAS_ABORTED_TASK;
2710 if (pm8001_dev)
2711 pm8001_dev->running_req--;
2712 break;
2713 case IO_OVERFLOW:
2714 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2715 ts->resp = SAS_TASK_COMPLETE;
2716 ts->stat = SAS_DATA_OVERRUN;
2717 ts->residual = 0;
2718 if (pm8001_dev)
2719 pm8001_dev->running_req--;
2720 break;
2721 case IO_NO_DEVICE:
2722 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
2723 ts->resp = SAS_TASK_COMPLETE;
2724 ts->stat = SAS_PHY_DOWN;
2725 break;
2726 case IO_ERROR_HW_TIMEOUT:
2727 PM8001_IO_DBG(pm8001_ha,
2728 pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
2729 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002730 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002731 break;
2732 case IO_XFER_ERROR_BREAK:
2733 PM8001_IO_DBG(pm8001_ha,
2734 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2735 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002736 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002737 break;
2738 case IO_XFER_ERROR_PHY_NOT_READY:
2739 PM8001_IO_DBG(pm8001_ha,
2740 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2741 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002742 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002743 break;
2744 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2745 PM8001_IO_DBG(pm8001_ha,
2746 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
2747 ts->resp = SAS_TASK_COMPLETE;
2748 ts->stat = SAS_OPEN_REJECT;
2749 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2750 break;
2751 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2752 PM8001_IO_DBG(pm8001_ha,
2753 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2754 ts->resp = SAS_TASK_COMPLETE;
2755 ts->stat = SAS_OPEN_REJECT;
2756 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2757 break;
2758 case IO_OPEN_CNX_ERROR_BREAK:
2759 PM8001_IO_DBG(pm8001_ha,
2760 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2761 ts->resp = SAS_TASK_COMPLETE;
2762 ts->stat = SAS_OPEN_REJECT;
2763 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2764 break;
2765 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2766 PM8001_IO_DBG(pm8001_ha,
2767 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2768 ts->resp = SAS_TASK_COMPLETE;
2769 ts->stat = SAS_OPEN_REJECT;
2770 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2771 pm8001_handle_event(pm8001_ha,
2772 pm8001_dev,
2773 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2774 break;
2775 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2776 PM8001_IO_DBG(pm8001_ha,
2777 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2778 ts->resp = SAS_TASK_COMPLETE;
2779 ts->stat = SAS_OPEN_REJECT;
2780 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2781 break;
2782 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2783 PM8001_IO_DBG(pm8001_ha,
2784 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2785 "NOT_SUPPORTED\n"));
2786 ts->resp = SAS_TASK_COMPLETE;
2787 ts->stat = SAS_OPEN_REJECT;
2788 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2789 break;
2790 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2791 PM8001_IO_DBG(pm8001_ha,
2792 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2793 ts->resp = SAS_TASK_COMPLETE;
2794 ts->stat = SAS_OPEN_REJECT;
2795 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2796 break;
2797 case IO_XFER_ERROR_RX_FRAME:
2798 PM8001_IO_DBG(pm8001_ha,
2799 pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
2800 ts->resp = SAS_TASK_COMPLETE;
2801 ts->stat = SAS_DEV_NO_RESPONSE;
2802 break;
2803 case IO_XFER_OPEN_RETRY_TIMEOUT:
2804 PM8001_IO_DBG(pm8001_ha,
2805 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2806 ts->resp = SAS_TASK_COMPLETE;
2807 ts->stat = SAS_OPEN_REJECT;
2808 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2809 break;
2810 case IO_ERROR_INTERNAL_SMP_RESOURCE:
2811 PM8001_IO_DBG(pm8001_ha,
2812 pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
2813 ts->resp = SAS_TASK_COMPLETE;
2814 ts->stat = SAS_QUEUE_FULL;
2815 break;
2816 case IO_PORT_IN_RESET:
2817 PM8001_IO_DBG(pm8001_ha,
2818 pm8001_printk("IO_PORT_IN_RESET\n"));
2819 ts->resp = SAS_TASK_COMPLETE;
2820 ts->stat = SAS_OPEN_REJECT;
2821 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2822 break;
2823 case IO_DS_NON_OPERATIONAL:
2824 PM8001_IO_DBG(pm8001_ha,
2825 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2826 ts->resp = SAS_TASK_COMPLETE;
2827 ts->stat = SAS_DEV_NO_RESPONSE;
2828 break;
2829 case IO_DS_IN_RECOVERY:
2830 PM8001_IO_DBG(pm8001_ha,
2831 pm8001_printk("IO_DS_IN_RECOVERY\n"));
2832 ts->resp = SAS_TASK_COMPLETE;
2833 ts->stat = SAS_OPEN_REJECT;
2834 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2835 break;
2836 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2837 PM8001_IO_DBG(pm8001_ha,
2838 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2839 ts->resp = SAS_TASK_COMPLETE;
2840 ts->stat = SAS_OPEN_REJECT;
2841 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2842 break;
2843 default:
2844 PM8001_IO_DBG(pm8001_ha,
2845 pm8001_printk("Unknown status 0x%x\n", status));
2846 ts->resp = SAS_TASK_COMPLETE;
2847 ts->stat = SAS_DEV_NO_RESPONSE;
2848 /* not allowed case. Therefore, return failed status */
2849 break;
2850 }
2851 spin_lock_irqsave(&t->task_state_lock, flags);
2852 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2853 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2854 t->task_state_flags |= SAS_TASK_STATE_DONE;
2855 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2856 spin_unlock_irqrestore(&t->task_state_lock, flags);
2857 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
2858 " io_status 0x%x resp 0x%x "
2859 "stat 0x%x but aborted by upper layer!\n",
2860 t, status, ts->resp, ts->stat));
2861 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2862 } else {
2863 spin_unlock_irqrestore(&t->task_state_lock, flags);
2864 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2865 mb();/* in order to force CPU ordering */
2866 t->task_done(t);
2867 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002868}
2869
2870static void
2871mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2872{
2873 struct set_dev_state_resp *pPayload =
2874 (struct set_dev_state_resp *)(piomb + 4);
2875 u32 tag = le32_to_cpu(pPayload->tag);
2876 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2877 struct pm8001_device *pm8001_dev = ccb->device;
2878 u32 status = le32_to_cpu(pPayload->status);
2879 u32 device_id = le32_to_cpu(pPayload->device_id);
2880 u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
2881 u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
2882 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
2883 "from 0x%x to 0x%x status = 0x%x!\n",
2884 device_id, pds, nds, status));
2885 complete(pm8001_dev->setds_completion);
2886 ccb->task = NULL;
2887 ccb->ccb_tag = 0xFFFFFFFF;
2888 pm8001_ccb_free(pm8001_ha, tag);
2889}
2890
2891static void
2892mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2893{
2894 struct get_nvm_data_resp *pPayload =
2895 (struct get_nvm_data_resp *)(piomb + 4);
2896 u32 tag = le32_to_cpu(pPayload->tag);
2897 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2898 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2899 complete(pm8001_ha->nvmd_completion);
2900 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
2901 if ((dlen_status & NVMD_STAT) != 0) {
2902 PM8001_FAIL_DBG(pm8001_ha,
2903 pm8001_printk("Set nvm data error!\n"));
2904 return;
2905 }
2906 ccb->task = NULL;
2907 ccb->ccb_tag = 0xFFFFFFFF;
2908 pm8001_ccb_free(pm8001_ha, tag);
2909}
2910
2911static void
2912mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2913{
2914 struct fw_control_ex *fw_control_context;
2915 struct get_nvm_data_resp *pPayload =
2916 (struct get_nvm_data_resp *)(piomb + 4);
2917 u32 tag = le32_to_cpu(pPayload->tag);
2918 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2919 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2920 u32 ir_tds_bn_dps_das_nvm =
2921 le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
2922 void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
2923 fw_control_context = ccb->fw_control_context;
2924
2925 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
2926 if ((dlen_status & NVMD_STAT) != 0) {
2927 PM8001_FAIL_DBG(pm8001_ha,
2928 pm8001_printk("Get nvm data error!\n"));
2929 complete(pm8001_ha->nvmd_completion);
2930 return;
2931 }
2932
2933 if (ir_tds_bn_dps_das_nvm & IPMode) {
2934 /* indirect mode - IR bit set */
2935 PM8001_MSG_DBG(pm8001_ha,
2936 pm8001_printk("Get NVMD success, IR=1\n"));
2937 if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
2938 if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
2939 memcpy(pm8001_ha->sas_addr,
2940 ((u8 *)virt_addr + 4),
2941 SAS_ADDR_SIZE);
2942 PM8001_MSG_DBG(pm8001_ha,
2943 pm8001_printk("Get SAS address"
2944 " from VPD successfully!\n"));
2945 }
2946 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
2947 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
2948 ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
2949 ;
2950 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
2951 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
2952 ;
2953 } else {
2954 /* Should not be happened*/
2955 PM8001_MSG_DBG(pm8001_ha,
2956 pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
2957 ir_tds_bn_dps_das_nvm));
2958 }
2959 } else /* direct mode */{
2960 PM8001_MSG_DBG(pm8001_ha,
2961 pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
2962 (dlen_status & NVMD_LEN) >> 24));
2963 }
jack_wang72d0baa2009-11-05 22:33:35 +08002964 memcpy(fw_control_context->usrAddr,
2965 pm8001_ha->memoryMap.region[NVMD].virt_ptr,
jack wangdbf9bfe2009-10-14 16:19:21 +08002966 fw_control_context->len);
2967 complete(pm8001_ha->nvmd_completion);
2968 ccb->task = NULL;
2969 ccb->ccb_tag = 0xFFFFFFFF;
2970 pm8001_ccb_free(pm8001_ha, tag);
2971}
2972
2973static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
2974{
2975 struct local_phy_ctl_resp *pPayload =
2976 (struct local_phy_ctl_resp *)(piomb + 4);
2977 u32 status = le32_to_cpu(pPayload->status);
2978 u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
2979 u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
2980 if (status != 0) {
2981 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002982 pm8001_printk("%x phy execute %x phy op failed!\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08002983 phy_id, phy_op));
2984 } else
2985 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002986 pm8001_printk("%x phy execute %x phy op success!\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08002987 phy_id, phy_op));
2988 return 0;
2989}
2990
2991/**
2992 * pm8001_bytes_dmaed - one of the interface function communication with libsas
2993 * @pm8001_ha: our hba card information
2994 * @i: which phy that received the event.
2995 *
2996 * when HBA driver received the identify done event or initiate FIS received
2997 * event(for SATA), it will invoke this function to notify the sas layer that
2998 * the sas toplogy has formed, please discover the the whole sas domain,
2999 * while receive a broadcast(change) primitive just tell the sas
3000 * layer to discover the changed domain rather than the whole domain.
3001 */
3002static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
3003{
3004 struct pm8001_phy *phy = &pm8001_ha->phy[i];
3005 struct asd_sas_phy *sas_phy = &phy->sas_phy;
3006 struct sas_ha_struct *sas_ha;
3007 if (!phy->phy_attached)
3008 return;
3009
3010 sas_ha = pm8001_ha->sas;
3011 if (sas_phy->phy) {
3012 struct sas_phy *sphy = sas_phy->phy;
3013 sphy->negotiated_linkrate = sas_phy->linkrate;
3014 sphy->minimum_linkrate = phy->minimum_linkrate;
3015 sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
3016 sphy->maximum_linkrate = phy->maximum_linkrate;
3017 sphy->maximum_linkrate_hw = phy->maximum_linkrate;
3018 }
3019
3020 if (phy->phy_type & PORT_TYPE_SAS) {
3021 struct sas_identify_frame *id;
3022 id = (struct sas_identify_frame *)phy->frame_rcvd;
3023 id->dev_type = phy->identify.device_type;
3024 id->initiator_bits = SAS_PROTOCOL_ALL;
3025 id->target_bits = phy->identify.target_port_protocols;
3026 } else if (phy->phy_type & PORT_TYPE_SATA) {
3027 /*Nothing*/
3028 }
3029 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
3030
3031 sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
3032 pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
3033}
3034
3035/* Get the link rate speed */
3036static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
3037{
3038 struct sas_phy *sas_phy = phy->sas_phy.phy;
3039
3040 switch (link_rate) {
3041 case PHY_SPEED_60:
3042 phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
3043 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
3044 break;
3045 case PHY_SPEED_30:
3046 phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
3047 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
3048 break;
3049 case PHY_SPEED_15:
3050 phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
3051 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
3052 break;
3053 }
3054 sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
3055 sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
3056 sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
3057 sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
3058 sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
3059}
3060
3061/**
3062 * asd_get_attached_sas_addr -- extract/generate attached SAS address
3063 * @phy: pointer to asd_phy
3064 * @sas_addr: pointer to buffer where the SAS address is to be written
3065 *
3066 * This function extracts the SAS address from an IDENTIFY frame
3067 * received. If OOB is SATA, then a SAS address is generated from the
3068 * HA tables.
3069 *
3070 * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
3071 * buffer.
3072 */
3073static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
3074 u8 *sas_addr)
3075{
3076 if (phy->sas_phy.frame_rcvd[0] == 0x34
3077 && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
3078 struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
3079 /* FIS device-to-host */
3080 u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
3081 addr += phy->sas_phy.id;
3082 *(__be64 *)sas_addr = cpu_to_be64(addr);
3083 } else {
3084 struct sas_identify_frame *idframe =
3085 (void *) phy->sas_phy.frame_rcvd;
3086 memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
3087 }
3088}
3089
3090/**
3091 * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
3092 * @pm8001_ha: our hba card information
3093 * @Qnum: the outbound queue message number.
3094 * @SEA: source of event to ack
3095 * @port_id: port id.
3096 * @phyId: phy id.
3097 * @param0: parameter 0.
3098 * @param1: parameter 1.
3099 */
3100static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
3101 u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
3102{
3103 struct hw_event_ack_req payload;
3104 u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
3105
3106 struct inbound_queue_table *circularQ;
3107
3108 memset((u8 *)&payload, 0, sizeof(payload));
3109 circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
Santosh Nayak8270ee22012-02-26 20:14:46 +05303110 payload.tag = cpu_to_le32(1);
jack wangdbf9bfe2009-10-14 16:19:21 +08003111 payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
3112 ((phyId & 0x0F) << 4) | (port_id & 0x0F));
3113 payload.param0 = cpu_to_le32(param0);
3114 payload.param1 = cpu_to_le32(param1);
3115 mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
3116}
3117
3118static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
3119 u32 phyId, u32 phy_op);
3120
3121/**
3122 * hw_event_sas_phy_up -FW tells me a SAS phy up event.
3123 * @pm8001_ha: our hba card information
3124 * @piomb: IO message buffer
3125 */
3126static void
3127hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3128{
3129 struct hw_event_resp *pPayload =
3130 (struct hw_event_resp *)(piomb + 4);
3131 u32 lr_evt_status_phyid_portid =
3132 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3133 u8 link_rate =
3134 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
jack wang1cc943a2009-12-07 17:22:42 +08003135 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
jack wangdbf9bfe2009-10-14 16:19:21 +08003136 u8 phy_id =
3137 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
jack wang1cc943a2009-12-07 17:22:42 +08003138 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3139 u8 portstate = (u8)(npip_portstate & 0x0000000F);
3140 struct pm8001_port *port = &pm8001_ha->port[port_id];
jack wangdbf9bfe2009-10-14 16:19:21 +08003141 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3142 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3143 unsigned long flags;
3144 u8 deviceType = pPayload->sas_identify.dev_type;
jack wang1cc943a2009-12-07 17:22:42 +08003145 port->port_state = portstate;
jack wangdbf9bfe2009-10-14 16:19:21 +08003146 PM8001_MSG_DBG(pm8001_ha,
jack wang83e73322009-12-07 17:23:11 +08003147 pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
3148 port_id, phy_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003149
3150 switch (deviceType) {
3151 case SAS_PHY_UNUSED:
3152 PM8001_MSG_DBG(pm8001_ha,
3153 pm8001_printk("device type no device.\n"));
3154 break;
3155 case SAS_END_DEVICE:
3156 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
3157 pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
3158 PHY_NOTIFY_ENABLE_SPINUP);
jack wang1cc943a2009-12-07 17:22:42 +08003159 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003160 get_lrate_mode(phy, link_rate);
3161 break;
3162 case SAS_EDGE_EXPANDER_DEVICE:
3163 PM8001_MSG_DBG(pm8001_ha,
3164 pm8001_printk("expander device.\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003165 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003166 get_lrate_mode(phy, link_rate);
3167 break;
3168 case SAS_FANOUT_EXPANDER_DEVICE:
3169 PM8001_MSG_DBG(pm8001_ha,
3170 pm8001_printk("fanout expander device.\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003171 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003172 get_lrate_mode(phy, link_rate);
3173 break;
3174 default:
3175 PM8001_MSG_DBG(pm8001_ha,
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08003176 pm8001_printk("unknown device type(%x)\n", deviceType));
jack wangdbf9bfe2009-10-14 16:19:21 +08003177 break;
3178 }
3179 phy->phy_type |= PORT_TYPE_SAS;
3180 phy->identify.device_type = deviceType;
3181 phy->phy_attached = 1;
Santosh Nayak8270ee22012-02-26 20:14:46 +05303182 if (phy->identify.device_type == SAS_END_DEVICE)
jack wangdbf9bfe2009-10-14 16:19:21 +08003183 phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
Santosh Nayak8270ee22012-02-26 20:14:46 +05303184 else if (phy->identify.device_type != SAS_PHY_UNUSED)
jack wangdbf9bfe2009-10-14 16:19:21 +08003185 phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
3186 phy->sas_phy.oob_mode = SAS_OOB_MODE;
3187 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3188 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3189 memcpy(phy->frame_rcvd, &pPayload->sas_identify,
3190 sizeof(struct sas_identify_frame)-4);
3191 phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
3192 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3193 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3194 if (pm8001_ha->flags == PM8001F_RUN_TIME)
3195 mdelay(200);/*delay a moment to wait disk to spinup*/
3196 pm8001_bytes_dmaed(pm8001_ha, phy_id);
3197}
3198
3199/**
3200 * hw_event_sata_phy_up -FW tells me a SATA phy up event.
3201 * @pm8001_ha: our hba card information
3202 * @piomb: IO message buffer
3203 */
3204static void
3205hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
3206{
3207 struct hw_event_resp *pPayload =
3208 (struct hw_event_resp *)(piomb + 4);
3209 u32 lr_evt_status_phyid_portid =
3210 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3211 u8 link_rate =
3212 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
jack wang1cc943a2009-12-07 17:22:42 +08003213 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
jack wangdbf9bfe2009-10-14 16:19:21 +08003214 u8 phy_id =
3215 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
jack wang1cc943a2009-12-07 17:22:42 +08003216 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3217 u8 portstate = (u8)(npip_portstate & 0x0000000F);
3218 struct pm8001_port *port = &pm8001_ha->port[port_id];
jack wangdbf9bfe2009-10-14 16:19:21 +08003219 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3220 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3221 unsigned long flags;
jack wang83e73322009-12-07 17:23:11 +08003222 PM8001_MSG_DBG(pm8001_ha,
3223 pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
3224 " phy id = %d\n", port_id, phy_id));
jack wang1cc943a2009-12-07 17:22:42 +08003225 port->port_state = portstate;
3226 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003227 get_lrate_mode(phy, link_rate);
3228 phy->phy_type |= PORT_TYPE_SATA;
3229 phy->phy_attached = 1;
3230 phy->sas_phy.oob_mode = SATA_OOB_MODE;
3231 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3232 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3233 memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
3234 sizeof(struct dev_to_host_fis));
3235 phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
3236 phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
3237 phy->identify.device_type = SATA_DEV;
3238 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3239 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3240 pm8001_bytes_dmaed(pm8001_ha, phy_id);
3241}
3242
3243/**
3244 * hw_event_phy_down -we should notify the libsas the phy is down.
3245 * @pm8001_ha: our hba card information
3246 * @piomb: IO message buffer
3247 */
3248static void
3249hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3250{
3251 struct hw_event_resp *pPayload =
3252 (struct hw_event_resp *)(piomb + 4);
3253 u32 lr_evt_status_phyid_portid =
3254 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3255 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3256 u8 phy_id =
3257 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3258 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3259 u8 portstate = (u8)(npip_portstate & 0x0000000F);
jack wang1cc943a2009-12-07 17:22:42 +08003260 struct pm8001_port *port = &pm8001_ha->port[port_id];
3261 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3262 port->port_state = portstate;
3263 phy->phy_type = 0;
3264 phy->identify.device_type = 0;
3265 phy->phy_attached = 0;
3266 memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
jack wangdbf9bfe2009-10-14 16:19:21 +08003267 switch (portstate) {
3268 case PORT_VALID:
3269 break;
3270 case PORT_INVALID:
3271 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003272 pm8001_printk(" PortInvalid portID %d\n", port_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003273 PM8001_MSG_DBG(pm8001_ha,
3274 pm8001_printk(" Last phy Down and port invalid\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003275 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003276 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3277 port_id, phy_id, 0, 0);
3278 break;
3279 case PORT_IN_RESET:
3280 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003281 pm8001_printk(" Port In Reset portID %d\n", port_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003282 break;
3283 case PORT_NOT_ESTABLISHED:
3284 PM8001_MSG_DBG(pm8001_ha,
3285 pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003286 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003287 break;
3288 case PORT_LOSTCOMM:
3289 PM8001_MSG_DBG(pm8001_ha,
3290 pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
3291 PM8001_MSG_DBG(pm8001_ha,
3292 pm8001_printk(" Last phy Down and port invalid\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003293 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003294 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3295 port_id, phy_id, 0, 0);
3296 break;
3297 default:
jack wang1cc943a2009-12-07 17:22:42 +08003298 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003299 PM8001_MSG_DBG(pm8001_ha,
3300 pm8001_printk(" phy Down and(default) = %x\n",
3301 portstate));
3302 break;
3303
3304 }
3305}
3306
3307/**
3308 * mpi_reg_resp -process register device ID response.
3309 * @pm8001_ha: our hba card information
3310 * @piomb: IO message buffer
3311 *
3312 * when sas layer find a device it will notify LLDD, then the driver register
3313 * the domain device to FW, this event is the return device ID which the FW
3314 * has assigned, from now,inter-communication with FW is no longer using the
3315 * SAS address, use device ID which FW assigned.
3316 */
3317static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3318{
3319 u32 status;
3320 u32 device_id;
3321 u32 htag;
3322 struct pm8001_ccb_info *ccb;
3323 struct pm8001_device *pm8001_dev;
3324 struct dev_reg_resp *registerRespPayload =
3325 (struct dev_reg_resp *)(piomb + 4);
3326
3327 htag = le32_to_cpu(registerRespPayload->tag);
Santosh Nayak8270ee22012-02-26 20:14:46 +05303328 ccb = &pm8001_ha->ccb_info[htag];
jack wangdbf9bfe2009-10-14 16:19:21 +08003329 pm8001_dev = ccb->device;
3330 status = le32_to_cpu(registerRespPayload->status);
3331 device_id = le32_to_cpu(registerRespPayload->device_id);
3332 PM8001_MSG_DBG(pm8001_ha,
3333 pm8001_printk(" register device is status = %d\n", status));
3334 switch (status) {
3335 case DEVREG_SUCCESS:
3336 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
3337 pm8001_dev->device_id = device_id;
3338 break;
3339 case DEVREG_FAILURE_OUT_OF_RESOURCE:
3340 PM8001_MSG_DBG(pm8001_ha,
3341 pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
3342 break;
3343 case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
3344 PM8001_MSG_DBG(pm8001_ha,
3345 pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
3346 break;
3347 case DEVREG_FAILURE_INVALID_PHY_ID:
3348 PM8001_MSG_DBG(pm8001_ha,
3349 pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
3350 break;
3351 case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
3352 PM8001_MSG_DBG(pm8001_ha,
3353 pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
3354 break;
3355 case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
3356 PM8001_MSG_DBG(pm8001_ha,
3357 pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
3358 break;
3359 case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
3360 PM8001_MSG_DBG(pm8001_ha,
3361 pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
3362 break;
3363 case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
3364 PM8001_MSG_DBG(pm8001_ha,
3365 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
3366 break;
3367 default:
3368 PM8001_MSG_DBG(pm8001_ha,
3369 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
3370 break;
3371 }
3372 complete(pm8001_dev->dcompletion);
3373 ccb->task = NULL;
3374 ccb->ccb_tag = 0xFFFFFFFF;
3375 pm8001_ccb_free(pm8001_ha, htag);
3376 return 0;
3377}
3378
3379static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3380{
3381 u32 status;
3382 u32 device_id;
3383 struct dev_reg_resp *registerRespPayload =
3384 (struct dev_reg_resp *)(piomb + 4);
3385
3386 status = le32_to_cpu(registerRespPayload->status);
3387 device_id = le32_to_cpu(registerRespPayload->device_id);
3388 if (status != 0)
3389 PM8001_MSG_DBG(pm8001_ha,
3390 pm8001_printk(" deregister device failed ,status = %x"
3391 ", device_id = %x\n", status, device_id));
3392 return 0;
3393}
3394
3395static int
3396mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3397{
3398 u32 status;
3399 struct fw_control_ex fw_control_context;
3400 struct fw_flash_Update_resp *ppayload =
3401 (struct fw_flash_Update_resp *)(piomb + 4);
Santosh Nayakfd00f7c2012-03-19 21:26:27 +05303402 u32 tag = le32_to_cpu(ppayload->tag);
jack wangdbf9bfe2009-10-14 16:19:21 +08003403 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3404 status = le32_to_cpu(ppayload->status);
3405 memcpy(&fw_control_context,
3406 ccb->fw_control_context,
3407 sizeof(fw_control_context));
3408 switch (status) {
3409 case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
3410 PM8001_MSG_DBG(pm8001_ha,
3411 pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
3412 break;
3413 case FLASH_UPDATE_IN_PROGRESS:
3414 PM8001_MSG_DBG(pm8001_ha,
3415 pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
3416 break;
3417 case FLASH_UPDATE_HDR_ERR:
3418 PM8001_MSG_DBG(pm8001_ha,
3419 pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
3420 break;
3421 case FLASH_UPDATE_OFFSET_ERR:
3422 PM8001_MSG_DBG(pm8001_ha,
3423 pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
3424 break;
3425 case FLASH_UPDATE_CRC_ERR:
3426 PM8001_MSG_DBG(pm8001_ha,
3427 pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
3428 break;
3429 case FLASH_UPDATE_LENGTH_ERR:
3430 PM8001_MSG_DBG(pm8001_ha,
3431 pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
3432 break;
3433 case FLASH_UPDATE_HW_ERR:
3434 PM8001_MSG_DBG(pm8001_ha,
3435 pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
3436 break;
3437 case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
3438 PM8001_MSG_DBG(pm8001_ha,
3439 pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
3440 break;
3441 case FLASH_UPDATE_DISABLED:
3442 PM8001_MSG_DBG(pm8001_ha,
3443 pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
3444 break;
3445 default:
3446 PM8001_MSG_DBG(pm8001_ha,
3447 pm8001_printk("No matched status = %d\n", status));
3448 break;
3449 }
3450 ccb->fw_control_context->fw_control->retcode = status;
3451 pci_free_consistent(pm8001_ha->pdev,
3452 fw_control_context.len,
3453 fw_control_context.virtAddr,
3454 fw_control_context.phys_addr);
3455 complete(pm8001_ha->nvmd_completion);
3456 ccb->task = NULL;
3457 ccb->ccb_tag = 0xFFFFFFFF;
3458 pm8001_ccb_free(pm8001_ha, tag);
3459 return 0;
3460}
3461
3462static int
3463mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
3464{
3465 u32 status;
3466 int i;
3467 struct general_event_resp *pPayload =
3468 (struct general_event_resp *)(piomb + 4);
3469 status = le32_to_cpu(pPayload->status);
3470 PM8001_MSG_DBG(pm8001_ha,
3471 pm8001_printk(" status = 0x%x\n", status));
3472 for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
3473 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003474 pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
jack wangdbf9bfe2009-10-14 16:19:21 +08003475 pPayload->inb_IOMB_payload[i]));
3476 return 0;
3477}
3478
3479static int
3480mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3481{
3482 struct sas_task *t;
3483 struct pm8001_ccb_info *ccb;
3484 unsigned long flags;
3485 u32 status ;
3486 u32 tag, scp;
3487 struct task_status_struct *ts;
3488
3489 struct task_abort_resp *pPayload =
3490 (struct task_abort_resp *)(piomb + 4);
jack wangdbf9bfe2009-10-14 16:19:21 +08003491
3492 status = le32_to_cpu(pPayload->status);
3493 tag = le32_to_cpu(pPayload->tag);
3494 scp = le32_to_cpu(pPayload->scp);
Santosh Nayak8270ee22012-02-26 20:14:46 +05303495 ccb = &pm8001_ha->ccb_info[tag];
3496 t = ccb->task;
jack wangdbf9bfe2009-10-14 16:19:21 +08003497 PM8001_IO_DBG(pm8001_ha,
3498 pm8001_printk(" status = 0x%x\n", status));
jack_wang72d0baa2009-11-05 22:33:35 +08003499 if (t == NULL)
3500 return -1;
3501 ts = &t->task_status;
jack wangdbf9bfe2009-10-14 16:19:21 +08003502 if (status != 0)
3503 PM8001_FAIL_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08003504 pm8001_printk("task abort failed status 0x%x ,"
3505 "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
jack wangdbf9bfe2009-10-14 16:19:21 +08003506 switch (status) {
3507 case IO_SUCCESS:
jack_wang72d0baa2009-11-05 22:33:35 +08003508 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003509 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05003510 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08003511 break;
3512 case IO_NOT_VALID:
jack_wang72d0baa2009-11-05 22:33:35 +08003513 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003514 ts->resp = TMF_RESP_FUNC_FAILED;
3515 break;
3516 }
3517 spin_lock_irqsave(&t->task_state_lock, flags);
3518 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3519 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3520 t->task_state_flags |= SAS_TASK_STATE_DONE;
3521 spin_unlock_irqrestore(&t->task_state_lock, flags);
Santosh Nayak8270ee22012-02-26 20:14:46 +05303522 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wangdbf9bfe2009-10-14 16:19:21 +08003523 mb();
3524 t->task_done(t);
3525 return 0;
3526}
3527
3528/**
3529 * mpi_hw_event -The hw event has come.
3530 * @pm8001_ha: our hba card information
3531 * @piomb: IO message buffer
3532 */
3533static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
3534{
3535 unsigned long flags;
3536 struct hw_event_resp *pPayload =
3537 (struct hw_event_resp *)(piomb + 4);
3538 u32 lr_evt_status_phyid_portid =
3539 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3540 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3541 u8 phy_id =
3542 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3543 u16 eventType =
3544 (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
3545 u8 status =
3546 (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
3547 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3548 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3549 struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
3550 PM8001_MSG_DBG(pm8001_ha,
3551 pm8001_printk("outbound queue HW event & event type : "));
3552 switch (eventType) {
3553 case HW_EVENT_PHY_START_STATUS:
3554 PM8001_MSG_DBG(pm8001_ha,
3555 pm8001_printk("HW_EVENT_PHY_START_STATUS"
3556 " status = %x\n", status));
3557 if (status == 0) {
3558 phy->phy_state = 1;
3559 if (pm8001_ha->flags == PM8001F_RUN_TIME)
3560 complete(phy->enable_completion);
3561 }
3562 break;
3563 case HW_EVENT_SAS_PHY_UP:
3564 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003565 pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003566 hw_event_sas_phy_up(pm8001_ha, piomb);
3567 break;
3568 case HW_EVENT_SATA_PHY_UP:
3569 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003570 pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003571 hw_event_sata_phy_up(pm8001_ha, piomb);
3572 break;
3573 case HW_EVENT_PHY_STOP_STATUS:
3574 PM8001_MSG_DBG(pm8001_ha,
3575 pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
3576 "status = %x\n", status));
3577 if (status == 0)
3578 phy->phy_state = 0;
3579 break;
3580 case HW_EVENT_SATA_SPINUP_HOLD:
3581 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003582 pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003583 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
3584 break;
3585 case HW_EVENT_PHY_DOWN:
3586 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003587 pm8001_printk("HW_EVENT_PHY_DOWN\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003588 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
3589 phy->phy_attached = 0;
3590 phy->phy_state = 0;
3591 hw_event_phy_down(pm8001_ha, piomb);
3592 break;
3593 case HW_EVENT_PORT_INVALID:
3594 PM8001_MSG_DBG(pm8001_ha,
3595 pm8001_printk("HW_EVENT_PORT_INVALID\n"));
3596 sas_phy_disconnected(sas_phy);
3597 phy->phy_attached = 0;
3598 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3599 break;
3600 /* the broadcast change primitive received, tell the LIBSAS this event
3601 to revalidate the sas domain*/
3602 case HW_EVENT_BROADCAST_CHANGE:
3603 PM8001_MSG_DBG(pm8001_ha,
3604 pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
3605 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3606 port_id, phy_id, 1, 0);
3607 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3608 sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3609 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3610 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3611 break;
3612 case HW_EVENT_PHY_ERROR:
3613 PM8001_MSG_DBG(pm8001_ha,
3614 pm8001_printk("HW_EVENT_PHY_ERROR\n"));
3615 sas_phy_disconnected(&phy->sas_phy);
3616 phy->phy_attached = 0;
3617 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
3618 break;
3619 case HW_EVENT_BROADCAST_EXP:
3620 PM8001_MSG_DBG(pm8001_ha,
3621 pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
3622 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3623 sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3624 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3625 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3626 break;
3627 case HW_EVENT_LINK_ERR_INVALID_DWORD:
3628 PM8001_MSG_DBG(pm8001_ha,
3629 pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
3630 pm8001_hw_event_ack_req(pm8001_ha, 0,
3631 HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3632 sas_phy_disconnected(sas_phy);
3633 phy->phy_attached = 0;
3634 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3635 break;
3636 case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
3637 PM8001_MSG_DBG(pm8001_ha,
3638 pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
3639 pm8001_hw_event_ack_req(pm8001_ha, 0,
3640 HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3641 port_id, phy_id, 0, 0);
3642 sas_phy_disconnected(sas_phy);
3643 phy->phy_attached = 0;
3644 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3645 break;
3646 case HW_EVENT_LINK_ERR_CODE_VIOLATION:
3647 PM8001_MSG_DBG(pm8001_ha,
3648 pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
3649 pm8001_hw_event_ack_req(pm8001_ha, 0,
3650 HW_EVENT_LINK_ERR_CODE_VIOLATION,
3651 port_id, phy_id, 0, 0);
3652 sas_phy_disconnected(sas_phy);
3653 phy->phy_attached = 0;
3654 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3655 break;
3656 case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
3657 PM8001_MSG_DBG(pm8001_ha,
3658 pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
3659 pm8001_hw_event_ack_req(pm8001_ha, 0,
3660 HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3661 port_id, phy_id, 0, 0);
3662 sas_phy_disconnected(sas_phy);
3663 phy->phy_attached = 0;
3664 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3665 break;
3666 case HW_EVENT_MALFUNCTION:
3667 PM8001_MSG_DBG(pm8001_ha,
3668 pm8001_printk("HW_EVENT_MALFUNCTION\n"));
3669 break;
3670 case HW_EVENT_BROADCAST_SES:
3671 PM8001_MSG_DBG(pm8001_ha,
3672 pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
3673 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3674 sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3675 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3676 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3677 break;
3678 case HW_EVENT_INBOUND_CRC_ERROR:
3679 PM8001_MSG_DBG(pm8001_ha,
3680 pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
3681 pm8001_hw_event_ack_req(pm8001_ha, 0,
3682 HW_EVENT_INBOUND_CRC_ERROR,
3683 port_id, phy_id, 0, 0);
3684 break;
3685 case HW_EVENT_HARD_RESET_RECEIVED:
3686 PM8001_MSG_DBG(pm8001_ha,
3687 pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
3688 sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
3689 break;
3690 case HW_EVENT_ID_FRAME_TIMEOUT:
3691 PM8001_MSG_DBG(pm8001_ha,
3692 pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
3693 sas_phy_disconnected(sas_phy);
3694 phy->phy_attached = 0;
3695 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3696 break;
3697 case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
3698 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003699 pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003700 pm8001_hw_event_ack_req(pm8001_ha, 0,
3701 HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3702 port_id, phy_id, 0, 0);
3703 sas_phy_disconnected(sas_phy);
3704 phy->phy_attached = 0;
3705 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3706 break;
3707 case HW_EVENT_PORT_RESET_TIMER_TMO:
3708 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003709 pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003710 sas_phy_disconnected(sas_phy);
3711 phy->phy_attached = 0;
3712 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3713 break;
3714 case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
3715 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003716 pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003717 sas_phy_disconnected(sas_phy);
3718 phy->phy_attached = 0;
3719 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3720 break;
3721 case HW_EVENT_PORT_RECOVER:
3722 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003723 pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003724 break;
3725 case HW_EVENT_PORT_RESET_COMPLETE:
3726 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003727 pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003728 break;
3729 case EVENT_BROADCAST_ASYNCH_EVENT:
3730 PM8001_MSG_DBG(pm8001_ha,
3731 pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
3732 break;
3733 default:
3734 PM8001_MSG_DBG(pm8001_ha,
3735 pm8001_printk("Unknown event type = %x\n", eventType));
3736 break;
3737 }
3738 return 0;
3739}
3740
3741/**
3742 * process_one_iomb - process one outbound Queue memory block
3743 * @pm8001_ha: our hba card information
3744 * @piomb: IO message buffer
3745 */
3746static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3747{
Santosh Nayakfd00f7c2012-03-19 21:26:27 +05303748 __le32 pHeader = *(__le32 *)piomb;
3749 u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
jack wangdbf9bfe2009-10-14 16:19:21 +08003750
jack_wang72d0baa2009-11-05 22:33:35 +08003751 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003752
3753 switch (opc) {
3754 case OPC_OUB_ECHO:
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003755 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003756 break;
3757 case OPC_OUB_HW_EVENT:
3758 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003759 pm8001_printk("OPC_OUB_HW_EVENT\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003760 mpi_hw_event(pm8001_ha, piomb);
3761 break;
3762 case OPC_OUB_SSP_COMP:
3763 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003764 pm8001_printk("OPC_OUB_SSP_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003765 mpi_ssp_completion(pm8001_ha, piomb);
3766 break;
3767 case OPC_OUB_SMP_COMP:
3768 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003769 pm8001_printk("OPC_OUB_SMP_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003770 mpi_smp_completion(pm8001_ha, piomb);
3771 break;
3772 case OPC_OUB_LOCAL_PHY_CNTRL:
3773 PM8001_MSG_DBG(pm8001_ha,
3774 pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
3775 mpi_local_phy_ctl(pm8001_ha, piomb);
3776 break;
3777 case OPC_OUB_DEV_REGIST:
3778 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003779 pm8001_printk("OPC_OUB_DEV_REGIST\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003780 mpi_reg_resp(pm8001_ha, piomb);
3781 break;
3782 case OPC_OUB_DEREG_DEV:
3783 PM8001_MSG_DBG(pm8001_ha,
Masanari Iida44ebf892012-02-03 02:25:22 +09003784 pm8001_printk("unregister the device\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003785 mpi_dereg_resp(pm8001_ha, piomb);
3786 break;
3787 case OPC_OUB_GET_DEV_HANDLE:
3788 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003789 pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003790 break;
3791 case OPC_OUB_SATA_COMP:
3792 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003793 pm8001_printk("OPC_OUB_SATA_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003794 mpi_sata_completion(pm8001_ha, piomb);
3795 break;
3796 case OPC_OUB_SATA_EVENT:
3797 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003798 pm8001_printk("OPC_OUB_SATA_EVENT\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003799 mpi_sata_event(pm8001_ha, piomb);
3800 break;
3801 case OPC_OUB_SSP_EVENT:
3802 PM8001_MSG_DBG(pm8001_ha,
3803 pm8001_printk("OPC_OUB_SSP_EVENT\n"));
3804 mpi_ssp_event(pm8001_ha, piomb);
3805 break;
3806 case OPC_OUB_DEV_HANDLE_ARRIV:
3807 PM8001_MSG_DBG(pm8001_ha,
3808 pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
3809 /*This is for target*/
3810 break;
3811 case OPC_OUB_SSP_RECV_EVENT:
3812 PM8001_MSG_DBG(pm8001_ha,
3813 pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
3814 /*This is for target*/
3815 break;
3816 case OPC_OUB_DEV_INFO:
3817 PM8001_MSG_DBG(pm8001_ha,
3818 pm8001_printk("OPC_OUB_DEV_INFO\n"));
3819 break;
3820 case OPC_OUB_FW_FLASH_UPDATE:
3821 PM8001_MSG_DBG(pm8001_ha,
3822 pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
3823 mpi_fw_flash_update_resp(pm8001_ha, piomb);
3824 break;
3825 case OPC_OUB_GPIO_RESPONSE:
3826 PM8001_MSG_DBG(pm8001_ha,
3827 pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
3828 break;
3829 case OPC_OUB_GPIO_EVENT:
3830 PM8001_MSG_DBG(pm8001_ha,
3831 pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
3832 break;
3833 case OPC_OUB_GENERAL_EVENT:
3834 PM8001_MSG_DBG(pm8001_ha,
3835 pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
3836 mpi_general_event(pm8001_ha, piomb);
3837 break;
3838 case OPC_OUB_SSP_ABORT_RSP:
3839 PM8001_MSG_DBG(pm8001_ha,
3840 pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
3841 mpi_task_abort_resp(pm8001_ha, piomb);
3842 break;
3843 case OPC_OUB_SATA_ABORT_RSP:
3844 PM8001_MSG_DBG(pm8001_ha,
3845 pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
3846 mpi_task_abort_resp(pm8001_ha, piomb);
3847 break;
3848 case OPC_OUB_SAS_DIAG_MODE_START_END:
3849 PM8001_MSG_DBG(pm8001_ha,
3850 pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
3851 break;
3852 case OPC_OUB_SAS_DIAG_EXECUTE:
3853 PM8001_MSG_DBG(pm8001_ha,
3854 pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
3855 break;
3856 case OPC_OUB_GET_TIME_STAMP:
3857 PM8001_MSG_DBG(pm8001_ha,
3858 pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
3859 break;
3860 case OPC_OUB_SAS_HW_EVENT_ACK:
3861 PM8001_MSG_DBG(pm8001_ha,
3862 pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
3863 break;
3864 case OPC_OUB_PORT_CONTROL:
3865 PM8001_MSG_DBG(pm8001_ha,
3866 pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
3867 break;
3868 case OPC_OUB_SMP_ABORT_RSP:
3869 PM8001_MSG_DBG(pm8001_ha,
3870 pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
3871 mpi_task_abort_resp(pm8001_ha, piomb);
3872 break;
3873 case OPC_OUB_GET_NVMD_DATA:
3874 PM8001_MSG_DBG(pm8001_ha,
3875 pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
3876 mpi_get_nvmd_resp(pm8001_ha, piomb);
3877 break;
3878 case OPC_OUB_SET_NVMD_DATA:
3879 PM8001_MSG_DBG(pm8001_ha,
3880 pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
3881 mpi_set_nvmd_resp(pm8001_ha, piomb);
3882 break;
3883 case OPC_OUB_DEVICE_HANDLE_REMOVAL:
3884 PM8001_MSG_DBG(pm8001_ha,
3885 pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
3886 break;
3887 case OPC_OUB_SET_DEVICE_STATE:
3888 PM8001_MSG_DBG(pm8001_ha,
3889 pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
3890 mpi_set_dev_state_resp(pm8001_ha, piomb);
3891 break;
3892 case OPC_OUB_GET_DEVICE_STATE:
3893 PM8001_MSG_DBG(pm8001_ha,
3894 pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
3895 break;
3896 case OPC_OUB_SET_DEV_INFO:
3897 PM8001_MSG_DBG(pm8001_ha,
3898 pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
3899 break;
3900 case OPC_OUB_SAS_RE_INITIALIZE:
3901 PM8001_MSG_DBG(pm8001_ha,
3902 pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
3903 break;
3904 default:
3905 PM8001_MSG_DBG(pm8001_ha,
3906 pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
3907 opc));
3908 break;
3909 }
3910}
3911
3912static int process_oq(struct pm8001_hba_info *pm8001_ha)
3913{
3914 struct outbound_queue_table *circularQ;
3915 void *pMsg1 = NULL;
Santosh Nayak8270ee22012-02-26 20:14:46 +05303916 u8 uninitialized_var(bc);
jack_wang72d0baa2009-11-05 22:33:35 +08003917 u32 ret = MPI_IO_STATUS_FAIL;
Santosh Nayak50ec5ba2012-02-26 19:05:03 +05303918 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +08003919
Santosh Nayak50ec5ba2012-02-26 19:05:03 +05303920 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08003921 circularQ = &pm8001_ha->outbnd_q_tbl[0];
3922 do {
3923 ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
3924 if (MPI_IO_STATUS_SUCCESS == ret) {
3925 /* process the outbound message */
jack_wang72d0baa2009-11-05 22:33:35 +08003926 process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
jack wangdbf9bfe2009-10-14 16:19:21 +08003927 /* free the message from the outbound circular buffer */
jack_wang72d0baa2009-11-05 22:33:35 +08003928 mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
jack wangdbf9bfe2009-10-14 16:19:21 +08003929 }
3930 if (MPI_IO_STATUS_BUSY == ret) {
jack wangdbf9bfe2009-10-14 16:19:21 +08003931 /* Update the producer index from SPC */
Santosh Nayak8270ee22012-02-26 20:14:46 +05303932 circularQ->producer_index =
3933 cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
3934 if (le32_to_cpu(circularQ->producer_index) ==
jack wangdbf9bfe2009-10-14 16:19:21 +08003935 circularQ->consumer_idx)
3936 /* OQ is empty */
3937 break;
3938 }
jack_wang72d0baa2009-11-05 22:33:35 +08003939 } while (1);
Santosh Nayak50ec5ba2012-02-26 19:05:03 +05303940 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08003941 return ret;
3942}
3943
3944/* PCI_DMA_... to our direction translation. */
3945static const u8 data_dir_flags[] = {
3946 [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
3947 [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
3948 [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
3949 [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
3950};
3951static void
3952pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
3953{
3954 int i;
3955 struct scatterlist *sg;
3956 struct pm8001_prd *buf_prd = prd;
3957
3958 for_each_sg(scatter, sg, nr, i) {
3959 buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
3960 buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
3961 buf_prd->im_len.e = 0;
3962 buf_prd++;
3963 }
3964}
3965
Santosh Nayak8270ee22012-02-26 20:14:46 +05303966static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
jack wangdbf9bfe2009-10-14 16:19:21 +08003967{
Santosh Nayak8270ee22012-02-26 20:14:46 +05303968 psmp_cmd->tag = hTag;
jack wangdbf9bfe2009-10-14 16:19:21 +08003969 psmp_cmd->device_id = cpu_to_le32(deviceID);
3970 psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
3971}
3972
3973/**
3974 * pm8001_chip_smp_req - send a SMP task to FW
3975 * @pm8001_ha: our hba card information.
3976 * @ccb: the ccb information this request used.
3977 */
3978static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
3979 struct pm8001_ccb_info *ccb)
3980{
3981 int elem, rc;
3982 struct sas_task *task = ccb->task;
3983 struct domain_device *dev = task->dev;
3984 struct pm8001_device *pm8001_dev = dev->lldd_dev;
3985 struct scatterlist *sg_req, *sg_resp;
3986 u32 req_len, resp_len;
3987 struct smp_req smp_cmd;
3988 u32 opc;
3989 struct inbound_queue_table *circularQ;
3990
3991 memset(&smp_cmd, 0, sizeof(smp_cmd));
3992 /*
3993 * DMA-map SMP request, response buffers
3994 */
3995 sg_req = &task->smp_task.smp_req;
3996 elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
3997 if (!elem)
3998 return -ENOMEM;
3999 req_len = sg_dma_len(sg_req);
4000
4001 sg_resp = &task->smp_task.smp_resp;
4002 elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
4003 if (!elem) {
4004 rc = -ENOMEM;
4005 goto err_out;
4006 }
4007 resp_len = sg_dma_len(sg_resp);
4008 /* must be in dwords */
4009 if ((req_len & 0x3) || (resp_len & 0x3)) {
4010 rc = -EINVAL;
4011 goto err_out_2;
4012 }
4013
4014 opc = OPC_INB_SMP_REQUEST;
4015 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4016 smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
4017 smp_cmd.long_smp_req.long_req_addr =
4018 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
4019 smp_cmd.long_smp_req.long_req_size =
4020 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
4021 smp_cmd.long_smp_req.long_resp_addr =
4022 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
4023 smp_cmd.long_smp_req.long_resp_size =
4024 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
4025 build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
4026 mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
4027 return 0;
4028
4029err_out_2:
4030 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
4031 PCI_DMA_FROMDEVICE);
4032err_out:
4033 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
4034 PCI_DMA_TODEVICE);
4035 return rc;
4036}
4037
4038/**
4039 * pm8001_chip_ssp_io_req - send a SSP task to FW
4040 * @pm8001_ha: our hba card information.
4041 * @ccb: the ccb information this request used.
4042 */
4043static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
4044 struct pm8001_ccb_info *ccb)
4045{
4046 struct sas_task *task = ccb->task;
4047 struct domain_device *dev = task->dev;
4048 struct pm8001_device *pm8001_dev = dev->lldd_dev;
4049 struct ssp_ini_io_start_req ssp_cmd;
4050 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004051 int ret;
Santosh Nayak8270ee22012-02-26 20:14:46 +05304052 u64 phys_addr;
jack wangdbf9bfe2009-10-14 16:19:21 +08004053 struct inbound_queue_table *circularQ;
4054 u32 opc = OPC_INB_SSPINIIOSTART;
4055 memset(&ssp_cmd, 0, sizeof(ssp_cmd));
4056 memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
jack wangafc5ca92009-12-07 17:22:47 +08004057 ssp_cmd.dir_m_tlr =
4058 cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
jack wangdbf9bfe2009-10-14 16:19:21 +08004059 SAS 1.1 compatible TLR*/
4060 ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4061 ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4062 ssp_cmd.tag = cpu_to_le32(tag);
4063 if (task->ssp_task.enable_first_burst)
4064 ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
4065 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
4066 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
4067 memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
4068 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4069
4070 /* fill in PRD (scatter/gather) table, if any */
4071 if (task->num_scatter > 1) {
4072 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
Santosh Nayak8270ee22012-02-26 20:14:46 +05304073 phys_addr = ccb->ccb_dma_handle +
4074 offsetof(struct pm8001_ccb_info, buf_prd[0]);
4075 ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
4076 ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
jack wangdbf9bfe2009-10-14 16:19:21 +08004077 ssp_cmd.esgl = cpu_to_le32(1<<31);
4078 } else if (task->num_scatter == 1) {
Santosh Nayak8270ee22012-02-26 20:14:46 +05304079 u64 dma_addr = sg_dma_address(task->scatter);
4080 ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
4081 ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
jack wangdbf9bfe2009-10-14 16:19:21 +08004082 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4083 ssp_cmd.esgl = 0;
4084 } else if (task->num_scatter == 0) {
4085 ssp_cmd.addr_low = 0;
4086 ssp_cmd.addr_high = 0;
4087 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
4088 ssp_cmd.esgl = 0;
4089 }
jack_wang72d0baa2009-11-05 22:33:35 +08004090 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
4091 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004092}
4093
4094static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
4095 struct pm8001_ccb_info *ccb)
4096{
4097 struct sas_task *task = ccb->task;
4098 struct domain_device *dev = task->dev;
4099 struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
4100 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004101 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004102 struct sata_start_req sata_cmd;
4103 u32 hdr_tag, ncg_tag = 0;
Santosh Nayak8270ee22012-02-26 20:14:46 +05304104 u64 phys_addr;
jack wangdbf9bfe2009-10-14 16:19:21 +08004105 u32 ATAP = 0x0;
4106 u32 dir;
4107 struct inbound_queue_table *circularQ;
4108 u32 opc = OPC_INB_SATA_HOST_OPSTART;
4109 memset(&sata_cmd, 0, sizeof(sata_cmd));
4110 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4111 if (task->data_dir == PCI_DMA_NONE) {
4112 ATAP = 0x04; /* no data*/
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004113 PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004114 } else if (likely(!task->ata_task.device_control_reg_update)) {
4115 if (task->ata_task.dma_xfer) {
4116 ATAP = 0x06; /* DMA */
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004117 PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004118 } else {
4119 ATAP = 0x05; /* PIO*/
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004120 PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004121 }
4122 if (task->ata_task.use_ncq &&
4123 dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
4124 ATAP = 0x07; /* FPDMA */
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07004125 PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08004126 }
4127 }
4128 if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
jack wangafc5ca92009-12-07 17:22:47 +08004129 ncg_tag = hdr_tag;
jack wangdbf9bfe2009-10-14 16:19:21 +08004130 dir = data_dir_flags[task->data_dir] << 8;
4131 sata_cmd.tag = cpu_to_le32(tag);
4132 sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
4133 sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
4134 sata_cmd.ncqtag_atap_dir_m =
4135 cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
4136 sata_cmd.sata_fis = task->ata_task.fis;
4137 if (likely(!task->ata_task.device_control_reg_update))
4138 sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
4139 sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
4140 /* fill in PRD (scatter/gather) table, if any */
4141 if (task->num_scatter > 1) {
4142 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
Santosh Nayak8270ee22012-02-26 20:14:46 +05304143 phys_addr = ccb->ccb_dma_handle +
4144 offsetof(struct pm8001_ccb_info, buf_prd[0]);
jack wangdbf9bfe2009-10-14 16:19:21 +08004145 sata_cmd.addr_low = lower_32_bits(phys_addr);
4146 sata_cmd.addr_high = upper_32_bits(phys_addr);
4147 sata_cmd.esgl = cpu_to_le32(1 << 31);
4148 } else if (task->num_scatter == 1) {
Santosh Nayak8270ee22012-02-26 20:14:46 +05304149 u64 dma_addr = sg_dma_address(task->scatter);
jack wangdbf9bfe2009-10-14 16:19:21 +08004150 sata_cmd.addr_low = lower_32_bits(dma_addr);
4151 sata_cmd.addr_high = upper_32_bits(dma_addr);
4152 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4153 sata_cmd.esgl = 0;
4154 } else if (task->num_scatter == 0) {
4155 sata_cmd.addr_low = 0;
4156 sata_cmd.addr_high = 0;
4157 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
4158 sata_cmd.esgl = 0;
4159 }
jack_wang72d0baa2009-11-05 22:33:35 +08004160 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
4161 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004162}
4163
4164/**
4165 * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
4166 * @pm8001_ha: our hba card information.
4167 * @num: the inbound queue number
4168 * @phy_id: the phy id which we wanted to start up.
4169 */
4170static int
4171pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
4172{
4173 struct phy_start_req payload;
4174 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004175 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004176 u32 tag = 0x01;
4177 u32 opcode = OPC_INB_PHYSTART;
4178 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4179 memset(&payload, 0, sizeof(payload));
4180 payload.tag = cpu_to_le32(tag);
4181 /*
4182 ** [0:7] PHY Identifier
4183 ** [8:11] link rate 1.5G, 3G, 6G
4184 ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
4185 ** [14] 0b disable spin up hold; 1b enable spin up hold
4186 */
4187 payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
4188 LINKMODE_AUTO | LINKRATE_15 |
4189 LINKRATE_30 | LINKRATE_60 | phy_id);
4190 payload.sas_identify.dev_type = SAS_END_DEV;
4191 payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
4192 memcpy(payload.sas_identify.sas_addr,
4193 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
4194 payload.sas_identify.phy_id = phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08004195 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
4196 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004197}
4198
4199/**
4200 * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
4201 * @pm8001_ha: our hba card information.
4202 * @num: the inbound queue number
4203 * @phy_id: the phy id which we wanted to start up.
4204 */
4205static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
4206 u8 phy_id)
4207{
4208 struct phy_stop_req payload;
4209 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004210 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004211 u32 tag = 0x01;
4212 u32 opcode = OPC_INB_PHYSTOP;
4213 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4214 memset(&payload, 0, sizeof(payload));
4215 payload.tag = cpu_to_le32(tag);
4216 payload.phy_id = cpu_to_le32(phy_id);
jack_wang72d0baa2009-11-05 22:33:35 +08004217 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
4218 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004219}
4220
4221/**
4222 * see comments on mpi_reg_resp.
4223 */
4224static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
4225 struct pm8001_device *pm8001_dev, u32 flag)
4226{
4227 struct reg_dev_req payload;
4228 u32 opc;
4229 u32 stp_sspsmp_sata = 0x4;
4230 struct inbound_queue_table *circularQ;
4231 u32 linkrate, phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08004232 int rc, tag = 0xdeadbeef;
jack wangdbf9bfe2009-10-14 16:19:21 +08004233 struct pm8001_ccb_info *ccb;
4234 u8 retryFlag = 0x1;
4235 u16 firstBurstSize = 0;
4236 u16 ITNT = 2000;
4237 struct domain_device *dev = pm8001_dev->sas_device;
4238 struct domain_device *parent_dev = dev->parent;
4239 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4240
4241 memset(&payload, 0, sizeof(payload));
4242 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4243 if (rc)
4244 return rc;
4245 ccb = &pm8001_ha->ccb_info[tag];
4246 ccb->device = pm8001_dev;
4247 ccb->ccb_tag = tag;
4248 payload.tag = cpu_to_le32(tag);
4249 if (flag == 1)
4250 stp_sspsmp_sata = 0x02; /*direct attached sata */
4251 else {
4252 if (pm8001_dev->dev_type == SATA_DEV)
4253 stp_sspsmp_sata = 0x00; /* stp*/
4254 else if (pm8001_dev->dev_type == SAS_END_DEV ||
4255 pm8001_dev->dev_type == EDGE_DEV ||
4256 pm8001_dev->dev_type == FANOUT_DEV)
4257 stp_sspsmp_sata = 0x01; /*ssp or smp*/
4258 }
4259 if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
4260 phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4261 else
4262 phy_id = pm8001_dev->attached_phy;
4263 opc = OPC_INB_REG_DEV;
4264 linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4265 pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4266 payload.phyid_portid =
4267 cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
4268 ((phy_id & 0x0F) << 4));
4269 payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
4270 ((linkrate & 0x0F) * 0x1000000) |
4271 ((stp_sspsmp_sata & 0x03) * 0x10000000));
4272 payload.firstburstsize_ITNexustimeout =
4273 cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
jack wangafc5ca92009-12-07 17:22:47 +08004274 memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
jack wangdbf9bfe2009-10-14 16:19:21 +08004275 SAS_ADDR_SIZE);
jack_wang72d0baa2009-11-05 22:33:35 +08004276 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4277 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004278}
4279
4280/**
4281 * see comments on mpi_reg_resp.
4282 */
4283static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
4284 u32 device_id)
4285{
4286 struct dereg_dev_req payload;
4287 u32 opc = OPC_INB_DEREG_DEV_HANDLE;
jack_wang72d0baa2009-11-05 22:33:35 +08004288 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004289 struct inbound_queue_table *circularQ;
4290
4291 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004292 memset(&payload, 0, sizeof(payload));
Santosh Nayak8270ee22012-02-26 20:14:46 +05304293 payload.tag = cpu_to_le32(1);
jack wangdbf9bfe2009-10-14 16:19:21 +08004294 payload.device_id = cpu_to_le32(device_id);
4295 PM8001_MSG_DBG(pm8001_ha,
4296 pm8001_printk("unregister device device_id = %d\n", device_id));
jack_wang72d0baa2009-11-05 22:33:35 +08004297 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4298 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004299}
4300
4301/**
4302 * pm8001_chip_phy_ctl_req - support the local phy operation
4303 * @pm8001_ha: our hba card information.
4304 * @num: the inbound queue number
4305 * @phy_id: the phy id which we wanted to operate
4306 * @phy_op:
4307 */
4308static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4309 u32 phyId, u32 phy_op)
4310{
4311 struct local_phy_ctl_req payload;
4312 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004313 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004314 u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
jack wang83e73322009-12-07 17:23:11 +08004315 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004316 circularQ = &pm8001_ha->inbnd_q_tbl[0];
Santosh Nayak8270ee22012-02-26 20:14:46 +05304317 payload.tag = cpu_to_le32(1);
jack wangdbf9bfe2009-10-14 16:19:21 +08004318 payload.phyop_phyid =
4319 cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
jack_wang72d0baa2009-11-05 22:33:35 +08004320 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4321 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004322}
4323
4324static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
4325{
4326 u32 value;
4327#ifdef PM8001_USE_MSIX
4328 return 1;
4329#endif
4330 value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4331 if (value)
4332 return 1;
4333 return 0;
4334
4335}
4336
4337/**
4338 * pm8001_chip_isr - PM8001 isr handler.
4339 * @pm8001_ha: our hba card information.
4340 * @irq: irq number.
4341 * @stat: stat.
4342 */
jack_wang72d0baa2009-11-05 22:33:35 +08004343static irqreturn_t
jack wangdbf9bfe2009-10-14 16:19:21 +08004344pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
4345{
4346 pm8001_chip_interrupt_disable(pm8001_ha);
4347 process_oq(pm8001_ha);
4348 pm8001_chip_interrupt_enable(pm8001_ha);
jack_wang72d0baa2009-11-05 22:33:35 +08004349 return IRQ_HANDLED;
jack wangdbf9bfe2009-10-14 16:19:21 +08004350}
4351
4352static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
4353 u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
4354{
4355 struct task_abort_req task_abort;
4356 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004357 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004358 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4359 memset(&task_abort, 0, sizeof(task_abort));
4360 if (ABORT_SINGLE == (flag & ABORT_MASK)) {
4361 task_abort.abort_all = 0;
4362 task_abort.device_id = cpu_to_le32(dev_id);
4363 task_abort.tag_to_abort = cpu_to_le32(task_tag);
4364 task_abort.tag = cpu_to_le32(cmd_tag);
4365 } else if (ABORT_ALL == (flag & ABORT_MASK)) {
4366 task_abort.abort_all = cpu_to_le32(1);
4367 task_abort.device_id = cpu_to_le32(dev_id);
4368 task_abort.tag = cpu_to_le32(cmd_tag);
4369 }
jack_wang72d0baa2009-11-05 22:33:35 +08004370 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
4371 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004372}
4373
4374/**
4375 * pm8001_chip_abort_task - SAS abort task when error or exception happened.
4376 * @task: the task we wanted to aborted.
4377 * @flag: the abort flag.
4378 */
4379static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
4380 struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
4381{
4382 u32 opc, device_id;
4383 int rc = TMF_RESP_FUNC_FAILED;
jack_wang72d0baa2009-11-05 22:33:35 +08004384 PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
4385 " = %x", cmd_tag, task_tag));
jack wangdbf9bfe2009-10-14 16:19:21 +08004386 if (pm8001_dev->dev_type == SAS_END_DEV)
4387 opc = OPC_INB_SSP_ABORT;
4388 else if (pm8001_dev->dev_type == SATA_DEV)
4389 opc = OPC_INB_SATA_ABORT;
4390 else
4391 opc = OPC_INB_SMP_ABORT;/* SMP */
4392 device_id = pm8001_dev->device_id;
4393 rc = send_task_abort(pm8001_ha, opc, device_id, flag,
4394 task_tag, cmd_tag);
4395 if (rc != TMF_RESP_FUNC_COMPLETE)
jack_wang72d0baa2009-11-05 22:33:35 +08004396 PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08004397 return rc;
4398}
4399
4400/**
Uwe Kleine-König65155b32010-06-11 12:17:01 +02004401 * pm8001_chip_ssp_tm_req - built the task management command.
jack wangdbf9bfe2009-10-14 16:19:21 +08004402 * @pm8001_ha: our hba card information.
4403 * @ccb: the ccb information.
4404 * @tmf: task management function.
4405 */
4406static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
4407 struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
4408{
4409 struct sas_task *task = ccb->task;
4410 struct domain_device *dev = task->dev;
4411 struct pm8001_device *pm8001_dev = dev->lldd_dev;
4412 u32 opc = OPC_INB_SSPINITMSTART;
4413 struct inbound_queue_table *circularQ;
4414 struct ssp_ini_tm_start_req sspTMCmd;
jack_wang72d0baa2009-11-05 22:33:35 +08004415 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004416
4417 memset(&sspTMCmd, 0, sizeof(sspTMCmd));
4418 sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4419 sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
4420 sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
jack wangdbf9bfe2009-10-14 16:19:21 +08004421 memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
4422 sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
4423 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004424 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
4425 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004426}
4427
4428static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4429 void *payload)
4430{
4431 u32 opc = OPC_INB_GET_NVMD_DATA;
4432 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004433 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004434 u32 tag;
4435 struct pm8001_ccb_info *ccb;
4436 struct inbound_queue_table *circularQ;
4437 struct get_nvm_data_req nvmd_req;
4438 struct fw_control_ex *fw_control_context;
4439 struct pm8001_ioctl_payload *ioctl_payload = payload;
4440
4441 nvmd_type = ioctl_payload->minor_function;
4442 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004443 if (!fw_control_context)
4444 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004445 fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
4446 fw_control_context->len = ioctl_payload->length;
4447 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4448 memset(&nvmd_req, 0, sizeof(nvmd_req));
4449 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004450 if (rc) {
4451 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004452 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004453 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004454 ccb = &pm8001_ha->ccb_info[tag];
4455 ccb->ccb_tag = tag;
4456 ccb->fw_control_context = fw_control_context;
4457 nvmd_req.tag = cpu_to_le32(tag);
4458
4459 switch (nvmd_type) {
4460 case TWI_DEVICE: {
4461 u32 twi_addr, twi_page_size;
4462 twi_addr = 0xa8;
4463 twi_page_size = 2;
4464
4465 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4466 twi_page_size << 8 | TWI_DEVICE);
4467 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4468 nvmd_req.resp_addr_hi =
4469 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4470 nvmd_req.resp_addr_lo =
4471 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4472 break;
4473 }
4474 case C_SEEPROM: {
4475 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4476 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4477 nvmd_req.resp_addr_hi =
4478 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4479 nvmd_req.resp_addr_lo =
4480 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4481 break;
4482 }
4483 case VPD_FLASH: {
4484 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4485 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4486 nvmd_req.resp_addr_hi =
4487 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4488 nvmd_req.resp_addr_lo =
4489 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4490 break;
4491 }
4492 case EXPAN_ROM: {
4493 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4494 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4495 nvmd_req.resp_addr_hi =
4496 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4497 nvmd_req.resp_addr_lo =
4498 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4499 break;
4500 }
4501 default:
4502 break;
4503 }
jack_wang72d0baa2009-11-05 22:33:35 +08004504 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4505 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004506}
4507
4508static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4509 void *payload)
4510{
4511 u32 opc = OPC_INB_SET_NVMD_DATA;
4512 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004513 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004514 u32 tag;
4515 struct pm8001_ccb_info *ccb;
4516 struct inbound_queue_table *circularQ;
4517 struct set_nvm_data_req nvmd_req;
4518 struct fw_control_ex *fw_control_context;
4519 struct pm8001_ioctl_payload *ioctl_payload = payload;
4520
4521 nvmd_type = ioctl_payload->minor_function;
4522 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004523 if (!fw_control_context)
4524 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004525 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4526 memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
4527 ioctl_payload->func_specific,
4528 ioctl_payload->length);
4529 memset(&nvmd_req, 0, sizeof(nvmd_req));
4530 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004531 if (rc) {
4532 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004533 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004534 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004535 ccb = &pm8001_ha->ccb_info[tag];
4536 ccb->fw_control_context = fw_control_context;
4537 ccb->ccb_tag = tag;
4538 nvmd_req.tag = cpu_to_le32(tag);
4539 switch (nvmd_type) {
4540 case TWI_DEVICE: {
4541 u32 twi_addr, twi_page_size;
4542 twi_addr = 0xa8;
4543 twi_page_size = 2;
4544 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4545 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4546 twi_page_size << 8 | TWI_DEVICE);
4547 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4548 nvmd_req.resp_addr_hi =
4549 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4550 nvmd_req.resp_addr_lo =
4551 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4552 break;
4553 }
4554 case C_SEEPROM:
4555 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4556 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4557 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4558 nvmd_req.resp_addr_hi =
4559 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4560 nvmd_req.resp_addr_lo =
4561 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4562 break;
4563 case VPD_FLASH:
4564 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4565 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4566 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4567 nvmd_req.resp_addr_hi =
4568 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4569 nvmd_req.resp_addr_lo =
4570 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4571 break;
4572 case EXPAN_ROM:
4573 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4574 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4575 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4576 nvmd_req.resp_addr_hi =
4577 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4578 nvmd_req.resp_addr_lo =
4579 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4580 break;
4581 default:
4582 break;
4583 }
jack_wang72d0baa2009-11-05 22:33:35 +08004584 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4585 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004586}
4587
4588/**
4589 * pm8001_chip_fw_flash_update_build - support the firmware update operation
4590 * @pm8001_ha: our hba card information.
4591 * @fw_flash_updata_info: firmware flash update param
4592 */
4593static int
4594pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
4595 void *fw_flash_updata_info, u32 tag)
4596{
4597 struct fw_flash_Update_req payload;
4598 struct fw_flash_updata_info *info;
4599 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004600 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004601 u32 opc = OPC_INB_FW_FLASH_UPDATE;
4602
jack_wang72d0baa2009-11-05 22:33:35 +08004603 memset(&payload, 0, sizeof(struct fw_flash_Update_req));
jack wangdbf9bfe2009-10-14 16:19:21 +08004604 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4605 info = fw_flash_updata_info;
4606 payload.tag = cpu_to_le32(tag);
4607 payload.cur_image_len = cpu_to_le32(info->cur_image_len);
4608 payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
4609 payload.total_image_len = cpu_to_le32(info->total_image_len);
4610 payload.len = info->sgl.im_len.len ;
Santosh Nayak8270ee22012-02-26 20:14:46 +05304611 payload.sgl_addr_lo =
4612 cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
4613 payload.sgl_addr_hi =
4614 cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
jack_wang72d0baa2009-11-05 22:33:35 +08004615 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4616 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004617}
4618
4619static int
4620pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
4621 void *payload)
4622{
4623 struct fw_flash_updata_info flash_update_info;
4624 struct fw_control_info *fw_control;
4625 struct fw_control_ex *fw_control_context;
jack_wang72d0baa2009-11-05 22:33:35 +08004626 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004627 u32 tag;
4628 struct pm8001_ccb_info *ccb;
4629 void *buffer = NULL;
4630 dma_addr_t phys_addr;
4631 u32 phys_addr_hi;
4632 u32 phys_addr_lo;
4633 struct pm8001_ioctl_payload *ioctl_payload = payload;
4634
4635 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004636 if (!fw_control_context)
4637 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004638 fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
4639 if (fw_control->len != 0) {
4640 if (pm8001_mem_alloc(pm8001_ha->pdev,
4641 (void **)&buffer,
4642 &phys_addr,
4643 &phys_addr_hi,
4644 &phys_addr_lo,
4645 fw_control->len, 0) != 0) {
4646 PM8001_FAIL_DBG(pm8001_ha,
4647 pm8001_printk("Mem alloc failure\n"));
Julia Lawall823d2192010-08-01 19:23:35 +02004648 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004649 return -ENOMEM;
4650 }
4651 }
jack_wang72d0baa2009-11-05 22:33:35 +08004652 memcpy(buffer, fw_control->buffer, fw_control->len);
jack wangdbf9bfe2009-10-14 16:19:21 +08004653 flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
4654 flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
4655 flash_update_info.sgl.im_len.e = 0;
4656 flash_update_info.cur_image_offset = fw_control->offset;
4657 flash_update_info.cur_image_len = fw_control->len;
4658 flash_update_info.total_image_len = fw_control->size;
4659 fw_control_context->fw_control = fw_control;
4660 fw_control_context->virtAddr = buffer;
4661 fw_control_context->len = fw_control->len;
4662 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004663 if (rc) {
4664 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004665 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004666 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004667 ccb = &pm8001_ha->ccb_info[tag];
4668 ccb->fw_control_context = fw_control_context;
4669 ccb->ccb_tag = tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004670 rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
4671 tag);
4672 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004673}
4674
4675static int
4676pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
4677 struct pm8001_device *pm8001_dev, u32 state)
4678{
4679 struct set_dev_state_req payload;
4680 struct inbound_queue_table *circularQ;
4681 struct pm8001_ccb_info *ccb;
jack_wang72d0baa2009-11-05 22:33:35 +08004682 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004683 u32 tag;
4684 u32 opc = OPC_INB_SET_DEVICE_STATE;
jack_wang72d0baa2009-11-05 22:33:35 +08004685 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004686 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4687 if (rc)
4688 return -1;
4689 ccb = &pm8001_ha->ccb_info[tag];
4690 ccb->ccb_tag = tag;
4691 ccb->device = pm8001_dev;
4692 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4693 payload.tag = cpu_to_le32(tag);
4694 payload.device_id = cpu_to_le32(pm8001_dev->device_id);
4695 payload.nds = cpu_to_le32(state);
jack_wang72d0baa2009-11-05 22:33:35 +08004696 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4697 return rc;
4698
jack_wangd0b68042009-11-05 22:32:31 +08004699}
4700
4701static int
4702pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
4703{
4704 struct sas_re_initialization_req payload;
4705 struct inbound_queue_table *circularQ;
4706 struct pm8001_ccb_info *ccb;
4707 int rc;
4708 u32 tag;
4709 u32 opc = OPC_INB_SAS_RE_INITIALIZE;
4710 memset(&payload, 0, sizeof(payload));
4711 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4712 if (rc)
4713 return -1;
4714 ccb = &pm8001_ha->ccb_info[tag];
4715 ccb->ccb_tag = tag;
4716 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4717 payload.tag = cpu_to_le32(tag);
4718 payload.SSAHOLT = cpu_to_le32(0xd << 25);
4719 payload.sata_hol_tmo = cpu_to_le32(80);
4720 payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
4721 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4722 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004723
4724}
4725
4726const struct pm8001_dispatch pm8001_8001_dispatch = {
4727 .name = "pmc8001",
4728 .chip_init = pm8001_chip_init,
4729 .chip_soft_rst = pm8001_chip_soft_rst,
4730 .chip_rst = pm8001_hw_chip_rst,
4731 .chip_iounmap = pm8001_chip_iounmap,
4732 .isr = pm8001_chip_isr,
4733 .is_our_interupt = pm8001_chip_is_our_interupt,
4734 .isr_process_oq = process_oq,
4735 .interrupt_enable = pm8001_chip_interrupt_enable,
4736 .interrupt_disable = pm8001_chip_interrupt_disable,
4737 .make_prd = pm8001_chip_make_sg,
4738 .smp_req = pm8001_chip_smp_req,
4739 .ssp_io_req = pm8001_chip_ssp_io_req,
4740 .sata_req = pm8001_chip_sata_req,
4741 .phy_start_req = pm8001_chip_phy_start_req,
4742 .phy_stop_req = pm8001_chip_phy_stop_req,
4743 .reg_dev_req = pm8001_chip_reg_dev_req,
4744 .dereg_dev_req = pm8001_chip_dereg_dev_req,
4745 .phy_ctl_req = pm8001_chip_phy_ctl_req,
4746 .task_abort = pm8001_chip_abort_task,
4747 .ssp_tm_req = pm8001_chip_ssp_tm_req,
4748 .get_nvmd_req = pm8001_chip_get_nvmd_req,
4749 .set_nvmd_req = pm8001_chip_set_nvmd_req,
4750 .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
4751 .set_dev_state_req = pm8001_chip_set_dev_state_req,
jack_wangd0b68042009-11-05 22:32:31 +08004752 .sas_re_init_req = pm8001_chip_sas_re_initialization,
jack wangdbf9bfe2009-10-14 16:19:21 +08004753};