blob: 2fa281cbef91c5698ef10c6df3ee6a7958db69b0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
3 * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
4 *
5 * Copyright(c) 2004 Intel Corporation. All rights reserved.
6 *
7 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8 * PeiSen Hou <pshou@realtek.com.tw>
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the Free
12 * Software Foundation; either version 2 of the License, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful, but WITHOUT
16 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * more details.
19 *
20 * You should have received a copy of the GNU General Public License along with
21 * this program; if not, write to the Free Software Foundation, Inc., 59
22 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 *
24 * CONTACTS:
25 *
26 * Matt Jared matt.jared@intel.com
27 * Andy Kopp andy.kopp@intel.com
28 * Dan Kogan dan.d.kogan@intel.com
29 *
30 * CHANGES:
31 *
32 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
33 *
34 */
35
36#include <sound/driver.h>
37#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
42#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <sound/core.h>
48#include <sound/initval.h>
49#include "hda_codec.h"
50
51
Clemens Ladischb7fe4622005-10-04 08:46:51 +020052static int index = SNDRV_DEFAULT_IDX1;
53static char *id = SNDRV_DEFAULT_STR1;
54static char *model;
55static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010056static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010057static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010058static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Clemens Ladischb7fe4622005-10-04 08:46:51 +020060module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020062module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020064module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020066module_param(position_fix, int, 0444);
Takashi Iwai0be3b5d2005-09-05 17:11:40 +020067MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010068module_param(probe_mask, int, 0444);
69MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010070module_param(single_cmd, bool, 0444);
71MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
Takashi Iwai134a11f2006-11-10 12:08:37 +010072module_param(enable_msi, int, 0);
73MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010074
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Takashi Iwai2b3e5842005-10-06 13:47:23 +020076/* just for backward compatibility */
77static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020078module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_LICENSE("GPL");
81MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
82 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070083 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020084 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010085 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010086 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020087 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +020088 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +020089 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +020090 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +020091 "{ATI, RS780},"
92 "{ATI, R600},"
Takashi Iwaifc20a562005-05-12 15:00:41 +020093 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +020094 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +020095 "{SiS, SIS966},"
96 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -070097MODULE_DESCRIPTION("Intel HDA driver");
98
99#define SFX "hda-intel: "
100
101/*
102 * registers
103 */
104#define ICH6_REG_GCAP 0x00
105#define ICH6_REG_VMIN 0x02
106#define ICH6_REG_VMAJ 0x03
107#define ICH6_REG_OUTPAY 0x04
108#define ICH6_REG_INPAY 0x06
109#define ICH6_REG_GCTL 0x08
110#define ICH6_REG_WAKEEN 0x0c
111#define ICH6_REG_STATESTS 0x0e
112#define ICH6_REG_GSTS 0x10
113#define ICH6_REG_INTCTL 0x20
114#define ICH6_REG_INTSTS 0x24
115#define ICH6_REG_WALCLK 0x30
116#define ICH6_REG_SYNC 0x34
117#define ICH6_REG_CORBLBASE 0x40
118#define ICH6_REG_CORBUBASE 0x44
119#define ICH6_REG_CORBWP 0x48
120#define ICH6_REG_CORBRP 0x4A
121#define ICH6_REG_CORBCTL 0x4c
122#define ICH6_REG_CORBSTS 0x4d
123#define ICH6_REG_CORBSIZE 0x4e
124
125#define ICH6_REG_RIRBLBASE 0x50
126#define ICH6_REG_RIRBUBASE 0x54
127#define ICH6_REG_RIRBWP 0x58
128#define ICH6_REG_RINTCNT 0x5a
129#define ICH6_REG_RIRBCTL 0x5c
130#define ICH6_REG_RIRBSTS 0x5d
131#define ICH6_REG_RIRBSIZE 0x5e
132
133#define ICH6_REG_IC 0x60
134#define ICH6_REG_IR 0x64
135#define ICH6_REG_IRS 0x68
136#define ICH6_IRS_VALID (1<<1)
137#define ICH6_IRS_BUSY (1<<0)
138
139#define ICH6_REG_DPLBASE 0x70
140#define ICH6_REG_DPUBASE 0x74
141#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
142
143/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
144enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
145
146/* stream register offsets from stream base */
147#define ICH6_REG_SD_CTL 0x00
148#define ICH6_REG_SD_STS 0x03
149#define ICH6_REG_SD_LPIB 0x04
150#define ICH6_REG_SD_CBL 0x08
151#define ICH6_REG_SD_LVI 0x0c
152#define ICH6_REG_SD_FIFOW 0x0e
153#define ICH6_REG_SD_FIFOSIZE 0x10
154#define ICH6_REG_SD_FORMAT 0x12
155#define ICH6_REG_SD_BDLPL 0x18
156#define ICH6_REG_SD_BDLPU 0x1c
157
158/* PCI space */
159#define ICH6_PCIREG_TCSEL 0x44
160
161/*
162 * other constants
163 */
164
165/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200166/* ICH, ATI and VIA have 4 playback and 4 capture */
167#define ICH6_CAPTURE_INDEX 0
168#define ICH6_NUM_CAPTURE 4
169#define ICH6_PLAYBACK_INDEX 4
170#define ICH6_NUM_PLAYBACK 4
171
172/* ULI has 6 playback and 5 capture */
173#define ULI_CAPTURE_INDEX 0
174#define ULI_NUM_CAPTURE 5
175#define ULI_PLAYBACK_INDEX 5
176#define ULI_NUM_PLAYBACK 6
177
Felix Kuehling778b6e12006-05-17 11:22:21 +0200178/* ATI HDMI has 1 playback and 0 capture */
179#define ATIHDMI_CAPTURE_INDEX 0
180#define ATIHDMI_NUM_CAPTURE 0
181#define ATIHDMI_PLAYBACK_INDEX 0
182#define ATIHDMI_NUM_PLAYBACK 1
183
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200184/* this number is statically defined for simplicity */
185#define MAX_AZX_DEV 16
186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188#define BDL_SIZE PAGE_ALIGN(8192)
189#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190/* max buffer size - no h/w limit, you can increase as you like */
191#define AZX_MAX_BUF_SIZE (1024*1024*1024)
192/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200193#define AZX_MAX_AUDIO_PCMS 6
194#define AZX_MAX_MODEM_PCMS 2
195#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
197/* RIRB int mask: overrun[2], response[0] */
198#define RIRB_INT_RESPONSE 0x01
199#define RIRB_INT_OVERRUN 0x04
200#define RIRB_INT_MASK 0x05
201
202/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100203#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206/* SD_CTL bits */
207#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
208#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
209#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
210#define SD_CTL_STREAM_TAG_SHIFT 20
211
212/* SD_CTL and SD_STS */
213#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
214#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
215#define SD_INT_COMPLETE 0x04 /* completion interrupt */
216#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
217
218/* SD_STS */
219#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
220
221/* INTCTL and INTSTS */
222#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
223#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
224#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
225
Matt41e2fce2005-07-04 17:49:55 +0200226/* GCTL unsolicited response enable bit */
227#define ICH6_GCTL_UREN (1<<8)
228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229/* GCTL reset bit */
230#define ICH6_GCTL_RESET (1<<0)
231
232/* CORB/RIRB control, read/write pointer */
233#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
234#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
235#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
236/* below are so far hardcoded - should read registers in future */
237#define ICH6_MAX_CORB_ENTRIES 256
238#define ICH6_MAX_RIRB_ENTRIES 256
239
Takashi Iwaic74db862005-05-12 14:26:27 +0200240/* position fix mode */
241enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200242 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200243 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200244 POS_FIX_POSBUF,
245 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200246};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Frederick Lif5d40b32005-05-12 14:55:20 +0200248/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200249#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
250#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
251
Vinod Gda3fca22005-09-13 18:49:12 +0200252/* Defines for Nvidia HDA support */
253#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
254#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 */
258
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100259struct azx_dev {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 u32 *bdl; /* virtual address of the BDL */
261 dma_addr_t bdl_addr; /* physical address of the BDL */
Takashi Iwai929861c2006-08-31 16:55:40 +0200262 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264 unsigned int bufsize; /* size of the play buffer in bytes */
265 unsigned int fragsize; /* size of each period in bytes */
266 unsigned int frags; /* number for period in the play buffer */
267 unsigned int fifo_size; /* FIFO size */
268
269 void __iomem *sd_addr; /* stream descriptor pointer */
270
271 u32 sd_int_sta_mask; /* stream int status mask */
272
273 /* pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100274 struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 unsigned int format_val; /* format value to be set in the controller and the codec */
276 unsigned char stream_tag; /* assigned stream */
277 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100278 /* for sanity check of position buffer */
279 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Pavel Machek927fc862006-08-31 17:03:43 +0200281 unsigned int opened :1;
282 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283};
284
285/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100286struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 u32 *buf; /* CORB/RIRB buffer
288 * Each CORB entry is 4byte, RIRB is 8byte
289 */
290 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
291 /* for RIRB */
292 unsigned short rp, wp; /* read/write pointers */
293 int cmds; /* number of pending requests */
294 u32 res; /* last read value */
295};
296
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100297struct azx {
298 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 struct pci_dev *pci;
300
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200301 /* chip type specific */
302 int driver_type;
303 int playback_streams;
304 int playback_index_offset;
305 int capture_streams;
306 int capture_index_offset;
307 int num_streams;
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 /* pci resources */
310 unsigned long addr;
311 void __iomem *remap_addr;
312 int irq;
313
314 /* locks */
315 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100316 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200318 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100319 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
321 /* PCM */
322 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100323 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325 /* HD codec */
326 unsigned short codec_mask;
327 struct hda_bus *bus;
328
329 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100330 struct azx_rb corb;
331 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
333 /* BDL, CORB/RIRB and position buffers */
334 struct snd_dma_buffer bdl;
335 struct snd_dma_buffer rb;
336 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200337
338 /* flags */
339 int position_fix;
Pavel Machek927fc862006-08-31 17:03:43 +0200340 unsigned int initialized :1;
341 unsigned int single_cmd :1;
342 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200343 unsigned int msi :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344};
345
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200346/* driver types */
347enum {
348 AZX_DRIVER_ICH,
349 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200350 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200351 AZX_DRIVER_VIA,
352 AZX_DRIVER_SIS,
353 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200354 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200355};
356
357static char *driver_short_names[] __devinitdata = {
358 [AZX_DRIVER_ICH] = "HDA Intel",
359 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200360 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200361 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
362 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200363 [AZX_DRIVER_ULI] = "HDA ULI M5461",
364 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200365};
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367/*
368 * macros for easy use
369 */
370#define azx_writel(chip,reg,value) \
371 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
372#define azx_readl(chip,reg) \
373 readl((chip)->remap_addr + ICH6_REG_##reg)
374#define azx_writew(chip,reg,value) \
375 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
376#define azx_readw(chip,reg) \
377 readw((chip)->remap_addr + ICH6_REG_##reg)
378#define azx_writeb(chip,reg,value) \
379 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
380#define azx_readb(chip,reg) \
381 readb((chip)->remap_addr + ICH6_REG_##reg)
382
383#define azx_sd_writel(dev,reg,value) \
384 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
385#define azx_sd_readl(dev,reg) \
386 readl((dev)->sd_addr + ICH6_REG_##reg)
387#define azx_sd_writew(dev,reg,value) \
388 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
389#define azx_sd_readw(dev,reg) \
390 readw((dev)->sd_addr + ICH6_REG_##reg)
391#define azx_sd_writeb(dev,reg,value) \
392 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
393#define azx_sd_readb(dev,reg) \
394 readb((dev)->sd_addr + ICH6_REG_##reg)
395
396/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100397#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399/* Get the upper 32bit of the given dma_addr_t
400 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
401 */
402#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
403
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200404static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406/*
407 * Interface for HD codec
408 */
409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410/*
411 * CORB / RIRB interface
412 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100413static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414{
415 int err;
416
417 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
418 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
419 PAGE_SIZE, &chip->rb);
420 if (err < 0) {
421 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
422 return err;
423 }
424 return 0;
425}
426
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100427static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428{
429 /* CORB set up */
430 chip->corb.addr = chip->rb.addr;
431 chip->corb.buf = (u32 *)chip->rb.area;
432 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
433 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
434
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200435 /* set the corb size to 256 entries (ULI requires explicitly) */
436 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 /* set the corb write pointer to 0 */
438 azx_writew(chip, CORBWP, 0);
439 /* reset the corb hw read pointer */
440 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
441 /* enable corb dma */
442 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
443
444 /* RIRB set up */
445 chip->rirb.addr = chip->rb.addr + 2048;
446 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
447 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
448 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
449
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200450 /* set the rirb size to 256 entries (ULI requires explicitly) */
451 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 /* reset the rirb hw write pointer */
453 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
454 /* set N=1, get RIRB response interrupt for new entry */
455 azx_writew(chip, RINTCNT, 1);
456 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 chip->rirb.rp = chip->rirb.cmds = 0;
459}
460
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100461static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
463 /* disable ringbuffer DMAs */
464 azx_writeb(chip, RIRBCTL, 0);
465 azx_writeb(chip, CORBCTL, 0);
466}
467
468/* send a command */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100469static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
470 unsigned int verb, unsigned int para)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100472 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 unsigned int wp;
474 u32 val;
475
476 val = (u32)(codec->addr & 0x0f) << 28;
477 val |= (u32)direct << 27;
478 val |= (u32)nid << 20;
479 val |= verb << 8;
480 val |= para;
481
482 /* add command to corb */
483 wp = azx_readb(chip, CORBWP);
484 wp++;
485 wp %= ICH6_MAX_CORB_ENTRIES;
486
487 spin_lock_irq(&chip->reg_lock);
488 chip->rirb.cmds++;
489 chip->corb.buf[wp] = cpu_to_le32(val);
490 azx_writel(chip, CORBWP, wp);
491 spin_unlock_irq(&chip->reg_lock);
492
493 return 0;
494}
495
496#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
497
498/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100499static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
501 unsigned int rp, wp;
502 u32 res, res_ex;
503
504 wp = azx_readb(chip, RIRBWP);
505 if (wp == chip->rirb.wp)
506 return;
507 chip->rirb.wp = wp;
508
509 while (chip->rirb.rp != wp) {
510 chip->rirb.rp++;
511 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
512
513 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
514 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
515 res = le32_to_cpu(chip->rirb.buf[rp]);
516 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
517 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
518 else if (chip->rirb.cmds) {
519 chip->rirb.cmds--;
520 chip->rirb.res = res;
521 }
522 }
523}
524
525/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100526static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100528 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200529 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200531 again:
532 timeout = jiffies + msecs_to_jiffies(1000);
533 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200534 if (chip->polling_mode) {
535 spin_lock_irq(&chip->reg_lock);
536 azx_update_rirb(chip);
537 spin_unlock_irq(&chip->reg_lock);
538 }
539 if (! chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200540 return chip->rirb.res; /* the last value */
541 schedule_timeout_interruptible(1);
542 } while (time_after_eq(timeout, jiffies));
543
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200544 if (chip->msi) {
545 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
546 "disabling MSI...\n");
547 free_irq(chip->irq, chip);
548 chip->irq = -1;
549 pci_disable_msi(chip->pci);
550 chip->msi = 0;
551 if (azx_acquire_irq(chip, 1) < 0)
552 return -1;
553 goto again;
554 }
555
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200556 if (!chip->polling_mode) {
557 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
558 "switching to polling mode...\n");
559 chip->polling_mode = 1;
560 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200562
563 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
564 "switching to single_cmd mode...\n");
565 chip->rirb.rp = azx_readb(chip, RIRBWP);
566 chip->rirb.cmds = 0;
567 /* switch to single_cmd mode */
568 chip->single_cmd = 1;
569 azx_free_cmd_io(chip);
570 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571}
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573/*
574 * Use the single immediate command instead of CORB/RIRB for simplicity
575 *
576 * Note: according to Intel, this is not preferred use. The command was
577 * intended for the BIOS only, and may get confused with unsolicited
578 * responses. So, we shouldn't use it for normal operation from the
579 * driver.
580 * I left the codes, however, for debugging/testing purposes.
581 */
582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583/* send a command */
Takashi Iwai27346162006-01-12 18:28:44 +0100584static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
585 int direct, unsigned int verb,
586 unsigned int para)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100588 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 u32 val;
590 int timeout = 50;
591
592 val = (u32)(codec->addr & 0x0f) << 28;
593 val |= (u32)direct << 27;
594 val |= (u32)nid << 20;
595 val |= verb << 8;
596 val |= para;
597
598 while (timeout--) {
599 /* check ICB busy bit */
600 if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
601 /* Clear IRV valid bit */
602 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
603 azx_writel(chip, IC, val);
604 azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
605 return 0;
606 }
607 udelay(1);
608 }
609 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
610 return -EIO;
611}
612
613/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100614static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100616 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 int timeout = 50;
618
619 while (timeout--) {
620 /* check IRV busy bit */
621 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
622 return azx_readl(chip, IR);
623 udelay(1);
624 }
625 snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
626 return (unsigned int)-1;
627}
628
Takashi Iwai111d3af2006-02-16 18:17:58 +0100629/*
630 * The below are the main callbacks from hda_codec.
631 *
632 * They are just the skeleton to call sub-callbacks according to the
633 * current setting of chip->single_cmd.
634 */
635
636/* send a command */
637static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
638 int direct, unsigned int verb,
639 unsigned int para)
640{
641 struct azx *chip = codec->bus->private_data;
642 if (chip->single_cmd)
643 return azx_single_send_cmd(codec, nid, direct, verb, para);
644 else
645 return azx_corb_send_cmd(codec, nid, direct, verb, para);
646}
647
648/* get a response */
649static unsigned int azx_get_response(struct hda_codec *codec)
650{
651 struct azx *chip = codec->bus->private_data;
652 if (chip->single_cmd)
653 return azx_single_get_response(codec);
654 else
655 return azx_rirb_get_response(codec);
656}
657
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100660static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 int count;
663
664 /* reset controller */
665 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
666
667 count = 50;
668 while (azx_readb(chip, GCTL) && --count)
669 msleep(1);
670
671 /* delay for >= 100us for codec PLL to settle per spec
672 * Rev 0.9 section 5.5.1
673 */
674 msleep(1);
675
676 /* Bring controller out of reset */
677 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
678
679 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200680 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 msleep(1);
682
Pavel Machek927fc862006-08-31 17:03:43 +0200683 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 msleep(1);
685
686 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200687 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 snd_printd("azx_reset: controller not ready!\n");
689 return -EBUSY;
690 }
691
Matt41e2fce2005-07-04 17:49:55 +0200692 /* Accept unsolicited responses */
693 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200696 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 chip->codec_mask = azx_readw(chip, STATESTS);
698 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
699 }
700
701 return 0;
702}
703
704
705/*
706 * Lowlevel interface
707 */
708
709/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100710static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711{
712 /* enable controller CIE and GIE */
713 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
714 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
715}
716
717/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100718static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
720 int i;
721
722 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200723 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100724 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 azx_sd_writeb(azx_dev, SD_CTL,
726 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
727 }
728
729 /* disable SIE for all streams */
730 azx_writeb(chip, INTCTL, 0);
731
732 /* disable controller CIE and GIE */
733 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
734 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
735}
736
737/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100738static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
740 int i;
741
742 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200743 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100744 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
746 }
747
748 /* clear STATESTS */
749 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
750
751 /* clear rirb status */
752 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
753
754 /* clear int status */
755 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
756}
757
758/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
761 /* enable SIE */
762 azx_writeb(chip, INTCTL,
763 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
764 /* set DMA start and interrupt mask */
765 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
766 SD_CTL_DMA_START | SD_INT_MASK);
767}
768
769/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100770static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771{
772 /* stop DMA */
773 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
774 ~(SD_CTL_DMA_START | SD_INT_MASK));
775 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
776 /* disable SIE */
777 azx_writeb(chip, INTCTL,
778 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
779}
780
781
782/*
783 * initialize the chip
784 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100785static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786{
Vinod Gda3fca22005-09-13 18:49:12 +0200787 unsigned char reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
789 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
790 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
791 * Ensuring these bits are 0 clears playback static on some HD Audio codecs
792 */
Vinod Gda3fca22005-09-13 18:49:12 +0200793 pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
794 pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
796 /* reset controller */
797 azx_reset(chip);
798
799 /* initialize interrupts */
800 azx_int_clear(chip);
801 azx_int_enable(chip);
802
803 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200804 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100805 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200807 /* program the position buffer */
808 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
809 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200810
Vinod Gda3fca22005-09-13 18:49:12 +0200811 switch (chip->driver_type) {
812 case AZX_DRIVER_ATI:
813 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Frederick Lif5d40b32005-05-12 14:55:20 +0200814 pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
Vinod Gda3fca22005-09-13 18:49:12 +0200815 &reg);
Frederick Lif5d40b32005-05-12 14:55:20 +0200816 pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
Vinod Gda3fca22005-09-13 18:49:12 +0200817 (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
818 break;
819 case AZX_DRIVER_NVIDIA:
820 /* For NVIDIA HDA, enable snoop */
821 pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
822 pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
823 (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
824 break;
825 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826}
827
828
829/*
830 * interrupt handler
831 */
David Howells7d12e782006-10-05 14:55:46 +0100832static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100834 struct azx *chip = dev_id;
835 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 u32 status;
837 int i;
838
839 spin_lock(&chip->reg_lock);
840
841 status = azx_readl(chip, INTSTS);
842 if (status == 0) {
843 spin_unlock(&chip->reg_lock);
844 return IRQ_NONE;
845 }
846
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200847 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 azx_dev = &chip->azx_dev[i];
849 if (status & azx_dev->sd_int_sta_mask) {
850 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
851 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100852 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 spin_unlock(&chip->reg_lock);
854 snd_pcm_period_elapsed(azx_dev->substream);
855 spin_lock(&chip->reg_lock);
856 }
857 }
858 }
859
860 /* clear rirb int */
861 status = azx_readb(chip, RIRBSTS);
862 if (status & RIRB_INT_MASK) {
Takashi Iwai27346162006-01-12 18:28:44 +0100863 if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 azx_update_rirb(chip);
865 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
866 }
867
868#if 0
869 /* clear state status int */
870 if (azx_readb(chip, STATESTS) & 0x04)
871 azx_writeb(chip, STATESTS, 0x04);
872#endif
873 spin_unlock(&chip->reg_lock);
874
875 return IRQ_HANDLED;
876}
877
878
879/*
880 * set up BDL entries
881 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100882static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883{
884 u32 *bdl = azx_dev->bdl;
885 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
886 int idx;
887
888 /* reset BDL address */
889 azx_sd_writel(azx_dev, SD_BDLPL, 0);
890 azx_sd_writel(azx_dev, SD_BDLPU, 0);
891
892 /* program the initial BDL entries */
893 for (idx = 0; idx < azx_dev->frags; idx++) {
894 unsigned int off = idx << 2; /* 4 dword step */
895 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
896 /* program the address field of the BDL entry */
897 bdl[off] = cpu_to_le32((u32)addr);
898 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
899
900 /* program the size field of the BDL entry */
901 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
902
903 /* program the IOC to enable interrupt when buffer completes */
904 bdl[off+3] = cpu_to_le32(0x01);
905 }
906}
907
908/*
909 * set up the SD for streaming
910 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100911static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912{
913 unsigned char val;
914 int timeout;
915
916 /* make sure the run bit is zero for SD */
917 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
918 /* reset stream */
919 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
920 udelay(3);
921 timeout = 300;
922 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
923 --timeout)
924 ;
925 val &= ~SD_CTL_STREAM_RESET;
926 azx_sd_writeb(azx_dev, SD_CTL, val);
927 udelay(3);
928
929 timeout = 300;
930 /* waiting for hardware to report that the stream is out of reset */
931 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
932 --timeout)
933 ;
934
935 /* program the stream_tag */
936 azx_sd_writel(azx_dev, SD_CTL,
937 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
938 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
939
940 /* program the length of samples in cyclic buffer */
941 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
942
943 /* program the stream format */
944 /* this value needs to be the same as the one programmed */
945 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
946
947 /* program the stream LVI (last valid index) of the BDL */
948 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
949
950 /* program the BDL address */
951 /* lower BDL address */
952 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
953 /* upper BDL address */
954 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
955
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200956 /* enable the position buffer */
957 if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
958 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +0200959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 /* set the interrupt enable bits in the descriptor control register */
961 azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
962
963 return 0;
964}
965
966
967/*
968 * Codec initialization
969 */
970
Takashi Iwaia9995a32007-03-12 21:30:46 +0100971static unsigned int azx_max_codecs[] __devinitdata = {
972 [AZX_DRIVER_ICH] = 3,
973 [AZX_DRIVER_ATI] = 4,
974 [AZX_DRIVER_ATIHDMI] = 4,
975 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
976 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
977 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
978 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
979};
980
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100981static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982{
983 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +0200984 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
986 memset(&bus_temp, 0, sizeof(bus_temp));
987 bus_temp.private_data = chip;
988 bus_temp.modelname = model;
989 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100990 bus_temp.ops.command = azx_send_cmd;
991 bus_temp.ops.get_response = azx_get_response;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993 if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
994 return err;
995
Takashi Iwaibccad142007-04-24 12:23:53 +0200996 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +0100997 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +0100998 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +0200999 struct hda_codec *codec;
1000 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 if (err < 0)
1002 continue;
1003 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001004 if (codec->afg)
1005 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 }
1007 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001008 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001009 /* probe additional slots if no codec is found */
1010 for (; c < azx_max_codecs[chip->driver_type]; c++) {
1011 if ((chip->codec_mask & (1 << c)) & probe_mask) {
1012 err = snd_hda_codec_new(chip->bus, c, NULL);
1013 if (err < 0)
1014 continue;
1015 codecs++;
1016 }
1017 }
1018 }
1019 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1021 return -ENXIO;
1022 }
1023
1024 return 0;
1025}
1026
1027
1028/*
1029 * PCM support
1030 */
1031
1032/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001033static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001035 int dev, i, nums;
1036 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1037 dev = chip->playback_index_offset;
1038 nums = chip->playback_streams;
1039 } else {
1040 dev = chip->capture_index_offset;
1041 nums = chip->capture_streams;
1042 }
1043 for (i = 0; i < nums; i++, dev++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 if (! chip->azx_dev[dev].opened) {
1045 chip->azx_dev[dev].opened = 1;
1046 return &chip->azx_dev[dev];
1047 }
1048 return NULL;
1049}
1050
1051/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001052static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
1054 azx_dev->opened = 0;
1055}
1056
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001057static struct snd_pcm_hardware azx_pcm_hw = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1059 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1060 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001061 /* No full-resume yet implemented */
1062 /* SNDRV_PCM_INFO_RESUME |*/
1063 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1065 .rates = SNDRV_PCM_RATE_48000,
1066 .rate_min = 48000,
1067 .rate_max = 48000,
1068 .channels_min = 2,
1069 .channels_max = 2,
1070 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1071 .period_bytes_min = 128,
1072 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1073 .periods_min = 2,
1074 .periods_max = AZX_MAX_FRAG,
1075 .fifo_size = 0,
1076};
1077
1078struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001079 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 struct hda_codec *codec;
1081 struct hda_pcm_stream *hinfo[2];
1082};
1083
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001084static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085{
1086 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1087 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001088 struct azx *chip = apcm->chip;
1089 struct azx_dev *azx_dev;
1090 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 unsigned long flags;
1092 int err;
1093
Ingo Molnar62932df2006-01-16 16:34:20 +01001094 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 azx_dev = azx_assign_device(chip, substream->stream);
1096 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001097 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 return -EBUSY;
1099 }
1100 runtime->hw = azx_pcm_hw;
1101 runtime->hw.channels_min = hinfo->channels_min;
1102 runtime->hw.channels_max = hinfo->channels_max;
1103 runtime->hw.formats = hinfo->formats;
1104 runtime->hw.rates = hinfo->rates;
1105 snd_pcm_limit_hw_rates(runtime);
1106 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001107 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1108 128);
1109 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1110 128);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
1112 azx_release_device(azx_dev);
Ingo Molnar62932df2006-01-16 16:34:20 +01001113 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 return err;
1115 }
1116 spin_lock_irqsave(&chip->reg_lock, flags);
1117 azx_dev->substream = substream;
1118 azx_dev->running = 0;
1119 spin_unlock_irqrestore(&chip->reg_lock, flags);
1120
1121 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001122 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 return 0;
1124}
1125
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001126static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
1128 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1129 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001130 struct azx *chip = apcm->chip;
1131 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 unsigned long flags;
1133
Ingo Molnar62932df2006-01-16 16:34:20 +01001134 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 spin_lock_irqsave(&chip->reg_lock, flags);
1136 azx_dev->substream = NULL;
1137 azx_dev->running = 0;
1138 spin_unlock_irqrestore(&chip->reg_lock, flags);
1139 azx_release_device(azx_dev);
1140 hinfo->ops.close(hinfo, apcm->codec, substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001141 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 return 0;
1143}
1144
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001145static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146{
1147 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
1148}
1149
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001150static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151{
1152 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001153 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1155
1156 /* reset BDL address */
1157 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1158 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1159 azx_sd_writel(azx_dev, SD_CTL, 0);
1160
1161 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1162
1163 return snd_pcm_lib_free_pages(substream);
1164}
1165
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001166static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167{
1168 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001169 struct azx *chip = apcm->chip;
1170 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001172 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
1174 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1175 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1176 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1177 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1178 runtime->channels,
1179 runtime->format,
1180 hinfo->maxbps);
1181 if (! azx_dev->format_val) {
1182 snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
1183 runtime->rate, runtime->channels, runtime->format);
1184 return -EINVAL;
1185 }
1186
1187 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
1188 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1189 azx_setup_periods(azx_dev);
1190 azx_setup_controller(chip, azx_dev);
1191 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1192 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1193 else
1194 azx_dev->fifo_size = 0;
1195
1196 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1197 azx_dev->format_val, substream);
1198}
1199
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001200static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201{
1202 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001203 struct azx_dev *azx_dev = get_azx_dev(substream);
1204 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 int err = 0;
1206
1207 spin_lock(&chip->reg_lock);
1208 switch (cmd) {
1209 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1210 case SNDRV_PCM_TRIGGER_RESUME:
1211 case SNDRV_PCM_TRIGGER_START:
1212 azx_stream_start(chip, azx_dev);
1213 azx_dev->running = 1;
1214 break;
1215 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001216 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 case SNDRV_PCM_TRIGGER_STOP:
1218 azx_stream_stop(chip, azx_dev);
1219 azx_dev->running = 0;
1220 break;
1221 default:
1222 err = -EINVAL;
1223 }
1224 spin_unlock(&chip->reg_lock);
1225 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001226 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 cmd == SNDRV_PCM_TRIGGER_STOP) {
1228 int timeout = 5000;
1229 while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
1230 ;
1231 }
1232 return err;
1233}
1234
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001235static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236{
Takashi Iwaic74db862005-05-12 14:26:27 +02001237 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001238 struct azx *chip = apcm->chip;
1239 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 unsigned int pos;
1241
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001242 if (chip->position_fix == POS_FIX_POSBUF ||
1243 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001244 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001245 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001246 if (chip->position_fix == POS_FIX_AUTO &&
1247 azx_dev->period_intr == 1 && ! pos) {
1248 printk(KERN_WARNING
1249 "hda-intel: Invalid position buffer, "
1250 "using LPIB read method instead.\n");
1251 chip->position_fix = POS_FIX_NONE;
1252 goto read_lpib;
1253 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001254 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001255 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001256 /* read LPIB */
1257 pos = azx_sd_readl(azx_dev, SD_LPIB);
1258 if (chip->position_fix == POS_FIX_FIFO)
1259 pos += azx_dev->fifo_size;
1260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 if (pos >= azx_dev->bufsize)
1262 pos = 0;
1263 return bytes_to_frames(substream->runtime, pos);
1264}
1265
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001266static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 .open = azx_pcm_open,
1268 .close = azx_pcm_close,
1269 .ioctl = snd_pcm_lib_ioctl,
1270 .hw_params = azx_pcm_hw_params,
1271 .hw_free = azx_pcm_hw_free,
1272 .prepare = azx_pcm_prepare,
1273 .trigger = azx_pcm_trigger,
1274 .pointer = azx_pcm_pointer,
1275};
1276
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001277static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278{
1279 kfree(pcm->private_data);
1280}
1281
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001282static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 struct hda_pcm *cpcm, int pcm_dev)
1284{
1285 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001286 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 struct azx_pcm *apcm;
1288
Takashi Iwaie08a0072006-09-07 17:52:14 +02001289 /* if no substreams are defined for both playback and capture,
1290 * it's just a placeholder. ignore it.
1291 */
1292 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1293 return 0;
1294
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 snd_assert(cpcm->name, return -EINVAL);
1296
1297 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1298 cpcm->stream[0].substreams, cpcm->stream[1].substreams,
1299 &pcm);
1300 if (err < 0)
1301 return err;
1302 strcpy(pcm->name, cpcm->name);
1303 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1304 if (apcm == NULL)
1305 return -ENOMEM;
1306 apcm->chip = chip;
1307 apcm->codec = codec;
1308 apcm->hinfo[0] = &cpcm->stream[0];
1309 apcm->hinfo[1] = &cpcm->stream[1];
1310 pcm->private_data = apcm;
1311 pcm->private_free = azx_pcm_free;
1312 if (cpcm->stream[0].substreams)
1313 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1314 if (cpcm->stream[1].substreams)
1315 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1316 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1317 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001318 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001320 if (chip->pcm_devs < pcm_dev + 1)
1321 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
1323 return 0;
1324}
1325
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001326static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327{
1328 struct list_head *p;
1329 struct hda_codec *codec;
1330 int c, err;
1331 int pcm_dev;
1332
1333 if ((err = snd_hda_build_pcms(chip->bus)) < 0)
1334 return err;
1335
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001336 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 pcm_dev = 0;
1338 list_for_each(p, &chip->bus->codec_list) {
1339 codec = list_entry(p, struct hda_codec, list);
1340 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001341 if (codec->pcm_info[c].is_modem)
1342 continue; /* create later */
1343 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
1344 snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
1345 return -EINVAL;
1346 }
1347 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1348 if (err < 0)
1349 return err;
1350 pcm_dev++;
1351 }
1352 }
1353
1354 /* create modem PCMs */
1355 pcm_dev = AZX_MAX_AUDIO_PCMS;
1356 list_for_each(p, &chip->bus->codec_list) {
1357 codec = list_entry(p, struct hda_codec, list);
1358 for (c = 0; c < codec->num_pcms; c++) {
1359 if (! codec->pcm_info[c].is_modem)
1360 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001361 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001362 snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 return -EINVAL;
1364 }
1365 err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
1366 if (err < 0)
1367 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001368 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 pcm_dev++;
1370 }
1371 }
1372 return 0;
1373}
1374
1375/*
1376 * mixer creation - all stuff is implemented in hda module
1377 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001378static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379{
1380 return snd_hda_build_controls(chip->bus);
1381}
1382
1383
1384/*
1385 * initialize SD streams
1386 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001387static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388{
1389 int i;
1390
1391 /* initialize each stream (aka device)
1392 * assign the starting bdl address to each stream (device) and initialize
1393 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001394 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001396 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1398 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001399 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1401 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1402 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1403 azx_dev->sd_int_sta_mask = 1 << i;
1404 /* stream tag: must be non-zero and unique */
1405 azx_dev->index = i;
1406 azx_dev->stream_tag = i + 1;
1407 }
1408
1409 return 0;
1410}
1411
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001412static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1413{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001414 if (request_irq(chip->pci->irq, azx_interrupt,
1415 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001416 "HDA Intel", chip)) {
1417 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1418 "disabling device\n", chip->pci->irq);
1419 if (do_disconnect)
1420 snd_card_disconnect(chip->card);
1421 return -1;
1422 }
1423 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001424 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001425 return 0;
1426}
1427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
1429#ifdef CONFIG_PM
1430/*
1431 * power management
1432 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001433static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434{
Takashi Iwai421a1252005-11-17 16:11:09 +01001435 struct snd_card *card = pci_get_drvdata(pci);
1436 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 int i;
1438
Takashi Iwai421a1252005-11-17 16:11:09 +01001439 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001441 snd_pcm_suspend_all(chip->pcm[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 snd_hda_suspend(chip->bus, state);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001443 azx_free_cmd_io(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001444 if (chip->irq >= 0) {
1445 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001446 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001447 chip->irq = -1;
1448 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001449 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001450 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001451 pci_disable_device(pci);
1452 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001453 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 return 0;
1455}
1456
Takashi Iwai421a1252005-11-17 16:11:09 +01001457static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458{
Takashi Iwai421a1252005-11-17 16:11:09 +01001459 struct snd_card *card = pci_get_drvdata(pci);
1460 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
Takashi Iwai30b35392006-10-11 18:52:53 +02001462 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001463 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001464 if (pci_enable_device(pci) < 0) {
1465 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1466 "disabling device\n");
1467 snd_card_disconnect(card);
1468 return -EIO;
1469 }
1470 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001471 if (chip->msi)
1472 if (pci_enable_msi(pci) < 0)
1473 chip->msi = 0;
1474 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001475 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 azx_init_chip(chip);
1477 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001478 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 return 0;
1480}
1481#endif /* CONFIG_PM */
1482
1483
1484/*
1485 * destructor
1486 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001487static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001489 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 int i;
1491
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001492 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 azx_stream_stop(chip, &chip->azx_dev[i]);
1494
1495 /* disable interrupts */
1496 azx_int_disable(chip);
1497 azx_int_clear(chip);
1498
1499 /* disable CORB/RIRB */
Takashi Iwai111d3af2006-02-16 18:17:58 +01001500 azx_free_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
1502 /* disable position buffer */
1503 azx_writel(chip, DPLBASE, 0);
1504 azx_writel(chip, DPUBASE, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 }
1506
Stephen Hemminger7376d012006-08-21 19:17:46 +02001507 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001508 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001510 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001511 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001512 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001513 if (chip->remap_addr)
1514 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516 if (chip->bdl.area)
1517 snd_dma_free_pages(&chip->bdl);
1518 if (chip->rb.area)
1519 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 if (chip->posbuf.area)
1521 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 pci_release_regions(chip->pci);
1523 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001524 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 kfree(chip);
1526
1527 return 0;
1528}
1529
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001530static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531{
1532 return azx_free(device->device_data);
1533}
1534
1535/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001536 * white/black-listing for position_fix
1537 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001538static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001539 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
1540 {}
1541};
1542
1543static int __devinit check_position_fix(struct azx *chip, int fix)
1544{
1545 const struct snd_pci_quirk *q;
1546
1547 if (fix == POS_FIX_AUTO) {
1548 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1549 if (q) {
1550 snd_printdd(KERN_INFO
1551 "hda_intel: position_fix set to %d "
1552 "for device %04x:%04x\n",
1553 q->value, q->subvendor, q->subdevice);
1554 return q->value;
1555 }
1556 }
1557 return fix;
1558}
1559
1560/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 * constructor
1562 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001563static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001564 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001565 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001567 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001568 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001569 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 .dev_free = azx_dev_free,
1571 };
1572
1573 *rchip = NULL;
1574
Pavel Machek927fc862006-08-31 17:03:43 +02001575 err = pci_enable_device(pci);
1576 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 return err;
1578
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001579 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001580 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1582 pci_disable_device(pci);
1583 return -ENOMEM;
1584 }
1585
1586 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001587 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 chip->card = card;
1589 chip->pci = pci;
1590 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001591 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001592 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Takashi Iwai3372a152007-02-01 15:46:50 +01001594 chip->position_fix = check_position_fix(chip, position_fix);
1595
Takashi Iwai27346162006-01-12 18:28:44 +01001596 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001597
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001598#if BITS_PER_LONG != 64
1599 /* Fix up base address on ULI M5461 */
1600 if (chip->driver_type == AZX_DRIVER_ULI) {
1601 u16 tmp3;
1602 pci_read_config_word(pci, 0x40, &tmp3);
1603 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1604 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1605 }
1606#endif
1607
Pavel Machek927fc862006-08-31 17:03:43 +02001608 err = pci_request_regions(pci, "ICH HD audio");
1609 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 kfree(chip);
1611 pci_disable_device(pci);
1612 return err;
1613 }
1614
Pavel Machek927fc862006-08-31 17:03:43 +02001615 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1617 if (chip->remap_addr == NULL) {
1618 snd_printk(KERN_ERR SFX "ioremap error\n");
1619 err = -ENXIO;
1620 goto errout;
1621 }
1622
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001623 if (chip->msi)
1624 if (pci_enable_msi(pci) < 0)
1625 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001626
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001627 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 err = -EBUSY;
1629 goto errout;
1630 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 pci_set_master(pci);
1633 synchronize_irq(chip->irq);
1634
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001635 switch (chip->driver_type) {
1636 case AZX_DRIVER_ULI:
1637 chip->playback_streams = ULI_NUM_PLAYBACK;
1638 chip->capture_streams = ULI_NUM_CAPTURE;
1639 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1640 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1641 break;
Felix Kuehling778b6e12006-05-17 11:22:21 +02001642 case AZX_DRIVER_ATIHDMI:
1643 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1644 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1645 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1646 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1647 break;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001648 default:
1649 chip->playback_streams = ICH6_NUM_PLAYBACK;
1650 chip->capture_streams = ICH6_NUM_CAPTURE;
1651 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1652 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1653 break;
1654 }
1655 chip->num_streams = chip->playback_streams + chip->capture_streams;
1656 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001657 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001658 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1659 goto errout;
1660 }
1661
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 /* allocate memory for the BDL for each stream */
1663 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001664 BDL_SIZE, &chip->bdl)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1666 goto errout;
1667 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001668 /* allocate memory for the position buffer */
1669 if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
1670 chip->num_streams * 8, &chip->posbuf)) < 0) {
1671 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1672 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 /* allocate CORB/RIRB */
Takashi Iwai27346162006-01-12 18:28:44 +01001675 if (! chip->single_cmd)
1676 if ((err = azx_alloc_cmd_io(chip)) < 0)
1677 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679 /* initialize streams */
1680 azx_init_stream(chip);
1681
1682 /* initialize chip */
1683 azx_init_chip(chip);
1684
Takashi Iwaice43fba2005-05-30 20:33:44 +02001685 chip->initialized = 1;
1686
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001688 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 snd_printk(KERN_ERR SFX "no codecs found!\n");
1690 err = -ENODEV;
1691 goto errout;
1692 }
1693
1694 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
1695 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1696 goto errout;
1697 }
1698
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001699 strcpy(card->driver, "HDA-Intel");
1700 strcpy(card->shortname, driver_short_names[chip->driver_type]);
1701 sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
1702
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 *rchip = chip;
1704 return 0;
1705
1706 errout:
1707 azx_free(chip);
1708 return err;
1709}
1710
1711static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
1712{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001713 struct snd_card *card;
1714 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001715 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001717 card = snd_card_new(index, id, THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001718 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 snd_printk(KERN_ERR SFX "Error creating card!\n");
1720 return -ENOMEM;
1721 }
1722
Pavel Machek927fc862006-08-31 17:03:43 +02001723 err = azx_create(card, pci, pci_id->driver_data, &chip);
1724 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 snd_card_free(card);
1726 return err;
1727 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001728 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 /* create codec instances */
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001731 if ((err = azx_codec_create(chip, model)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 snd_card_free(card);
1733 return err;
1734 }
1735
1736 /* create PCM streams */
1737 if ((err = azx_pcm_create(chip)) < 0) {
1738 snd_card_free(card);
1739 return err;
1740 }
1741
1742 /* create mixer controls */
1743 if ((err = azx_mixer_create(chip)) < 0) {
1744 snd_card_free(card);
1745 return err;
1746 }
1747
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 snd_card_set_dev(card, &pci->dev);
1749
1750 if ((err = snd_card_register(card)) < 0) {
1751 snd_card_free(card);
1752 return err;
1753 }
1754
1755 pci_set_drvdata(pci, card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756
1757 return err;
1758}
1759
1760static void __devexit azx_remove(struct pci_dev *pci)
1761{
1762 snd_card_free(pci_get_drvdata(pci));
1763 pci_set_drvdata(pci, NULL);
1764}
1765
1766/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001767static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001768 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1769 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1770 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001771 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001772 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1773 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001774 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001775 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001776 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001777 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001778 { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
1779 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001780 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1781 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1782 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001783 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1784 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1785 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1786 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1787 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1788 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1789 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1790 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 { 0, }
1792};
1793MODULE_DEVICE_TABLE(pci, azx_ids);
1794
1795/* pci_driver definition */
1796static struct pci_driver driver = {
1797 .name = "HDA Intel",
1798 .id_table = azx_ids,
1799 .probe = azx_probe,
1800 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001801#ifdef CONFIG_PM
1802 .suspend = azx_suspend,
1803 .resume = azx_resume,
1804#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805};
1806
1807static int __init alsa_card_azx_init(void)
1808{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001809 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810}
1811
1812static void __exit alsa_card_azx_exit(void)
1813{
1814 pci_unregister_driver(&driver);
1815}
1816
1817module_init(alsa_card_azx_init)
1818module_exit(alsa_card_azx_exit)