blob: 7a6c989924b3e955d738abaa7049011d12d64c69 [file] [log] [blame]
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001/*
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +09002 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09003 *
4 *This program is free software; you can redistribute it and/or modify
5 *it under the terms of the GNU General Public License as published by
6 *the Free Software Foundation; version 2 of the License.
7 *
8 *This program is distributed in the hope that it will be useful,
9 *but WITHOUT ANY WARRANTY; without even the implied warranty of
10 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 *GNU General Public License for more details.
12 *
13 *You should have received a copy of the GNU General Public License
14 *along with this program; if not, write to the Free Software
15 *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
Liang Li1f9db092013-01-19 17:52:11 +080017#if defined(CONFIG_SERIAL_PCH_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18#define SUPPORT_SYSRQ
19#endif
Uwe Kleine-König0e2adc02011-05-26 10:41:17 +020020#include <linux/kernel.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090021#include <linux/serial_reg.h>
Andrew Morton023bc8e2011-05-24 17:13:44 -070022#include <linux/slab.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090023#include <linux/module.h>
24#include <linux/pci.h>
Liang Li1f9db092013-01-19 17:52:11 +080025#include <linux/console.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090026#include <linux/serial_core.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020027#include <linux/tty.h>
28#include <linux/tty_flip.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090029#include <linux/interrupt.h>
30#include <linux/io.h>
Denis Turischev6ae705b2011-03-10 15:14:00 +020031#include <linux/dmi.h>
Alexander Steine30f8672011-11-15 15:04:07 -080032#include <linux/nmi.h>
33#include <linux/delay.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090034
Feng Tangd0114112012-02-06 17:24:43 +080035#include <linux/debugfs.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090036#include <linux/dmaengine.h>
37#include <linux/pch_dma.h>
38
39enum {
40 PCH_UART_HANDLED_RX_INT_SHIFT,
41 PCH_UART_HANDLED_TX_INT_SHIFT,
42 PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
43 PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
44 PCH_UART_HANDLED_MS_INT_SHIFT,
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090045 PCH_UART_HANDLED_LS_INT_SHIFT,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090046};
47
48enum {
49 PCH_UART_8LINE,
50 PCH_UART_2LINE,
51};
52
53#define PCH_UART_DRIVER_DEVICE "ttyPCH"
54
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090055/* Set the max number of UART port
56 * Intel EG20T PCH: 4 port
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +090057 * LAPIS Semiconductor ML7213 IOH: 3 port
58 * LAPIS Semiconductor ML7223 IOH: 2 port
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090059*/
60#define PCH_UART_NR 4
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090061
62#define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
63#define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
64#define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
65 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
66#define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
67 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
68#define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
69
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090070#define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1))
71
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090072#define PCH_UART_RBR 0x00
73#define PCH_UART_THR 0x00
74
75#define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
76 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
77#define PCH_UART_IER_ERBFI 0x00000001
78#define PCH_UART_IER_ETBEI 0x00000002
79#define PCH_UART_IER_ELSI 0x00000004
80#define PCH_UART_IER_EDSSI 0x00000008
81
82#define PCH_UART_IIR_IP 0x00000001
83#define PCH_UART_IIR_IID 0x00000006
84#define PCH_UART_IIR_MSI 0x00000000
85#define PCH_UART_IIR_TRI 0x00000002
86#define PCH_UART_IIR_RRI 0x00000004
87#define PCH_UART_IIR_REI 0x00000006
88#define PCH_UART_IIR_TOI 0x00000008
89#define PCH_UART_IIR_FIFO256 0x00000020
90#define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
91#define PCH_UART_IIR_FE 0x000000C0
92
93#define PCH_UART_FCR_FIFOE 0x00000001
94#define PCH_UART_FCR_RFR 0x00000002
95#define PCH_UART_FCR_TFR 0x00000004
96#define PCH_UART_FCR_DMS 0x00000008
97#define PCH_UART_FCR_FIFO256 0x00000020
98#define PCH_UART_FCR_RFTL 0x000000C0
99
100#define PCH_UART_FCR_RFTL1 0x00000000
101#define PCH_UART_FCR_RFTL64 0x00000040
102#define PCH_UART_FCR_RFTL128 0x00000080
103#define PCH_UART_FCR_RFTL224 0x000000C0
104#define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
105#define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
106#define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
107#define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
108#define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
109#define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
110#define PCH_UART_FCR_RFTL_SHIFT 6
111
112#define PCH_UART_LCR_WLS 0x00000003
113#define PCH_UART_LCR_STB 0x00000004
114#define PCH_UART_LCR_PEN 0x00000008
115#define PCH_UART_LCR_EPS 0x00000010
116#define PCH_UART_LCR_SP 0x00000020
117#define PCH_UART_LCR_SB 0x00000040
118#define PCH_UART_LCR_DLAB 0x00000080
119#define PCH_UART_LCR_NP 0x00000000
120#define PCH_UART_LCR_OP PCH_UART_LCR_PEN
121#define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
122#define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
123#define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
124 PCH_UART_LCR_SP)
125
126#define PCH_UART_LCR_5BIT 0x00000000
127#define PCH_UART_LCR_6BIT 0x00000001
128#define PCH_UART_LCR_7BIT 0x00000002
129#define PCH_UART_LCR_8BIT 0x00000003
130
131#define PCH_UART_MCR_DTR 0x00000001
132#define PCH_UART_MCR_RTS 0x00000002
133#define PCH_UART_MCR_OUT 0x0000000C
134#define PCH_UART_MCR_LOOP 0x00000010
135#define PCH_UART_MCR_AFE 0x00000020
136
137#define PCH_UART_LSR_DR 0x00000001
138#define PCH_UART_LSR_ERR (1<<7)
139
140#define PCH_UART_MSR_DCTS 0x00000001
141#define PCH_UART_MSR_DDSR 0x00000002
142#define PCH_UART_MSR_TERI 0x00000004
143#define PCH_UART_MSR_DDCD 0x00000008
144#define PCH_UART_MSR_CTS 0x00000010
145#define PCH_UART_MSR_DSR 0x00000020
146#define PCH_UART_MSR_RI 0x00000040
147#define PCH_UART_MSR_DCD 0x00000080
148#define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
149 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
150
151#define PCH_UART_DLL 0x00
152#define PCH_UART_DLM 0x01
153
Feng Tangd0114112012-02-06 17:24:43 +0800154#define PCH_UART_BRCSR 0x0E
155
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900156#define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
157#define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
158#define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
159#define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
160#define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
161
162#define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
163#define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
164#define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
165#define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
166#define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
167#define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
168#define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
169#define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
170#define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
171#define PCH_UART_HAL_STB1 0
172#define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
173
174#define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
175#define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
176#define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
177 PCH_UART_HAL_CLR_RX_FIFO)
178
179#define PCH_UART_HAL_DMA_MODE0 0
180#define PCH_UART_HAL_FIFO_DIS 0
181#define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
182#define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
183 PCH_UART_FCR_FIFO256)
184#define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
185#define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
186#define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
187#define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
188#define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
189#define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
190#define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
191#define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
192#define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
193#define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
194#define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
195#define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
196#define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
197#define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
198
199#define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
200#define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
201#define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
202#define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
203#define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
204
205#define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
206#define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
207#define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
208#define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
209#define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
210
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +0900211#define PCI_VENDOR_ID_ROHM 0x10DB
212
Alexander Steine30f8672011-11-15 15:04:07 -0800213#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
214
Darren Hart077175f2012-03-09 09:51:49 -0800215#define DEFAULT_UARTCLK 1843200 /* 1.8432 MHz */
216#define CMITC_UARTCLK 192000000 /* 192.0000 MHz */
217#define FRI2_64_UARTCLK 64000000 /* 64.0000 MHz */
218#define FRI2_48_UARTCLK 48000000 /* 48.0000 MHz */
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100219#define NTC1_UARTCLK 64000000 /* 64.0000 MHz */
Alexander Steine30f8672011-11-15 15:04:07 -0800220
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900221struct pch_uart_buffer {
222 unsigned char *buf;
223 int size;
224};
225
226struct eg20t_port {
227 struct uart_port port;
228 int port_type;
229 void __iomem *membase;
230 resource_size_t mapbase;
231 unsigned int iobase;
232 struct pci_dev *pdev;
233 int fifo_size;
Darren Harta8a3ec92012-03-09 09:51:48 -0800234 int uartclk;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900235 int start_tx;
236 int start_rx;
237 int tx_empty;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900238 int trigger;
239 int trigger_level;
240 struct pch_uart_buffer rxbuf;
241 unsigned int dmsr;
242 unsigned int fcr;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +0900243 unsigned int mcr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900244 unsigned int use_dma;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900245 struct dma_async_tx_descriptor *desc_tx;
246 struct dma_async_tx_descriptor *desc_rx;
247 struct pch_dma_slave param_tx;
248 struct pch_dma_slave param_rx;
249 struct dma_chan *chan_tx;
250 struct dma_chan *chan_rx;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900251 struct scatterlist *sg_tx_p;
252 int nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900253 struct scatterlist sg_rx;
254 int tx_dma_use;
255 void *rx_buf_virt;
256 dma_addr_t rx_buf_dma;
Feng Tangd0114112012-02-06 17:24:43 +0800257
258 struct dentry *debugfs;
Darren Hartfe89def2012-06-19 14:00:18 -0700259
260 /* protect the eg20t_port private structure and io access to membase */
261 spinlock_t lock;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900262};
263
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900264/**
265 * struct pch_uart_driver_data - private data structure for UART-DMA
266 * @port_type: The number of DMA channel
267 * @line_no: UART port line number (0, 1, 2...)
268 */
269struct pch_uart_driver_data {
270 int port_type;
271 int line_no;
272};
273
274enum pch_uart_num_t {
275 pch_et20t_uart0 = 0,
276 pch_et20t_uart1,
277 pch_et20t_uart2,
278 pch_et20t_uart3,
279 pch_ml7213_uart0,
280 pch_ml7213_uart1,
281 pch_ml7213_uart2,
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900282 pch_ml7223_uart0,
283 pch_ml7223_uart1,
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900284 pch_ml7831_uart0,
285 pch_ml7831_uart1,
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900286};
287
288static struct pch_uart_driver_data drv_dat[] = {
289 [pch_et20t_uart0] = {PCH_UART_8LINE, 0},
290 [pch_et20t_uart1] = {PCH_UART_2LINE, 1},
291 [pch_et20t_uart2] = {PCH_UART_2LINE, 2},
292 [pch_et20t_uart3] = {PCH_UART_2LINE, 3},
293 [pch_ml7213_uart0] = {PCH_UART_8LINE, 0},
294 [pch_ml7213_uart1] = {PCH_UART_2LINE, 1},
295 [pch_ml7213_uart2] = {PCH_UART_2LINE, 2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900296 [pch_ml7223_uart0] = {PCH_UART_8LINE, 0},
297 [pch_ml7223_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900298 [pch_ml7831_uart0] = {PCH_UART_8LINE, 0},
299 [pch_ml7831_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900300};
301
Alexander Steine30f8672011-11-15 15:04:07 -0800302#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
303static struct eg20t_port *pch_uart_ports[PCH_UART_NR];
304#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900305static unsigned int default_baud = 9600;
Darren Hart2a44feb2012-03-09 09:51:50 -0800306static unsigned int user_uartclk = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900307static const int trigger_level_256[4] = { 1, 64, 128, 224 };
308static const int trigger_level_64[4] = { 1, 16, 32, 56 };
309static const int trigger_level_16[4] = { 1, 4, 8, 14 };
310static const int trigger_level_1[4] = { 1, 1, 1, 1 };
311
Feng Tangd0114112012-02-06 17:24:43 +0800312#ifdef CONFIG_DEBUG_FS
313
314#define PCH_REGS_BUFSIZE 1024
Stephen Boyd234e3402012-04-05 14:25:11 -0700315
Feng Tangd0114112012-02-06 17:24:43 +0800316
317static ssize_t port_show_regs(struct file *file, char __user *user_buf,
318 size_t count, loff_t *ppos)
319{
320 struct eg20t_port *priv = file->private_data;
321 char *buf;
322 u32 len = 0;
323 ssize_t ret;
324 unsigned char lcr;
325
326 buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL);
327 if (!buf)
328 return 0;
329
330 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
331 "PCH EG20T port[%d] regs:\n", priv->port.line);
332
333 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
334 "=================================\n");
335 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
336 "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER));
337 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
338 "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR));
339 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
340 "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR));
341 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
342 "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR));
343 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
344 "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR));
345 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
346 "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR));
347 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
348 "BRCSR: \t0x%02x\n",
349 ioread8(priv->membase + PCH_UART_BRCSR));
350
351 lcr = ioread8(priv->membase + UART_LCR);
352 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
353 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
354 "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL));
355 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
356 "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM));
357 iowrite8(lcr, priv->membase + UART_LCR);
358
359 if (len > PCH_REGS_BUFSIZE)
360 len = PCH_REGS_BUFSIZE;
361
362 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
363 kfree(buf);
364 return ret;
365}
366
367static const struct file_operations port_regs_ops = {
368 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700369 .open = simple_open,
Feng Tangd0114112012-02-06 17:24:43 +0800370 .read = port_show_regs,
371 .llseek = default_llseek,
372};
373#endif /* CONFIG_DEBUG_FS */
374
Darren Hart077175f2012-03-09 09:51:49 -0800375/* Return UART clock, checking for board specific clocks. */
376static int pch_uart_get_uartclk(void)
377{
378 const char *cmp;
379
Darren Hart2a44feb2012-03-09 09:51:50 -0800380 if (user_uartclk)
381 return user_uartclk;
382
Darren Hart077175f2012-03-09 09:51:49 -0800383 cmp = dmi_get_system_info(DMI_BOARD_NAME);
384 if (cmp && strstr(cmp, "CM-iTC"))
385 return CMITC_UARTCLK;
386
387 cmp = dmi_get_system_info(DMI_BIOS_VERSION);
388 if (cmp && strnstr(cmp, "FRI2", 4))
389 return FRI2_64_UARTCLK;
390
391 cmp = dmi_get_system_info(DMI_PRODUCT_NAME);
392 if (cmp && strstr(cmp, "Fish River Island II"))
393 return FRI2_48_UARTCLK;
394
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100395 /* Kontron COMe-mTT10 (nanoETXexpress-TT) */
396 cmp = dmi_get_system_info(DMI_BOARD_NAME);
397 if (cmp && (strstr(cmp, "COMe-mTT") ||
398 strstr(cmp, "nanoETXexpress-TT")))
399 return NTC1_UARTCLK;
400
Darren Hart077175f2012-03-09 09:51:49 -0800401 return DEFAULT_UARTCLK;
402}
403
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900404static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
405 unsigned int flag)
406{
407 u8 ier = ioread8(priv->membase + UART_IER);
408 ier |= flag & PCH_UART_IER_MASK;
409 iowrite8(ier, priv->membase + UART_IER);
410}
411
412static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
413 unsigned int flag)
414{
415 u8 ier = ioread8(priv->membase + UART_IER);
416 ier &= ~(flag & PCH_UART_IER_MASK);
417 iowrite8(ier, priv->membase + UART_IER);
418}
419
420static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
421 unsigned int parity, unsigned int bits,
422 unsigned int stb)
423{
424 unsigned int dll, dlm, lcr;
425 int div;
426
Darren Harta8a3ec92012-03-09 09:51:48 -0800427 div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900428 if (div < 0 || USHRT_MAX <= div) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900429 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900430 return -EINVAL;
431 }
432
433 dll = (unsigned int)div & 0x00FFU;
434 dlm = ((unsigned int)div >> 8) & 0x00FFU;
435
436 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900437 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900438 return -EINVAL;
439 }
440
441 if (bits & ~PCH_UART_LCR_WLS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900442 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900443 return -EINVAL;
444 }
445
446 if (stb & ~PCH_UART_LCR_STB) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900447 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900448 return -EINVAL;
449 }
450
451 lcr = parity;
452 lcr |= bits;
453 lcr |= stb;
454
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900455 dev_dbg(priv->port.dev, "%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900456 __func__, baud, div, lcr, jiffies);
457 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
458 iowrite8(dll, priv->membase + PCH_UART_DLL);
459 iowrite8(dlm, priv->membase + PCH_UART_DLM);
460 iowrite8(lcr, priv->membase + UART_LCR);
461
462 return 0;
463}
464
465static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
466 unsigned int flag)
467{
468 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900469 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
470 __func__, flag);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900471 return -EINVAL;
472 }
473
474 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
475 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
476 priv->membase + UART_FCR);
477 iowrite8(priv->fcr, priv->membase + UART_FCR);
478
479 return 0;
480}
481
482static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
483 unsigned int dmamode,
484 unsigned int fifo_size, unsigned int trigger)
485{
486 u8 fcr;
487
488 if (dmamode & ~PCH_UART_FCR_DMS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900489 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
490 __func__, dmamode);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900491 return -EINVAL;
492 }
493
494 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900495 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
496 __func__, fifo_size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900497 return -EINVAL;
498 }
499
500 if (trigger & ~PCH_UART_FCR_RFTL) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900501 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
502 __func__, trigger);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900503 return -EINVAL;
504 }
505
506 switch (priv->fifo_size) {
507 case 256:
508 priv->trigger_level =
509 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
510 break;
511 case 64:
512 priv->trigger_level =
513 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
514 break;
515 case 16:
516 priv->trigger_level =
517 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
518 break;
519 default:
520 priv->trigger_level =
521 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
522 break;
523 }
524 fcr =
525 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
526 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
527 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
528 priv->membase + UART_FCR);
529 iowrite8(fcr, priv->membase + UART_FCR);
530 priv->fcr = fcr;
531
532 return 0;
533}
534
535static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
536{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800537 unsigned int msr = ioread8(priv->membase + UART_MSR);
538 priv->dmsr = msr & PCH_UART_MSR_DELTA;
539 return (u8)msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900540}
541
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900542static void pch_uart_hal_write(struct eg20t_port *priv,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900543 const unsigned char *buf, int tx_size)
544{
545 int i;
546 unsigned int thr;
547
548 for (i = 0; i < tx_size;) {
549 thr = buf[i++];
550 iowrite8(thr, priv->membase + PCH_UART_THR);
551 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900552}
553
554static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
555 int rx_size)
556{
557 int i;
558 u8 rbr, lsr;
Liang Li1f9db092013-01-19 17:52:11 +0800559 struct uart_port *port = &priv->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900560
561 lsr = ioread8(priv->membase + UART_LSR);
562 for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
Liang Li1f9db092013-01-19 17:52:11 +0800563 i < rx_size && lsr & (UART_LSR_DR | UART_LSR_BI);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900564 lsr = ioread8(priv->membase + UART_LSR)) {
565 rbr = ioread8(priv->membase + PCH_UART_RBR);
Liang Li1f9db092013-01-19 17:52:11 +0800566
567 if (lsr & UART_LSR_BI) {
568 port->icount.brk++;
569 if (uart_handle_break(port))
570 continue;
571 }
Liang Lie8c5b562013-01-24 12:31:27 +0800572#ifdef SUPPORT_SYSRQ
Liang Li1f9db092013-01-19 17:52:11 +0800573 if (port->sysrq) {
574 if (uart_handle_sysrq_char(port, rbr))
575 continue;
576 }
Liang Lie8c5b562013-01-24 12:31:27 +0800577#endif
Liang Li1f9db092013-01-19 17:52:11 +0800578
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900579 buf[i++] = rbr;
580 }
581 return i;
582}
583
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900584static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900585{
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900586 return ioread8(priv->membase + UART_IIR) &\
587 (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900588}
589
590static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
591{
592 return ioread8(priv->membase + UART_LSR);
593}
594
595static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
596{
597 unsigned int lcr;
598
599 lcr = ioread8(priv->membase + UART_LCR);
600 if (on)
601 lcr |= PCH_UART_LCR_SB;
602 else
603 lcr &= ~PCH_UART_LCR_SB;
604
605 iowrite8(lcr, priv->membase + UART_LCR);
606}
607
608static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
609 int size)
610{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100611 struct uart_port *port = &priv->port;
612 struct tty_port *tport = &port->state->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900613
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100614 tty_insert_flip_string(tport, buf, size);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100615 tty_flip_buffer_push(tport);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900616
617 return 0;
618}
619
620static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
621{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800622 int ret = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900623 struct uart_port *port = &priv->port;
624
625 if (port->x_char) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900626 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n",
627 __func__, port->x_char, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900628 buf[0] = port->x_char;
629 port->x_char = 0;
630 ret = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900631 }
632
633 return ret;
634}
635
636static int dma_push_rx(struct eg20t_port *priv, int size)
637{
638 struct tty_struct *tty;
639 int room;
640 struct uart_port *port = &priv->port;
Jiri Slaby227434f2013-01-03 15:53:01 +0100641 struct tty_port *tport = &port->state->port;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900642
643 port = &priv->port;
Jiri Slaby227434f2013-01-03 15:53:01 +0100644 tty = tty_port_tty_get(tport);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900645 if (!tty) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900646 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900647 return 0;
648 }
649
Jiri Slaby227434f2013-01-03 15:53:01 +0100650 room = tty_buffer_request_room(tport, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900651
652 if (room < size)
653 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
654 size - room);
655 if (!room)
656 return room;
657
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100658 tty_insert_flip_string(tport, sg_virt(&priv->sg_rx), size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900659
660 port->icount.rx += room;
661 tty_kref_put(tty);
662
663 return room;
664}
665
666static void pch_free_dma(struct uart_port *port)
667{
668 struct eg20t_port *priv;
669 priv = container_of(port, struct eg20t_port, port);
670
671 if (priv->chan_tx) {
672 dma_release_channel(priv->chan_tx);
673 priv->chan_tx = NULL;
674 }
675 if (priv->chan_rx) {
676 dma_release_channel(priv->chan_rx);
677 priv->chan_rx = NULL;
678 }
Tomoya MORINAGAef4f9d42012-03-26 14:43:06 +0900679
680 if (priv->rx_buf_dma) {
681 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt,
682 priv->rx_buf_dma);
683 priv->rx_buf_virt = NULL;
684 priv->rx_buf_dma = 0;
685 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900686
687 return;
688}
689
690static bool filter(struct dma_chan *chan, void *slave)
691{
692 struct pch_dma_slave *param = slave;
693
694 if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
695 chan->device->dev)) {
696 chan->private = param;
697 return true;
698 } else {
699 return false;
700 }
701}
702
703static void pch_request_dma(struct uart_port *port)
704{
705 dma_cap_mask_t mask;
706 struct dma_chan *chan;
707 struct pci_dev *dma_dev;
708 struct pch_dma_slave *param;
709 struct eg20t_port *priv =
710 container_of(port, struct eg20t_port, port);
711 dma_cap_zero(mask);
712 dma_cap_set(DMA_SLAVE, mask);
713
Tomoya MORINAGA6c4b47d2011-07-20 20:17:49 +0900714 dma_dev = pci_get_bus_and_slot(priv->pdev->bus->number,
715 PCI_DEVFN(0xa, 0)); /* Get DMA's dev
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900716 information */
717 /* Set Tx DMA */
718 param = &priv->param_tx;
719 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900720 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
721
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900722 param->tx_reg = port->mapbase + UART_TX;
723 chan = dma_request_channel(mask, filter, param);
724 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900725 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
726 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900727 return;
728 }
729 priv->chan_tx = chan;
730
731 /* Set Rx DMA */
732 param = &priv->param_rx;
733 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900734 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
735
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900736 param->rx_reg = port->mapbase + UART_RX;
737 chan = dma_request_channel(mask, filter, param);
738 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900739 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
740 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900741 dma_release_channel(priv->chan_tx);
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +0900742 priv->chan_tx = NULL;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900743 return;
744 }
745
746 /* Get Consistent memory for DMA */
747 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
748 &priv->rx_buf_dma, GFP_KERNEL);
749 priv->chan_rx = chan;
750}
751
752static void pch_dma_rx_complete(void *arg)
753{
754 struct eg20t_port *priv = arg;
755 struct uart_port *port = &priv->port;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900756 int count;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900757
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900758 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
759 count = dma_push_rx(priv, priv->trigger_level);
760 if (count)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100761 tty_flip_buffer_push(&port->state->port);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900762 async_tx_ack(priv->desc_rx);
Tomoya MORINAGAae213f32012-07-06 17:19:42 +0900763 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
764 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900765}
766
767static void pch_dma_tx_complete(void *arg)
768{
769 struct eg20t_port *priv = arg;
770 struct uart_port *port = &priv->port;
771 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900772 struct scatterlist *sg = priv->sg_tx_p;
773 int i;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900774
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900775 for (i = 0; i < priv->nent; i++, sg++) {
776 xmit->tail += sg_dma_len(sg);
777 port->icount.tx += sg_dma_len(sg);
778 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900779 xmit->tail &= UART_XMIT_SIZE - 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900780 async_tx_ack(priv->desc_tx);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900781 dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900782 priv->tx_dma_use = 0;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900783 priv->nent = 0;
784 kfree(priv->sg_tx_p);
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900785 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900786}
787
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900788static int pop_tx(struct eg20t_port *priv, int size)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900789{
790 int count = 0;
791 struct uart_port *port = &priv->port;
792 struct circ_buf *xmit = &port->state->xmit;
793
794 if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
795 goto pop_tx_end;
796
797 do {
798 int cnt_to_end =
799 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
800 int sz = min(size - count, cnt_to_end);
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900801 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900802 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
803 count += sz;
804 } while (!uart_circ_empty(xmit) && count < size);
805
806pop_tx_end:
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900807 dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900808 count, size - count, jiffies);
809
810 return count;
811}
812
813static int handle_rx_to(struct eg20t_port *priv)
814{
815 struct pch_uart_buffer *buf;
816 int rx_size;
817 int ret;
818 if (!priv->start_rx) {
Tomoya MORINAGAae213f32012-07-06 17:19:42 +0900819 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
820 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900821 return 0;
822 }
823 buf = &priv->rxbuf;
824 do {
825 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
826 ret = push_rx(priv, buf->buf, rx_size);
827 if (ret)
828 return 0;
829 } while (rx_size == buf->size);
830
831 return PCH_UART_HANDLED_RX_INT;
832}
833
834static int handle_rx(struct eg20t_port *priv)
835{
836 return handle_rx_to(priv);
837}
838
839static int dma_handle_rx(struct eg20t_port *priv)
840{
841 struct uart_port *port = &priv->port;
842 struct dma_async_tx_descriptor *desc;
843 struct scatterlist *sg;
844
845 priv = container_of(port, struct eg20t_port, port);
846 sg = &priv->sg_rx;
847
848 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
849
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900850 sg_dma_len(sg) = priv->trigger_level;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900851
852 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
Tomoya MORINAGA1c518992010-12-16 16:13:29 +0900853 sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
854 ~PAGE_MASK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900855
856 sg_dma_address(sg) = priv->rx_buf_dma;
857
Alexandre Bounine16052822012-03-08 16:11:18 -0500858 desc = dmaengine_prep_slave_sg(priv->chan_rx,
Vinod Koula485df42011-10-14 10:47:38 +0530859 sg, 1, DMA_DEV_TO_MEM,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900860 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
861
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900862 if (!desc)
863 return 0;
864
865 priv->desc_rx = desc;
866 desc->callback = pch_dma_rx_complete;
867 desc->callback_param = priv;
868 desc->tx_submit(desc);
869 dma_async_issue_pending(priv->chan_rx);
870
871 return PCH_UART_HANDLED_RX_INT;
872}
873
874static unsigned int handle_tx(struct eg20t_port *priv)
875{
876 struct uart_port *port = &priv->port;
877 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900878 int fifo_size;
879 int tx_size;
880 int size;
881 int tx_empty;
882
883 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900884 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
885 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900886 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
887 priv->tx_empty = 1;
888 return 0;
889 }
890
891 fifo_size = max(priv->fifo_size, 1);
892 tx_empty = 1;
893 if (pop_tx_x(priv, xmit->buf)) {
894 pch_uart_hal_write(priv, xmit->buf, 1);
895 port->icount.tx++;
896 tx_empty = 0;
897 fifo_size--;
898 }
899 size = min(xmit->head - xmit->tail, fifo_size);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900900 if (size < 0)
901 size = fifo_size;
902
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900903 tx_size = pop_tx(priv, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900904 if (tx_size > 0) {
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900905 port->icount.tx += tx_size;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900906 tx_empty = 0;
907 }
908
909 priv->tx_empty = tx_empty;
910
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900911 if (tx_empty) {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900912 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900913 uart_write_wakeup(port);
914 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900915
916 return PCH_UART_HANDLED_TX_INT;
917}
918
919static unsigned int dma_handle_tx(struct eg20t_port *priv)
920{
921 struct uart_port *port = &priv->port;
922 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900923 struct scatterlist *sg;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900924 int nent;
925 int fifo_size;
926 int tx_empty;
927 struct dma_async_tx_descriptor *desc;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900928 int num;
929 int i;
930 int bytes;
931 int size;
932 int rem;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900933
934 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900935 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
936 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900937 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
938 priv->tx_empty = 1;
939 return 0;
940 }
941
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900942 if (priv->tx_dma_use) {
943 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
944 __func__, jiffies);
945 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
946 priv->tx_empty = 1;
947 return 0;
948 }
949
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900950 fifo_size = max(priv->fifo_size, 1);
951 tx_empty = 1;
952 if (pop_tx_x(priv, xmit->buf)) {
953 pch_uart_hal_write(priv, xmit->buf, 1);
954 port->icount.tx++;
955 tx_empty = 0;
956 fifo_size--;
957 }
958
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900959 bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
960 UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
961 xmit->tail, UART_XMIT_SIZE));
962 if (!bytes) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900963 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900964 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
965 uart_write_wakeup(port);
966 return 0;
967 }
968
969 if (bytes > fifo_size) {
970 num = bytes / fifo_size + 1;
971 size = fifo_size;
972 rem = bytes % fifo_size;
973 } else {
974 num = 1;
975 size = bytes;
976 rem = bytes;
977 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900978
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900979 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
980 __func__, num, size, rem);
981
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900982 priv->tx_dma_use = 1;
983
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900984 priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
Fengguang Wua92098a2012-07-28 20:43:57 +0800985 if (!priv->sg_tx_p) {
986 dev_err(priv->port.dev, "%s:kzalloc Failed\n", __func__);
987 return 0;
988 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900989
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900990 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
991 sg = priv->sg_tx_p;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900992
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900993 for (i = 0; i < num; i++, sg++) {
994 if (i == (num - 1))
995 sg_set_page(sg, virt_to_page(xmit->buf),
996 rem, fifo_size * i);
997 else
998 sg_set_page(sg, virt_to_page(xmit->buf),
999 size, fifo_size * i);
1000 }
1001
1002 sg = priv->sg_tx_p;
1003 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001004 if (!nent) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001005 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001006 return 0;
1007 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001008 priv->nent = nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001009
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001010 for (i = 0; i < nent; i++, sg++) {
1011 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
1012 fifo_size * i;
1013 sg_dma_address(sg) = (sg_dma_address(sg) &
1014 ~(UART_XMIT_SIZE - 1)) + sg->offset;
1015 if (i == (nent - 1))
1016 sg_dma_len(sg) = rem;
1017 else
1018 sg_dma_len(sg) = size;
1019 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001020
Alexandre Bounine16052822012-03-08 16:11:18 -05001021 desc = dmaengine_prep_slave_sg(priv->chan_tx,
Vinod Koula485df42011-10-14 10:47:38 +05301022 priv->sg_tx_p, nent, DMA_MEM_TO_DEV,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001023 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001024 if (!desc) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001025 dev_err(priv->port.dev, "%s:device_prep_slave_sg Failed\n",
1026 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001027 return 0;
1028 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001029 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001030 priv->desc_tx = desc;
1031 desc->callback = pch_dma_tx_complete;
1032 desc->callback_param = priv;
1033
1034 desc->tx_submit(desc);
1035
1036 dma_async_issue_pending(priv->chan_tx);
1037
1038 return PCH_UART_HANDLED_TX_INT;
1039}
1040
1041static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
1042{
Liang Li384e3012013-01-19 17:52:10 +08001043 struct uart_port *port = &priv->port;
1044 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
1045 char *error_msg[5] = {};
1046 int i = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001047
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001048 if (lsr & PCH_UART_LSR_ERR)
Liang Li384e3012013-01-19 17:52:10 +08001049 error_msg[i++] = "Error data in FIFO\n";
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001050
Liang Li384e3012013-01-19 17:52:10 +08001051 if (lsr & UART_LSR_FE) {
1052 port->icount.frame++;
1053 error_msg[i++] = " Framing Error\n";
1054 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001055
Liang Li384e3012013-01-19 17:52:10 +08001056 if (lsr & UART_LSR_PE) {
1057 port->icount.parity++;
1058 error_msg[i++] = " Parity Error\n";
1059 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001060
Liang Li384e3012013-01-19 17:52:10 +08001061 if (lsr & UART_LSR_OE) {
1062 port->icount.overrun++;
1063 error_msg[i++] = " Overrun Error\n";
1064 }
1065
1066 if (tty == NULL) {
1067 for (i = 0; error_msg[i] != NULL; i++)
1068 dev_err(&priv->pdev->dev, error_msg[i]);
1069 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001070}
1071
1072static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
1073{
1074 struct eg20t_port *priv = dev_id;
1075 unsigned int handled;
1076 u8 lsr;
1077 int ret = 0;
Tomoya MORINAGA2a583642012-03-26 14:43:01 +09001078 unsigned char iid;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001079 unsigned long flags;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001080 int next = 1;
1081 u8 msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001082
Darren Hartfe89def2012-06-19 14:00:18 -07001083 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001084 handled = 0;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001085 while (next) {
1086 iid = pch_uart_hal_get_iid(priv);
1087 if (iid & PCH_UART_IIR_IP) /* No Interrupt */
1088 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001089 switch (iid) {
1090 case PCH_UART_IID_RLS: /* Receiver Line Status */
1091 lsr = pch_uart_hal_get_line_status(priv);
1092 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
1093 UART_LSR_PE | UART_LSR_OE)) {
1094 pch_uart_err_ir(priv, lsr);
1095 ret = PCH_UART_HANDLED_RX_ERR_INT;
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +09001096 } else {
1097 ret = PCH_UART_HANDLED_LS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001098 }
1099 break;
1100 case PCH_UART_IID_RDR: /* Received Data Ready */
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001101 if (priv->use_dma) {
1102 pch_uart_hal_disable_interrupt(priv,
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001103 PCH_UART_HAL_RX_INT |
1104 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001105 ret = dma_handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001106 if (!ret)
1107 pch_uart_hal_enable_interrupt(priv,
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001108 PCH_UART_HAL_RX_INT |
1109 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001110 } else {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001111 ret = handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001112 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001113 break;
1114 case PCH_UART_IID_RDR_TO: /* Received Data Ready
1115 (FIFO Timeout) */
1116 ret = handle_rx_to(priv);
1117 break;
1118 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1119 Empty */
1120 if (priv->use_dma)
1121 ret = dma_handle_tx(priv);
1122 else
1123 ret = handle_tx(priv);
1124 break;
1125 case PCH_UART_IID_MS: /* Modem Status */
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001126 msr = pch_uart_hal_get_modem(priv);
1127 next = 0; /* MS ir prioirty is the lowest. So, MS ir
1128 means final interrupt */
1129 if ((msr & UART_MSR_ANY_DELTA) == 0)
1130 break;
1131 ret |= PCH_UART_HANDLED_MS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001132 break;
1133 default: /* Never junp to this label */
Tomoya MORINAGAb23954a32012-03-26 14:43:02 +09001134 dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__,
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001135 iid, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001136 ret = -1;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001137 next = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001138 break;
1139 }
1140 handled |= (unsigned int)ret;
1141 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001142
Darren Hartfe89def2012-06-19 14:00:18 -07001143 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001144 return IRQ_RETVAL(handled);
1145}
1146
1147/* This function tests whether the transmitter fifo and shifter for the port
1148 described by 'port' is empty. */
1149static unsigned int pch_uart_tx_empty(struct uart_port *port)
1150{
1151 struct eg20t_port *priv;
Feng Tang30c6c6b2012-02-06 17:24:44 +08001152
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001153 priv = container_of(port, struct eg20t_port, port);
1154 if (priv->tx_empty)
Feng Tang30c6c6b2012-02-06 17:24:44 +08001155 return TIOCSER_TEMT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001156 else
Feng Tang30c6c6b2012-02-06 17:24:44 +08001157 return 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001158}
1159
1160/* Returns the current state of modem control inputs. */
1161static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1162{
1163 struct eg20t_port *priv;
1164 u8 modem;
1165 unsigned int ret = 0;
1166
1167 priv = container_of(port, struct eg20t_port, port);
1168 modem = pch_uart_hal_get_modem(priv);
1169
1170 if (modem & UART_MSR_DCD)
1171 ret |= TIOCM_CAR;
1172
1173 if (modem & UART_MSR_RI)
1174 ret |= TIOCM_RNG;
1175
1176 if (modem & UART_MSR_DSR)
1177 ret |= TIOCM_DSR;
1178
1179 if (modem & UART_MSR_CTS)
1180 ret |= TIOCM_CTS;
1181
1182 return ret;
1183}
1184
1185static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1186{
1187 u32 mcr = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001188 struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1189
1190 if (mctrl & TIOCM_DTR)
1191 mcr |= UART_MCR_DTR;
1192 if (mctrl & TIOCM_RTS)
1193 mcr |= UART_MCR_RTS;
1194 if (mctrl & TIOCM_LOOP)
1195 mcr |= UART_MCR_LOOP;
1196
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001197 if (priv->mcr & UART_MCR_AFE)
1198 mcr |= UART_MCR_AFE;
1199
1200 if (mctrl)
1201 iowrite8(mcr, priv->membase + UART_MCR);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001202}
1203
1204static void pch_uart_stop_tx(struct uart_port *port)
1205{
1206 struct eg20t_port *priv;
1207 priv = container_of(port, struct eg20t_port, port);
1208 priv->start_tx = 0;
1209 priv->tx_dma_use = 0;
1210}
1211
1212static void pch_uart_start_tx(struct uart_port *port)
1213{
1214 struct eg20t_port *priv;
1215
1216 priv = container_of(port, struct eg20t_port, port);
1217
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001218 if (priv->use_dma) {
1219 if (priv->tx_dma_use) {
1220 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1221 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001222 return;
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001223 }
1224 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001225
1226 priv->start_tx = 1;
1227 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1228}
1229
1230static void pch_uart_stop_rx(struct uart_port *port)
1231{
1232 struct eg20t_port *priv;
1233 priv = container_of(port, struct eg20t_port, port);
1234 priv->start_rx = 0;
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001235 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
1236 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001237}
1238
1239/* Enable the modem status interrupts. */
1240static void pch_uart_enable_ms(struct uart_port *port)
1241{
1242 struct eg20t_port *priv;
1243 priv = container_of(port, struct eg20t_port, port);
1244 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1245}
1246
1247/* Control the transmission of a break signal. */
1248static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1249{
1250 struct eg20t_port *priv;
1251 unsigned long flags;
1252
1253 priv = container_of(port, struct eg20t_port, port);
Darren Hartfe89def2012-06-19 14:00:18 -07001254 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001255 pch_uart_hal_set_break(priv, ctl);
Darren Hartfe89def2012-06-19 14:00:18 -07001256 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001257}
1258
1259/* Grab any interrupt resources and initialise any low level driver state. */
1260static int pch_uart_startup(struct uart_port *port)
1261{
1262 struct eg20t_port *priv;
1263 int ret;
1264 int fifo_size;
1265 int trigger_level;
1266
1267 priv = container_of(port, struct eg20t_port, port);
1268 priv->tx_empty = 1;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001269
1270 if (port->uartclk)
Darren Harta8a3ec92012-03-09 09:51:48 -08001271 priv->uartclk = port->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001272 else
Darren Harta8a3ec92012-03-09 09:51:48 -08001273 port->uartclk = priv->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001274
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001275 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1276 ret = pch_uart_hal_set_line(priv, default_baud,
1277 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1278 PCH_UART_HAL_STB1);
1279 if (ret)
1280 return ret;
1281
1282 switch (priv->fifo_size) {
1283 case 256:
1284 fifo_size = PCH_UART_HAL_FIFO256;
1285 break;
1286 case 64:
1287 fifo_size = PCH_UART_HAL_FIFO64;
1288 break;
1289 case 16:
1290 fifo_size = PCH_UART_HAL_FIFO16;
Alan Cox669bd452012-07-02 18:51:38 +01001291 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001292 case 1:
1293 default:
1294 fifo_size = PCH_UART_HAL_FIFO_DIS;
1295 break;
1296 }
1297
1298 switch (priv->trigger) {
1299 case PCH_UART_HAL_TRIGGER1:
1300 trigger_level = 1;
1301 break;
1302 case PCH_UART_HAL_TRIGGER_L:
1303 trigger_level = priv->fifo_size / 4;
1304 break;
1305 case PCH_UART_HAL_TRIGGER_M:
1306 trigger_level = priv->fifo_size / 2;
1307 break;
1308 case PCH_UART_HAL_TRIGGER_H:
1309 default:
1310 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1311 break;
1312 }
1313
1314 priv->trigger_level = trigger_level;
1315 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1316 fifo_size, priv->trigger);
1317 if (ret < 0)
1318 return ret;
1319
1320 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
1321 KBUILD_MODNAME, priv);
1322 if (ret < 0)
1323 return ret;
1324
1325 if (priv->use_dma)
1326 pch_request_dma(port);
1327
1328 priv->start_rx = 1;
Tomoya MORINAGAae213f32012-07-06 17:19:42 +09001329 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
1330 PCH_UART_HAL_RX_ERR_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001331 uart_update_timeout(port, CS8, default_baud);
1332
1333 return 0;
1334}
1335
1336static void pch_uart_shutdown(struct uart_port *port)
1337{
1338 struct eg20t_port *priv;
1339 int ret;
1340
1341 priv = container_of(port, struct eg20t_port, port);
1342 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1343 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1344 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1345 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1346 if (ret)
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001347 dev_err(priv->port.dev,
1348 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001349
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +09001350 pch_free_dma(port);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001351
1352 free_irq(priv->port.irq, priv);
1353}
1354
1355/* Change the port parameters, including word length, parity, stop
1356 *bits. Update read_status_mask and ignore_status_mask to indicate
1357 *the types of events we are interested in receiving. */
1358static void pch_uart_set_termios(struct uart_port *port,
1359 struct ktermios *termios, struct ktermios *old)
1360{
1361 int baud;
1362 int rtn;
1363 unsigned int parity, bits, stb;
1364 struct eg20t_port *priv;
1365 unsigned long flags;
1366
1367 priv = container_of(port, struct eg20t_port, port);
1368 switch (termios->c_cflag & CSIZE) {
1369 case CS5:
1370 bits = PCH_UART_HAL_5BIT;
1371 break;
1372 case CS6:
1373 bits = PCH_UART_HAL_6BIT;
1374 break;
1375 case CS7:
1376 bits = PCH_UART_HAL_7BIT;
1377 break;
1378 default: /* CS8 */
1379 bits = PCH_UART_HAL_8BIT;
1380 break;
1381 }
1382 if (termios->c_cflag & CSTOPB)
1383 stb = PCH_UART_HAL_STB2;
1384 else
1385 stb = PCH_UART_HAL_STB1;
1386
1387 if (termios->c_cflag & PARENB) {
Tomoya MORINAGA2fc39ae2012-07-06 17:19:43 +09001388 if (termios->c_cflag & PARODD)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001389 parity = PCH_UART_HAL_PARITY_ODD;
1390 else
1391 parity = PCH_UART_HAL_PARITY_EVEN;
1392
Feng Tang30c6c6b2012-02-06 17:24:44 +08001393 } else
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001394 parity = PCH_UART_HAL_PARITY_NONE;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001395
1396 /* Only UART0 has auto hardware flow function */
1397 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1398 priv->mcr |= UART_MCR_AFE;
1399 else
1400 priv->mcr &= ~UART_MCR_AFE;
1401
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001402 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1403
1404 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1405
Darren Hartfe89def2012-06-19 14:00:18 -07001406 spin_lock_irqsave(&priv->lock, flags);
1407 spin_lock(&port->lock);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001408
1409 uart_update_timeout(port, termios->c_cflag, baud);
1410 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1411 if (rtn)
1412 goto out;
1413
Tomoya MORINAGAa1d7cfe2011-10-27 15:45:18 +09001414 pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001415 /* Don't rewrite B0 */
1416 if (tty_termios_baud_rate(termios))
1417 tty_termios_encode_baud_rate(termios, baud, baud);
1418
1419out:
Darren Hartfe89def2012-06-19 14:00:18 -07001420 spin_unlock(&port->lock);
1421 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001422}
1423
1424static const char *pch_uart_type(struct uart_port *port)
1425{
1426 return KBUILD_MODNAME;
1427}
1428
1429static void pch_uart_release_port(struct uart_port *port)
1430{
1431 struct eg20t_port *priv;
1432
1433 priv = container_of(port, struct eg20t_port, port);
1434 pci_iounmap(priv->pdev, priv->membase);
1435 pci_release_regions(priv->pdev);
1436}
1437
1438static int pch_uart_request_port(struct uart_port *port)
1439{
1440 struct eg20t_port *priv;
1441 int ret;
1442 void __iomem *membase;
1443
1444 priv = container_of(port, struct eg20t_port, port);
1445 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1446 if (ret < 0)
1447 return -EBUSY;
1448
1449 membase = pci_iomap(priv->pdev, 1, 0);
1450 if (!membase) {
1451 pci_release_regions(priv->pdev);
1452 return -EBUSY;
1453 }
1454 priv->membase = port->membase = membase;
1455
1456 return 0;
1457}
1458
1459static void pch_uart_config_port(struct uart_port *port, int type)
1460{
1461 struct eg20t_port *priv;
1462
1463 priv = container_of(port, struct eg20t_port, port);
1464 if (type & UART_CONFIG_TYPE) {
1465 port->type = priv->port_type;
1466 pch_uart_request_port(port);
1467 }
1468}
1469
1470static int pch_uart_verify_port(struct uart_port *port,
1471 struct serial_struct *serinfo)
1472{
1473 struct eg20t_port *priv;
1474
1475 priv = container_of(port, struct eg20t_port, port);
1476 if (serinfo->flags & UPF_LOW_LATENCY) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001477 dev_info(priv->port.dev,
1478 "PCH UART : Use PIO Mode (without DMA)\n");
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001479 priv->use_dma = 0;
1480 serinfo->flags &= ~UPF_LOW_LATENCY;
1481 } else {
1482#ifndef CONFIG_PCH_DMA
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001483 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1484 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001485 return -EOPNOTSUPP;
1486#endif
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001487 dev_info(priv->port.dev, "PCH UART : Use DMA Mode\n");
Tomoya MORINAGAaf6d17c2012-04-12 10:47:50 +09001488 if (!priv->use_dma)
1489 pch_request_dma(port);
1490 priv->use_dma = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001491 }
1492
1493 return 0;
1494}
1495
1496static struct uart_ops pch_uart_ops = {
1497 .tx_empty = pch_uart_tx_empty,
1498 .set_mctrl = pch_uart_set_mctrl,
1499 .get_mctrl = pch_uart_get_mctrl,
1500 .stop_tx = pch_uart_stop_tx,
1501 .start_tx = pch_uart_start_tx,
1502 .stop_rx = pch_uart_stop_rx,
1503 .enable_ms = pch_uart_enable_ms,
1504 .break_ctl = pch_uart_break_ctl,
1505 .startup = pch_uart_startup,
1506 .shutdown = pch_uart_shutdown,
1507 .set_termios = pch_uart_set_termios,
1508/* .pm = pch_uart_pm, Not supported yet */
1509/* .set_wake = pch_uart_set_wake, Not supported yet */
1510 .type = pch_uart_type,
1511 .release_port = pch_uart_release_port,
1512 .request_port = pch_uart_request_port,
1513 .config_port = pch_uart_config_port,
1514 .verify_port = pch_uart_verify_port
1515};
1516
Alexander Steine30f8672011-11-15 15:04:07 -08001517#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1518
1519/*
1520 * Wait for transmitter & holding register to empty
1521 */
1522static void wait_for_xmitr(struct eg20t_port *up, int bits)
1523{
1524 unsigned int status, tmout = 10000;
1525
1526 /* Wait up to 10ms for the character(s) to be sent. */
1527 for (;;) {
1528 status = ioread8(up->membase + UART_LSR);
1529
1530 if ((status & bits) == bits)
1531 break;
1532 if (--tmout == 0)
1533 break;
1534 udelay(1);
1535 }
1536
1537 /* Wait up to 1s for flow control if necessary */
1538 if (up->port.flags & UPF_CONS_FLOW) {
1539 unsigned int tmout;
1540 for (tmout = 1000000; tmout; tmout--) {
1541 unsigned int msr = ioread8(up->membase + UART_MSR);
1542 if (msr & UART_MSR_CTS)
1543 break;
1544 udelay(1);
1545 touch_nmi_watchdog();
1546 }
1547 }
1548}
1549
1550static void pch_console_putchar(struct uart_port *port, int ch)
1551{
1552 struct eg20t_port *priv =
1553 container_of(port, struct eg20t_port, port);
1554
1555 wait_for_xmitr(priv, UART_LSR_THRE);
1556 iowrite8(ch, priv->membase + PCH_UART_THR);
1557}
1558
1559/*
1560 * Print a string to the serial port trying not to disturb
1561 * any possible real use of the port...
1562 *
1563 * The console_lock must be held when we get here.
1564 */
1565static void
1566pch_console_write(struct console *co, const char *s, unsigned int count)
1567{
1568 struct eg20t_port *priv;
Alexander Steine30f8672011-11-15 15:04:07 -08001569 unsigned long flags;
Darren Hartfe89def2012-06-19 14:00:18 -07001570 int priv_locked = 1;
1571 int port_locked = 1;
Alexander Steine30f8672011-11-15 15:04:07 -08001572 u8 ier;
Alexander Steine30f8672011-11-15 15:04:07 -08001573
1574 priv = pch_uart_ports[co->index];
1575
1576 touch_nmi_watchdog();
1577
1578 local_irq_save(flags);
1579 if (priv->port.sysrq) {
Liang Li1f9db092013-01-19 17:52:11 +08001580 /* call to uart_handle_sysrq_char already took the priv lock */
1581 priv_locked = 0;
Darren Hartfe89def2012-06-19 14:00:18 -07001582 /* serial8250_handle_port() already took the port lock */
1583 port_locked = 0;
Alexander Steine30f8672011-11-15 15:04:07 -08001584 } else if (oops_in_progress) {
Darren Hartfe89def2012-06-19 14:00:18 -07001585 priv_locked = spin_trylock(&priv->lock);
1586 port_locked = spin_trylock(&priv->port.lock);
1587 } else {
1588 spin_lock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001589 spin_lock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001590 }
Alexander Steine30f8672011-11-15 15:04:07 -08001591
1592 /*
1593 * First save the IER then disable the interrupts
1594 */
1595 ier = ioread8(priv->membase + UART_IER);
1596
1597 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1598
1599 uart_console_write(&priv->port, s, count, pch_console_putchar);
1600
1601 /*
1602 * Finally, wait for transmitter to become empty
1603 * and restore the IER
1604 */
1605 wait_for_xmitr(priv, BOTH_EMPTY);
1606 iowrite8(ier, priv->membase + UART_IER);
1607
Darren Hartfe89def2012-06-19 14:00:18 -07001608 if (port_locked)
Alexander Steine30f8672011-11-15 15:04:07 -08001609 spin_unlock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001610 if (priv_locked)
1611 spin_unlock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001612 local_irq_restore(flags);
1613}
1614
1615static int __init pch_console_setup(struct console *co, char *options)
1616{
1617 struct uart_port *port;
Darren Hart7ce92512012-03-09 09:51:51 -08001618 int baud = default_baud;
Alexander Steine30f8672011-11-15 15:04:07 -08001619 int bits = 8;
1620 int parity = 'n';
1621 int flow = 'n';
1622
1623 /*
1624 * Check whether an invalid uart number has been specified, and
1625 * if so, search for the first available port that does have
1626 * console support.
1627 */
1628 if (co->index >= PCH_UART_NR)
1629 co->index = 0;
1630 port = &pch_uart_ports[co->index]->port;
1631
1632 if (!port || (!port->iobase && !port->membase))
1633 return -ENODEV;
1634
Darren Hart077175f2012-03-09 09:51:49 -08001635 port->uartclk = pch_uart_get_uartclk();
Alexander Steine30f8672011-11-15 15:04:07 -08001636
1637 if (options)
1638 uart_parse_options(options, &baud, &parity, &bits, &flow);
1639
1640 return uart_set_options(port, co, baud, parity, bits, flow);
1641}
1642
1643static struct uart_driver pch_uart_driver;
1644
1645static struct console pch_console = {
1646 .name = PCH_UART_DRIVER_DEVICE,
1647 .write = pch_console_write,
1648 .device = uart_console_device,
1649 .setup = pch_console_setup,
1650 .flags = CON_PRINTBUFFER | CON_ANYTIME,
1651 .index = -1,
1652 .data = &pch_uart_driver,
1653};
1654
1655#define PCH_CONSOLE (&pch_console)
1656#else
1657#define PCH_CONSOLE NULL
1658#endif
1659
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001660static struct uart_driver pch_uart_driver = {
1661 .owner = THIS_MODULE,
1662 .driver_name = KBUILD_MODNAME,
1663 .dev_name = PCH_UART_DRIVER_DEVICE,
1664 .major = 0,
1665 .minor = 0,
1666 .nr = PCH_UART_NR,
Alexander Steine30f8672011-11-15 15:04:07 -08001667 .cons = PCH_CONSOLE,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001668};
1669
1670static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001671 const struct pci_device_id *id)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001672{
1673 struct eg20t_port *priv;
1674 int ret;
1675 unsigned int iobase;
1676 unsigned int mapbase;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001677 unsigned char *rxbuf;
Darren Hart077175f2012-03-09 09:51:49 -08001678 int fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001679 int port_type;
1680 struct pch_uart_driver_data *board;
Feng Tangd0114112012-02-06 17:24:43 +08001681 char name[32]; /* for debugfs file name */
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001682
1683 board = &drv_dat[id->driver_data];
1684 port_type = board->port_type;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001685
1686 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1687 if (priv == NULL)
1688 goto init_port_alloc_err;
1689
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001690 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001691 if (!rxbuf)
1692 goto init_port_free_txbuf;
1693
1694 switch (port_type) {
1695 case PORT_UNKNOWN:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001696 fifosize = 256; /* EG20T/ML7213: UART0 */
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001697 break;
1698 case PORT_8250:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001699 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001700 break;
1701 default:
1702 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1703 goto init_port_hal_free;
1704 }
1705
Alexander Steine4635952011-07-04 08:58:31 +02001706 pci_enable_msi(pdev);
Tomoya MORINAGA867c9022012-04-02 14:36:22 +09001707 pci_set_master(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001708
Darren Hartfe89def2012-06-19 14:00:18 -07001709 spin_lock_init(&priv->lock);
1710
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001711 iobase = pci_resource_start(pdev, 0);
1712 mapbase = pci_resource_start(pdev, 1);
1713 priv->mapbase = mapbase;
1714 priv->iobase = iobase;
1715 priv->pdev = pdev;
1716 priv->tx_empty = 1;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001717 priv->rxbuf.buf = rxbuf;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001718 priv->rxbuf.size = PAGE_SIZE;
1719
1720 priv->fifo_size = fifosize;
Darren Hart077175f2012-03-09 09:51:49 -08001721 priv->uartclk = pch_uart_get_uartclk();
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001722 priv->port_type = PORT_MAX_8250 + port_type + 1;
1723 priv->port.dev = &pdev->dev;
1724 priv->port.iobase = iobase;
1725 priv->port.membase = NULL;
1726 priv->port.mapbase = mapbase;
1727 priv->port.irq = pdev->irq;
1728 priv->port.iotype = UPIO_PORT;
1729 priv->port.ops = &pch_uart_ops;
1730 priv->port.flags = UPF_BOOT_AUTOCONF;
1731 priv->port.fifosize = fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001732 priv->port.line = board->line_no;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001733 priv->trigger = PCH_UART_HAL_TRIGGER_M;
1734
Tomoya MORINAGA7e461322011-02-23 10:03:13 +09001735 spin_lock_init(&priv->port.lock);
1736
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001737 pci_set_drvdata(pdev, priv);
Feng Tang6f56d0f2012-02-06 17:24:45 +08001738 priv->trigger_level = 1;
1739 priv->fcr = 0;
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001740
Alexander Steine30f8672011-11-15 15:04:07 -08001741#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1742 pch_uart_ports[board->line_no] = priv;
1743#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001744 ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1745 if (ret < 0)
1746 goto init_port_hal_free;
1747
Feng Tangd0114112012-02-06 17:24:43 +08001748#ifdef CONFIG_DEBUG_FS
1749 snprintf(name, sizeof(name), "uart%d_regs", board->line_no);
1750 priv->debugfs = debugfs_create_file(name, S_IFREG | S_IRUGO,
1751 NULL, priv, &port_regs_ops);
1752#endif
1753
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001754 return priv;
1755
1756init_port_hal_free:
Alexander Steine30f8672011-11-15 15:04:07 -08001757#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1758 pch_uart_ports[board->line_no] = NULL;
1759#endif
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001760 free_page((unsigned long)rxbuf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001761init_port_free_txbuf:
1762 kfree(priv);
1763init_port_alloc_err:
1764
1765 return NULL;
1766}
1767
1768static void pch_uart_exit_port(struct eg20t_port *priv)
1769{
Feng Tangd0114112012-02-06 17:24:43 +08001770
1771#ifdef CONFIG_DEBUG_FS
1772 if (priv->debugfs)
1773 debugfs_remove(priv->debugfs);
1774#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001775 uart_remove_one_port(&pch_uart_driver, &priv->port);
1776 pci_set_drvdata(priv->pdev, NULL);
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001777 free_page((unsigned long)priv->rxbuf.buf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001778}
1779
1780static void pch_uart_pci_remove(struct pci_dev *pdev)
1781{
Feng Tang6f56d0f2012-02-06 17:24:45 +08001782 struct eg20t_port *priv = pci_get_drvdata(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001783
1784 pci_disable_msi(pdev);
Alexander Steine30f8672011-11-15 15:04:07 -08001785
1786#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1787 pch_uart_ports[priv->port.line] = NULL;
1788#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001789 pch_uart_exit_port(priv);
1790 pci_disable_device(pdev);
1791 kfree(priv);
1792 return;
1793}
1794#ifdef CONFIG_PM
1795static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1796{
1797 struct eg20t_port *priv = pci_get_drvdata(pdev);
1798
1799 uart_suspend_port(&pch_uart_driver, &priv->port);
1800
1801 pci_save_state(pdev);
1802 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1803 return 0;
1804}
1805
1806static int pch_uart_pci_resume(struct pci_dev *pdev)
1807{
1808 struct eg20t_port *priv = pci_get_drvdata(pdev);
1809 int ret;
1810
1811 pci_set_power_state(pdev, PCI_D0);
1812 pci_restore_state(pdev);
1813
1814 ret = pci_enable_device(pdev);
1815 if (ret) {
1816 dev_err(&pdev->dev,
1817 "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
1818 return ret;
1819 }
1820
1821 uart_resume_port(&pch_uart_driver, &priv->port);
1822
1823 return 0;
1824}
1825#else
1826#define pch_uart_pci_suspend NULL
1827#define pch_uart_pci_resume NULL
1828#endif
1829
1830static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
1831 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001832 .driver_data = pch_et20t_uart0},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001833 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001834 .driver_data = pch_et20t_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001835 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001836 .driver_data = pch_et20t_uart2},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001837 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001838 .driver_data = pch_et20t_uart3},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001839 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001840 .driver_data = pch_ml7213_uart0},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001841 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001842 .driver_data = pch_ml7213_uart1},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001843 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001844 .driver_data = pch_ml7213_uart2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +09001845 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1846 .driver_data = pch_ml7223_uart0},
1847 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1848 .driver_data = pch_ml7223_uart1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +09001849 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1850 .driver_data = pch_ml7831_uart0},
1851 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1852 .driver_data = pch_ml7831_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001853 {0,},
1854};
1855
Bill Pemberton9671f092012-11-19 13:21:50 -05001856static int pch_uart_pci_probe(struct pci_dev *pdev,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001857 const struct pci_device_id *id)
1858{
1859 int ret;
1860 struct eg20t_port *priv;
1861
1862 ret = pci_enable_device(pdev);
1863 if (ret < 0)
1864 goto probe_error;
1865
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001866 priv = pch_uart_init_port(pdev, id);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001867 if (!priv) {
1868 ret = -EBUSY;
1869 goto probe_disable_device;
1870 }
1871 pci_set_drvdata(pdev, priv);
1872
1873 return ret;
1874
1875probe_disable_device:
Alexander Steine4635952011-07-04 08:58:31 +02001876 pci_disable_msi(pdev);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001877 pci_disable_device(pdev);
1878probe_error:
1879 return ret;
1880}
1881
1882static struct pci_driver pch_uart_pci_driver = {
1883 .name = "pch_uart",
1884 .id_table = pch_uart_pci_id,
1885 .probe = pch_uart_pci_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001886 .remove = pch_uart_pci_remove,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001887 .suspend = pch_uart_pci_suspend,
1888 .resume = pch_uart_pci_resume,
1889};
1890
1891static int __init pch_uart_module_init(void)
1892{
1893 int ret;
1894
1895 /* register as UART driver */
1896 ret = uart_register_driver(&pch_uart_driver);
1897 if (ret < 0)
1898 return ret;
1899
1900 /* register as PCI driver */
1901 ret = pci_register_driver(&pch_uart_pci_driver);
1902 if (ret < 0)
1903 uart_unregister_driver(&pch_uart_driver);
1904
1905 return ret;
1906}
1907module_init(pch_uart_module_init);
1908
1909static void __exit pch_uart_module_exit(void)
1910{
1911 pci_unregister_driver(&pch_uart_pci_driver);
1912 uart_unregister_driver(&pch_uart_driver);
1913}
1914module_exit(pch_uart_module_exit);
1915
1916MODULE_LICENSE("GPL v2");
1917MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
1918module_param(default_baud, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08001919MODULE_PARM_DESC(default_baud,
1920 "Default BAUD for initial driver state and console (default 9600)");
Darren Hart2a44feb2012-03-09 09:51:50 -08001921module_param(user_uartclk, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08001922MODULE_PARM_DESC(user_uartclk,
1923 "Override UART default or board specific UART clock");