blob: 17babde8febfa73f72f31659163eff79321921ba [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -070043#include <linux/pinctrl/consumer.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053044
Govindraj.Rb6126332010-09-27 20:20:49 +053045#include <plat/omap-serial.h>
46
Russell Kingf91b55ab2012-10-06 10:50:58 +010047#define OMAP_MAX_HSUART_PORTS 6
48
Govindraj.R7c77c8d2012-04-03 19:12:34 +053049#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
50
51#define OMAP_UART_REV_42 0x0402
52#define OMAP_UART_REV_46 0x0406
53#define OMAP_UART_REV_52 0x0502
54#define OMAP_UART_REV_63 0x0603
55
Russell Kingf91b55ab2012-10-06 10:50:58 +010056#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
57#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
58
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053059#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
60
Paul Walmsley0ba5f662012-01-25 19:50:36 -070061/* SCR register bitmasks */
62#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Russell Kingf91b55ab2012-10-06 10:50:58 +010063#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070064
65/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070066#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030067#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068
Govindraj.R7c77c8d2012-04-03 19:12:34 +053069/* MVR register bitmasks */
70#define OMAP_UART_MVR_SCHEME_SHIFT 30
71
72#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
73#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
74#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
75
76#define OMAP_UART_MVR_MAJ_MASK 0x700
77#define OMAP_UART_MVR_MAJ_SHIFT 8
78#define OMAP_UART_MVR_MIN_MASK 0x3f
79
Russell Kingf91b55ab2012-10-06 10:50:58 +010080#define OMAP_UART_DMA_CH_FREE -1
81
82#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
83#define OMAP_MODE13X_SPEED 230400
84
85/* WER = 0x7F
86 * Enable module level wakeup in WER reg
87 */
88#define OMAP_UART_WER_MOD_WKUP 0X7F
89
90/* Enable XON/XOFF flow control on output */
91#define OMAP_UART_SW_TX 0x4
92
93/* Enable XON/XOFF flow control on input */
94#define OMAP_UART_SW_RX 0x4
95
96#define OMAP_UART_SW_CLR 0xF0
97
98#define OMAP_UART_TCR_TRIG 0x0F
99
100struct uart_omap_dma {
101 u8 uart_dma_tx;
102 u8 uart_dma_rx;
103 int rx_dma_channel;
104 int tx_dma_channel;
105 dma_addr_t rx_buf_dma_phys;
106 dma_addr_t tx_buf_dma_phys;
107 unsigned int uart_base;
108 /*
109 * Buffer for rx dma.It is not required for tx because the buffer
110 * comes from port structure.
111 */
112 unsigned char *rx_buf;
113 unsigned int prev_rx_dma_pos;
114 int tx_buf_size;
115 int tx_dma_used;
116 int rx_dma_used;
117 spinlock_t tx_lock;
118 spinlock_t rx_lock;
119 /* timer to poll activity on rx dma */
120 struct timer_list rx_timer;
121 unsigned int rx_buf_size;
122 unsigned int rx_poll_rate;
123 unsigned int rx_timeout;
124};
125
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300126struct uart_omap_port {
127 struct uart_port port;
128 struct uart_omap_dma uart_dma;
129 struct device *dev;
130
131 unsigned char ier;
132 unsigned char lcr;
133 unsigned char mcr;
134 unsigned char fcr;
135 unsigned char efr;
136 unsigned char dll;
137 unsigned char dlh;
138 unsigned char mdr1;
139 unsigned char scr;
140
141 int use_dma;
142 /*
143 * Some bits in registers are cleared on a read, so they must
144 * be saved whenever the register is read but the bits will not
145 * be immediately processed.
146 */
147 unsigned int lsr_break_flag;
148 unsigned char msr_saved_flags;
149 char name[20];
150 unsigned long port_activity;
151 u32 context_loss_cnt;
152 u32 errata;
153 u8 wakeups_enabled;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300154
Felipe Balbie36851d2012-09-07 18:34:19 +0300155 int DTR_gpio;
156 int DTR_inverted;
157 int DTR_active;
158
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300159 struct pm_qos_request pm_qos_request;
160 u32 latency;
161 u32 calc_latency;
162 struct work_struct qos_work;
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -0700163 struct pinctrl *pins;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300164};
165
166#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
167
Govindraj.Rb6126332010-09-27 20:20:49 +0530168static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
169
170/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530171static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530172
Govindraj.R2fd14962011-11-09 17:41:21 +0530173static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530174
175static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
176{
177 offset <<= up->port.regshift;
178 return readw(up->port.membase + offset);
179}
180
181static inline void serial_out(struct uart_omap_port *up, int offset, int value)
182{
183 offset <<= up->port.regshift;
184 writew(value, up->port.membase + offset);
185}
186
187static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
188{
189 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
190 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
191 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
192 serial_out(up, UART_FCR, 0);
193}
194
Felipe Balbie5b57c02012-08-23 13:32:42 +0300195static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
196{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300197 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300198
Felipe Balbice2f08d2012-09-07 21:10:33 +0300199 if (!pdata || !pdata->get_context_loss_count)
Felipe Balbie5b57c02012-08-23 13:32:42 +0300200 return 0;
201
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300202 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300203}
204
205static void serial_omap_set_forceidle(struct uart_omap_port *up)
206{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300207 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300208
Felipe Balbice2f08d2012-09-07 21:10:33 +0300209 if (!pdata || !pdata->set_forceidle)
210 return;
211
212 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300213}
214
215static void serial_omap_set_noidle(struct uart_omap_port *up)
216{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300217 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300218
Felipe Balbice2f08d2012-09-07 21:10:33 +0300219 if (!pdata || !pdata->set_noidle)
220 return;
221
222 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300223}
224
225static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
226{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300227 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300228
Felipe Balbice2f08d2012-09-07 21:10:33 +0300229 if (!pdata || !pdata->enable_wakeup)
230 return;
231
232 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300233}
234
Govindraj.Rb6126332010-09-27 20:20:49 +0530235/*
236 * serial_omap_get_divisor - calculate divisor value
237 * @port: uart port info
238 * @baud: baudrate for which divisor needs to be calculated.
239 *
240 * We have written our own function to get the divisor so as to support
241 * 13x mode. 3Mbps Baudrate as an different divisor.
242 * Reference OMAP TRM Chapter 17:
243 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
244 * referring to oversampling - divisor value
245 * baudrate 460,800 to 3,686,400 all have divisor 13
246 * except 3,000,000 which has divisor value 16
247 */
248static unsigned int
249serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
250{
251 unsigned int divisor;
252
253 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
254 divisor = 13;
255 else
256 divisor = 16;
257 return port->uartclk/(baud * divisor);
258}
259
Govindraj.Rb6126332010-09-27 20:20:49 +0530260static void serial_omap_enable_ms(struct uart_port *port)
261{
Felipe Balbic990f352012-08-23 13:32:41 +0300262 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530263
Rajendra Nayakba774332011-12-14 17:25:43 +0530264 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530265
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300266 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530267 up->ier |= UART_IER_MSI;
268 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300269 pm_runtime_mark_last_busy(up->dev);
270 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530271}
272
273static void serial_omap_stop_tx(struct uart_port *port)
274{
Felipe Balbic990f352012-08-23 13:32:41 +0300275 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530276
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300277 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530278 if (up->ier & UART_IER_THRI) {
279 up->ier &= ~UART_IER_THRI;
280 serial_out(up, UART_IER, up->ier);
281 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530282
Felipe Balbi49457432012-09-06 15:45:21 +0300283 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700284
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300285 pm_runtime_mark_last_busy(up->dev);
286 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530287}
288
289static void serial_omap_stop_rx(struct uart_port *port)
290{
Felipe Balbic990f352012-08-23 13:32:41 +0300291 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530292
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300293 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530294 up->ier &= ~UART_IER_RLSI;
295 up->port.read_status_mask &= ~UART_LSR_DR;
296 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300297 pm_runtime_mark_last_busy(up->dev);
298 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530299}
300
Felipe Balbibf63a082012-09-06 15:45:25 +0300301static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530302{
303 struct circ_buf *xmit = &up->port.state->xmit;
304 int count;
305
Felipe Balbibf63a082012-09-06 15:45:25 +0300306 if (!(lsr & UART_LSR_THRE))
307 return;
308
Govindraj.Rb6126332010-09-27 20:20:49 +0530309 if (up->port.x_char) {
310 serial_out(up, UART_TX, up->port.x_char);
311 up->port.icount.tx++;
312 up->port.x_char = 0;
313 return;
314 }
315 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
316 serial_omap_stop_tx(&up->port);
317 return;
318 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800319 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530320 do {
321 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
322 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
323 up->port.icount.tx++;
324 if (uart_circ_empty(xmit))
325 break;
326 } while (--count > 0);
327
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300328 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
329 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530330 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300331 spin_lock(&up->port.lock);
332 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530333
334 if (uart_circ_empty(xmit))
335 serial_omap_stop_tx(&up->port);
336}
337
338static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
339{
340 if (!(up->ier & UART_IER_THRI)) {
341 up->ier |= UART_IER_THRI;
342 serial_out(up, UART_IER, up->ier);
343 }
344}
345
346static void serial_omap_start_tx(struct uart_port *port)
347{
Felipe Balbic990f352012-08-23 13:32:41 +0300348 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530349
Felipe Balbi49457432012-09-06 15:45:21 +0300350 pm_runtime_get_sync(up->dev);
351 serial_omap_enable_ier_thri(up);
352 serial_omap_set_noidle(up);
353 pm_runtime_mark_last_busy(up->dev);
354 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530355}
356
357static unsigned int check_modem_status(struct uart_omap_port *up)
358{
359 unsigned int status;
360
361 status = serial_in(up, UART_MSR);
362 status |= up->msr_saved_flags;
363 up->msr_saved_flags = 0;
364 if ((status & UART_MSR_ANY_DELTA) == 0)
365 return status;
366
367 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
368 up->port.state != NULL) {
369 if (status & UART_MSR_TERI)
370 up->port.icount.rng++;
371 if (status & UART_MSR_DDSR)
372 up->port.icount.dsr++;
373 if (status & UART_MSR_DDCD)
374 uart_handle_dcd_change
375 (&up->port, status & UART_MSR_DCD);
376 if (status & UART_MSR_DCTS)
377 uart_handle_cts_change
378 (&up->port, status & UART_MSR_CTS);
379 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
380 }
381
382 return status;
383}
384
Felipe Balbi72256cb2012-09-06 15:45:24 +0300385static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
386{
387 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530388 unsigned char ch = 0;
389
390 if (likely(lsr & UART_LSR_DR))
391 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300392
393 up->port.icount.rx++;
394 flag = TTY_NORMAL;
395
396 if (lsr & UART_LSR_BI) {
397 flag = TTY_BREAK;
398 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
399 up->port.icount.brk++;
400 /*
401 * We do the SysRQ and SAK checking
402 * here because otherwise the break
403 * may get masked by ignore_status_mask
404 * or read_status_mask.
405 */
406 if (uart_handle_break(&up->port))
407 return;
408
409 }
410
411 if (lsr & UART_LSR_PE) {
412 flag = TTY_PARITY;
413 up->port.icount.parity++;
414 }
415
416 if (lsr & UART_LSR_FE) {
417 flag = TTY_FRAME;
418 up->port.icount.frame++;
419 }
420
421 if (lsr & UART_LSR_OE)
422 up->port.icount.overrun++;
423
424#ifdef CONFIG_SERIAL_OMAP_CONSOLE
425 if (up->port.line == up->port.cons->index) {
426 /* Recover the break flag from console xmit */
427 lsr |= up->lsr_break_flag;
428 }
429#endif
430 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
431}
432
433static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
434{
435 unsigned char ch = 0;
436 unsigned int flag;
437
438 if (!(lsr & UART_LSR_DR))
439 return;
440
441 ch = serial_in(up, UART_RX);
442 flag = TTY_NORMAL;
443 up->port.icount.rx++;
444
445 if (uart_handle_sysrq_char(&up->port, ch))
446 return;
447
448 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
449}
450
Govindraj.Rb6126332010-09-27 20:20:49 +0530451/**
452 * serial_omap_irq() - This handles the interrupt from one port
453 * @irq: uart port irq number
454 * @dev_id: uart port info
455 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300456static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530457{
458 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300459 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530460 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300461 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300462 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300463 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530464
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300465 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300466 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300467
Felipe Balbi72256cb2012-09-06 15:45:24 +0300468 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300469 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300470 if (iir & UART_IIR_NO_INT)
471 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530472
Felipe Balbi72256cb2012-09-06 15:45:24 +0300473 ret = IRQ_HANDLED;
474 lsr = serial_in(up, UART_LSR);
475
476 /* extract IRQ type from IIR register */
477 type = iir & 0x3e;
478
479 switch (type) {
480 case UART_IIR_MSI:
481 check_modem_status(up);
482 break;
483 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300484 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300485 break;
486 case UART_IIR_RX_TIMEOUT:
487 /* FALLTHROUGH */
488 case UART_IIR_RDI:
489 serial_omap_rdi(up, lsr);
490 break;
491 case UART_IIR_RLSI:
492 serial_omap_rlsi(up, lsr);
493 break;
494 case UART_IIR_CTS_RTS_DSR:
495 /* simply try again */
496 break;
497 case UART_IIR_XOFF:
498 /* FALLTHROUGH */
499 default:
500 break;
501 }
502 } while (!(iir & UART_IIR_NO_INT) && max_count--);
503
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300504 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300505
506 tty_flip_buffer_push(tty);
507
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300508 pm_runtime_mark_last_busy(up->dev);
509 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530510 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300511
512 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530513}
514
515static unsigned int serial_omap_tx_empty(struct uart_port *port)
516{
Felipe Balbic990f352012-08-23 13:32:41 +0300517 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530518 unsigned long flags = 0;
519 unsigned int ret = 0;
520
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300521 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530522 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530523 spin_lock_irqsave(&up->port.lock, flags);
524 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
525 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300526 pm_runtime_mark_last_busy(up->dev);
527 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530528 return ret;
529}
530
531static unsigned int serial_omap_get_mctrl(struct uart_port *port)
532{
Felipe Balbic990f352012-08-23 13:32:41 +0300533 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530534 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530535 unsigned int ret = 0;
536
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300537 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530538 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300539 pm_runtime_mark_last_busy(up->dev);
540 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530541
Rajendra Nayakba774332011-12-14 17:25:43 +0530542 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530543
544 if (status & UART_MSR_DCD)
545 ret |= TIOCM_CAR;
546 if (status & UART_MSR_RI)
547 ret |= TIOCM_RNG;
548 if (status & UART_MSR_DSR)
549 ret |= TIOCM_DSR;
550 if (status & UART_MSR_CTS)
551 ret |= TIOCM_CTS;
552 return ret;
553}
554
555static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
556{
Felipe Balbic990f352012-08-23 13:32:41 +0300557 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100558 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530559
Rajendra Nayakba774332011-12-14 17:25:43 +0530560 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530561 if (mctrl & TIOCM_RTS)
562 mcr |= UART_MCR_RTS;
563 if (mctrl & TIOCM_DTR)
564 mcr |= UART_MCR_DTR;
565 if (mctrl & TIOCM_OUT1)
566 mcr |= UART_MCR_OUT1;
567 if (mctrl & TIOCM_OUT2)
568 mcr |= UART_MCR_OUT2;
569 if (mctrl & TIOCM_LOOP)
570 mcr |= UART_MCR_LOOP;
571
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300572 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100573 old_mcr = serial_in(up, UART_MCR);
574 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
575 UART_MCR_DTR | UART_MCR_RTS);
576 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530577 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300578 pm_runtime_mark_last_busy(up->dev);
579 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000580
581 if (gpio_is_valid(up->DTR_gpio) &&
582 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
583 up->DTR_active = !up->DTR_active;
584 if (gpio_cansleep(up->DTR_gpio))
585 schedule_work(&up->qos_work);
586 else
587 gpio_set_value(up->DTR_gpio,
588 up->DTR_active != up->DTR_inverted);
589 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530590}
591
592static void serial_omap_break_ctl(struct uart_port *port, int break_state)
593{
Felipe Balbic990f352012-08-23 13:32:41 +0300594 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530595 unsigned long flags = 0;
596
Rajendra Nayakba774332011-12-14 17:25:43 +0530597 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300598 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530599 spin_lock_irqsave(&up->port.lock, flags);
600 if (break_state == -1)
601 up->lcr |= UART_LCR_SBC;
602 else
603 up->lcr &= ~UART_LCR_SBC;
604 serial_out(up, UART_LCR, up->lcr);
605 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300606 pm_runtime_mark_last_busy(up->dev);
607 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530608}
609
610static int serial_omap_startup(struct uart_port *port)
611{
Felipe Balbic990f352012-08-23 13:32:41 +0300612 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530613 unsigned long flags = 0;
614 int retval;
615
616 /*
617 * Allocate the IRQ
618 */
619 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
620 up->name, up);
621 if (retval)
622 return retval;
623
Rajendra Nayakba774332011-12-14 17:25:43 +0530624 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530625
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300626 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530627 /*
628 * Clear the FIFO buffers and disable them.
629 * (they will be reenabled in set_termios())
630 */
631 serial_omap_clear_fifos(up);
632 /* For Hardware flow control */
633 serial_out(up, UART_MCR, UART_MCR_RTS);
634
635 /*
636 * Clear the interrupt registers.
637 */
638 (void) serial_in(up, UART_LSR);
639 if (serial_in(up, UART_LSR) & UART_LSR_DR)
640 (void) serial_in(up, UART_RX);
641 (void) serial_in(up, UART_IIR);
642 (void) serial_in(up, UART_MSR);
643
644 /*
645 * Now, initialize the UART
646 */
647 serial_out(up, UART_LCR, UART_LCR_WLEN8);
648 spin_lock_irqsave(&up->port.lock, flags);
649 /*
650 * Most PC uarts need OUT2 raised to enable interrupts.
651 */
652 up->port.mctrl |= TIOCM_OUT2;
653 serial_omap_set_mctrl(&up->port, up->port.mctrl);
654 spin_unlock_irqrestore(&up->port.lock, flags);
655
656 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530657 /*
658 * Finally, enable interrupts. Note: Modem status interrupts
659 * are set via set_termios(), which will be occurring imminently
660 * anyway, so we don't enable them here.
661 */
662 up->ier = UART_IER_RLSI | UART_IER_RDI;
663 serial_out(up, UART_IER, up->ier);
664
Jarkko Nikula78841462011-01-24 17:51:22 +0200665 /* Enable module level wake up */
666 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
667
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300668 pm_runtime_mark_last_busy(up->dev);
669 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530670 up->port_activity = jiffies;
671 return 0;
672}
673
674static void serial_omap_shutdown(struct uart_port *port)
675{
Felipe Balbic990f352012-08-23 13:32:41 +0300676 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530677 unsigned long flags = 0;
678
Rajendra Nayakba774332011-12-14 17:25:43 +0530679 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530680
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300681 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530682 /*
683 * Disable interrupts from this port
684 */
685 up->ier = 0;
686 serial_out(up, UART_IER, 0);
687
688 spin_lock_irqsave(&up->port.lock, flags);
689 up->port.mctrl &= ~TIOCM_OUT2;
690 serial_omap_set_mctrl(&up->port, up->port.mctrl);
691 spin_unlock_irqrestore(&up->port.lock, flags);
692
693 /*
694 * Disable break condition and FIFOs
695 */
696 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
697 serial_omap_clear_fifos(up);
698
699 /*
700 * Read data port to reset things, and then free the irq
701 */
702 if (serial_in(up, UART_LSR) & UART_LSR_DR)
703 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530704
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300705 pm_runtime_mark_last_busy(up->dev);
706 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530707 free_irq(up->port.irq, up);
708}
709
710static inline void
711serial_omap_configure_xonxoff
712 (struct uart_omap_port *up, struct ktermios *termios)
713{
Govindraj.Rb6126332010-09-27 20:20:49 +0530714 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800715 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530716 up->efr = serial_in(up, UART_EFR);
717 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
718
719 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
720 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
721
722 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530723 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530724
725 /*
726 * IXON Flag:
Felipe Balbia4f74382012-10-16 17:09:22 +0300727 * Enable XON/XOFF flow control on output.
728 * Transmit XON1, XOFF1
Govindraj.Rb6126332010-09-27 20:20:49 +0530729 */
730 if (termios->c_iflag & IXON)
Felipe Balbia4f74382012-10-16 17:09:22 +0300731 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530732
733 /*
734 * IXOFF Flag:
Felipe Balbia4f74382012-10-16 17:09:22 +0300735 * Enable XON/XOFF flow control on input.
736 * Receiver compares XON1, XOFF1.
Govindraj.Rb6126332010-09-27 20:20:49 +0530737 */
738 if (termios->c_iflag & IXOFF)
Felipe Balbia4f74382012-10-16 17:09:22 +0300739 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530740
741 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800742 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530743
744 up->mcr = serial_in(up, UART_MCR);
745
746 /*
747 * IXANY Flag:
748 * Enable any character to restart output.
749 * Operation resumes after receiving any
750 * character after recognition of the XOFF character
751 */
752 if (termios->c_iflag & IXANY)
753 up->mcr |= UART_MCR_XONANY;
Russell Kingda5d01f2012-10-06 00:11:16 +0100754 else
755 up->mcr &= ~UART_MCR_XONANY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530756
757 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800758 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530759 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800760 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530761 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
Russell King08bd4902012-10-05 13:54:53 +0100762 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
763 serial_out(up, UART_EFR, up->efr);
Govindraj.Rb6126332010-09-27 20:20:49 +0530764 serial_out(up, UART_LCR, up->lcr);
765}
766
Govindraj.R2fd14962011-11-09 17:41:21 +0530767static void serial_omap_uart_qos_work(struct work_struct *work)
768{
769 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
770 qos_work);
771
772 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000773 if (gpio_is_valid(up->DTR_gpio))
774 gpio_set_value_cansleep(up->DTR_gpio,
775 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530776}
777
Govindraj.Rb6126332010-09-27 20:20:49 +0530778static void
779serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
780 struct ktermios *old)
781{
Felipe Balbic990f352012-08-23 13:32:41 +0300782 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530783 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530784 unsigned long flags = 0;
785 unsigned int baud, quot;
786
787 switch (termios->c_cflag & CSIZE) {
788 case CS5:
789 cval = UART_LCR_WLEN5;
790 break;
791 case CS6:
792 cval = UART_LCR_WLEN6;
793 break;
794 case CS7:
795 cval = UART_LCR_WLEN7;
796 break;
797 default:
798 case CS8:
799 cval = UART_LCR_WLEN8;
800 break;
801 }
802
803 if (termios->c_cflag & CSTOPB)
804 cval |= UART_LCR_STOP;
805 if (termios->c_cflag & PARENB)
806 cval |= UART_LCR_PARITY;
807 if (!(termios->c_cflag & PARODD))
808 cval |= UART_LCR_EPAR;
809
810 /*
811 * Ask the core to calculate the divisor for us.
812 */
813
814 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
815 quot = serial_omap_get_divisor(port, baud);
816
Govindraj.R2fd14962011-11-09 17:41:21 +0530817 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700818 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530819 up->latency = up->calc_latency;
820 schedule_work(&up->qos_work);
821
Govindraj.Rc538d202011-11-07 18:57:03 +0530822 up->dll = quot & 0xff;
823 up->dlh = quot >> 8;
824 up->mdr1 = UART_OMAP_MDR1_DISABLE;
825
Govindraj.Rb6126332010-09-27 20:20:49 +0530826 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
827 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530828
829 /*
830 * Ok, we're now changing the port state. Do it with
831 * interrupts disabled.
832 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300833 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530834 spin_lock_irqsave(&up->port.lock, flags);
835
836 /*
837 * Update the per-port timeout.
838 */
839 uart_update_timeout(port, termios->c_cflag, baud);
840
841 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
842 if (termios->c_iflag & INPCK)
843 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
844 if (termios->c_iflag & (BRKINT | PARMRK))
845 up->port.read_status_mask |= UART_LSR_BI;
846
847 /*
848 * Characters to ignore
849 */
850 up->port.ignore_status_mask = 0;
851 if (termios->c_iflag & IGNPAR)
852 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
853 if (termios->c_iflag & IGNBRK) {
854 up->port.ignore_status_mask |= UART_LSR_BI;
855 /*
856 * If we're ignoring parity and break indicators,
857 * ignore overruns too (for real raw support).
858 */
859 if (termios->c_iflag & IGNPAR)
860 up->port.ignore_status_mask |= UART_LSR_OE;
861 }
862
863 /*
864 * ignore all characters if CREAD is not set
865 */
866 if ((termios->c_cflag & CREAD) == 0)
867 up->port.ignore_status_mask |= UART_LSR_DR;
868
869 /*
870 * Modem status interrupts
871 */
872 up->ier &= ~UART_IER_MSI;
873 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
874 up->ier |= UART_IER_MSI;
875 serial_out(up, UART_IER, up->ier);
876 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530877 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530878 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530879
880 /* FIFOs and DMA Settings */
881
882 /* FCR can be changed only when the
883 * baud clock is not running
884 * DLL_REG and DLH_REG set to 0.
885 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800886 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530887 serial_out(up, UART_DLL, 0);
888 serial_out(up, UART_DLM, 0);
889 serial_out(up, UART_LCR, 0);
890
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800891 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530892
Russell King08bd4902012-10-05 13:54:53 +0100893 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100894 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530895 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
896
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800897 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100898 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530899 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
900 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700901
902 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700903
Felipe Balbi6721ab72012-09-06 15:45:40 +0300904 /* Set receive FIFO threshold to 16 characters and
905 * transmit FIFO threshold to 16 spaces
906 */
Felipe Balbi49457432012-09-06 15:45:21 +0300907 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300908 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
909 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
910 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800911
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700912 serial_out(up, UART_FCR, up->fcr);
913 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
914
Govindraj.Rc538d202011-11-07 18:57:03 +0530915 serial_out(up, UART_OMAP_SCR, up->scr);
916
Russell King08bd4902012-10-05 13:54:53 +0100917 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800918 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530919 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100920 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
921 serial_out(up, UART_EFR, up->efr);
922 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530923
924 /* Protocol, Baud Rate, and Interrupt Settings */
925
Govindraj.R94734742011-11-07 19:00:33 +0530926 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
927 serial_omap_mdr1_errataset(up, up->mdr1);
928 else
929 serial_out(up, UART_OMAP_MDR1, up->mdr1);
930
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800931 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530932 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
933
934 serial_out(up, UART_LCR, 0);
935 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800936 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530937
Govindraj.Rc538d202011-11-07 18:57:03 +0530938 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
939 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530940
941 serial_out(up, UART_LCR, 0);
942 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800943 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530944
945 serial_out(up, UART_EFR, up->efr);
946 serial_out(up, UART_LCR, cval);
947
948 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530949 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530950 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530951 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
952
Govindraj.R94734742011-11-07 19:00:33 +0530953 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
954 serial_omap_mdr1_errataset(up, up->mdr1);
955 else
956 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530957
958 /* Hardware Flow Control Configuration */
959
Russell King08bd4902012-10-05 13:54:53 +0100960 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
961 /* Enable access to TCR/TLR */
962 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
963 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800964 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530965 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
966
Govindraj.Rb6126332010-09-27 20:20:49 +0530967 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Russell King08bd4902012-10-05 13:54:53 +0100968
969 /* Enable AUTORTS and AUTOCTS */
970 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
971
972 /* Disable access to TCR/TLR */
Govindraj.Rb6126332010-09-27 20:20:49 +0530973 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
Russell King08bd4902012-10-05 13:54:53 +0100974 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
975 serial_out(up, UART_EFR, up->efr);
Govindraj.Rb6126332010-09-27 20:20:49 +0530976 serial_out(up, UART_LCR, cval);
Russell King0d5b1662012-10-05 23:48:28 +0100977 } else {
978 /* Disable AUTORTS and AUTOCTS */
979 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
980
981 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
982 serial_out(up, UART_EFR, up->efr);
983 serial_out(up, UART_LCR, cval);
Govindraj.Rb6126332010-09-27 20:20:49 +0530984 }
985
986 serial_omap_set_mctrl(&up->port, up->port.mctrl);
987 /* Software Flow Control Configuration */
Russell King08bd4902012-10-05 13:54:53 +0100988 if (up->port.flags & UPF_SOFT_FLOW)
989 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530990
991 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300992 pm_runtime_mark_last_busy(up->dev);
993 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530994 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530995}
996
Felipe Balbi9727faf2012-09-06 15:45:35 +0300997static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
998{
999 struct uart_omap_port *up = to_uart_omap_port(port);
1000
1001 serial_omap_enable_wakeup(up, state);
1002
1003 return 0;
1004}
1005
Govindraj.Rb6126332010-09-27 20:20:49 +05301006static void
1007serial_omap_pm(struct uart_port *port, unsigned int state,
1008 unsigned int oldstate)
1009{
Felipe Balbic990f352012-08-23 13:32:41 +03001010 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301011 unsigned char efr;
1012
Rajendra Nayakba774332011-12-14 17:25:43 +05301013 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301014
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001015 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001016 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301017 efr = serial_in(up, UART_EFR);
1018 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1019 serial_out(up, UART_LCR, 0);
1020
1021 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001022 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301023 serial_out(up, UART_EFR, efr);
1024 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301025
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001026 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301027 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001028 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301029 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001030 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301031 }
1032
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001033 pm_runtime_mark_last_busy(up->dev);
1034 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301035}
1036
1037static void serial_omap_release_port(struct uart_port *port)
1038{
1039 dev_dbg(port->dev, "serial_omap_release_port+\n");
1040}
1041
1042static int serial_omap_request_port(struct uart_port *port)
1043{
1044 dev_dbg(port->dev, "serial_omap_request_port+\n");
1045 return 0;
1046}
1047
1048static void serial_omap_config_port(struct uart_port *port, int flags)
1049{
Felipe Balbic990f352012-08-23 13:32:41 +03001050 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301051
1052 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301053 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301054 up->port.type = PORT_OMAP;
1055}
1056
1057static int
1058serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1059{
1060 /* we don't want the core code to modify any port params */
1061 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1062 return -EINVAL;
1063}
1064
1065static const char *
1066serial_omap_type(struct uart_port *port)
1067{
Felipe Balbic990f352012-08-23 13:32:41 +03001068 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301069
Rajendra Nayakba774332011-12-14 17:25:43 +05301070 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301071 return up->name;
1072}
1073
Govindraj.Rb6126332010-09-27 20:20:49 +05301074#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1075
1076static inline void wait_for_xmitr(struct uart_omap_port *up)
1077{
1078 unsigned int status, tmout = 10000;
1079
1080 /* Wait up to 10ms for the character(s) to be sent. */
1081 do {
1082 status = serial_in(up, UART_LSR);
1083
1084 if (status & UART_LSR_BI)
1085 up->lsr_break_flag = UART_LSR_BI;
1086
1087 if (--tmout == 0)
1088 break;
1089 udelay(1);
1090 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1091
1092 /* Wait up to 1s for flow control if necessary */
1093 if (up->port.flags & UPF_CONS_FLOW) {
1094 tmout = 1000000;
1095 for (tmout = 1000000; tmout; tmout--) {
1096 unsigned int msr = serial_in(up, UART_MSR);
1097
1098 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1099 if (msr & UART_MSR_CTS)
1100 break;
1101
1102 udelay(1);
1103 }
1104 }
1105}
1106
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001107#ifdef CONFIG_CONSOLE_POLL
1108
1109static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1110{
Felipe Balbic990f352012-08-23 13:32:41 +03001111 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301112
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001113 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001114 wait_for_xmitr(up);
1115 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001116 pm_runtime_mark_last_busy(up->dev);
1117 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001118}
1119
1120static int serial_omap_poll_get_char(struct uart_port *port)
1121{
Felipe Balbic990f352012-08-23 13:32:41 +03001122 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301123 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001124
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001125 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301126 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001127 if (!(status & UART_LSR_DR)) {
1128 status = NO_POLL_CHAR;
1129 goto out;
1130 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001131
Govindraj.Rfcdca752011-02-28 18:12:23 +05301132 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001133
1134out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001135 pm_runtime_mark_last_busy(up->dev);
1136 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001137
Govindraj.Rfcdca752011-02-28 18:12:23 +05301138 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001139}
1140
1141#endif /* CONFIG_CONSOLE_POLL */
1142
1143#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1144
1145static struct uart_omap_port *serial_omap_console_ports[4];
1146
1147static struct uart_driver serial_omap_reg;
1148
Govindraj.Rb6126332010-09-27 20:20:49 +05301149static void serial_omap_console_putchar(struct uart_port *port, int ch)
1150{
Felipe Balbic990f352012-08-23 13:32:41 +03001151 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301152
1153 wait_for_xmitr(up);
1154 serial_out(up, UART_TX, ch);
1155}
1156
1157static void
1158serial_omap_console_write(struct console *co, const char *s,
1159 unsigned int count)
1160{
1161 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1162 unsigned long flags;
1163 unsigned int ier;
1164 int locked = 1;
1165
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001166 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301167
Govindraj.Rb6126332010-09-27 20:20:49 +05301168 local_irq_save(flags);
1169 if (up->port.sysrq)
1170 locked = 0;
1171 else if (oops_in_progress)
1172 locked = spin_trylock(&up->port.lock);
1173 else
1174 spin_lock(&up->port.lock);
1175
1176 /*
1177 * First save the IER then disable the interrupts
1178 */
1179 ier = serial_in(up, UART_IER);
1180 serial_out(up, UART_IER, 0);
1181
1182 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1183
1184 /*
1185 * Finally, wait for transmitter to become empty
1186 * and restore the IER
1187 */
1188 wait_for_xmitr(up);
1189 serial_out(up, UART_IER, ier);
1190 /*
1191 * The receive handling will happen properly because the
1192 * receive ready bit will still be set; it is not cleared
1193 * on read. However, modem control will not, we must
1194 * call it if we have saved something in the saved flags
1195 * while processing with interrupts off.
1196 */
1197 if (up->msr_saved_flags)
1198 check_modem_status(up);
1199
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001200 pm_runtime_mark_last_busy(up->dev);
1201 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301202 if (locked)
1203 spin_unlock(&up->port.lock);
1204 local_irq_restore(flags);
1205}
1206
1207static int __init
1208serial_omap_console_setup(struct console *co, char *options)
1209{
1210 struct uart_omap_port *up;
1211 int baud = 115200;
1212 int bits = 8;
1213 int parity = 'n';
1214 int flow = 'n';
1215
1216 if (serial_omap_console_ports[co->index] == NULL)
1217 return -ENODEV;
1218 up = serial_omap_console_ports[co->index];
1219
1220 if (options)
1221 uart_parse_options(options, &baud, &parity, &bits, &flow);
1222
1223 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1224}
1225
1226static struct console serial_omap_console = {
1227 .name = OMAP_SERIAL_NAME,
1228 .write = serial_omap_console_write,
1229 .device = uart_console_device,
1230 .setup = serial_omap_console_setup,
1231 .flags = CON_PRINTBUFFER,
1232 .index = -1,
1233 .data = &serial_omap_reg,
1234};
1235
1236static void serial_omap_add_console_port(struct uart_omap_port *up)
1237{
Rajendra Nayakba774332011-12-14 17:25:43 +05301238 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301239}
1240
1241#define OMAP_CONSOLE (&serial_omap_console)
1242
1243#else
1244
1245#define OMAP_CONSOLE NULL
1246
1247static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1248{}
1249
1250#endif
1251
1252static struct uart_ops serial_omap_pops = {
1253 .tx_empty = serial_omap_tx_empty,
1254 .set_mctrl = serial_omap_set_mctrl,
1255 .get_mctrl = serial_omap_get_mctrl,
1256 .stop_tx = serial_omap_stop_tx,
1257 .start_tx = serial_omap_start_tx,
1258 .stop_rx = serial_omap_stop_rx,
1259 .enable_ms = serial_omap_enable_ms,
1260 .break_ctl = serial_omap_break_ctl,
1261 .startup = serial_omap_startup,
1262 .shutdown = serial_omap_shutdown,
1263 .set_termios = serial_omap_set_termios,
1264 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001265 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301266 .type = serial_omap_type,
1267 .release_port = serial_omap_release_port,
1268 .request_port = serial_omap_request_port,
1269 .config_port = serial_omap_config_port,
1270 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001271#ifdef CONFIG_CONSOLE_POLL
1272 .poll_put_char = serial_omap_poll_put_char,
1273 .poll_get_char = serial_omap_poll_get_char,
1274#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301275};
1276
1277static struct uart_driver serial_omap_reg = {
1278 .owner = THIS_MODULE,
1279 .driver_name = "OMAP-SERIAL",
1280 .dev_name = OMAP_SERIAL_NAME,
1281 .nr = OMAP_MAX_HSUART_PORTS,
1282 .cons = OMAP_CONSOLE,
1283};
1284
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301285#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301286static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301287{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301288 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301289
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301290 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001291 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301292
Govindraj.Rb6126332010-09-27 20:20:49 +05301293 return 0;
1294}
1295
Govindraj.Rfcdca752011-02-28 18:12:23 +05301296static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301297{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301298 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301299
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301300 uart_resume_port(&serial_omap_reg, &up->port);
1301
Govindraj.Rb6126332010-09-27 20:20:49 +05301302 return 0;
1303}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301304#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301305
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001306static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301307{
1308 u32 mvr, scheme;
1309 u16 revision, major, minor;
1310
1311 mvr = serial_in(up, UART_OMAP_MVER);
1312
1313 /* Check revision register scheme */
1314 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1315
1316 switch (scheme) {
1317 case 0: /* Legacy Scheme: OMAP2/3 */
1318 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1319 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1320 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1321 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1322 break;
1323 case 1:
1324 /* New Scheme: OMAP4+ */
1325 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1326 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1327 OMAP_UART_MVR_MAJ_SHIFT;
1328 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1329 break;
1330 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001331 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301332 "Unknown %s revision, defaulting to highest\n",
1333 up->name);
1334 /* highest possible revision */
1335 major = 0xff;
1336 minor = 0xff;
1337 }
1338
1339 /* normalize revision for the driver */
1340 revision = UART_BUILD_REVISION(major, minor);
1341
1342 switch (revision) {
1343 case OMAP_UART_REV_46:
1344 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1345 UART_ERRATA_i291_DMA_FORCEIDLE);
1346 break;
1347 case OMAP_UART_REV_52:
1348 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1349 UART_ERRATA_i291_DMA_FORCEIDLE);
1350 break;
1351 case OMAP_UART_REV_63:
1352 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1353 break;
1354 default:
1355 break;
1356 }
1357}
1358
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001359static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301360{
1361 struct omap_uart_port_info *omap_up_info;
1362
1363 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1364 if (!omap_up_info)
1365 return NULL; /* out of memory */
1366
1367 of_property_read_u32(dev->of_node, "clock-frequency",
1368 &omap_up_info->uartclk);
1369 return omap_up_info;
1370}
1371
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001372static int __devinit serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301373{
1374 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001375 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301376 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001377 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301378
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301379 if (pdev->dev.of_node)
1380 omap_up_info = of_get_uart_port_info(&pdev->dev);
1381
Govindraj.Rb6126332010-09-27 20:20:49 +05301382 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1383 if (!mem) {
1384 dev_err(&pdev->dev, "no mem resource?\n");
1385 return -ENODEV;
1386 }
1387
1388 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1389 if (!irq) {
1390 dev_err(&pdev->dev, "no irq resource?\n");
1391 return -ENODEV;
1392 }
1393
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301394 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001395 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301396 dev_err(&pdev->dev, "memory region already claimed\n");
1397 return -EBUSY;
1398 }
1399
NeilBrown9574f362012-07-30 10:30:26 +10001400 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1401 omap_up_info->DTR_present) {
1402 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1403 if (ret < 0)
1404 return ret;
1405 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1406 omap_up_info->DTR_inverted);
1407 if (ret < 0)
1408 return ret;
1409 }
1410
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301411 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1412 if (!up)
1413 return -ENOMEM;
1414
NeilBrown9574f362012-07-30 10:30:26 +10001415 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1416 omap_up_info->DTR_present) {
1417 up->DTR_gpio = omap_up_info->DTR_gpio;
1418 up->DTR_inverted = omap_up_info->DTR_inverted;
1419 } else
1420 up->DTR_gpio = -EINVAL;
1421 up->DTR_active = 0;
1422
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001423 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301424 up->port.dev = &pdev->dev;
1425 up->port.type = PORT_OMAP;
1426 up->port.iotype = UPIO_MEM;
1427 up->port.irq = irq->start;
1428
1429 up->port.regshift = 2;
1430 up->port.fifosize = 64;
1431 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301432
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301433 if (pdev->dev.of_node)
1434 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1435 else
1436 up->port.line = pdev->id;
1437
1438 if (up->port.line < 0) {
1439 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1440 up->port.line);
1441 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301442 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301443 }
1444
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -07001445 up->pins = devm_pinctrl_get_select_default(&pdev->dev);
1446 if (IS_ERR(up->pins)) {
1447 dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
1448 up->port.line, PTR_ERR(up->pins));
1449 up->pins = NULL;
1450 }
1451
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301452 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301453 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301454 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1455 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301456 if (!up->port.membase) {
1457 dev_err(&pdev->dev, "can't ioremap UART\n");
1458 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301459 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301460 }
1461
Govindraj.Rb6126332010-09-27 20:20:49 +05301462 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301463 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301464 if (!up->port.uartclk) {
1465 up->port.uartclk = DEFAULT_CLK_SPEED;
1466 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1467 "%d\n", DEFAULT_CLK_SPEED);
1468 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301469
Govindraj.R2fd14962011-11-09 17:41:21 +05301470 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1471 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1472 pm_qos_add_request(&up->pm_qos_request,
1473 PM_QOS_CPU_DMA_LATENCY, up->latency);
1474 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1475 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1476
Felipe Balbi93220dc2012-09-06 15:45:27 +03001477 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001478 pm_runtime_enable(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301479 pm_runtime_use_autosuspend(&pdev->dev);
1480 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301481 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301482
1483 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301484 pm_runtime_get_sync(&pdev->dev);
1485
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301486 omap_serial_fill_features_erratas(up);
1487
Rajendra Nayakba774332011-12-14 17:25:43 +05301488 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301489 serial_omap_add_console_port(up);
1490
1491 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1492 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301493 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301494
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001495 pm_runtime_mark_last_busy(up->dev);
1496 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301497 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301498
1499err_add_port:
1500 pm_runtime_put(&pdev->dev);
1501 pm_runtime_disable(&pdev->dev);
1502err_ioremap:
1503err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301504 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1505 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301506 return ret;
1507}
1508
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001509static int __devexit serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301510{
1511 struct uart_omap_port *up = platform_get_drvdata(dev);
1512
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001513 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001514 pm_runtime_disable(up->dev);
1515 uart_remove_one_port(&serial_omap_reg, &up->port);
1516 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301517
Govindraj.Rb6126332010-09-27 20:20:49 +05301518 return 0;
1519}
1520
Govindraj.R94734742011-11-07 19:00:33 +05301521/*
1522 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1523 * The access to uart register after MDR1 Access
1524 * causes UART to corrupt data.
1525 *
1526 * Need a delay =
1527 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1528 * give 10 times as much
1529 */
1530static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1531{
1532 u8 timeout = 255;
1533
1534 serial_out(up, UART_OMAP_MDR1, mdr1);
1535 udelay(2);
1536 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1537 UART_FCR_CLEAR_RCVR);
1538 /*
1539 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1540 * TX_FIFO_E bit is 1.
1541 */
1542 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1543 (UART_LSR_THRE | UART_LSR_DR))) {
1544 timeout--;
1545 if (!timeout) {
1546 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001547 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301548 serial_in(up, UART_LSR));
1549 break;
1550 }
1551 udelay(1);
1552 }
1553}
1554
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301555#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301556static void serial_omap_restore_context(struct uart_omap_port *up)
1557{
Govindraj.R94734742011-11-07 19:00:33 +05301558 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1559 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1560 else
1561 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1562
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301563 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1564 serial_out(up, UART_EFR, UART_EFR_ECB);
1565 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1566 serial_out(up, UART_IER, 0x0);
1567 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301568 serial_out(up, UART_DLL, up->dll);
1569 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301570 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1571 serial_out(up, UART_IER, up->ier);
1572 serial_out(up, UART_FCR, up->fcr);
1573 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1574 serial_out(up, UART_MCR, up->mcr);
1575 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301576 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301577 serial_out(up, UART_EFR, up->efr);
1578 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301579 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1580 serial_omap_mdr1_errataset(up, up->mdr1);
1581 else
1582 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301583}
1584
Govindraj.Rfcdca752011-02-28 18:12:23 +05301585static int serial_omap_runtime_suspend(struct device *dev)
1586{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301587 struct uart_omap_port *up = dev_get_drvdata(dev);
1588 struct omap_uart_port_info *pdata = dev->platform_data;
1589
1590 if (!up)
1591 return -EINVAL;
1592
Felipe Balbie5b57c02012-08-23 13:32:42 +03001593 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301594 return 0;
1595
Felipe Balbie5b57c02012-08-23 13:32:42 +03001596 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301597
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301598 if (device_may_wakeup(dev)) {
1599 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001600 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301601 up->wakeups_enabled = true;
1602 }
1603 } else {
1604 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001605 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301606 up->wakeups_enabled = false;
1607 }
1608 }
1609
Govindraj.R2fd14962011-11-09 17:41:21 +05301610 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1611 schedule_work(&up->qos_work);
1612
Govindraj.Rfcdca752011-02-28 18:12:23 +05301613 return 0;
1614}
1615
1616static int serial_omap_runtime_resume(struct device *dev)
1617{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301618 struct uart_omap_port *up = dev_get_drvdata(dev);
1619
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301620 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301621
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301622 if (up->context_loss_cnt != loss_cnt)
1623 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301624
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301625 up->latency = up->calc_latency;
1626 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301627
Govindraj.Rfcdca752011-02-28 18:12:23 +05301628 return 0;
1629}
1630#endif
1631
1632static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1633 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1634 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1635 serial_omap_runtime_resume, NULL)
1636};
1637
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301638#if defined(CONFIG_OF)
1639static const struct of_device_id omap_serial_of_match[] = {
1640 { .compatible = "ti,omap2-uart" },
1641 { .compatible = "ti,omap3-uart" },
1642 { .compatible = "ti,omap4-uart" },
1643 {},
1644};
1645MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1646#endif
1647
Govindraj.Rb6126332010-09-27 20:20:49 +05301648static struct platform_driver serial_omap_driver = {
1649 .probe = serial_omap_probe,
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001650 .remove = __devexit_p(serial_omap_remove),
Govindraj.Rb6126332010-09-27 20:20:49 +05301651 .driver = {
1652 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301653 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301654 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301655 },
1656};
1657
1658static int __init serial_omap_init(void)
1659{
1660 int ret;
1661
1662 ret = uart_register_driver(&serial_omap_reg);
1663 if (ret != 0)
1664 return ret;
1665 ret = platform_driver_register(&serial_omap_driver);
1666 if (ret != 0)
1667 uart_unregister_driver(&serial_omap_reg);
1668 return ret;
1669}
1670
1671static void __exit serial_omap_exit(void)
1672{
1673 platform_driver_unregister(&serial_omap_driver);
1674 uart_unregister_driver(&serial_omap_reg);
1675}
1676
1677module_init(serial_omap_init);
1678module_exit(serial_omap_exit);
1679
1680MODULE_DESCRIPTION("OMAP High Speed UART driver");
1681MODULE_LICENSE("GPL");
1682MODULE_AUTHOR("Texas Instruments Inc");