blob: e71f7a951bf00b43f759ce51039595dd5cd0b22b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/drivers/mtd/nand/s3c2410.c
2 *
Ben Dooks7e74a502008-05-20 17:32:27 +01003 * Copyright © 2004-2008 Simtec Electronics
4 * http://armlinux.simtec.co.uk/
Ben Dooksfdf2fd52005-02-18 14:46:15 +00005 * Ben Dooks <ben@simtec.co.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
Ben Dooks7e74a502008-05-20 17:32:27 +01007 * Samsung S3C2410/S3C2440/S3C2412 NAND driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
Sachin Kamat92aeb5d2012-07-16 16:02:23 +053024#define pr_fmt(fmt) "nand-s3c2410: " fmt
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#ifdef CONFIG_MTD_NAND_S3C2410_DEBUG
27#define DEBUG
28#endif
29
30#include <linux/module.h>
31#include <linux/types.h>
32#include <linux/init.h>
33#include <linux/kernel.h>
34#include <linux/string.h>
Sachin Kamatd2a89be2012-07-16 16:02:24 +053035#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/ioport.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010037#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/delay.h>
39#include <linux/err.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080040#include <linux/slab.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000041#include <linux/clk.h>
Ben Dooks30821fe2008-07-15 11:58:31 +010042#include <linux/cpufreq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#include <linux/mtd/mtd.h>
45#include <linux/mtd/nand.h>
46#include <linux/mtd/nand_ecc.h>
47#include <linux/mtd/partitions.h>
48
Ben Dooks7926b5a2008-10-30 10:14:35 +000049#include <plat/regs-nand.h>
50#include <plat/nand.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052/* new oob placement block for use with hardware ecc generation
53 */
54
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020055static struct nand_ecclayout nand_hw_eccoob = {
David Woodhousee0c7d762006-05-13 18:07:53 +010056 .eccbytes = 3,
57 .eccpos = {0, 1, 2},
58 .oobfree = {{8, 8}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070059};
60
61/* controller and mtd information */
62
63struct s3c2410_nand_info;
64
Ben Dooks3db72152009-05-30 17:18:15 +010065/**
66 * struct s3c2410_nand_mtd - driver MTD structure
67 * @mtd: The MTD instance to pass to the MTD layer.
68 * @chip: The NAND chip information.
69 * @set: The platform information supplied for this set of NAND chips.
70 * @info: Link back to the hardware information.
71 * @scan_res: The result from calling nand_scan_ident().
72*/
Linus Torvalds1da177e2005-04-16 15:20:36 -070073struct s3c2410_nand_mtd {
74 struct mtd_info mtd;
75 struct nand_chip chip;
76 struct s3c2410_nand_set *set;
77 struct s3c2410_nand_info *info;
78 int scan_res;
79};
80
Ben Dooks2c06a082006-06-27 14:35:46 +010081enum s3c_cpu_type {
82 TYPE_S3C2410,
83 TYPE_S3C2412,
84 TYPE_S3C2440,
85};
86
Jiri Pinkavaac497c12011-04-13 11:59:30 +020087enum s3c_nand_clk_state {
88 CLOCK_DISABLE = 0,
89 CLOCK_ENABLE,
90 CLOCK_SUSPEND,
91};
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093/* overview of the s3c2410 nand state */
94
Ben Dooks3db72152009-05-30 17:18:15 +010095/**
96 * struct s3c2410_nand_info - NAND controller state.
97 * @mtds: An array of MTD instances on this controoler.
98 * @platform: The platform data for this board.
99 * @device: The platform device we bound to.
100 * @area: The IO area resource that came from request_mem_region().
101 * @clk: The clock resource for this controller.
102 * @regs: The area mapped for the hardware registers described by @area.
103 * @sel_reg: Pointer to the register controlling the NAND selection.
104 * @sel_bit: The bit in @sel_reg to select the NAND chip.
105 * @mtd_count: The number of MTDs created from this controller.
106 * @save_sel: The contents of @sel_reg to be saved over suspend.
107 * @clk_rate: The clock rate from @clk.
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200108 * @clk_state: The current clock state.
Ben Dooks3db72152009-05-30 17:18:15 +0100109 * @cpu_type: The exact type of this controller.
110 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111struct s3c2410_nand_info {
112 /* mtd info */
113 struct nand_hw_control controller;
114 struct s3c2410_nand_mtd *mtds;
115 struct s3c2410_platform_nand *platform;
116
117 /* device info */
118 struct device *device;
119 struct resource *area;
120 struct clk *clk;
Ben Dooksfdf2fd52005-02-18 14:46:15 +0000121 void __iomem *regs;
Ben Dooks2c06a082006-06-27 14:35:46 +0100122 void __iomem *sel_reg;
123 int sel_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 int mtd_count;
Ben Dooks09160832008-04-15 11:36:18 +0100125 unsigned long save_sel;
Ben Dooks30821fe2008-07-15 11:58:31 +0100126 unsigned long clk_rate;
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200127 enum s3c_nand_clk_state clk_state;
Ben Dooks03680b12007-11-19 23:28:07 +0000128
Ben Dooks2c06a082006-06-27 14:35:46 +0100129 enum s3c_cpu_type cpu_type;
Ben Dooks30821fe2008-07-15 11:58:31 +0100130
131#ifdef CONFIG_CPU_FREQ
132 struct notifier_block freq_transition;
133#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
136/* conversion functions */
137
138static struct s3c2410_nand_mtd *s3c2410_nand_mtd_toours(struct mtd_info *mtd)
139{
140 return container_of(mtd, struct s3c2410_nand_mtd, mtd);
141}
142
143static struct s3c2410_nand_info *s3c2410_nand_mtd_toinfo(struct mtd_info *mtd)
144{
145 return s3c2410_nand_mtd_toours(mtd)->info;
146}
147
Russell King3ae5eae2005-11-09 22:32:44 +0000148static struct s3c2410_nand_info *to_nand_info(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
Russell King3ae5eae2005-11-09 22:32:44 +0000150 return platform_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
Russell King3ae5eae2005-11-09 22:32:44 +0000153static struct s3c2410_platform_nand *to_nand_plat(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
Russell King3ae5eae2005-11-09 22:32:44 +0000155 return dev->dev.platform_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156}
157
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200158static inline int allow_clk_suspend(struct s3c2410_nand_info *info)
Ben Dooksd1fef3c2006-06-19 09:29:38 +0100159{
Sachin Kamata68c5ec2012-07-16 16:02:25 +0530160#ifdef CONFIG_MTD_NAND_S3C2410_CLKSTOP
161 return 1;
162#else
163 return 0;
164#endif
Ben Dooksd1fef3c2006-06-19 09:29:38 +0100165}
166
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200167/**
168 * s3c2410_nand_clk_set_state - Enable, disable or suspend NAND clock.
169 * @info: The controller instance.
170 * @new_state: State to which clock should be set.
171 */
172static void s3c2410_nand_clk_set_state(struct s3c2410_nand_info *info,
173 enum s3c_nand_clk_state new_state)
174{
175 if (!allow_clk_suspend(info) && new_state == CLOCK_SUSPEND)
176 return;
177
178 if (info->clk_state == CLOCK_ENABLE) {
179 if (new_state != CLOCK_ENABLE)
180 clk_disable(info->clk);
181 } else {
182 if (new_state == CLOCK_ENABLE)
183 clk_enable(info->clk);
184 }
185
186 info->clk_state = new_state;
187}
188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189/* timing calculations */
190
Ben Dookscfd320f2005-10-20 22:22:58 +0100191#define NS_IN_KHZ 1000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Ben Dooks3db72152009-05-30 17:18:15 +0100193/**
194 * s3c_nand_calc_rate - calculate timing data.
195 * @wanted: The cycle time in nanoseconds.
196 * @clk: The clock rate in kHz.
197 * @max: The maximum divider value.
198 *
199 * Calculate the timing value from the given parameters.
200 */
Ben Dooks2c06a082006-06-27 14:35:46 +0100201static int s3c_nand_calc_rate(int wanted, unsigned long clk, int max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
203 int result;
204
Ben Dooks947391c2009-05-30 18:34:16 +0100205 result = DIV_ROUND_UP((wanted * clk), NS_IN_KHZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 pr_debug("result %d from %ld, %d\n", result, clk, wanted);
208
209 if (result > max) {
Sachin Kamat92aeb5d2012-07-16 16:02:23 +0530210 pr_err("%d ns is too big for current clock rate %ld\n",
211 wanted, clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 return -1;
213 }
214
215 if (result < 1)
216 result = 1;
217
218 return result;
219}
220
Sachin Kamat54cd0202012-07-16 16:02:26 +0530221#define to_ns(ticks, clk) (((ticks) * NS_IN_KHZ) / (unsigned int)(clk))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223/* controller setup */
224
Ben Dooks3db72152009-05-30 17:18:15 +0100225/**
226 * s3c2410_nand_setrate - setup controller timing information.
227 * @info: The controller instance.
228 *
229 * Given the information supplied by the platform, calculate and set
230 * the necessary timing registers in the hardware to generate the
231 * necessary timing cycles to the hardware.
232 */
Ben Dooks30821fe2008-07-15 11:58:31 +0100233static int s3c2410_nand_setrate(struct s3c2410_nand_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234{
Ben Dooks30821fe2008-07-15 11:58:31 +0100235 struct s3c2410_platform_nand *plat = info->platform;
Ben Dooks2c06a082006-06-27 14:35:46 +0100236 int tacls_max = (info->cpu_type == TYPE_S3C2412) ? 8 : 4;
Ben Dookscfd320f2005-10-20 22:22:58 +0100237 int tacls, twrph0, twrph1;
Ben Dooks30821fe2008-07-15 11:58:31 +0100238 unsigned long clkrate = clk_get_rate(info->clk);
Nelson Castillo2612e522009-05-10 15:41:54 -0500239 unsigned long uninitialized_var(set), cfg, uninitialized_var(mask);
Ben Dooks30821fe2008-07-15 11:58:31 +0100240 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242 /* calculate the timing information for the controller */
243
Ben Dooks30821fe2008-07-15 11:58:31 +0100244 info->clk_rate = clkrate;
Ben Dookscfd320f2005-10-20 22:22:58 +0100245 clkrate /= 1000; /* turn clock into kHz for ease of use */
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 if (plat != NULL) {
Ben Dooks2c06a082006-06-27 14:35:46 +0100248 tacls = s3c_nand_calc_rate(plat->tacls, clkrate, tacls_max);
249 twrph0 = s3c_nand_calc_rate(plat->twrph0, clkrate, 8);
250 twrph1 = s3c_nand_calc_rate(plat->twrph1, clkrate, 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 } else {
252 /* default timings */
Ben Dooks2c06a082006-06-27 14:35:46 +0100253 tacls = tacls_max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 twrph0 = 8;
255 twrph1 = 8;
256 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 if (tacls < 0 || twrph0 < 0 || twrph1 < 0) {
Ben Dooks99974c62006-06-21 15:43:05 +0100259 dev_err(info->device, "cannot get suitable timings\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 return -EINVAL;
261 }
262
Ben Dooks99974c62006-06-21 15:43:05 +0100263 dev_info(info->device, "Tacls=%d, %dns Twrph0=%d %dns, Twrph1=%d %dns\n",
Sachin Kamat54cd0202012-07-16 16:02:26 +0530264 tacls, to_ns(tacls, clkrate), twrph0, to_ns(twrph0, clkrate),
265 twrph1, to_ns(twrph1, clkrate));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Ben Dooks30821fe2008-07-15 11:58:31 +0100267 switch (info->cpu_type) {
268 case TYPE_S3C2410:
269 mask = (S3C2410_NFCONF_TACLS(3) |
270 S3C2410_NFCONF_TWRPH0(7) |
271 S3C2410_NFCONF_TWRPH1(7));
272 set = S3C2410_NFCONF_EN;
273 set |= S3C2410_NFCONF_TACLS(tacls - 1);
274 set |= S3C2410_NFCONF_TWRPH0(twrph0 - 1);
275 set |= S3C2410_NFCONF_TWRPH1(twrph1 - 1);
276 break;
277
278 case TYPE_S3C2440:
279 case TYPE_S3C2412:
Peter Korsgaarda755a382009-06-03 13:46:54 +0200280 mask = (S3C2440_NFCONF_TACLS(tacls_max - 1) |
281 S3C2440_NFCONF_TWRPH0(7) |
282 S3C2440_NFCONF_TWRPH1(7));
Ben Dooks30821fe2008-07-15 11:58:31 +0100283
284 set = S3C2440_NFCONF_TACLS(tacls - 1);
285 set |= S3C2440_NFCONF_TWRPH0(twrph0 - 1);
286 set |= S3C2440_NFCONF_TWRPH1(twrph1 - 1);
287 break;
288
289 default:
Ben Dooks30821fe2008-07-15 11:58:31 +0100290 BUG();
291 }
292
Ben Dooks30821fe2008-07-15 11:58:31 +0100293 local_irq_save(flags);
294
295 cfg = readl(info->regs + S3C2410_NFCONF);
296 cfg &= ~mask;
297 cfg |= set;
298 writel(cfg, info->regs + S3C2410_NFCONF);
299
300 local_irq_restore(flags);
301
Andy Greenae7304e2009-05-10 15:42:02 -0500302 dev_dbg(info->device, "NF_CONF is 0x%lx\n", cfg);
303
Ben Dooks30821fe2008-07-15 11:58:31 +0100304 return 0;
305}
306
Ben Dooks3db72152009-05-30 17:18:15 +0100307/**
308 * s3c2410_nand_inithw - basic hardware initialisation
309 * @info: The hardware state.
310 *
311 * Do the basic initialisation of the hardware, using s3c2410_nand_setrate()
312 * to setup the hardware access speeds and set the controller to be enabled.
313*/
Ben Dooks30821fe2008-07-15 11:58:31 +0100314static int s3c2410_nand_inithw(struct s3c2410_nand_info *info)
315{
316 int ret;
317
318 ret = s3c2410_nand_setrate(info);
319 if (ret < 0)
320 return ret;
321
Sachin Kamat54cd0202012-07-16 16:02:26 +0530322 switch (info->cpu_type) {
323 case TYPE_S3C2410:
Ben Dooks30821fe2008-07-15 11:58:31 +0100324 default:
Ben Dooks2c06a082006-06-27 14:35:46 +0100325 break;
326
Sachin Kamat54cd0202012-07-16 16:02:26 +0530327 case TYPE_S3C2440:
328 case TYPE_S3C2412:
Ben Dooksd1fef3c2006-06-19 09:29:38 +0100329 /* enable the controller and de-assert nFCE */
330
Ben Dooks2c06a082006-06-27 14:35:46 +0100331 writel(S3C2440_NFCONT_ENABLE, info->regs + S3C2440_NFCONT);
Ben Dooksa4f957f2005-06-20 12:48:25 +0100332 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 return 0;
335}
336
Ben Dooks3db72152009-05-30 17:18:15 +0100337/**
338 * s3c2410_nand_select_chip - select the given nand chip
339 * @mtd: The MTD instance for this chip.
340 * @chip: The chip number.
341 *
342 * This is called by the MTD layer to either select a given chip for the
343 * @mtd instance, or to indicate that the access has finished and the
344 * chip can be de-selected.
345 *
346 * The routine ensures that the nFCE line is correctly setup, and any
347 * platform specific selection code is called to route nFCE to the specific
348 * chip.
349 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350static void s3c2410_nand_select_chip(struct mtd_info *mtd, int chip)
351{
352 struct s3c2410_nand_info *info;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000353 struct s3c2410_nand_mtd *nmtd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 struct nand_chip *this = mtd->priv;
355 unsigned long cur;
356
357 nmtd = this->priv;
358 info = nmtd->info;
359
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200360 if (chip != -1)
361 s3c2410_nand_clk_set_state(info, CLOCK_ENABLE);
Ben Dooksd1fef3c2006-06-19 09:29:38 +0100362
Ben Dooks2c06a082006-06-27 14:35:46 +0100363 cur = readl(info->sel_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 if (chip == -1) {
Ben Dooks2c06a082006-06-27 14:35:46 +0100366 cur |= info->sel_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 } else {
Ben Dooksfb8d82a2005-07-06 21:05:10 +0100368 if (nmtd->set != NULL && chip > nmtd->set->nr_chips) {
Ben Dooks99974c62006-06-21 15:43:05 +0100369 dev_err(info->device, "invalid chip %d\n", chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 return;
371 }
372
373 if (info->platform != NULL) {
374 if (info->platform->select_chip != NULL)
David Woodhousee0c7d762006-05-13 18:07:53 +0100375 (info->platform->select_chip) (nmtd->set, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 }
377
Ben Dooks2c06a082006-06-27 14:35:46 +0100378 cur &= ~info->sel_bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
380
Ben Dooks2c06a082006-06-27 14:35:46 +0100381 writel(cur, info->sel_reg);
Ben Dooksd1fef3c2006-06-19 09:29:38 +0100382
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200383 if (chip == -1)
384 s3c2410_nand_clk_set_state(info, CLOCK_SUSPEND);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385}
386
Ben Dooksad3b5fb2006-06-19 09:43:23 +0100387/* s3c2410_nand_hwcontrol
Ben Dooksa4f957f2005-06-20 12:48:25 +0100388 *
Ben Dooksad3b5fb2006-06-19 09:43:23 +0100389 * Issue command and address cycles to the chip
Ben Dooksa4f957f2005-06-20 12:48:25 +0100390*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200392static void s3c2410_nand_hwcontrol(struct mtd_info *mtd, int cmd,
David Woodhousef9068872006-06-10 00:53:16 +0100393 unsigned int ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394{
395 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
David Woodhousec9ac5972006-11-30 08:17:38 +0000396
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200397 if (cmd == NAND_CMD_NONE)
398 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
David Woodhousef9068872006-06-10 00:53:16 +0100400 if (ctrl & NAND_CLE)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200401 writeb(cmd, info->regs + S3C2410_NFCMD);
402 else
403 writeb(cmd, info->regs + S3C2410_NFADDR);
Ben Dooksa4f957f2005-06-20 12:48:25 +0100404}
405
406/* command and control functions */
407
David Woodhousef9068872006-06-10 00:53:16 +0100408static void s3c2440_nand_hwcontrol(struct mtd_info *mtd, int cmd,
409 unsigned int ctrl)
Ben Dooksa4f957f2005-06-20 12:48:25 +0100410{
411 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
Ben Dooksa4f957f2005-06-20 12:48:25 +0100412
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200413 if (cmd == NAND_CMD_NONE)
414 return;
Ben Dooksa4f957f2005-06-20 12:48:25 +0100415
David Woodhousef9068872006-06-10 00:53:16 +0100416 if (ctrl & NAND_CLE)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200417 writeb(cmd, info->regs + S3C2440_NFCMD);
418 else
419 writeb(cmd, info->regs + S3C2440_NFADDR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422/* s3c2410_nand_devready()
423 *
424 * returns 0 if the nand is busy, 1 if it is ready
425*/
426
427static int s3c2410_nand_devready(struct mtd_info *mtd)
428{
429 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 return readb(info->regs + S3C2410_NFSTAT) & S3C2410_NFSTAT_BUSY;
431}
432
Ben Dooks2c06a082006-06-27 14:35:46 +0100433static int s3c2440_nand_devready(struct mtd_info *mtd)
434{
435 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
436 return readb(info->regs + S3C2440_NFSTAT) & S3C2440_NFSTAT_READY;
437}
438
439static int s3c2412_nand_devready(struct mtd_info *mtd)
440{
441 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
442 return readb(info->regs + S3C2412_NFSTAT) & S3C2412_NFSTAT_READY;
443}
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445/* ECC handling functions */
446
Ben Dooks2c06a082006-06-27 14:35:46 +0100447static int s3c2410_nand_correct_data(struct mtd_info *mtd, u_char *dat,
448 u_char *read_ecc, u_char *calc_ecc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
Ben Dooksa2593242007-02-02 16:59:33 +0000450 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
451 unsigned int diff0, diff1, diff2;
452 unsigned int bit, byte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Ben Dooksa2593242007-02-02 16:59:33 +0000454 pr_debug("%s(%p,%p,%p,%p)\n", __func__, mtd, dat, read_ecc, calc_ecc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Ben Dooksa2593242007-02-02 16:59:33 +0000456 diff0 = read_ecc[0] ^ calc_ecc[0];
457 diff1 = read_ecc[1] ^ calc_ecc[1];
458 diff2 = read_ecc[2] ^ calc_ecc[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Ben Dooksa2593242007-02-02 16:59:33 +0000460 pr_debug("%s: rd %02x%02x%02x calc %02x%02x%02x diff %02x%02x%02x\n",
461 __func__,
462 read_ecc[0], read_ecc[1], read_ecc[2],
463 calc_ecc[0], calc_ecc[1], calc_ecc[2],
464 diff0, diff1, diff2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
Ben Dooksa2593242007-02-02 16:59:33 +0000466 if (diff0 == 0 && diff1 == 0 && diff2 == 0)
467 return 0; /* ECC is ok */
468
Ben Dooksc45c6c62008-04-15 11:36:20 +0100469 /* sometimes people do not think about using the ECC, so check
470 * to see if we have an 0xff,0xff,0xff read ECC and then ignore
471 * the error, on the assumption that this is an un-eccd page.
472 */
473 if (read_ecc[0] == 0xff && read_ecc[1] == 0xff && read_ecc[2] == 0xff
474 && info->platform->ignore_unset_ecc)
475 return 0;
476
Ben Dooksa2593242007-02-02 16:59:33 +0000477 /* Can we correct this ECC (ie, one row and column change).
478 * Note, this is similar to the 256 error code on smartmedia */
479
480 if (((diff0 ^ (diff0 >> 1)) & 0x55) == 0x55 &&
481 ((diff1 ^ (diff1 >> 1)) & 0x55) == 0x55 &&
482 ((diff2 ^ (diff2 >> 1)) & 0x55) == 0x55) {
483 /* calculate the bit position of the error */
484
Matt Reimerd0bf3792007-10-18 18:02:43 -0700485 bit = ((diff2 >> 3) & 1) |
486 ((diff2 >> 4) & 2) |
487 ((diff2 >> 5) & 4);
Ben Dooksa2593242007-02-02 16:59:33 +0000488
489 /* calculate the byte position of the error */
490
Matt Reimerd0bf3792007-10-18 18:02:43 -0700491 byte = ((diff2 << 7) & 0x100) |
492 ((diff1 << 0) & 0x80) |
493 ((diff1 << 1) & 0x40) |
494 ((diff1 << 2) & 0x20) |
495 ((diff1 << 3) & 0x10) |
496 ((diff0 >> 4) & 0x08) |
497 ((diff0 >> 3) & 0x04) |
498 ((diff0 >> 2) & 0x02) |
499 ((diff0 >> 1) & 0x01);
Ben Dooksa2593242007-02-02 16:59:33 +0000500
501 dev_dbg(info->device, "correcting error bit %d, byte %d\n",
502 bit, byte);
503
504 dat[byte] ^= (1 << bit);
505 return 1;
506 }
507
508 /* if there is only one bit difference in the ECC, then
509 * one of only a row or column parity has changed, which
510 * means the error is most probably in the ECC itself */
511
512 diff0 |= (diff1 << 8);
513 diff0 |= (diff2 << 16);
514
515 if ((diff0 & ~(1<<fls(diff0))) == 0)
516 return 1;
517
Matt Reimer4fac9f62007-10-18 18:02:44 -0700518 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519}
520
Ben Dooksa4f957f2005-06-20 12:48:25 +0100521/* ECC functions
522 *
523 * These allow the s3c2410 and s3c2440 to use the controller's ECC
524 * generator block to ECC the data as it passes through]
525*/
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527static void s3c2410_nand_enable_hwecc(struct mtd_info *mtd, int mode)
528{
529 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
530 unsigned long ctrl;
531
532 ctrl = readl(info->regs + S3C2410_NFCONF);
533 ctrl |= S3C2410_NFCONF_INITECC;
534 writel(ctrl, info->regs + S3C2410_NFCONF);
535}
536
Matthieu CASTET4f659922007-02-13 12:30:38 +0100537static void s3c2412_nand_enable_hwecc(struct mtd_info *mtd, int mode)
538{
539 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
540 unsigned long ctrl;
541
542 ctrl = readl(info->regs + S3C2440_NFCONT);
Sachin Kamatf938bc52012-08-21 10:21:15 +0530543 writel(ctrl | S3C2412_NFCONT_INIT_MAIN_ECC,
544 info->regs + S3C2440_NFCONT);
Matthieu CASTET4f659922007-02-13 12:30:38 +0100545}
546
Ben Dooksa4f957f2005-06-20 12:48:25 +0100547static void s3c2440_nand_enable_hwecc(struct mtd_info *mtd, int mode)
548{
549 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
550 unsigned long ctrl;
551
552 ctrl = readl(info->regs + S3C2440_NFCONT);
553 writel(ctrl | S3C2440_NFCONT_INITECC, info->regs + S3C2440_NFCONT);
554}
555
Sachin Kamatf938bc52012-08-21 10:21:15 +0530556static int s3c2410_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
557 u_char *ecc_code)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558{
559 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
560
561 ecc_code[0] = readb(info->regs + S3C2410_NFECC + 0);
562 ecc_code[1] = readb(info->regs + S3C2410_NFECC + 1);
563 ecc_code[2] = readb(info->regs + S3C2410_NFECC + 2);
564
Ben Dooksa2593242007-02-02 16:59:33 +0000565 pr_debug("%s: returning ecc %02x%02x%02x\n", __func__,
566 ecc_code[0], ecc_code[1], ecc_code[2]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
568 return 0;
569}
570
Sachin Kamatf938bc52012-08-21 10:21:15 +0530571static int s3c2412_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
572 u_char *ecc_code)
Matthieu CASTET4f659922007-02-13 12:30:38 +0100573{
574 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
575 unsigned long ecc = readl(info->regs + S3C2412_NFMECC0);
576
577 ecc_code[0] = ecc;
578 ecc_code[1] = ecc >> 8;
579 ecc_code[2] = ecc >> 16;
580
Sachin Kamatf938bc52012-08-21 10:21:15 +0530581 pr_debug("calculate_ecc: returning ecc %02x,%02x,%02x\n",
582 ecc_code[0], ecc_code[1], ecc_code[2]);
Matthieu CASTET4f659922007-02-13 12:30:38 +0100583
584 return 0;
585}
586
Sachin Kamatf938bc52012-08-21 10:21:15 +0530587static int s3c2440_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
588 u_char *ecc_code)
Ben Dooksa4f957f2005-06-20 12:48:25 +0100589{
590 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
591 unsigned long ecc = readl(info->regs + S3C2440_NFMECC0);
592
593 ecc_code[0] = ecc;
594 ecc_code[1] = ecc >> 8;
595 ecc_code[2] = ecc >> 16;
596
Ben Dooks71d54f32008-04-15 11:36:19 +0100597 pr_debug("%s: returning ecc %06lx\n", __func__, ecc & 0xffffff);
Ben Dooksa4f957f2005-06-20 12:48:25 +0100598
599 return 0;
600}
601
Ben Dooksa4f957f2005-06-20 12:48:25 +0100602/* over-ride the standard functions for a little more speed. We can
603 * use read/write block to move the data buffers to/from the controller
604*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
606static void s3c2410_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
607{
608 struct nand_chip *this = mtd->priv;
609 readsb(this->IO_ADDR_R, buf, len);
610}
611
Matt Reimerb773bb22007-10-18 17:43:07 -0700612static void s3c2440_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
613{
614 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
Ben Dooksdea2aa62009-05-30 18:30:18 +0100615
616 readsl(info->regs + S3C2440_NFDATA, buf, len >> 2);
617
618 /* cleanup if we've got less than a word to do */
619 if (len & 3) {
620 buf += len & ~3;
621
622 for (; len & 3; len--)
623 *buf++ = readb(info->regs + S3C2440_NFDATA);
624 }
Matt Reimerb773bb22007-10-18 17:43:07 -0700625}
626
Sachin Kamatf938bc52012-08-21 10:21:15 +0530627static void s3c2410_nand_write_buf(struct mtd_info *mtd, const u_char *buf,
628 int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
630 struct nand_chip *this = mtd->priv;
631 writesb(this->IO_ADDR_W, buf, len);
632}
633
Sachin Kamatf938bc52012-08-21 10:21:15 +0530634static void s3c2440_nand_write_buf(struct mtd_info *mtd, const u_char *buf,
635 int len)
Matt Reimerb773bb22007-10-18 17:43:07 -0700636{
637 struct s3c2410_nand_info *info = s3c2410_nand_mtd_toinfo(mtd);
Ben Dooksdea2aa62009-05-30 18:30:18 +0100638
639 writesl(info->regs + S3C2440_NFDATA, buf, len >> 2);
640
641 /* cleanup any fractional write */
642 if (len & 3) {
643 buf += len & ~3;
644
645 for (; len & 3; len--, buf++)
646 writeb(*buf, info->regs + S3C2440_NFDATA);
647 }
Matt Reimerb773bb22007-10-18 17:43:07 -0700648}
649
Ben Dooks30821fe2008-07-15 11:58:31 +0100650/* cpufreq driver support */
651
652#ifdef CONFIG_CPU_FREQ
653
654static int s3c2410_nand_cpufreq_transition(struct notifier_block *nb,
655 unsigned long val, void *data)
656{
657 struct s3c2410_nand_info *info;
658 unsigned long newclk;
659
660 info = container_of(nb, struct s3c2410_nand_info, freq_transition);
661 newclk = clk_get_rate(info->clk);
662
663 if ((val == CPUFREQ_POSTCHANGE && newclk < info->clk_rate) ||
664 (val == CPUFREQ_PRECHANGE && newclk > info->clk_rate)) {
665 s3c2410_nand_setrate(info);
666 }
667
668 return 0;
669}
670
671static inline int s3c2410_nand_cpufreq_register(struct s3c2410_nand_info *info)
672{
673 info->freq_transition.notifier_call = s3c2410_nand_cpufreq_transition;
674
675 return cpufreq_register_notifier(&info->freq_transition,
676 CPUFREQ_TRANSITION_NOTIFIER);
677}
678
Sachin Kamatf938bc52012-08-21 10:21:15 +0530679static inline void
680s3c2410_nand_cpufreq_deregister(struct s3c2410_nand_info *info)
Ben Dooks30821fe2008-07-15 11:58:31 +0100681{
682 cpufreq_unregister_notifier(&info->freq_transition,
683 CPUFREQ_TRANSITION_NOTIFIER);
684}
685
686#else
687static inline int s3c2410_nand_cpufreq_register(struct s3c2410_nand_info *info)
688{
689 return 0;
690}
691
Sachin Kamatf938bc52012-08-21 10:21:15 +0530692static inline void
693s3c2410_nand_cpufreq_deregister(struct s3c2410_nand_info *info)
Ben Dooks30821fe2008-07-15 11:58:31 +0100694{
695}
696#endif
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698/* device management functions */
699
Ben Dooksec0482e2009-05-30 16:55:29 +0100700static int s3c24xx_nand_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Russell King3ae5eae2005-11-09 22:32:44 +0000702 struct s3c2410_nand_info *info = to_nand_info(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Russell King3ae5eae2005-11-09 22:32:44 +0000704 platform_set_drvdata(pdev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000706 if (info == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return 0;
708
Ben Dooks30821fe2008-07-15 11:58:31 +0100709 s3c2410_nand_cpufreq_deregister(info);
710
711 /* Release all our mtds and their partitions, then go through
712 * freeing the resources used
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 */
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 if (info->mtds != NULL) {
716 struct s3c2410_nand_mtd *ptr = info->mtds;
717 int mtdno;
718
719 for (mtdno = 0; mtdno < info->mtd_count; mtdno++, ptr++) {
720 pr_debug("releasing mtd %d (%p)\n", mtdno, ptr);
721 nand_release(&ptr->mtd);
722 }
723
724 kfree(info->mtds);
725 }
726
727 /* free the common resources */
728
Jonghwan Choi4aa10622011-07-21 15:33:58 +0900729 if (!IS_ERR(info->clk)) {
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200730 s3c2410_nand_clk_set_state(info, CLOCK_DISABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 clk_put(info->clk);
732 }
733
734 if (info->regs != NULL) {
735 iounmap(info->regs);
736 info->regs = NULL;
737 }
738
739 if (info->area != NULL) {
740 release_resource(info->area);
741 kfree(info->area);
742 info->area = NULL;
743 }
744
745 kfree(info);
746
747 return 0;
748}
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750static int s3c2410_nand_add_partition(struct s3c2410_nand_info *info,
751 struct s3c2410_nand_mtd *mtd,
752 struct s3c2410_nand_set *set)
753{
Dmitry Eremin-Solenikov599501a2011-06-02 18:01:02 +0400754 if (set)
755 mtd->mtd.name = set->name;
Andy Greened27f022009-05-10 15:42:09 -0500756
Artem Bityutskiy42d7fbe2012-03-09 19:24:26 +0200757 return mtd_device_parse_register(&mtd->mtd, NULL, NULL,
758 set->partitions, set->nr_partitions);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Ben Dooks3db72152009-05-30 17:18:15 +0100761/**
762 * s3c2410_nand_init_chip - initialise a single instance of an chip
763 * @info: The base NAND controller the chip is on.
764 * @nmtd: The new controller MTD instance to fill in.
765 * @set: The information passed from the board specific platform data.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 *
Ben Dooks3db72152009-05-30 17:18:15 +0100767 * Initialise the given @nmtd from the information in @info and @set. This
768 * readies the structure for use with the MTD layer functions by ensuring
769 * all pointers are setup and the necessary control routines selected.
770 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771static void s3c2410_nand_init_chip(struct s3c2410_nand_info *info,
772 struct s3c2410_nand_mtd *nmtd,
773 struct s3c2410_nand_set *set)
774{
775 struct nand_chip *chip = &nmtd->chip;
Ben Dooks2c06a082006-06-27 14:35:46 +0100776 void __iomem *regs = info->regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 chip->write_buf = s3c2410_nand_write_buf;
779 chip->read_buf = s3c2410_nand_read_buf;
780 chip->select_chip = s3c2410_nand_select_chip;
781 chip->chip_delay = 50;
782 chip->priv = nmtd;
Ben Dooks74218fe2009-11-02 18:12:51 +0000783 chip->options = set->options;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 chip->controller = &info->controller;
785
Ben Dooks2c06a082006-06-27 14:35:46 +0100786 switch (info->cpu_type) {
787 case TYPE_S3C2410:
788 chip->IO_ADDR_W = regs + S3C2410_NFDATA;
789 info->sel_reg = regs + S3C2410_NFCONF;
790 info->sel_bit = S3C2410_NFCONF_nFCE;
791 chip->cmd_ctrl = s3c2410_nand_hwcontrol;
792 chip->dev_ready = s3c2410_nand_devready;
793 break;
794
795 case TYPE_S3C2440:
796 chip->IO_ADDR_W = regs + S3C2440_NFDATA;
797 info->sel_reg = regs + S3C2440_NFCONT;
798 info->sel_bit = S3C2440_NFCONT_nFCE;
799 chip->cmd_ctrl = s3c2440_nand_hwcontrol;
800 chip->dev_ready = s3c2440_nand_devready;
Matt Reimerb773bb22007-10-18 17:43:07 -0700801 chip->read_buf = s3c2440_nand_read_buf;
802 chip->write_buf = s3c2440_nand_write_buf;
Ben Dooks2c06a082006-06-27 14:35:46 +0100803 break;
804
805 case TYPE_S3C2412:
806 chip->IO_ADDR_W = regs + S3C2440_NFDATA;
807 info->sel_reg = regs + S3C2440_NFCONT;
808 info->sel_bit = S3C2412_NFCONT_nFCE0;
809 chip->cmd_ctrl = s3c2440_nand_hwcontrol;
810 chip->dev_ready = s3c2412_nand_devready;
811
812 if (readl(regs + S3C2410_NFCONF) & S3C2412_NFCONF_NANDBOOT)
813 dev_info(info->device, "System booted from NAND\n");
814
815 break;
Sachin Kamat54cd0202012-07-16 16:02:26 +0530816 }
Ben Dooks2c06a082006-06-27 14:35:46 +0100817
818 chip->IO_ADDR_R = chip->IO_ADDR_W;
Ben Dooksa4f957f2005-06-20 12:48:25 +0100819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 nmtd->info = info;
821 nmtd->mtd.priv = chip;
David Woodhouse552d9202006-05-14 01:20:46 +0100822 nmtd->mtd.owner = THIS_MODULE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 nmtd->set = set;
824
Sachin Kamata68c5ec2012-07-16 16:02:25 +0530825#ifdef CONFIG_MTD_NAND_S3C2410_HWECC
826 chip->ecc.calculate = s3c2410_nand_calculate_ecc;
827 chip->ecc.correct = s3c2410_nand_correct_data;
828 chip->ecc.mode = NAND_ECC_HW;
829 chip->ecc.strength = 1;
830
831 switch (info->cpu_type) {
832 case TYPE_S3C2410:
833 chip->ecc.hwctl = s3c2410_nand_enable_hwecc;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200834 chip->ecc.calculate = s3c2410_nand_calculate_ecc;
Sachin Kamata68c5ec2012-07-16 16:02:25 +0530835 break;
Ben Dooksa4f957f2005-06-20 12:48:25 +0100836
Sachin Kamata68c5ec2012-07-16 16:02:25 +0530837 case TYPE_S3C2412:
838 chip->ecc.hwctl = s3c2412_nand_enable_hwecc;
839 chip->ecc.calculate = s3c2412_nand_calculate_ecc;
840 break;
Ben Dooks2c06a082006-06-27 14:35:46 +0100841
Sachin Kamata68c5ec2012-07-16 16:02:25 +0530842 case TYPE_S3C2440:
843 chip->ecc.hwctl = s3c2440_nand_enable_hwecc;
844 chip->ecc.calculate = s3c2440_nand_calculate_ecc;
845 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 }
Sachin Kamata68c5ec2012-07-16 16:02:25 +0530847#else
848 chip->ecc.mode = NAND_ECC_SOFT;
849#endif
Ben Dooks1c21ab62008-04-15 11:36:21 +0100850
851 if (set->ecc_layout != NULL)
852 chip->ecc.layout = set->ecc_layout;
Ben Dooks37e5ffa2008-04-15 11:36:22 +0100853
854 if (set->disable_ecc)
855 chip->ecc.mode = NAND_ECC_NONE;
Andy Green8c3e8432009-05-10 15:41:25 -0500856
857 switch (chip->ecc.mode) {
858 case NAND_ECC_NONE:
859 dev_info(info->device, "NAND ECC disabled\n");
860 break;
861 case NAND_ECC_SOFT:
862 dev_info(info->device, "NAND soft ECC\n");
863 break;
864 case NAND_ECC_HW:
865 dev_info(info->device, "NAND hardware ECC\n");
866 break;
867 default:
868 dev_info(info->device, "NAND ECC UNKNOWN\n");
869 break;
870 }
Michel Pollet9db41f92009-05-13 16:54:14 +0100871
872 /* If you use u-boot BBT creation code, specifying this flag will
873 * let the kernel fish out the BBT from the NAND, and also skip the
874 * full NAND scan that can take 1/2s or so. Little things... */
Brian Norrisa40f7342011-05-31 16:31:22 -0700875 if (set->flash_bbt) {
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700876 chip->bbt_options |= NAND_BBT_USE_FLASH;
Brian Norrisa40f7342011-05-31 16:31:22 -0700877 chip->options |= NAND_SKIP_BBTSCAN;
878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879}
880
Ben Dooks3db72152009-05-30 17:18:15 +0100881/**
882 * s3c2410_nand_update_chip - post probe update
883 * @info: The controller instance.
884 * @nmtd: The driver version of the MTD instance.
Ben Dooks71d54f32008-04-15 11:36:19 +0100885 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200886 * This routine is called after the chip probe has successfully completed
Ben Dooks3db72152009-05-30 17:18:15 +0100887 * and the relevant per-chip information updated. This call ensure that
888 * we update the internal state accordingly.
889 *
890 * The internal state is currently limited to the ECC state information.
891*/
Ben Dooks71d54f32008-04-15 11:36:19 +0100892static void s3c2410_nand_update_chip(struct s3c2410_nand_info *info,
893 struct s3c2410_nand_mtd *nmtd)
894{
895 struct nand_chip *chip = &nmtd->chip;
896
Ben Dooks451d3392008-05-20 17:32:14 +0100897 dev_dbg(info->device, "chip %p => page shift %d\n",
898 chip, chip->page_shift);
Ben Dooks71d54f32008-04-15 11:36:19 +0100899
Andy Green8c3e8432009-05-10 15:41:25 -0500900 if (chip->ecc.mode != NAND_ECC_HW)
901 return;
902
Ben Dooks71d54f32008-04-15 11:36:19 +0100903 /* change the behaviour depending on wether we are using
904 * the large or small page nand device */
905
Andy Green8c3e8432009-05-10 15:41:25 -0500906 if (chip->page_shift > 10) {
907 chip->ecc.size = 256;
908 chip->ecc.bytes = 3;
909 } else {
910 chip->ecc.size = 512;
911 chip->ecc.bytes = 3;
912 chip->ecc.layout = &nand_hw_eccoob;
Ben Dooks71d54f32008-04-15 11:36:19 +0100913 }
914}
915
Ben Dooksec0482e2009-05-30 16:55:29 +0100916/* s3c24xx_nand_probe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 *
918 * called by device layer when it finds a device matching
919 * one our driver can handled. This code checks to see if
920 * it can allocate all necessary resources then calls the
921 * nand layer to look for devices
922*/
Ben Dooksec0482e2009-05-30 16:55:29 +0100923static int s3c24xx_nand_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924{
Russell King3ae5eae2005-11-09 22:32:44 +0000925 struct s3c2410_platform_nand *plat = to_nand_plat(pdev);
Sachin Kamat54cd0202012-07-16 16:02:26 +0530926 enum s3c_cpu_type cpu_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 struct s3c2410_nand_info *info;
928 struct s3c2410_nand_mtd *nmtd;
929 struct s3c2410_nand_set *sets;
930 struct resource *res;
931 int err = 0;
932 int size;
933 int nr_sets;
934 int setno;
935
Ben Dooksec0482e2009-05-30 16:55:29 +0100936 cpu_type = platform_get_device_id(pdev)->driver_data;
937
Russell King3ae5eae2005-11-09 22:32:44 +0000938 pr_debug("s3c2410_nand_probe(%p)\n", pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Julia Lawallecce2a62010-05-13 22:07:46 +0200940 info = kzalloc(sizeof(*info), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 if (info == NULL) {
Russell King3ae5eae2005-11-09 22:32:44 +0000942 dev_err(&pdev->dev, "no memory for flash info\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 err = -ENOMEM;
944 goto exit_error;
945 }
946
Russell King3ae5eae2005-11-09 22:32:44 +0000947 platform_set_drvdata(pdev, info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949 spin_lock_init(&info->controller.lock);
Ben Dooksa4f957f2005-06-20 12:48:25 +0100950 init_waitqueue_head(&info->controller.wq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
952 /* get the clock source and enable it */
953
Russell King3ae5eae2005-11-09 22:32:44 +0000954 info->clk = clk_get(&pdev->dev, "nand");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 if (IS_ERR(info->clk)) {
Joe Perches898eb712007-10-18 03:06:30 -0700956 dev_err(&pdev->dev, "failed to get clock\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 err = -ENOENT;
958 goto exit_error;
959 }
960
Jiri Pinkavaac497c12011-04-13 11:59:30 +0200961 s3c2410_nand_clk_set_state(info, CLOCK_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
963 /* allocate and map the resource */
964
Ben Dooksa4f957f2005-06-20 12:48:25 +0100965 /* currently we assume we have the one resource */
966 res = pdev->resource;
H Hartley Sweetenfc161c42009-12-14 16:56:22 -0500967 size = resource_size(res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
969 info->area = request_mem_region(res->start, size, pdev->name);
970
971 if (info->area == NULL) {
Russell King3ae5eae2005-11-09 22:32:44 +0000972 dev_err(&pdev->dev, "cannot reserve register region\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 err = -ENOENT;
974 goto exit_error;
975 }
976
Russell King3ae5eae2005-11-09 22:32:44 +0000977 info->device = &pdev->dev;
Ben Dooksa4f957f2005-06-20 12:48:25 +0100978 info->platform = plat;
979 info->regs = ioremap(res->start, size);
Ben Dooks2c06a082006-06-27 14:35:46 +0100980 info->cpu_type = cpu_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 if (info->regs == NULL) {
Russell King3ae5eae2005-11-09 22:32:44 +0000983 dev_err(&pdev->dev, "cannot reserve register region\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 err = -EIO;
985 goto exit_error;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000986 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
Russell King3ae5eae2005-11-09 22:32:44 +0000988 dev_dbg(&pdev->dev, "mapped registers at %p\n", info->regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
990 /* initialise the hardware */
991
Ben Dooks30821fe2008-07-15 11:58:31 +0100992 err = s3c2410_nand_inithw(info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 if (err != 0)
994 goto exit_error;
995
996 sets = (plat != NULL) ? plat->sets : NULL;
997 nr_sets = (plat != NULL) ? plat->nr_sets : 1;
998
999 info->mtd_count = nr_sets;
1000
1001 /* allocate our information */
1002
1003 size = nr_sets * sizeof(*info->mtds);
Julia Lawallecce2a62010-05-13 22:07:46 +02001004 info->mtds = kzalloc(size, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 if (info->mtds == NULL) {
Russell King3ae5eae2005-11-09 22:32:44 +00001006 dev_err(&pdev->dev, "failed to allocate mtd storage\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 err = -ENOMEM;
1008 goto exit_error;
1009 }
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 /* initialise all possible chips */
1012
1013 nmtd = info->mtds;
1014
1015 for (setno = 0; setno < nr_sets; setno++, nmtd++) {
Sachin Kamatf938bc52012-08-21 10:21:15 +05301016 pr_debug("initialising set %d (%p, info %p)\n",
1017 setno, nmtd, info);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 s3c2410_nand_init_chip(info, nmtd, sets);
1020
Ben Dooks71d54f32008-04-15 11:36:19 +01001021 nmtd->scan_res = nand_scan_ident(&nmtd->mtd,
David Woodhouse5e81e882010-02-26 18:32:56 +00001022 (sets) ? sets->nr_chips : 1,
1023 NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
1025 if (nmtd->scan_res == 0) {
Ben Dooks71d54f32008-04-15 11:36:19 +01001026 s3c2410_nand_update_chip(info, nmtd);
1027 nand_scan_tail(&nmtd->mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 s3c2410_nand_add_partition(info, nmtd, sets);
1029 }
1030
1031 if (sets != NULL)
1032 sets++;
1033 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001034
Ben Dooks30821fe2008-07-15 11:58:31 +01001035 err = s3c2410_nand_cpufreq_register(info);
1036 if (err < 0) {
1037 dev_err(&pdev->dev, "failed to init cpufreq support\n");
1038 goto exit_error;
1039 }
1040
Jiri Pinkavaac497c12011-04-13 11:59:30 +02001041 if (allow_clk_suspend(info)) {
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001042 dev_info(&pdev->dev, "clock idle support enabled\n");
Jiri Pinkavaac497c12011-04-13 11:59:30 +02001043 s3c2410_nand_clk_set_state(info, CLOCK_SUSPEND);
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001044 }
1045
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 pr_debug("initialised ok\n");
1047 return 0;
1048
1049 exit_error:
Ben Dooksec0482e2009-05-30 16:55:29 +01001050 s3c24xx_nand_remove(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 if (err == 0)
1053 err = -EINVAL;
1054 return err;
1055}
1056
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001057/* PM Support */
1058#ifdef CONFIG_PM
1059
1060static int s3c24xx_nand_suspend(struct platform_device *dev, pm_message_t pm)
1061{
1062 struct s3c2410_nand_info *info = platform_get_drvdata(dev);
1063
1064 if (info) {
Ben Dooks09160832008-04-15 11:36:18 +01001065 info->save_sel = readl(info->sel_reg);
Ben Dooks03680b12007-11-19 23:28:07 +00001066
1067 /* For the moment, we must ensure nFCE is high during
1068 * the time we are suspended. This really should be
1069 * handled by suspending the MTDs we are using, but
1070 * that is currently not the case. */
1071
Ben Dooks09160832008-04-15 11:36:18 +01001072 writel(info->save_sel | info->sel_bit, info->sel_reg);
Ben Dooks03680b12007-11-19 23:28:07 +00001073
Jiri Pinkavaac497c12011-04-13 11:59:30 +02001074 s3c2410_nand_clk_set_state(info, CLOCK_DISABLE);
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001075 }
1076
1077 return 0;
1078}
1079
1080static int s3c24xx_nand_resume(struct platform_device *dev)
1081{
1082 struct s3c2410_nand_info *info = platform_get_drvdata(dev);
Ben Dooks09160832008-04-15 11:36:18 +01001083 unsigned long sel;
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001084
1085 if (info) {
Jiri Pinkavaac497c12011-04-13 11:59:30 +02001086 s3c2410_nand_clk_set_state(info, CLOCK_ENABLE);
Ben Dooks30821fe2008-07-15 11:58:31 +01001087 s3c2410_nand_inithw(info);
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001088
Ben Dooks03680b12007-11-19 23:28:07 +00001089 /* Restore the state of the nFCE line. */
1090
Ben Dooks09160832008-04-15 11:36:18 +01001091 sel = readl(info->sel_reg);
1092 sel &= ~info->sel_bit;
1093 sel |= info->save_sel & info->sel_bit;
1094 writel(sel, info->sel_reg);
Ben Dooks03680b12007-11-19 23:28:07 +00001095
Jiri Pinkavaac497c12011-04-13 11:59:30 +02001096 s3c2410_nand_clk_set_state(info, CLOCK_SUSPEND);
Ben Dooksd1fef3c2006-06-19 09:29:38 +01001097 }
1098
1099 return 0;
1100}
1101
1102#else
1103#define s3c24xx_nand_suspend NULL
1104#define s3c24xx_nand_resume NULL
1105#endif
1106
Ben Dooksa4f957f2005-06-20 12:48:25 +01001107/* driver device registration */
1108
Ben Dooksec0482e2009-05-30 16:55:29 +01001109static struct platform_device_id s3c24xx_driver_ids[] = {
1110 {
1111 .name = "s3c2410-nand",
1112 .driver_data = TYPE_S3C2410,
1113 }, {
1114 .name = "s3c2440-nand",
1115 .driver_data = TYPE_S3C2440,
1116 }, {
1117 .name = "s3c2412-nand",
1118 .driver_data = TYPE_S3C2412,
Peter Korsgaard9dbc0902009-06-07 06:04:23 -07001119 }, {
1120 .name = "s3c6400-nand",
1121 .driver_data = TYPE_S3C2412, /* compatible with 2412 */
Russell King3ae5eae2005-11-09 22:32:44 +00001122 },
Ben Dooksec0482e2009-05-30 16:55:29 +01001123 { }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124};
1125
Ben Dooksec0482e2009-05-30 16:55:29 +01001126MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
Ben Dooksa4f957f2005-06-20 12:48:25 +01001127
Ben Dooksec0482e2009-05-30 16:55:29 +01001128static struct platform_driver s3c24xx_nand_driver = {
1129 .probe = s3c24xx_nand_probe,
1130 .remove = s3c24xx_nand_remove,
Ben Dooks2c06a082006-06-27 14:35:46 +01001131 .suspend = s3c24xx_nand_suspend,
1132 .resume = s3c24xx_nand_resume,
Ben Dooksec0482e2009-05-30 16:55:29 +01001133 .id_table = s3c24xx_driver_ids,
Ben Dooks2c06a082006-06-27 14:35:46 +01001134 .driver = {
Ben Dooksec0482e2009-05-30 16:55:29 +01001135 .name = "s3c24xx-nand",
Ben Dooks2c06a082006-06-27 14:35:46 +01001136 .owner = THIS_MODULE,
1137 },
1138};
1139
Sachin Kamat056fcab2012-07-16 16:02:22 +05301140module_platform_driver(s3c24xx_nand_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142MODULE_LICENSE("GPL");
1143MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
Ben Dooksa4f957f2005-06-20 12:48:25 +01001144MODULE_DESCRIPTION("S3C24XX MTD NAND driver");