blob: 8d61aa98b932cf82925fcf98cc8587552d240346 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
Fabian Godehardtb6e49132009-06-11 14:53:18 +01009 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010039#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020044#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010045#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010046#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080048#include <linux/of.h>
49#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053050#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080051#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020054#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080055#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Sascha Hauerff4bfb22007-04-26 08:26:13 +010057/* Register definitions */
58#define URXD0 0x0 /* Receiver Register */
59#define URTX0 0x40 /* Transmitter Register */
60#define UCR1 0x80 /* Control Register 1 */
61#define UCR2 0x84 /* Control Register 2 */
62#define UCR3 0x88 /* Control Register 3 */
63#define UCR4 0x8c /* Control Register 4 */
64#define UFCR 0x90 /* FIFO Control Register */
65#define USR1 0x94 /* Status Register 1 */
66#define USR2 0x98 /* Status Register 2 */
67#define UESC 0x9c /* Escape Character Register */
68#define UTIM 0xa0 /* Escape Timer Register */
69#define UBIR 0xa4 /* BRM Incremental Register */
70#define UBMR 0xa8 /* BRM Modulator Register */
71#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080072#define IMX21_ONEMS 0xb0 /* One Millisecond register */
73#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
74#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010075
76/* UART Control Register Bit Fields.*/
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define URXD_CHARRDY (1<<15)
78#define URXD_ERR (1<<14)
79#define URXD_OVRRUN (1<<13)
80#define URXD_FRMERR (1<<12)
81#define URXD_BRK (1<<11)
82#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010083#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053084#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
85#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
86#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
87#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080088#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053089#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
90#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
91#define UCR1_IREN (1<<7) /* Infrared interface enable */
92#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
93#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
94#define UCR1_SNDBRK (1<<4) /* Send break */
95#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
96#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080097#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053098#define UCR1_DOZE (1<<1) /* Doze */
99#define UCR1_UARTEN (1<<0) /* UART enabled */
100#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
101#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
102#define UCR2_CTSC (1<<13) /* CTS pin control */
103#define UCR2_CTS (1<<12) /* Clear to send */
104#define UCR2_ESCEN (1<<11) /* Escape enable */
105#define UCR2_PREN (1<<8) /* Parity enable */
106#define UCR2_PROE (1<<7) /* Parity odd/even */
107#define UCR2_STPB (1<<6) /* Stop */
108#define UCR2_WS (1<<5) /* Word size */
109#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
110#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
111#define UCR2_TXEN (1<<2) /* Transmitter enabled */
112#define UCR2_RXEN (1<<1) /* Receiver enabled */
113#define UCR2_SRST (1<<0) /* SW reset */
114#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
115#define UCR3_PARERREN (1<<12) /* Parity enable */
116#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
117#define UCR3_DSR (1<<10) /* Data set ready */
118#define UCR3_DCD (1<<9) /* Data carrier detect */
119#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300120#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530121#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
122#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
123#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
124#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
125#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
126#define UCR3_BPEN (1<<0) /* Preset registers enable */
127#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
128#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
129#define UCR4_INVR (1<<9) /* Inverted infrared reception */
130#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
131#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
132#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800133#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530134#define UCR4_IRSC (1<<5) /* IR special case */
135#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
136#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
137#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
138#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
139#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
140#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
141#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
142#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
143#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
144#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
145#define USR1_RTSS (1<<14) /* RTS pin status */
146#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
147#define USR1_RTSD (1<<12) /* RTS delta */
148#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
149#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
150#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
151#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
152#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
153#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
154#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
155#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
156#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
157#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
158#define USR2_IDLE (1<<12) /* Idle condition */
159#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
160#define USR2_WAKE (1<<7) /* Wake */
161#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
162#define USR2_TXDC (1<<3) /* Transmitter complete */
163#define USR2_BRCD (1<<2) /* Break condition */
164#define USR2_ORE (1<<1) /* Overrun error */
165#define USR2_RDR (1<<0) /* Recv data ready */
166#define UTS_FRCPERR (1<<13) /* Force parity error */
167#define UTS_LOOP (1<<12) /* Loop tx and rx */
168#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
169#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
170#define UTS_TXFULL (1<<4) /* TxFIFO full */
171#define UTS_RXFULL (1<<3) /* RxFIFO full */
172#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530175#define SERIAL_IMX_MAJOR 207
176#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200177#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 * This determines how often we check the modem status signals
181 * for any change. They generally aren't connected to an IRQ
182 * so we have to poll them. We also check immediately before
183 * filling the TX fifo incase CTS has been dropped.
184 */
185#define MCTRL_TIMEOUT (250*HZ/1000)
186
187#define DRIVER_NAME "IMX-uart"
188
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200189#define UART_NR 8
190
Shawn Guofe6b5402011-06-25 02:04:33 +0800191/* i.mx21 type uart runs on all i.mx except i.mx1 */
192enum imx_uart_type {
193 IMX1_UART,
194 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800195 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800196};
197
198/* device type dependent stuff */
199struct imx_uart_data {
200 unsigned uts_reg;
201 enum imx_uart_type devtype;
202};
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204struct imx_port {
205 struct uart_port port;
206 struct timer_list timer;
207 unsigned int old_status;
Sachin Kamat82313e62013-01-07 10:25:02 +0530208 int txirq, rxirq, rtsirq;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100209 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800210 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100211 unsigned int use_irda:1;
212 unsigned int irda_inv_rx:1;
213 unsigned int irda_inv_tx:1;
214 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100215 struct clk *clk_ipg;
216 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200217 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800218
219 /* DMA fields */
220 unsigned int dma_is_inited:1;
221 unsigned int dma_is_enabled:1;
222 unsigned int dma_is_rxing:1;
223 unsigned int dma_is_txing:1;
224 struct dma_chan *dma_chan_rx, *dma_chan_tx;
225 struct scatterlist rx_sgl, tx_sgl[2];
226 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800227 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800228 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700229 wait_queue_head_t dma_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
Dirk Behme0ad5a812011-12-22 09:57:52 +0100232struct imx_port_ucrs {
233 unsigned int ucr1;
234 unsigned int ucr2;
235 unsigned int ucr3;
236};
237
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100238#ifdef CONFIG_IRDA
239#define USE_IRDA(sport) ((sport)->use_irda)
240#else
241#define USE_IRDA(sport) (0)
242#endif
243
Shawn Guofe6b5402011-06-25 02:04:33 +0800244static struct imx_uart_data imx_uart_devdata[] = {
245 [IMX1_UART] = {
246 .uts_reg = IMX1_UTS,
247 .devtype = IMX1_UART,
248 },
249 [IMX21_UART] = {
250 .uts_reg = IMX21_UTS,
251 .devtype = IMX21_UART,
252 },
Huang Shijiea496e622013-07-08 17:14:17 +0800253 [IMX6Q_UART] = {
254 .uts_reg = IMX21_UTS,
255 .devtype = IMX6Q_UART,
256 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800257};
258
259static struct platform_device_id imx_uart_devtype[] = {
260 {
261 .name = "imx1-uart",
262 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
263 }, {
264 .name = "imx21-uart",
265 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
266 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800267 .name = "imx6q-uart",
268 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
269 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800270 /* sentinel */
271 }
272};
273MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
274
Shawn Guo22698aa2011-06-25 02:04:34 +0800275static struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800276 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800277 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
278 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
279 { /* sentinel */ }
280};
281MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
282
Shawn Guofe6b5402011-06-25 02:04:33 +0800283static inline unsigned uts_reg(struct imx_port *sport)
284{
285 return sport->devdata->uts_reg;
286}
287
288static inline int is_imx1_uart(struct imx_port *sport)
289{
290 return sport->devdata->devtype == IMX1_UART;
291}
292
293static inline int is_imx21_uart(struct imx_port *sport)
294{
295 return sport->devdata->devtype == IMX21_UART;
296}
297
Huang Shijiea496e622013-07-08 17:14:17 +0800298static inline int is_imx6q_uart(struct imx_port *sport)
299{
300 return sport->devdata->devtype == IMX6Q_UART;
301}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200303 * Save and restore functions for UCR1, UCR2 and UCR3 registers
304 */
Fabio Estevame8bfa762013-06-05 00:58:46 -0300305#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200306static void imx_port_ucrs_save(struct uart_port *port,
307 struct imx_port_ucrs *ucr)
308{
309 /* save control registers */
310 ucr->ucr1 = readl(port->membase + UCR1);
311 ucr->ucr2 = readl(port->membase + UCR2);
312 ucr->ucr3 = readl(port->membase + UCR3);
313}
314
315static void imx_port_ucrs_restore(struct uart_port *port,
316 struct imx_port_ucrs *ucr)
317{
318 /* restore control registers */
319 writel(ucr->ucr1, port->membase + UCR1);
320 writel(ucr->ucr2, port->membase + UCR2);
321 writel(ucr->ucr3, port->membase + UCR3);
322}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300323#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200324
325/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 * Handle any change of modem status signal since we were last called.
327 */
328static void imx_mctrl_check(struct imx_port *sport)
329{
330 unsigned int status, changed;
331
332 status = sport->port.ops->get_mctrl(&sport->port);
333 changed = status ^ sport->old_status;
334
335 if (changed == 0)
336 return;
337
338 sport->old_status = status;
339
340 if (changed & TIOCM_RI)
341 sport->port.icount.rng++;
342 if (changed & TIOCM_DSR)
343 sport->port.icount.dsr++;
344 if (changed & TIOCM_CAR)
345 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
346 if (changed & TIOCM_CTS)
347 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
348
Alan Coxbdc04e32009-09-19 13:13:31 -0700349 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350}
351
352/*
353 * This is our per-port timeout handler, for checking the
354 * modem status signals.
355 */
356static void imx_timeout(unsigned long data)
357{
358 struct imx_port *sport = (struct imx_port *)data;
359 unsigned long flags;
360
Alan Coxebd2c8f2009-09-19 13:13:28 -0700361 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 spin_lock_irqsave(&sport->port.lock, flags);
363 imx_mctrl_check(sport);
364 spin_unlock_irqrestore(&sport->port.lock, flags);
365
366 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
367 }
368}
369
370/*
371 * interrupts disabled on entry
372 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100373static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
375 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100376 unsigned long temp;
377
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100378 if (USE_IRDA(sport)) {
379 /* half duplex - wait for end of transmission */
380 int n = 256;
381 while ((--n > 0) &&
382 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
383 udelay(5);
384 barrier();
385 }
386 /*
387 * irda transceiver - wait a bit more to avoid
388 * cutoff, hardware dependent
389 */
390 udelay(sport->trcv_delay);
391
392 /*
393 * half duplex - reactivate receive mode,
394 * flush receive pipe echo crap
395 */
396 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
397 temp = readl(sport->port.membase + UCR1);
398 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
399 writel(temp, sport->port.membase + UCR1);
400
401 temp = readl(sport->port.membase + UCR4);
402 temp &= ~(UCR4_TCEN);
403 writel(temp, sport->port.membase + UCR4);
404
405 while (readl(sport->port.membase + URXD0) &
406 URXD_CHARRDY)
407 barrier();
408
409 temp = readl(sport->port.membase + UCR1);
410 temp |= UCR1_RRDYEN;
411 writel(temp, sport->port.membase + UCR1);
412
413 temp = readl(sport->port.membase + UCR4);
414 temp |= UCR4_DREN;
415 writel(temp, sport->port.membase + UCR4);
416 }
417 return;
418 }
419
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700420 /*
421 * We are maybe in the SMP context, so if the DMA TX thread is running
422 * on other cpu, we have to wait for it to finish.
423 */
424 if (sport->dma_is_enabled && sport->dma_is_txing)
425 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800426
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100427 temp = readl(sport->port.membase + UCR1);
428 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429}
430
431/*
432 * interrupts disabled on entry
433 */
434static void imx_stop_rx(struct uart_port *port)
435{
436 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100437 unsigned long temp;
438
Huang Shijie45564a62014-09-19 15:33:12 +0800439 if (sport->dma_is_enabled && sport->dma_is_rxing) {
440 if (sport->port.suspended) {
441 dmaengine_terminate_all(sport->dma_chan_rx);
442 sport->dma_is_rxing = 0;
443 } else {
444 return;
445 }
446 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800447
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100448 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530449 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800450
451 /* disable the `Receiver Ready Interrrupt` */
452 temp = readl(sport->port.membase + UCR1);
453 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454}
455
456/*
457 * Set the modem control timer to fire immediately.
458 */
459static void imx_enable_ms(struct uart_port *port)
460{
461 struct imx_port *sport = (struct imx_port *)port;
462
463 mod_timer(&sport->timer, jiffies);
464}
465
466static inline void imx_transmit_buffer(struct imx_port *sport)
467{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700468 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400470 if (sport->port.x_char) {
471 /* Send next char */
472 writel(sport->port.x_char, sport->port.membase + URTX0);
473 return;
474 }
475
476 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
477 imx_stop_tx(&sport->port);
478 return;
479 }
480
Volker Ernst4e4e6602010-10-13 11:03:57 +0200481 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400482 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* send xmit->buf[xmit->tail]
484 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100485 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100486 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800488 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Fabian Godehardt977757312009-06-11 14:37:19 +0100490 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
491 uart_write_wakeup(&sport->port);
492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100494 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495}
496
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800497static void dma_tx_callback(void *data)
498{
499 struct imx_port *sport = data;
500 struct scatterlist *sgl = &sport->tx_sgl[0];
501 struct circ_buf *xmit = &sport->port.state->xmit;
502 unsigned long flags;
503
504 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
505
506 sport->dma_is_txing = 0;
507
508 /* update the stat */
509 spin_lock_irqsave(&sport->port.lock, flags);
510 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
511 sport->port.icount.tx += sport->tx_bytes;
512 spin_unlock_irqrestore(&sport->port.lock, flags);
513
514 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
515
Huang Shijie2ad28e32014-01-22 16:23:37 +0800516 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700517
518 if (waitqueue_active(&sport->dma_wait)) {
519 wake_up(&sport->dma_wait);
520 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
521 return;
522 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800523}
524
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800525static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800526{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800527 struct circ_buf *xmit = &sport->port.state->xmit;
528 struct scatterlist *sgl = sport->tx_sgl;
529 struct dma_async_tx_descriptor *desc;
530 struct dma_chan *chan = sport->dma_chan_tx;
531 struct device *dev = sport->port.dev;
532 enum dma_status status;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800533 int ret;
534
Huang Shijief0ef8832013-10-11 18:31:01 +0800535 status = dmaengine_tx_status(chan, (dma_cookie_t)0, NULL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800536 if (DMA_IN_PROGRESS == status)
537 return;
538
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800539 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800540
Huang Shijie947c74e2013-10-11 18:31:00 +0800541 if (xmit->tail > xmit->head && xmit->head > 0) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800542 sport->dma_tx_nents = 2;
543 sg_init_table(sgl, 2);
544 sg_set_buf(sgl, xmit->buf + xmit->tail,
545 UART_XMIT_SIZE - xmit->tail);
546 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
547 } else {
548 sport->dma_tx_nents = 1;
549 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
550 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800551
552 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
553 if (ret == 0) {
554 dev_err(dev, "DMA mapping error for TX.\n");
555 return;
556 }
557 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
558 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
559 if (!desc) {
560 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
561 return;
562 }
563 desc->callback = dma_tx_callback;
564 desc->callback_param = sport;
565
566 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
567 uart_circ_chars_pending(xmit));
568 /* fire it */
569 sport->dma_is_txing = 1;
570 dmaengine_submit(desc);
571 dma_async_issue_pending(chan);
572 return;
573}
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575/*
576 * interrupts disabled on entry
577 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100578static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579{
580 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100581 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100583 if (USE_IRDA(sport)) {
584 /* half duplex in IrDA mode; have to disable receive mode */
585 temp = readl(sport->port.membase + UCR4);
586 temp &= ~(UCR4_DREN);
587 writel(temp, sport->port.membase + UCR4);
588
589 temp = readl(sport->port.membase + UCR1);
590 temp &= ~(UCR1_RRDYEN);
591 writel(temp, sport->port.membase + UCR1);
592 }
Alexander Steinf1f836e2013-05-14 17:06:07 +0200593 /* Clear any pending ORE flag before enabling interrupt */
594 temp = readl(sport->port.membase + USR2);
595 writel(temp | USR2_ORE, sport->port.membase + USR2);
596
597 temp = readl(sport->port.membase + UCR4);
598 temp |= UCR4_OREN;
599 writel(temp, sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100600
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800601 if (!sport->dma_is_enabled) {
602 temp = readl(sport->port.membase + UCR1);
603 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
604 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100606 if (USE_IRDA(sport)) {
607 temp = readl(sport->port.membase + UCR1);
608 temp |= UCR1_TRDYEN;
609 writel(temp, sport->port.membase + UCR1);
610
611 temp = readl(sport->port.membase + UCR4);
612 temp |= UCR4_TCEN;
613 writel(temp, sport->port.membase + UCR4);
614 }
615
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800616 if (sport->dma_is_enabled) {
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400617 /* FIXME: port->x_char must be transmitted if != 0 */
618 if (!uart_circ_empty(&port->state->xmit) &&
619 !uart_tx_stopped(port))
620 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800621 return;
622 }
623
Shawn Guofe6b5402011-06-25 02:04:33 +0800624 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100625 imx_transmit_buffer(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626}
627
David Howells7d12e782006-10-05 14:55:46 +0100628static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100629{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800630 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200631 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100632 unsigned long flags;
633
634 spin_lock_irqsave(&sport->port.lock, flags);
635
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100636 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200637 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100638 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700639 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100640
641 spin_unlock_irqrestore(&sport->port.lock, flags);
642 return IRQ_HANDLED;
643}
644
David Howells7d12e782006-10-05 14:55:46 +0100645static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800647 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 unsigned long flags;
649
Sachin Kamat82313e62013-01-07 10:25:02 +0530650 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530652 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return IRQ_HANDLED;
654}
655
David Howells7d12e782006-10-05 14:55:46 +0100656static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657{
658 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530659 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100660 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100661 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Sachin Kamat82313e62013-01-07 10:25:02 +0530663 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100665 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 flg = TTY_NORMAL;
667 sport->port.icount.rx++;
668
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100669 rx = readl(sport->port.membase + URXD0);
670
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100671 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100672 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100673 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100674 if (uart_handle_break(&sport->port))
675 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 }
677
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100678 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100679 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Hui Wang019dc9e2011-08-24 17:41:47 +0800681 if (unlikely(rx & URXD_ERR)) {
682 if (rx & URXD_BRK)
683 sport->port.icount.brk++;
684 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100685 sport->port.icount.parity++;
686 else if (rx & URXD_FRMERR)
687 sport->port.icount.frame++;
688 if (rx & URXD_OVRRUN)
689 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Sascha Hauer864eeed2008-04-17 08:39:22 +0100691 if (rx & sport->port.ignore_status_mask) {
692 if (++ignored > 100)
693 goto out;
694 continue;
695 }
696
697 rx &= sport->port.read_status_mask;
698
Hui Wang019dc9e2011-08-24 17:41:47 +0800699 if (rx & URXD_BRK)
700 flg = TTY_BREAK;
701 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100702 flg = TTY_PARITY;
703 else if (rx & URXD_FRMERR)
704 flg = TTY_FRAME;
705 if (rx & URXD_OVRRUN)
706 flg = TTY_OVERRUN;
707
708#ifdef SUPPORT_SYSRQ
709 sport->port.sysrq = 0;
710#endif
711 }
712
Jiri Slaby92a19f92013-01-03 15:53:03 +0100713 tty_insert_flip_char(port, rx, flg);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100714 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530717 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100718 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720}
721
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800722static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800723/*
724 * If the RXFIFO is filled with some data, and then we
725 * arise a DMA operation to receive them.
726 */
727static void imx_dma_rxint(struct imx_port *sport)
728{
729 unsigned long temp;
730
731 temp = readl(sport->port.membase + USR2);
732 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
733 sport->dma_is_rxing = 1;
734
735 /* disable the `Recerver Ready Interrrupt` */
736 temp = readl(sport->port.membase + UCR1);
737 temp &= ~(UCR1_RRDYEN);
738 writel(temp, sport->port.membase + UCR1);
739
740 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800741 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800742 }
743}
744
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200745static irqreturn_t imx_int(int irq, void *dev_id)
746{
747 struct imx_port *sport = dev_id;
748 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200749 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200750
751 sts = readl(sport->port.membase + USR1);
752
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800753 if (sts & USR1_RRDY) {
754 if (sport->dma_is_enabled)
755 imx_dma_rxint(sport);
756 else
757 imx_rxint(irq, dev_id);
758 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200759
760 if (sts & USR1_TRDY &&
761 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
762 imx_txint(irq, dev_id);
763
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200764 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200765 imx_rtsint(irq, dev_id);
766
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200767 if (sts & USR1_AWAKE)
768 writel(USR1_AWAKE, sport->port.membase + USR1);
769
Alexander Steinf1f836e2013-05-14 17:06:07 +0200770 sts2 = readl(sport->port.membase + USR2);
771 if (sts2 & USR2_ORE) {
772 dev_err(sport->port.dev, "Rx FIFO overrun\n");
773 sport->port.icount.overrun++;
774 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
775 }
776
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200777 return IRQ_HANDLED;
778}
779
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780/*
781 * Return TIOCSER_TEMT when transmitter is not busy.
782 */
783static unsigned int imx_tx_empty(struct uart_port *port)
784{
785 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800786 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Huang Shijie1ce43e52013-10-11 18:30:59 +0800788 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
789
790 /* If the TX DMA is working, return 0. */
791 if (sport->dma_is_enabled && sport->dma_is_txing)
792 ret = 0;
793
794 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100797/*
798 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
799 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800static unsigned int imx_get_mctrl(struct uart_port *port)
801{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100802 struct imx_port *sport = (struct imx_port *)port;
803 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100804
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100805 if (readl(sport->port.membase + USR1) & USR1_RTSS)
806 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100807
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100808 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
809 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100810
Huang Shijie6b471a92013-11-29 17:29:24 +0800811 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
812 tmp |= TIOCM_LOOP;
813
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100814 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815}
816
817static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
818{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100819 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100820 unsigned long temp;
821
Fugang Duanbb2f8612014-09-19 15:26:40 +0800822 temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100823 if (mctrl & TIOCM_RTS)
Fugang Duanbb2f8612014-09-19 15:26:40 +0800824 temp |= UCR2_CTS | UCR2_CTSC;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100825
826 writel(temp, sport->port.membase + UCR2);
Huang Shijie6b471a92013-11-29 17:29:24 +0800827
828 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
829 if (mctrl & TIOCM_LOOP)
830 temp |= UTS_LOOP;
831 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
834/*
835 * Interrupts always disabled.
836 */
837static void imx_break_ctl(struct uart_port *port, int break_state)
838{
839 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100840 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 spin_lock_irqsave(&sport->port.lock, flags);
843
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100844 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
845
Sachin Kamat82313e62013-01-07 10:25:02 +0530846 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100847 temp |= UCR1_SNDBRK;
848
849 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 spin_unlock_irqrestore(&sport->port.lock, flags);
852}
853
854#define TXTL 2 /* reset default */
855#define RXTL 1 /* reset default */
856
Sascha Hauer587897f2005-04-29 22:46:40 +0100857static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
858{
859 unsigned int val;
Sascha Hauer587897f2005-04-29 22:46:40 +0100860
Dirk Behme7be06702012-08-31 10:02:47 +0200861 /* set receiver / transmitter trigger level */
862 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
863 val |= TXTL << UFCR_TXTL_SHF | RXTL;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100864 writel(val, sport->port.membase + UFCR);
Sascha Hauer587897f2005-04-29 22:46:40 +0100865 return 0;
866}
867
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800868#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800869static void imx_rx_dma_done(struct imx_port *sport)
870{
871 unsigned long temp;
872
873 /* Enable this interrupt when the RXFIFO is empty. */
874 temp = readl(sport->port.membase + UCR1);
875 temp |= UCR1_RRDYEN;
876 writel(temp, sport->port.membase + UCR1);
877
878 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700879
880 /* Is the shutdown waiting for us? */
881 if (waitqueue_active(&sport->dma_wait))
882 wake_up(&sport->dma_wait);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800883}
884
885/*
886 * There are three kinds of RX DMA interrupts(such as in the MX6Q):
887 * [1] the RX DMA buffer is full.
888 * [2] the Aging timer expires(wait for 8 bytes long)
889 * [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN).
890 *
891 * The [2] is trigger when a character was been sitting in the FIFO
892 * meanwhile [3] can wait for 32 bytes long when the RX line is
893 * on IDLE state and RxFIFO is empty.
894 */
895static void dma_rx_callback(void *data)
896{
897 struct imx_port *sport = data;
898 struct dma_chan *chan = sport->dma_chan_rx;
899 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800900 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800901 struct dma_tx_state state;
902 enum dma_status status;
903 unsigned int count;
904
905 /* unmap it first */
906 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
907
Huang Shijief0ef8832013-10-11 18:31:01 +0800908 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800909 count = RX_BUF_SIZE - state.residue;
910 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
911
912 if (count) {
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800913 tty_insert_flip_string(port, sport->rx_buf, count);
914 tty_flip_buffer_push(port);
915
916 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800917 } else
918 imx_rx_dma_done(sport);
919}
920
921static int start_rx_dma(struct imx_port *sport)
922{
923 struct scatterlist *sgl = &sport->rx_sgl;
924 struct dma_chan *chan = sport->dma_chan_rx;
925 struct device *dev = sport->port.dev;
926 struct dma_async_tx_descriptor *desc;
927 int ret;
928
929 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
930 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
931 if (ret == 0) {
932 dev_err(dev, "DMA mapping error for RX.\n");
933 return -EINVAL;
934 }
935 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
936 DMA_PREP_INTERRUPT);
937 if (!desc) {
938 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
939 return -EINVAL;
940 }
941 desc->callback = dma_rx_callback;
942 desc->callback_param = sport;
943
944 dev_dbg(dev, "RX: prepare for the DMA.\n");
945 dmaengine_submit(desc);
946 dma_async_issue_pending(chan);
947 return 0;
948}
949
950static void imx_uart_dma_exit(struct imx_port *sport)
951{
952 if (sport->dma_chan_rx) {
953 dma_release_channel(sport->dma_chan_rx);
954 sport->dma_chan_rx = NULL;
955
956 kfree(sport->rx_buf);
957 sport->rx_buf = NULL;
958 }
959
960 if (sport->dma_chan_tx) {
961 dma_release_channel(sport->dma_chan_tx);
962 sport->dma_chan_tx = NULL;
963 }
964
965 sport->dma_is_inited = 0;
966}
967
968static int imx_uart_dma_init(struct imx_port *sport)
969{
Huang Shijieb09c74a2013-08-29 16:29:25 +0800970 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800971 struct device *dev = sport->port.dev;
972 int ret;
973
974 /* Prepare for RX : */
975 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
976 if (!sport->dma_chan_rx) {
977 dev_dbg(dev, "cannot get the DMA channel.\n");
978 ret = -EINVAL;
979 goto err;
980 }
981
982 slave_config.direction = DMA_DEV_TO_MEM;
983 slave_config.src_addr = sport->port.mapbase + URXD0;
984 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
985 slave_config.src_maxburst = RXTL;
986 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
987 if (ret) {
988 dev_err(dev, "error in RX dma configuration.\n");
989 goto err;
990 }
991
992 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
993 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800994 ret = -ENOMEM;
995 goto err;
996 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800997
998 /* Prepare for TX : */
999 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1000 if (!sport->dma_chan_tx) {
1001 dev_err(dev, "cannot get the TX DMA channel!\n");
1002 ret = -EINVAL;
1003 goto err;
1004 }
1005
1006 slave_config.direction = DMA_MEM_TO_DEV;
1007 slave_config.dst_addr = sport->port.mapbase + URTX0;
1008 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1009 slave_config.dst_maxburst = TXTL;
1010 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1011 if (ret) {
1012 dev_err(dev, "error in TX dma configuration.");
1013 goto err;
1014 }
1015
1016 sport->dma_is_inited = 1;
1017
1018 return 0;
1019err:
1020 imx_uart_dma_exit(sport);
1021 return ret;
1022}
1023
1024static void imx_enable_dma(struct imx_port *sport)
1025{
1026 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001027
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001028 init_waitqueue_head(&sport->dma_wait);
1029
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001030 /* set UCR1 */
1031 temp = readl(sport->port.membase + UCR1);
1032 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN |
1033 /* wait for 32 idle frames for IDDMA interrupt */
1034 UCR1_ICD_REG(3);
1035 writel(temp, sport->port.membase + UCR1);
1036
1037 /* set UCR4 */
1038 temp = readl(sport->port.membase + UCR4);
1039 temp |= UCR4_IDDMAEN;
1040 writel(temp, sport->port.membase + UCR4);
1041
1042 sport->dma_is_enabled = 1;
1043}
1044
1045static void imx_disable_dma(struct imx_port *sport)
1046{
1047 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001048
1049 /* clear UCR1 */
1050 temp = readl(sport->port.membase + UCR1);
1051 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1052 writel(temp, sport->port.membase + UCR1);
1053
1054 /* clear UCR2 */
1055 temp = readl(sport->port.membase + UCR2);
1056 temp &= ~(UCR2_CTSC | UCR2_CTS);
1057 writel(temp, sport->port.membase + UCR2);
1058
1059 /* clear UCR4 */
1060 temp = readl(sport->port.membase + UCR4);
1061 temp &= ~UCR4_IDDMAEN;
1062 writel(temp, sport->port.membase + UCR4);
1063
1064 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001065}
1066
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001067/* half the RX buffer size */
1068#define CTSTL 16
1069
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070static int imx_startup(struct uart_port *port)
1071{
1072 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie772f8992014-05-21 08:56:28 +08001073 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001074 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Huang Shijie1cf93e02013-06-28 13:39:42 +08001076 retval = clk_prepare_enable(sport->clk_per);
1077 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001078 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001079 retval = clk_prepare_enable(sport->clk_ipg);
1080 if (retval) {
1081 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001082 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001083 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001084
Sascha Hauer587897f2005-04-29 22:46:40 +01001085 imx_setup_ufcr(sport, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
1087 /* disable the DREN bit (Data Ready interrupt enable) before
1088 * requesting IRQs
1089 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001090 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001091
1092 if (USE_IRDA(sport))
1093 temp |= UCR4_IRSC;
1094
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001095 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301096 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1097 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001098
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001099 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Huang Shijie772f8992014-05-21 08:56:28 +08001101 /* Reset fifo's and state machines */
1102 i = 100;
1103
1104 temp = readl(sport->port.membase + UCR2);
1105 temp &= ~UCR2_SRST;
1106 writel(temp, sport->port.membase + UCR2);
1107
1108 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1109 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001110
Xinyu Chen9ec18822012-08-27 09:36:51 +02001111 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 /*
1113 * Finally, clear and enable interrupts
1114 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001115 writel(USR1_RTSD, sport->port.membase + USR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001117 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001118 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001119
1120 if (USE_IRDA(sport)) {
1121 temp |= UCR1_IREN;
1122 temp &= ~(UCR1_RTSDEN);
1123 }
1124
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001125 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001127 temp = readl(sport->port.membase + UCR2);
1128 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001129 if (!sport->have_rtscts)
1130 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001131 writel(temp, sport->port.membase + UCR2);
1132
Huang Shijiea496e622013-07-08 17:14:17 +08001133 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001134 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001135 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001136 writel(temp, sport->port.membase + UCR3);
1137 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001138
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001139 if (USE_IRDA(sport)) {
1140 temp = readl(sport->port.membase + UCR4);
1141 if (sport->irda_inv_rx)
1142 temp |= UCR4_INVR;
1143 else
1144 temp &= ~(UCR4_INVR);
1145 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
1146
1147 temp = readl(sport->port.membase + UCR3);
1148 if (sport->irda_inv_tx)
1149 temp |= UCR3_INVT;
1150 else
1151 temp &= ~(UCR3_INVT);
1152 writel(temp, sport->port.membase + UCR3);
1153 }
1154
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 /*
1156 * Enable modem status interrupts
1157 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301159 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001161 if (USE_IRDA(sport)) {
1162 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001163 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001164 sport->irda_inv_rx = pdata->irda_inv_rx;
1165 sport->irda_inv_tx = pdata->irda_inv_tx;
1166 sport->trcv_delay = pdata->transceiver_delay;
1167 if (pdata->irda_enable)
1168 pdata->irda_enable(1);
1169 }
1170
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172}
1173
1174static void imx_shutdown(struct uart_port *port)
1175{
1176 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001177 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001178 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001180 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001181 int ret;
1182
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001183 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001184 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001185 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001186 if (ret != 0) {
1187 sport->dma_is_rxing = 0;
1188 sport->dma_is_txing = 0;
1189 dmaengine_terminate_all(sport->dma_chan_tx);
1190 dmaengine_terminate_all(sport->dma_chan_rx);
1191 }
1192 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001193 imx_stop_rx(port);
1194 imx_disable_dma(sport);
1195 imx_uart_dma_exit(sport);
1196 }
1197
Xinyu Chen9ec18822012-08-27 09:36:51 +02001198 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001199 temp = readl(sport->port.membase + UCR2);
1200 temp &= ~(UCR2_TXEN);
1201 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001202 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001203
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001204 if (USE_IRDA(sport)) {
1205 struct imxuart_platform_data *pdata;
Jingoo Han574de552013-07-30 17:06:57 +09001206 pdata = dev_get_platdata(sport->port.dev);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001207 if (pdata->irda_enable)
1208 pdata->irda_enable(0);
1209 }
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 /*
1212 * Stop our timer.
1213 */
1214 del_timer_sync(&sport->timer);
1215
1216 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 * Disable all interrupts, port and break condition.
1218 */
1219
Xinyu Chen9ec18822012-08-27 09:36:51 +02001220 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001221 temp = readl(sport->port.membase + UCR1);
1222 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001223 if (USE_IRDA(sport))
1224 temp &= ~(UCR1_IREN);
1225
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001226 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001227 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001228
Huang Shijie1cf93e02013-06-28 13:39:42 +08001229 clk_disable_unprepare(sport->clk_per);
1230 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231}
1232
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001233static void imx_flush_buffer(struct uart_port *port)
1234{
1235 struct imx_port *sport = (struct imx_port *)port;
1236
1237 if (sport->dma_is_enabled) {
1238 sport->tx_bytes = 0;
1239 dmaengine_terminate_all(sport->dma_chan_tx);
1240 }
1241}
1242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243static void
Alan Cox606d0992006-12-08 02:38:45 -08001244imx_set_termios(struct uart_port *port, struct ktermios *termios,
1245 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
1247 struct imx_port *sport = (struct imx_port *)port;
1248 unsigned long flags;
1249 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
1250 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001251 unsigned int div, ufcr;
1252 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001253 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
1255 /*
1256 * If we don't support modem control lines, don't allow
1257 * these to be set.
1258 */
1259 if (0) {
1260 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
1261 termios->c_cflag |= CLOCAL;
1262 }
1263
1264 /*
1265 * We only support CS7 and CS8.
1266 */
1267 while ((termios->c_cflag & CSIZE) != CS7 &&
1268 (termios->c_cflag & CSIZE) != CS8) {
1269 termios->c_cflag &= ~CSIZE;
1270 termios->c_cflag |= old_csize;
1271 old_csize = CS8;
1272 }
1273
1274 if ((termios->c_cflag & CSIZE) == CS8)
1275 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1276 else
1277 ucr2 = UCR2_SRST | UCR2_IRTS;
1278
1279 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301280 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001281 ucr2 &= ~UCR2_IRTS;
1282 ucr2 |= UCR2_CTSC;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001283
1284 /* Can we enable the DMA support? */
1285 if (is_imx6q_uart(sport) && !uart_console(port)
1286 && !sport->dma_is_inited)
1287 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001288 } else {
1289 termios->c_cflag &= ~CRTSCTS;
1290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 }
1292
1293 if (termios->c_cflag & CSTOPB)
1294 ucr2 |= UCR2_STPB;
1295 if (termios->c_cflag & PARENB) {
1296 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001297 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 ucr2 |= UCR2_PROE;
1299 }
1300
Eric Miao995234d2011-12-23 05:39:27 +08001301 del_timer_sync(&sport->timer);
1302
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 /*
1304 * Ask the core to calculate the divisor for us.
1305 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001306 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 quot = uart_get_divisor(port, baud);
1308
1309 spin_lock_irqsave(&sport->port.lock, flags);
1310
1311 sport->port.read_status_mask = 0;
1312 if (termios->c_iflag & INPCK)
1313 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1314 if (termios->c_iflag & (BRKINT | PARMRK))
1315 sport->port.read_status_mask |= URXD_BRK;
1316
1317 /*
1318 * Characters to ignore
1319 */
1320 sport->port.ignore_status_mask = 0;
1321 if (termios->c_iflag & IGNPAR)
1322 sport->port.ignore_status_mask |= URXD_PRERR;
1323 if (termios->c_iflag & IGNBRK) {
1324 sport->port.ignore_status_mask |= URXD_BRK;
1325 /*
1326 * If we're ignoring parity and break indicators,
1327 * ignore overruns too (for real raw support).
1328 */
1329 if (termios->c_iflag & IGNPAR)
1330 sport->port.ignore_status_mask |= URXD_OVRRUN;
1331 }
1332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 /*
1334 * Update the per-port timeout.
1335 */
1336 uart_update_timeout(port, termios->c_cflag, baud);
1337
1338 /*
1339 * disable interrupts and drain transmitter
1340 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001341 old_ucr1 = readl(sport->port.membase + UCR1);
1342 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1343 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Sachin Kamat82313e62013-01-07 10:25:02 +05301345 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 barrier();
1347
1348 /* then, disable everything */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001349 old_txrxen = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +05301350 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001351 sport->port.membase + UCR2);
1352 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001354 if (USE_IRDA(sport)) {
1355 /*
1356 * use maximum available submodule frequency to
1357 * avoid missing short pulses due to low sampling rate
1358 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001359 div = 1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001360 } else {
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001361 /* custom-baudrate handling */
1362 div = sport->port.uartclk / (baud * 16);
1363 if (baud == 38400 && quot != div)
1364 baud = sport->port.uartclk / (quot * 16);
1365
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001366 div = sport->port.uartclk / (baud * 16);
1367 if (div > 7)
1368 div = 7;
1369 if (!div)
1370 div = 1;
1371 }
Sascha Hauer036bb152008-07-05 10:02:44 +02001372
Oskar Schirmer534fca02009-06-11 14:52:23 +01001373 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1374 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001375
Alan Coxeab4f5a2010-06-01 22:52:52 +02001376 tdiv64 = sport->port.uartclk;
1377 tdiv64 *= num;
1378 do_div(tdiv64, denom * 16 * div);
1379 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001380 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001381
Oskar Schirmer534fca02009-06-11 14:52:23 +01001382 num -= 1;
1383 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001384
1385 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001386 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001387 if (sport->dte_mode)
1388 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001389 writel(ufcr, sport->port.membase + UFCR);
1390
Oskar Schirmer534fca02009-06-11 14:52:23 +01001391 writel(num, sport->port.membase + UBIR);
1392 writel(denom, sport->port.membase + UBMR);
1393
Huang Shijiea496e622013-07-08 17:14:17 +08001394 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001395 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001396 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001398 writel(old_ucr1, sport->port.membase + UCR1);
1399
1400 /* set the parity, stop bits and data size */
1401 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
1403 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1404 imx_enable_ms(&sport->port);
1405
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001406 if (sport->dma_is_inited && !sport->dma_is_enabled)
1407 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 spin_unlock_irqrestore(&sport->port.lock, flags);
1409}
1410
1411static const char *imx_type(struct uart_port *port)
1412{
1413 struct imx_port *sport = (struct imx_port *)port;
1414
1415 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1416}
1417
1418/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 * Configure/autoconfigure the port.
1420 */
1421static void imx_config_port(struct uart_port *port, int flags)
1422{
1423 struct imx_port *sport = (struct imx_port *)port;
1424
Alexander Shiyanda82f992014-02-22 16:01:33 +04001425 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 sport->port.type = PORT_IMX;
1427}
1428
1429/*
1430 * Verify the new serial_struct (for TIOCSSERIAL).
1431 * The only change we allow are to the flags and type, and
1432 * even then only between PORT_IMX and PORT_UNKNOWN
1433 */
1434static int
1435imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1436{
1437 struct imx_port *sport = (struct imx_port *)port;
1438 int ret = 0;
1439
1440 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1441 ret = -EINVAL;
1442 if (sport->port.irq != ser->irq)
1443 ret = -EINVAL;
1444 if (ser->io_type != UPIO_MEM)
1445 ret = -EINVAL;
1446 if (sport->port.uartclk / 16 != ser->baud_base)
1447 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001448 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 ret = -EINVAL;
1450 if (sport->port.iobase != ser->port)
1451 ret = -EINVAL;
1452 if (ser->hub6 != 0)
1453 ret = -EINVAL;
1454 return ret;
1455}
1456
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001457#if defined(CONFIG_CONSOLE_POLL)
1458static int imx_poll_get_char(struct uart_port *port)
1459{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001460 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001461 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001462
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001463 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001464}
1465
1466static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1467{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001468 unsigned int status;
1469
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001470 /* drain */
1471 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001472 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001473 } while (~status & USR1_TRDY);
1474
1475 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001476 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001477
1478 /* flush */
1479 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001480 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001481 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001482}
1483#endif
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485static struct uart_ops imx_pops = {
1486 .tx_empty = imx_tx_empty,
1487 .set_mctrl = imx_set_mctrl,
1488 .get_mctrl = imx_get_mctrl,
1489 .stop_tx = imx_stop_tx,
1490 .start_tx = imx_start_tx,
1491 .stop_rx = imx_stop_rx,
1492 .enable_ms = imx_enable_ms,
1493 .break_ctl = imx_break_ctl,
1494 .startup = imx_startup,
1495 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001496 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 .set_termios = imx_set_termios,
1498 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 .config_port = imx_config_port,
1500 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001501#if defined(CONFIG_CONSOLE_POLL)
1502 .poll_get_char = imx_poll_get_char,
1503 .poll_put_char = imx_poll_put_char,
1504#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505};
1506
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001507static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001510static void imx_console_putchar(struct uart_port *port, int ch)
1511{
1512 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001513
Shawn Guofe6b5402011-06-25 02:04:33 +08001514 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001515 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001516
1517 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001518}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
1520/*
1521 * Interrupts are disabled on entering
1522 */
1523static void
1524imx_console_write(struct console *co, const char *s, unsigned int count)
1525{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001526 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001527 struct imx_port_ucrs old_ucr;
1528 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001529 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001530 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001531 int retval;
1532
1533 retval = clk_enable(sport->clk_per);
1534 if (retval)
1535 return;
1536 retval = clk_enable(sport->clk_ipg);
1537 if (retval) {
1538 clk_disable(sport->clk_per);
1539 return;
1540 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001541
Thomas Gleixner677fe552013-02-14 21:01:06 +01001542 if (sport->port.sysrq)
1543 locked = 0;
1544 else if (oops_in_progress)
1545 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1546 else
1547 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548
1549 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001550 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001552 imx_port_ucrs_save(&sport->port, &old_ucr);
1553 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Shawn Guofe6b5402011-06-25 02:04:33 +08001555 if (is_imx1_uart(sport))
1556 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001557 ucr1 |= UCR1_UARTEN;
1558 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1559
1560 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001561
Dirk Behme0ad5a812011-12-22 09:57:52 +01001562 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
Russell Kingd3587882006-03-20 20:00:09 +00001564 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 /*
1567 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001568 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001570 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
Dirk Behme0ad5a812011-12-22 09:57:52 +01001572 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001573
Thomas Gleixner677fe552013-02-14 21:01:06 +01001574 if (locked)
1575 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001576
1577 clk_disable(sport->clk_ipg);
1578 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579}
1580
1581/*
1582 * If the port was already initialised (eg, by a boot loader),
1583 * try to determine the current setup.
1584 */
1585static void __init
1586imx_console_get_options(struct imx_port *sport, int *baud,
1587 int *parity, int *bits)
1588{
Sascha Hauer587897f2005-04-29 22:46:40 +01001589
Roel Kluin2e2eb502009-12-09 12:31:36 -08001590 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301592 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001593 unsigned int baud_raw;
1594 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001596 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597
1598 *parity = 'n';
1599 if (ucr2 & UCR2_PREN) {
1600 if (ucr2 & UCR2_PROE)
1601 *parity = 'o';
1602 else
1603 *parity = 'e';
1604 }
1605
1606 if (ucr2 & UCR2_WS)
1607 *bits = 8;
1608 else
1609 *bits = 7;
1610
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001611 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1612 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001614 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001615 if (ucfr_rfdiv == 6)
1616 ucfr_rfdiv = 7;
1617 else
1618 ucfr_rfdiv = 6 - ucfr_rfdiv;
1619
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001620 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001621 uartclk /= ucfr_rfdiv;
1622
1623 { /*
1624 * The next code provides exact computation of
1625 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1626 * without need of float support or long long division,
1627 * which would be required to prevent 32bit arithmetic overflow
1628 */
1629 unsigned int mul = ubir + 1;
1630 unsigned int div = 16 * (ubmr + 1);
1631 unsigned int rem = uartclk % div;
1632
1633 baud_raw = (uartclk / div) * mul;
1634 baud_raw += (rem * mul + div / 2) / div;
1635 *baud = (baud_raw + 50) / 100 * 100;
1636 }
1637
Sachin Kamat82313e62013-01-07 10:25:02 +05301638 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301639 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001640 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 }
1642}
1643
1644static int __init
1645imx_console_setup(struct console *co, char *options)
1646{
1647 struct imx_port *sport;
1648 int baud = 9600;
1649 int bits = 8;
1650 int parity = 'n';
1651 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001652 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 /*
1655 * Check whether an invalid uart number has been specified, and
1656 * if so, search for the first available port that does have
1657 * console support.
1658 */
1659 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1660 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001661 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301662 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001663 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Huang Shijie1cf93e02013-06-28 13:39:42 +08001665 /* For setting the registers, we only need to enable the ipg clock. */
1666 retval = clk_prepare_enable(sport->clk_ipg);
1667 if (retval)
1668 goto error_console;
1669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 if (options)
1671 uart_parse_options(options, &baud, &parity, &bits, &flow);
1672 else
1673 imx_console_get_options(sport, &baud, &parity, &bits);
1674
Sascha Hauer587897f2005-04-29 22:46:40 +01001675 imx_setup_ufcr(sport, 0);
1676
Huang Shijie1cf93e02013-06-28 13:39:42 +08001677 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1678
1679 clk_disable(sport->clk_ipg);
1680 if (retval) {
1681 clk_unprepare(sport->clk_ipg);
1682 goto error_console;
1683 }
1684
1685 retval = clk_prepare(sport->clk_per);
1686 if (retval)
1687 clk_disable_unprepare(sport->clk_ipg);
1688
1689error_console:
1690 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691}
1692
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001693static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001695 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 .write = imx_console_write,
1697 .device = uart_console_device,
1698 .setup = imx_console_setup,
1699 .flags = CON_PRINTBUFFER,
1700 .index = -1,
1701 .data = &imx_reg,
1702};
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704#define IMX_CONSOLE &imx_console
1705#else
1706#define IMX_CONSOLE NULL
1707#endif
1708
1709static struct uart_driver imx_reg = {
1710 .owner = THIS_MODULE,
1711 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001712 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 .major = SERIAL_IMX_MAJOR,
1714 .minor = MINOR_START,
1715 .nr = ARRAY_SIZE(imx_ports),
1716 .cons = IMX_CONSOLE,
1717};
1718
Russell King3ae5eae2005-11-09 22:32:44 +00001719static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001721 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001722 unsigned int val;
1723
1724 /* enable wakeup from i.MX UART */
1725 val = readl(sport->port.membase + UCR3);
1726 val |= UCR3_AWAKEN;
1727 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Richard Zhao034dc4d2012-09-18 16:14:59 +08001729 uart_suspend_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001731 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732}
1733
Russell King3ae5eae2005-11-09 22:32:44 +00001734static int serial_imx_resume(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001736 struct imx_port *sport = platform_get_drvdata(dev);
Fabio Estevamdb1a9b52011-12-13 01:23:48 -02001737 unsigned int val;
1738
1739 /* disable wakeup from i.MX UART */
1740 val = readl(sport->port.membase + UCR3);
1741 val &= ~UCR3_AWAKEN;
1742 writel(val, sport->port.membase + UCR3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Richard Zhao034dc4d2012-09-18 16:14:59 +08001744 uart_resume_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001746 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747}
1748
Shawn Guo22698aa2011-06-25 02:04:34 +08001749#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001750/*
1751 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1752 * could successfully get all information from dt or a negative errno.
1753 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001754static int serial_imx_probe_dt(struct imx_port *sport,
1755 struct platform_device *pdev)
1756{
1757 struct device_node *np = pdev->dev.of_node;
1758 const struct of_device_id *of_id =
1759 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001760 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001761
1762 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001763 /* no device tree device */
1764 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001765
Shawn Guoff059672011-09-22 14:48:13 +08001766 ret = of_alias_get_id(np, "serial");
1767 if (ret < 0) {
1768 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001769 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001770 }
1771 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001772
1773 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1774 sport->have_rtscts = 1;
1775
1776 if (of_get_property(np, "fsl,irda-mode", NULL))
1777 sport->use_irda = 1;
1778
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001779 if (of_get_property(np, "fsl,dte-mode", NULL))
1780 sport->dte_mode = 1;
1781
Shawn Guo22698aa2011-06-25 02:04:34 +08001782 sport->devdata = of_id->data;
1783
1784 return 0;
1785}
1786#else
1787static inline int serial_imx_probe_dt(struct imx_port *sport,
1788 struct platform_device *pdev)
1789{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001790 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001791}
1792#endif
1793
1794static void serial_imx_probe_pdata(struct imx_port *sport,
1795 struct platform_device *pdev)
1796{
Jingoo Han574de552013-07-30 17:06:57 +09001797 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001798
1799 sport->port.line = pdev->id;
1800 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1801
1802 if (!pdata)
1803 return;
1804
1805 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1806 sport->have_rtscts = 1;
1807
1808 if (pdata->flags & IMXUART_IRDA)
1809 sport->use_irda = 1;
1810}
1811
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001812static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001814 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001815 void __iomem *base;
1816 int ret = 0;
1817 struct resource *res;
Sascha Hauer5b802342006-05-04 14:07:42 +01001818
Sachin Kamat42d34192013-01-07 10:25:06 +05301819 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001820 if (!sport)
1821 return -ENOMEM;
1822
Shawn Guo22698aa2011-06-25 02:04:34 +08001823 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001824 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001825 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001826 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301827 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001828
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001829 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001830 base = devm_ioremap_resource(&pdev->dev, res);
1831 if (IS_ERR(base))
1832 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001833
1834 sport->port.dev = &pdev->dev;
1835 sport->port.mapbase = res->start;
1836 sport->port.membase = base;
1837 sport->port.type = PORT_IMX,
1838 sport->port.iotype = UPIO_MEM;
1839 sport->port.irq = platform_get_irq(pdev, 0);
1840 sport->rxirq = platform_get_irq(pdev, 0);
1841 sport->txirq = platform_get_irq(pdev, 1);
1842 sport->rtsirq = platform_get_irq(pdev, 2);
1843 sport->port.fifosize = 32;
1844 sport->port.ops = &imx_pops;
1845 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001846 init_timer(&sport->timer);
1847 sport->timer.function = imx_timeout;
1848 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001849
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001850 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1851 if (IS_ERR(sport->clk_ipg)) {
1852 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001853 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301854 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001855 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001856
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001857 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1858 if (IS_ERR(sport->clk_per)) {
1859 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001860 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301861 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001862 }
1863
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001864 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001865
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001866 /*
1867 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1868 * chips only have one interrupt.
1869 */
1870 if (sport->txirq > 0) {
1871 ret = devm_request_irq(&pdev->dev, sport->rxirq, imx_rxint, 0,
1872 dev_name(&pdev->dev), sport);
1873 if (ret)
1874 return ret;
1875
1876 ret = devm_request_irq(&pdev->dev, sport->txirq, imx_txint, 0,
1877 dev_name(&pdev->dev), sport);
1878 if (ret)
1879 return ret;
1880
1881 /* do not use RTS IRQ on IrDA */
1882 if (!USE_IRDA(sport)) {
1883 ret = devm_request_irq(&pdev->dev, sport->rtsirq,
1884 imx_rtsint, 0,
1885 dev_name(&pdev->dev), sport);
1886 if (ret)
1887 return ret;
1888 }
1889 } else {
1890 ret = devm_request_irq(&pdev->dev, sport->port.irq, imx_int, 0,
1891 dev_name(&pdev->dev), sport);
1892 if (ret)
1893 return ret;
1894 }
1895
Shawn Guo22698aa2011-06-25 02:04:34 +08001896 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001897
Richard Zhao0a86a862012-09-18 16:14:58 +08001898 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001899
Alexander Shiyan45af7802014-02-22 16:01:35 +04001900 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901}
1902
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001903static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001905 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
Alexander Shiyan45af7802014-02-22 16:01:35 +04001907 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908}
1909
Russell King3ae5eae2005-11-09 22:32:44 +00001910static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001911 .probe = serial_imx_probe,
1912 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913
1914 .suspend = serial_imx_suspend,
1915 .resume = serial_imx_resume,
Shawn Guofe6b5402011-06-25 02:04:33 +08001916 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00001917 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01001918 .name = "imx-uart",
Kay Sieverse169c132008-04-15 14:34:35 -07001919 .owner = THIS_MODULE,
Shawn Guo22698aa2011-06-25 02:04:34 +08001920 .of_match_table = imx_uart_dt_ids,
Russell King3ae5eae2005-11-09 22:32:44 +00001921 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922};
1923
1924static int __init imx_serial_init(void)
1925{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02001926 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 if (ret)
1929 return ret;
1930
Russell King3ae5eae2005-11-09 22:32:44 +00001931 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 if (ret != 0)
1933 uart_unregister_driver(&imx_reg);
1934
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01001935 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936}
1937
1938static void __exit imx_serial_exit(void)
1939{
Russell Kingc889b892005-11-21 17:05:21 +00001940 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01001941 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942}
1943
1944module_init(imx_serial_init);
1945module_exit(imx_serial_exit);
1946
1947MODULE_AUTHOR("Sascha Hauer");
1948MODULE_DESCRIPTION("IMX generic serial port driver");
1949MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07001950MODULE_ALIAS("platform:imx-uart");