blob: a76266f242a1f9a11b2716634cbb4e6ea0e32dd8 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
R Sricharan6b5de092012-05-10 19:46:00 +053014/ {
Tony Lindgren98cc4542016-09-13 16:10:56 -070015 #address-cells = <2>;
16 #size-cells = <2>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017
R Sricharan6b5de092012-05-10 19:46:00 +053018 compatible = "ti,omap5";
Marc Zyngier7136d452015-03-11 15:43:49 +000019 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillasc3f7ca42016-12-19 11:44:36 -030020 chosen { };
R Sricharan6b5de092012-05-10 19:46:00 +053021
22 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050023 i2c0 = &i2c1;
24 i2c1 = &i2c2;
25 i2c2 = &i2c3;
26 i2c3 = &i2c4;
27 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053028 serial0 = &uart1;
29 serial1 = &uart2;
30 serial2 = &uart3;
31 serial3 = &uart4;
32 serial4 = &uart5;
33 serial5 = &uart6;
34 };
35
36 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010037 #address-cells = <1>;
38 #size-cells = <0>;
39
Nishanth Menonb8981d72013-10-16 10:39:04 -050040 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010041 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053042 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010043 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050044
45 operating-points = <
46 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050047 1000000 1060000
48 1500000 1250000
49 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060050
51 clocks = <&dpll_mpu_ck>;
52 clock-names = "cpu";
53
54 clock-latency = <300000>; /* From omap-cpufreq driver */
55
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040056 /* cooling options */
57 cooling-min-level = <0>;
58 cooling-max-level = <2>;
59 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053060 };
61 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010062 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053063 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010064 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053065 };
66 };
67
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040068 thermal-zones {
69 #include "omap4-cpu-thermal.dtsi"
70 #include "omap5-gpu-thermal.dtsi"
71 #include "omap5-core-thermal.dtsi"
72 };
73
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053074 timer {
75 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020076 /* PPI secure/nonsecure IRQ */
77 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
78 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000081 interrupt-parent = <&gic>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053082 };
83
Nathan Lynch69a126c2014-03-19 10:45:53 -050084 pmu {
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
88 };
89
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053090 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
92 interrupt-controller;
93 #interrupt-cells = <3>;
Tony Lindgren98cc4542016-09-13 16:10:56 -070094 reg = <0 0x48211000 0 0x1000>,
95 <0 0x48212000 0 0x1000>,
96 <0 0x48214000 0 0x2000>,
97 <0 0x48216000 0 0x2000>;
Marc Zyngier7136d452015-03-11 15:43:49 +000098 interrupt-parent = <&gic>;
99 };
100
101 wakeupgen: interrupt-controller@48281000 {
102 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
103 interrupt-controller;
104 #interrupt-cells = <3>;
Tony Lindgren98cc4542016-09-13 16:10:56 -0700105 reg = <0 0x48281000 0 0x1000>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000106 interrupt-parent = <&gic>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +0530107 };
108
R Sricharan6b5de092012-05-10 19:46:00 +0530109 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100110 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530111 * that are not memory mapped in the MPU view or for the MPU itself.
112 */
113 soc {
114 compatible = "ti,omap-infra";
115 mpu {
Rajendra Nayak1306c082014-09-10 11:04:04 -0500116 compatible = "ti,omap4-mpu";
R Sricharan6b5de092012-05-10 19:46:00 +0530117 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -0500118 sram = <&ocmcram>;
R Sricharan6b5de092012-05-10 19:46:00 +0530119 };
120 };
121
122 /*
123 * XXX: Use a flat representation of the OMAP3 interconnect.
124 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100125 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530126 * the moment, just use a fake OCP bus entry to represent the whole bus
127 * hierarchy.
128 */
129 ocp {
Suman Annae7309c22015-04-24 12:54:20 -0500130 compatible = "ti,omap5-l3-noc", "simple-bus";
R Sricharan6b5de092012-05-10 19:46:00 +0530131 #address-cells = <1>;
132 #size-cells = <1>;
Tony Lindgren98cc4542016-09-13 16:10:56 -0700133 ranges = <0 0 0 0xc0000000>;
Roger Quadros7ff9fb22020-03-16 12:27:31 +0200134 dma-ranges = <0x80000000 0x0 0x80000000 0x80000000>;
R Sricharan6b5de092012-05-10 19:46:00 +0530135 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Tony Lindgren98cc4542016-09-13 16:10:56 -0700136 reg = <0 0x44000000 0 0x2000>,
137 <0 0x44800000 0 0x3000>,
138 <0 0x45000000 0 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200139 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
140 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530141
Tero Kristoed8509e2015-02-12 11:35:29 +0200142 l4_cfg: l4@4a000000 {
143 compatible = "ti,omap5-l4-cfg", "simple-bus";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300144 #address-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200145 #size-cells = <1>;
146 ranges = <0 0x4a000000 0x22a000>;
147
148 scm_core: scm@2000 {
149 compatible = "ti,omap5-scm-core", "simple-bus";
150 reg = <0x2000 0x1000>;
151 #address-cells = <1>;
152 #size-cells = <1>;
153 ranges = <0 0x2000 0x800>;
154
155 scm_conf: scm_conf@0 {
156 compatible = "syscon";
157 reg = <0x0 0x800>;
158 #address-cells = <1>;
159 #size-cells = <1>;
160 };
161 };
162
163 scm_padconf_core: scm@2800 {
164 compatible = "ti,omap5-scm-padconf-core",
165 "simple-bus";
166 #address-cells = <1>;
167 #size-cells = <1>;
168 ranges = <0 0x2800 0x800>;
169
170 omap5_pmx_core: pinmux@40 {
171 compatible = "ti,omap5-padconf",
172 "pinctrl-single";
173 reg = <0x40 0x01b6>;
174 #address-cells = <1>;
175 #size-cells = <0>;
176 #interrupt-cells = <1>;
177 interrupt-controller;
178 pinctrl-single,register-width = <16>;
179 pinctrl-single,function-mask = <0x7fff>;
180 };
181
182 omap5_padconf_global: omap5_padconf_global@5a0 {
Kishon Vijay Abraham I70caac32015-07-27 17:46:40 +0530183 compatible = "syscon",
184 "simple-bus";
Tero Kristoed8509e2015-02-12 11:35:29 +0200185 reg = <0x5a0 0xec>;
186 #address-cells = <1>;
187 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530188 ranges = <0 0x5a0 0xec>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200189
Javier Martinez Canillas308cfda2016-04-01 16:20:18 -0400190 pbias_regulator: pbias_regulator@60 {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530191 compatible = "ti,pbias-omap5", "ti,pbias-omap";
Tero Kristoed8509e2015-02-12 11:35:29 +0200192 reg = <0x60 0x4>;
193 syscon = <&omap5_padconf_global>;
194 pbias_mmc_reg: pbias_mmc_omap5 {
195 regulator-name = "pbias_mmc_omap5";
196 regulator-min-microvolt = <1800000>;
197 regulator-max-microvolt = <3000000>;
198 };
199 };
200 };
201 };
202
203 cm_core_aon: cm_core_aon@4000 {
204 compatible = "ti,omap5-cm-core-aon";
205 reg = <0x4000 0x2000>;
206
207 cm_core_aon_clocks: clocks {
208 #address-cells = <1>;
209 #size-cells = <0>;
210 };
211
212 cm_core_aon_clockdomains: clockdomains {
213 };
214 };
215
216 cm_core: cm_core@8000 {
217 compatible = "ti,omap5-cm-core";
218 reg = <0x8000 0x3000>;
219
220 cm_core_clocks: clocks {
221 #address-cells = <1>;
222 #size-cells = <0>;
223 };
224
225 cm_core_clockdomains: clockdomains {
226 };
227 };
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300228 };
Tero Kristoed8509e2015-02-12 11:35:29 +0200229
230 l4_wkup: l4@4ae00000 {
231 compatible = "ti,omap5-l4-wkup", "simple-bus";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300232 #address-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200233 #size-cells = <1>;
234 ranges = <0 0x4ae00000 0x2b000>;
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300235
Tero Kristoed8509e2015-02-12 11:35:29 +0200236 counter32k: counter@4000 {
237 compatible = "ti,omap-counter32k";
238 reg = <0x4000 0x40>;
239 ti,hwmods = "counter_32k";
240 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530241
Tero Kristoed8509e2015-02-12 11:35:29 +0200242 prm: prm@6000 {
243 compatible = "ti,omap5-prm";
244 reg = <0x6000 0x3000>;
245 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
246
247 prm_clocks: clocks {
248 #address-cells = <1>;
249 #size-cells = <0>;
250 };
251
252 prm_clockdomains: clockdomains {
253 };
254 };
255
256 scrm: scrm@a000 {
257 compatible = "ti,omap5-scrm";
258 reg = <0xa000 0x2000>;
259
260 scrm_clocks: clocks {
261 #address-cells = <1>;
262 #size-cells = <0>;
263 };
264
265 scrm_clockdomains: clockdomains {
266 };
267 };
268
269 omap5_pmx_wkup: pinmux@c840 {
270 compatible = "ti,omap5-padconf",
271 "pinctrl-single";
H. Nikolaus Schaller74729312016-04-18 20:20:59 +0200272 reg = <0xc840 0x003c>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200273 #address-cells = <1>;
274 #size-cells = <0>;
275 #interrupt-cells = <1>;
276 interrupt-controller;
277 pinctrl-single,register-width = <16>;
278 pinctrl-single,function-mask = <0x7fff>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530279 };
280 };
281
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500282 ocmcram: ocmcram@40300000 {
283 compatible = "mmio-sram";
284 reg = <0x40300000 0x20000>; /* 128k */
285 };
286
Jon Hunter2c2dc542012-04-26 13:47:59 -0500287 sdma: dma-controller@4a056000 {
288 compatible = "ti,omap4430-sdma";
289 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200290 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
291 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
292 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500294 #dma-cells = <1>;
Peter Ujfalusi951c1c02015-02-20 15:42:05 +0200295 dma-channels = <32>;
296 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500297 };
298
R Sricharan6b5de092012-05-10 19:46:00 +0530299 gpio1: gpio@4ae10000 {
300 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200301 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200302 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530303 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500304 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530305 gpio-controller;
306 #gpio-cells = <2>;
307 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600308 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530309 };
310
311 gpio2: gpio@48055000 {
312 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200313 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200314 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530315 ti,hwmods = "gpio2";
316 gpio-controller;
317 #gpio-cells = <2>;
318 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600319 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530320 };
321
322 gpio3: gpio@48057000 {
323 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200324 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200325 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530326 ti,hwmods = "gpio3";
327 gpio-controller;
328 #gpio-cells = <2>;
329 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600330 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530331 };
332
333 gpio4: gpio@48059000 {
334 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200335 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200336 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530337 ti,hwmods = "gpio4";
338 gpio-controller;
339 #gpio-cells = <2>;
340 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600341 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530342 };
343
344 gpio5: gpio@4805b000 {
345 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200346 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200347 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530348 ti,hwmods = "gpio5";
349 gpio-controller;
350 #gpio-cells = <2>;
351 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600352 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530353 };
354
355 gpio6: gpio@4805d000 {
356 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200357 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200358 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530359 ti,hwmods = "gpio6";
360 gpio-controller;
361 #gpio-cells = <2>;
362 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600363 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530364 };
365
366 gpio7: gpio@48051000 {
367 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200368 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200369 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530370 ti,hwmods = "gpio7";
371 gpio-controller;
372 #gpio-cells = <2>;
373 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600374 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530375 };
376
377 gpio8: gpio@48053000 {
378 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200379 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200380 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530381 ti,hwmods = "gpio8";
382 gpio-controller;
383 #gpio-cells = <2>;
384 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600385 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530386 };
387
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600388 gpmc: gpmc@50000000 {
389 compatible = "ti,omap4430-gpmc";
390 reg = <0x50000000 0x1000>;
391 #address-cells = <2>;
392 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200393 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500394 dmas = <&sdma 4>;
395 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600396 gpmc,num-cs = <8>;
397 gpmc,num-waitpins = <4>;
398 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100399 clocks = <&l3_iclk_div>;
400 clock-names = "fck";
Roger Quadrose99d4132016-04-07 13:25:30 +0300401 interrupt-controller;
402 #interrupt-cells = <2>;
403 gpio-controller;
404 #gpio-cells = <2>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600405 };
406
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530407 i2c1: i2c@48070000 {
408 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200409 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200410 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530411 #address-cells = <1>;
412 #size-cells = <0>;
413 ti,hwmods = "i2c1";
414 };
415
416 i2c2: i2c@48072000 {
417 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200418 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200419 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530420 #address-cells = <1>;
421 #size-cells = <0>;
422 ti,hwmods = "i2c2";
423 };
424
425 i2c3: i2c@48060000 {
426 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200427 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200428 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530429 #address-cells = <1>;
430 #size-cells = <0>;
431 ti,hwmods = "i2c3";
432 };
433
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200434 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530435 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200436 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200437 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530438 #address-cells = <1>;
439 #size-cells = <0>;
440 ti,hwmods = "i2c4";
441 };
442
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200443 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530444 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200445 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200446 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530447 #address-cells = <1>;
448 #size-cells = <0>;
449 ti,hwmods = "i2c5";
450 };
451
Suman Annafe0e09e2013-10-10 16:15:34 -0500452 hwspinlock: spinlock@4a0f6000 {
453 compatible = "ti,omap4-hwspinlock";
454 reg = <0x4a0f6000 0x1000>;
455 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600456 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500457 };
458
Felipe Balbi43286b12013-02-13 14:58:36 +0530459 mcspi1: spi@48098000 {
460 compatible = "ti,omap4-mcspi";
461 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200462 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530463 #address-cells = <1>;
464 #size-cells = <0>;
465 ti,hwmods = "mcspi1";
466 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500467 dmas = <&sdma 35>,
468 <&sdma 36>,
469 <&sdma 37>,
470 <&sdma 38>,
471 <&sdma 39>,
472 <&sdma 40>,
473 <&sdma 41>,
474 <&sdma 42>;
475 dma-names = "tx0", "rx0", "tx1", "rx1",
476 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530477 };
478
479 mcspi2: spi@4809a000 {
480 compatible = "ti,omap4-mcspi";
481 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200482 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530483 #address-cells = <1>;
484 #size-cells = <0>;
485 ti,hwmods = "mcspi2";
486 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500487 dmas = <&sdma 43>,
488 <&sdma 44>,
489 <&sdma 45>,
490 <&sdma 46>;
491 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530492 };
493
494 mcspi3: spi@480b8000 {
495 compatible = "ti,omap4-mcspi";
496 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200497 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530498 #address-cells = <1>;
499 #size-cells = <0>;
500 ti,hwmods = "mcspi3";
501 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500502 dmas = <&sdma 15>, <&sdma 16>;
503 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530504 };
505
506 mcspi4: spi@480ba000 {
507 compatible = "ti,omap4-mcspi";
508 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200509 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530510 #address-cells = <1>;
511 #size-cells = <0>;
512 ti,hwmods = "mcspi4";
513 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500514 dmas = <&sdma 70>, <&sdma 71>;
515 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530516 };
517
R Sricharan6b5de092012-05-10 19:46:00 +0530518 uart1: serial@4806a000 {
519 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200520 reg = <0x4806a000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000521 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530522 ti,hwmods = "uart1";
523 clock-frequency = <48000000>;
524 };
525
526 uart2: serial@4806c000 {
527 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200528 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000529 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530530 ti,hwmods = "uart2";
531 clock-frequency = <48000000>;
532 };
533
534 uart3: serial@48020000 {
535 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200536 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000537 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530538 ti,hwmods = "uart3";
539 clock-frequency = <48000000>;
540 };
541
542 uart4: serial@4806e000 {
543 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200544 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000545 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530546 ti,hwmods = "uart4";
547 clock-frequency = <48000000>;
548 };
549
550 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200551 compatible = "ti,omap4-uart";
552 reg = <0x48066000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000553 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530554 ti,hwmods = "uart5";
555 clock-frequency = <48000000>;
556 };
557
558 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200559 compatible = "ti,omap4-uart";
560 reg = <0x48068000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000561 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530562 ti,hwmods = "uart6";
563 clock-frequency = <48000000>;
564 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530565
566 mmc1: mmc@4809c000 {
567 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200568 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200569 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530570 ti,hwmods = "mmc1";
571 ti,dual-volt;
572 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500573 dmas = <&sdma 61>, <&sdma 62>;
574 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530575 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530576 };
577
578 mmc2: mmc@480b4000 {
579 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200580 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200581 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530582 ti,hwmods = "mmc2";
583 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500584 dmas = <&sdma 47>, <&sdma 48>;
585 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530586 };
587
588 mmc3: mmc@480ad000 {
589 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200590 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200591 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530592 ti,hwmods = "mmc3";
593 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500594 dmas = <&sdma 77>, <&sdma 78>;
595 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530596 };
597
598 mmc4: mmc@480d1000 {
599 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200600 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200601 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530602 ti,hwmods = "mmc4";
603 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500604 dmas = <&sdma 57>, <&sdma 58>;
605 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530606 };
607
608 mmc5: mmc@480d5000 {
609 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200610 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200611 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530612 ti,hwmods = "mmc5";
613 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500614 dmas = <&sdma 59>, <&sdma 60>;
615 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530616 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530617
Suman Anna2dcfa562014-03-05 18:24:19 -0600618 mmu_dsp: mmu@4a066000 {
619 compatible = "ti,omap4-iommu";
620 reg = <0x4a066000 0x100>;
621 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
622 ti,hwmods = "mmu_dsp";
Suman Annac1b5d0f2015-07-10 12:28:56 -0500623 #iommu-cells = <0>;
Suman Anna2dcfa562014-03-05 18:24:19 -0600624 };
625
626 mmu_ipu: mmu@55082000 {
627 compatible = "ti,omap4-iommu";
628 reg = <0x55082000 0x100>;
629 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
630 ti,hwmods = "mmu_ipu";
Suman Annac1b5d0f2015-07-10 12:28:56 -0500631 #iommu-cells = <0>;
Suman Anna2dcfa562014-03-05 18:24:19 -0600632 ti,iommu-bus-err-back;
633 };
634
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530635 keypad: keypad@4ae1c000 {
636 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530637 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530638 ti,hwmods = "kbd";
639 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300640
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300641 mcpdm: mcpdm@40132000 {
642 compatible = "ti,omap4-mcpdm";
643 reg = <0x40132000 0x7f>, /* MPU private access */
644 <0x49032000 0x7f>; /* L3 Interconnect */
645 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200646 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300647 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100648 dmas = <&sdma 65>,
649 <&sdma 66>;
650 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200651 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300652 };
653
654 dmic: dmic@4012e000 {
655 compatible = "ti,omap4-dmic";
656 reg = <0x4012e000 0x7f>, /* MPU private access */
657 <0x4902e000 0x7f>; /* L3 Interconnect */
658 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200659 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300660 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100661 dmas = <&sdma 67>;
662 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200663 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300664 };
665
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300666 mcbsp1: mcbsp@40122000 {
667 compatible = "ti,omap4-mcbsp";
668 reg = <0x40122000 0xff>, /* MPU private access */
669 <0x49022000 0xff>; /* L3 Interconnect */
670 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200671 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300672 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300673 ti,buffer-size = <128>;
674 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100675 dmas = <&sdma 33>,
676 <&sdma 34>;
677 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200678 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300679 };
680
681 mcbsp2: mcbsp@40124000 {
682 compatible = "ti,omap4-mcbsp";
683 reg = <0x40124000 0xff>, /* MPU private access */
684 <0x49024000 0xff>; /* L3 Interconnect */
685 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200686 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300687 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300688 ti,buffer-size = <128>;
689 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100690 dmas = <&sdma 17>,
691 <&sdma 18>;
692 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200693 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300694 };
695
696 mcbsp3: mcbsp@40126000 {
697 compatible = "ti,omap4-mcbsp";
698 reg = <0x40126000 0xff>, /* MPU private access */
699 <0x49026000 0xff>; /* L3 Interconnect */
700 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200701 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300702 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300703 ti,buffer-size = <128>;
704 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100705 dmas = <&sdma 19>,
706 <&sdma 20>;
707 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200708 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300709 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500710
Suman Anna84d89c32014-04-22 17:23:35 -0500711 mailbox: mailbox@4a0f4000 {
712 compatible = "ti,omap4-mailbox";
713 reg = <0x4a0f4000 0x200>;
714 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
715 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600716 #mbox-cells = <1>;
Suman Anna41ffada2014-07-11 16:44:34 -0500717 ti,mbox-num-users = <3>;
718 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500719 mbox_ipu: mbox_ipu {
720 ti,mbox-tx = <0 0 0>;
721 ti,mbox-rx = <1 0 0>;
722 };
723 mbox_dsp: mbox_dsp {
724 ti,mbox-tx = <3 0 0>;
725 ti,mbox-rx = <2 0 0>;
726 };
Suman Anna84d89c32014-04-22 17:23:35 -0500727 };
728
Jon Hunterdf692a92012-11-01 09:09:51 -0500729 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500730 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500731 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200732 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500733 ti,hwmods = "timer1";
734 ti,timer-alwon;
735 };
736
737 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500738 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500739 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200740 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500741 ti,hwmods = "timer2";
742 };
743
744 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500745 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500746 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200747 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500748 ti,hwmods = "timer3";
749 };
750
751 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500752 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500753 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200754 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500755 ti,hwmods = "timer4";
756 };
757
758 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500759 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500760 reg = <0x40138000 0x80>,
761 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200762 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500763 ti,hwmods = "timer5";
764 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500765 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500766 };
767
768 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500769 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500770 reg = <0x4013a000 0x80>,
771 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200772 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500773 ti,hwmods = "timer6";
774 ti,timer-dsp;
775 ti,timer-pwm;
776 };
777
778 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500779 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500780 reg = <0x4013c000 0x80>,
781 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200782 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500783 ti,hwmods = "timer7";
784 ti,timer-dsp;
785 };
786
787 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500788 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500789 reg = <0x4013e000 0x80>,
790 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200791 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500792 ti,hwmods = "timer8";
793 ti,timer-dsp;
794 ti,timer-pwm;
795 };
796
797 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500798 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500799 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200800 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500801 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500802 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500803 };
804
805 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500806 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500807 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200808 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500809 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500810 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500811 };
812
813 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500814 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500815 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200816 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500817 ti,hwmods = "timer11";
818 ti,timer-pwm;
819 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530820
Lokesh Vutla55452192013-02-27 11:54:45 +0530821 wdt2: wdt@4ae14000 {
822 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
823 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200824 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530825 ti,hwmods = "wd_timer2";
826 };
827
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530828 dmm@4e000000 {
829 compatible = "ti,omap5-dmm";
830 reg = <0x4e000000 0x800>;
831 interrupts = <0 113 0x4>;
832 ti,hwmods = "dmm";
833 };
834
Lee Jones8906d652013-07-22 11:52:37 +0100835 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530836 compatible = "ti,emif-4d5";
837 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530838 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530839 phy-type = <2>; /* DDR PHY type: Intelli PHY */
840 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200841 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530842 hw-caps-read-idle-ctrl;
843 hw-caps-ll-interface;
844 hw-caps-temp-alert;
845 };
846
Lee Jones8906d652013-07-22 11:52:37 +0100847 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530848 compatible = "ti,emif-4d5";
849 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530850 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530851 phy-type = <2>; /* DDR PHY type: Intelli PHY */
852 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200853 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530854 hw-caps-read-idle-ctrl;
855 hw-caps-ll-interface;
856 hw-caps-temp-alert;
857 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530858
Felipe Balbie3a412c2013-08-21 20:01:32 +0530859 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530860 compatible = "ti,dwc3";
861 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530862 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200863 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530864 #address-cells = <1>;
865 #size-cells = <1>;
866 utmi-mode = <2>;
867 ranges;
Tony Lindgren952a5db2016-09-09 14:04:28 -0700868 dwc3: dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300869 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530870 reg = <0x4a030000 0x10000>;
Roger Quadros8d33c092015-07-08 13:42:31 +0300871 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
872 <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
873 <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
874 interrupt-names = "peripheral",
875 "host",
876 "otg";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530877 phys = <&usb2_phy>, <&usb3_phy>;
878 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530879 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530880 };
881 };
882
Felipe Balbib6731f72013-08-21 20:01:31 +0530883 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530884 compatible = "ti,omap-ocp2scp";
885 #address-cells = <1>;
886 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530887 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530888 ranges;
889 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530890 usb2_phy: usb2phy@4a084000 {
891 compatible = "ti,omap-usb2";
892 reg = <0x4a084000 0x7c>;
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530893 syscon-phy-power = <&scm_conf 0x300>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300894 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
895 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530896 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530897 };
898
899 usb3_phy: usb3phy@4a084400 {
900 compatible = "ti,omap-usb3";
901 reg = <0x4a084400 0x80>,
902 <0x4a084800 0x64>,
903 <0x4a084c00 0x40>;
904 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530905 syscon-phy-power = <&scm_conf 0x370>;
Roger Quadrosada76572014-04-01 13:37:27 +0300906 clocks = <&usb_phy_cm_clk32k>,
907 <&sys_clkin>,
908 <&usb_otg_ss_refclk960m>;
909 clock-names = "wkupclk",
910 "sysclk",
911 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530912 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530913 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530914 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530915
916 usbhstll: usbhstll@4a062000 {
917 compatible = "ti,usbhs-tll";
918 reg = <0x4a062000 0x1000>;
919 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
920 ti,hwmods = "usb_tll_hs";
921 };
922
923 usbhshost: usbhshost@4a064000 {
924 compatible = "ti,usbhs-host";
925 reg = <0x4a064000 0x800>;
926 ti,hwmods = "usb_host_hs";
927 #address-cells = <1>;
928 #size-cells = <1>;
929 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200930 clocks = <&l3init_60m_fclk>,
931 <&xclk60mhsp1_ck>,
932 <&xclk60mhsp2_ck>;
933 clock-names = "refclk_60m_int",
934 "refclk_60m_ext_p1",
935 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530936
937 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200938 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530939 reg = <0x4a064800 0x400>;
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530940 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
941 };
942
943 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200944 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530945 reg = <0x4a064c00 0x400>;
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530946 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
947 };
948 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400949
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400950 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400951 reg = <0x4a0021e0 0xc
952 0x4a00232c 0xc
953 0x4a002380 0x2c
954 0x4a0023C0 0x3c>;
955 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
956 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400957
958 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400959 };
Balaji T K4f829522014-04-23 20:35:33 +0300960
Balaji T K4f829522014-04-23 20:35:33 +0300961 /* OCP2SCP3 */
962 ocp2scp@4a090000 {
963 compatible = "ti,omap-ocp2scp";
964 #address-cells = <1>;
965 #size-cells = <1>;
966 reg = <0x4a090000 0x20>;
967 ranges;
968 ti,hwmods = "ocp2scp3";
969 sata_phy: phy@4a096000 {
970 compatible = "ti,phy-pipe3-sata";
971 reg = <0x4A096000 0x80>, /* phy_rx */
972 <0x4A096400 0x64>, /* phy_tx */
973 <0x4A096800 0x40>; /* pll_ctrl */
974 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530975 syscon-phy-power = <&scm_conf 0x374>;
Roger Quadrosa0182722015-01-13 14:23:22 +0200976 clocks = <&sys_clkin>, <&sata_ref_clk>;
977 clock-names = "sysclk", "refclk";
Balaji T K4f829522014-04-23 20:35:33 +0300978 #phy-cells = <0>;
979 };
980 };
981
982 sata: sata@4a141100 {
983 compatible = "snps,dwc-ahci";
984 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
985 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
986 phys = <&sata_phy>;
987 phy-names = "sata-phy";
988 clocks = <&sata_ref_clk>;
989 ti,hwmods = "sata";
Jean-Jacques Hiblot5b661862017-01-09 13:22:15 +0100990 ports-implemented = <0x1>;
Balaji T K4f829522014-04-23 20:35:33 +0300991 };
992
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200993 dss: dss@58000000 {
994 compatible = "ti,omap5-dss";
995 reg = <0x58000000 0x80>;
996 status = "disabled";
997 ti,hwmods = "dss_core";
998 clocks = <&dss_dss_clk>;
999 clock-names = "fck";
1000 #address-cells = <1>;
1001 #size-cells = <1>;
1002 ranges;
1003
1004 dispc@58001000 {
1005 compatible = "ti,omap5-dispc";
1006 reg = <0x58001000 0x1000>;
1007 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1008 ti,hwmods = "dss_dispc";
1009 clocks = <&dss_dss_clk>;
1010 clock-names = "fck";
1011 };
1012
Tomi Valkeinen84ace672014-09-04 09:28:32 +03001013 rfbi: encoder@58002000 {
1014 compatible = "ti,omap5-rfbi";
1015 reg = <0x58002000 0x100>;
1016 status = "disabled";
1017 ti,hwmods = "dss_rfbi";
1018 clocks = <&dss_dss_clk>, <&l3_iclk_div>;
1019 clock-names = "fck", "ick";
1020 };
1021
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001022 dsi1: encoder@58004000 {
1023 compatible = "ti,omap5-dsi";
1024 reg = <0x58004000 0x200>,
1025 <0x58004200 0x40>,
1026 <0x58004300 0x40>;
1027 reg-names = "proto", "phy", "pll";
1028 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1029 status = "disabled";
1030 ti,hwmods = "dss_dsi1";
1031 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1032 clock-names = "fck", "sys_clk";
1033 };
1034
1035 dsi2: encoder@58005000 {
1036 compatible = "ti,omap5-dsi";
1037 reg = <0x58009000 0x200>,
1038 <0x58009200 0x40>,
1039 <0x58009300 0x40>;
1040 reg-names = "proto", "phy", "pll";
1041 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1042 status = "disabled";
1043 ti,hwmods = "dss_dsi2";
1044 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1045 clock-names = "fck", "sys_clk";
1046 };
1047
1048 hdmi: encoder@58060000 {
1049 compatible = "ti,omap5-hdmi";
1050 reg = <0x58040000 0x200>,
1051 <0x58040200 0x80>,
1052 <0x58040300 0x80>,
1053 <0x58060000 0x19000>;
1054 reg-names = "wp", "pll", "phy", "core";
1055 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1056 status = "disabled";
1057 ti,hwmods = "dss_hdmi";
1058 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1059 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +03001060 dmas = <&sdma 76>;
1061 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001062 };
1063 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -05001064
1065 abb_mpu: regulator-abb-mpu {
1066 compatible = "ti,abb-v2";
1067 regulator-name = "abb_mpu";
1068 #address-cells = <0>;
1069 #size-cells = <0>;
1070 clocks = <&sys_clkin>;
1071 ti,settling-time = <50>;
1072 ti,clock-cycles = <16>;
1073
1074 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1075 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1076 reg-names = "base-address", "int-address",
1077 "efuse-address", "ldo-address";
1078 ti,tranxdone-status-mask = <0x80>;
1079 /* LDOVBBMPU_MUX_CTRL */
1080 ti,ldovbb-override-mask = <0x400>;
1081 /* LDOVBBMPU_VSET_OUT */
1082 ti,ldovbb-vset-mask = <0x1F>;
1083
1084 /*
1085 * NOTE: only FBB mode used but actual vset will
1086 * determine final biasing
1087 */
1088 ti,abb_info = <
1089 /*uV ABB efuse rbb_m fbb_m vset_m*/
1090 1060000 0 0x0 0 0x02000000 0x01F00000
1091 1250000 0 0x4 0 0x02000000 0x01F00000
1092 >;
1093 };
1094
1095 abb_mm: regulator-abb-mm {
1096 compatible = "ti,abb-v2";
1097 regulator-name = "abb_mm";
1098 #address-cells = <0>;
1099 #size-cells = <0>;
1100 clocks = <&sys_clkin>;
1101 ti,settling-time = <50>;
1102 ti,clock-cycles = <16>;
1103
1104 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1105 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1106 reg-names = "base-address", "int-address",
1107 "efuse-address", "ldo-address";
1108 ti,tranxdone-status-mask = <0x80000000>;
1109 /* LDOVBBMM_MUX_CTRL */
1110 ti,ldovbb-override-mask = <0x400>;
1111 /* LDOVBBMM_VSET_OUT */
1112 ti,ldovbb-vset-mask = <0x1F>;
1113
1114 /*
1115 * NOTE: only FBB mode used but actual vset will
1116 * determine final biasing
1117 */
1118 ti,abb_info = <
1119 /*uV ABB efuse rbb_m fbb_m vset_m*/
1120 1025000 0 0x0 0 0x02000000 0x01F00000
1121 1120000 0 0x4 0 0x02000000 0x01F00000
1122 >;
1123 };
R Sricharan6b5de092012-05-10 19:46:00 +05301124 };
1125};
Tero Kristo85dc74e2013-07-18 17:09:29 +03001126
Tero Kristo38f5c8b2015-02-27 15:59:03 +02001127&cpu_thermal {
1128 polling-delay = <500>; /* milliseconds */
1129};
1130
Tero Kristo85dc74e2013-07-18 17:09:29 +03001131/include/ "omap54xx-clocks.dtsi"