blob: 4b47b4bfb066f787dc9dc7bf49285cdbf7a1e089 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Matt Domsch05843962009-11-02 11:51:24 -060013#include <acpi/acpi_hest.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080023
24static int find_anything(struct device *dev, void *data)
25{
26 return 1;
27}
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070029/*
30 * Some device drivers need know if pci is initiated.
31 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080032 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070033 */
34int no_pci_devices(void)
35{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080036 struct device *dev;
37 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070038
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080039 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
40 no_devices = (dev == NULL);
41 put_device(dev);
42 return no_devices;
43}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070044EXPORT_SYMBOL(no_pci_devices);
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
47 * PCI Bus Class Devices
48 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040049static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070050 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040051 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070052 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080055 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Mike Travis588235b2009-01-04 05:18:02 -080057 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070058 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080059 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
60 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070061 buf[ret++] = '\n';
62 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 return ret;
64}
Mike Travis39106dc2008-04-08 11:43:03 -070065
66static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
67 struct device_attribute *attr,
68 char *buf)
69{
70 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
71}
72
73static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
74 struct device_attribute *attr,
75 char *buf)
76{
77 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
78}
79
80DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
81DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/*
84 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
92 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040097 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098};
99
100static int __init pcibus_class_init(void)
101{
102 return class_register(&pcibus_class);
103}
104postcore_initcall(pcibus_class_init);
105
106/*
107 * Translate the low bits of the PCI base
108 * to the resource type
109 */
110static inline unsigned int pci_calc_resource_flags(unsigned int flags)
111{
112 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
113 return IORESOURCE_IO;
114
115 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
116 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
117
118 return IORESOURCE_MEM;
119}
120
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400121static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800122{
123 u64 size = mask & maxbase; /* Find the significant bits */
124 if (!size)
125 return 0;
126
127 /* Get the lowest of them to find the decode size, and
128 from that the extent. */
129 size = (size & ~(size-1)) - 1;
130
131 /* base == maxbase can be valid only if the BAR has
132 already been programmed with all 1s. */
133 if (base == maxbase && ((base | size) & mask) != mask)
134 return 0;
135
136 return size;
137}
138
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800140{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
142 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 return pci_bar_io;
144 }
145
146 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
147
Peter Chubbe3545972008-10-13 11:49:04 +1100148 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400149 return pci_bar_mem64;
150 return pci_bar_mem32;
151}
152
Yu Zhao0b400c72008-11-22 02:40:40 +0800153/**
154 * pci_read_base - read a PCI BAR
155 * @dev: the PCI device
156 * @type: type of the BAR
157 * @res: resource buffer to be filled in
158 * @pos: BAR position in the config space
159 *
160 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800162int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 struct resource *res, unsigned int pos)
164{
165 u32 l, sz, mask;
166
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200167 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400168
169 res->name = pci_name(dev);
170
171 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200172 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 pci_read_config_dword(dev, pos, &sz);
174 pci_write_config_dword(dev, pos, l);
175
176 /*
177 * All bits set in sz means the device isn't working properly.
178 * If the BAR isn't implemented, all bits must be 0. If it's a
179 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
180 * 1 must be clear.
181 */
182 if (!sz || sz == 0xffffffff)
183 goto fail;
184
185 /*
186 * I don't know how l can have all bits set. Copied from old code.
187 * Maybe it fixes a bug on some ancient platform.
188 */
189 if (l == 0xffffffff)
190 l = 0;
191
192 if (type == pci_bar_unknown) {
193 type = decode_bar(res, l);
194 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
195 if (type == pci_bar_io) {
196 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700197 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 } else {
199 l &= PCI_BASE_ADDRESS_MEM_MASK;
200 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
201 }
202 } else {
203 res->flags |= (l & IORESOURCE_ROM_ENABLE);
204 l &= PCI_ROM_ADDRESS_MASK;
205 mask = (u32)PCI_ROM_ADDRESS_MASK;
206 }
207
208 if (type == pci_bar_mem64) {
209 u64 l64 = l;
210 u64 sz64 = sz;
211 u64 mask64 = mask | (u64)~0 << 32;
212
213 pci_read_config_dword(dev, pos + 4, &l);
214 pci_write_config_dword(dev, pos + 4, ~0);
215 pci_read_config_dword(dev, pos + 4, &sz);
216 pci_write_config_dword(dev, pos + 4, l);
217
218 l64 |= ((u64)l << 32);
219 sz64 |= ((u64)sz << 32);
220
221 sz64 = pci_size(l64, sz64, mask64);
222
223 if (!sz64)
224 goto fail;
225
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400226 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700227 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
228 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600230 }
231
232 res->flags |= IORESOURCE_MEM_64;
233 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 /* Address above 32-bit boundary; disable the BAR */
235 pci_write_config_dword(dev, pos, 0);
236 pci_write_config_dword(dev, pos + 4, 0);
237 res->start = 0;
238 res->end = sz64;
239 } else {
240 res->start = l64;
241 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600242 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600243 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 }
245 } else {
246 sz = pci_size(l, sz, mask);
247
248 if (!sz)
249 goto fail;
250
251 res->start = l;
252 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200253
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600254 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 }
256
257 out:
258 return (type == pci_bar_mem64) ? 1 : 0;
259 fail:
260 res->flags = 0;
261 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800262}
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
265{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400268 for (pos = 0; pos < howmany; pos++) {
269 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
278 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
279 IORESOURCE_SIZEALIGN;
280 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282}
283
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700284static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 struct pci_dev *dev = child->self;
287 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 unsigned long base, limit;
289 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 res = child->resource[0];
292 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
293 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
294 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
295 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
296
297 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
298 u16 io_base_hi, io_limit_hi;
299 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
300 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
301 base |= (io_base_hi << 16);
302 limit |= (io_limit_hi << 16);
303 }
304
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800305 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500307 if (!res->start)
308 res->start = base;
309 if (!res->end)
310 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600311 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800312 } else {
313 dev_printk(KERN_DEBUG, &dev->dev,
314 " bridge window [io %04lx - %04lx] reg reading\n",
315 base, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700317}
318
319static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
320{
321 struct pci_dev *dev = child->self;
322 u16 mem_base_lo, mem_limit_lo;
323 unsigned long base, limit;
324 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 res = child->resource[1];
327 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
328 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
329 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
330 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800331 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
333 res->start = base;
334 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600335 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800336 } else {
337 dev_printk(KERN_DEBUG, &dev->dev,
338 " bridge window [mem 0x%08lx - 0x%08lx] reg reading\n",
339 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700341}
342
343static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
344{
345 struct pci_dev *dev = child->self;
346 u16 mem_base_lo, mem_limit_lo;
347 unsigned long base, limit;
348 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 res = child->resource[2];
351 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
352 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
353 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
354 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
355
356 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
357 u32 mem_base_hi, mem_limit_hi;
358 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
359 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
360
361 /*
362 * Some bridges set the base > limit by default, and some
363 * (broken) BIOSes do not initialize them. If we find
364 * this, just assume they are not being used.
365 */
366 if (mem_base_hi <= mem_limit_hi) {
367#if BITS_PER_LONG == 64
368 base |= ((long) mem_base_hi) << 32;
369 limit |= ((long) mem_limit_hi) << 32;
370#else
371 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600372 dev_err(&dev->dev, "can't handle 64-bit "
373 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 return;
375 }
376#endif
377 }
378 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800379 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700380 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
381 IORESOURCE_MEM | IORESOURCE_PREFETCH;
382 if (res->flags & PCI_PREF_RANGE_TYPE_64)
383 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 res->start = base;
385 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600386 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800387 } else {
388 dev_printk(KERN_DEBUG, &dev->dev,
389 " bridge window [mem 0x%08lx - %08lx pref] reg reading\n",
390 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
392}
393
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700394void __devinit pci_read_bridge_bases(struct pci_bus *child)
395{
396 struct pci_dev *dev = child->self;
397 int i;
398
399 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
400 return;
401
402 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
403 child->secondary, child->subordinate,
404 dev->transparent ? " (subtractive decode)" : "");
405
406 if (dev->transparent) {
407 for (i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
408 child->resource[i] = child->parent->resource[i - 3];
409 }
410
411 pci_read_bridge_io(child);
412 pci_read_bridge_mmio(child);
413 pci_read_bridge_mmio_pref(child);
414}
415
Sam Ravnborg96bde062007-03-26 21:53:30 -0800416static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417{
418 struct pci_bus *b;
419
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100420 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 INIT_LIST_HEAD(&b->node);
423 INIT_LIST_HEAD(&b->children);
424 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600425 INIT_LIST_HEAD(&b->slots);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500426 b->max_bus_speed = PCI_SPEED_UNKNOWN;
427 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 return b;
430}
431
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500432static unsigned char pcix_bus_speed[] = {
433 PCI_SPEED_UNKNOWN, /* 0 */
434 PCI_SPEED_66MHz_PCIX, /* 1 */
435 PCI_SPEED_100MHz_PCIX, /* 2 */
436 PCI_SPEED_133MHz_PCIX, /* 3 */
437 PCI_SPEED_UNKNOWN, /* 4 */
438 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
439 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
440 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
441 PCI_SPEED_UNKNOWN, /* 8 */
442 PCI_SPEED_66MHz_PCIX_266, /* 9 */
443 PCI_SPEED_100MHz_PCIX_266, /* A */
444 PCI_SPEED_133MHz_PCIX_266, /* B */
445 PCI_SPEED_UNKNOWN, /* C */
446 PCI_SPEED_66MHz_PCIX_533, /* D */
447 PCI_SPEED_100MHz_PCIX_533, /* E */
448 PCI_SPEED_133MHz_PCIX_533 /* F */
449};
450
Matthew Wilcox3749c512009-12-13 08:11:32 -0500451static unsigned char pcie_link_speed[] = {
452 PCI_SPEED_UNKNOWN, /* 0 */
453 PCIE_SPEED_2_5GT, /* 1 */
454 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500455 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500456 PCI_SPEED_UNKNOWN, /* 4 */
457 PCI_SPEED_UNKNOWN, /* 5 */
458 PCI_SPEED_UNKNOWN, /* 6 */
459 PCI_SPEED_UNKNOWN, /* 7 */
460 PCI_SPEED_UNKNOWN, /* 8 */
461 PCI_SPEED_UNKNOWN, /* 9 */
462 PCI_SPEED_UNKNOWN, /* A */
463 PCI_SPEED_UNKNOWN, /* B */
464 PCI_SPEED_UNKNOWN, /* C */
465 PCI_SPEED_UNKNOWN, /* D */
466 PCI_SPEED_UNKNOWN, /* E */
467 PCI_SPEED_UNKNOWN /* F */
468};
469
470void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
471{
472 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
473}
474EXPORT_SYMBOL_GPL(pcie_update_link_speed);
475
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500476static unsigned char agp_speeds[] = {
477 AGP_UNKNOWN,
478 AGP_1X,
479 AGP_2X,
480 AGP_4X,
481 AGP_8X
482};
483
484static enum pci_bus_speed agp_speed(int agp3, int agpstat)
485{
486 int index = 0;
487
488 if (agpstat & 4)
489 index = 3;
490 else if (agpstat & 2)
491 index = 2;
492 else if (agpstat & 1)
493 index = 1;
494 else
495 goto out;
496
497 if (agp3) {
498 index += 2;
499 if (index == 5)
500 index = 0;
501 }
502
503 out:
504 return agp_speeds[index];
505}
506
507
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500508static void pci_set_bus_speed(struct pci_bus *bus)
509{
510 struct pci_dev *bridge = bus->self;
511 int pos;
512
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500513 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
514 if (!pos)
515 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
516 if (pos) {
517 u32 agpstat, agpcmd;
518
519 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
520 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
521
522 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
523 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
524 }
525
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500526 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
527 if (pos) {
528 u16 status;
529 enum pci_bus_speed max;
530 pci_read_config_word(bridge, pos + 2, &status);
531
532 if (status & 0x8000) {
533 max = PCI_SPEED_133MHz_PCIX_533;
534 } else if (status & 0x4000) {
535 max = PCI_SPEED_133MHz_PCIX_266;
536 } else if (status & 0x0002) {
537 if (((status >> 12) & 0x3) == 2) {
538 max = PCI_SPEED_133MHz_PCIX_ECC;
539 } else {
540 max = PCI_SPEED_133MHz_PCIX;
541 }
542 } else {
543 max = PCI_SPEED_66MHz_PCIX;
544 }
545
546 bus->max_bus_speed = max;
547 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
548
549 return;
550 }
551
552 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
553 if (pos) {
554 u32 linkcap;
555 u16 linksta;
556
557 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
558 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
559
560 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
561 pcie_update_link_speed(bus, linksta);
562 }
563}
564
565
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700566static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
567 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568{
569 struct pci_bus *child;
570 int i;
571
572 /*
573 * Allocate a new bus, and inherit stuff from the parent..
574 */
575 child = pci_alloc_bus();
576 if (!child)
577 return NULL;
578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 child->parent = parent;
580 child->ops = parent->ops;
581 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200582 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400584 /* initialize some portions of the bus device, but don't register it
585 * now as the parent is not properly set up yet. This device will get
586 * registered later in pci_bus_add_devices()
587 */
588 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100589 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
591 /*
592 * Set up the primary, secondary and subordinate
593 * bus numbers.
594 */
595 child->number = child->secondary = busnr;
596 child->primary = parent->secondary;
597 child->subordinate = 0xff;
598
Yu Zhao3789fa82008-11-22 02:41:07 +0800599 if (!bridge)
600 return child;
601
602 child->self = bridge;
603 child->bridge = get_device(&bridge->dev);
604
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500605 pci_set_bus_speed(child);
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800608 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
610 child->resource[i]->name = child->name;
611 }
612 bridge->subordinate = child;
613
614 return child;
615}
616
Sam Ravnborg451124a2008-02-02 22:33:43 +0100617struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
619 struct pci_bus *child;
620
621 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700622 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800623 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800625 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 return child;
628}
629
Sam Ravnborg96bde062007-03-26 21:53:30 -0800630static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700631{
632 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700633
634 /* Attempts to fix that up are really dangerous unless
635 we're going to re-assign all bus numbers. */
636 if (!pcibios_assign_all_busses())
637 return;
638
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700639 while (parent->parent && parent->subordinate < max) {
640 parent->subordinate = max;
641 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
642 parent = parent->parent;
643 }
644}
645
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646/*
647 * If it's a bridge, configure it and scan the bus behind it.
648 * For CardBus bridges, we don't scan behind as the devices will
649 * be handled by the bridge driver itself.
650 *
651 * We need to process bridges in two passes -- first we scan those
652 * already configured by the BIOS and after we are done with all of
653 * them, we proceed to assigning numbers to the remaining buses in
654 * order to avoid overlaps between old and new bus numbers.
655 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100656int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657{
658 struct pci_bus *child;
659 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100660 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100662 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
665
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600666 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
667 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100669 /* Check if setup is sensible at all */
670 if (!pass &&
671 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
672 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
673 broken = 1;
674 }
675
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* Disable MasterAbortMode during probing to avoid reporting
677 of bus errors (in some architectures) */
678 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
679 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
680 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
681
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100682 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 unsigned int cmax, busnr;
684 /*
685 * Bus already configured by firmware, process it in the first
686 * pass and just note the configuration.
687 */
688 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000689 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 busnr = (buses >> 8) & 0xFF;
691
692 /*
693 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600694 * don't re-add it. This can happen with the i450NX chipset.
695 *
696 * However, we continue to descend down the hierarchy and
697 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 */
Alex Chiang74710de2009-03-20 14:56:10 -0600699 child = pci_find_bus(pci_domain_nr(bus), busnr);
700 if (!child) {
701 child = pci_add_new_bus(bus, dev, busnr);
702 if (!child)
703 goto out;
704 child->primary = buses & 0xFF;
705 child->subordinate = (buses >> 16) & 0xFF;
706 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 }
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 cmax = pci_scan_child_bus(child);
710 if (cmax > max)
711 max = cmax;
712 if (child->subordinate > max)
713 max = child->subordinate;
714 } else {
715 /*
716 * We need to assign a number to this bus which we always
717 * do in the second pass.
718 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700719 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100720 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700721 /* Temporarily disable forwarding of the
722 configuration cycles on all bridges in
723 this bus segment to avoid possible
724 conflicts in the second pass between two
725 bridges programmed with overlapping
726 bus ranges. */
727 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
728 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000729 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
732 /* Clear errors */
733 pci_write_config_word(dev, PCI_STATUS, 0xffff);
734
Rajesh Shahcc574502005-04-28 00:25:47 -0700735 /* Prevent assigning a bus number that already exists.
736 * This can happen when a bridge is hot-plugged */
737 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000738 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700739 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 buses = (buses & 0xff000000)
741 | ((unsigned int)(child->primary) << 0)
742 | ((unsigned int)(child->secondary) << 8)
743 | ((unsigned int)(child->subordinate) << 16);
744
745 /*
746 * yenta.c forces a secondary latency timer of 176.
747 * Copy that behaviour here.
748 */
749 if (is_cardbus) {
750 buses &= ~0xff000000;
751 buses |= CARDBUS_LATENCY_TIMER << 24;
752 }
753
754 /*
755 * We need to blast all three values with a single write.
756 */
757 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
758
759 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700760 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700761 /*
762 * Adjust subordinate busnr in parent buses.
763 * We do this before scanning for children because
764 * some devices may not be detected if the bios
765 * was lazy.
766 */
767 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /* Now we can scan all subordinate buses... */
769 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800770 /*
771 * now fix it up again since we have found
772 * the real value of max.
773 */
774 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 } else {
776 /*
777 * For CardBus bridges, we leave 4 bus numbers
778 * as cards with a PCI-to-PCI bridge can be
779 * inserted later.
780 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100781 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
782 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700783 if (pci_find_bus(pci_domain_nr(bus),
784 max+i+1))
785 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100786 while (parent->parent) {
787 if ((!pcibios_assign_all_busses()) &&
788 (parent->subordinate > max) &&
789 (parent->subordinate <= max+i)) {
790 j = 1;
791 }
792 parent = parent->parent;
793 }
794 if (j) {
795 /*
796 * Often, there are two cardbus bridges
797 * -- try to leave one valid bus number
798 * for each one.
799 */
800 i /= 2;
801 break;
802 }
803 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700804 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700805 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 }
807 /*
808 * Set the subordinate bus number to its real value.
809 */
810 child->subordinate = max;
811 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
812 }
813
Gary Hadecb3576f2008-02-08 14:00:52 -0800814 sprintf(child->name,
815 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
816 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200818 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100819 while (bus->parent) {
820 if ((child->subordinate > bus->subordinate) ||
821 (child->number > bus->subordinate) ||
822 (child->number < bus->number) ||
823 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700824 dev_info(&child->dev, "[bus %02x-%02x] %s "
825 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200826 child->number, child->subordinate,
827 (bus->number > child->subordinate &&
828 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800829 "wholly" : "partially",
830 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700831 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200832 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100833 }
834 bus = bus->parent;
835 }
836
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000837out:
838 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 return max;
841}
842
843/*
844 * Read interrupt line and base address registers.
845 * The architecture-dependent code can tweak these, of course.
846 */
847static void pci_read_irq(struct pci_dev *dev)
848{
849 unsigned char irq;
850
851 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800852 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 if (irq)
854 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
855 dev->irq = irq;
856}
857
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000858void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800859{
860 int pos;
861 u16 reg16;
862
863 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
864 if (!pos)
865 return;
866 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900867 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800868 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
869 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
870}
871
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000872void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700873{
874 int pos;
875 u16 reg16;
876 u32 reg32;
877
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900878 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700879 if (!pos)
880 return;
881 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
882 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
883 return;
884 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
885 if (reg32 & PCI_EXP_SLTCAP_HPC)
886 pdev->is_hotplug_bridge = 1;
887}
888
Matt Domsch05843962009-11-02 11:51:24 -0600889static void set_pci_aer_firmware_first(struct pci_dev *pdev)
890{
891 if (acpi_hest_firmware_first_pci(pdev))
892 pdev->aer_firmware_first = 1;
893}
894
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200895#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800896
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897/**
898 * pci_setup_device - fill in class and map information of a device
899 * @dev: the device structure to fill
900 *
901 * Initialize the device structure with information about the device's
902 * vendor,class,memory and IO-space addresses,IRQ lines etc.
903 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800904 * Returns 0 on success and negative if unknown type of device (not normal,
905 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800907int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908{
909 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800910 u8 hdr_type;
911 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500912 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800913
914 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
915 return -EIO;
916
917 dev->sysdata = dev->bus->sysdata;
918 dev->dev.parent = dev->bus->bridge;
919 dev->dev.bus = &pci_bus_type;
920 dev->hdr_type = hdr_type & 0x7f;
921 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800922 dev->error_state = pci_channel_io_normal;
923 set_pcie_port_type(dev);
Matt Domsch05843962009-11-02 11:51:24 -0600924 set_pci_aer_firmware_first(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +0800925
926 list_for_each_entry(slot, &dev->bus->slots, list)
927 if (PCI_SLOT(dev->devfn) == slot->number)
928 dev->slot = slot;
929
930 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
931 set this higher, assuming the system even supports it. */
932 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700934 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
935 dev->bus->number, PCI_SLOT(dev->devfn),
936 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
938 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700939 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 class >>= 8; /* upper 3 bytes */
941 dev->class = class;
942 class >>= 8;
943
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600944 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 dev->vendor, dev->device, class, dev->hdr_type);
946
Yu Zhao853346e2009-03-21 22:05:11 +0800947 /* need to have dev->class ready */
948 dev->cfg_size = pci_cfg_space_size(dev);
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700951 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
953 /* Early fixups, before probing the BARs */
954 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800955 /* device class may be changed after fixup */
956 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
958 switch (dev->hdr_type) { /* header type */
959 case PCI_HEADER_TYPE_NORMAL: /* standard header */
960 if (class == PCI_CLASS_BRIDGE_PCI)
961 goto bad;
962 pci_read_irq(dev);
963 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
964 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
965 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100966
967 /*
968 * Do the ugly legacy mode stuff here rather than broken chip
969 * quirk code. Legacy mode ATA controllers have fixed
970 * addresses. These are not always echoed in BAR0-3, and
971 * BAR0-3 in a few cases contain junk!
972 */
973 if (class == PCI_CLASS_STORAGE_IDE) {
974 u8 progif;
975 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
976 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800977 dev->resource[0].start = 0x1F0;
978 dev->resource[0].end = 0x1F7;
979 dev->resource[0].flags = LEGACY_IO_RESOURCE;
980 dev->resource[1].start = 0x3F6;
981 dev->resource[1].end = 0x3F6;
982 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100983 }
984 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800985 dev->resource[2].start = 0x170;
986 dev->resource[2].end = 0x177;
987 dev->resource[2].flags = LEGACY_IO_RESOURCE;
988 dev->resource[3].start = 0x376;
989 dev->resource[3].end = 0x376;
990 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100991 }
992 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 break;
994
995 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
996 if (class != PCI_CLASS_BRIDGE_PCI)
997 goto bad;
998 /* The PCI-to-PCI bridge spec requires that subtractive
999 decoding (i.e. transparent) bridge must have programming
1000 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001001 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 dev->transparent = ((dev->class & 0xff) == 1);
1003 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001004 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001005 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1006 if (pos) {
1007 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1008 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1009 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 break;
1011
1012 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1013 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1014 goto bad;
1015 pci_read_irq(dev);
1016 pci_read_bases(dev, 1, 0);
1017 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1018 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1019 break;
1020
1021 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001022 dev_err(&dev->dev, "unknown header type %02x, "
1023 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001024 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001027 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
1028 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 dev->class = PCI_CLASS_NOT_DEFINED;
1030 }
1031
1032 /* We found a fine healthy device, go go go... */
1033 return 0;
1034}
1035
Zhao, Yu201de562008-10-13 19:49:55 +08001036static void pci_release_capabilities(struct pci_dev *dev)
1037{
1038 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001039 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001040}
1041
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042/**
1043 * pci_release_dev - free a pci device structure when all users of it are finished.
1044 * @dev: device that's been disconnected
1045 *
1046 * Will be called only by the device core when all users of this pci device are
1047 * done.
1048 */
1049static void pci_release_dev(struct device *dev)
1050{
1051 struct pci_dev *pci_dev;
1052
1053 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001054 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 kfree(pci_dev);
1056}
1057
1058/**
1059 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001060 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 *
1062 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1063 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1064 * access it. Maybe we don't have a way to generate extended config space
1065 * accesses, or the device is behind a reverse Express bridge. So we try
1066 * reading the dword at 0x100 which must either be 0 or a valid extended
1067 * capability header.
1068 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001069int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001072 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Zhao, Yu557848c2008-10-13 19:18:07 +08001074 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 goto fail;
1076 if (status == 0xffffffff)
1077 goto fail;
1078
1079 return PCI_CFG_SPACE_EXP_SIZE;
1080
1081 fail:
1082 return PCI_CFG_SPACE_SIZE;
1083}
1084
Yinghai Lu57741a72008-02-15 01:32:50 -08001085int pci_cfg_space_size(struct pci_dev *dev)
1086{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001087 int pos;
1088 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001089 u16 class;
1090
1091 class = dev->class >> 8;
1092 if (class == PCI_CLASS_BRIDGE_HOST)
1093 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001094
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001095 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001096 if (!pos) {
1097 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1098 if (!pos)
1099 goto fail;
1100
1101 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1102 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1103 goto fail;
1104 }
1105
1106 return pci_cfg_space_size_ext(dev);
1107
1108 fail:
1109 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001110}
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112static void pci_release_bus_bridge_dev(struct device *dev)
1113{
1114 kfree(dev);
1115}
1116
Michael Ellerman65891212007-04-05 17:19:08 +10001117struct pci_dev *alloc_pci_dev(void)
1118{
1119 struct pci_dev *dev;
1120
1121 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1122 if (!dev)
1123 return NULL;
1124
Michael Ellerman65891212007-04-05 17:19:08 +10001125 INIT_LIST_HEAD(&dev->bus_list);
1126
1127 return dev;
1128}
1129EXPORT_SYMBOL(alloc_pci_dev);
1130
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131/*
1132 * Read the config data for a PCI device, sanity-check it
1133 * and fill in the dev structure...
1134 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001135static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136{
1137 struct pci_dev *dev;
1138 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 int delay = 1;
1140
1141 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1142 return NULL;
1143
1144 /* some broken boards return 0 or ~0 if a slot is empty: */
1145 if (l == 0xffffffff || l == 0x00000000 ||
1146 l == 0x0000ffff || l == 0xffff0000)
1147 return NULL;
1148
1149 /* Configuration request Retry Status */
1150 while (l == 0xffff0001) {
1151 msleep(delay);
1152 delay *= 2;
1153 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1154 return NULL;
1155 /* Card hasn't responded in 60 seconds? Must be stuck. */
1156 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001157 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 "responding\n", pci_domain_nr(bus),
1159 bus->number, PCI_SLOT(devfn),
1160 PCI_FUNC(devfn));
1161 return NULL;
1162 }
1163 }
1164
Michael Ellermanbab41e92007-04-05 17:19:09 +10001165 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 if (!dev)
1167 return NULL;
1168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 dev->vendor = l & 0xffff;
1172 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
Yu Zhao480b93b2009-03-20 11:25:14 +08001174 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 kfree(dev);
1176 return NULL;
1177 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001178
1179 return dev;
1180}
1181
Zhao, Yu201de562008-10-13 19:49:55 +08001182static void pci_init_capabilities(struct pci_dev *dev)
1183{
1184 /* MSI/MSI-X list */
1185 pci_msi_init_pci_dev(dev);
1186
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001187 /* Buffers for saving PCIe and PCI-X capabilities */
1188 pci_allocate_cap_save_buffers(dev);
1189
Zhao, Yu201de562008-10-13 19:49:55 +08001190 /* Power Management */
1191 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001192 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001193
1194 /* Vital Product Data */
1195 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001196
1197 /* Alternative Routing-ID Forwarding */
1198 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001199
1200 /* Single Root I/O Virtualization */
1201 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001202
1203 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001204 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001205}
1206
Sam Ravnborg96bde062007-03-26 21:53:30 -08001207void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001208{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 device_initialize(&dev->dev);
1210 dev->dev.release = pci_release_dev;
1211 pci_dev_get(dev);
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001214 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 dev->dev.coherent_dma_mask = 0xffffffffull;
1216
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001217 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001218 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 /* Fix up broken headers */
1221 pci_fixup_device(pci_fixup_header, dev);
1222
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001223 /* Clear the state_saved flag. */
1224 dev->state_saved = false;
1225
Zhao, Yu201de562008-10-13 19:49:55 +08001226 /* Initialize various capabilities */
1227 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 /*
1230 * Add the device to our list of discovered devices
1231 * and the bus list for fixup functions, etc.
1232 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001233 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001235 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001236}
1237
Sam Ravnborg451124a2008-02-02 22:33:43 +01001238struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001239{
1240 struct pci_dev *dev;
1241
Trent Piepho90bdb312009-03-20 14:56:00 -06001242 dev = pci_get_slot(bus, devfn);
1243 if (dev) {
1244 pci_dev_put(dev);
1245 return dev;
1246 }
1247
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001248 dev = pci_scan_device(bus, devfn);
1249 if (!dev)
1250 return NULL;
1251
1252 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
1254 return dev;
1255}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001256EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001258static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1259{
1260 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001261 unsigned pos, next_fn;
1262
1263 if (!dev)
1264 return 0;
1265
1266 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001267 if (!pos)
1268 return 0;
1269 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001270 next_fn = cap >> 8;
1271 if (next_fn <= fn)
1272 return 0;
1273 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001274}
1275
1276static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1277{
1278 return (fn + 1) % 8;
1279}
1280
1281static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1282{
1283 return 0;
1284}
1285
1286static int only_one_child(struct pci_bus *bus)
1287{
1288 struct pci_dev *parent = bus->self;
1289 if (!parent || !pci_is_pcie(parent))
1290 return 0;
1291 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1292 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1293 return 1;
1294 return 0;
1295}
1296
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297/**
1298 * pci_scan_slot - scan a PCI slot on a bus for devices.
1299 * @bus: PCI bus to scan
1300 * @devfn: slot number to scan (must have zero function.)
1301 *
1302 * Scan a PCI slot on the specified PCI bus for devices, adding
1303 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001304 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001305 *
1306 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001308int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001310 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001311 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001312 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1313
1314 if (only_one_child(bus) && (devfn > 0))
1315 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001317 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001318 if (!dev)
1319 return 0;
1320 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001321 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001323 if (pci_ari_enabled(bus))
1324 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001325 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001326 next_fn = next_trad_fn;
1327
1328 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1329 dev = pci_scan_single_device(bus, devfn + fn);
1330 if (dev) {
1331 if (!dev->is_added)
1332 nr++;
1333 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 }
1335 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001336
Shaohua Li149e1632008-07-23 10:32:31 +08001337 /* only one slot has pcie device */
1338 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001339 pcie_aspm_init_link_state(bus->self);
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 return nr;
1342}
1343
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001344unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345{
1346 unsigned int devfn, pass, max = bus->secondary;
1347 struct pci_dev *dev;
1348
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001349 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 /* Go find them, Rover! */
1352 for (devfn = 0; devfn < 0x100; devfn += 8)
1353 pci_scan_slot(bus, devfn);
1354
Yu Zhaoa28724b2009-03-20 11:25:13 +08001355 /* Reserve buses for SR-IOV capability. */
1356 max += pci_iov_bus_range(bus);
1357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 /*
1359 * After performing arch-dependent fixup of the bus, look behind
1360 * all PCI-to-PCI bridges on this bus.
1361 */
Alex Chiang74710de2009-03-20 14:56:10 -06001362 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001363 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001364 pcibios_fixup_bus(bus);
1365 if (pci_is_root_bus(bus))
1366 bus->is_added = 1;
1367 }
1368
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 for (pass=0; pass < 2; pass++)
1370 list_for_each_entry(dev, &bus->devices, bus_list) {
1371 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1372 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1373 max = pci_scan_bridge(bus, dev, max, pass);
1374 }
1375
1376 /*
1377 * We've scanned the bus and so we know all about what's on
1378 * the other side of any bridges that may be on this bus plus
1379 * any devices.
1380 *
1381 * Return how far we've got finding sub-buses.
1382 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001383 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 return max;
1385}
1386
Sam Ravnborg96bde062007-03-26 21:53:30 -08001387struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001388 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
1390 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001391 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 struct device *dev;
1393
1394 b = pci_alloc_bus();
1395 if (!b)
1396 return NULL;
1397
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001398 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 if (!dev){
1400 kfree(b);
1401 return NULL;
1402 }
1403
1404 b->sysdata = sysdata;
1405 b->ops = ops;
1406
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001407 b2 = pci_find_bus(pci_domain_nr(b), bus);
1408 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001410 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 goto err_out;
1412 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001413
1414 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001416 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 dev->parent = parent;
1419 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001420 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 error = device_register(dev);
1422 if (error)
1423 goto dev_reg_err;
1424 b->bridge = get_device(dev);
1425
Yinghai Lu0d358f22008-02-19 03:20:41 -08001426 if (!parent)
1427 set_dev_node(b->bridge, pcibus_to_node(b));
1428
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001429 b->dev.class = &pcibus_class;
1430 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001431 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001432 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 if (error)
1434 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001435 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001437 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
1439 /* Create legacy_io and legacy_mem files for this bus */
1440 pci_create_legacy_files(b);
1441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 b->number = b->secondary = bus;
1443 b->resource[0] = &ioport_resource;
1444 b->resource[1] = &iomem_resource;
1445
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 return b;
1447
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001448dev_create_file_err:
1449 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450class_dev_reg_err:
1451 device_unregister(dev);
1452dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001453 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001455 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456err_out:
1457 kfree(dev);
1458 kfree(b);
1459 return NULL;
1460}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001461
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001462struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001463 int bus, struct pci_ops *ops, void *sysdata)
1464{
1465 struct pci_bus *b;
1466
1467 b = pci_create_bus(parent, bus, ops, sysdata);
1468 if (b)
1469 b->subordinate = pci_scan_child_bus(b);
1470 return b;
1471}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472EXPORT_SYMBOL(pci_scan_bus_parented);
1473
1474#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001475/**
1476 * pci_rescan_bus - scan a PCI bus for devices.
1477 * @bus: PCI bus to scan
1478 *
1479 * Scan a PCI bus and child buses for new devices, adds them,
1480 * and enables them.
1481 *
1482 * Returns the max number of subordinate bus discovered.
1483 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001484unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001485{
1486 unsigned int max;
1487 struct pci_dev *dev;
1488
1489 max = pci_scan_child_bus(bus);
1490
Alex Chiang705b1aa2009-03-20 14:56:31 -06001491 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001492 list_for_each_entry(dev, &bus->devices, bus_list)
1493 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1494 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1495 if (dev->subordinate)
1496 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001497 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001498
1499 pci_bus_assign_resources(bus);
1500 pci_enable_bridges(bus);
1501 pci_bus_add_devices(bus);
1502
1503 return max;
1504}
1505EXPORT_SYMBOL_GPL(pci_rescan_bus);
1506
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508EXPORT_SYMBOL(pci_scan_slot);
1509EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1511#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001512
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001513static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001514{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001515 const struct pci_dev *a = to_pci_dev(d_a);
1516 const struct pci_dev *b = to_pci_dev(d_b);
1517
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001518 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1519 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1520
1521 if (a->bus->number < b->bus->number) return -1;
1522 else if (a->bus->number > b->bus->number) return 1;
1523
1524 if (a->devfn < b->devfn) return -1;
1525 else if (a->devfn > b->devfn) return 1;
1526
1527 return 0;
1528}
1529
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001530void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001531{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001532 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001533}