blob: 7705e79945ecfaa9ab5aefeb8101ffb4a9886d44 [file] [log] [blame]
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001/* Copyright 2008-2011 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
Joe Perches7995c642010-02-17 15:01:52 +000017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070019#include <linux/kernel.h>
20#include <linux/errno.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/delay.h>
24#include <linux/ethtool.h>
25#include <linux/mutex.h>
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070026
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027#include "bnx2x.h"
28
29/********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070030#define ETH_HLEN 14
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000031/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
32#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070033#define ETH_MIN_PACKET_SIZE 60
34#define ETH_MAX_PACKET_SIZE 1500
35#define ETH_MAX_JUMBO_PACKET_SIZE 9600
36#define MDIO_ACCESS_TIMEOUT 1000
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000037#define BMAC_CONTROL_RX_ENABLE 2
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070038
39/***********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070040/* Shortcut definitions */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070041/***********************************************************/
42
Eilon Greenstein2f904462009-08-12 08:22:16 +000043#define NIG_LATCH_BC_ENABLE_MI_INT 0
44
45#define NIG_STATUS_EMAC0_MI_INT \
46 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070047#define NIG_STATUS_XGXS0_LINK10G \
48 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
49#define NIG_STATUS_XGXS0_LINK_STATUS \
50 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
51#define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
52 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
53#define NIG_STATUS_SERDES0_LINK_STATUS \
54 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
55#define NIG_MASK_MI_INT \
56 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
57#define NIG_MASK_XGXS0_LINK10G \
58 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
59#define NIG_MASK_XGXS0_LINK_STATUS \
60 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
61#define NIG_MASK_SERDES0_LINK_STATUS \
62 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
63
64#define MDIO_AN_CL73_OR_37_COMPLETE \
65 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
66 MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
67
68#define XGXS_RESET_BITS \
69 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
70 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
71 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
72 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
73 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
74
75#define SERDES_RESET_BITS \
76 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
77 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
78 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
79 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
80
81#define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
82#define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000083#define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
Eilon Greenstein3196a882008-08-13 15:58:49 -070084#define AUTONEG_PARALLEL \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070085 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
Eilon Greenstein3196a882008-08-13 15:58:49 -070086#define AUTONEG_SGMII_FIBER_AUTODET \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070087 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
Eilon Greenstein3196a882008-08-13 15:58:49 -070088#define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070089
90#define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
91 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
92#define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
93 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
94#define GP_STATUS_SPEED_MASK \
95 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
96#define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
97#define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
98#define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
99#define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
100#define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
101#define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
102#define GP_STATUS_10G_HIG \
103 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
104#define GP_STATUS_10G_CX4 \
105 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
106#define GP_STATUS_12G_HIG \
107 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
108#define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
109#define GP_STATUS_13G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
110#define GP_STATUS_15G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
111#define GP_STATUS_16G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
112#define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
113#define GP_STATUS_10G_KX4 \
114 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
115
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000116#define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
117#define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700118#define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000119#define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700120#define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
121#define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
122#define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
123#define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
124#define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
125#define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
126#define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000127#define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
128#define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
129#define LINK_12GTFD LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
130#define LINK_12GXFD LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700131#define LINK_12_5GTFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
132#define LINK_12_5GXFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000133#define LINK_13GTFD LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
134#define LINK_13GXFD LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
135#define LINK_15GTFD LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
136#define LINK_15GXFD LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
137#define LINK_16GTFD LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
138#define LINK_16GXFD LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700139
140#define PHY_XGXS_FLAG 0x1
141#define PHY_SGMII_FLAG 0x2
142#define PHY_SERDES_FLAG 0x4
143
Eilon Greenstein589abe32009-02-12 08:36:55 +0000144/* */
145#define SFP_EEPROM_CON_TYPE_ADDR 0x2
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000146 #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
Eilon Greenstein589abe32009-02-12 08:36:55 +0000147 #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
148
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000149
150#define SFP_EEPROM_COMP_CODE_ADDR 0x3
151 #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
152 #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
153 #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
154
Eilon Greenstein589abe32009-02-12 08:36:55 +0000155#define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
156 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000157 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000158
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000159#define SFP_EEPROM_OPTIONS_ADDR 0x40
Eilon Greenstein589abe32009-02-12 08:36:55 +0000160 #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000161#define SFP_EEPROM_OPTIONS_SIZE 2
Eilon Greenstein589abe32009-02-12 08:36:55 +0000162
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000163#define EDC_MODE_LINEAR 0x0022
164#define EDC_MODE_LIMITING 0x0044
165#define EDC_MODE_PASSIVE_DAC 0x0055
Eilon Greenstein589abe32009-02-12 08:36:55 +0000166
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000167
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000168#define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
169#define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700170/**********************************************************/
171/* INTERFACE */
172/**********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000173
Yaniv Rosnercd2be892011-01-31 04:21:45 +0000174#define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000175 bnx2x_cl45_write(_bp, _phy, \
Yaniv Rosner7aa07112010-09-07 11:41:01 +0000176 (_phy)->def_md_devad, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700177 (_bank + (_addr & 0xf)), \
178 _val)
179
Yaniv Rosnercd2be892011-01-31 04:21:45 +0000180#define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000181 bnx2x_cl45_read(_bp, _phy, \
Yaniv Rosner7aa07112010-09-07 11:41:01 +0000182 (_phy)->def_md_devad, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700183 (_bank + (_addr & 0xf)), \
184 _val)
185
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700186static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
187{
188 u32 val = REG_RD(bp, reg);
189
190 val |= bits;
191 REG_WR(bp, reg, val);
192 return val;
193}
194
195static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
196{
197 u32 val = REG_RD(bp, reg);
198
199 val &= ~bits;
200 REG_WR(bp, reg, val);
201 return val;
202}
203
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000204/******************************************************************/
205/* ETS section */
206/******************************************************************/
207void bnx2x_ets_disabled(struct link_params *params)
208{
209 /* ETS disabled configuration*/
210 struct bnx2x *bp = params->bp;
211
212 DP(NETIF_MSG_LINK, "ETS disabled configuration\n");
213
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000214 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000215 * mapping between entry priority to client number (0,1,2 -debug and
216 * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
217 * 3bits client num.
218 * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
219 * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
220 */
221
222 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000223 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000224 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
225 * as strict. Bits 0,1,2 - debug and management entries, 3 -
226 * COS0 entry, 4 - COS1 entry.
227 * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
228 * bit4 bit3 bit2 bit1 bit0
229 * MCP and debug are strict
230 */
231
232 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
233 /* defines which entries (clients) are subjected to WFQ arbitration */
234 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000235 /*
236 * For strict priority entries defines the number of consecutive
237 * slots for the highest priority.
238 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000239 REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000240 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000241 * mapping between the CREDIT_WEIGHT registers and actual client
242 * numbers
243 */
244 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
245 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
246 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
247
248 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
249 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
250 REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
251 /* ETS mode disable */
252 REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000253 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000254 * If ETS mode is enabled (there is no strict priority) defines a WFQ
255 * weight for COS0/COS1.
256 */
257 REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
258 REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
259 /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
260 REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
261 REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
262 /* Defines the number of consecutive slots for the strict priority */
263 REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
264}
265
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000266static void bnx2x_ets_bw_limit_common(const struct link_params *params)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000267{
268 /* ETS disabled configuration */
269 struct bnx2x *bp = params->bp;
270 DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000271 /*
272 * defines which entries (clients) are subjected to WFQ arbitration
273 * COS0 0x8
274 * COS1 0x10
275 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000276 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000277 /*
278 * mapping between the ARB_CREDIT_WEIGHT registers and actual
279 * client numbers (WEIGHT_0 does not actually have to represent
280 * client 0)
281 * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
282 * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
283 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000284 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
285
286 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
287 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
288 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
289 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
290
291 /* ETS mode enabled*/
292 REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
293
294 /* Defines the number of consecutive slots for the strict priority */
295 REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000296 /*
297 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
298 * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
299 * entry, 4 - COS1 entry.
300 * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
301 * bit4 bit3 bit2 bit1 bit0
302 * MCP and debug are strict
303 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000304 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
305
306 /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
307 REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
308 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
309 REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
310 ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
311}
312
313void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
314 const u32 cos1_bw)
315{
316 /* ETS disabled configuration*/
317 struct bnx2x *bp = params->bp;
318 const u32 total_bw = cos0_bw + cos1_bw;
319 u32 cos0_credit_weight = 0;
320 u32 cos1_credit_weight = 0;
321
322 DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
323
324 if ((0 == total_bw) ||
325 (0 == cos0_bw) ||
326 (0 == cos1_bw)) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000327 DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000328 return;
329 }
330
331 cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
332 total_bw;
333 cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
334 total_bw;
335
336 bnx2x_ets_bw_limit_common(params);
337
338 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
339 REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
340
341 REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
342 REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
343}
344
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000345int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000346{
347 /* ETS disabled configuration*/
348 struct bnx2x *bp = params->bp;
349 u32 val = 0;
350
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000351 DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000352 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000353 * Bitmap of 5bits length. Each bit specifies whether the entry behaves
354 * as strict. Bits 0,1,2 - debug and management entries,
355 * 3 - COS0 entry, 4 - COS1 entry.
356 * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
357 * bit4 bit3 bit2 bit1 bit0
358 * MCP and debug are strict
359 */
360 REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000361 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000362 * For strict priority entries defines the number of consecutive slots
363 * for the highest priority.
364 */
365 REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
366 /* ETS mode disable */
367 REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
368 /* Defines the number of consecutive slots for the strict priority */
369 REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
370
371 /* Defines the number of consecutive slots for the strict priority */
372 REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
373
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000374 /*
375 * mapping between entry priority to client number (0,1,2 -debug and
376 * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
377 * 3bits client num.
378 * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
379 * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
380 * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
381 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000382 val = (0 == strict_cos) ? 0x2318 : 0x22E0;
383 REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
384
385 return 0;
386}
387/******************************************************************/
Dmitry Kravkove8920672011-05-04 23:52:40 +0000388/* PFC section */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000389/******************************************************************/
390
391static void bnx2x_bmac2_get_pfc_stat(struct link_params *params,
392 u32 pfc_frames_sent[2],
393 u32 pfc_frames_received[2])
394{
395 /* Read pfc statistic */
396 struct bnx2x *bp = params->bp;
397 u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
398 NIG_REG_INGRESS_BMAC0_MEM;
399
400 DP(NETIF_MSG_LINK, "pfc statistic read from BMAC\n");
401
402 REG_RD_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_STAT_GTPP,
403 pfc_frames_sent, 2);
404
405 REG_RD_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_STAT_GRPP,
406 pfc_frames_received, 2);
407
408}
409static void bnx2x_emac_get_pfc_stat(struct link_params *params,
410 u32 pfc_frames_sent[2],
411 u32 pfc_frames_received[2])
412{
413 /* Read pfc statistic */
414 struct bnx2x *bp = params->bp;
415 u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
416 u32 val_xon = 0;
417 u32 val_xoff = 0;
418
419 DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
420
421 /* PFC received frames */
422 val_xoff = REG_RD(bp, emac_base +
423 EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
424 val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
425 val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
426 val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
427
428 pfc_frames_received[0] = val_xon + val_xoff;
429
430 /* PFC received sent */
431 val_xoff = REG_RD(bp, emac_base +
432 EMAC_REG_RX_PFC_STATS_XOFF_SENT);
433 val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
434 val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
435 val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
436
437 pfc_frames_sent[0] = val_xon + val_xoff;
438}
439
440void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
441 u32 pfc_frames_sent[2],
442 u32 pfc_frames_received[2])
443{
444 /* Read pfc statistic */
445 struct bnx2x *bp = params->bp;
446 u32 val = 0;
447 DP(NETIF_MSG_LINK, "pfc statistic\n");
448
449 if (!vars->link_up)
450 return;
451
452 val = REG_RD(bp, MISC_REG_RESET_REG_2);
453 if ((val & (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
454 == 0) {
455 DP(NETIF_MSG_LINK, "About to read stats from EMAC\n");
456 bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
457 pfc_frames_received);
458 } else {
459 DP(NETIF_MSG_LINK, "About to read stats from BMAC\n");
460 bnx2x_bmac2_get_pfc_stat(params, pfc_frames_sent,
461 pfc_frames_received);
462 }
463}
464/******************************************************************/
465/* MAC/PBF section */
466/******************************************************************/
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700467static void bnx2x_emac_init(struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000468 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700469{
470 /* reset and unreset the emac core */
471 struct bnx2x *bp = params->bp;
472 u8 port = params->port;
473 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
474 u32 val;
475 u16 timeout;
476
477 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000478 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700479 udelay(5);
480 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000481 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700482
483 /* init emac - use read-modify-write */
484 /* self clear reset */
485 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700486 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700487
488 timeout = 200;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700489 do {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700490 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
491 DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
492 if (!timeout) {
493 DP(NETIF_MSG_LINK, "EMAC timeout!\n");
494 return;
495 }
496 timeout--;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700497 } while (val & EMAC_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700498
499 /* Set mac address */
500 val = ((params->mac_addr[0] << 8) |
501 params->mac_addr[1]);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700502 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700503
504 val = ((params->mac_addr[2] << 24) |
505 (params->mac_addr[3] << 16) |
506 (params->mac_addr[4] << 8) |
507 params->mac_addr[5]);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700508 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700509}
510
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000511static int bnx2x_emac_enable(struct link_params *params,
512 struct link_vars *vars, u8 lb)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700513{
514 struct bnx2x *bp = params->bp;
515 u8 port = params->port;
516 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
517 u32 val;
518
519 DP(NETIF_MSG_LINK, "enabling EMAC\n");
520
521 /* enable emac and not bmac */
522 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
523
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700524 /* ASIC */
525 if (vars->phy_flags & PHY_XGXS_FLAG) {
526 u32 ser_lane = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000527 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
528 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700529
530 DP(NETIF_MSG_LINK, "XGXS\n");
531 /* select the master lanes (out of 0-3) */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000532 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700533 /* select XGXS */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000534 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700535
536 } else { /* SerDes */
537 DP(NETIF_MSG_LINK, "SerDes\n");
538 /* select SerDes */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000539 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700540 }
541
Eilon Greenstein811a2f22009-02-12 08:37:04 +0000542 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000543 EMAC_RX_MODE_RESET);
Eilon Greenstein811a2f22009-02-12 08:37:04 +0000544 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000545 EMAC_TX_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700546
547 if (CHIP_REV_IS_SLOW(bp)) {
548 /* config GMII mode */
549 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000550 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_PORT_GMII));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700551 } else { /* ASIC */
552 /* pause enable/disable */
553 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
554 EMAC_RX_MODE_FLOW_EN);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700555
556 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000557 (EMAC_TX_MODE_EXT_PAUSE_EN |
558 EMAC_TX_MODE_FLOW_EN));
559 if (!(params->feature_config_flags &
560 FEATURE_CONFIG_PFC_ENABLED)) {
561 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
562 bnx2x_bits_en(bp, emac_base +
563 EMAC_REG_EMAC_RX_MODE,
564 EMAC_RX_MODE_FLOW_EN);
565
566 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
567 bnx2x_bits_en(bp, emac_base +
568 EMAC_REG_EMAC_TX_MODE,
569 (EMAC_TX_MODE_EXT_PAUSE_EN |
570 EMAC_TX_MODE_FLOW_EN));
571 } else
572 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
573 EMAC_TX_MODE_FLOW_EN);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700574 }
575
576 /* KEEP_VLAN_TAG, promiscuous */
577 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
578 val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000579
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000580 /*
581 * Setting this bit causes MAC control frames (except for pause
582 * frames) to be passed on for processing. This setting has no
583 * affect on the operation of the pause frames. This bit effects
584 * all packets regardless of RX Parser packet sorting logic.
585 * Turn the PFC off to make sure we are in Xon state before
586 * enabling it.
587 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000588 EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
589 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
590 DP(NETIF_MSG_LINK, "PFC is enabled\n");
591 /* Enable PFC again */
592 EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
593 EMAC_REG_RX_PFC_MODE_RX_EN |
594 EMAC_REG_RX_PFC_MODE_TX_EN |
595 EMAC_REG_RX_PFC_MODE_PRIORITIES);
596
597 EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
598 ((0x0101 <<
599 EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
600 (0x00ff <<
601 EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
602 val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
603 }
Eilon Greenstein3196a882008-08-13 15:58:49 -0700604 EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700605
606 /* Set Loopback */
607 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
608 if (lb)
609 val |= 0x810;
610 else
611 val &= ~0x810;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700612 EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700613
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +0000614 /* enable emac */
615 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
616
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700617 /* enable emac for jumbo packets */
Eilon Greenstein3196a882008-08-13 15:58:49 -0700618 EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700619 (EMAC_RX_MTU_SIZE_JUMBO_ENA |
620 (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
621
622 /* strip CRC */
623 REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
624
625 /* disable the NIG in/out to the bmac */
626 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
627 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
628 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
629
630 /* enable the NIG in/out to the emac */
631 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
632 val = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000633 if ((params->feature_config_flags &
634 FEATURE_CONFIG_PFC_ENABLED) ||
635 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700636 val = 1;
637
638 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
639 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
640
Yaniv Rosner02a23162011-01-31 04:22:53 +0000641 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700642
643 vars->mac_type = MAC_TYPE_EMAC;
644 return 0;
645}
646
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000647static void bnx2x_update_pfc_bmac1(struct link_params *params,
648 struct link_vars *vars)
649{
650 u32 wb_data[2];
651 struct bnx2x *bp = params->bp;
652 u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
653 NIG_REG_INGRESS_BMAC0_MEM;
654
655 u32 val = 0x14;
656 if ((!(params->feature_config_flags &
657 FEATURE_CONFIG_PFC_ENABLED)) &&
658 (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
659 /* Enable BigMAC to react on received Pause packets */
660 val |= (1<<5);
661 wb_data[0] = val;
662 wb_data[1] = 0;
663 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
664
665 /* tx control */
666 val = 0xc0;
667 if (!(params->feature_config_flags &
668 FEATURE_CONFIG_PFC_ENABLED) &&
669 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
670 val |= 0x800000;
671 wb_data[0] = val;
672 wb_data[1] = 0;
673 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
674}
675
676static void bnx2x_update_pfc_bmac2(struct link_params *params,
677 struct link_vars *vars,
678 u8 is_lb)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000679{
680 /*
681 * Set rx control: Strip CRC and enable BigMAC to relay
682 * control packets to the system as well
683 */
684 u32 wb_data[2];
685 struct bnx2x *bp = params->bp;
686 u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
687 NIG_REG_INGRESS_BMAC0_MEM;
688 u32 val = 0x14;
689
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000690 if ((!(params->feature_config_flags &
691 FEATURE_CONFIG_PFC_ENABLED)) &&
692 (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000693 /* Enable BigMAC to react on received Pause packets */
694 val |= (1<<5);
695 wb_data[0] = val;
696 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000697 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000698 udelay(30);
699
700 /* Tx control */
701 val = 0xc0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000702 if (!(params->feature_config_flags &
703 FEATURE_CONFIG_PFC_ENABLED) &&
704 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000705 val |= 0x800000;
706 wb_data[0] = val;
707 wb_data[1] = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000708 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000709
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000710 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
711 DP(NETIF_MSG_LINK, "PFC is enabled\n");
712 /* Enable PFC RX & TX & STATS and set 8 COS */
713 wb_data[0] = 0x0;
714 wb_data[0] |= (1<<0); /* RX */
715 wb_data[0] |= (1<<1); /* TX */
716 wb_data[0] |= (1<<2); /* Force initial Xon */
717 wb_data[0] |= (1<<3); /* 8 cos */
718 wb_data[0] |= (1<<5); /* STATS */
719 wb_data[1] = 0;
720 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
721 wb_data, 2);
722 /* Clear the force Xon */
723 wb_data[0] &= ~(1<<2);
724 } else {
725 DP(NETIF_MSG_LINK, "PFC is disabled\n");
726 /* disable PFC RX & TX & STATS and set 8 COS */
727 wb_data[0] = 0x8;
728 wb_data[1] = 0;
729 }
730
731 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
732
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000733 /*
734 * Set Time (based unit is 512 bit time) between automatic
735 * re-sending of PP packets amd enable automatic re-send of
736 * Per-Priroity Packet as long as pp_gen is asserted and
737 * pp_disable is low.
738 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000739 val = 0x8000;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000740 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
741 val |= (1<<16); /* enable automatic re-send */
742
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000743 wb_data[0] = val;
744 wb_data[1] = 0;
745 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000746 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000747
748 /* mac control */
749 val = 0x3; /* Enable RX and TX */
750 if (is_lb) {
751 val |= 0x4; /* Local loopback */
752 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
753 }
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000754 /* When PFC enabled, Pass pause frames towards the NIG. */
755 if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
756 val |= ((1<<6)|(1<<5));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000757
758 wb_data[0] = val;
759 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000760 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000761}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700762
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000763static void bnx2x_update_pfc_brb(struct link_params *params,
764 struct link_vars *vars,
765 struct bnx2x_nig_brb_pfc_port_params *pfc_params)
766{
767 struct bnx2x *bp = params->bp;
768 int set_pfc = params->feature_config_flags &
769 FEATURE_CONFIG_PFC_ENABLED;
770
771 /* default - pause configuration */
772 u32 pause_xoff_th = PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE;
773 u32 pause_xon_th = PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE;
774 u32 full_xoff_th = PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE;
775 u32 full_xon_th = PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE;
776
777 if (set_pfc && pfc_params)
778 /* First COS */
779 if (!pfc_params->cos0_pauseable) {
780 pause_xoff_th =
781 PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE;
782 pause_xon_th =
783 PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE;
784 full_xoff_th =
785 PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE;
786 full_xon_th =
787 PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE;
788 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000789 /*
790 * The number of free blocks below which the pause signal to class 0
791 * of MAC #n is asserted. n=0,1
792 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000793 REG_WR(bp, BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 , pause_xoff_th);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000794 /*
795 * The number of free blocks above which the pause signal to class 0
796 * of MAC #n is de-asserted. n=0,1
797 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000798 REG_WR(bp, BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , pause_xon_th);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000799 /*
800 * The number of free blocks below which the full signal to class 0
801 * of MAC #n is asserted. n=0,1
802 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000803 REG_WR(bp, BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , full_xoff_th);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000804 /*
805 * The number of free blocks above which the full signal to class 0
806 * of MAC #n is de-asserted. n=0,1
807 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000808 REG_WR(bp, BRB1_REG_FULL_0_XON_THRESHOLD_0 , full_xon_th);
809
810 if (set_pfc && pfc_params) {
811 /* Second COS */
812 if (pfc_params->cos1_pauseable) {
813 pause_xoff_th =
814 PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE;
815 pause_xon_th =
816 PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE;
817 full_xoff_th =
818 PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE;
819 full_xon_th =
820 PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE;
821 } else {
822 pause_xoff_th =
823 PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE;
824 pause_xon_th =
825 PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE;
826 full_xoff_th =
827 PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE;
828 full_xon_th =
829 PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE;
830 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000831 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000832 * The number of free blocks below which the pause signal to
833 * class 1 of MAC #n is asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000834 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000835 REG_WR(bp, BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0, pause_xoff_th);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000836 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000837 * The number of free blocks above which the pause signal to
838 * class 1 of MAC #n is de-asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000839 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000840 REG_WR(bp, BRB1_REG_PAUSE_1_XON_THRESHOLD_0, pause_xon_th);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000841 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000842 * The number of free blocks below which the full signal to
843 * class 1 of MAC #n is asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000844 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000845 REG_WR(bp, BRB1_REG_FULL_1_XOFF_THRESHOLD_0, full_xoff_th);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000846 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000847 * The number of free blocks above which the full signal to
848 * class 1 of MAC #n is de-asserted. n=0,1
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000849 */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000850 REG_WR(bp, BRB1_REG_FULL_1_XON_THRESHOLD_0, full_xon_th);
851 }
852}
853
854static void bnx2x_update_pfc_nig(struct link_params *params,
855 struct link_vars *vars,
856 struct bnx2x_nig_brb_pfc_port_params *nig_params)
857{
858 u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
859 u32 llfc_enable = 0, xcm0_out_en = 0, p0_hwpfc_enable = 0;
860 u32 pkt_priority_to_cos = 0;
861 u32 val;
862 struct bnx2x *bp = params->bp;
863 int port = params->port;
864 int set_pfc = params->feature_config_flags &
865 FEATURE_CONFIG_PFC_ENABLED;
866 DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
867
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000868 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000869 * When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
870 * MAC control frames (that are not pause packets)
871 * will be forwarded to the XCM.
872 */
873 xcm_mask = REG_RD(bp,
874 port ? NIG_REG_LLH1_XCM_MASK :
875 NIG_REG_LLH0_XCM_MASK);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000876 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000877 * nig params will override non PFC params, since it's possible to
878 * do transition from PFC to SAFC
879 */
880 if (set_pfc) {
881 pause_enable = 0;
882 llfc_out_en = 0;
883 llfc_enable = 0;
884 ppp_enable = 1;
885 xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
886 NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
887 xcm0_out_en = 0;
888 p0_hwpfc_enable = 1;
889 } else {
890 if (nig_params) {
891 llfc_out_en = nig_params->llfc_out_en;
892 llfc_enable = nig_params->llfc_enable;
893 pause_enable = nig_params->pause_enable;
894 } else /*defaul non PFC mode - PAUSE */
895 pause_enable = 1;
896
897 xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
898 NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
899 xcm0_out_en = 1;
900 }
901
902 REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
903 NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
904 REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
905 NIG_REG_LLFC_ENABLE_0, llfc_enable);
906 REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
907 NIG_REG_PAUSE_ENABLE_0, pause_enable);
908
909 REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
910 NIG_REG_PPP_ENABLE_0, ppp_enable);
911
912 REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
913 NIG_REG_LLH0_XCM_MASK, xcm_mask);
914
915 REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
916
917 /* output enable for RX_XCM # IF */
918 REG_WR(bp, NIG_REG_XCM0_OUT_EN, xcm0_out_en);
919
920 /* HW PFC TX enable */
921 REG_WR(bp, NIG_REG_P0_HWPFC_ENABLE, p0_hwpfc_enable);
922
923 /* 0x2 = BMAC, 0x1= EMAC */
924 switch (vars->mac_type) {
925 case MAC_TYPE_EMAC:
926 val = 1;
927 break;
928 case MAC_TYPE_BMAC:
929 val = 0;
930 break;
931 default:
932 val = 0;
933 break;
934 }
935 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT, val);
936
937 if (nig_params) {
938 pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
939
940 REG_WR(bp, port ? NIG_REG_P1_RX_COS0_PRIORITY_MASK :
941 NIG_REG_P0_RX_COS0_PRIORITY_MASK,
942 nig_params->rx_cos0_priority_mask);
943
944 REG_WR(bp, port ? NIG_REG_P1_RX_COS1_PRIORITY_MASK :
945 NIG_REG_P0_RX_COS1_PRIORITY_MASK,
946 nig_params->rx_cos1_priority_mask);
947
948 REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
949 NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
950 nig_params->llfc_high_priority_classes);
951
952 REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
953 NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
954 nig_params->llfc_low_priority_classes);
955 }
956 REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
957 NIG_REG_P0_PKT_PRIORITY_TO_COS,
958 pkt_priority_to_cos);
959}
960
961
962void bnx2x_update_pfc(struct link_params *params,
963 struct link_vars *vars,
964 struct bnx2x_nig_brb_pfc_port_params *pfc_params)
965{
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +0000966 /*
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +0000967 * The PFC and pause are orthogonal to one another, meaning when
968 * PFC is enabled, the pause are disabled, and when PFC is
969 * disabled, pause are set according to the pause result.
970 */
971 u32 val;
972 struct bnx2x *bp = params->bp;
973
974 /* update NIG params */
975 bnx2x_update_pfc_nig(params, vars, pfc_params);
976
977 /* update BRB params */
978 bnx2x_update_pfc_brb(params, vars, pfc_params);
979
980 if (!vars->link_up)
981 return;
982
983 val = REG_RD(bp, MISC_REG_RESET_REG_2);
984 if ((val & (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
985 == 0) {
986 DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
987 bnx2x_emac_enable(params, vars, 0);
988 return;
989 }
990
991 DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
992 if (CHIP_IS_E2(bp))
993 bnx2x_update_pfc_bmac2(params, vars, 0);
994 else
995 bnx2x_update_pfc_bmac1(params, vars);
996
997 val = 0;
998 if ((params->feature_config_flags &
999 FEATURE_CONFIG_PFC_ENABLED) ||
1000 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
1001 val = 1;
1002 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
1003}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001004
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001005static int bnx2x_bmac1_enable(struct link_params *params,
1006 struct link_vars *vars,
1007 u8 is_lb)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001008{
1009 struct bnx2x *bp = params->bp;
1010 u8 port = params->port;
1011 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
1012 NIG_REG_INGRESS_BMAC0_MEM;
1013 u32 wb_data[2];
1014 u32 val;
1015
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001016 DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001017
1018 /* XGXS control */
1019 wb_data[0] = 0x3c;
1020 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001021 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
1022 wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001023
1024 /* tx MAC SA */
1025 wb_data[0] = ((params->mac_addr[2] << 24) |
1026 (params->mac_addr[3] << 16) |
1027 (params->mac_addr[4] << 8) |
1028 params->mac_addr[5]);
1029 wb_data[1] = ((params->mac_addr[0] << 8) |
1030 params->mac_addr[1]);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001031 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001032
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001033 /* mac control */
1034 val = 0x3;
1035 if (is_lb) {
1036 val |= 0x4;
1037 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
1038 }
1039 wb_data[0] = val;
1040 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001041 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001042
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001043 /* set rx mtu */
1044 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
1045 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001046 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001047
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001048 bnx2x_update_pfc_bmac1(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001049
1050 /* set tx mtu */
1051 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
1052 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001053 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001054
1055 /* set cnt max size */
1056 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
1057 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001058 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001059
1060 /* configure safc */
1061 wb_data[0] = 0x1000200;
1062 wb_data[1] = 0;
1063 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
1064 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001065
1066 return 0;
1067}
1068
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001069static int bnx2x_bmac2_enable(struct link_params *params,
1070 struct link_vars *vars,
1071 u8 is_lb)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001072{
1073 struct bnx2x *bp = params->bp;
1074 u8 port = params->port;
1075 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
1076 NIG_REG_INGRESS_BMAC0_MEM;
1077 u32 wb_data[2];
1078
1079 DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
1080
1081 wb_data[0] = 0;
1082 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001083 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001084 udelay(30);
1085
1086 /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
1087 wb_data[0] = 0x3c;
1088 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001089 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
1090 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001091
1092 udelay(30);
1093
1094 /* tx MAC SA */
1095 wb_data[0] = ((params->mac_addr[2] << 24) |
1096 (params->mac_addr[3] << 16) |
1097 (params->mac_addr[4] << 8) |
1098 params->mac_addr[5]);
1099 wb_data[1] = ((params->mac_addr[0] << 8) |
1100 params->mac_addr[1]);
1101 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001102 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001103
1104 udelay(30);
1105
1106 /* Configure SAFC */
1107 wb_data[0] = 0x1000200;
1108 wb_data[1] = 0;
1109 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001110 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001111 udelay(30);
1112
1113 /* set rx mtu */
1114 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
1115 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001116 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001117 udelay(30);
1118
1119 /* set tx mtu */
1120 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
1121 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001122 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001123 udelay(30);
1124 /* set cnt max size */
1125 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
1126 wb_data[1] = 0;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001127 REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001128 udelay(30);
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001129 bnx2x_update_pfc_bmac2(params, vars, is_lb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001130
1131 return 0;
1132}
1133
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001134static int bnx2x_bmac_enable(struct link_params *params,
1135 struct link_vars *vars,
1136 u8 is_lb)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001137{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001138 int rc = 0;
1139 u8 port = params->port;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001140 struct bnx2x *bp = params->bp;
1141 u32 val;
1142 /* reset and unreset the BigMac */
1143 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001144 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Yaniv Rosner1d9c05d2010-11-01 05:32:25 +00001145 msleep(1);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001146
1147 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001148 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001149
1150 /* enable access for bmac registers */
1151 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
1152
1153 /* Enable BMAC according to BMAC type*/
1154 if (CHIP_IS_E2(bp))
1155 rc = bnx2x_bmac2_enable(params, vars, is_lb);
1156 else
1157 rc = bnx2x_bmac1_enable(params, vars, is_lb);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001158 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
1159 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
1160 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
1161 val = 0;
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001162 if ((params->feature_config_flags &
1163 FEATURE_CONFIG_PFC_ENABLED) ||
1164 (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001165 val = 1;
1166 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
1167 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
1168 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
1169 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
1170 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
1171 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
1172
1173 vars->mac_type = MAC_TYPE_BMAC;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001174 return rc;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001175}
1176
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001177
1178static void bnx2x_update_mng(struct link_params *params, u32 link_status)
1179{
1180 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001181
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001182 REG_WR(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001183 offsetof(struct shmem_region,
1184 port_mb[params->port].link_status), link_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001185}
1186
1187static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
1188{
1189 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001190 NIG_REG_INGRESS_BMAC0_MEM;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001191 u32 wb_data[2];
Eilon Greenstein3196a882008-08-13 15:58:49 -07001192 u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001193
1194 /* Only if the bmac is out of reset */
1195 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
1196 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
1197 nig_bmac_enable) {
1198
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001199 if (CHIP_IS_E2(bp)) {
1200 /* Clear Rx Enable bit in BMAC_CONTROL register */
1201 REG_RD_DMAE(bp, bmac_addr +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001202 BIGMAC2_REGISTER_BMAC_CONTROL,
1203 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001204 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
1205 REG_WR_DMAE(bp, bmac_addr +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001206 BIGMAC2_REGISTER_BMAC_CONTROL,
1207 wb_data, 2);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001208 } else {
1209 /* Clear Rx Enable bit in BMAC_CONTROL register */
1210 REG_RD_DMAE(bp, bmac_addr +
1211 BIGMAC_REGISTER_BMAC_CONTROL,
1212 wb_data, 2);
1213 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
1214 REG_WR_DMAE(bp, bmac_addr +
1215 BIGMAC_REGISTER_BMAC_CONTROL,
1216 wb_data, 2);
1217 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001218 msleep(1);
1219 }
1220}
1221
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001222static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
1223 u32 line_speed)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001224{
1225 struct bnx2x *bp = params->bp;
1226 u8 port = params->port;
1227 u32 init_crd, crd;
1228 u32 count = 1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001229
1230 /* disable port */
1231 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
1232
1233 /* wait for init credit */
1234 init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
1235 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
1236 DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
1237
1238 while ((init_crd != crd) && count) {
1239 msleep(5);
1240
1241 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
1242 count--;
1243 }
1244 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
1245 if (init_crd != crd) {
1246 DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
1247 init_crd, crd);
1248 return -EINVAL;
1249 }
1250
David S. Millerc0700f92008-12-16 23:53:20 -08001251 if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001252 line_speed == SPEED_10 ||
1253 line_speed == SPEED_100 ||
1254 line_speed == SPEED_1000 ||
1255 line_speed == SPEED_2500) {
1256 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001257 /* update threshold */
1258 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
1259 /* update init credit */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001260 init_crd = 778; /* (800-18-4) */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001261
1262 } else {
1263 u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
1264 ETH_OVREHEAD)/16;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001265 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001266 /* update threshold */
1267 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
1268 /* update init credit */
1269 switch (line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001270 case SPEED_10000:
1271 init_crd = thresh + 553 - 22;
1272 break;
1273
1274 case SPEED_12000:
1275 init_crd = thresh + 664 - 22;
1276 break;
1277
1278 case SPEED_13000:
1279 init_crd = thresh + 742 - 22;
1280 break;
1281
1282 case SPEED_16000:
1283 init_crd = thresh + 778 - 22;
1284 break;
1285 default:
1286 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
1287 line_speed);
1288 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001289 }
1290 }
1291 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
1292 DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
1293 line_speed, init_crd);
1294
1295 /* probe the credit changes */
1296 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
1297 msleep(5);
1298 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
1299
1300 /* enable port */
1301 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
1302 return 0;
1303}
1304
Dmitry Kravkove8920672011-05-04 23:52:40 +00001305/**
1306 * bnx2x_get_emac_base - retrive emac base address
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001307 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00001308 * @bp: driver handle
1309 * @mdc_mdio_access: access type
1310 * @port: port id
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001311 *
1312 * This function selects the MDC/MDIO access (through emac0 or
1313 * emac1) depend on the mdc_mdio_access, port, port swapped. Each
1314 * phy has a default access mode, which could also be overridden
1315 * by nvram configuration. This parameter, whether this is the
1316 * default phy configuration, or the nvram overrun
1317 * configuration, is passed here as mdc_mdio_access and selects
1318 * the emac_base for the CL45 read/writes operations
1319 */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00001320static u32 bnx2x_get_emac_base(struct bnx2x *bp,
1321 u32 mdc_mdio_access, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001322{
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00001323 u32 emac_base = 0;
1324 switch (mdc_mdio_access) {
1325 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
1326 break;
1327 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
1328 if (REG_RD(bp, NIG_REG_PORT_SWAP))
1329 emac_base = GRCBASE_EMAC1;
1330 else
1331 emac_base = GRCBASE_EMAC0;
1332 break;
1333 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
Eilon Greenstein589abe32009-02-12 08:36:55 +00001334 if (REG_RD(bp, NIG_REG_PORT_SWAP))
1335 emac_base = GRCBASE_EMAC0;
1336 else
1337 emac_base = GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001338 break;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00001339 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
1340 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1341 break;
1342 case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
Eilon Greenstein6378c022008-08-13 15:59:25 -07001343 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001344 break;
1345 default:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001346 break;
1347 }
1348 return emac_base;
1349
1350}
1351
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001352/******************************************************************/
1353/* CL45 access functions */
1354/******************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001355static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
1356 u8 devad, u16 reg, u16 val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001357{
1358 u32 tmp, saved_mode;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001359 u8 i;
1360 int rc = 0;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001361 /*
1362 * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001363 * (a value of 49==0x31) and make sure that the AUTO poll is off
1364 */
Eilon Greenstein589abe32009-02-12 08:36:55 +00001365
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001366 saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001367 tmp = saved_mode & ~(EMAC_MDIO_MODE_AUTO_POLL |
1368 EMAC_MDIO_MODE_CLOCK_CNT);
1369 tmp |= (EMAC_MDIO_MODE_CLAUSE_45 |
1370 (49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001371 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, tmp);
1372 REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001373 udelay(40);
1374
1375 /* address */
1376
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001377 tmp = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001378 EMAC_MDIO_COMM_COMMAND_ADDRESS |
1379 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001380 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001381
1382 for (i = 0; i < 50; i++) {
1383 udelay(10);
1384
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001385 tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001386 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
1387 udelay(5);
1388 break;
1389 }
1390 }
1391 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
1392 DP(NETIF_MSG_LINK, "write phy register failed\n");
Yaniv Rosner6d870c32011-01-31 04:22:20 +00001393 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001394 rc = -EFAULT;
1395 } else {
1396 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001397 tmp = ((phy->addr << 21) | (devad << 16) | val |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001398 EMAC_MDIO_COMM_COMMAND_WRITE_45 |
1399 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001400 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001401
1402 for (i = 0; i < 50; i++) {
1403 udelay(10);
1404
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001405 tmp = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001406 EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001407 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
1408 udelay(5);
1409 break;
1410 }
1411 }
1412 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
1413 DP(NETIF_MSG_LINK, "write phy register failed\n");
Yaniv Rosner6d870c32011-01-31 04:22:20 +00001414 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001415 rc = -EFAULT;
1416 }
1417 }
1418
1419 /* Restore the saved mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001420 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001421
1422 return rc;
1423}
1424
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001425static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
1426 u8 devad, u16 reg, u16 *ret_val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001427{
1428 u32 val, saved_mode;
1429 u16 i;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001430 int rc = 0;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001431 /*
1432 * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001433 * (a value of 49==0x31) and make sure that the AUTO poll is off
1434 */
Eilon Greenstein589abe32009-02-12 08:36:55 +00001435
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001436 saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
1437 val = saved_mode & ~((EMAC_MDIO_MODE_AUTO_POLL |
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001438 EMAC_MDIO_MODE_CLOCK_CNT));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001439 val |= (EMAC_MDIO_MODE_CLAUSE_45 |
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001440 (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001441 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, val);
1442 REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001443 udelay(40);
1444
1445 /* address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001446 val = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001447 EMAC_MDIO_COMM_COMMAND_ADDRESS |
1448 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001449 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001450
1451 for (i = 0; i < 50; i++) {
1452 udelay(10);
1453
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001454 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001455 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
1456 udelay(5);
1457 break;
1458 }
1459 }
1460 if (val & EMAC_MDIO_COMM_START_BUSY) {
1461 DP(NETIF_MSG_LINK, "read phy register failed\n");
Yaniv Rosner6d870c32011-01-31 04:22:20 +00001462 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001463 *ret_val = 0;
1464 rc = -EFAULT;
1465
1466 } else {
1467 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001468 val = ((phy->addr << 21) | (devad << 16) |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001469 EMAC_MDIO_COMM_COMMAND_READ_45 |
1470 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001471 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001472
1473 for (i = 0; i < 50; i++) {
1474 udelay(10);
1475
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001476 val = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001477 EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001478 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
1479 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
1480 break;
1481 }
1482 }
1483 if (val & EMAC_MDIO_COMM_START_BUSY) {
1484 DP(NETIF_MSG_LINK, "read phy register failed\n");
Yaniv Rosner6d870c32011-01-31 04:22:20 +00001485 netdev_err(bp->dev, "MDC/MDIO access timeout\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001486 *ret_val = 0;
1487 rc = -EFAULT;
1488 }
1489 }
1490
1491 /* Restore the saved mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001492 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001493
1494 return rc;
1495}
1496
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001497int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
1498 u8 devad, u16 reg, u16 *ret_val)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001499{
1500 u8 phy_index;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001501 /*
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001502 * Probe for the phy according to the given phy_addr, and execute
1503 * the read request on it
1504 */
1505 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
1506 if (params->phy[phy_index].addr == phy_addr) {
1507 return bnx2x_cl45_read(params->bp,
1508 &params->phy[phy_index], devad,
1509 reg, ret_val);
1510 }
1511 }
1512 return -EINVAL;
1513}
1514
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001515int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
1516 u8 devad, u16 reg, u16 val)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001517{
1518 u8 phy_index;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001519 /*
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001520 * Probe for the phy according to the given phy_addr, and execute
1521 * the write request on it
1522 */
1523 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
1524 if (params->phy[phy_index].addr == phy_addr) {
1525 return bnx2x_cl45_write(params->bp,
1526 &params->phy[phy_index], devad,
1527 reg, val);
1528 }
1529 }
1530 return -EINVAL;
1531}
1532
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001533static void bnx2x_set_aer_mmd_xgxs(struct link_params *params,
1534 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001535{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001536 u32 ser_lane;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001537 u16 offset, aer_val;
1538 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001539 ser_lane = ((params->lane_config &
1540 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1541 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001543 offset = phy->addr + ser_lane;
1544 if (CHIP_IS_E2(bp))
Yaniv Rosner82a0d472011-01-18 04:33:52 +00001545 aer_val = 0x3800 + offset - 1;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001546 else
1547 aer_val = 0x3800 + offset;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001548 CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001549 MDIO_AER_BLOCK_AER_REG, aer_val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001550}
1551static void bnx2x_set_aer_mmd_serdes(struct bnx2x *bp,
1552 struct bnx2x_phy *phy)
1553{
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001554 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001555 MDIO_REG_BANK_AER_BLOCK,
1556 MDIO_AER_BLOCK_AER_REG, 0x3800);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001557}
1558
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001559/******************************************************************/
1560/* Internal phy section */
1561/******************************************************************/
1562
1563static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
1564{
1565 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
1566
1567 /* Set Clause 22 */
1568 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
1569 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
1570 udelay(500);
1571 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
1572 udelay(500);
1573 /* Set Clause 45 */
1574 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
1575}
1576
1577static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
1578{
1579 u32 val;
1580
1581 DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
1582
1583 val = SERDES_RESET_BITS << (port*16);
1584
1585 /* reset and unreset the SerDes/XGXS */
1586 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
1587 udelay(500);
1588 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
1589
1590 bnx2x_set_serdes_access(bp, port);
1591
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001592 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
1593 DEFAULT_PHY_DEV_ADDR);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001594}
1595
1596static void bnx2x_xgxs_deassert(struct link_params *params)
1597{
1598 struct bnx2x *bp = params->bp;
1599 u8 port;
1600 u32 val;
1601 DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
1602 port = params->port;
1603
1604 val = XGXS_RESET_BITS << (port*16);
1605
1606 /* reset and unreset the SerDes/XGXS */
1607 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
1608 udelay(500);
1609 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
1610
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001611 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001612 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001613 params->phy[INT_PHY].def_md_devad);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001614}
1615
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001616
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001617void bnx2x_link_status_update(struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001618 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001619{
1620 struct bnx2x *bp = params->bp;
1621 u8 link_10g;
1622 u8 port = params->port;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001623 u32 sync_offset, media_types;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001624 vars->link_status = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001625 offsetof(struct shmem_region,
1626 port_mb[port].link_status));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001627
1628 vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
1629
1630 if (vars->link_up) {
1631 DP(NETIF_MSG_LINK, "phy link up\n");
1632
1633 vars->phy_link_up = 1;
1634 vars->duplex = DUPLEX_FULL;
1635 switch (vars->link_status &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001636 LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001637 case LINK_10THD:
1638 vars->duplex = DUPLEX_HALF;
1639 /* fall thru */
1640 case LINK_10TFD:
1641 vars->line_speed = SPEED_10;
1642 break;
1643
1644 case LINK_100TXHD:
1645 vars->duplex = DUPLEX_HALF;
1646 /* fall thru */
1647 case LINK_100T4:
1648 case LINK_100TXFD:
1649 vars->line_speed = SPEED_100;
1650 break;
1651
1652 case LINK_1000THD:
1653 vars->duplex = DUPLEX_HALF;
1654 /* fall thru */
1655 case LINK_1000TFD:
1656 vars->line_speed = SPEED_1000;
1657 break;
1658
1659 case LINK_2500THD:
1660 vars->duplex = DUPLEX_HALF;
1661 /* fall thru */
1662 case LINK_2500TFD:
1663 vars->line_speed = SPEED_2500;
1664 break;
1665
1666 case LINK_10GTFD:
1667 vars->line_speed = SPEED_10000;
1668 break;
1669
1670 case LINK_12GTFD:
1671 vars->line_speed = SPEED_12000;
1672 break;
1673
1674 case LINK_12_5GTFD:
1675 vars->line_speed = SPEED_12500;
1676 break;
1677
1678 case LINK_13GTFD:
1679 vars->line_speed = SPEED_13000;
1680 break;
1681
1682 case LINK_15GTFD:
1683 vars->line_speed = SPEED_15000;
1684 break;
1685
1686 case LINK_16GTFD:
1687 vars->line_speed = SPEED_16000;
1688 break;
1689
1690 default:
1691 break;
1692 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001693 vars->flow_ctrl = 0;
1694 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
1695 vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
1696
1697 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
1698 vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
1699
1700 if (!vars->flow_ctrl)
1701 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
1702
1703 if (vars->line_speed &&
1704 ((vars->line_speed == SPEED_10) ||
1705 (vars->line_speed == SPEED_100))) {
1706 vars->phy_flags |= PHY_SGMII_FLAG;
1707 } else {
1708 vars->phy_flags &= ~PHY_SGMII_FLAG;
1709 }
1710
1711 /* anything 10 and over uses the bmac */
1712 link_10g = ((vars->line_speed == SPEED_10000) ||
1713 (vars->line_speed == SPEED_12000) ||
1714 (vars->line_speed == SPEED_12500) ||
1715 (vars->line_speed == SPEED_13000) ||
1716 (vars->line_speed == SPEED_15000) ||
1717 (vars->line_speed == SPEED_16000));
1718 if (link_10g)
1719 vars->mac_type = MAC_TYPE_BMAC;
1720 else
1721 vars->mac_type = MAC_TYPE_EMAC;
1722
1723 } else { /* link down */
1724 DP(NETIF_MSG_LINK, "phy link down\n");
1725
1726 vars->phy_link_up = 0;
1727
1728 vars->line_speed = 0;
1729 vars->duplex = DUPLEX_FULL;
1730 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
1731
1732 /* indicate no mac active */
1733 vars->mac_type = MAC_TYPE_NONE;
1734 }
1735
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001736 /* Sync media type */
1737 sync_offset = params->shmem_base +
1738 offsetof(struct shmem_region,
1739 dev_info.port_hw_config[port].media_type);
1740 media_types = REG_RD(bp, sync_offset);
1741
1742 params->phy[INT_PHY].media_type =
1743 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
1744 PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
1745 params->phy[EXT_PHY1].media_type =
1746 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
1747 PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
1748 params->phy[EXT_PHY2].media_type =
1749 (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
1750 PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
1751 DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
1752
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00001753 DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x\n",
1754 vars->link_status, vars->phy_link_up);
1755 DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
1756 vars->line_speed, vars->duplex, vars->flow_ctrl);
1757}
1758
1759
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001760static void bnx2x_set_master_ln(struct link_params *params,
1761 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001762{
1763 struct bnx2x *bp = params->bp;
1764 u16 new_master_ln, ser_lane;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001765 ser_lane = ((params->lane_config &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001766 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001767 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001768
1769 /* set the master_ln for AN */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001770 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001771 MDIO_REG_BANK_XGXS_BLOCK2,
1772 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
1773 &new_master_ln);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001774
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001775 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001776 MDIO_REG_BANK_XGXS_BLOCK2 ,
1777 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
1778 (new_master_ln | ser_lane));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001779}
1780
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00001781static int bnx2x_reset_unicore(struct link_params *params,
1782 struct bnx2x_phy *phy,
1783 u8 set_serdes)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001784{
1785 struct bnx2x *bp = params->bp;
1786 u16 mii_control;
1787 u16 i;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001788 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001789 MDIO_REG_BANK_COMBO_IEEE0,
1790 MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001791
1792 /* reset the unicore */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001793 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001794 MDIO_REG_BANK_COMBO_IEEE0,
1795 MDIO_COMBO_IEEE0_MII_CONTROL,
1796 (mii_control |
1797 MDIO_COMBO_IEEO_MII_CONTROL_RESET));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001798 if (set_serdes)
1799 bnx2x_set_serdes_access(bp, params->port);
Eilon Greensteinc1b73992009-02-12 08:37:07 +00001800
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001801 /* wait for the reset to self clear */
1802 for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
1803 udelay(5);
1804
1805 /* the reset erased the previous bank value */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001806 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001807 MDIO_REG_BANK_COMBO_IEEE0,
1808 MDIO_COMBO_IEEE0_MII_CONTROL,
1809 &mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001810
1811 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
1812 udelay(5);
1813 return 0;
1814 }
1815 }
1816
Yaniv Rosner6d870c32011-01-31 04:22:20 +00001817 netdev_err(bp->dev, "Warning: PHY was not initialized,"
1818 " Port %d\n",
1819 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001820 DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
1821 return -EINVAL;
1822
1823}
1824
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001825static void bnx2x_set_swap_lanes(struct link_params *params,
1826 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001827{
1828 struct bnx2x *bp = params->bp;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00001829 /*
1830 * Each two bits represents a lane number:
1831 * No swap is 0123 => 0x1b no need to enable the swap
1832 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001833 u16 ser_lane, rx_lane_swap, tx_lane_swap;
1834
1835 ser_lane = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001836 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1837 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001838 rx_lane_swap = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001839 PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
1840 PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001841 tx_lane_swap = ((params->lane_config &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001842 PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
1843 PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001844
1845 if (rx_lane_swap != 0x1b) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001846 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001847 MDIO_REG_BANK_XGXS_BLOCK2,
1848 MDIO_XGXS_BLOCK2_RX_LN_SWAP,
1849 (rx_lane_swap |
1850 MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
1851 MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001852 } else {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001853 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001854 MDIO_REG_BANK_XGXS_BLOCK2,
1855 MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001856 }
1857
1858 if (tx_lane_swap != 0x1b) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001859 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001860 MDIO_REG_BANK_XGXS_BLOCK2,
1861 MDIO_XGXS_BLOCK2_TX_LN_SWAP,
1862 (tx_lane_swap |
1863 MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001864 } else {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001865 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001866 MDIO_REG_BANK_XGXS_BLOCK2,
1867 MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001868 }
1869}
1870
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001871static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
1872 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001873{
1874 struct bnx2x *bp = params->bp;
1875 u16 control2;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001876 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001877 MDIO_REG_BANK_SERDES_DIGITAL,
1878 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1879 &control2);
Yaniv Rosner7aa07112010-09-07 11:41:01 +00001880 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02001881 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
1882 else
1883 control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00001884 DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
1885 phy->speed_cap_mask, control2);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001886 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001887 MDIO_REG_BANK_SERDES_DIGITAL,
1888 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1889 control2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001890
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001891 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00001892 (phy->speed_cap_mask &
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02001893 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001894 DP(NETIF_MSG_LINK, "XGXS\n");
1895
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001896 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001897 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1898 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
1899 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001900
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001901 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001902 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1903 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1904 &control2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001905
1906
1907 control2 |=
1908 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
1909
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001910 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001911 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1912 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1913 control2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001914
1915 /* Disable parallel detection of HiG */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001916 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001917 MDIO_REG_BANK_XGXS_BLOCK2,
1918 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
1919 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
1920 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001921 }
1922}
1923
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001924static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
1925 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001926 struct link_vars *vars,
1927 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001928{
1929 struct bnx2x *bp = params->bp;
1930 u16 reg_val;
1931
1932 /* CL37 Autoneg */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001933 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001934 MDIO_REG_BANK_COMBO_IEEE0,
1935 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001936
1937 /* CL37 Autoneg Enabled */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001938 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001939 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
1940 else /* CL37 Autoneg Disabled */
1941 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1942 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
1943
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001944 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001945 MDIO_REG_BANK_COMBO_IEEE0,
1946 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001947
1948 /* Enable/Disable Autodetection */
1949
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001950 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001951 MDIO_REG_BANK_SERDES_DIGITAL,
1952 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001953 reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
1954 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
1955 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001956 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001957 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1958 else
1959 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1960
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001961 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001962 MDIO_REG_BANK_SERDES_DIGITAL,
1963 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001964
1965 /* Enable TetonII and BAM autoneg */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001966 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001967 MDIO_REG_BANK_BAM_NEXT_PAGE,
1968 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001969 &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001970 if (vars->line_speed == SPEED_AUTO_NEG) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001971 /* Enable BAM aneg Mode and TetonII aneg Mode */
1972 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1973 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1974 } else {
1975 /* TetonII and BAM Autoneg Disabled */
1976 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1977 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1978 }
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001979 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001980 MDIO_REG_BANK_BAM_NEXT_PAGE,
1981 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1982 reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001983
Eilon Greenstein239d6862009-08-12 08:23:04 +00001984 if (enable_cl73) {
1985 /* Enable Cl73 FSM status bits */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001986 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001987 MDIO_REG_BANK_CL73_USERB0,
1988 MDIO_CL73_USERB0_CL73_UCTRL,
1989 0xe);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001990
1991 /* Enable BAM Station Manager*/
Yaniv Rosnercd2be892011-01-31 04:21:45 +00001992 CL22_WR_OVER_CL45(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001993 MDIO_REG_BANK_CL73_USERB0,
1994 MDIO_CL73_USERB0_CL73_BAM_CTRL1,
1995 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
1996 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
1997 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
1998
Yaniv Rosner7846e472009-11-05 19:18:07 +02001999 /* Advertise CL73 link speeds */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002000 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002001 MDIO_REG_BANK_CL73_IEEEB1,
2002 MDIO_CL73_IEEEB1_AN_ADV2,
2003 &reg_val);
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002004 if (phy->speed_cap_mask &
Yaniv Rosner7846e472009-11-05 19:18:07 +02002005 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2006 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002007 if (phy->speed_cap_mask &
Yaniv Rosner7846e472009-11-05 19:18:07 +02002008 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
2009 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
Eilon Greenstein239d6862009-08-12 08:23:04 +00002010
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002011 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002012 MDIO_REG_BANK_CL73_IEEEB1,
2013 MDIO_CL73_IEEEB1_AN_ADV2,
2014 reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002015
Eilon Greenstein239d6862009-08-12 08:23:04 +00002016 /* CL73 Autoneg Enabled */
2017 reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
2018
2019 } else /* CL73 Autoneg Disabled */
2020 reg_val = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002021
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002022 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002023 MDIO_REG_BANK_CL73_IEEEB0,
2024 MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002025}
2026
2027/* program SerDes, forced speed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002028static void bnx2x_program_serdes(struct bnx2x_phy *phy,
2029 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002030 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002031{
2032 struct bnx2x *bp = params->bp;
2033 u16 reg_val;
2034
Eilon Greenstein57937202009-08-12 08:23:53 +00002035 /* program duplex, disable autoneg and sgmii*/
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002036 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002037 MDIO_REG_BANK_COMBO_IEEE0,
2038 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002039 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
Eilon Greenstein57937202009-08-12 08:23:53 +00002040 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
2041 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002042 if (phy->req_duplex == DUPLEX_FULL)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002043 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002044 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002045 MDIO_REG_BANK_COMBO_IEEE0,
2046 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002047
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002048 /*
2049 * program speed
2050 * - needed only if the speed is greater than 1G (2.5G or 10G)
2051 */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002052 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002053 MDIO_REG_BANK_SERDES_DIGITAL,
2054 MDIO_SERDES_DIGITAL_MISC1, &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002055 /* clearing the speed value before setting the right speed */
2056 DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
2057
2058 reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
2059 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
2060
2061 if (!((vars->line_speed == SPEED_1000) ||
2062 (vars->line_speed == SPEED_100) ||
2063 (vars->line_speed == SPEED_10))) {
2064
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002065 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
2066 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002067 if (vars->line_speed == SPEED_10000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002068 reg_val |=
2069 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002070 if (vars->line_speed == SPEED_13000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002071 reg_val |=
2072 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002073 }
2074
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002075 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002076 MDIO_REG_BANK_SERDES_DIGITAL,
2077 MDIO_SERDES_DIGITAL_MISC1, reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002078
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002079}
2080
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002081static void bnx2x_set_brcm_cl37_advertisment(struct bnx2x_phy *phy,
2082 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002083{
2084 struct bnx2x *bp = params->bp;
2085 u16 val = 0;
2086
2087 /* configure the 48 bits for BAM AN */
2088
2089 /* set extended capabilities */
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002090 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002091 val |= MDIO_OVER_1G_UP1_2_5G;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002092 if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002093 val |= MDIO_OVER_1G_UP1_10G;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002094 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002095 MDIO_REG_BANK_OVER_1G,
2096 MDIO_OVER_1G_UP1, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002097
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002098 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002099 MDIO_REG_BANK_OVER_1G,
2100 MDIO_OVER_1G_UP3, 0x400);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002101}
2102
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002103static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
2104 struct link_params *params, u16 *ieee_fc)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002105{
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02002106 struct bnx2x *bp = params->bp;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002107 *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002108 /*
2109 * Resolve pause mode and advertisement.
2110 * Please refer to Table 28B-3 of the 802.3ab-1999 spec
2111 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002112
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002113 switch (phy->req_flow_ctrl) {
David S. Millerc0700f92008-12-16 23:53:20 -08002114 case BNX2X_FLOW_CTRL_AUTO:
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002115 if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
2116 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
2117 else
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002118 *ieee_fc |=
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002119 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002120 break;
David S. Millerc0700f92008-12-16 23:53:20 -08002121 case BNX2X_FLOW_CTRL_TX:
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002122 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002123 break;
2124
David S. Millerc0700f92008-12-16 23:53:20 -08002125 case BNX2X_FLOW_CTRL_RX:
2126 case BNX2X_FLOW_CTRL_BOTH:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002127 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002128 break;
2129
David S. Millerc0700f92008-12-16 23:53:20 -08002130 case BNX2X_FLOW_CTRL_NONE:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002131 default:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002132 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002133 break;
2134 }
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02002135 DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002136}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002137
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002138static void bnx2x_set_ieee_aneg_advertisment(struct bnx2x_phy *phy,
2139 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002140 u16 ieee_fc)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002141{
2142 struct bnx2x *bp = params->bp;
Yaniv Rosner7846e472009-11-05 19:18:07 +02002143 u16 val;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002144 /* for AN, we are always publishing full duplex */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002145
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002146 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002147 MDIO_REG_BANK_COMBO_IEEE0,
2148 MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002149 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002150 MDIO_REG_BANK_CL73_IEEEB1,
2151 MDIO_CL73_IEEEB1_AN_ADV1, &val);
Yaniv Rosner7846e472009-11-05 19:18:07 +02002152 val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
2153 val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002154 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002155 MDIO_REG_BANK_CL73_IEEEB1,
2156 MDIO_CL73_IEEEB1_AN_ADV1, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002157}
2158
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002159static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
2160 struct link_params *params,
2161 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002162{
2163 struct bnx2x *bp = params->bp;
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00002164 u16 mii_control;
Eilon Greenstein239d6862009-08-12 08:23:04 +00002165
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002166 DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00002167 /* Enable and restart BAM/CL37 aneg */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002168
Eilon Greenstein239d6862009-08-12 08:23:04 +00002169 if (enable_cl73) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002170 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002171 MDIO_REG_BANK_CL73_IEEEB0,
2172 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
2173 &mii_control);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002174
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002175 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002176 MDIO_REG_BANK_CL73_IEEEB0,
2177 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
2178 (mii_control |
2179 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
2180 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
Eilon Greenstein239d6862009-08-12 08:23:04 +00002181 } else {
2182
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002183 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002184 MDIO_REG_BANK_COMBO_IEEE0,
2185 MDIO_COMBO_IEEE0_MII_CONTROL,
2186 &mii_control);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002187 DP(NETIF_MSG_LINK,
2188 "bnx2x_restart_autoneg mii_control before = 0x%x\n",
2189 mii_control);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002190 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002191 MDIO_REG_BANK_COMBO_IEEE0,
2192 MDIO_COMBO_IEEE0_MII_CONTROL,
2193 (mii_control |
2194 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
2195 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
Eilon Greenstein239d6862009-08-12 08:23:04 +00002196 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002197}
2198
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002199static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
2200 struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002201 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002202{
2203 struct bnx2x *bp = params->bp;
2204 u16 control1;
2205
2206 /* in SGMII mode, the unicore is always slave */
2207
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002208 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002209 MDIO_REG_BANK_SERDES_DIGITAL,
2210 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
2211 &control1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002212 control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
2213 /* set sgmii mode (and not fiber) */
2214 control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
2215 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
2216 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002217 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002218 MDIO_REG_BANK_SERDES_DIGITAL,
2219 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
2220 control1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002221
2222 /* if forced speed */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002223 if (!(vars->line_speed == SPEED_AUTO_NEG)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002224 /* set speed, disable autoneg */
2225 u16 mii_control;
2226
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002227 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002228 MDIO_REG_BANK_COMBO_IEEE0,
2229 MDIO_COMBO_IEEE0_MII_CONTROL,
2230 &mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002231 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
2232 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
2233 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
2234
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002235 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002236 case SPEED_100:
2237 mii_control |=
2238 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
2239 break;
2240 case SPEED_1000:
2241 mii_control |=
2242 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
2243 break;
2244 case SPEED_10:
2245 /* there is nothing to set for 10M */
2246 break;
2247 default:
2248 /* invalid speed for SGMII */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002249 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
2250 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002251 break;
2252 }
2253
2254 /* setting the full duplex */
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002255 if (phy->req_duplex == DUPLEX_FULL)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002256 mii_control |=
2257 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002258 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002259 MDIO_REG_BANK_COMBO_IEEE0,
2260 MDIO_COMBO_IEEE0_MII_CONTROL,
2261 mii_control);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002262
2263 } else { /* AN mode */
2264 /* enable and restart AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002265 bnx2x_restart_autoneg(phy, params, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002266 }
2267}
2268
2269
2270/*
2271 * link management
2272 */
2273
2274static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002275{ /* LD LP */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002276 switch (pause_result) { /* ASYM P ASYM P */
2277 case 0xb: /* 1 0 1 1 */
David S. Millerc0700f92008-12-16 23:53:20 -08002278 vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002279 break;
2280
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002281 case 0xe: /* 1 1 1 0 */
David S. Millerc0700f92008-12-16 23:53:20 -08002282 vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002283 break;
2284
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002285 case 0x5: /* 0 1 0 1 */
2286 case 0x7: /* 0 1 1 1 */
2287 case 0xd: /* 1 1 0 1 */
2288 case 0xf: /* 1 1 1 1 */
David S. Millerc0700f92008-12-16 23:53:20 -08002289 vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002290 break;
2291
2292 default:
2293 break;
2294 }
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002295 if (pause_result & (1<<0))
2296 vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
2297 if (pause_result & (1<<1))
2298 vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002299}
2300
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002301static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
2302 struct link_params *params)
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02002303{
2304 struct bnx2x *bp = params->bp;
2305 u16 pd_10g, status2_1000x;
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002306 if (phy->req_line_speed != SPEED_AUTO_NEG)
2307 return 0;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002308 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002309 MDIO_REG_BANK_SERDES_DIGITAL,
2310 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
2311 &status2_1000x);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002312 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002313 MDIO_REG_BANK_SERDES_DIGITAL,
2314 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
2315 &status2_1000x);
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02002316 if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
2317 DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
2318 params->port);
2319 return 1;
2320 }
2321
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002322 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002323 MDIO_REG_BANK_10G_PARALLEL_DETECT,
2324 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
2325 &pd_10g);
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02002326
2327 if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
2328 DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
2329 params->port);
2330 return 1;
2331 }
2332 return 0;
2333}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002334
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002335static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
2336 struct link_params *params,
2337 struct link_vars *vars,
2338 u32 gp_status)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002339{
2340 struct bnx2x *bp = params->bp;
Eilon Greenstein3196a882008-08-13 15:58:49 -07002341 u16 ld_pause; /* local driver */
2342 u16 lp_pause; /* link partner */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002343 u16 pause_result;
2344
David S. Millerc0700f92008-12-16 23:53:20 -08002345 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002346
2347 /* resolve from gp_status in case of AN complete and not sgmii */
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002348 if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
2349 vars->flow_ctrl = phy->req_flow_ctrl;
2350 else if (phy->req_line_speed != SPEED_AUTO_NEG)
2351 vars->flow_ctrl = params->req_fc_auto_adv;
2352 else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
2353 (!(vars->phy_flags & PHY_SGMII_FLAG))) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002354 if (bnx2x_direct_parallel_detect_used(phy, params)) {
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02002355 vars->flow_ctrl = params->req_fc_auto_adv;
2356 return;
2357 }
Yaniv Rosner7846e472009-11-05 19:18:07 +02002358 if ((gp_status &
2359 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
2360 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
2361 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
2362 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
2363
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002364 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002365 MDIO_REG_BANK_CL73_IEEEB1,
2366 MDIO_CL73_IEEEB1_AN_ADV1,
2367 &ld_pause);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002368 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002369 MDIO_REG_BANK_CL73_IEEEB1,
2370 MDIO_CL73_IEEEB1_AN_LP_ADV1,
2371 &lp_pause);
Yaniv Rosner7846e472009-11-05 19:18:07 +02002372 pause_result = (ld_pause &
2373 MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
2374 >> 8;
2375 pause_result |= (lp_pause &
2376 MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
2377 >> 10;
2378 DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
2379 pause_result);
2380 } else {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002381 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002382 MDIO_REG_BANK_COMBO_IEEE0,
2383 MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
2384 &ld_pause);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002385 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002386 MDIO_REG_BANK_COMBO_IEEE0,
2387 MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
2388 &lp_pause);
Yaniv Rosner7846e472009-11-05 19:18:07 +02002389 pause_result = (ld_pause &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002390 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
Yaniv Rosner7846e472009-11-05 19:18:07 +02002391 pause_result |= (lp_pause &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002392 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
Yaniv Rosner7846e472009-11-05 19:18:07 +02002393 DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
2394 pause_result);
2395 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002396 bnx2x_pause_resolve(vars, pause_result);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002397 }
2398 DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
2399}
2400
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002401static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
2402 struct link_params *params)
Eilon Greenstein239d6862009-08-12 08:23:04 +00002403{
2404 struct bnx2x *bp = params->bp;
2405 u16 rx_status, ustat_val, cl37_fsm_recieved;
2406 DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
2407 /* Step 1: Make sure signal is detected */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002408 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002409 MDIO_REG_BANK_RX0,
2410 MDIO_RX0_RX_STATUS,
2411 &rx_status);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002412 if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
2413 (MDIO_RX0_RX_STATUS_SIGDET)) {
2414 DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
2415 "rx_status(0x80b0) = 0x%x\n", rx_status);
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002416 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002417 MDIO_REG_BANK_CL73_IEEEB0,
2418 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
2419 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002420 return;
2421 }
2422 /* Step 2: Check CL73 state machine */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002423 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002424 MDIO_REG_BANK_CL73_USERB0,
2425 MDIO_CL73_USERB0_CL73_USTAT1,
2426 &ustat_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002427 if ((ustat_val &
2428 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
2429 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
2430 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
2431 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
2432 DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
2433 "ustat_val(0x8371) = 0x%x\n", ustat_val);
2434 return;
2435 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002436 /*
2437 * Step 3: Check CL37 Message Pages received to indicate LP
2438 * supports only CL37
2439 */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002440 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002441 MDIO_REG_BANK_REMOTE_PHY,
2442 MDIO_REMOTE_PHY_MISC_RX_STATUS,
2443 &cl37_fsm_recieved);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002444 if ((cl37_fsm_recieved &
2445 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
2446 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
2447 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
2448 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
2449 DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
2450 "misc_rx_status(0x8330) = 0x%x\n",
2451 cl37_fsm_recieved);
2452 return;
2453 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002454 /*
2455 * The combined cl37/cl73 fsm state information indicating that
2456 * we are connected to a device which does not support cl73, but
2457 * does support cl37 BAM. In this case we disable cl73 and
2458 * restart cl37 auto-neg
2459 */
2460
Eilon Greenstein239d6862009-08-12 08:23:04 +00002461 /* Disable CL73 */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002462 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002463 MDIO_REG_BANK_CL73_IEEEB0,
2464 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
2465 0);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002466 /* Restart CL37 autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002467 bnx2x_restart_autoneg(phy, params, 0);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002468 DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
2469}
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002470
2471static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
2472 struct link_params *params,
2473 struct link_vars *vars,
2474 u32 gp_status)
2475{
2476 if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
2477 vars->link_status |=
2478 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
2479
2480 if (bnx2x_direct_parallel_detect_used(phy, params))
2481 vars->link_status |=
2482 LINK_STATUS_PARALLEL_DETECTION_USED;
2483}
2484
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002485static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
2486 struct link_params *params,
2487 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002488{
2489 struct bnx2x *bp = params->bp;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002490 u16 new_line_speed, gp_status;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002491 int rc = 0;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002492
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002493 /* Read gp_status */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002494 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002495 MDIO_REG_BANK_GP_STATUS,
2496 MDIO_GP_STATUS_TOP_AN_STATUS1,
2497 &gp_status);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00002498
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002499 if (phy->req_line_speed == SPEED_AUTO_NEG)
2500 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002501 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
2502 DP(NETIF_MSG_LINK, "phy link up gp_status=0x%x\n",
2503 gp_status);
2504
2505 vars->phy_link_up = 1;
2506 vars->link_status |= LINK_STATUS_LINK_UP;
2507
2508 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
2509 vars->duplex = DUPLEX_FULL;
2510 else
2511 vars->duplex = DUPLEX_HALF;
2512
Yaniv Rosner7aa07112010-09-07 11:41:01 +00002513 if (SINGLE_MEDIA_DIRECT(params)) {
2514 bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
2515 if (phy->req_line_speed == SPEED_AUTO_NEG)
2516 bnx2x_xgxs_an_resolve(phy, params, vars,
2517 gp_status);
2518 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002519
2520 switch (gp_status & GP_STATUS_SPEED_MASK) {
2521 case GP_STATUS_10M:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002522 new_line_speed = SPEED_10;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002523 if (vars->duplex == DUPLEX_FULL)
2524 vars->link_status |= LINK_10TFD;
2525 else
2526 vars->link_status |= LINK_10THD;
2527 break;
2528
2529 case GP_STATUS_100M:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002530 new_line_speed = SPEED_100;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002531 if (vars->duplex == DUPLEX_FULL)
2532 vars->link_status |= LINK_100TXFD;
2533 else
2534 vars->link_status |= LINK_100TXHD;
2535 break;
2536
2537 case GP_STATUS_1G:
2538 case GP_STATUS_1G_KX:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002539 new_line_speed = SPEED_1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002540 if (vars->duplex == DUPLEX_FULL)
2541 vars->link_status |= LINK_1000TFD;
2542 else
2543 vars->link_status |= LINK_1000THD;
2544 break;
2545
2546 case GP_STATUS_2_5G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002547 new_line_speed = SPEED_2500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002548 if (vars->duplex == DUPLEX_FULL)
2549 vars->link_status |= LINK_2500TFD;
2550 else
2551 vars->link_status |= LINK_2500THD;
2552 break;
2553
2554 case GP_STATUS_5G:
2555 case GP_STATUS_6G:
2556 DP(NETIF_MSG_LINK,
2557 "link speed unsupported gp_status 0x%x\n",
2558 gp_status);
2559 return -EINVAL;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002560
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002561 case GP_STATUS_10G_KX4:
2562 case GP_STATUS_10G_HIG:
2563 case GP_STATUS_10G_CX4:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002564 new_line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002565 vars->link_status |= LINK_10GTFD;
2566 break;
2567
2568 case GP_STATUS_12G_HIG:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002569 new_line_speed = SPEED_12000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002570 vars->link_status |= LINK_12GTFD;
2571 break;
2572
2573 case GP_STATUS_12_5G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002574 new_line_speed = SPEED_12500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002575 vars->link_status |= LINK_12_5GTFD;
2576 break;
2577
2578 case GP_STATUS_13G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002579 new_line_speed = SPEED_13000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002580 vars->link_status |= LINK_13GTFD;
2581 break;
2582
2583 case GP_STATUS_15G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002584 new_line_speed = SPEED_15000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002585 vars->link_status |= LINK_15GTFD;
2586 break;
2587
2588 case GP_STATUS_16G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002589 new_line_speed = SPEED_16000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002590 vars->link_status |= LINK_16GTFD;
2591 break;
2592
2593 default:
2594 DP(NETIF_MSG_LINK,
2595 "link speed unsupported gp_status 0x%x\n",
2596 gp_status);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002597 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002598 }
2599
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00002600 vars->line_speed = new_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002601
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002602 } else { /* link_down */
2603 DP(NETIF_MSG_LINK, "phy link down\n");
2604
2605 vars->phy_link_up = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07002606
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002607 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08002608 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002609 vars->mac_type = MAC_TYPE_NONE;
Eilon Greenstein239d6862009-08-12 08:23:04 +00002610
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002611 if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
2612 SINGLE_MEDIA_DIRECT(params)) {
Eilon Greenstein239d6862009-08-12 08:23:04 +00002613 /* Check signal is detected */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002614 bnx2x_check_fallback_to_cl37(phy, params);
Eilon Greenstein239d6862009-08-12 08:23:04 +00002615 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002616 }
2617
Frans Pop2381a552010-03-24 07:57:36 +00002618 DP(NETIF_MSG_LINK, "gp_status 0x%x phy_link_up %x line_speed %x\n",
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002619 gp_status, vars->phy_link_up, vars->line_speed);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002620 DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
2621 vars->duplex, vars->flow_ctrl, vars->link_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002622 return rc;
2623}
2624
Eilon Greensteined8680a2009-02-12 08:37:12 +00002625static void bnx2x_set_gmii_tx_driver(struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002626{
2627 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002628 struct bnx2x_phy *phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002629 u16 lp_up2;
2630 u16 tx_driver;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00002631 u16 bank;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002632
2633 /* read precomp */
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002634 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002635 MDIO_REG_BANK_OVER_1G,
2636 MDIO_OVER_1G_LP_UP2, &lp_up2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002637
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002638 /* bits [10:7] at lp_up2, positioned at [15:12] */
2639 lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
2640 MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
2641 MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
2642
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00002643 if (lp_up2 == 0)
2644 return;
2645
2646 for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
2647 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002648 CL22_RD_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002649 bank,
2650 MDIO_TX0_TX_DRIVER, &tx_driver);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00002651
2652 /* replace tx_driver bits [15:12] */
2653 if (lp_up2 !=
2654 (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
2655 tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
2656 tx_driver |= lp_up2;
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002657 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002658 bank,
2659 MDIO_TX0_TX_DRIVER, tx_driver);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00002660 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002661 }
2662}
2663
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002664static int bnx2x_emac_program(struct link_params *params,
2665 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002666{
2667 struct bnx2x *bp = params->bp;
2668 u8 port = params->port;
2669 u16 mode = 0;
2670
2671 DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
2672 bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002673 EMAC_REG_EMAC_MODE,
2674 (EMAC_MODE_25G_MODE |
2675 EMAC_MODE_PORT_MII_10M |
2676 EMAC_MODE_HALF_DUPLEX));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002677 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002678 case SPEED_10:
2679 mode |= EMAC_MODE_PORT_MII_10M;
2680 break;
2681
2682 case SPEED_100:
2683 mode |= EMAC_MODE_PORT_MII;
2684 break;
2685
2686 case SPEED_1000:
2687 mode |= EMAC_MODE_PORT_GMII;
2688 break;
2689
2690 case SPEED_2500:
2691 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
2692 break;
2693
2694 default:
2695 /* 10G not valid for EMAC */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002696 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
2697 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002698 return -EINVAL;
2699 }
2700
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002701 if (vars->duplex == DUPLEX_HALF)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002702 mode |= EMAC_MODE_HALF_DUPLEX;
2703 bnx2x_bits_en(bp,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002704 GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
2705 mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002706
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00002707 bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002708 return 0;
2709}
2710
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002711static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
2712 struct link_params *params)
2713{
2714
2715 u16 bank, i = 0;
2716 struct bnx2x *bp = params->bp;
2717
2718 for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
2719 bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002720 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002721 bank,
2722 MDIO_RX0_RX_EQ_BOOST,
2723 phy->rx_preemphasis[i]);
2724 }
2725
2726 for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
2727 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
Yaniv Rosnercd2be892011-01-31 04:21:45 +00002728 CL22_WR_OVER_CL45(bp, phy,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002729 bank,
2730 MDIO_TX0_TX_DRIVER,
2731 phy->tx_preemphasis[i]);
2732 }
2733}
2734
2735static void bnx2x_init_internal_phy(struct bnx2x_phy *phy,
2736 struct link_params *params,
2737 struct link_vars *vars)
2738{
2739 struct bnx2x *bp = params->bp;
2740 u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
2741 (params->loopback_mode == LOOPBACK_XGXS));
2742 if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
2743 if (SINGLE_MEDIA_DIRECT(params) &&
2744 (params->feature_config_flags &
2745 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
2746 bnx2x_set_preemphasis(phy, params);
2747
2748 /* forced speed requested? */
2749 if (vars->line_speed != SPEED_AUTO_NEG ||
2750 (SINGLE_MEDIA_DIRECT(params) &&
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002751 params->loopback_mode == LOOPBACK_EXT)) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002752 DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
2753
2754 /* disable autoneg */
2755 bnx2x_set_autoneg(phy, params, vars, 0);
2756
2757 /* program speed and duplex */
2758 bnx2x_program_serdes(phy, params, vars);
2759
2760 } else { /* AN_mode */
2761 DP(NETIF_MSG_LINK, "not SGMII, AN\n");
2762
2763 /* AN enabled */
2764 bnx2x_set_brcm_cl37_advertisment(phy, params);
2765
2766 /* program duplex & pause advertisement (for aneg) */
2767 bnx2x_set_ieee_aneg_advertisment(phy, params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002768 vars->ieee_fc);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002769
2770 /* enable autoneg */
2771 bnx2x_set_autoneg(phy, params, vars, enable_cl73);
2772
2773 /* enable and restart AN */
2774 bnx2x_restart_autoneg(phy, params, enable_cl73);
2775 }
2776
2777 } else { /* SGMII mode */
2778 DP(NETIF_MSG_LINK, "SGMII\n");
2779
2780 bnx2x_initialize_sgmii_process(phy, params, vars);
2781 }
2782}
2783
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002784static int bnx2x_init_serdes(struct bnx2x_phy *phy,
2785 struct link_params *params,
2786 struct link_vars *vars)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002787{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002788 int rc;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002789 vars->phy_flags |= PHY_SGMII_FLAG;
2790 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002791 bnx2x_set_aer_mmd_serdes(params->bp, phy);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002792 rc = bnx2x_reset_unicore(params, phy, 1);
2793 /* reset the SerDes and wait for reset bit return low */
2794 if (rc != 0)
2795 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002796 bnx2x_set_aer_mmd_serdes(params->bp, phy);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002797
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002798 return rc;
2799}
2800
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002801static int bnx2x_init_xgxs(struct bnx2x_phy *phy,
2802 struct link_params *params,
2803 struct link_vars *vars)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002804{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002805 int rc;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002806 vars->phy_flags = PHY_XGXS_FLAG;
2807 if ((phy->req_line_speed &&
2808 ((phy->req_line_speed == SPEED_100) ||
2809 (phy->req_line_speed == SPEED_10))) ||
2810 (!phy->req_line_speed &&
2811 (phy->speed_cap_mask >=
2812 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
2813 (phy->speed_cap_mask <
2814 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
2815 ))
2816 vars->phy_flags |= PHY_SGMII_FLAG;
2817 else
2818 vars->phy_flags &= ~PHY_SGMII_FLAG;
2819
2820 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002821 bnx2x_set_aer_mmd_xgxs(params, phy);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002822 bnx2x_set_master_ln(params, phy);
2823
2824 rc = bnx2x_reset_unicore(params, phy, 0);
2825 /* reset the SerDes and wait for reset bit return low */
2826 if (rc != 0)
2827 return rc;
2828
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002829 bnx2x_set_aer_mmd_xgxs(params, phy);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002830
2831 /* setting the masterLn_def again after the reset */
2832 bnx2x_set_master_ln(params, phy);
2833 bnx2x_set_swap_lanes(params, phy);
2834
2835 return rc;
2836}
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00002837
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002838static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
Yaniv Rosner6d870c32011-01-31 04:22:20 +00002839 struct bnx2x_phy *phy,
2840 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002841{
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002842 u16 cnt, ctrl;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002843 /* Wait for soft reset to get cleared up to 1 sec */
Yaniv Rosner62b29a52010-09-07 11:40:58 +00002844 for (cnt = 0; cnt < 1000; cnt++) {
2845 bnx2x_cl45_read(bp, phy,
2846 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, &ctrl);
2847 if (!(ctrl & (1<<15)))
2848 break;
2849 msleep(1);
2850 }
Yaniv Rosner6d870c32011-01-31 04:22:20 +00002851
2852 if (cnt == 1000)
2853 netdev_err(bp->dev, "Warning: PHY was not initialized,"
2854 " Port %d\n",
2855 params->port);
Yaniv Rosner62b29a52010-09-07 11:40:58 +00002856 DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
2857 return cnt;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00002858}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002859
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002860static void bnx2x_link_int_enable(struct link_params *params)
2861{
2862 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002863 u32 mask;
2864 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002865
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002866 /* Setting the status to report on link up for either XGXS or SerDes */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002867 if (params->switch_cfg == SWITCH_CFG_10G) {
2868 mask = (NIG_MASK_XGXS0_LINK10G |
2869 NIG_MASK_XGXS0_LINK_STATUS);
2870 DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002871 if (!(SINGLE_MEDIA_DIRECT(params)) &&
2872 params->phy[INT_PHY].type !=
2873 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002874 mask |= NIG_MASK_MI_INT;
2875 DP(NETIF_MSG_LINK, "enabled external phy int\n");
2876 }
2877
2878 } else { /* SerDes */
2879 mask = NIG_MASK_SERDES0_LINK_STATUS;
2880 DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002881 if (!(SINGLE_MEDIA_DIRECT(params)) &&
2882 params->phy[INT_PHY].type !=
2883 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002884 mask |= NIG_MASK_MI_INT;
2885 DP(NETIF_MSG_LINK, "enabled external phy int\n");
2886 }
2887 }
2888 bnx2x_bits_en(bp,
2889 NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
2890 mask);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002891
2892 DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002893 (params->switch_cfg == SWITCH_CFG_10G),
2894 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002895 DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
2896 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
2897 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
2898 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
2899 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
2900 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
2901 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
2902}
2903
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002904static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
2905 u8 exp_mi_int)
Eilon Greenstein2f904462009-08-12 08:22:16 +00002906{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002907 u32 latch_status = 0;
2908
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002909 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002910 * Disable the MI INT ( external phy int ) by writing 1 to the
2911 * status register. Link down indication is high-active-signal,
2912 * so in this case we need to write the status to clear the XOR
Eilon Greenstein2f904462009-08-12 08:22:16 +00002913 */
2914 /* Read Latched signals */
2915 latch_status = REG_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002916 NIG_REG_LATCH_STATUS_0 + port*8);
2917 DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
Eilon Greenstein2f904462009-08-12 08:22:16 +00002918 /* Handle only those with latched-signal=up.*/
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002919 if (exp_mi_int)
2920 bnx2x_bits_en(bp,
2921 NIG_REG_STATUS_INTERRUPT_PORT0
2922 + port*4,
2923 NIG_STATUS_EMAC0_MI_INT);
2924 else
2925 bnx2x_bits_dis(bp,
2926 NIG_REG_STATUS_INTERRUPT_PORT0
2927 + port*4,
2928 NIG_STATUS_EMAC0_MI_INT);
2929
Eilon Greenstein2f904462009-08-12 08:22:16 +00002930 if (latch_status & 1) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002931
Eilon Greenstein2f904462009-08-12 08:22:16 +00002932 /* For all latched-signal=up : Re-Arm Latch signals */
2933 REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002934 (latch_status & 0xfffe) | (latch_status & 1));
Eilon Greenstein2f904462009-08-12 08:22:16 +00002935 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002936 /* For all latched-signal=up,Write original_signal to status */
Eilon Greenstein2f904462009-08-12 08:22:16 +00002937}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002938
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002939static void bnx2x_link_int_ack(struct link_params *params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002940 struct link_vars *vars, u8 is_10g)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002941{
2942 struct bnx2x *bp = params->bp;
2943 u8 port = params->port;
2944
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002945 /*
2946 * First reset all status we assume only one line will be
2947 * change at a time
2948 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002949 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00002950 (NIG_STATUS_XGXS0_LINK10G |
2951 NIG_STATUS_XGXS0_LINK_STATUS |
2952 NIG_STATUS_SERDES0_LINK_STATUS));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002953 if (vars->phy_link_up) {
2954 if (is_10g) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002955 /*
2956 * Disable the 10G link interrupt by writing 1 to the
2957 * status register
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002958 */
2959 DP(NETIF_MSG_LINK, "10G XGXS phy link up\n");
2960 bnx2x_bits_en(bp,
2961 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
2962 NIG_STATUS_XGXS0_LINK10G);
2963
2964 } else if (params->switch_cfg == SWITCH_CFG_10G) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002965 /*
2966 * Disable the link interrupt by writing 1 to the
2967 * relevant lane in the status register
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002968 */
2969 u32 ser_lane = ((params->lane_config &
2970 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
2971 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
2972
Eilon Greenstein2f904462009-08-12 08:22:16 +00002973 DP(NETIF_MSG_LINK, "%d speed XGXS phy link up\n",
2974 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002975 bnx2x_bits_en(bp,
2976 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
2977 ((1 << ser_lane) <<
2978 NIG_STATUS_XGXS0_LINK_STATUS_SIZE));
2979
2980 } else { /* SerDes */
2981 DP(NETIF_MSG_LINK, "SerDes phy link up\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00002982 /*
2983 * Disable the link interrupt by writing 1 to the status
2984 * register
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002985 */
2986 bnx2x_bits_en(bp,
2987 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
2988 NIG_STATUS_SERDES0_LINK_STATUS);
2989 }
2990
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002991 }
2992}
2993
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00002994static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002995{
2996 u8 *str_ptr = str;
2997 u32 mask = 0xf0000000;
2998 u8 shift = 8*4;
2999 u8 digit;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003000 u8 remove_leading_zeros = 1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003001 if (*len < 10) {
Frederik Schwarzer025dfda2008-10-16 19:02:37 +02003002 /* Need more than 10chars for this format */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003003 *str_ptr = '\0';
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003004 (*len)--;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003005 return -EINVAL;
3006 }
3007 while (shift > 0) {
3008
3009 shift -= 4;
3010 digit = ((num & mask) >> shift);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003011 if (digit == 0 && remove_leading_zeros) {
3012 mask = mask >> 4;
3013 continue;
3014 } else if (digit < 0xa)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003015 *str_ptr = digit + '0';
3016 else
3017 *str_ptr = digit - 0xa + 'a';
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003018 remove_leading_zeros = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003019 str_ptr++;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003020 (*len)--;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003021 mask = mask >> 4;
3022 if (shift == 4*4) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003023 *str_ptr = '.';
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003024 str_ptr++;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003025 (*len)--;
3026 remove_leading_zeros = 1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003027 }
3028 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003029 return 0;
3030}
3031
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003032
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003033static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003034{
3035 str[0] = '\0';
3036 (*len)--;
3037 return 0;
3038}
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003039
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003040int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
3041 u8 *version, u16 len)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003042{
Julia Lawall0376d5b2009-07-19 05:26:35 +00003043 struct bnx2x *bp;
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003044 u32 spirom_ver = 0;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003045 int status = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003046 u8 *ver_p = version;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003047 u16 remain_len = len;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003048 if (version == NULL || params == NULL)
3049 return -EINVAL;
Julia Lawall0376d5b2009-07-19 05:26:35 +00003050 bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003051
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003052 /* Extract first external phy*/
3053 version[0] = '\0';
3054 spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003055
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003056 if (params->phy[EXT_PHY1].format_fw_ver) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003057 status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
3058 ver_p,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003059 &remain_len);
3060 ver_p += (len - remain_len);
3061 }
3062 if ((params->num_phys == MAX_PHYS) &&
3063 (params->phy[EXT_PHY2].ver_addr != 0)) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003064 spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003065 if (params->phy[EXT_PHY2].format_fw_ver) {
3066 *ver_p = '/';
3067 ver_p++;
3068 remain_len--;
3069 status |= params->phy[EXT_PHY2].format_fw_ver(
3070 spirom_ver,
3071 ver_p,
3072 &remain_len);
3073 ver_p = version + (len - remain_len);
3074 }
3075 }
3076 *ver_p = '\0';
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003077 return status;
3078}
3079
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003080static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
Yaniv Rosner62b29a52010-09-07 11:40:58 +00003081 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003082{
3083 u8 port = params->port;
3084 struct bnx2x *bp = params->bp;
3085
Yaniv Rosner62b29a52010-09-07 11:40:58 +00003086 if (phy->req_line_speed != SPEED_1000) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07003087 u32 md_devad;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003088
3089 DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
3090
3091 /* change the uni_phy_addr in the nig */
3092 md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003093 port*0x18));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003094
3095 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, 0x5);
3096
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003097 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003098 5,
3099 (MDIO_REG_BANK_AER_BLOCK +
3100 (MDIO_AER_BLOCK_AER_REG & 0xf)),
3101 0x2800);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003102
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003103 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003104 5,
3105 (MDIO_REG_BANK_CL73_IEEEB0 +
3106 (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
3107 0x6041);
Eilon Greenstein38582762009-01-14 06:44:16 +00003108 msleep(200);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003109 /* set aer mmd back */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003110 bnx2x_set_aer_mmd_xgxs(params, phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003111
3112 /* and md_devad */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003113 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, md_devad);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003114 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003115 u16 mii_ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003116 DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003117 bnx2x_cl45_read(bp, phy, 5,
3118 (MDIO_REG_BANK_COMBO_IEEE0 +
3119 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
3120 &mii_ctrl);
3121 bnx2x_cl45_write(bp, phy, 5,
3122 (MDIO_REG_BANK_COMBO_IEEE0 +
3123 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
3124 mii_ctrl |
3125 MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003126 }
3127}
3128
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003129int bnx2x_set_led(struct link_params *params,
3130 struct link_vars *vars, u8 mode, u32 speed)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003131{
Yaniv Rosner7846e472009-11-05 19:18:07 +02003132 u8 port = params->port;
3133 u16 hw_led_mode = params->hw_led_mode;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003134 int rc = 0;
3135 u8 phy_idx;
Eilon Greenstein345b5d52008-08-13 15:58:12 -07003136 u32 tmp;
3137 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Yaniv Rosner7846e472009-11-05 19:18:07 +02003138 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003139 DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
3140 DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
3141 speed, hw_led_mode);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003142 /* In case */
3143 for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
3144 if (params->phy[phy_idx].set_link_led) {
3145 params->phy[phy_idx].set_link_led(
3146 &params->phy[phy_idx], params, mode);
3147 }
3148 }
3149
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003150 switch (mode) {
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003151 case LED_MODE_FRONT_PANEL_OFF:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003152 case LED_MODE_OFF:
3153 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
3154 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003155 SHARED_HW_CFG_LED_MAC1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07003156
3157 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003158 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003159 break;
3160
3161 case LED_MODE_OPER:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003162 /*
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003163 * For all other phys, OPER mode is same as ON, so in case
3164 * link is down, do nothing
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003165 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003166 if (!vars->link_up)
3167 break;
3168 case LED_MODE_ON:
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00003169 if (((params->phy[EXT_PHY1].type ==
3170 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
3171 (params->phy[EXT_PHY1].type ==
3172 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
Yaniv Rosner1f483532011-01-18 04:33:31 +00003173 CHIP_IS_E2(bp) && params->num_phys == 2) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003174 /*
3175 * This is a work-around for E2+8727 Configurations
3176 */
Yaniv Rosner1f483532011-01-18 04:33:31 +00003177 if (mode == LED_MODE_ON ||
3178 speed == SPEED_10000){
3179 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
3180 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
3181
3182 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
3183 EMAC_WR(bp, EMAC_REG_EMAC_LED,
3184 (tmp | EMAC_LED_OVERRIDE));
3185 return rc;
3186 }
3187 } else if (SINGLE_MEDIA_DIRECT(params)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003188 /*
3189 * This is a work-around for HW issue found when link
3190 * is up in CL73
3191 */
Yaniv Rosner7846e472009-11-05 19:18:07 +02003192 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
3193 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
3194 } else {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003195 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, hw_led_mode);
Yaniv Rosner7846e472009-11-05 19:18:07 +02003196 }
3197
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003198 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003199 /* Set blinking rate to ~15.9Hz */
3200 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003201 LED_BLINK_RATE_VAL);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003202 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003203 port*4, 1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07003204 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003205 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp & (~EMAC_LED_OVERRIDE)));
Eilon Greenstein345b5d52008-08-13 15:58:12 -07003206
Yaniv Rosner7846e472009-11-05 19:18:07 +02003207 if (CHIP_IS_E1(bp) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003208 ((speed == SPEED_2500) ||
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003209 (speed == SPEED_1000) ||
3210 (speed == SPEED_100) ||
3211 (speed == SPEED_10))) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003212 /*
3213 * On Everest 1 Ax chip versions for speeds less than
3214 * 10G LED scheme is different
3215 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003216 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003217 + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003218 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003219 port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003220 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003221 port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003222 }
3223 break;
3224
3225 default:
3226 rc = -EINVAL;
3227 DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
3228 mode);
3229 break;
3230 }
3231 return rc;
3232
3233}
3234
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003235/*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003236 * This function comes to reflect the actual link state read DIRECTLY from the
3237 * HW
3238 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003239int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
3240 u8 is_serdes)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003241{
3242 struct bnx2x *bp = params->bp;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003243 u16 gp_status = 0, phy_index = 0;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003244 u8 ext_phy_link_up = 0, serdes_phy_type;
3245 struct link_vars temp_vars;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003246
Yaniv Rosnercd2be892011-01-31 04:21:45 +00003247 CL22_RD_OVER_CL45(bp, &params->phy[INT_PHY],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003248 MDIO_REG_BANK_GP_STATUS,
3249 MDIO_GP_STATUS_TOP_AN_STATUS1,
3250 &gp_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003251 /* link is up only if both local phy and external phy are up */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003252 if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
3253 return -ESRCH;
3254
3255 switch (params->num_phys) {
3256 case 1:
3257 /* No external PHY */
3258 return 0;
3259 case 2:
3260 ext_phy_link_up = params->phy[EXT_PHY1].read_status(
3261 &params->phy[EXT_PHY1],
3262 params, &temp_vars);
3263 break;
3264 case 3: /* Dual Media */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003265 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
3266 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003267 serdes_phy_type = ((params->phy[phy_index].media_type ==
3268 ETH_PHY_SFP_FIBER) ||
3269 (params->phy[phy_index].media_type ==
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00003270 ETH_PHY_XFP_FIBER) ||
3271 (params->phy[phy_index].media_type ==
3272 ETH_PHY_DA_TWINAX));
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003273
3274 if (is_serdes != serdes_phy_type)
3275 continue;
3276 if (params->phy[phy_index].read_status) {
3277 ext_phy_link_up |=
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003278 params->phy[phy_index].read_status(
3279 &params->phy[phy_index],
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003280 params, &temp_vars);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003281 }
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003282 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003283 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003284 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003285 if (ext_phy_link_up)
3286 return 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003287 return -ESRCH;
3288}
3289
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003290static int bnx2x_link_initialize(struct link_params *params,
3291 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003292{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003293 int rc = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003294 u8 phy_index, non_ext_phy;
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003295 struct bnx2x *bp = params->bp;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003296 /*
3297 * In case of external phy existence, the line speed would be the
3298 * line speed linked up by the external phy. In case it is direct
3299 * only, then the line_speed during initialization will be
3300 * equal to the req_line_speed
3301 */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003302 vars->line_speed = params->phy[INT_PHY].req_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003303
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003304 /*
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003305 * Initialize the internal phy in case this is a direct board
3306 * (no external phys), or this board has external phy which requires
3307 * to first.
3308 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003309
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003310 if (params->phy[INT_PHY].config_init)
3311 params->phy[INT_PHY].config_init(
3312 &params->phy[INT_PHY],
3313 params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003314
3315 /* init ext phy and enable link state int */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003316 non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003317 (params->loopback_mode == LOOPBACK_XGXS));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003318
3319 if (non_ext_phy ||
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003320 (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
Eilon Greenstein8660d8c2009-03-02 08:01:02 +00003321 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003322 struct bnx2x_phy *phy = &params->phy[INT_PHY];
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003323 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003324 bnx2x_set_parallel_detection(phy, params);
3325 bnx2x_init_internal_phy(phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003326 }
3327
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00003328 /* Init external phy*/
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003329 if (!non_ext_phy)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003330 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
3331 phy_index++) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003332 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003333 * No need to initialize second phy in case of first
3334 * phy only selection. In case of second phy, we do
3335 * need to initialize the first phy, since they are
3336 * connected.
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003337 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003338 if (phy_index == EXT_PHY2 &&
3339 (bnx2x_phy_selection(params) ==
3340 PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003341 DP(NETIF_MSG_LINK, "Ignoring second phy\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003342 continue;
3343 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003344 params->phy[phy_index].config_init(
3345 &params->phy[phy_index],
3346 params, vars);
3347 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003348
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003349 /* Reset the interrupt indication after phy was initialized */
3350 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
3351 params->port*4,
3352 (NIG_STATUS_XGXS0_LINK10G |
3353 NIG_STATUS_XGXS0_LINK_STATUS |
3354 NIG_STATUS_SERDES0_LINK_STATUS |
3355 NIG_MASK_MI_INT));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003356 return rc;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003357}
3358
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003359static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
3360 struct link_params *params)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003361{
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003362 /* reset the SerDes/XGXS */
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003363 REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
3364 (0x1ff << (params->port*16)));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003365}
3366
3367static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
3368 struct link_params *params)
3369{
3370 struct bnx2x *bp = params->bp;
3371 u8 gpio_port;
3372 /* HW reset */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003373 if (CHIP_IS_E2(bp))
3374 gpio_port = BP_PATH(bp);
3375 else
3376 gpio_port = params->port;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003377 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003378 MISC_REGISTERS_GPIO_OUTPUT_LOW,
3379 gpio_port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003380 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003381 MISC_REGISTERS_GPIO_OUTPUT_LOW,
3382 gpio_port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003383 DP(NETIF_MSG_LINK, "reset external PHY\n");
3384}
3385
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003386static int bnx2x_update_link_down(struct link_params *params,
3387 struct link_vars *vars)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003388{
3389 struct bnx2x *bp = params->bp;
3390 u8 port = params->port;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003391
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003392 DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003393 bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003394
3395 /* indicate no mac active */
3396 vars->mac_type = MAC_TYPE_NONE;
3397
3398 /* update shared memory */
3399 vars->link_status = 0;
3400 vars->line_speed = 0;
3401 bnx2x_update_mng(params, vars->link_status);
3402
3403 /* activate nig drain */
3404 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
3405
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00003406 /* disable emac */
3407 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
3408
3409 msleep(10);
3410
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003411 /* reset BigMac */
3412 bnx2x_bmac_rx_disable(bp, params->port);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003413 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
3414 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003415 return 0;
3416}
3417
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003418static int bnx2x_update_link_up(struct link_params *params,
3419 struct link_vars *vars,
3420 u8 link_10g)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003421{
3422 struct bnx2x *bp = params->bp;
3423 u8 port = params->port;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003424 int rc = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003425
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003426 vars->link_status |= LINK_STATUS_LINK_UP;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003427
Yaniv Rosner7aa07112010-09-07 11:41:01 +00003428 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
3429 vars->link_status |=
3430 LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
3431
3432 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
3433 vars->link_status |=
3434 LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003435
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003436 if (link_10g) {
3437 bnx2x_bmac_enable(params, vars, 0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00003438 bnx2x_set_led(params, vars,
3439 LED_MODE_OPER, SPEED_10000);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003440 } else {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003441 rc = bnx2x_emac_program(params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003442
Yaniv Rosner0c786f02009-11-05 19:18:32 +02003443 bnx2x_emac_enable(params, vars, 0);
3444
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003445 /* AN complete? */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003446 if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
3447 && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
3448 SINGLE_MEDIA_DIRECT(params))
3449 bnx2x_set_gmii_tx_driver(params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003450 }
3451
3452 /* PBF - link up */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003453 if (!(CHIP_IS_E2(bp)))
3454 rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
3455 vars->line_speed);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003456
3457 /* disable drain */
3458 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
3459
3460 /* update shared memory */
3461 bnx2x_update_mng(params, vars->link_status);
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00003462 msleep(20);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003463 return rc;
3464}
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003465/*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003466 * The bnx2x_link_update function should be called upon link
3467 * interrupt.
3468 * Link is considered up as follows:
3469 * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
3470 * to be up
3471 * - SINGLE_MEDIA - The link between the 577xx and the external
3472 * phy (XGXS) need to up as well as the external link of the
3473 * phy (PHY_EXT1)
3474 * - DUAL_MEDIA - The link between the 577xx and the first
3475 * external phy needs to be up, and at least one of the 2
3476 * external phy link must be up.
Yaniv Rosner62b29a52010-09-07 11:40:58 +00003477 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003478int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003479{
3480 struct bnx2x *bp = params->bp;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003481 struct link_vars phy_vars[MAX_PHYS];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003482 u8 port = params->port;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003483 u8 link_10g, phy_index;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003484 u8 ext_phy_link_up = 0, cur_link_up;
3485 int rc = 0;
Eilon Greenstein2f904462009-08-12 08:22:16 +00003486 u8 is_mi_int = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003487 u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
3488 u8 active_external_phy = INT_PHY;
3489 vars->link_status = 0;
3490 for (phy_index = INT_PHY; phy_index < params->num_phys;
3491 phy_index++) {
3492 phy_vars[phy_index].flow_ctrl = 0;
3493 phy_vars[phy_index].link_status = 0;
3494 phy_vars[phy_index].line_speed = 0;
3495 phy_vars[phy_index].duplex = DUPLEX_FULL;
3496 phy_vars[phy_index].phy_link_up = 0;
3497 phy_vars[phy_index].link_up = 0;
3498 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003499
3500 DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00003501 port, (vars->phy_flags & PHY_XGXS_FLAG),
3502 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003503
Eilon Greenstein2f904462009-08-12 08:22:16 +00003504 is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003505 port*0x18) > 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003506 DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00003507 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
3508 is_mi_int,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003509 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003510
3511 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
3512 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
3513 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
3514
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00003515 /* disable emac */
3516 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
3517
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003518 /*
3519 * Step 1:
3520 * Check external link change only for external phys, and apply
3521 * priority selection between them in case the link on both phys
3522 * is up. Note that the instead of the common vars, a temporary
3523 * vars argument is used since each phy may have different link/
3524 * speed/duplex result
3525 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003526 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
3527 phy_index++) {
3528 struct bnx2x_phy *phy = &params->phy[phy_index];
3529 if (!phy->read_status)
3530 continue;
3531 /* Read link status and params of this ext phy */
3532 cur_link_up = phy->read_status(phy, params,
3533 &phy_vars[phy_index]);
3534 if (cur_link_up) {
3535 DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
3536 phy_index);
3537 } else {
3538 DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
3539 phy_index);
3540 continue;
3541 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003542
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003543 if (!ext_phy_link_up) {
3544 ext_phy_link_up = 1;
3545 active_external_phy = phy_index;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003546 } else {
3547 switch (bnx2x_phy_selection(params)) {
3548 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
3549 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003550 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003551 * In this option, the first PHY makes sure to pass the
3552 * traffic through itself only.
3553 * Its not clear how to reset the link on the second phy
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003554 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003555 active_external_phy = EXT_PHY1;
3556 break;
3557 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003558 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003559 * In this option, the first PHY makes sure to pass the
3560 * traffic through the second PHY.
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003561 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003562 active_external_phy = EXT_PHY2;
3563 break;
3564 default:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003565 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003566 * Link indication on both PHYs with the following cases
3567 * is invalid:
3568 * - FIRST_PHY means that second phy wasn't initialized,
3569 * hence its link is expected to be down
3570 * - SECOND_PHY means that first phy should not be able
3571 * to link up by itself (using configuration)
3572 * - DEFAULT should be overriden during initialiazation
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003573 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003574 DP(NETIF_MSG_LINK, "Invalid link indication"
3575 "mpc=0x%x. DISABLING LINK !!!\n",
3576 params->multi_phy_config);
3577 ext_phy_link_up = 0;
3578 break;
3579 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003580 }
3581 }
3582 prev_line_speed = vars->line_speed;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003583 /*
3584 * Step 2:
3585 * Read the status of the internal phy. In case of
3586 * DIRECT_SINGLE_MEDIA board, this link is the external link,
3587 * otherwise this is the link between the 577xx and the first
3588 * external phy
3589 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003590 if (params->phy[INT_PHY].read_status)
3591 params->phy[INT_PHY].read_status(
3592 &params->phy[INT_PHY],
3593 params, vars);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003594 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003595 * The INT_PHY flow control reside in the vars. This include the
3596 * case where the speed or flow control are not set to AUTO.
3597 * Otherwise, the active external phy flow control result is set
3598 * to the vars. The ext_phy_line_speed is needed to check if the
3599 * speed is different between the internal phy and external phy.
3600 * This case may be result of intermediate link speed change.
3601 */
3602 if (active_external_phy > INT_PHY) {
3603 vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003604 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003605 * Link speed is taken from the XGXS. AN and FC result from
3606 * the external phy.
3607 */
3608 vars->link_status |= phy_vars[active_external_phy].link_status;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003609
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003610 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003611 * if active_external_phy is first PHY and link is up - disable
3612 * disable TX on second external PHY
3613 */
3614 if (active_external_phy == EXT_PHY1) {
3615 if (params->phy[EXT_PHY2].phy_specific_func) {
3616 DP(NETIF_MSG_LINK, "Disabling TX on"
3617 " EXT_PHY2\n");
3618 params->phy[EXT_PHY2].phy_specific_func(
3619 &params->phy[EXT_PHY2],
3620 params, DISABLE_TX);
3621 }
3622 }
3623
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003624 ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
3625 vars->duplex = phy_vars[active_external_phy].duplex;
3626 if (params->phy[active_external_phy].supported &
3627 SUPPORTED_FIBRE)
3628 vars->link_status |= LINK_STATUS_SERDES_LINK;
3629 DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
3630 active_external_phy);
3631 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003632
3633 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
3634 phy_index++) {
3635 if (params->phy[phy_index].flags &
3636 FLAGS_REARM_LATCH_SIGNAL) {
3637 bnx2x_rearm_latch_signal(bp, port,
3638 phy_index ==
3639 active_external_phy);
3640 break;
3641 }
3642 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003643 DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
3644 " ext_phy_line_speed = %d\n", vars->flow_ctrl,
3645 vars->link_status, ext_phy_line_speed);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003646 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003647 * Upon link speed change set the NIG into drain mode. Comes to
3648 * deals with possible FIFO glitch due to clk change when speed
3649 * is decreased without link down indicator
3650 */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003651
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003652 if (vars->phy_link_up) {
3653 if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
3654 (ext_phy_line_speed != vars->line_speed)) {
3655 DP(NETIF_MSG_LINK, "Internal link speed %d is"
3656 " different than the external"
3657 " link speed %d\n", vars->line_speed,
3658 ext_phy_line_speed);
3659 vars->phy_link_up = 0;
3660 } else if (prev_line_speed != vars->line_speed) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003661 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
3662 0);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003663 msleep(1);
3664 }
3665 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003666
3667 /* anything 10 and over uses the bmac */
3668 link_10g = ((vars->line_speed == SPEED_10000) ||
3669 (vars->line_speed == SPEED_12000) ||
3670 (vars->line_speed == SPEED_12500) ||
3671 (vars->line_speed == SPEED_13000) ||
3672 (vars->line_speed == SPEED_15000) ||
3673 (vars->line_speed == SPEED_16000));
3674
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003675 bnx2x_link_int_ack(params, vars, link_10g);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003676
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003677 /*
3678 * In case external phy link is up, and internal link is down
3679 * (not initialized yet probably after link initialization, it
3680 * needs to be initialized.
3681 * Note that after link down-up as result of cable plug, the xgxs
3682 * link would probably become up again without the need
3683 * initialize it
3684 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003685 if (!(SINGLE_MEDIA_DIRECT(params))) {
3686 DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
3687 " init_preceding = %d\n", ext_phy_link_up,
3688 vars->phy_link_up,
3689 params->phy[EXT_PHY1].flags &
3690 FLAGS_INIT_XGXS_FIRST);
3691 if (!(params->phy[EXT_PHY1].flags &
3692 FLAGS_INIT_XGXS_FIRST)
3693 && ext_phy_link_up && !vars->phy_link_up) {
3694 vars->line_speed = ext_phy_line_speed;
3695 if (vars->line_speed < SPEED_1000)
3696 vars->phy_flags |= PHY_SGMII_FLAG;
3697 else
3698 vars->phy_flags &= ~PHY_SGMII_FLAG;
3699 bnx2x_init_internal_phy(&params->phy[INT_PHY],
3700 params,
3701 vars);
3702 }
3703 }
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003704 /*
3705 * Link is up only if both local phy and external phy (in case of
3706 * non-direct board) are up
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003707 */
3708 vars->link_up = (vars->phy_link_up &&
3709 (ext_phy_link_up ||
3710 SINGLE_MEDIA_DIRECT(params)));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003711
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003712 if (vars->link_up)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003713 rc = bnx2x_update_link_up(params, vars, link_10g);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003714 else
3715 rc = bnx2x_update_link_down(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003716
3717 return rc;
3718}
3719
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003720
3721/*****************************************************************************/
3722/* External Phy section */
3723/*****************************************************************************/
3724void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003725{
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003726 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003727 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003728 msleep(1);
3729 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003730 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003731}
3732
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003733static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
3734 u32 spirom_ver, u32 ver_addr)
3735{
3736 DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
3737 (u16)(spirom_ver>>16), (u16)spirom_ver, port);
3738
3739 if (ver_addr)
3740 REG_WR(bp, ver_addr, spirom_ver);
3741}
3742
3743static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
3744 struct bnx2x_phy *phy,
3745 u8 port)
3746{
3747 u16 fw_ver1, fw_ver2;
3748
3749 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003750 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003751 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003752 MDIO_PMA_REG_ROM_VER2, &fw_ver2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003753 bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
3754 phy->ver_addr);
3755}
3756
3757static void bnx2x_ext_phy_set_pause(struct link_params *params,
3758 struct bnx2x_phy *phy,
3759 struct link_vars *vars)
3760{
3761 u16 val;
3762 struct bnx2x *bp = params->bp;
3763 /* read modify write pause advertizing */
3764 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
3765
3766 val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
3767
3768 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
3769 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
3770 if ((vars->ieee_fc &
3771 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
3772 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003773 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003774 }
3775 if ((vars->ieee_fc &
3776 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
3777 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3778 val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
3779 }
3780 DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
3781 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
3782}
3783
3784static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
3785 struct link_params *params,
3786 struct link_vars *vars)
3787{
3788 struct bnx2x *bp = params->bp;
3789 u16 ld_pause; /* local */
3790 u16 lp_pause; /* link partner */
3791 u16 pause_result;
3792 u8 ret = 0;
3793 /* read twice */
3794
3795 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
3796
3797 if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
3798 vars->flow_ctrl = phy->req_flow_ctrl;
3799 else if (phy->req_line_speed != SPEED_AUTO_NEG)
3800 vars->flow_ctrl = params->req_fc_auto_adv;
3801 else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
3802 ret = 1;
3803 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003804 MDIO_AN_DEVAD,
3805 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003806 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003807 MDIO_AN_DEVAD,
3808 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003809 pause_result = (ld_pause &
3810 MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
3811 pause_result |= (lp_pause &
3812 MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
3813 DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
3814 pause_result);
3815 bnx2x_pause_resolve(vars, pause_result);
3816 }
3817 return ret;
3818}
3819
3820static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
3821 struct bnx2x_phy *phy,
3822 struct link_vars *vars)
3823{
3824 u16 val;
3825 bnx2x_cl45_read(bp, phy,
3826 MDIO_AN_DEVAD,
3827 MDIO_AN_REG_STATUS, &val);
3828 bnx2x_cl45_read(bp, phy,
3829 MDIO_AN_DEVAD,
3830 MDIO_AN_REG_STATUS, &val);
3831 if (val & (1<<5))
3832 vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
3833 if ((val & (1<<0)) == 0)
3834 vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
3835}
3836
3837/******************************************************************/
3838/* common BCM8073/BCM8727 PHY SECTION */
3839/******************************************************************/
3840static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
3841 struct link_params *params,
3842 struct link_vars *vars)
3843{
3844 struct bnx2x *bp = params->bp;
3845 if (phy->req_line_speed == SPEED_10 ||
3846 phy->req_line_speed == SPEED_100) {
3847 vars->flow_ctrl = phy->req_flow_ctrl;
3848 return;
3849 }
3850
3851 if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
3852 (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
3853 u16 pause_result;
3854 u16 ld_pause; /* local */
3855 u16 lp_pause; /* link partner */
3856 bnx2x_cl45_read(bp, phy,
3857 MDIO_AN_DEVAD,
3858 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
3859
3860 bnx2x_cl45_read(bp, phy,
3861 MDIO_AN_DEVAD,
3862 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
3863 pause_result = (ld_pause &
3864 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
3865 pause_result |= (lp_pause &
3866 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
3867
3868 bnx2x_pause_resolve(vars, pause_result);
3869 DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
3870 pause_result);
3871 }
3872}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003873static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
3874 struct bnx2x_phy *phy,
3875 u8 port)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003876{
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00003877 u32 count = 0;
3878 u16 fw_ver1, fw_msgout;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003879 int rc = 0;
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00003880
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003881 /* Boot port from external ROM */
3882 /* EDC grst */
3883 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003884 MDIO_PMA_DEVAD,
3885 MDIO_PMA_REG_GEN_CTRL,
3886 0x0001);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003887
3888 /* ucode reboot and rst */
3889 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003890 MDIO_PMA_DEVAD,
3891 MDIO_PMA_REG_GEN_CTRL,
3892 0x008c);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003893
3894 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003895 MDIO_PMA_DEVAD,
3896 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003897
3898 /* Reset internal microprocessor */
3899 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003900 MDIO_PMA_DEVAD,
3901 MDIO_PMA_REG_GEN_CTRL,
3902 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003903
3904 /* Release srst bit */
3905 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003906 MDIO_PMA_DEVAD,
3907 MDIO_PMA_REG_GEN_CTRL,
3908 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003909
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00003910 /* Delay 100ms per the PHY specifications */
3911 msleep(100);
3912
3913 /* 8073 sometimes taking longer to download */
3914 do {
3915 count++;
3916 if (count > 300) {
3917 DP(NETIF_MSG_LINK,
3918 "bnx2x_8073_8727_external_rom_boot port %x:"
3919 "Download failed. fw version = 0x%x\n",
3920 port, fw_ver1);
3921 rc = -EINVAL;
3922 break;
3923 }
3924
3925 bnx2x_cl45_read(bp, phy,
3926 MDIO_PMA_DEVAD,
3927 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
3928 bnx2x_cl45_read(bp, phy,
3929 MDIO_PMA_DEVAD,
3930 MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
3931
3932 msleep(1);
3933 } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
3934 ((fw_msgout & 0xff) != 0x03 && (phy->type ==
3935 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003936
3937 /* Clear ser_boot_ctl bit */
3938 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003939 MDIO_PMA_DEVAD,
3940 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003941 bnx2x_save_bcm_spirom_ver(bp, phy, port);
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00003942
3943 DP(NETIF_MSG_LINK,
3944 "bnx2x_8073_8727_external_rom_boot port %x:"
3945 "Download complete. fw version = 0x%x\n",
3946 port, fw_ver1);
3947
3948 return rc;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003949}
3950
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003951/******************************************************************/
3952/* BCM8073 PHY SECTION */
3953/******************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003954static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003955{
3956 /* This is only required for 8073A1, version 102 only */
3957 u16 val;
3958
3959 /* Read 8073 HW revision*/
3960 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003961 MDIO_PMA_DEVAD,
3962 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003963
3964 if (val != 1) {
3965 /* No need to workaround in 8073 A1 */
3966 return 0;
3967 }
3968
3969 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003970 MDIO_PMA_DEVAD,
3971 MDIO_PMA_REG_ROM_VER2, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003972
3973 /* SNR should be applied only for version 0x102 */
3974 if (val != 0x102)
3975 return 0;
3976
3977 return 1;
3978}
3979
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00003980static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003981{
3982 u16 val, cnt, cnt1 ;
3983
3984 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00003985 MDIO_PMA_DEVAD,
3986 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003987
3988 if (val > 0) {
3989 /* No need to workaround in 8073 A1 */
3990 return 0;
3991 }
3992 /* XAUI workaround in 8073 A0: */
3993
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00003994 /*
3995 * After loading the boot ROM and restarting Autoneg, poll
3996 * Dev1, Reg $C820:
3997 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00003998
3999 for (cnt = 0; cnt < 1000; cnt++) {
4000 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004001 MDIO_PMA_DEVAD,
4002 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
4003 &val);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004004 /*
4005 * If bit [14] = 0 or bit [13] = 0, continue on with
4006 * system initialization (XAUI work-around not required, as
4007 * these bits indicate 2.5G or 1G link up).
4008 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004009 if (!(val & (1<<14)) || !(val & (1<<13))) {
4010 DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
4011 return 0;
4012 } else if (!(val & (1<<15))) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004013 DP(NETIF_MSG_LINK, "bit 15 went off\n");
4014 /*
4015 * If bit 15 is 0, then poll Dev1, Reg $C841 until it's
4016 * MSB (bit15) goes to 1 (indicating that the XAUI
4017 * workaround has completed), then continue on with
4018 * system initialization.
4019 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004020 for (cnt1 = 0; cnt1 < 1000; cnt1++) {
4021 bnx2x_cl45_read(bp, phy,
4022 MDIO_PMA_DEVAD,
4023 MDIO_PMA_REG_8073_XAUI_WA, &val);
4024 if (val & (1<<15)) {
4025 DP(NETIF_MSG_LINK,
4026 "XAUI workaround has completed\n");
4027 return 0;
4028 }
4029 msleep(3);
4030 }
4031 break;
4032 }
4033 msleep(3);
4034 }
4035 DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
4036 return -EINVAL;
4037}
4038
4039static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
4040{
4041 /* Force KR or KX */
4042 bnx2x_cl45_write(bp, phy,
4043 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
4044 bnx2x_cl45_write(bp, phy,
4045 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
4046 bnx2x_cl45_write(bp, phy,
4047 MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
4048 bnx2x_cl45_write(bp, phy,
4049 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
4050}
4051
4052static void bnx2x_8073_set_pause_cl37(struct link_params *params,
4053 struct bnx2x_phy *phy,
4054 struct link_vars *vars)
4055{
4056 u16 cl37_val;
4057 struct bnx2x *bp = params->bp;
4058 bnx2x_cl45_read(bp, phy,
4059 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
4060
4061 cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
4062 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
4063 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
4064 if ((vars->ieee_fc &
4065 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
4066 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
4067 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
4068 }
4069 if ((vars->ieee_fc &
4070 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
4071 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
4072 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
4073 }
4074 if ((vars->ieee_fc &
4075 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
4076 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
4077 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
4078 }
4079 DP(NETIF_MSG_LINK,
4080 "Ext phy AN advertize cl37 0x%x\n", cl37_val);
4081
4082 bnx2x_cl45_write(bp, phy,
4083 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
4084 msleep(500);
4085}
4086
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004087static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
4088 struct link_params *params,
4089 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004090{
4091 struct bnx2x *bp = params->bp;
4092 u16 val = 0, tmp1;
4093 u8 gpio_port;
4094 DP(NETIF_MSG_LINK, "Init 8073\n");
4095
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004096 if (CHIP_IS_E2(bp))
4097 gpio_port = BP_PATH(bp);
4098 else
4099 gpio_port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004100 /* Restore normal power mode*/
4101 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004102 MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004103
4104 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004105 MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004106
4107 /* enable LASI */
4108 bnx2x_cl45_write(bp, phy,
4109 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL, (1<<2));
4110 bnx2x_cl45_write(bp, phy,
4111 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x0004);
4112
4113 bnx2x_8073_set_pause_cl37(params, phy, vars);
4114
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004115 bnx2x_cl45_read(bp, phy,
4116 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
4117
4118 bnx2x_cl45_read(bp, phy,
4119 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &tmp1);
4120
4121 DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
4122
Yaniv Rosner74d7a112011-01-18 04:33:18 +00004123 /* Swap polarity if required - Must be done only in non-1G mode */
4124 if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
4125 /* Configure the 8073 to swap _P and _N of the KR lines */
4126 DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
4127 /* 10G Rx/Tx and 1G Tx signal polarity swap */
4128 bnx2x_cl45_read(bp, phy,
4129 MDIO_PMA_DEVAD,
4130 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
4131 bnx2x_cl45_write(bp, phy,
4132 MDIO_PMA_DEVAD,
4133 MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
4134 (val | (3<<9)));
4135 }
4136
4137
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004138 /* Enable CL37 BAM */
Yaniv Rosner121839b2010-11-01 05:32:38 +00004139 if (REG_RD(bp, params->shmem_base +
4140 offsetof(struct shmem_region, dev_info.
4141 port_hw_config[params->port].default_cfg)) &
4142 PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004143
Yaniv Rosner121839b2010-11-01 05:32:38 +00004144 bnx2x_cl45_read(bp, phy,
4145 MDIO_AN_DEVAD,
4146 MDIO_AN_REG_8073_BAM, &val);
4147 bnx2x_cl45_write(bp, phy,
4148 MDIO_AN_DEVAD,
4149 MDIO_AN_REG_8073_BAM, val | 1);
4150 DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
4151 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004152 if (params->loopback_mode == LOOPBACK_EXT) {
4153 bnx2x_807x_force_10G(bp, phy);
4154 DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
4155 return 0;
4156 } else {
4157 bnx2x_cl45_write(bp, phy,
4158 MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
4159 }
4160 if (phy->req_line_speed != SPEED_AUTO_NEG) {
4161 if (phy->req_line_speed == SPEED_10000) {
4162 val = (1<<7);
4163 } else if (phy->req_line_speed == SPEED_2500) {
4164 val = (1<<5);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004165 /*
4166 * Note that 2.5G works only when used with 1G
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004167 * advertisement
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004168 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004169 } else
4170 val = (1<<5);
4171 } else {
4172 val = 0;
4173 if (phy->speed_cap_mask &
4174 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
4175 val |= (1<<7);
4176
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004177 /* Note that 2.5G works only when used with 1G advertisement */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004178 if (phy->speed_cap_mask &
4179 (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
4180 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
4181 val |= (1<<5);
4182 DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
4183 }
4184
4185 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
4186 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
4187
4188 if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
4189 (phy->req_line_speed == SPEED_AUTO_NEG)) ||
4190 (phy->req_line_speed == SPEED_2500)) {
4191 u16 phy_ver;
4192 /* Allow 2.5G for A1 and above */
4193 bnx2x_cl45_read(bp, phy,
4194 MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
4195 &phy_ver);
4196 DP(NETIF_MSG_LINK, "Add 2.5G\n");
4197 if (phy_ver > 0)
4198 tmp1 |= 1;
4199 else
4200 tmp1 &= 0xfffe;
4201 } else {
4202 DP(NETIF_MSG_LINK, "Disable 2.5G\n");
4203 tmp1 &= 0xfffe;
4204 }
4205
4206 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
4207 /* Add support for CL37 (passive mode) II */
4208
4209 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
4210 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
4211 (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
4212 0x20 : 0x40)));
4213
4214 /* Add support for CL37 (passive mode) III */
4215 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
4216
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004217 /*
4218 * The SNR will improve about 2db by changing BW and FEE main
4219 * tap. Rest commands are executed after link is up
4220 * Change FFE main cursor to 5 in EDC register
4221 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004222 if (bnx2x_8073_is_snr_needed(bp, phy))
4223 bnx2x_cl45_write(bp, phy,
4224 MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
4225 0xFB0C);
4226
4227 /* Enable FEC (Forware Error Correction) Request in the AN */
4228 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
4229 tmp1 |= (1<<15);
4230 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
4231
4232 bnx2x_ext_phy_set_pause(params, phy, vars);
4233
4234 /* Restart autoneg */
4235 msleep(500);
4236 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
4237 DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
4238 ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
4239 return 0;
4240}
4241
4242static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
4243 struct link_params *params,
4244 struct link_vars *vars)
4245{
4246 struct bnx2x *bp = params->bp;
4247 u8 link_up = 0;
4248 u16 val1, val2;
4249 u16 link_status = 0;
4250 u16 an1000_status = 0;
4251
4252 bnx2x_cl45_read(bp, phy,
4253 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
4254
4255 DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
4256
4257 /* clear the interrupt LASI status register */
4258 bnx2x_cl45_read(bp, phy,
4259 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
4260 bnx2x_cl45_read(bp, phy,
4261 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
4262 DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
4263 /* Clear MSG-OUT */
4264 bnx2x_cl45_read(bp, phy,
4265 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
4266
4267 /* Check the LASI */
4268 bnx2x_cl45_read(bp, phy,
4269 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &val2);
4270
4271 DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
4272
4273 /* Check the link status */
4274 bnx2x_cl45_read(bp, phy,
4275 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
4276 DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
4277
4278 bnx2x_cl45_read(bp, phy,
4279 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
4280 bnx2x_cl45_read(bp, phy,
4281 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
4282 link_up = ((val1 & 4) == 4);
4283 DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
4284
4285 if (link_up &&
4286 ((phy->req_line_speed != SPEED_10000))) {
4287 if (bnx2x_8073_xaui_wa(bp, phy) != 0)
4288 return 0;
4289 }
4290 bnx2x_cl45_read(bp, phy,
4291 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
4292 bnx2x_cl45_read(bp, phy,
4293 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
4294
4295 /* Check the link status on 1.1.2 */
4296 bnx2x_cl45_read(bp, phy,
4297 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
4298 bnx2x_cl45_read(bp, phy,
4299 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
4300 DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
4301 "an_link_status=0x%x\n", val2, val1, an1000_status);
4302
4303 link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
4304 if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004305 /*
4306 * The SNR will improve about 2dbby changing the BW and FEE main
4307 * tap. The 1st write to change FFE main tap is set before
4308 * restart AN. Change PLL Bandwidth in EDC register
4309 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004310 bnx2x_cl45_write(bp, phy,
4311 MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
4312 0x26BC);
4313
4314 /* Change CDR Bandwidth in EDC register */
4315 bnx2x_cl45_write(bp, phy,
4316 MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
4317 0x0333);
4318 }
4319 bnx2x_cl45_read(bp, phy,
4320 MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
4321 &link_status);
4322
4323 /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
4324 if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
4325 link_up = 1;
4326 vars->line_speed = SPEED_10000;
4327 DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
4328 params->port);
4329 } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
4330 link_up = 1;
4331 vars->line_speed = SPEED_2500;
4332 DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
4333 params->port);
4334 } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
4335 link_up = 1;
4336 vars->line_speed = SPEED_1000;
4337 DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
4338 params->port);
4339 } else {
4340 link_up = 0;
4341 DP(NETIF_MSG_LINK, "port %x: External link is down\n",
4342 params->port);
4343 }
4344
4345 if (link_up) {
Yaniv Rosner74d7a112011-01-18 04:33:18 +00004346 /* Swap polarity if required */
4347 if (params->lane_config &
4348 PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
4349 /* Configure the 8073 to swap P and N of the KR lines */
4350 bnx2x_cl45_read(bp, phy,
4351 MDIO_XS_DEVAD,
4352 MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004353 /*
4354 * Set bit 3 to invert Rx in 1G mode and clear this bit
4355 * when it`s in 10G mode.
4356 */
Yaniv Rosner74d7a112011-01-18 04:33:18 +00004357 if (vars->line_speed == SPEED_1000) {
4358 DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
4359 "the 8073\n");
4360 val1 |= (1<<3);
4361 } else
4362 val1 &= ~(1<<3);
4363
4364 bnx2x_cl45_write(bp, phy,
4365 MDIO_XS_DEVAD,
4366 MDIO_XS_REG_8073_RX_CTRL_PCIE,
4367 val1);
4368 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004369 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
4370 bnx2x_8073_resolve_fc(phy, params, vars);
Yaniv Rosner791f18c2011-01-18 04:33:42 +00004371 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004372 }
4373 return link_up;
4374}
4375
4376static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
4377 struct link_params *params)
4378{
4379 struct bnx2x *bp = params->bp;
4380 u8 gpio_port;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004381 if (CHIP_IS_E2(bp))
4382 gpio_port = BP_PATH(bp);
4383 else
4384 gpio_port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004385 DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
4386 gpio_port);
4387 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004388 MISC_REGISTERS_GPIO_OUTPUT_LOW,
4389 gpio_port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004390}
4391
4392/******************************************************************/
4393/* BCM8705 PHY SECTION */
4394/******************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004395static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
4396 struct link_params *params,
4397 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004398{
4399 struct bnx2x *bp = params->bp;
4400 DP(NETIF_MSG_LINK, "init 8705\n");
4401 /* Restore normal power mode*/
4402 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004403 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004404 /* HW reset */
4405 bnx2x_ext_phy_hw_reset(bp, params->port);
4406 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00004407 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004408
4409 bnx2x_cl45_write(bp, phy,
4410 MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
4411 bnx2x_cl45_write(bp, phy,
4412 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
4413 bnx2x_cl45_write(bp, phy,
4414 MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
4415 bnx2x_cl45_write(bp, phy,
4416 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
4417 /* BCM8705 doesn't have microcode, hence the 0 */
4418 bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
4419 return 0;
4420}
4421
4422static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
4423 struct link_params *params,
4424 struct link_vars *vars)
4425{
4426 u8 link_up = 0;
4427 u16 val1, rx_sd;
4428 struct bnx2x *bp = params->bp;
4429 DP(NETIF_MSG_LINK, "read status 8705\n");
4430 bnx2x_cl45_read(bp, phy,
4431 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
4432 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4433
4434 bnx2x_cl45_read(bp, phy,
4435 MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
4436 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4437
4438 bnx2x_cl45_read(bp, phy,
4439 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
4440
4441 bnx2x_cl45_read(bp, phy,
4442 MDIO_PMA_DEVAD, 0xc809, &val1);
4443 bnx2x_cl45_read(bp, phy,
4444 MDIO_PMA_DEVAD, 0xc809, &val1);
4445
4446 DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
4447 link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
4448 if (link_up) {
4449 vars->line_speed = SPEED_10000;
4450 bnx2x_ext_phy_resolve_fc(phy, params, vars);
4451 }
4452 return link_up;
4453}
4454
4455/******************************************************************/
4456/* SFP+ module Section */
4457/******************************************************************/
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00004458static u8 bnx2x_get_gpio_port(struct link_params *params)
4459{
4460 u8 gpio_port;
4461 u32 swap_val, swap_override;
4462 struct bnx2x *bp = params->bp;
4463 if (CHIP_IS_E2(bp))
4464 gpio_port = BP_PATH(bp);
4465 else
4466 gpio_port = params->port;
4467 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
4468 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
4469 return gpio_port ^ (swap_val && swap_override);
4470}
4471static void bnx2x_sfp_set_transmitter(struct link_params *params,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004472 struct bnx2x_phy *phy,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004473 u8 tx_en)
4474{
4475 u16 val;
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00004476 u8 port = params->port;
4477 struct bnx2x *bp = params->bp;
4478 u32 tx_en_mode;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004479
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004480 /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00004481 tx_en_mode = REG_RD(bp, params->shmem_base +
4482 offsetof(struct shmem_region,
4483 dev_info.port_hw_config[port].sfp_ctrl)) &
4484 PORT_HW_CFG_TX_LASER_MASK;
4485 DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
4486 "mode = %x\n", tx_en, port, tx_en_mode);
4487 switch (tx_en_mode) {
4488 case PORT_HW_CFG_TX_LASER_MDIO:
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004489
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00004490 bnx2x_cl45_read(bp, phy,
4491 MDIO_PMA_DEVAD,
4492 MDIO_PMA_REG_PHY_IDENTIFIER,
4493 &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004494
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00004495 if (tx_en)
4496 val &= ~(1<<15);
4497 else
4498 val |= (1<<15);
4499
4500 bnx2x_cl45_write(bp, phy,
4501 MDIO_PMA_DEVAD,
4502 MDIO_PMA_REG_PHY_IDENTIFIER,
4503 val);
4504 break;
4505 case PORT_HW_CFG_TX_LASER_GPIO0:
4506 case PORT_HW_CFG_TX_LASER_GPIO1:
4507 case PORT_HW_CFG_TX_LASER_GPIO2:
4508 case PORT_HW_CFG_TX_LASER_GPIO3:
4509 {
4510 u16 gpio_pin;
4511 u8 gpio_port, gpio_mode;
4512 if (tx_en)
4513 gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
4514 else
4515 gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
4516
4517 gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
4518 gpio_port = bnx2x_get_gpio_port(params);
4519 bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
4520 break;
4521 }
4522 default:
4523 DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
4524 break;
4525 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004526}
4527
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004528static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
4529 struct link_params *params,
4530 u16 addr, u8 byte_cnt, u8 *o_buf)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004531{
4532 struct bnx2x *bp = params->bp;
4533 u16 val = 0;
4534 u16 i;
4535 if (byte_cnt > 16) {
4536 DP(NETIF_MSG_LINK, "Reading from eeprom is"
4537 " is limited to 0xf\n");
4538 return -EINVAL;
4539 }
4540 /* Set the read command byte count */
4541 bnx2x_cl45_write(bp, phy,
4542 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004543 (byte_cnt | 0xa000));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004544
4545 /* Set the read command address */
4546 bnx2x_cl45_write(bp, phy,
4547 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004548 addr);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004549
4550 /* Activate read command */
4551 bnx2x_cl45_write(bp, phy,
4552 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004553 0x2c0f);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004554
4555 /* Wait up to 500us for command complete status */
4556 for (i = 0; i < 100; i++) {
4557 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004558 MDIO_PMA_DEVAD,
4559 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004560 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
4561 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
4562 break;
4563 udelay(5);
4564 }
4565
4566 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
4567 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
4568 DP(NETIF_MSG_LINK,
4569 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
4570 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
4571 return -EINVAL;
4572 }
4573
4574 /* Read the buffer */
4575 for (i = 0; i < byte_cnt; i++) {
4576 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004577 MDIO_PMA_DEVAD,
4578 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004579 o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
4580 }
4581
4582 for (i = 0; i < 100; i++) {
4583 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004584 MDIO_PMA_DEVAD,
4585 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004586 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
4587 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
Joe Perches6f38ad92010-11-14 17:04:31 +00004588 return 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004589 msleep(1);
4590 }
4591 return -EINVAL;
4592}
4593
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004594static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
4595 struct link_params *params,
4596 u16 addr, u8 byte_cnt, u8 *o_buf)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004597{
4598 struct bnx2x *bp = params->bp;
4599 u16 val, i;
4600
4601 if (byte_cnt > 16) {
4602 DP(NETIF_MSG_LINK, "Reading from eeprom is"
4603 " is limited to 0xf\n");
4604 return -EINVAL;
4605 }
4606
4607 /* Need to read from 1.8000 to clear it */
4608 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004609 MDIO_PMA_DEVAD,
4610 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
4611 &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004612
4613 /* Set the read command byte count */
4614 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004615 MDIO_PMA_DEVAD,
4616 MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
4617 ((byte_cnt < 2) ? 2 : byte_cnt));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004618
4619 /* Set the read command address */
4620 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004621 MDIO_PMA_DEVAD,
4622 MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
4623 addr);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004624 /* Set the destination address */
4625 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004626 MDIO_PMA_DEVAD,
4627 0x8004,
4628 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004629
4630 /* Activate read command */
4631 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004632 MDIO_PMA_DEVAD,
4633 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
4634 0x8002);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004635 /*
4636 * Wait appropriate time for two-wire command to finish before
4637 * polling the status register
4638 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004639 msleep(1);
4640
4641 /* Wait up to 500us for command complete status */
4642 for (i = 0; i < 100; i++) {
4643 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004644 MDIO_PMA_DEVAD,
4645 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004646 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
4647 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
4648 break;
4649 udelay(5);
4650 }
4651
4652 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
4653 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
4654 DP(NETIF_MSG_LINK,
4655 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
4656 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
Yaniv Rosner65a001b2011-01-31 04:22:03 +00004657 return -EFAULT;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004658 }
4659
4660 /* Read the buffer */
4661 for (i = 0; i < byte_cnt; i++) {
4662 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004663 MDIO_PMA_DEVAD,
4664 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004665 o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
4666 }
4667
4668 for (i = 0; i < 100; i++) {
4669 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004670 MDIO_PMA_DEVAD,
4671 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004672 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
4673 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
Joe Perches6f38ad92010-11-14 17:04:31 +00004674 return 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004675 msleep(1);
4676 }
4677
4678 return -EINVAL;
4679}
4680
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004681int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
4682 struct link_params *params, u16 addr,
4683 u8 byte_cnt, u8 *o_buf)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004684{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004685 int rc = -EINVAL;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00004686 switch (phy->type) {
4687 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4688 rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
4689 byte_cnt, o_buf);
4690 break;
4691 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
4692 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
4693 rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
4694 byte_cnt, o_buf);
4695 break;
4696 }
4697 return rc;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004698}
4699
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004700static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
4701 struct link_params *params,
4702 u16 *edc_mode)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004703{
4704 struct bnx2x *bp = params->bp;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004705 u32 sync_offset = 0, phy_idx, media_types;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004706 u8 val, check_limiting_mode = 0;
4707 *edc_mode = EDC_MODE_LIMITING;
4708
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004709 phy->media_type = ETH_PHY_UNSPECIFIED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004710 /* First check for copper cable */
4711 if (bnx2x_read_sfp_module_eeprom(phy,
4712 params,
4713 SFP_EEPROM_CON_TYPE_ADDR,
4714 1,
4715 &val) != 0) {
4716 DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
4717 return -EINVAL;
4718 }
4719
4720 switch (val) {
4721 case SFP_EEPROM_CON_TYPE_VAL_COPPER:
4722 {
4723 u8 copper_module_type;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004724 phy->media_type = ETH_PHY_DA_TWINAX;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004725 /*
4726 * Check if its active cable (includes SFP+ module)
4727 * of passive cable
4728 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004729 if (bnx2x_read_sfp_module_eeprom(phy,
4730 params,
4731 SFP_EEPROM_FC_TX_TECH_ADDR,
4732 1,
4733 &copper_module_type) !=
4734 0) {
4735 DP(NETIF_MSG_LINK,
4736 "Failed to read copper-cable-type"
4737 " from SFP+ EEPROM\n");
4738 return -EINVAL;
4739 }
4740
4741 if (copper_module_type &
4742 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
4743 DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
4744 check_limiting_mode = 1;
4745 } else if (copper_module_type &
4746 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
4747 DP(NETIF_MSG_LINK, "Passive Copper"
4748 " cable detected\n");
4749 *edc_mode =
4750 EDC_MODE_PASSIVE_DAC;
4751 } else {
4752 DP(NETIF_MSG_LINK, "Unknown copper-cable-"
4753 "type 0x%x !!!\n", copper_module_type);
4754 return -EINVAL;
4755 }
4756 break;
4757 }
4758 case SFP_EEPROM_CON_TYPE_VAL_LC:
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004759 phy->media_type = ETH_PHY_SFP_FIBER;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004760 DP(NETIF_MSG_LINK, "Optic module detected\n");
4761 check_limiting_mode = 1;
4762 break;
4763 default:
4764 DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
4765 val);
4766 return -EINVAL;
4767 }
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00004768 sync_offset = params->shmem_base +
4769 offsetof(struct shmem_region,
4770 dev_info.port_hw_config[params->port].media_type);
4771 media_types = REG_RD(bp, sync_offset);
4772 /* Update media type for non-PMF sync */
4773 for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
4774 if (&(params->phy[phy_idx]) == phy) {
4775 media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
4776 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
4777 media_types |= ((phy->media_type &
4778 PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
4779 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
4780 break;
4781 }
4782 }
4783 REG_WR(bp, sync_offset, media_types);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004784 if (check_limiting_mode) {
4785 u8 options[SFP_EEPROM_OPTIONS_SIZE];
4786 if (bnx2x_read_sfp_module_eeprom(phy,
4787 params,
4788 SFP_EEPROM_OPTIONS_ADDR,
4789 SFP_EEPROM_OPTIONS_SIZE,
4790 options) != 0) {
4791 DP(NETIF_MSG_LINK, "Failed to read Option"
4792 " field from module EEPROM\n");
4793 return -EINVAL;
4794 }
4795 if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
4796 *edc_mode = EDC_MODE_LINEAR;
4797 else
4798 *edc_mode = EDC_MODE_LIMITING;
4799 }
4800 DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
4801 return 0;
4802}
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004803/*
4804 * This function read the relevant field from the module (SFP+), and verify it
4805 * is compliant with this board
4806 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004807static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
4808 struct link_params *params)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004809{
4810 struct bnx2x *bp = params->bp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004811 u32 val, cmd;
4812 u32 fw_resp, fw_cmd_param;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004813 char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
4814 char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004815 phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004816 val = REG_RD(bp, params->shmem_base +
4817 offsetof(struct shmem_region, dev_info.
4818 port_feature_config[params->port].config));
4819 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
4820 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
4821 DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
4822 return 0;
4823 }
4824
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004825 if (params->feature_config_flags &
4826 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
4827 /* Use specific phy request */
4828 cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
4829 } else if (params->feature_config_flags &
4830 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
4831 /* Use first phy request only in case of non-dual media*/
4832 if (DUAL_MEDIA(params)) {
4833 DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
4834 "verification\n");
4835 return -EINVAL;
4836 }
4837 cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
4838 } else {
4839 /* No support in OPT MDL detection */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004840 DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004841 "verification\n");
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004842 return -EINVAL;
4843 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004844
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004845 fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
4846 fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004847 if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
4848 DP(NETIF_MSG_LINK, "Approved module\n");
4849 return 0;
4850 }
4851
4852 /* format the warning message */
4853 if (bnx2x_read_sfp_module_eeprom(phy,
4854 params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004855 SFP_EEPROM_VENDOR_NAME_ADDR,
4856 SFP_EEPROM_VENDOR_NAME_SIZE,
4857 (u8 *)vendor_name))
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004858 vendor_name[0] = '\0';
4859 else
4860 vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
4861 if (bnx2x_read_sfp_module_eeprom(phy,
4862 params,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004863 SFP_EEPROM_PART_NO_ADDR,
4864 SFP_EEPROM_PART_NO_SIZE,
4865 (u8 *)vendor_pn))
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004866 vendor_pn[0] = '\0';
4867 else
4868 vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
4869
Yaniv Rosner6d870c32011-01-31 04:22:20 +00004870 netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
4871 " Port %d from %s part number %s\n",
4872 params->port, vendor_name, vendor_pn);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00004873 phy->flags |= FLAGS_SFP_NOT_APPROVED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004874 return -EINVAL;
4875}
4876
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004877static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
4878 struct link_params *params)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004879
4880{
4881 u8 val;
4882 struct bnx2x *bp = params->bp;
4883 u16 timeout;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004884 /*
4885 * Initialization time after hot-plug may take up to 300ms for
4886 * some phys type ( e.g. JDSU )
4887 */
4888
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004889 for (timeout = 0; timeout < 60; timeout++) {
4890 if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
4891 == 0) {
4892 DP(NETIF_MSG_LINK, "SFP+ module initialization "
4893 "took %d ms\n", timeout * 5);
4894 return 0;
4895 }
4896 msleep(5);
4897 }
4898 return -EINVAL;
4899}
4900
4901static void bnx2x_8727_power_module(struct bnx2x *bp,
4902 struct bnx2x_phy *phy,
4903 u8 is_power_up) {
4904 /* Make sure GPIOs are not using for LED mode */
4905 u16 val;
4906 /*
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004907 * In the GPIO register, bit 4 is use to determine if the GPIOs are
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004908 * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
4909 * output
4910 * Bits 0-1 determine the gpios value for OUTPUT in case bit 4 val is 0
4911 * Bits 8-9 determine the gpios value for INPUT in case bit 4 val is 1
4912 * where the 1st bit is the over-current(only input), and 2nd bit is
4913 * for power( only output )
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004914 *
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004915 * In case of NOC feature is disabled and power is up, set GPIO control
4916 * as input to enable listening of over-current indication
4917 */
4918 if (phy->flags & FLAGS_NOC)
4919 return;
4920 if (!(phy->flags &
4921 FLAGS_NOC) && is_power_up)
4922 val = (1<<4);
4923 else
4924 /*
4925 * Set GPIO control to OUTPUT, and set the power bit
4926 * to according to the is_power_up
4927 */
4928 val = ((!(is_power_up)) << 1);
4929
4930 bnx2x_cl45_write(bp, phy,
4931 MDIO_PMA_DEVAD,
4932 MDIO_PMA_REG_8727_GPIO_CTRL,
4933 val);
4934}
4935
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004936static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
4937 struct bnx2x_phy *phy,
4938 u16 edc_mode)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004939{
4940 u16 cur_limiting_mode;
4941
4942 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004943 MDIO_PMA_DEVAD,
4944 MDIO_PMA_REG_ROM_VER2,
4945 &cur_limiting_mode);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004946 DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
4947 cur_limiting_mode);
4948
4949 if (edc_mode == EDC_MODE_LIMITING) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004950 DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004951 bnx2x_cl45_write(bp, phy,
4952 MDIO_PMA_DEVAD,
4953 MDIO_PMA_REG_ROM_VER2,
4954 EDC_MODE_LIMITING);
4955 } else { /* LRM mode ( default )*/
4956
4957 DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
4958
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00004959 /*
4960 * Changing to LRM mode takes quite few seconds. So do it only
4961 * if current mode is limiting (default is LRM)
4962 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004963 if (cur_limiting_mode != EDC_MODE_LIMITING)
4964 return 0;
4965
4966 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004967 MDIO_PMA_DEVAD,
4968 MDIO_PMA_REG_LRM_MODE,
4969 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004970 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004971 MDIO_PMA_DEVAD,
4972 MDIO_PMA_REG_ROM_VER2,
4973 0x128);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004974 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004975 MDIO_PMA_DEVAD,
4976 MDIO_PMA_REG_MISC_CTRL0,
4977 0x4008);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004978 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004979 MDIO_PMA_DEVAD,
4980 MDIO_PMA_REG_LRM_MODE,
4981 0xaaaa);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004982 }
4983 return 0;
4984}
4985
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00004986static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
4987 struct bnx2x_phy *phy,
4988 u16 edc_mode)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004989{
4990 u16 phy_identifier;
4991 u16 rom_ver2_val;
4992 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004993 MDIO_PMA_DEVAD,
4994 MDIO_PMA_REG_PHY_IDENTIFIER,
4995 &phy_identifier);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00004996
4997 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00004998 MDIO_PMA_DEVAD,
4999 MDIO_PMA_REG_PHY_IDENTIFIER,
5000 (phy_identifier & ~(1<<9)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005001
5002 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005003 MDIO_PMA_DEVAD,
5004 MDIO_PMA_REG_ROM_VER2,
5005 &rom_ver2_val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005006 /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
5007 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005008 MDIO_PMA_DEVAD,
5009 MDIO_PMA_REG_ROM_VER2,
5010 (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005011
5012 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005013 MDIO_PMA_DEVAD,
5014 MDIO_PMA_REG_PHY_IDENTIFIER,
5015 (phy_identifier | (1<<9)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005016
5017 return 0;
5018}
5019
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005020static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
5021 struct link_params *params,
5022 u32 action)
5023{
5024 struct bnx2x *bp = params->bp;
5025
5026 switch (action) {
5027 case DISABLE_TX:
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005028 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005029 break;
5030 case ENABLE_TX:
5031 if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005032 bnx2x_sfp_set_transmitter(params, phy, 1);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005033 break;
5034 default:
5035 DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
5036 action);
5037 return;
5038 }
5039}
5040
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005041static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
5042 u8 gpio_mode)
5043{
5044 struct bnx2x *bp = params->bp;
5045
5046 u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
5047 offsetof(struct shmem_region,
5048 dev_info.port_hw_config[params->port].sfp_ctrl)) &
5049 PORT_HW_CFG_FAULT_MODULE_LED_MASK;
5050 switch (fault_led_gpio) {
5051 case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
5052 return;
5053 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
5054 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
5055 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
5056 case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
5057 {
5058 u8 gpio_port = bnx2x_get_gpio_port(params);
5059 u16 gpio_pin = fault_led_gpio -
5060 PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
5061 DP(NETIF_MSG_LINK, "Set fault module-detected led "
5062 "pin %x port %x mode %x\n",
5063 gpio_pin, gpio_port, gpio_mode);
5064 bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
5065 }
5066 break;
5067 default:
5068 DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
5069 fault_led_gpio);
5070 }
5071}
5072
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005073static void bnx2x_power_sfp_module(struct link_params *params,
5074 struct bnx2x_phy *phy,
5075 u8 power)
5076{
5077 struct bnx2x *bp = params->bp;
5078 DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
5079
5080 switch (phy->type) {
5081 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
5082 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
5083 bnx2x_8727_power_module(params->bp, phy, power);
5084 break;
5085 default:
5086 break;
5087 }
5088}
5089
5090static void bnx2x_set_limiting_mode(struct link_params *params,
5091 struct bnx2x_phy *phy,
5092 u16 edc_mode)
5093{
5094 switch (phy->type) {
5095 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5096 bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
5097 break;
5098 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
5099 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
5100 bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
5101 break;
5102 }
5103}
5104
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005105int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
5106 struct link_params *params)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005107{
5108 struct bnx2x *bp = params->bp;
5109 u16 edc_mode;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005110 int rc = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005111
5112 u32 val = REG_RD(bp, params->shmem_base +
5113 offsetof(struct shmem_region, dev_info.
5114 port_feature_config[params->port].config));
5115
5116 DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
5117 params->port);
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005118 /* Power up module */
5119 bnx2x_power_sfp_module(params, phy, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005120 if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
5121 DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
5122 return -EINVAL;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005123 } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005124 /* check SFP+ module compatibility */
5125 DP(NETIF_MSG_LINK, "Module verification failed!!\n");
5126 rc = -EINVAL;
5127 /* Turn on fault module-detected led */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005128 bnx2x_set_sfp_module_fault_led(params,
5129 MISC_REGISTERS_GPIO_HIGH);
5130
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005131 /* Check if need to power down the SFP+ module */
5132 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
5133 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005134 DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005135 bnx2x_power_sfp_module(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005136 return rc;
5137 }
5138 } else {
5139 /* Turn off fault module-detected led */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005140 bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005141 }
5142
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005143 /*
5144 * Check and set limiting mode / LRM mode on 8726. On 8727 it
5145 * is done automatically
5146 */
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005147 bnx2x_set_limiting_mode(params, phy, edc_mode);
5148
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005149 /*
5150 * Enable transmit for this module if the module is approved, or
5151 * if unapproved modules should also enable the Tx laser
5152 */
5153 if (rc == 0 ||
5154 (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
5155 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005156 bnx2x_sfp_set_transmitter(params, phy, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005157 else
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005158 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005159
5160 return rc;
5161}
5162
5163void bnx2x_handle_module_detect_int(struct link_params *params)
5164{
5165 struct bnx2x *bp = params->bp;
5166 struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
5167 u32 gpio_val;
5168 u8 port = params->port;
5169
5170 /* Set valid module led off */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005171 bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005172
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005173 /* Get current gpio val reflecting module plugged in / out*/
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005174 gpio_val = bnx2x_get_gpio(bp, MISC_REGISTERS_GPIO_3, port);
5175
5176 /* Call the handling function in case module is detected */
5177 if (gpio_val == 0) {
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00005178 bnx2x_power_sfp_module(params, phy, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005179 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
5180 MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
5181 port);
5182
5183 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
5184 bnx2x_sfp_module_detection(phy, params);
5185 else
5186 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
5187 } else {
5188 u32 val = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005189 offsetof(struct shmem_region, dev_info.
5190 port_feature_config[params->port].
5191 config));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005192
5193 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
5194 MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
5195 port);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005196 /*
5197 * Module was plugged out.
5198 * Disable transmit for this module
5199 */
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00005200 phy->media_type = ETH_PHY_NOT_PRESENT;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005201 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
5202 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005203 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005204 }
5205}
5206
5207/******************************************************************/
5208/* common BCM8706/BCM8726 PHY SECTION */
5209/******************************************************************/
5210static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
5211 struct link_params *params,
5212 struct link_vars *vars)
5213{
5214 u8 link_up = 0;
5215 u16 val1, val2, rx_sd, pcs_status;
5216 struct bnx2x *bp = params->bp;
5217 DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
5218 /* Clear RX Alarm*/
5219 bnx2x_cl45_read(bp, phy,
5220 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &val2);
5221 /* clear LASI indication*/
5222 bnx2x_cl45_read(bp, phy,
5223 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
5224 bnx2x_cl45_read(bp, phy,
5225 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val2);
5226 DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
5227
5228 bnx2x_cl45_read(bp, phy,
5229 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
5230 bnx2x_cl45_read(bp, phy,
5231 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
5232 bnx2x_cl45_read(bp, phy,
5233 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
5234 bnx2x_cl45_read(bp, phy,
5235 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
5236
5237 DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
5238 " link_status 0x%x\n", rx_sd, pcs_status, val2);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005239 /*
5240 * link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
5241 * are set, or if the autoneg bit 1 is set
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005242 */
5243 link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
5244 if (link_up) {
5245 if (val2 & (1<<1))
5246 vars->line_speed = SPEED_1000;
5247 else
5248 vars->line_speed = SPEED_10000;
5249 bnx2x_ext_phy_resolve_fc(phy, params, vars);
Yaniv Rosner791f18c2011-01-18 04:33:42 +00005250 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005251 }
5252 return link_up;
5253}
5254
5255/******************************************************************/
5256/* BCM8706 PHY SECTION */
5257/******************************************************************/
5258static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
5259 struct link_params *params,
5260 struct link_vars *vars)
5261{
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005262 u32 tx_en_mode;
5263 u16 cnt, val, tmp1;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005264 struct bnx2x *bp = params->bp;
5265 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005266 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005267 /* HW reset */
5268 bnx2x_ext_phy_hw_reset(bp, params->port);
5269 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00005270 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005271
5272 /* Wait until fw is loaded */
5273 for (cnt = 0; cnt < 100; cnt++) {
5274 bnx2x_cl45_read(bp, phy,
5275 MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
5276 if (val)
5277 break;
5278 msleep(10);
5279 }
5280 DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
5281 if ((params->feature_config_flags &
5282 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
5283 u8 i;
5284 u16 reg;
5285 for (i = 0; i < 4; i++) {
5286 reg = MDIO_XS_8706_REG_BANK_RX0 +
5287 i*(MDIO_XS_8706_REG_BANK_RX1 -
5288 MDIO_XS_8706_REG_BANK_RX0);
5289 bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
5290 /* Clear first 3 bits of the control */
5291 val &= ~0x7;
5292 /* Set control bits according to configuration */
5293 val |= (phy->rx_preemphasis[i] & 0x7);
5294 DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
5295 " reg 0x%x <-- val 0x%x\n", reg, val);
5296 bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
5297 }
5298 }
5299 /* Force speed */
5300 if (phy->req_line_speed == SPEED_10000) {
5301 DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
5302
5303 bnx2x_cl45_write(bp, phy,
5304 MDIO_PMA_DEVAD,
5305 MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
5306 bnx2x_cl45_write(bp, phy,
5307 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 1);
5308 } else {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005309 /* Force 1Gbps using autoneg with 1G advertisement */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005310
5311 /* Allow CL37 through CL73 */
5312 DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
5313 bnx2x_cl45_write(bp, phy,
5314 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
5315
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005316 /* Enable Full-Duplex advertisement on CL37 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005317 bnx2x_cl45_write(bp, phy,
5318 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
5319 /* Enable CL37 AN */
5320 bnx2x_cl45_write(bp, phy,
5321 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
5322 /* 1G support */
5323 bnx2x_cl45_write(bp, phy,
5324 MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
5325
5326 /* Enable clause 73 AN */
5327 bnx2x_cl45_write(bp, phy,
5328 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
5329 bnx2x_cl45_write(bp, phy,
5330 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
5331 0x0400);
5332 bnx2x_cl45_write(bp, phy,
5333 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,
5334 0x0004);
5335 }
5336 bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005337
5338 /*
5339 * If TX Laser is controlled by GPIO_0, do not let PHY go into low
5340 * power mode, if TX Laser is disabled
5341 */
5342
5343 tx_en_mode = REG_RD(bp, params->shmem_base +
5344 offsetof(struct shmem_region,
5345 dev_info.port_hw_config[params->port].sfp_ctrl))
5346 & PORT_HW_CFG_TX_LASER_MASK;
5347
5348 if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
5349 DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
5350 bnx2x_cl45_read(bp, phy,
5351 MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
5352 tmp1 |= 0x1;
5353 bnx2x_cl45_write(bp, phy,
5354 MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
5355 }
5356
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005357 return 0;
5358}
5359
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005360static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
5361 struct link_params *params,
5362 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005363{
5364 return bnx2x_8706_8726_read_status(phy, params, vars);
5365}
5366
5367/******************************************************************/
5368/* BCM8726 PHY SECTION */
5369/******************************************************************/
5370static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
5371 struct link_params *params)
5372{
5373 struct bnx2x *bp = params->bp;
5374 DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
5375 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
5376}
5377
5378static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
5379 struct link_params *params)
5380{
5381 struct bnx2x *bp = params->bp;
5382 /* Need to wait 100ms after reset */
5383 msleep(100);
5384
5385 /* Micro controller re-boot */
5386 bnx2x_cl45_write(bp, phy,
5387 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
5388
5389 /* Set soft reset */
5390 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005391 MDIO_PMA_DEVAD,
5392 MDIO_PMA_REG_GEN_CTRL,
5393 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005394
5395 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005396 MDIO_PMA_DEVAD,
5397 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005398
5399 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005400 MDIO_PMA_DEVAD,
5401 MDIO_PMA_REG_GEN_CTRL,
5402 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005403
5404 /* wait for 150ms for microcode load */
5405 msleep(150);
5406
5407 /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
5408 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005409 MDIO_PMA_DEVAD,
5410 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005411
5412 msleep(200);
5413 bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
5414}
5415
5416static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
5417 struct link_params *params,
5418 struct link_vars *vars)
5419{
5420 struct bnx2x *bp = params->bp;
5421 u16 val1;
5422 u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
5423 if (link_up) {
5424 bnx2x_cl45_read(bp, phy,
5425 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
5426 &val1);
5427 if (val1 & (1<<15)) {
5428 DP(NETIF_MSG_LINK, "Tx is disabled\n");
5429 link_up = 0;
5430 vars->line_speed = 0;
5431 }
5432 }
5433 return link_up;
5434}
5435
5436
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005437static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
5438 struct link_params *params,
5439 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005440{
5441 struct bnx2x *bp = params->bp;
5442 u32 val;
5443 u32 swap_val, swap_override, aeu_gpio_mask, offset;
5444 DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005445
5446 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00005447 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005448
5449 bnx2x_8726_external_rom_boot(phy, params);
5450
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005451 /*
5452 * Need to call module detected on initialization since the module
5453 * detection triggered by actual module insertion might occur before
5454 * driver is loaded, and when driver is loaded, it reset all
5455 * registers, including the transmitter
5456 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005457 bnx2x_sfp_module_detection(phy, params);
5458
5459 if (phy->req_line_speed == SPEED_1000) {
5460 DP(NETIF_MSG_LINK, "Setting 1G force\n");
5461 bnx2x_cl45_write(bp, phy,
5462 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
5463 bnx2x_cl45_write(bp, phy,
5464 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
5465 bnx2x_cl45_write(bp, phy,
5466 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x5);
5467 bnx2x_cl45_write(bp, phy,
5468 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
5469 0x400);
5470 } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
5471 (phy->speed_cap_mask &
5472 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
5473 ((phy->speed_cap_mask &
5474 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
5475 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
5476 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
5477 /* Set Flow control */
5478 bnx2x_ext_phy_set_pause(params, phy, vars);
5479 bnx2x_cl45_write(bp, phy,
5480 MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
5481 bnx2x_cl45_write(bp, phy,
5482 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
5483 bnx2x_cl45_write(bp, phy,
5484 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
5485 bnx2x_cl45_write(bp, phy,
5486 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
5487 bnx2x_cl45_write(bp, phy,
5488 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005489 /*
5490 * Enable RX-ALARM control to receive interrupt for 1G speed
5491 * change
5492 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005493 bnx2x_cl45_write(bp, phy,
5494 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x4);
5495 bnx2x_cl45_write(bp, phy,
5496 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
5497 0x400);
5498
5499 } else { /* Default 10G. Set only LASI control */
5500 bnx2x_cl45_write(bp, phy,
5501 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 1);
5502 }
5503
5504 /* Set TX PreEmphasis if needed */
5505 if ((params->feature_config_flags &
5506 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
5507 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
5508 "TX_CTRL2 0x%x\n",
5509 phy->tx_preemphasis[0],
5510 phy->tx_preemphasis[1]);
5511 bnx2x_cl45_write(bp, phy,
5512 MDIO_PMA_DEVAD,
5513 MDIO_PMA_REG_8726_TX_CTRL1,
5514 phy->tx_preemphasis[0]);
5515
5516 bnx2x_cl45_write(bp, phy,
5517 MDIO_PMA_DEVAD,
5518 MDIO_PMA_REG_8726_TX_CTRL2,
5519 phy->tx_preemphasis[1]);
5520 }
5521
5522 /* Set GPIO3 to trigger SFP+ module insertion/removal */
5523 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005524 MISC_REGISTERS_GPIO_INPUT_HI_Z, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005525
5526 /* The GPIO should be swapped if the swap register is set and active */
5527 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5528 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
5529
5530 /* Select function upon port-swap configuration */
5531 if (params->port == 0) {
5532 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
5533 aeu_gpio_mask = (swap_val && swap_override) ?
5534 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
5535 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
5536 } else {
5537 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
5538 aeu_gpio_mask = (swap_val && swap_override) ?
5539 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
5540 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
5541 }
5542 val = REG_RD(bp, offset);
5543 /* add GPIO3 to group */
5544 val |= aeu_gpio_mask;
5545 REG_WR(bp, offset, val);
5546 return 0;
5547
5548}
5549
5550static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
5551 struct link_params *params)
5552{
5553 struct bnx2x *bp = params->bp;
5554 DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
5555 /* Set serial boot control for external load */
5556 bnx2x_cl45_write(bp, phy,
5557 MDIO_PMA_DEVAD,
5558 MDIO_PMA_REG_GEN_CTRL, 0x0001);
5559}
5560
5561/******************************************************************/
5562/* BCM8727 PHY SECTION */
5563/******************************************************************/
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005564
5565static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
5566 struct link_params *params, u8 mode)
5567{
5568 struct bnx2x *bp = params->bp;
5569 u16 led_mode_bitmask = 0;
5570 u16 gpio_pins_bitmask = 0;
5571 u16 val;
5572 /* Only NOC flavor requires to set the LED specifically */
5573 if (!(phy->flags & FLAGS_NOC))
5574 return;
5575 switch (mode) {
5576 case LED_MODE_FRONT_PANEL_OFF:
5577 case LED_MODE_OFF:
5578 led_mode_bitmask = 0;
5579 gpio_pins_bitmask = 0x03;
5580 break;
5581 case LED_MODE_ON:
5582 led_mode_bitmask = 0;
5583 gpio_pins_bitmask = 0x02;
5584 break;
5585 case LED_MODE_OPER:
5586 led_mode_bitmask = 0x60;
5587 gpio_pins_bitmask = 0x11;
5588 break;
5589 }
5590 bnx2x_cl45_read(bp, phy,
5591 MDIO_PMA_DEVAD,
5592 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
5593 &val);
5594 val &= 0xff8f;
5595 val |= led_mode_bitmask;
5596 bnx2x_cl45_write(bp, phy,
5597 MDIO_PMA_DEVAD,
5598 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
5599 val);
5600 bnx2x_cl45_read(bp, phy,
5601 MDIO_PMA_DEVAD,
5602 MDIO_PMA_REG_8727_GPIO_CTRL,
5603 &val);
5604 val &= 0xffe0;
5605 val |= gpio_pins_bitmask;
5606 bnx2x_cl45_write(bp, phy,
5607 MDIO_PMA_DEVAD,
5608 MDIO_PMA_REG_8727_GPIO_CTRL,
5609 val);
5610}
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005611static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
5612 struct link_params *params) {
5613 u32 swap_val, swap_override;
5614 u8 port;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005615 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005616 * The PHY reset is controlled by GPIO 1. Fake the port number
5617 * to cancel the swap done in set_gpio()
5618 */
5619 struct bnx2x *bp = params->bp;
5620 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5621 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
5622 port = (swap_val && swap_override) ^ 1;
5623 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005624 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00005625}
5626
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00005627static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
5628 struct link_params *params,
5629 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005630{
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005631 u32 tx_en_mode;
5632 u16 tmp1, val, mod_abs, tmp2;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005633 u16 rx_alarm_ctrl_val;
5634 u16 lasi_ctrl_val;
5635 struct bnx2x *bp = params->bp;
5636 /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
5637
Yaniv Rosner6d870c32011-01-31 04:22:20 +00005638 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005639 rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
5640 lasi_ctrl_val = 0x0004;
5641
5642 DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
5643 /* enable LASI */
5644 bnx2x_cl45_write(bp, phy,
5645 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
5646 rx_alarm_ctrl_val);
5647
5648 bnx2x_cl45_write(bp, phy,
5649 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, lasi_ctrl_val);
5650
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005651 /*
5652 * Initially configure MOD_ABS to interrupt when module is
5653 * presence( bit 8)
5654 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005655 bnx2x_cl45_read(bp, phy,
5656 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005657 /*
5658 * Set EDC off by setting OPTXLOS signal input to low (bit 9).
5659 * When the EDC is off it locks onto a reference clock and avoids
5660 * becoming 'lost'
5661 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005662 mod_abs &= ~(1<<8);
5663 if (!(phy->flags & FLAGS_NOC))
5664 mod_abs &= ~(1<<9);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005665 bnx2x_cl45_write(bp, phy,
5666 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
5667
5668
5669 /* Make MOD_ABS give interrupt on change */
5670 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
5671 &val);
5672 val |= (1<<12);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005673 if (phy->flags & FLAGS_NOC)
5674 val |= (3<<5);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005675
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005676 /*
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005677 * Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
5678 * status which reflect SFP+ module over-current
5679 */
5680 if (!(phy->flags & FLAGS_NOC))
5681 val &= 0xff8f; /* Reset bits 4-6 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005682 bnx2x_cl45_write(bp, phy,
5683 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
5684
5685 bnx2x_8727_power_module(bp, phy, 1);
5686
5687 bnx2x_cl45_read(bp, phy,
5688 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
5689
5690 bnx2x_cl45_read(bp, phy,
5691 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &tmp1);
5692
5693 /* Set option 1G speed */
5694 if (phy->req_line_speed == SPEED_1000) {
5695 DP(NETIF_MSG_LINK, "Setting 1G force\n");
5696 bnx2x_cl45_write(bp, phy,
5697 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
5698 bnx2x_cl45_write(bp, phy,
5699 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
5700 bnx2x_cl45_read(bp, phy,
5701 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
5702 DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005703 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005704 * Power down the XAUI until link is up in case of dual-media
5705 * and 1G
5706 */
5707 if (DUAL_MEDIA(params)) {
5708 bnx2x_cl45_read(bp, phy,
5709 MDIO_PMA_DEVAD,
5710 MDIO_PMA_REG_8727_PCS_GP, &val);
5711 val |= (3<<10);
5712 bnx2x_cl45_write(bp, phy,
5713 MDIO_PMA_DEVAD,
5714 MDIO_PMA_REG_8727_PCS_GP, val);
5715 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005716 } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
5717 ((phy->speed_cap_mask &
5718 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
5719 ((phy->speed_cap_mask &
5720 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
5721 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
5722
5723 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
5724 bnx2x_cl45_write(bp, phy,
5725 MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
5726 bnx2x_cl45_write(bp, phy,
5727 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
5728 } else {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005729 /*
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005730 * Since the 8727 has only single reset pin, need to set the 10G
5731 * registers although it is default
5732 */
5733 bnx2x_cl45_write(bp, phy,
5734 MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
5735 0x0020);
5736 bnx2x_cl45_write(bp, phy,
5737 MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
5738 bnx2x_cl45_write(bp, phy,
5739 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
5740 bnx2x_cl45_write(bp, phy,
5741 MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
5742 0x0008);
5743 }
5744
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005745 /*
5746 * Set 2-wire transfer rate of SFP+ module EEPROM
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005747 * to 100Khz since some DACs(direct attached cables) do
5748 * not work at 400Khz.
5749 */
5750 bnx2x_cl45_write(bp, phy,
5751 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
5752 0xa001);
5753
5754 /* Set TX PreEmphasis if needed */
5755 if ((params->feature_config_flags &
5756 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
5757 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
5758 phy->tx_preemphasis[0],
5759 phy->tx_preemphasis[1]);
5760 bnx2x_cl45_write(bp, phy,
5761 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
5762 phy->tx_preemphasis[0]);
5763
5764 bnx2x_cl45_write(bp, phy,
5765 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
5766 phy->tx_preemphasis[1]);
5767 }
5768
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005769 /*
5770 * If TX Laser is controlled by GPIO_0, do not let PHY go into low
5771 * power mode, if TX Laser is disabled
5772 */
5773 tx_en_mode = REG_RD(bp, params->shmem_base +
5774 offsetof(struct shmem_region,
5775 dev_info.port_hw_config[params->port].sfp_ctrl))
5776 & PORT_HW_CFG_TX_LASER_MASK;
5777
5778 if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
5779
5780 DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
5781 bnx2x_cl45_read(bp, phy,
5782 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
5783 tmp2 |= 0x1000;
5784 tmp2 &= 0xFFEF;
5785 bnx2x_cl45_write(bp, phy,
5786 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
5787 }
5788
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005789 return 0;
5790}
5791
5792static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
5793 struct link_params *params)
5794{
5795 struct bnx2x *bp = params->bp;
5796 u16 mod_abs, rx_alarm_status;
5797 u32 val = REG_RD(bp, params->shmem_base +
5798 offsetof(struct shmem_region, dev_info.
5799 port_feature_config[params->port].
5800 config));
5801 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005802 MDIO_PMA_DEVAD,
5803 MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005804 if (mod_abs & (1<<8)) {
5805
5806 /* Module is absent */
5807 DP(NETIF_MSG_LINK, "MOD_ABS indication "
5808 "show module is absent\n");
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00005809 phy->media_type = ETH_PHY_NOT_PRESENT;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005810 /*
5811 * 1. Set mod_abs to detect next module
5812 * presence event
5813 * 2. Set EDC off by setting OPTXLOS signal input to low
5814 * (bit 9).
5815 * When the EDC is off it locks onto a reference clock and
5816 * avoids becoming 'lost'.
5817 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005818 mod_abs &= ~(1<<8);
5819 if (!(phy->flags & FLAGS_NOC))
5820 mod_abs &= ~(1<<9);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005821 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005822 MDIO_PMA_DEVAD,
5823 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005824
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005825 /*
5826 * Clear RX alarm since it stays up as long as
5827 * the mod_abs wasn't changed
5828 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005829 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00005830 MDIO_PMA_DEVAD,
5831 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005832
5833 } else {
5834 /* Module is present */
5835 DP(NETIF_MSG_LINK, "MOD_ABS indication "
5836 "show module is present\n");
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005837 /*
5838 * First disable transmitter, and if the module is ok, the
5839 * module_detection will enable it
5840 * 1. Set mod_abs to detect next module absent event ( bit 8)
5841 * 2. Restore the default polarity of the OPRXLOS signal and
5842 * this signal will then correctly indicate the presence or
5843 * absence of the Rx signal. (bit 9)
5844 */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00005845 mod_abs |= (1<<8);
5846 if (!(phy->flags & FLAGS_NOC))
5847 mod_abs |= (1<<9);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005848 bnx2x_cl45_write(bp, phy,
5849 MDIO_PMA_DEVAD,
5850 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
5851
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005852 /*
5853 * Clear RX alarm since it stays up as long as the mod_abs
5854 * wasn't changed. This is need to be done before calling the
5855 * module detection, otherwise it will clear* the link update
5856 * alarm
5857 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005858 bnx2x_cl45_read(bp, phy,
5859 MDIO_PMA_DEVAD,
5860 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
5861
5862
5863 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
5864 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00005865 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005866
5867 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
5868 bnx2x_sfp_module_detection(phy, params);
5869 else
5870 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
5871 }
5872
5873 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005874 rx_alarm_status);
5875 /* No need to check link status in case of module plugged in/out */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005876}
5877
5878static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
5879 struct link_params *params,
5880 struct link_vars *vars)
5881
5882{
5883 struct bnx2x *bp = params->bp;
5884 u8 link_up = 0;
5885 u16 link_status = 0;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005886 u16 rx_alarm_status, lasi_ctrl, val1;
5887
5888 /* If PHY is not initialized, do not check link status */
5889 bnx2x_cl45_read(bp, phy,
5890 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,
5891 &lasi_ctrl);
5892 if (!lasi_ctrl)
5893 return 0;
5894
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005895 /* Check the LASI */
5896 bnx2x_cl45_read(bp, phy,
5897 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM,
5898 &rx_alarm_status);
5899 vars->line_speed = 0;
5900 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
5901
5902 bnx2x_cl45_read(bp, phy,
5903 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
5904
5905 DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
5906
5907 /* Clear MSG-OUT */
5908 bnx2x_cl45_read(bp, phy,
5909 MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
5910
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005911 /*
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005912 * If a module is present and there is need to check
5913 * for over current
5914 */
5915 if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
5916 /* Check over-current using 8727 GPIO0 input*/
5917 bnx2x_cl45_read(bp, phy,
5918 MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
5919 &val1);
5920
5921 if ((val1 & (1<<8)) == 0) {
5922 DP(NETIF_MSG_LINK, "8727 Power fault has been detected"
5923 " on port %d\n", params->port);
5924 netdev_err(bp->dev, "Error: Power fault on Port %d has"
5925 " been detected and the power to "
5926 "that SFP+ module has been removed"
5927 " to prevent failure of the card."
5928 " Please remove the SFP+ module and"
5929 " restart the system to clear this"
5930 " error.\n",
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005931 params->port);
5932 /* Disable all RX_ALARMs except for mod_abs */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005933 bnx2x_cl45_write(bp, phy,
5934 MDIO_PMA_DEVAD,
5935 MDIO_PMA_REG_RX_ALARM_CTRL, (1<<5));
5936
5937 bnx2x_cl45_read(bp, phy,
5938 MDIO_PMA_DEVAD,
5939 MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
5940 /* Wait for module_absent_event */
5941 val1 |= (1<<8);
5942 bnx2x_cl45_write(bp, phy,
5943 MDIO_PMA_DEVAD,
5944 MDIO_PMA_REG_PHY_IDENTIFIER, val1);
5945 /* Clear RX alarm */
5946 bnx2x_cl45_read(bp, phy,
5947 MDIO_PMA_DEVAD,
5948 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
5949 return 0;
5950 }
5951 } /* Over current check */
5952
5953 /* When module absent bit is set, check module */
5954 if (rx_alarm_status & (1<<5)) {
5955 bnx2x_8727_handle_mod_abs(phy, params);
5956 /* Enable all mod_abs and link detection bits */
5957 bnx2x_cl45_write(bp, phy,
5958 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
5959 ((1<<5) | (1<<2)));
5960 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005961 DP(NETIF_MSG_LINK, "Enabling 8727 TX laser if SFP is approved\n");
5962 bnx2x_8727_specific_func(phy, params, ENABLE_TX);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005963 /* If transmitter is disabled, ignore false link up indication */
5964 bnx2x_cl45_read(bp, phy,
5965 MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
5966 if (val1 & (1<<15)) {
5967 DP(NETIF_MSG_LINK, "Tx is disabled\n");
5968 return 0;
5969 }
5970
5971 bnx2x_cl45_read(bp, phy,
5972 MDIO_PMA_DEVAD,
5973 MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
5974
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005975 /*
5976 * Bits 0..2 --> speed detected,
5977 * Bits 13..15--> link is down
5978 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005979 if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
5980 link_up = 1;
5981 vars->line_speed = SPEED_10000;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00005982 DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
5983 params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005984 } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
5985 link_up = 1;
5986 vars->line_speed = SPEED_1000;
5987 DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
5988 params->port);
5989 } else {
5990 link_up = 0;
5991 DP(NETIF_MSG_LINK, "port %x: External link is down\n",
5992 params->port);
5993 }
Yaniv Rosner791f18c2011-01-18 04:33:42 +00005994 if (link_up) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00005995 bnx2x_ext_phy_resolve_fc(phy, params, vars);
Yaniv Rosner791f18c2011-01-18 04:33:42 +00005996 vars->duplex = DUPLEX_FULL;
5997 DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
5998 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005999
6000 if ((DUAL_MEDIA(params)) &&
6001 (phy->req_line_speed == SPEED_1000)) {
6002 bnx2x_cl45_read(bp, phy,
6003 MDIO_PMA_DEVAD,
6004 MDIO_PMA_REG_8727_PCS_GP, &val1);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006005 /*
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006006 * In case of dual-media board and 1G, power up the XAUI side,
6007 * otherwise power it down. For 10G it is done automatically
6008 */
6009 if (link_up)
6010 val1 &= ~(3<<10);
6011 else
6012 val1 |= (3<<10);
6013 bnx2x_cl45_write(bp, phy,
6014 MDIO_PMA_DEVAD,
6015 MDIO_PMA_REG_8727_PCS_GP, val1);
6016 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006017 return link_up;
6018}
6019
6020static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
6021 struct link_params *params)
6022{
6023 struct bnx2x *bp = params->bp;
6024 /* Disable Transmitter */
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00006025 bnx2x_sfp_set_transmitter(params, phy, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006026 /* Clear LASI */
6027 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0);
6028
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006029}
6030
6031/******************************************************************/
6032/* BCM8481/BCM84823/BCM84833 PHY SECTION */
6033/******************************************************************/
6034static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
6035 struct link_params *params)
6036{
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006037 u16 val, fw_ver1, fw_ver2, cnt, adj;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006038 struct bnx2x *bp = params->bp;
6039
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006040 adj = 0;
6041 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
6042 adj = -1;
6043
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006044 /* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
6045 /* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006046 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819 + adj, 0x0014);
6047 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A + adj, 0xc200);
6048 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B + adj, 0x0000);
6049 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C + adj, 0x0300);
6050 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817 + adj, 0x0009);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006051
6052 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006053 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818 + adj, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006054 if (val & 1)
6055 break;
6056 udelay(5);
6057 }
6058 if (cnt == 100) {
6059 DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(1)\n");
6060 bnx2x_save_spirom_version(bp, params->port, 0,
6061 phy->ver_addr);
6062 return;
6063 }
6064
6065
6066 /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006067 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819 + adj, 0x0000);
6068 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A + adj, 0xc200);
6069 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817 + adj, 0x000A);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006070 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006071 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818 + adj, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006072 if (val & 1)
6073 break;
6074 udelay(5);
6075 }
6076 if (cnt == 100) {
6077 DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(2)\n");
6078 bnx2x_save_spirom_version(bp, params->port, 0,
6079 phy->ver_addr);
6080 return;
6081 }
6082
6083 /* lower 16 bits of the register SPI_FW_STATUS */
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006084 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B + adj, &fw_ver1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006085 /* upper 16 bits of register SPI_FW_STATUS */
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006086 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C + adj, &fw_ver2);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006087
6088 bnx2x_save_spirom_version(bp, params->port, (fw_ver2<<16) | fw_ver1,
6089 phy->ver_addr);
6090}
6091
6092static void bnx2x_848xx_set_led(struct bnx2x *bp,
6093 struct bnx2x_phy *phy)
6094{
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006095 u16 val, adj;
6096
6097 adj = 0;
6098 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
6099 adj = -1;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006100
6101 /* PHYC_CTL_LED_CTL */
6102 bnx2x_cl45_read(bp, phy,
6103 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006104 MDIO_PMA_REG_8481_LINK_SIGNAL + adj, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006105 val &= 0xFE00;
6106 val |= 0x0092;
6107
6108 bnx2x_cl45_write(bp, phy,
6109 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006110 MDIO_PMA_REG_8481_LINK_SIGNAL + adj, val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006111
6112 bnx2x_cl45_write(bp, phy,
6113 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006114 MDIO_PMA_REG_8481_LED1_MASK + adj,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006115 0x80);
6116
6117 bnx2x_cl45_write(bp, phy,
6118 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006119 MDIO_PMA_REG_8481_LED2_MASK + adj,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006120 0x18);
6121
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00006122 /* Select activity source by Tx and Rx, as suggested by PHY AE */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006123 bnx2x_cl45_write(bp, phy,
6124 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006125 MDIO_PMA_REG_8481_LED3_MASK + adj,
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00006126 0x0006);
6127
6128 /* Select the closest activity blink rate to that in 10/100/1000 */
6129 bnx2x_cl45_write(bp, phy,
6130 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006131 MDIO_PMA_REG_8481_LED3_BLINK + adj,
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00006132 0);
6133
6134 bnx2x_cl45_read(bp, phy,
6135 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006136 MDIO_PMA_REG_84823_CTL_LED_CTL_1 + adj, &val);
Yaniv Rosnerf25b3c82011-01-18 04:33:47 +00006137 val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
6138
6139 bnx2x_cl45_write(bp, phy,
6140 MDIO_PMA_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006141 MDIO_PMA_REG_84823_CTL_LED_CTL_1 + adj, val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006142
6143 /* 'Interrupt Mask' */
6144 bnx2x_cl45_write(bp, phy,
6145 MDIO_AN_DEVAD,
6146 0xFFFB, 0xFFFD);
6147}
6148
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006149static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
6150 struct link_params *params,
6151 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006152{
6153 struct bnx2x *bp = params->bp;
6154 u16 autoneg_val, an_1000_val, an_10_100_val;
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006155 /*
6156 * This phy uses the NIG latch mechanism since link indication
6157 * arrives through its LED4 and not via its LASI signal, so we
6158 * get steady signal instead of clear on read
6159 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006160 bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
6161 1 << NIG_LATCH_BC_ENABLE_MI_INT);
6162
6163 bnx2x_cl45_write(bp, phy,
6164 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
6165
6166 bnx2x_848xx_set_led(bp, phy);
6167
6168 /* set 1000 speed advertisement */
6169 bnx2x_cl45_read(bp, phy,
6170 MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
6171 &an_1000_val);
6172
6173 bnx2x_ext_phy_set_pause(params, phy, vars);
6174 bnx2x_cl45_read(bp, phy,
6175 MDIO_AN_DEVAD,
6176 MDIO_AN_REG_8481_LEGACY_AN_ADV,
6177 &an_10_100_val);
6178 bnx2x_cl45_read(bp, phy,
6179 MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
6180 &autoneg_val);
6181 /* Disable forced speed */
6182 autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
6183 an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
6184
6185 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
6186 (phy->speed_cap_mask &
6187 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
6188 (phy->req_line_speed == SPEED_1000)) {
6189 an_1000_val |= (1<<8);
6190 autoneg_val |= (1<<9 | 1<<12);
6191 if (phy->req_duplex == DUPLEX_FULL)
6192 an_1000_val |= (1<<9);
6193 DP(NETIF_MSG_LINK, "Advertising 1G\n");
6194 } else
6195 an_1000_val &= ~((1<<8) | (1<<9));
6196
6197 bnx2x_cl45_write(bp, phy,
6198 MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
6199 an_1000_val);
6200
6201 /* set 10 speed advertisement */
6202 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
6203 (phy->speed_cap_mask &
6204 (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
6205 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
6206 an_10_100_val |= (1<<7);
6207 /* Enable autoneg and restart autoneg for legacy speeds */
6208 autoneg_val |= (1<<9 | 1<<12);
6209
6210 if (phy->req_duplex == DUPLEX_FULL)
6211 an_10_100_val |= (1<<8);
6212 DP(NETIF_MSG_LINK, "Advertising 100M\n");
6213 }
6214 /* set 10 speed advertisement */
6215 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
6216 (phy->speed_cap_mask &
6217 (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
6218 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
6219 an_10_100_val |= (1<<5);
6220 autoneg_val |= (1<<9 | 1<<12);
6221 if (phy->req_duplex == DUPLEX_FULL)
6222 an_10_100_val |= (1<<6);
6223 DP(NETIF_MSG_LINK, "Advertising 10M\n");
6224 }
6225
6226 /* Only 10/100 are allowed to work in FORCE mode */
6227 if (phy->req_line_speed == SPEED_100) {
6228 autoneg_val |= (1<<13);
6229 /* Enabled AUTO-MDIX when autoneg is disabled */
6230 bnx2x_cl45_write(bp, phy,
6231 MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
6232 (1<<15 | 1<<9 | 7<<0));
6233 DP(NETIF_MSG_LINK, "Setting 100M force\n");
6234 }
6235 if (phy->req_line_speed == SPEED_10) {
6236 /* Enabled AUTO-MDIX when autoneg is disabled */
6237 bnx2x_cl45_write(bp, phy,
6238 MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
6239 (1<<15 | 1<<9 | 7<<0));
6240 DP(NETIF_MSG_LINK, "Setting 10M force\n");
6241 }
6242
6243 bnx2x_cl45_write(bp, phy,
6244 MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
6245 an_10_100_val);
6246
6247 if (phy->req_duplex == DUPLEX_FULL)
6248 autoneg_val |= (1<<8);
6249
6250 bnx2x_cl45_write(bp, phy,
6251 MDIO_AN_DEVAD,
6252 MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
6253
6254 if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
6255 (phy->speed_cap_mask &
6256 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
6257 (phy->req_line_speed == SPEED_10000)) {
6258 DP(NETIF_MSG_LINK, "Advertising 10G\n");
6259 /* Restart autoneg for 10G*/
6260
6261 bnx2x_cl45_write(bp, phy,
6262 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
6263 0x3200);
6264 } else if (phy->req_line_speed != SPEED_10 &&
6265 phy->req_line_speed != SPEED_100) {
6266 bnx2x_cl45_write(bp, phy,
6267 MDIO_AN_DEVAD,
6268 MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
6269 1);
6270 }
6271 /* Save spirom version */
6272 bnx2x_save_848xx_spirom_version(phy, params);
6273
6274 return 0;
6275}
6276
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006277static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
6278 struct link_params *params,
6279 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006280{
6281 struct bnx2x *bp = params->bp;
6282 /* Restore normal power mode*/
6283 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006284 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006285
6286 /* HW reset */
6287 bnx2x_ext_phy_hw_reset(bp, params->port);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00006288 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006289
6290 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
6291 return bnx2x_848xx_cmn_config_init(phy, params, vars);
6292}
6293
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006294static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
6295 struct link_params *params,
6296 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006297{
6298 struct bnx2x *bp = params->bp;
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00006299 u8 port, initialize = 1;
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006300 u16 val, adj;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006301 u16 temp;
Yaniv Rosner1bef68e2011-01-31 04:22:46 +00006302 u32 actual_phy_selection, cms_enable;
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006303 int rc = 0;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006304
6305 /* This is just for MDIO_CTL_REG_84823_MEDIA register. */
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006306 adj = 0;
6307 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
6308 adj = 3;
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006309
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006310 msleep(1);
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00006311 if (CHIP_IS_E2(bp))
6312 port = BP_PATH(bp);
6313 else
6314 port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006315 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6316 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006317 port);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00006318 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosner9bffeac2010-11-01 05:32:27 +00006319 /* Wait for GPHY to come out of reset */
6320 msleep(50);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006321 /*
6322 * BCM84823 requires that XGXS links up first @ 10G for normal behavior
6323 */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006324 temp = vars->line_speed;
6325 vars->line_speed = SPEED_10000;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006326 bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
6327 bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006328 vars->line_speed = temp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006329
6330 /* Set dual-media configuration according to configuration */
6331
6332 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006333 MDIO_CTL_REG_84823_MEDIA + adj, &val);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006334 val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
6335 MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
6336 MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
6337 MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
6338 MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
6339 val |= MDIO_CTL_REG_84823_CTRL_MAC_XFI |
6340 MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L;
6341
6342 actual_phy_selection = bnx2x_phy_selection(params);
6343
6344 switch (actual_phy_selection) {
6345 case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006346 /* Do nothing. Essentially this is like the priority copper */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006347 break;
6348 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
6349 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
6350 break;
6351 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
6352 val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
6353 break;
6354 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
6355 /* Do nothing here. The first PHY won't be initialized at all */
6356 break;
6357 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
6358 val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
6359 initialize = 0;
6360 break;
6361 }
6362 if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
6363 val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
6364
6365 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006366 MDIO_CTL_REG_84823_MEDIA + adj, val);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006367 DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
6368 params->multi_phy_config, val);
6369
6370 if (initialize)
6371 rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
6372 else
6373 bnx2x_save_848xx_spirom_version(phy, params);
Yaniv Rosner1bef68e2011-01-31 04:22:46 +00006374 cms_enable = REG_RD(bp, params->shmem_base +
6375 offsetof(struct shmem_region,
6376 dev_info.port_hw_config[params->port].default_cfg)) &
6377 PORT_HW_CFG_ENABLE_CMS_MASK;
6378
6379 bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
6380 MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
6381 if (cms_enable)
6382 val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
6383 else
6384 val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
6385 bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
6386 MDIO_CTL_REG_84823_USER_CTRL_REG, val);
6387
6388
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006389 return rc;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006390}
6391
6392static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006393 struct link_params *params,
6394 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006395{
6396 struct bnx2x *bp = params->bp;
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006397 u16 val, val1, val2, adj;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006398 u8 link_up = 0;
6399
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006400 /* Reg offset adjustment for 84833 */
6401 adj = 0;
6402 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
6403 adj = -1;
6404
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006405 /* Check 10G-BaseT link status */
6406 /* Check PMD signal ok */
6407 bnx2x_cl45_read(bp, phy,
6408 MDIO_AN_DEVAD, 0xFFFA, &val1);
6409 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00006410 MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL + adj,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006411 &val2);
6412 DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
6413
6414 /* Check link 10G */
6415 if (val2 & (1<<11)) {
6416 vars->line_speed = SPEED_10000;
Yaniv Rosner791f18c2011-01-18 04:33:42 +00006417 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006418 link_up = 1;
6419 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
6420 } else { /* Check Legacy speed link */
6421 u16 legacy_status, legacy_speed;
6422
6423 /* Enable expansion register 0x42 (Operation mode status) */
6424 bnx2x_cl45_write(bp, phy,
6425 MDIO_AN_DEVAD,
6426 MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
6427
6428 /* Get legacy speed operation status */
6429 bnx2x_cl45_read(bp, phy,
6430 MDIO_AN_DEVAD,
6431 MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
6432 &legacy_status);
6433
6434 DP(NETIF_MSG_LINK, "Legacy speed status"
6435 " = 0x%x\n", legacy_status);
6436 link_up = ((legacy_status & (1<<11)) == (1<<11));
6437 if (link_up) {
6438 legacy_speed = (legacy_status & (3<<9));
6439 if (legacy_speed == (0<<9))
6440 vars->line_speed = SPEED_10;
6441 else if (legacy_speed == (1<<9))
6442 vars->line_speed = SPEED_100;
6443 else if (legacy_speed == (2<<9))
6444 vars->line_speed = SPEED_1000;
6445 else /* Should not happen */
6446 vars->line_speed = 0;
6447
6448 if (legacy_status & (1<<8))
6449 vars->duplex = DUPLEX_FULL;
6450 else
6451 vars->duplex = DUPLEX_HALF;
6452
6453 DP(NETIF_MSG_LINK, "Link is up in %dMbps,"
6454 " is_duplex_full= %d\n", vars->line_speed,
6455 (vars->duplex == DUPLEX_FULL));
6456 /* Check legacy speed AN resolution */
6457 bnx2x_cl45_read(bp, phy,
6458 MDIO_AN_DEVAD,
6459 MDIO_AN_REG_8481_LEGACY_MII_STATUS,
6460 &val);
6461 if (val & (1<<5))
6462 vars->link_status |=
6463 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
6464 bnx2x_cl45_read(bp, phy,
6465 MDIO_AN_DEVAD,
6466 MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
6467 &val);
6468 if ((val & (1<<0)) == 0)
6469 vars->link_status |=
6470 LINK_STATUS_PARALLEL_DETECTION_USED;
6471 }
6472 }
6473 if (link_up) {
6474 DP(NETIF_MSG_LINK, "BCM84823: link speed is %d\n",
6475 vars->line_speed);
6476 bnx2x_ext_phy_resolve_fc(phy, params, vars);
6477 }
6478
6479 return link_up;
6480}
6481
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006482
6483static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006484{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006485 int status = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006486 u32 spirom_ver;
6487 spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
6488 status = bnx2x_format_ver(spirom_ver, str, len);
6489 return status;
6490}
6491
6492static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
6493 struct link_params *params)
6494{
6495 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006496 MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006497 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006498 MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006499}
6500
6501static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
6502 struct link_params *params)
6503{
6504 bnx2x_cl45_write(params->bp, phy,
6505 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
6506 bnx2x_cl45_write(params->bp, phy,
6507 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
6508}
6509
6510static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
6511 struct link_params *params)
6512{
6513 struct bnx2x *bp = params->bp;
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00006514 u8 port;
6515 if (CHIP_IS_E2(bp))
6516 port = BP_PATH(bp);
6517 else
6518 port = params->port;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006519 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006520 MISC_REGISTERS_GPIO_OUTPUT_LOW,
6521 port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006522}
6523
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006524static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
6525 struct link_params *params, u8 mode)
6526{
6527 struct bnx2x *bp = params->bp;
6528 u16 val;
6529
6530 switch (mode) {
6531 case LED_MODE_OFF:
6532
6533 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", params->port);
6534
6535 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
6536 SHARED_HW_CFG_LED_EXTPHY1) {
6537
6538 /* Set LED masks */
6539 bnx2x_cl45_write(bp, phy,
6540 MDIO_PMA_DEVAD,
6541 MDIO_PMA_REG_8481_LED1_MASK,
6542 0x0);
6543
6544 bnx2x_cl45_write(bp, phy,
6545 MDIO_PMA_DEVAD,
6546 MDIO_PMA_REG_8481_LED2_MASK,
6547 0x0);
6548
6549 bnx2x_cl45_write(bp, phy,
6550 MDIO_PMA_DEVAD,
6551 MDIO_PMA_REG_8481_LED3_MASK,
6552 0x0);
6553
6554 bnx2x_cl45_write(bp, phy,
6555 MDIO_PMA_DEVAD,
6556 MDIO_PMA_REG_8481_LED5_MASK,
6557 0x0);
6558
6559 } else {
6560 bnx2x_cl45_write(bp, phy,
6561 MDIO_PMA_DEVAD,
6562 MDIO_PMA_REG_8481_LED1_MASK,
6563 0x0);
6564 }
6565 break;
6566 case LED_MODE_FRONT_PANEL_OFF:
6567
6568 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
6569 params->port);
6570
6571 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
6572 SHARED_HW_CFG_LED_EXTPHY1) {
6573
6574 /* Set LED masks */
6575 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006576 MDIO_PMA_DEVAD,
6577 MDIO_PMA_REG_8481_LED1_MASK,
6578 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006579
6580 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006581 MDIO_PMA_DEVAD,
6582 MDIO_PMA_REG_8481_LED2_MASK,
6583 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006584
6585 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006586 MDIO_PMA_DEVAD,
6587 MDIO_PMA_REG_8481_LED3_MASK,
6588 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006589
6590 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006591 MDIO_PMA_DEVAD,
6592 MDIO_PMA_REG_8481_LED5_MASK,
6593 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006594
6595 } else {
6596 bnx2x_cl45_write(bp, phy,
6597 MDIO_PMA_DEVAD,
6598 MDIO_PMA_REG_8481_LED1_MASK,
6599 0x0);
6600 }
6601 break;
6602 case LED_MODE_ON:
6603
6604 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", params->port);
6605
6606 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
6607 SHARED_HW_CFG_LED_EXTPHY1) {
6608 /* Set control reg */
6609 bnx2x_cl45_read(bp, phy,
6610 MDIO_PMA_DEVAD,
6611 MDIO_PMA_REG_8481_LINK_SIGNAL,
6612 &val);
6613 val &= 0x8000;
6614 val |= 0x2492;
6615
6616 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006617 MDIO_PMA_DEVAD,
6618 MDIO_PMA_REG_8481_LINK_SIGNAL,
6619 val);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006620
6621 /* Set LED masks */
6622 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006623 MDIO_PMA_DEVAD,
6624 MDIO_PMA_REG_8481_LED1_MASK,
6625 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006626
6627 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006628 MDIO_PMA_DEVAD,
6629 MDIO_PMA_REG_8481_LED2_MASK,
6630 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006631
6632 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006633 MDIO_PMA_DEVAD,
6634 MDIO_PMA_REG_8481_LED3_MASK,
6635 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006636
6637 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006638 MDIO_PMA_DEVAD,
6639 MDIO_PMA_REG_8481_LED5_MASK,
6640 0x0);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006641 } else {
6642 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006643 MDIO_PMA_DEVAD,
6644 MDIO_PMA_REG_8481_LED1_MASK,
6645 0x20);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006646 }
6647 break;
6648
6649 case LED_MODE_OPER:
6650
6651 DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", params->port);
6652
6653 if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
6654 SHARED_HW_CFG_LED_EXTPHY1) {
6655
6656 /* Set control reg */
6657 bnx2x_cl45_read(bp, phy,
6658 MDIO_PMA_DEVAD,
6659 MDIO_PMA_REG_8481_LINK_SIGNAL,
6660 &val);
6661
6662 if (!((val &
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006663 MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
6664 >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006665 DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006666 bnx2x_cl45_write(bp, phy,
6667 MDIO_PMA_DEVAD,
6668 MDIO_PMA_REG_8481_LINK_SIGNAL,
6669 0xa492);
6670 }
6671
6672 /* Set LED masks */
6673 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006674 MDIO_PMA_DEVAD,
6675 MDIO_PMA_REG_8481_LED1_MASK,
6676 0x10);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006677
6678 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006679 MDIO_PMA_DEVAD,
6680 MDIO_PMA_REG_8481_LED2_MASK,
6681 0x80);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006682
6683 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006684 MDIO_PMA_DEVAD,
6685 MDIO_PMA_REG_8481_LED3_MASK,
6686 0x98);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006687
6688 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006689 MDIO_PMA_DEVAD,
6690 MDIO_PMA_REG_8481_LED5_MASK,
6691 0x40);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006692
6693 } else {
6694 bnx2x_cl45_write(bp, phy,
6695 MDIO_PMA_DEVAD,
6696 MDIO_PMA_REG_8481_LED1_MASK,
6697 0x80);
Yaniv Rosner53eda062011-01-30 04:14:55 +00006698
6699 /* Tell LED3 to blink on source */
6700 bnx2x_cl45_read(bp, phy,
6701 MDIO_PMA_DEVAD,
6702 MDIO_PMA_REG_8481_LINK_SIGNAL,
6703 &val);
6704 val &= ~(7<<6);
6705 val |= (1<<6); /* A83B[8:6]= 1 */
6706 bnx2x_cl45_write(bp, phy,
6707 MDIO_PMA_DEVAD,
6708 MDIO_PMA_REG_8481_LINK_SIGNAL,
6709 val);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006710 }
6711 break;
6712 }
6713}
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006714/******************************************************************/
6715/* SFX7101 PHY SECTION */
6716/******************************************************************/
6717static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
6718 struct link_params *params)
6719{
6720 struct bnx2x *bp = params->bp;
6721 /* SFX7101_XGXS_TEST1 */
6722 bnx2x_cl45_write(bp, phy,
6723 MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
6724}
6725
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006726static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
6727 struct link_params *params,
6728 struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006729{
6730 u16 fw_ver1, fw_ver2, val;
6731 struct bnx2x *bp = params->bp;
6732 DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
6733
6734 /* Restore normal power mode*/
6735 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006736 MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006737 /* HW reset */
6738 bnx2x_ext_phy_hw_reset(bp, params->port);
Yaniv Rosner6d870c32011-01-31 04:22:20 +00006739 bnx2x_wait_reset_complete(bp, phy, params);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006740
6741 bnx2x_cl45_write(bp, phy,
6742 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x1);
6743 DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
6744 bnx2x_cl45_write(bp, phy,
6745 MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
6746
6747 bnx2x_ext_phy_set_pause(params, phy, vars);
6748 /* Restart autoneg */
6749 bnx2x_cl45_read(bp, phy,
6750 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
6751 val |= 0x200;
6752 bnx2x_cl45_write(bp, phy,
6753 MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
6754
6755 /* Save spirom version */
6756 bnx2x_cl45_read(bp, phy,
6757 MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
6758
6759 bnx2x_cl45_read(bp, phy,
6760 MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
6761 bnx2x_save_spirom_version(bp, params->port,
6762 (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
6763 return 0;
6764}
6765
6766static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
6767 struct link_params *params,
6768 struct link_vars *vars)
6769{
6770 struct bnx2x *bp = params->bp;
6771 u8 link_up;
6772 u16 val1, val2;
6773 bnx2x_cl45_read(bp, phy,
6774 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val2);
6775 bnx2x_cl45_read(bp, phy,
6776 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
6777 DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
6778 val2, val1);
6779 bnx2x_cl45_read(bp, phy,
6780 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
6781 bnx2x_cl45_read(bp, phy,
6782 MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
6783 DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
6784 val2, val1);
6785 link_up = ((val1 & 4) == 4);
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00006786 /* if link is up print the AN outcome of the SFX7101 PHY */
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006787 if (link_up) {
6788 bnx2x_cl45_read(bp, phy,
6789 MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
6790 &val2);
6791 vars->line_speed = SPEED_10000;
Yaniv Rosner791f18c2011-01-18 04:33:42 +00006792 vars->duplex = DUPLEX_FULL;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006793 DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
6794 val2, (val2 & (1<<14)));
6795 bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
6796 bnx2x_ext_phy_resolve_fc(phy, params, vars);
6797 }
6798 return link_up;
6799}
6800
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00006801static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006802{
6803 if (*len < 5)
6804 return -EINVAL;
6805 str[0] = (spirom_ver & 0xFF);
6806 str[1] = (spirom_ver & 0xFF00) >> 8;
6807 str[2] = (spirom_ver & 0xFF0000) >> 16;
6808 str[3] = (spirom_ver & 0xFF000000) >> 24;
6809 str[4] = '\0';
6810 *len -= 5;
6811 return 0;
6812}
6813
6814void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
6815{
6816 u16 val, cnt;
6817
6818 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006819 MDIO_PMA_DEVAD,
6820 MDIO_PMA_REG_7101_RESET, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006821
6822 for (cnt = 0; cnt < 10; cnt++) {
6823 msleep(50);
6824 /* Writes a self-clearing reset */
6825 bnx2x_cl45_write(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006826 MDIO_PMA_DEVAD,
6827 MDIO_PMA_REG_7101_RESET,
6828 (val | (1<<15)));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006829 /* Wait for clear */
6830 bnx2x_cl45_read(bp, phy,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006831 MDIO_PMA_DEVAD,
6832 MDIO_PMA_REG_7101_RESET, &val);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006833
6834 if ((val & (1<<15)) == 0)
6835 break;
6836 }
6837}
6838
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006839static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
6840 struct link_params *params) {
6841 /* Low power mode is controlled by GPIO 2 */
6842 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006843 MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006844 /* The PHY reset is controlled by GPIO 1 */
6845 bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006846 MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006847}
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00006848
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006849static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
6850 struct link_params *params, u8 mode)
6851{
6852 u16 val = 0;
6853 struct bnx2x *bp = params->bp;
6854 switch (mode) {
6855 case LED_MODE_FRONT_PANEL_OFF:
6856 case LED_MODE_OFF:
6857 val = 2;
6858 break;
6859 case LED_MODE_ON:
6860 val = 1;
6861 break;
6862 case LED_MODE_OPER:
6863 val = 0;
6864 break;
6865 }
6866 bnx2x_cl45_write(bp, phy,
6867 MDIO_PMA_DEVAD,
6868 MDIO_PMA_REG_7107_LINK_LED_CNTL,
6869 val);
6870}
6871
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006872/******************************************************************/
6873/* STATIC PHY DECLARATION */
6874/******************************************************************/
6875
6876static struct bnx2x_phy phy_null = {
6877 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
6878 .addr = 0,
6879 .flags = FLAGS_INIT_XGXS_FIRST,
6880 .def_md_devad = 0,
6881 .reserved = 0,
6882 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6883 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6884 .mdio_ctrl = 0,
6885 .supported = 0,
6886 .media_type = ETH_PHY_NOT_PRESENT,
6887 .ver_addr = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006888 .req_flow_ctrl = 0,
6889 .req_line_speed = 0,
6890 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006891 .req_duplex = 0,
6892 .rsrv = 0,
6893 .config_init = (config_init_t)NULL,
6894 .read_status = (read_status_t)NULL,
6895 .link_reset = (link_reset_t)NULL,
6896 .config_loopback = (config_loopback_t)NULL,
6897 .format_fw_ver = (format_fw_ver_t)NULL,
6898 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006899 .set_link_led = (set_link_led_t)NULL,
6900 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006901};
6902
6903static struct bnx2x_phy phy_serdes = {
6904 .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
6905 .addr = 0xff,
6906 .flags = 0,
6907 .def_md_devad = 0,
6908 .reserved = 0,
6909 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6910 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6911 .mdio_ctrl = 0,
6912 .supported = (SUPPORTED_10baseT_Half |
6913 SUPPORTED_10baseT_Full |
6914 SUPPORTED_100baseT_Half |
6915 SUPPORTED_100baseT_Full |
6916 SUPPORTED_1000baseT_Full |
6917 SUPPORTED_2500baseX_Full |
6918 SUPPORTED_TP |
6919 SUPPORTED_Autoneg |
6920 SUPPORTED_Pause |
6921 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00006922 .media_type = ETH_PHY_BASE_T,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006923 .ver_addr = 0,
6924 .req_flow_ctrl = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006925 .req_line_speed = 0,
6926 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006927 .req_duplex = 0,
6928 .rsrv = 0,
6929 .config_init = (config_init_t)bnx2x_init_serdes,
6930 .read_status = (read_status_t)bnx2x_link_settings_status,
6931 .link_reset = (link_reset_t)bnx2x_int_link_reset,
6932 .config_loopback = (config_loopback_t)NULL,
6933 .format_fw_ver = (format_fw_ver_t)NULL,
6934 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006935 .set_link_led = (set_link_led_t)NULL,
6936 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006937};
6938
6939static struct bnx2x_phy phy_xgxs = {
6940 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
6941 .addr = 0xff,
6942 .flags = 0,
6943 .def_md_devad = 0,
6944 .reserved = 0,
6945 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6946 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6947 .mdio_ctrl = 0,
6948 .supported = (SUPPORTED_10baseT_Half |
6949 SUPPORTED_10baseT_Full |
6950 SUPPORTED_100baseT_Half |
6951 SUPPORTED_100baseT_Full |
6952 SUPPORTED_1000baseT_Full |
6953 SUPPORTED_2500baseX_Full |
6954 SUPPORTED_10000baseT_Full |
6955 SUPPORTED_FIBRE |
6956 SUPPORTED_Autoneg |
6957 SUPPORTED_Pause |
6958 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00006959 .media_type = ETH_PHY_CX4,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006960 .ver_addr = 0,
6961 .req_flow_ctrl = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006962 .req_line_speed = 0,
6963 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006964 .req_duplex = 0,
6965 .rsrv = 0,
6966 .config_init = (config_init_t)bnx2x_init_xgxs,
6967 .read_status = (read_status_t)bnx2x_link_settings_status,
6968 .link_reset = (link_reset_t)bnx2x_int_link_reset,
6969 .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
6970 .format_fw_ver = (format_fw_ver_t)NULL,
6971 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006972 .set_link_led = (set_link_led_t)NULL,
6973 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006974};
6975
6976static struct bnx2x_phy phy_7101 = {
6977 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
6978 .addr = 0xff,
6979 .flags = FLAGS_FAN_FAILURE_DET_REQ,
6980 .def_md_devad = 0,
6981 .reserved = 0,
6982 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6983 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
6984 .mdio_ctrl = 0,
6985 .supported = (SUPPORTED_10000baseT_Full |
6986 SUPPORTED_TP |
6987 SUPPORTED_Autoneg |
6988 SUPPORTED_Pause |
6989 SUPPORTED_Asym_Pause),
6990 .media_type = ETH_PHY_BASE_T,
6991 .ver_addr = 0,
6992 .req_flow_ctrl = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00006993 .req_line_speed = 0,
6994 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006995 .req_duplex = 0,
6996 .rsrv = 0,
6997 .config_init = (config_init_t)bnx2x_7101_config_init,
6998 .read_status = (read_status_t)bnx2x_7101_read_status,
6999 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
7000 .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
7001 .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
7002 .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007003 .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007004 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007005};
7006static struct bnx2x_phy phy_8073 = {
7007 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
7008 .addr = 0xff,
7009 .flags = FLAGS_HW_LOCK_REQUIRED,
7010 .def_md_devad = 0,
7011 .reserved = 0,
7012 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7013 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7014 .mdio_ctrl = 0,
7015 .supported = (SUPPORTED_10000baseT_Full |
7016 SUPPORTED_2500baseX_Full |
7017 SUPPORTED_1000baseT_Full |
7018 SUPPORTED_FIBRE |
7019 SUPPORTED_Autoneg |
7020 SUPPORTED_Pause |
7021 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007022 .media_type = ETH_PHY_KR,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007023 .ver_addr = 0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007024 .req_flow_ctrl = 0,
7025 .req_line_speed = 0,
7026 .speed_cap_mask = 0,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007027 .req_duplex = 0,
7028 .rsrv = 0,
Yaniv Rosner62b29a52010-09-07 11:40:58 +00007029 .config_init = (config_init_t)bnx2x_8073_config_init,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007030 .read_status = (read_status_t)bnx2x_8073_read_status,
7031 .link_reset = (link_reset_t)bnx2x_8073_link_reset,
7032 .config_loopback = (config_loopback_t)NULL,
7033 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
7034 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007035 .set_link_led = (set_link_led_t)NULL,
7036 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007037};
7038static struct bnx2x_phy phy_8705 = {
7039 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
7040 .addr = 0xff,
7041 .flags = FLAGS_INIT_XGXS_FIRST,
7042 .def_md_devad = 0,
7043 .reserved = 0,
7044 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7045 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7046 .mdio_ctrl = 0,
7047 .supported = (SUPPORTED_10000baseT_Full |
7048 SUPPORTED_FIBRE |
7049 SUPPORTED_Pause |
7050 SUPPORTED_Asym_Pause),
7051 .media_type = ETH_PHY_XFP_FIBER,
7052 .ver_addr = 0,
7053 .req_flow_ctrl = 0,
7054 .req_line_speed = 0,
7055 .speed_cap_mask = 0,
7056 .req_duplex = 0,
7057 .rsrv = 0,
7058 .config_init = (config_init_t)bnx2x_8705_config_init,
7059 .read_status = (read_status_t)bnx2x_8705_read_status,
7060 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
7061 .config_loopback = (config_loopback_t)NULL,
7062 .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
7063 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007064 .set_link_led = (set_link_led_t)NULL,
7065 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007066};
7067static struct bnx2x_phy phy_8706 = {
7068 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
7069 .addr = 0xff,
7070 .flags = FLAGS_INIT_XGXS_FIRST,
7071 .def_md_devad = 0,
7072 .reserved = 0,
7073 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7074 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7075 .mdio_ctrl = 0,
7076 .supported = (SUPPORTED_10000baseT_Full |
7077 SUPPORTED_1000baseT_Full |
7078 SUPPORTED_FIBRE |
7079 SUPPORTED_Pause |
7080 SUPPORTED_Asym_Pause),
7081 .media_type = ETH_PHY_SFP_FIBER,
7082 .ver_addr = 0,
7083 .req_flow_ctrl = 0,
7084 .req_line_speed = 0,
7085 .speed_cap_mask = 0,
7086 .req_duplex = 0,
7087 .rsrv = 0,
7088 .config_init = (config_init_t)bnx2x_8706_config_init,
7089 .read_status = (read_status_t)bnx2x_8706_read_status,
7090 .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
7091 .config_loopback = (config_loopback_t)NULL,
7092 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
7093 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007094 .set_link_led = (set_link_led_t)NULL,
7095 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007096};
7097
7098static struct bnx2x_phy phy_8726 = {
7099 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
7100 .addr = 0xff,
7101 .flags = (FLAGS_HW_LOCK_REQUIRED |
7102 FLAGS_INIT_XGXS_FIRST),
7103 .def_md_devad = 0,
7104 .reserved = 0,
7105 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7106 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7107 .mdio_ctrl = 0,
7108 .supported = (SUPPORTED_10000baseT_Full |
7109 SUPPORTED_1000baseT_Full |
7110 SUPPORTED_Autoneg |
7111 SUPPORTED_FIBRE |
7112 SUPPORTED_Pause |
7113 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007114 .media_type = ETH_PHY_NOT_PRESENT,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007115 .ver_addr = 0,
7116 .req_flow_ctrl = 0,
7117 .req_line_speed = 0,
7118 .speed_cap_mask = 0,
7119 .req_duplex = 0,
7120 .rsrv = 0,
7121 .config_init = (config_init_t)bnx2x_8726_config_init,
7122 .read_status = (read_status_t)bnx2x_8726_read_status,
7123 .link_reset = (link_reset_t)bnx2x_8726_link_reset,
7124 .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
7125 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
7126 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007127 .set_link_led = (set_link_led_t)NULL,
7128 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007129};
7130
7131static struct bnx2x_phy phy_8727 = {
7132 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
7133 .addr = 0xff,
7134 .flags = FLAGS_FAN_FAILURE_DET_REQ,
7135 .def_md_devad = 0,
7136 .reserved = 0,
7137 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7138 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7139 .mdio_ctrl = 0,
7140 .supported = (SUPPORTED_10000baseT_Full |
7141 SUPPORTED_1000baseT_Full |
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007142 SUPPORTED_FIBRE |
7143 SUPPORTED_Pause |
7144 SUPPORTED_Asym_Pause),
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007145 .media_type = ETH_PHY_NOT_PRESENT,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007146 .ver_addr = 0,
7147 .req_flow_ctrl = 0,
7148 .req_line_speed = 0,
7149 .speed_cap_mask = 0,
7150 .req_duplex = 0,
7151 .rsrv = 0,
7152 .config_init = (config_init_t)bnx2x_8727_config_init,
7153 .read_status = (read_status_t)bnx2x_8727_read_status,
7154 .link_reset = (link_reset_t)bnx2x_8727_link_reset,
7155 .config_loopback = (config_loopback_t)NULL,
7156 .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
7157 .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007158 .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007159 .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007160};
7161static struct bnx2x_phy phy_8481 = {
7162 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
7163 .addr = 0xff,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007164 .flags = FLAGS_FAN_FAILURE_DET_REQ |
7165 FLAGS_REARM_LATCH_SIGNAL,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007166 .def_md_devad = 0,
7167 .reserved = 0,
7168 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7169 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7170 .mdio_ctrl = 0,
7171 .supported = (SUPPORTED_10baseT_Half |
7172 SUPPORTED_10baseT_Full |
7173 SUPPORTED_100baseT_Half |
7174 SUPPORTED_100baseT_Full |
7175 SUPPORTED_1000baseT_Full |
7176 SUPPORTED_10000baseT_Full |
7177 SUPPORTED_TP |
7178 SUPPORTED_Autoneg |
7179 SUPPORTED_Pause |
7180 SUPPORTED_Asym_Pause),
7181 .media_type = ETH_PHY_BASE_T,
7182 .ver_addr = 0,
7183 .req_flow_ctrl = 0,
7184 .req_line_speed = 0,
7185 .speed_cap_mask = 0,
7186 .req_duplex = 0,
7187 .rsrv = 0,
7188 .config_init = (config_init_t)bnx2x_8481_config_init,
7189 .read_status = (read_status_t)bnx2x_848xx_read_status,
7190 .link_reset = (link_reset_t)bnx2x_8481_link_reset,
7191 .config_loopback = (config_loopback_t)NULL,
7192 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
7193 .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007194 .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007195 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007196};
7197
7198static struct bnx2x_phy phy_84823 = {
7199 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
7200 .addr = 0xff,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007201 .flags = FLAGS_FAN_FAILURE_DET_REQ |
7202 FLAGS_REARM_LATCH_SIGNAL,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007203 .def_md_devad = 0,
7204 .reserved = 0,
7205 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7206 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7207 .mdio_ctrl = 0,
7208 .supported = (SUPPORTED_10baseT_Half |
7209 SUPPORTED_10baseT_Full |
7210 SUPPORTED_100baseT_Half |
7211 SUPPORTED_100baseT_Full |
7212 SUPPORTED_1000baseT_Full |
7213 SUPPORTED_10000baseT_Full |
7214 SUPPORTED_TP |
7215 SUPPORTED_Autoneg |
7216 SUPPORTED_Pause |
7217 SUPPORTED_Asym_Pause),
7218 .media_type = ETH_PHY_BASE_T,
7219 .ver_addr = 0,
7220 .req_flow_ctrl = 0,
7221 .req_line_speed = 0,
7222 .speed_cap_mask = 0,
7223 .req_duplex = 0,
7224 .rsrv = 0,
7225 .config_init = (config_init_t)bnx2x_848x3_config_init,
7226 .read_status = (read_status_t)bnx2x_848xx_read_status,
7227 .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
7228 .config_loopback = (config_loopback_t)NULL,
7229 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
7230 .hw_reset = (hw_reset_t)NULL,
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007231 .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007232 .phy_specific_func = (phy_specific_func_t)NULL
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007233};
7234
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00007235static struct bnx2x_phy phy_84833 = {
7236 .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
7237 .addr = 0xff,
7238 .flags = FLAGS_FAN_FAILURE_DET_REQ |
7239 FLAGS_REARM_LATCH_SIGNAL,
7240 .def_md_devad = 0,
7241 .reserved = 0,
7242 .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7243 .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
7244 .mdio_ctrl = 0,
7245 .supported = (SUPPORTED_10baseT_Half |
7246 SUPPORTED_10baseT_Full |
7247 SUPPORTED_100baseT_Half |
7248 SUPPORTED_100baseT_Full |
7249 SUPPORTED_1000baseT_Full |
7250 SUPPORTED_10000baseT_Full |
7251 SUPPORTED_TP |
7252 SUPPORTED_Autoneg |
7253 SUPPORTED_Pause |
7254 SUPPORTED_Asym_Pause),
7255 .media_type = ETH_PHY_BASE_T,
7256 .ver_addr = 0,
7257 .req_flow_ctrl = 0,
7258 .req_line_speed = 0,
7259 .speed_cap_mask = 0,
7260 .req_duplex = 0,
7261 .rsrv = 0,
7262 .config_init = (config_init_t)bnx2x_848x3_config_init,
7263 .read_status = (read_status_t)bnx2x_848xx_read_status,
7264 .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
7265 .config_loopback = (config_loopback_t)NULL,
7266 .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
7267 .hw_reset = (hw_reset_t)NULL,
7268 .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
7269 .phy_specific_func = (phy_specific_func_t)NULL
7270};
7271
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007272/*****************************************************************/
7273/* */
7274/* Populate the phy according. Main function: bnx2x_populate_phy */
7275/* */
7276/*****************************************************************/
7277
7278static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
7279 struct bnx2x_phy *phy, u8 port,
7280 u8 phy_index)
7281{
7282 /* Get the 4 lanes xgxs config rx and tx */
7283 u32 rx = 0, tx = 0, i;
7284 for (i = 0; i < 2; i++) {
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007285 /*
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007286 * INT_PHY and EXT_PHY1 share the same value location in the
7287 * shmem. When num_phys is greater than 1, than this value
7288 * applies only to EXT_PHY1
7289 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007290 if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
7291 rx = REG_RD(bp, shmem_base +
7292 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007293 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007294
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007295 tx = REG_RD(bp, shmem_base +
7296 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007297 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007298 } else {
7299 rx = REG_RD(bp, shmem_base +
7300 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007301 dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007302
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007303 tx = REG_RD(bp, shmem_base +
7304 offsetof(struct shmem_region,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007305 dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007306 }
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007307
7308 phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
7309 phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
7310
7311 phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
7312 phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
7313 }
7314}
7315
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007316static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
7317 u8 phy_index, u8 port)
7318{
7319 u32 ext_phy_config = 0;
7320 switch (phy_index) {
7321 case EXT_PHY1:
7322 ext_phy_config = REG_RD(bp, shmem_base +
7323 offsetof(struct shmem_region,
7324 dev_info.port_hw_config[port].external_phy_config));
7325 break;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007326 case EXT_PHY2:
7327 ext_phy_config = REG_RD(bp, shmem_base +
7328 offsetof(struct shmem_region,
7329 dev_info.port_hw_config[port].external_phy_config2));
7330 break;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007331 default:
7332 DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
7333 return -EINVAL;
7334 }
7335
7336 return ext_phy_config;
7337}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007338static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
7339 struct bnx2x_phy *phy)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007340{
7341 u32 phy_addr;
7342 u32 chip_id;
7343 u32 switch_cfg = (REG_RD(bp, shmem_base +
7344 offsetof(struct shmem_region,
7345 dev_info.port_feature_config[port].link_config)) &
7346 PORT_FEATURE_CONNECTED_SWITCH_MASK);
7347 chip_id = REG_RD(bp, MISC_REG_CHIP_NUM) << 16;
7348 switch (switch_cfg) {
7349 case SWITCH_CFG_1G:
7350 phy_addr = REG_RD(bp,
7351 NIG_REG_SERDES0_CTRL_PHY_ADDR +
7352 port * 0x10);
7353 *phy = phy_serdes;
7354 break;
7355 case SWITCH_CFG_10G:
7356 phy_addr = REG_RD(bp,
7357 NIG_REG_XGXS0_CTRL_PHY_ADDR +
7358 port * 0x18);
7359 *phy = phy_xgxs;
7360 break;
7361 default:
7362 DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
7363 return -EINVAL;
7364 }
7365 phy->addr = (u8)phy_addr;
7366 phy->mdio_ctrl = bnx2x_get_emac_base(bp,
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007367 SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007368 port);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007369 if (CHIP_IS_E2(bp))
7370 phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
7371 else
7372 phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007373
7374 DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
7375 port, phy->addr, phy->mdio_ctrl);
7376
7377 bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
7378 return 0;
7379}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007380
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007381static int bnx2x_populate_ext_phy(struct bnx2x *bp,
7382 u8 phy_index,
7383 u32 shmem_base,
7384 u32 shmem2_base,
7385 u8 port,
7386 struct bnx2x_phy *phy)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007387{
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007388 u32 ext_phy_config, phy_type, config2;
7389 u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007390 ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
7391 phy_index, port);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007392 phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
7393 /* Select the phy type */
7394 switch (phy_type) {
7395 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007396 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007397 *phy = phy_8073;
7398 break;
7399 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7400 *phy = phy_8705;
7401 break;
7402 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7403 *phy = phy_8706;
7404 break;
7405 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007406 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007407 *phy = phy_8726;
7408 break;
7409 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
7410 /* BCM8727_NOC => BCM8727 no over current */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007411 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007412 *phy = phy_8727;
7413 phy->flags |= FLAGS_NOC;
7414 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00007415 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007416 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007417 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007418 *phy = phy_8727;
7419 break;
7420 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
7421 *phy = phy_8481;
7422 break;
7423 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
7424 *phy = phy_84823;
7425 break;
Yaniv Rosnerc87bca12011-01-31 04:22:41 +00007426 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
7427 *phy = phy_84833;
7428 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007429 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7430 *phy = phy_7101;
7431 break;
7432 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7433 *phy = phy_null;
7434 return -EINVAL;
7435 default:
7436 *phy = phy_null;
7437 return 0;
7438 }
7439
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007440 phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007441 bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
Yaniv Rosner62b29a52010-09-07 11:40:58 +00007442
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007443 /*
7444 * The shmem address of the phy version is located on different
7445 * structures. In case this structure is too old, do not set
7446 * the address
7447 */
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007448 config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
7449 dev_info.shared_hw_config.config2));
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007450 if (phy_index == EXT_PHY1) {
7451 phy->ver_addr = shmem_base + offsetof(struct shmem_region,
7452 port_mb[port].ext_phy_fw_version);
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007453
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007454 /* Check specific mdc mdio settings */
7455 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
7456 mdc_mdio_access = config2 &
7457 SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007458 } else {
7459 u32 size = REG_RD(bp, shmem2_base);
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007460
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007461 if (size >
7462 offsetof(struct shmem2_region, ext_phy_fw_version2)) {
7463 phy->ver_addr = shmem2_base +
7464 offsetof(struct shmem2_region,
7465 ext_phy_fw_version2[port]);
7466 }
7467 /* Check specific mdc mdio settings */
7468 if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
7469 mdc_mdio_access = (config2 &
7470 SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
7471 (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
7472 SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
7473 }
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007474 phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
7475
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00007476 /*
Yaniv Rosnerc18aa152010-09-07 11:41:07 +00007477 * In case mdc/mdio_access of the external phy is different than the
7478 * mdc/mdio access of the XGXS, a HW lock must be taken in each access
7479 * to prevent one port interfere with another port's CL45 operations.
7480 */
7481 if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
7482 phy->flags |= FLAGS_HW_LOCK_REQUIRED;
7483 DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
7484 phy_type, port, phy_index);
7485 DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
7486 phy->addr, phy->mdio_ctrl);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007487 return 0;
7488}
7489
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007490static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
7491 u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007492{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007493 int status = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007494 phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
7495 if (phy_index == INT_PHY)
7496 return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007497 status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007498 port, phy);
7499 return status;
7500}
7501
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007502static void bnx2x_phy_def_cfg(struct link_params *params,
7503 struct bnx2x_phy *phy,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007504 u8 phy_index)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007505{
7506 struct bnx2x *bp = params->bp;
7507 u32 link_config;
7508 /* Populate the default phy configuration for MF mode */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007509 if (phy_index == EXT_PHY2) {
7510 link_config = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007511 offsetof(struct shmem_region, dev_info.
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007512 port_feature_config[params->port].link_config2));
7513 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007514 offsetof(struct shmem_region,
7515 dev_info.
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007516 port_hw_config[params->port].speed_capability_mask2));
7517 } else {
7518 link_config = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007519 offsetof(struct shmem_region, dev_info.
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007520 port_feature_config[params->port].link_config));
7521 phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007522 offsetof(struct shmem_region,
7523 dev_info.
7524 port_hw_config[params->port].speed_capability_mask));
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007525 }
7526 DP(NETIF_MSG_LINK, "Default config phy idx %x cfg 0x%x speed_cap_mask"
7527 " 0x%x\n", phy_index, link_config, phy->speed_cap_mask);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007528
7529 phy->req_duplex = DUPLEX_FULL;
7530 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
7531 case PORT_FEATURE_LINK_SPEED_10M_HALF:
7532 phy->req_duplex = DUPLEX_HALF;
7533 case PORT_FEATURE_LINK_SPEED_10M_FULL:
7534 phy->req_line_speed = SPEED_10;
7535 break;
7536 case PORT_FEATURE_LINK_SPEED_100M_HALF:
7537 phy->req_duplex = DUPLEX_HALF;
7538 case PORT_FEATURE_LINK_SPEED_100M_FULL:
7539 phy->req_line_speed = SPEED_100;
7540 break;
7541 case PORT_FEATURE_LINK_SPEED_1G:
7542 phy->req_line_speed = SPEED_1000;
7543 break;
7544 case PORT_FEATURE_LINK_SPEED_2_5G:
7545 phy->req_line_speed = SPEED_2500;
7546 break;
7547 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7548 phy->req_line_speed = SPEED_10000;
7549 break;
7550 default:
7551 phy->req_line_speed = SPEED_AUTO_NEG;
7552 break;
7553 }
7554
7555 switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
7556 case PORT_FEATURE_FLOW_CONTROL_AUTO:
7557 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
7558 break;
7559 case PORT_FEATURE_FLOW_CONTROL_TX:
7560 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
7561 break;
7562 case PORT_FEATURE_FLOW_CONTROL_RX:
7563 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
7564 break;
7565 case PORT_FEATURE_FLOW_CONTROL_BOTH:
7566 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
7567 break;
7568 default:
7569 phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
7570 break;
7571 }
7572}
7573
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007574u32 bnx2x_phy_selection(struct link_params *params)
7575{
7576 u32 phy_config_swapped, prio_cfg;
7577 u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
7578
7579 phy_config_swapped = params->multi_phy_config &
7580 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
7581
7582 prio_cfg = params->multi_phy_config &
7583 PORT_HW_CFG_PHY_SELECTION_MASK;
7584
7585 if (phy_config_swapped) {
7586 switch (prio_cfg) {
7587 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
7588 return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
7589 break;
7590 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
7591 return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
7592 break;
7593 case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
7594 return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
7595 break;
7596 case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
7597 return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
7598 break;
7599 }
7600 } else
7601 return_cfg = prio_cfg;
7602
7603 return return_cfg;
7604}
7605
7606
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007607int bnx2x_phy_probe(struct link_params *params)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007608{
7609 u8 phy_index, actual_phy_idx, link_cfg_idx;
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007610 u32 phy_config_swapped, sync_offset, media_types;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007611 struct bnx2x *bp = params->bp;
7612 struct bnx2x_phy *phy;
7613 params->num_phys = 0;
7614 DP(NETIF_MSG_LINK, "Begin phy probe\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007615 phy_config_swapped = params->multi_phy_config &
7616 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007617
7618 for (phy_index = INT_PHY; phy_index < MAX_PHYS;
7619 phy_index++) {
7620 link_cfg_idx = LINK_CONFIG_IDX(phy_index);
7621 actual_phy_idx = phy_index;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007622 if (phy_config_swapped) {
7623 if (phy_index == EXT_PHY1)
7624 actual_phy_idx = EXT_PHY2;
7625 else if (phy_index == EXT_PHY2)
7626 actual_phy_idx = EXT_PHY1;
7627 }
7628 DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
7629 " actual_phy_idx %x\n", phy_config_swapped,
7630 phy_index, actual_phy_idx);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007631 phy = &params->phy[actual_phy_idx];
7632 if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007633 params->shmem2_base, params->port,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007634 phy) != 0) {
7635 params->num_phys = 0;
7636 DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
7637 phy_index);
7638 for (phy_index = INT_PHY;
7639 phy_index < MAX_PHYS;
7640 phy_index++)
7641 *phy = phy_null;
7642 return -EINVAL;
7643 }
7644 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
7645 break;
7646
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00007647 sync_offset = params->shmem_base +
7648 offsetof(struct shmem_region,
7649 dev_info.port_hw_config[params->port].media_type);
7650 media_types = REG_RD(bp, sync_offset);
7651
7652 /*
7653 * Update media type for non-PMF sync only for the first time
7654 * In case the media type changes afterwards, it will be updated
7655 * using the update_status function
7656 */
7657 if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
7658 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
7659 actual_phy_idx))) == 0) {
7660 media_types |= ((phy->media_type &
7661 PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
7662 (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
7663 actual_phy_idx));
7664 }
7665 REG_WR(bp, sync_offset, media_types);
7666
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007667 bnx2x_phy_def_cfg(params, phy, phy_index);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007668 params->num_phys++;
7669 }
7670
7671 DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
7672 return 0;
7673}
7674
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007675static void set_phy_vars(struct link_params *params)
7676{
7677 struct bnx2x *bp = params->bp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007678 u8 actual_phy_idx, phy_index, link_cfg_idx;
7679 u8 phy_config_swapped = params->multi_phy_config &
7680 PORT_HW_CFG_PHY_SWAPPED_ENABLED;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007681 for (phy_index = INT_PHY; phy_index < params->num_phys;
7682 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007683 link_cfg_idx = LINK_CONFIG_IDX(phy_index);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007684 actual_phy_idx = phy_index;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007685 if (phy_config_swapped) {
7686 if (phy_index == EXT_PHY1)
7687 actual_phy_idx = EXT_PHY2;
7688 else if (phy_index == EXT_PHY2)
7689 actual_phy_idx = EXT_PHY1;
7690 }
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007691 params->phy[actual_phy_idx].req_flow_ctrl =
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007692 params->req_flow_ctrl[link_cfg_idx];
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007693
7694 params->phy[actual_phy_idx].req_line_speed =
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007695 params->req_line_speed[link_cfg_idx];
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007696
7697 params->phy[actual_phy_idx].speed_cap_mask =
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007698 params->speed_cap_mask[link_cfg_idx];
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007699
7700 params->phy[actual_phy_idx].req_duplex =
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007701 params->req_duplex[link_cfg_idx];
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007702
7703 DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
7704 " speed_cap_mask %x\n",
7705 params->phy[actual_phy_idx].req_flow_ctrl,
7706 params->phy[actual_phy_idx].req_line_speed,
7707 params->phy[actual_phy_idx].speed_cap_mask);
7708 }
7709}
7710
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007711int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007712{
7713 struct bnx2x *bp = params->bp;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007714 DP(NETIF_MSG_LINK, "Phy Initialization started\n");
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007715 DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
7716 params->req_line_speed[0], params->req_flow_ctrl[0]);
7717 DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
7718 params->req_line_speed[1], params->req_flow_ctrl[1]);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007719 vars->link_status = 0;
7720 vars->phy_link_up = 0;
7721 vars->link_up = 0;
7722 vars->line_speed = 0;
7723 vars->duplex = DUPLEX_FULL;
7724 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
7725 vars->mac_type = MAC_TYPE_NONE;
7726 vars->phy_flags = 0;
7727
7728 /* disable attentions */
7729 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
7730 (NIG_MASK_XGXS0_LINK_STATUS |
7731 NIG_MASK_XGXS0_LINK10G |
7732 NIG_MASK_SERDES0_LINK_STATUS |
7733 NIG_MASK_MI_INT));
7734
7735 bnx2x_emac_init(params, vars);
7736
7737 if (params->num_phys == 0) {
7738 DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
7739 return -EINVAL;
7740 }
7741 set_phy_vars(params);
7742
7743 DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007744 if (params->loopback_mode == LOOPBACK_BMAC) {
7745
7746 vars->link_up = 1;
7747 vars->line_speed = SPEED_10000;
7748 vars->duplex = DUPLEX_FULL;
7749 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
7750 vars->mac_type = MAC_TYPE_BMAC;
7751
7752 vars->phy_flags = PHY_XGXS_FLAG;
7753
7754 bnx2x_xgxs_deassert(params);
7755
7756 /* set bmac loopback */
7757 bnx2x_bmac_enable(params, vars, 1);
7758
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007759 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007760
7761 } else if (params->loopback_mode == LOOPBACK_EMAC) {
7762
7763 vars->link_up = 1;
7764 vars->line_speed = SPEED_1000;
7765 vars->duplex = DUPLEX_FULL;
7766 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
7767 vars->mac_type = MAC_TYPE_EMAC;
7768
7769 vars->phy_flags = PHY_XGXS_FLAG;
7770
7771 bnx2x_xgxs_deassert(params);
7772 /* set bmac loopback */
7773 bnx2x_emac_enable(params, vars, 1);
7774 bnx2x_emac_program(params, vars);
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007775 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007776
7777 } else if ((params->loopback_mode == LOOPBACK_XGXS) ||
7778 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
7779
7780 vars->link_up = 1;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007781 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007782 vars->duplex = DUPLEX_FULL;
7783 if (params->req_line_speed[0] == SPEED_1000) {
7784 vars->line_speed = SPEED_1000;
7785 vars->mac_type = MAC_TYPE_EMAC;
7786 } else {
7787 vars->line_speed = SPEED_10000;
7788 vars->mac_type = MAC_TYPE_BMAC;
7789 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007790
7791 bnx2x_xgxs_deassert(params);
7792 bnx2x_link_initialize(params, vars);
7793
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007794 if (params->req_line_speed[0] == SPEED_1000) {
7795 bnx2x_emac_program(params, vars);
7796 bnx2x_emac_enable(params, vars, 0);
7797 } else
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007798 bnx2x_bmac_enable(params, vars, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007799 if (params->loopback_mode == LOOPBACK_XGXS) {
7800 /* set 10G XGXS loopback */
7801 params->phy[INT_PHY].config_loopback(
7802 &params->phy[INT_PHY],
7803 params);
7804
7805 } else {
7806 /* set external phy loopback */
7807 u8 phy_index;
7808 for (phy_index = EXT_PHY1;
7809 phy_index < params->num_phys; phy_index++) {
7810 if (params->phy[phy_index].config_loopback)
7811 params->phy[phy_index].config_loopback(
7812 &params->phy[phy_index],
7813 params);
7814 }
7815 }
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007816 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007817
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007818 bnx2x_set_led(params, vars,
7819 LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007820 } else
7821 /* No loopback */
7822 {
7823 if (params->switch_cfg == SWITCH_CFG_10G)
7824 bnx2x_xgxs_deassert(params);
7825 else
7826 bnx2x_serdes_deassert(bp, params->port);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007827
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007828 bnx2x_link_initialize(params, vars);
7829 msleep(30);
7830 bnx2x_link_int_enable(params);
7831 }
7832 return 0;
7833}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007834
7835int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
7836 u8 reset_ext_phy)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007837{
7838 struct bnx2x *bp = params->bp;
Yaniv Rosnercf1d9722010-11-01 05:32:34 +00007839 u8 phy_index, port = params->port, clear_latch_ind = 0;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007840 DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
7841 /* disable attentions */
7842 vars->link_status = 0;
7843 bnx2x_update_mng(params, vars->link_status);
7844 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007845 (NIG_MASK_XGXS0_LINK_STATUS |
7846 NIG_MASK_XGXS0_LINK10G |
7847 NIG_MASK_SERDES0_LINK_STATUS |
7848 NIG_MASK_MI_INT));
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007849
7850 /* activate nig drain */
7851 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
7852
7853 /* disable nig egress interface */
7854 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
7855 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
7856
7857 /* Stop BigMac rx */
7858 bnx2x_bmac_rx_disable(bp, port);
7859
7860 /* disable emac */
7861 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
7862
7863 msleep(10);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03007864 /* The PHY reset is controlled by GPIO 1
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007865 * Hold it as vars low
7866 */
7867 /* clear link led */
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00007868 bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
7869
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007870 if (reset_ext_phy) {
7871 for (phy_index = EXT_PHY1; phy_index < params->num_phys;
7872 phy_index++) {
7873 if (params->phy[phy_index].link_reset)
7874 params->phy[phy_index].link_reset(
7875 &params->phy[phy_index],
7876 params);
Yaniv Rosnercf1d9722010-11-01 05:32:34 +00007877 if (params->phy[phy_index].flags &
7878 FLAGS_REARM_LATCH_SIGNAL)
7879 clear_latch_ind = 1;
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007880 }
7881 }
7882
Yaniv Rosnercf1d9722010-11-01 05:32:34 +00007883 if (clear_latch_ind) {
7884 /* Clear latching indication */
7885 bnx2x_rearm_latch_signal(bp, port, 0);
7886 bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
7887 1 << NIG_LATCH_BC_ENABLE_MI_INT);
7888 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00007889 if (params->phy[INT_PHY].link_reset)
7890 params->phy[INT_PHY].link_reset(
7891 &params->phy[INT_PHY], params);
7892 /* reset BigMac */
7893 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7894 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
7895
7896 /* disable nig ingress interface */
7897 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
7898 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
7899 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
7900 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
7901 vars->link_up = 0;
7902 return 0;
7903}
7904
7905/****************************************************************************/
7906/* Common function */
7907/****************************************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00007908static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
7909 u32 shmem_base_path[],
7910 u32 shmem2_base_path[], u8 phy_index,
7911 u32 chip_id)
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007912{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007913 struct bnx2x_phy phy[PORT_MAX];
7914 struct bnx2x_phy *phy_blk[PORT_MAX];
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007915 u16 val;
Yaniv Rosnerc8e64df2011-01-30 04:15:00 +00007916 s8 port = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007917 s8 port_of_path = 0;
Yaniv Rosnerc8e64df2011-01-30 04:15:00 +00007918 u32 swap_val, swap_override;
7919 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7920 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
7921 port ^= (swap_val && swap_override);
7922 bnx2x_ext_phy_hw_reset(bp, port);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007923 /* PART1 - Reset both phys */
7924 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007925 u32 shmem_base, shmem2_base;
7926 /* In E2, same phy is using for port0 of the two paths */
7927 if (CHIP_IS_E2(bp)) {
7928 shmem_base = shmem_base_path[port];
7929 shmem2_base = shmem2_base_path[port];
7930 port_of_path = 0;
7931 } else {
7932 shmem_base = shmem_base_path[0];
7933 shmem2_base = shmem2_base_path[0];
7934 port_of_path = port;
7935 }
7936
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007937 /* Extract the ext phy address for the port */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007938 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007939 port_of_path, &phy[port]) !=
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007940 0) {
7941 DP(NETIF_MSG_LINK, "populate_phy failed\n");
7942 return -EINVAL;
7943 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007944 /* disable attentions */
Yaniv Rosner6a71bbe2010-11-01 05:32:31 +00007945 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
7946 port_of_path*4,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007947 (NIG_MASK_XGXS0_LINK_STATUS |
7948 NIG_MASK_XGXS0_LINK10G |
7949 NIG_MASK_SERDES0_LINK_STATUS |
7950 NIG_MASK_MI_INT));
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007951
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007952 /* Need to take the phy out of low power mode in order
7953 to write to access its registers */
7954 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007955 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
7956 port);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007957
7958 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007959 bnx2x_cl45_write(bp, &phy[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007960 MDIO_PMA_DEVAD,
7961 MDIO_PMA_REG_CTRL,
7962 1<<15);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007963 }
7964
7965 /* Add delay of 150ms after reset */
7966 msleep(150);
7967
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007968 if (phy[PORT_0].addr & 0x1) {
7969 phy_blk[PORT_0] = &(phy[PORT_1]);
7970 phy_blk[PORT_1] = &(phy[PORT_0]);
7971 } else {
7972 phy_blk[PORT_0] = &(phy[PORT_0]);
7973 phy_blk[PORT_1] = &(phy[PORT_1]);
7974 }
7975
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007976 /* PART2 - Download firmware to both phys */
7977 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007978 if (CHIP_IS_E2(bp))
7979 port_of_path = 0;
7980 else
7981 port_of_path = port;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007982
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007983 DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
7984 phy_blk[port]->addr);
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00007985 if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
7986 port_of_path))
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007987 return -EINVAL;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007988
7989 /* Only set bit 10 = 1 (Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007990 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007991 MDIO_PMA_DEVAD,
7992 MDIO_PMA_REG_TX_POWER_DOWN, &val);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007993
7994 /* Phase1 of TX_POWER_DOWN reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00007995 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00007996 MDIO_PMA_DEVAD,
7997 MDIO_PMA_REG_TX_POWER_DOWN,
7998 (val | 1<<10));
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007999 }
8000
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008001 /*
8002 * Toggle Transmitter: Power down and then up with 600ms delay
8003 * between
8004 */
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008005 msleep(600);
8006
8007 /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
8008 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008009 /* Phase2 of POWER_DOWN_RESET */
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008010 /* Release bit 10 (Release Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008011 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008012 MDIO_PMA_DEVAD,
8013 MDIO_PMA_REG_TX_POWER_DOWN, &val);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008014
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008015 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008016 MDIO_PMA_DEVAD,
8017 MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008018 msleep(15);
8019
8020 /* Read modify write the SPI-ROM version select register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008021 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008022 MDIO_PMA_DEVAD,
8023 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008024 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008025 MDIO_PMA_DEVAD,
8026 MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008027
8028 /* set GPIO2 back to LOW */
8029 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008030 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008031 }
8032 return 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008033}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008034static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
8035 u32 shmem_base_path[],
8036 u32 shmem2_base_path[], u8 phy_index,
8037 u32 chip_id)
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008038{
8039 u32 val;
8040 s8 port;
8041 struct bnx2x_phy phy;
8042 /* Use port1 because of the static port-swap */
8043 /* Enable the module detection interrupt */
8044 val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
8045 val |= ((1<<MISC_REGISTERS_GPIO_3)|
8046 (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
8047 REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
8048
Yaniv Rosner650154b2010-11-01 05:32:36 +00008049 bnx2x_ext_phy_hw_reset(bp, 0);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008050 msleep(5);
8051 for (port = 0; port < PORT_MAX; port++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008052 u32 shmem_base, shmem2_base;
8053
8054 /* In E2, same phy is using for port0 of the two paths */
8055 if (CHIP_IS_E2(bp)) {
8056 shmem_base = shmem_base_path[port];
8057 shmem2_base = shmem2_base_path[port];
8058 } else {
8059 shmem_base = shmem_base_path[0];
8060 shmem2_base = shmem2_base_path[0];
8061 }
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008062 /* Extract the ext phy address for the port */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008063 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008064 port, &phy) !=
8065 0) {
8066 DP(NETIF_MSG_LINK, "populate phy failed\n");
8067 return -EINVAL;
8068 }
8069
8070 /* Reset phy*/
8071 bnx2x_cl45_write(bp, &phy,
8072 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
8073
8074
8075 /* Set fault module detected LED on */
8076 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008077 MISC_REGISTERS_GPIO_HIGH,
8078 port);
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00008079 }
8080
8081 return 0;
8082}
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008083static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
8084 u8 *io_gpio, u8 *io_port)
8085{
8086
8087 u32 phy_gpio_reset = REG_RD(bp, shmem_base +
8088 offsetof(struct shmem_region,
8089 dev_info.port_hw_config[PORT_0].default_cfg));
8090 switch (phy_gpio_reset) {
8091 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
8092 *io_gpio = 0;
8093 *io_port = 0;
8094 break;
8095 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
8096 *io_gpio = 1;
8097 *io_port = 0;
8098 break;
8099 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
8100 *io_gpio = 2;
8101 *io_port = 0;
8102 break;
8103 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
8104 *io_gpio = 3;
8105 *io_port = 0;
8106 break;
8107 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
8108 *io_gpio = 0;
8109 *io_port = 1;
8110 break;
8111 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
8112 *io_gpio = 1;
8113 *io_port = 1;
8114 break;
8115 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
8116 *io_gpio = 2;
8117 *io_port = 1;
8118 break;
8119 case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
8120 *io_gpio = 3;
8121 *io_port = 1;
8122 break;
8123 default:
8124 /* Don't override the io_gpio and io_port */
8125 break;
8126 }
8127}
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008128
8129static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
8130 u32 shmem_base_path[],
8131 u32 shmem2_base_path[], u8 phy_index,
8132 u32 chip_id)
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008133{
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008134 s8 port, reset_gpio;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008135 u32 swap_val, swap_override;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008136 struct bnx2x_phy phy[PORT_MAX];
8137 struct bnx2x_phy *phy_blk[PORT_MAX];
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008138 s8 port_of_path;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008139 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8140 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008141
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008142 reset_gpio = MISC_REGISTERS_GPIO_1;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008143 port = 1;
8144
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008145 /*
8146 * Retrieve the reset gpio/port which control the reset.
8147 * Default is GPIO1, PORT1
8148 */
8149 bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
8150 (u8 *)&reset_gpio, (u8 *)&port);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008151
8152 /* Calculate the port based on port swap */
8153 port ^= (swap_val && swap_override);
8154
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00008155 /* Initiate PHY reset*/
8156 bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
8157 port);
8158 msleep(1);
8159 bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
8160 port);
8161
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008162 msleep(5);
8163
8164 /* PART1 - Reset both phys */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008165 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008166 u32 shmem_base, shmem2_base;
8167
8168 /* In E2, same phy is using for port0 of the two paths */
8169 if (CHIP_IS_E2(bp)) {
8170 shmem_base = shmem_base_path[port];
8171 shmem2_base = shmem2_base_path[port];
8172 port_of_path = 0;
8173 } else {
8174 shmem_base = shmem_base_path[0];
8175 shmem2_base = shmem2_base_path[0];
8176 port_of_path = port;
8177 }
8178
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008179 /* Extract the ext phy address for the port */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008180 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008181 port_of_path, &phy[port]) !=
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008182 0) {
8183 DP(NETIF_MSG_LINK, "populate phy failed\n");
8184 return -EINVAL;
8185 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008186 /* disable attentions */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008187 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
8188 port_of_path*4,
8189 (NIG_MASK_XGXS0_LINK_STATUS |
8190 NIG_MASK_XGXS0_LINK10G |
8191 NIG_MASK_SERDES0_LINK_STATUS |
8192 NIG_MASK_MI_INT));
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008193
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008194
8195 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008196 bnx2x_cl45_write(bp, &phy[port],
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008197 MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008198 }
8199
8200 /* Add delay of 150ms after reset */
8201 msleep(150);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008202 if (phy[PORT_0].addr & 0x1) {
8203 phy_blk[PORT_0] = &(phy[PORT_1]);
8204 phy_blk[PORT_1] = &(phy[PORT_0]);
8205 } else {
8206 phy_blk[PORT_0] = &(phy[PORT_0]);
8207 phy_blk[PORT_1] = &(phy[PORT_1]);
8208 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008209 /* PART2 - Download firmware to both phys */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00008210 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00008211 if (CHIP_IS_E2(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008212 port_of_path = 0;
8213 else
8214 port_of_path = port;
8215 DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
8216 phy_blk[port]->addr);
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00008217 if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
8218 port_of_path))
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008219 return -EINVAL;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008220
Yaniv Rosner5c99274b2011-01-18 04:33:36 +00008221 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008222 return 0;
8223}
8224
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008225static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
8226 u32 shmem2_base_path[], u8 phy_index,
8227 u32 ext_phy_type, u32 chip_id)
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008228{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008229 int rc = 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008230
8231 switch (ext_phy_type) {
8232 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008233 rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
8234 shmem2_base_path,
8235 phy_index, chip_id);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008236 break;
Yaniv Rosnere4d78f12011-05-31 21:25:55 +00008237 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008238 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
8239 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008240 rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
8241 shmem2_base_path,
8242 phy_index, chip_id);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008243 break;
8244
Eilon Greenstein589abe32009-02-12 08:36:55 +00008245 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008246 /*
8247 * GPIO1 affects both ports, so there's need to pull
8248 * it for single port alone
8249 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008250 rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
8251 shmem2_base_path,
8252 phy_index, chip_id);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008253 break;
8254 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8255 rc = -EINVAL;
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02008256 break;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008257 default:
8258 DP(NETIF_MSG_LINK,
Yaniv Rosner2cf7acf2011-01-31 04:21:55 +00008259 "ext_phy 0x%x common init not required\n",
8260 ext_phy_type);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008261 break;
8262 }
8263
Yaniv Rosner6d870c32011-01-31 04:22:20 +00008264 if (rc != 0)
8265 netdev_err(bp->dev, "Warning: PHY was not initialized,"
8266 " Port %d\n",
8267 0);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07008268 return rc;
8269}
8270
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008271int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
8272 u32 shmem2_base_path[], u32 chip_id)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008273{
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +00008274 int rc = 0;
Yaniv Rosnerb21a3422011-01-18 04:33:24 +00008275 u32 phy_ver;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008276 u8 phy_index;
8277 u32 ext_phy_type, ext_phy_config;
8278 DP(NETIF_MSG_LINK, "Begin common phy init\n");
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00008279
Yaniv Rosnerb21a3422011-01-18 04:33:24 +00008280 /* Check if common init was already done */
8281 phy_ver = REG_RD(bp, shmem_base_path[0] +
8282 offsetof(struct shmem_region,
8283 port_mb[PORT_0].ext_phy_fw_version));
8284 if (phy_ver) {
8285 DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
8286 phy_ver);
8287 return 0;
8288 }
8289
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008290 /* Read the ext_phy_type for arbitrary port(0) */
8291 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
8292 phy_index++) {
8293 ext_phy_config = bnx2x_get_ext_phy_config(bp,
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008294 shmem_base_path[0],
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008295 phy_index, 0);
8296 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008297 rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
8298 shmem2_base_path,
8299 phy_index, ext_phy_type,
8300 chip_id);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008301 }
8302 return rc;
8303}
8304
8305u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00008306{
8307 u8 phy_index;
8308 struct bnx2x_phy phy;
8309 for (phy_index = INT_PHY; phy_index < MAX_PHYS;
8310 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008311 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00008312 0, &phy) != 0) {
8313 DP(NETIF_MSG_LINK, "populate phy failed\n");
8314 return 0;
8315 }
8316
8317 if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
8318 return 1;
8319 }
8320 return 0;
8321}
8322
8323u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
8324 u32 shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008325 u32 shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00008326 u8 port)
8327{
8328 u8 phy_index, fan_failure_det_req = 0;
8329 struct bnx2x_phy phy;
8330 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
8331 phy_index++) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008332 if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00008333 port, &phy)
8334 != 0) {
8335 DP(NETIF_MSG_LINK, "populate phy failed\n");
8336 return 0;
8337 }
8338 fan_failure_det_req |= (phy.flags &
8339 FLAGS_FAN_FAILURE_DET_REQ);
8340 }
8341 return fan_failure_det_req;
8342}
8343
8344void bnx2x_hw_reset_phy(struct link_params *params)
8345{
8346 u8 phy_index;
8347 for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
8348 phy_index++) {
8349 if (params->phy[phy_index].hw_reset) {
8350 params->phy[phy_index].hw_reset(
8351 &params->phy[phy_index],
8352 params);
8353 params->phy[phy_index] = phy_null;
8354 }
8355 }
8356}