blob: ae91f9c7e360a04bb31f27a9f83ba00cca7e0192 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01005#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01006
7#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07008#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01009#include <asm/processor.h>
10#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070011#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010012#include <asm/fixmap.h>
13#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070014#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010015
16#define ARCH_APICTIMER_STOPS_ON_C3 1
17
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010018/*
19 * Debugging macros
20 */
21#define APIC_QUIET 0
22#define APIC_VERBOSE 1
23#define APIC_DEBUG 2
24
25/*
26 * Define the default level of output to be very little
27 * This can be turned up by using apic=verbose for more
28 * information and apic=debug for _lots_ of information.
29 * apic_verbosity is defined in apic.c
30 */
31#define apic_printk(v, s, a...) do { \
32 if ((v) <= apic_verbosity) \
33 printk(s, ##a); \
34 } while (0)
35
36
Ingo Molnar160d8da2009-02-11 11:27:39 +010037#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010038extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#else
40static inline void generic_apic_probe(void)
41{
42}
43#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010044
45#ifdef CONFIG_X86_LOCAL_APIC
46
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010047extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010048extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010049
Yinghai Lu3c999f12008-06-20 16:11:20 -070050extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000051extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010052
53#ifdef CONFIG_SMP
54extern void __inquire_remote_apic(int apicid);
55#else /* CONFIG_SMP */
56static inline void __inquire_remote_apic(int apicid)
57{
58}
59#endif /* CONFIG_SMP */
60
61static inline void default_inquire_remote_apic(int apicid)
62{
63 if (apic_verbosity >= APIC_DEBUG)
64 __inquire_remote_apic(apicid);
65}
66
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010067/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040068 * With 82489DX we can't rely on apic feature bit
69 * retrieved via cpuid but still have to deal with
70 * such an apic chip so we assume that SMP configuration
71 * is found from MP table (64bit case uses ACPI mostly
72 * which set smp presence flag as well so we are safe
73 * to use this helper too).
74 */
75static inline bool apic_from_smp_config(void)
76{
77 return smp_found_config && !disable_apic;
78}
79
80/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010081 * Basic functions accessing APICs.
82 */
83#ifdef CONFIG_PARAVIRT
84#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020085#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010086
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070087#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070088extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080089#else
90static inline int is_vsmp_box(void)
91{
92 return 0;
93}
94#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053095extern void xapic_wait_icr_idle(void);
96extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053097extern void xapic_icr_write(u32, u32);
98extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070099
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100102 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100103
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100104 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
105 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
106 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100107}
108
Suresh Siddha1b374e42008-07-10 11:16:49 -0700109static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100110{
111 return *((volatile u32 *)(APIC_BASE + reg));
112}
113
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800114extern void native_apic_wait_icr_idle(void);
115extern u32 native_safe_apic_wait_icr_idle(void);
116extern void native_apic_icr_write(u32 low, u32 id);
117extern u64 native_apic_icr_read(void);
118
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700119extern int x2apic_mode;
Fenghua Yub24696b2009-03-27 14:22:44 -0700120
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800121#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800122/*
123 * Make previous memory operations globally visible before
124 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
125 * mfence for this.
126 */
127static inline void x2apic_wrmsr_fence(void)
128{
129 asm volatile("mfence" : : : "memory");
130}
131
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700132static inline void native_apic_msr_write(u32 reg, u32 v)
133{
134 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
135 reg == APIC_LVR)
136 return;
137
138 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
139}
140
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300141static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
142{
143 wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
144}
145
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700146static inline u32 native_apic_msr_read(u32 reg)
147{
Andi Kleen0059b242010-11-08 22:20:29 +0100148 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700149
150 if (reg == APIC_DFR)
151 return -1;
152
Andi Kleen0059b242010-11-08 22:20:29 +0100153 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
154 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700155}
156
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800157static inline void native_x2apic_wait_icr_idle(void)
158{
159 /* no need to wait for icr idle in x2apic */
160 return;
161}
162
163static inline u32 native_safe_x2apic_wait_icr_idle(void)
164{
165 /* no need to wait for icr idle in x2apic */
166 return 0;
167}
168
169static inline void native_x2apic_icr_write(u32 low, u32 id)
170{
171 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
172}
173
174static inline u64 native_x2apic_icr_read(void)
175{
176 unsigned long val;
177
178 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
179 return val;
180}
181
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700182extern int x2apic_phys;
Yinghai Lufb209bd2011-12-21 17:45:17 -0800183extern int x2apic_preenabled;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700184extern void check_x2apic(void);
185extern void enable_x2apic(void);
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700186extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700187static inline int x2apic_enabled(void)
188{
Andi Kleen0059b242010-11-08 22:20:29 +0100189 u64 msr;
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700190
191 if (!cpu_has_x2apic)
192 return 0;
193
Andi Kleen0059b242010-11-08 22:20:29 +0100194 rdmsrl(MSR_IA32_APICBASE, msr);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700195 if (msr & X2APIC_ENABLE)
196 return 1;
197 return 0;
198}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700199
200#define x2apic_supported() (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +0300201static inline void x2apic_force_phys(void)
202{
203 x2apic_phys = 1;
204}
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700205#else
Yinghai Lufb209bd2011-12-21 17:45:17 -0800206static inline void disable_x2apic(void)
207{
208}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800209static inline void check_x2apic(void)
210{
211}
212static inline void enable_x2apic(void)
213{
214}
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800215static inline int x2apic_enabled(void)
216{
217 return 0;
218}
Gleb Natapovce69a782009-07-20 15:24:17 +0300219static inline void x2apic_force_phys(void)
220{
221}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700222
Yinghai Lua31bc322011-12-23 11:01:43 -0800223#define nox2apic 0
Weidong Han93758232009-04-17 16:42:14 +0800224#define x2apic_preenabled 0
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700225#define x2apic_supported() 0
Yinghai Luc535b6a2008-07-11 18:41:54 -0700226#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700227
Weidong Han93758232009-04-17 16:42:14 +0800228extern void enable_IR_x2apic(void);
229
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100230extern int get_physical_broadcast(void);
231
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100232extern int lapic_get_maxlvt(void);
233extern void clear_local_APIC(void);
234extern void connect_bsp_APIC(void);
235extern void disconnect_bsp_APIC(int virt_wire_setup);
236extern void disable_local_APIC(void);
237extern void lapic_shutdown(void);
238extern int verify_local_APIC(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100239extern void sync_Arb_IDs(void);
240extern void init_bsp_APIC(void);
241extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100242extern void end_local_APIC_setup(void);
Jan Beulich2fb270f2011-02-09 08:21:02 +0000243extern void bsp_end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100244extern void init_apic_mappings(void);
Yinghai Luc0104d32010-12-07 00:55:17 -0800245void register_lapic_address(unsigned long address);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100246extern void setup_boot_APIC_clock(void);
247extern void setup_secondary_APIC_clock(void);
248extern int APIC_init_uniprocessor(void);
Thomas Gleixnera906fda2011-02-25 16:09:31 +0100249extern int apic_force_enable(unsigned long addr);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100250
251/*
252 * On 32bit this is mach-xxx local
253 */
254#ifdef CONFIG_X86_64
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700255extern int apic_is_clustered_box(void);
256#else
257static inline int apic_is_clustered_box(void)
258{
259 return 0;
260}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100261#endif
262
Robert Richter27afdf22010-10-06 12:27:54 +0200263extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100264
265#else /* !CONFIG_X86_LOCAL_APIC */
266static inline void lapic_shutdown(void) { }
267#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700268static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100269static inline void disable_local_APIC(void) { }
Thomas Gleixner736deca2009-08-19 12:35:53 +0200270# define setup_boot_APIC_clock x86_init_noop
271# define setup_secondary_APIC_clock x86_init_noop
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100272#endif /* !CONFIG_X86_LOCAL_APIC */
273
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100274#ifdef CONFIG_X86_64
275#define SET_APIC_ID(x) (apic->set_apic_id(x))
276#else
277
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100278#endif
279
Ingo Molnare2780a62009-02-17 13:52:29 +0100280/*
281 * Copyright 2004 James Cleverdon, IBM.
282 * Subject to the GNU Public License, v.2
283 *
284 * Generic APIC sub-arch data struct.
285 *
286 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
287 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
288 * James Cleverdon.
289 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100290struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100291 char *name;
292
293 int (*probe)(void);
294 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800295 int (*apic_id_valid)(int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100296 int (*apic_id_registered)(void);
297
298 u32 irq_delivery_mode;
299 u32 irq_dest_mode;
300
301 const struct cpumask *(*target_cpus)(void);
302
303 int disable_esr;
304
305 int dest_logical;
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300306 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100307 unsigned long (*check_apicid_present)(int apicid);
308
Alexander Gordeev8637e382012-06-07 15:15:44 +0200309 bool (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
Ingo Molnare2780a62009-02-17 13:52:29 +0100310 void (*init_apic_ldr)(void);
311
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300312 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313
314 void (*setup_apic_routing)(void);
315 int (*multi_timer_check)(int apic, int irq);
Ingo Molnare2780a62009-02-17 13:52:29 +0100316 int (*cpu_present_to_apicid)(int mps_cpu);
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300317 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100318 void (*setup_portio_remap)(void);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200319 int (*check_phys_apicid_present)(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100320 void (*enable_apic_mode)(void);
321 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
322
323 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100324 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100325 * is switched to this. Essentially they are additional
326 * probe functions:
327 */
328 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
329
330 unsigned int (*get_apic_id)(unsigned long x);
331 unsigned long (*set_apic_id)(unsigned int id);
332 unsigned long apic_id_mask;
333
Alexander Gordeevff164322012-06-07 15:15:59 +0200334 int (*cpu_mask_to_apicid)(const struct cpumask *cpumask,
335 unsigned int *apicid);
336 int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
337 const struct cpumask *andmask,
338 unsigned int *apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100339
340 /* ipi */
341 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
342 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
343 int vector);
344 void (*send_IPI_allbutself)(int vector);
345 void (*send_IPI_all)(int vector);
346 void (*send_IPI_self)(int vector);
347
348 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100349 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100350
351 int trampoline_phys_low;
352 int trampoline_phys_high;
353
354 void (*wait_for_init_deassert)(atomic_t *deassert);
355 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100356 void (*inquire_remote_apic)(int apicid);
357
358 /* apic ops */
359 u32 (*read)(u32 reg);
360 void (*write)(u32 reg, u32 v);
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300361 /*
362 * ->eoi_write() has the same signature as ->write().
363 *
364 * Drivers can support both ->eoi_write() and ->write() by passing the same
365 * callback value. Kernel can override ->eoi_write() and fall back
366 * on write for EOI.
367 */
368 void (*eoi_write)(u32 reg, u32 v);
Ingo Molnare2780a62009-02-17 13:52:29 +0100369 u64 (*icr_read)(void);
370 void (*icr_write)(u32 low, u32 high);
371 void (*wait_icr_idle)(void);
372 u32 (*safe_wait_icr_idle)(void);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100373
374#ifdef CONFIG_X86_32
375 /*
376 * Called very early during boot from get_smp_config(). It should
377 * return the logical apicid. x86_[bios]_cpu_to_apicid is
378 * initialized before this function is called.
379 *
380 * If logical apicid can't be determined that early, the function
381 * may return BAD_APICID. Logical apicid will be configured after
382 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
383 * won't be applied properly during early boot in this case.
384 */
385 int (*x86_32_early_logical_apicid)(int cpu);
Tejun Heo89e5dc22011-01-23 14:37:38 +0100386
Tejun Heo84914ed02011-05-02 14:18:52 +0200387 /*
388 * Optional method called from setup_local_APIC() after logical
389 * apicid is guaranteed to be known to initialize apicid -> node
390 * mapping if NUMA initialization hasn't done so already. Don't
391 * add new users.
392 */
Tejun Heo89e5dc22011-01-23 14:37:38 +0100393 int (*x86_32_numa_cpu_node)(int cpu);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100394#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100395};
396
Ingo Molnar0917c012009-02-26 12:47:40 +0100397/*
398 * Pointer to the local APIC driver in use on this system (there's
399 * always just one such driver in use - the kernel decides via an
400 * early probing process which one it picks - and then sticks to it):
401 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100402extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100403
404/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700405 * APIC drivers are probed based on how they are listed in the .apicdrivers
406 * section. So the order is important and enforced by the ordering
407 * of different apic driver files in the Makefile.
408 *
409 * For the files having two apic drivers, we use apic_drivers()
410 * to enforce the order with in them.
411 */
412#define apic_driver(sym) \
413 static struct apic *__apicdrivers_##sym __used \
414 __aligned(sizeof(struct apic *)) \
415 __section(.apicdrivers) = { &sym }
416
417#define apic_drivers(sym1, sym2) \
418 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
419 __aligned(sizeof(struct apic *)) \
420 __section(.apicdrivers) = { &sym1, &sym2 }
421
422extern struct apic *__apicdrivers[], *__apicdrivers_end[];
423
424/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100425 * APIC functionality to boot other CPUs - only used on SMP:
426 */
427#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800428extern atomic_t init_deasserted;
429extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100430#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100431
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300432#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900433
Ingo Molnare2780a62009-02-17 13:52:29 +0100434static inline u32 apic_read(u32 reg)
435{
436 return apic->read(reg);
437}
438
439static inline void apic_write(u32 reg, u32 val)
440{
441 apic->write(reg, val);
442}
443
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300444static inline void apic_eoi(void)
445{
446 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
447}
448
Ingo Molnare2780a62009-02-17 13:52:29 +0100449static inline u64 apic_icr_read(void)
450{
451 return apic->icr_read();
452}
453
454static inline void apic_icr_write(u32 low, u32 high)
455{
456 apic->icr_write(low, high);
457}
458
459static inline void apic_wait_icr_idle(void)
460{
461 apic->wait_icr_idle();
462}
463
464static inline u32 safe_apic_wait_icr_idle(void)
465{
466 return apic->safe_wait_icr_idle();
467}
468
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300469#else /* CONFIG_X86_LOCAL_APIC */
470
471static inline u32 apic_read(u32 reg) { return 0; }
472static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300473static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300474static inline u64 apic_icr_read(void) { return 0; }
475static inline void apic_icr_write(u32 low, u32 high) { }
476static inline void apic_wait_icr_idle(void) { }
477static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
478
479#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100480
481static inline void ack_APIC_irq(void)
482{
483 /*
484 * ack_APIC_irq() actually gets compiled as a single instruction
485 * ... yummie.
486 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300487 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100488}
489
490static inline unsigned default_get_apic_id(unsigned long x)
491{
492 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
493
Andreas Herrmann42937e82009-06-08 15:55:09 +0200494 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100495 return (x >> 24) & 0xFF;
496 else
497 return (x >> 24) & 0x0F;
498}
499
500/*
501 * Warm reset vector default position:
502 */
503#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
504#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
505
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800506#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100507extern int default_acpi_madt_oem_check(char *, char *);
508
509extern void apic_send_IPI_self(int vector);
510
Ingo Molnare2780a62009-02-17 13:52:29 +0100511DECLARE_PER_CPU(int, x2apic_extra_bits);
512
513extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200514extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100515#endif
516
517static inline void default_wait_for_init_deassert(atomic_t *deassert)
518{
519 while (!atomic_read(deassert))
520 cpu_relax();
521 return;
522}
523
Jan Beulich838312b2011-09-28 16:44:54 +0100524extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100525
526
527#ifdef CONFIG_X86_LOCAL_APIC
528
529#include <asm/smp.h>
530
531#define APIC_DFR_VALUE (APIC_DFR_FLAT)
532
533static inline const struct cpumask *default_target_cpus(void)
534{
535#ifdef CONFIG_SMP
536 return cpu_online_mask;
537#else
538 return cpumask_of(0);
539#endif
540}
541
Alexander Gordeevbf721d32012-06-05 13:23:29 +0200542static inline const struct cpumask *online_target_cpus(void)
543{
544 return cpu_online_mask;
545}
546
Ingo Molnare2780a62009-02-17 13:52:29 +0100547DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
548
549
550static inline unsigned int read_apic_id(void)
551{
552 unsigned int reg;
553
554 reg = apic_read(APIC_ID);
555
556 return apic->get_apic_id(reg);
557}
558
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800559static inline int default_apic_id_valid(int apicid)
560{
Steffen Persvoldb7157ac2012-03-16 20:25:35 +0100561 return (apicid < 255);
Daniel J Bluemanfa630302012-03-14 15:17:34 +0800562}
563
Ingo Molnare2780a62009-02-17 13:52:29 +0100564extern void default_setup_apic_routing(void);
565
Cyrill Gorcunov9844ab12009-10-14 00:07:03 +0400566extern struct apic apic_noop;
567
Ingo Molnare2780a62009-02-17 13:52:29 +0100568#ifdef CONFIG_X86_32
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +0530569
Tejun Heoacb8bc02011-01-23 14:37:33 +0100570static inline int noop_x86_32_early_logical_apicid(int cpu)
571{
572 return BAD_APICID;
573}
574
Ingo Molnare2780a62009-02-17 13:52:29 +0100575/*
576 * Set up the logical destination ID.
577 *
578 * Intel recommends to set DFR, LDR and TPR before enabling
579 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
580 * document number 292116). So here it goes...
581 */
582extern void default_init_apic_ldr(void);
583
584static inline int default_apic_id_registered(void)
585{
586 return physid_isset(read_apic_id(), phys_cpu_present_map);
587}
588
Yinghai Luf56e5032009-03-24 14:16:30 -0700589static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
590{
591 return cpuid_apic >> index_msb;
592}
593
Yinghai Luf56e5032009-03-24 14:16:30 -0700594#endif
595
Alexander Gordeevff164322012-06-07 15:15:59 +0200596static inline int
597__flat_cpu_mask_to_apicid(unsigned long cpu_mask, unsigned int *apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100598{
Alexander Gordeevff164322012-06-07 15:15:59 +0200599 cpu_mask &= APIC_ALL_CPUS;
600 if (likely(cpu_mask)) {
601 *apicid = (unsigned int)cpu_mask;
602 return 0;
603 } else {
604 return -EINVAL;
605 }
Ingo Molnare2780a62009-02-17 13:52:29 +0100606}
607
Alexander Gordeevff164322012-06-07 15:15:59 +0200608static inline int
609flat_cpu_mask_to_apicid(const struct cpumask *cpumask,
610 unsigned int *apicid)
611{
612 return __flat_cpu_mask_to_apicid(cpumask_bits(cpumask)[0], apicid);
613}
614
615static inline int
Alexander Gordeev63982682012-06-05 13:23:44 +0200616flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
Alexander Gordeevff164322012-06-07 15:15:59 +0200617 const struct cpumask *andmask,
618 unsigned int *apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100619{
620 unsigned long mask1 = cpumask_bits(cpumask)[0];
621 unsigned long mask2 = cpumask_bits(andmask)[0];
622 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
623
Alexander Gordeevff164322012-06-07 15:15:59 +0200624 return __flat_cpu_mask_to_apicid(mask1 & mask2 & mask3, apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100625}
626
Alexander Gordeevff164322012-06-07 15:15:59 +0200627extern int
628default_cpu_mask_to_apicid(const struct cpumask *cpumask,
629 unsigned int *apicid);
Alexander Gordeev63982682012-06-05 13:23:44 +0200630
Alexander Gordeevff164322012-06-07 15:15:59 +0200631extern int
Alexander Gordeev63982682012-06-05 13:23:44 +0200632default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
Alexander Gordeevff164322012-06-07 15:15:59 +0200633 const struct cpumask *andmask,
634 unsigned int *apicid);
Alexander Gordeev63982682012-06-05 13:23:44 +0200635
Alexander Gordeev8637e382012-06-07 15:15:44 +0200636static inline bool
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200637flat_vector_allocation_domain(int cpu, struct cpumask *retmask)
638{
639 /* Careful. Some cpus do not strictly honor the set of cpus
640 * specified in the interrupt destination when using lowest
641 * priority interrupt delivery mode.
642 *
643 * In particular there was a hyperthreading cpu observed to
644 * deliver interrupts to the wrong hyperthread when only one
645 * hyperthread was specified in the interrupt desitination.
646 */
647 cpumask_clear(retmask);
648 cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
Alexander Gordeev8637e382012-06-07 15:15:44 +0200649 return false;
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200650}
651
Alexander Gordeev8637e382012-06-07 15:15:44 +0200652static inline bool
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200653default_vector_allocation_domain(int cpu, struct cpumask *retmask)
654{
655 cpumask_copy(retmask, cpumask_of(cpu));
Alexander Gordeev8637e382012-06-07 15:15:44 +0200656 return true;
Alexander Gordeev9d8e1062012-06-07 15:14:49 +0200657}
658
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300659static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100660{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300661 return physid_isset(apicid, *map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100662}
663
664static inline unsigned long default_check_apicid_present(int bit)
665{
666 return physid_isset(bit, phys_cpu_present_map);
667}
668
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300669static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
Ingo Molnare2780a62009-02-17 13:52:29 +0100670{
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300671 *retmap = *phys_map;
Ingo Molnare2780a62009-02-17 13:52:29 +0100672}
673
Ingo Molnare2780a62009-02-17 13:52:29 +0100674static inline int __default_cpu_present_to_apicid(int mps_cpu)
675{
676 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
677 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
678 else
679 return BAD_APICID;
680}
681
682static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200683__default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100684{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200685 return physid_isset(phys_apicid, phys_cpu_present_map);
Ingo Molnare2780a62009-02-17 13:52:29 +0100686}
687
688#ifdef CONFIG_X86_32
689static inline int default_cpu_present_to_apicid(int mps_cpu)
690{
691 return __default_cpu_present_to_apicid(mps_cpu);
692}
693
694static inline int
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200695default_check_phys_apicid_present(int phys_apicid)
Ingo Molnare2780a62009-02-17 13:52:29 +0100696{
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200697 return __default_check_phys_apicid_present(phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100698}
699#else
700extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200701extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100702#endif
703
Ingo Molnare2780a62009-02-17 13:52:29 +0100704#endif /* CONFIG_X86_LOCAL_APIC */
705
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700706#endif /* _ASM_X86_APIC_H */