blob: 14a778433522b259a32a020be979f79ab4fc39a2 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Barak Witkowski2e499d32012-06-26 01:31:19 +000078#define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
79
Eilon Greenstein34f80b02008-06-23 20:33:01 -070080/* Time in jiffies before concluding the transmitter is hung */
81#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082
Bill Pemberton0329aba2012-12-03 09:24:24 -050083static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030084 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
86
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070087MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000088MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030089 "BCM57710/57711/57711E/"
90 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
91 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020092MODULE_LICENSE("GPL");
93MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000094MODULE_FIRMWARE(FW_FILE_NAME_E1);
95MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000096MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
Eilon Greensteinca003922009-08-12 22:53:28 -070098
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000099int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000100module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000101MODULE_PARM_DESC(num_queues,
102 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000103
Eilon Greenstein19680c42008-08-13 15:47:33 -0700104static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000106MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000108#define INT_MODE_INTx 1
109#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000110int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300112MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000113 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000114
Eilon Greensteina18f5122009-08-12 08:23:26 +0000115static int dropless_fc;
116module_param(dropless_fc, int, 0);
117MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
118
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000119static int mrrs = -1;
120module_param(mrrs, int, 0);
121MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
122
Eilon Greenstein9898f862009-02-12 08:38:27 +0000123static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000125MODULE_PARM_DESC(debug, " Default debug msglevel");
126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300128
129struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000130
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000131struct bnx2x_mac_vals {
132 u32 xmac_addr;
133 u32 xmac_val;
134 u32 emac_addr;
135 u32 emac_val;
136 u32 umac_addr;
137 u32 umac_val;
138 u32 bmac_addr;
139 u32 bmac_val[2];
140};
141
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142enum bnx2x_board_type {
143 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300144 BCM57711,
145 BCM57711E,
146 BCM57712,
147 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300149 BCM57800,
150 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000151 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300152 BCM57810,
153 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000154 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300155 BCM57840_4_10,
156 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000157 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000158 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000159 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000160 BCM57811_MF,
161 BCM57840_O,
162 BCM57840_MFO,
163 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200164};
165
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700166/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800167static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200168 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500169} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000170 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
171 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
172 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
173 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
174 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
175 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
176 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
177 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
178 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
179 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
180 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
181 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
182 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
183 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
184 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
185 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
186 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
187 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
188 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
189 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
190 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200191};
192
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300193#ifndef PCI_DEVICE_ID_NX2_57710
194#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57711
197#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57711E
200#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
201#endif
202#ifndef PCI_DEVICE_ID_NX2_57712
203#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
204#endif
205#ifndef PCI_DEVICE_ID_NX2_57712_MF
206#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
207#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000208#ifndef PCI_DEVICE_ID_NX2_57712_VF
209#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
210#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300211#ifndef PCI_DEVICE_ID_NX2_57800
212#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
213#endif
214#ifndef PCI_DEVICE_ID_NX2_57800_MF
215#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
216#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000217#ifndef PCI_DEVICE_ID_NX2_57800_VF
218#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
219#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300220#ifndef PCI_DEVICE_ID_NX2_57810
221#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
222#endif
223#ifndef PCI_DEVICE_ID_NX2_57810_MF
224#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
225#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300226#ifndef PCI_DEVICE_ID_NX2_57840_O
227#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
228#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000229#ifndef PCI_DEVICE_ID_NX2_57810_VF
230#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
231#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300232#ifndef PCI_DEVICE_ID_NX2_57840_4_10
233#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_2_20
236#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
237#endif
238#ifndef PCI_DEVICE_ID_NX2_57840_MFO
239#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300240#endif
241#ifndef PCI_DEVICE_ID_NX2_57840_MF
242#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
243#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000244#ifndef PCI_DEVICE_ID_NX2_57840_VF
245#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
246#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000247#ifndef PCI_DEVICE_ID_NX2_57811
248#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
249#endif
250#ifndef PCI_DEVICE_ID_NX2_57811_MF
251#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
252#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000253#ifndef PCI_DEVICE_ID_NX2_57811_VF
254#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
255#endif
256
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000257static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300274 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000275 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000276 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
277 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000278 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200279 { 0 }
280};
281
282MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
283
Yuval Mintz452427b2012-03-26 20:47:07 +0000284/* Global resources for unloading a previously loaded device */
285#define BNX2X_PREV_WAIT_NEEDED 1
286static DEFINE_SEMAPHORE(bnx2x_prev_sem);
287static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200288/****************************************************************************
289* General service functions
290****************************************************************************/
291
Eric Dumazet1191cb82012-04-27 21:39:21 +0000292static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300293 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000294{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295 REG_WR(bp, addr, U64_LO(mapping));
296 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000297}
298
Eric Dumazet1191cb82012-04-27 21:39:21 +0000299static void storm_memset_spq_addr(struct bnx2x *bp,
300 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300301{
302 u32 addr = XSEM_REG_FAST_MEMORY +
303 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
304
305 __storm_memset_dma_mapping(bp, addr, mapping);
306}
307
Eric Dumazet1191cb82012-04-27 21:39:21 +0000308static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
309 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300310{
311 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
312 pf_id);
313 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
314 pf_id);
315 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
316 pf_id);
317 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
318 pf_id);
319}
320
Eric Dumazet1191cb82012-04-27 21:39:21 +0000321static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
322 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300323{
324 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
325 enable);
326 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
327 enable);
328 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
329 enable);
330 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
331 enable);
332}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000333
Eric Dumazet1191cb82012-04-27 21:39:21 +0000334static void storm_memset_eq_data(struct bnx2x *bp,
335 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000336 u16 pfid)
337{
338 size_t size = sizeof(struct event_ring_data);
339
340 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
341
342 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
343}
344
Eric Dumazet1191cb82012-04-27 21:39:21 +0000345static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
346 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000347{
348 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
349 REG_WR16(bp, addr, eq_prod);
350}
351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352/* used only at init
353 * locking is done by mcp
354 */
stephen hemminger8d962862010-10-21 07:50:56 +0000355static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200356{
357 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
358 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
360 PCICFG_VENDOR_ID_OFFSET);
361}
362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200363static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
364{
365 u32 val;
366
367 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
368 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
369 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
370 PCICFG_VENDOR_ID_OFFSET);
371
372 return val;
373}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200374
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000375#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
376#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
377#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
378#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
379#define DMAE_DP_DST_NONE "dst_addr [none]"
380
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000381void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl)
382{
383 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
384
385 switch (dmae->opcode & DMAE_COMMAND_DST) {
386 case DMAE_CMD_DST_PCI:
387 if (src_type == DMAE_CMD_SRC_PCI)
388 DP(msglvl, "DMAE: opcode 0x%08x\n"
389 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
390 "comp_addr [%x:%08x], comp_val 0x%08x\n",
391 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
392 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
393 dmae->comp_addr_hi, dmae->comp_addr_lo,
394 dmae->comp_val);
395 else
396 DP(msglvl, "DMAE: opcode 0x%08x\n"
397 "src [%08x], len [%d*4], dst [%x:%08x]\n"
398 "comp_addr [%x:%08x], comp_val 0x%08x\n",
399 dmae->opcode, dmae->src_addr_lo >> 2,
400 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
401 dmae->comp_addr_hi, dmae->comp_addr_lo,
402 dmae->comp_val);
403 break;
404 case DMAE_CMD_DST_GRC:
405 if (src_type == DMAE_CMD_SRC_PCI)
406 DP(msglvl, "DMAE: opcode 0x%08x\n"
407 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
408 "comp_addr [%x:%08x], comp_val 0x%08x\n",
409 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
410 dmae->len, dmae->dst_addr_lo >> 2,
411 dmae->comp_addr_hi, dmae->comp_addr_lo,
412 dmae->comp_val);
413 else
414 DP(msglvl, "DMAE: opcode 0x%08x\n"
415 "src [%08x], len [%d*4], dst [%08x]\n"
416 "comp_addr [%x:%08x], comp_val 0x%08x\n",
417 dmae->opcode, dmae->src_addr_lo >> 2,
418 dmae->len, dmae->dst_addr_lo >> 2,
419 dmae->comp_addr_hi, dmae->comp_addr_lo,
420 dmae->comp_val);
421 break;
422 default:
423 if (src_type == DMAE_CMD_SRC_PCI)
424 DP(msglvl, "DMAE: opcode 0x%08x\n"
425 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
426 "comp_addr [%x:%08x] comp_val 0x%08x\n",
427 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
428 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
429 dmae->comp_val);
430 else
431 DP(msglvl, "DMAE: opcode 0x%08x\n"
432 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
433 "comp_addr [%x:%08x] comp_val 0x%08x\n",
434 dmae->opcode, dmae->src_addr_lo >> 2,
435 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
436 dmae->comp_val);
437 break;
438 }
439}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000440
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200441/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000442void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200443{
444 u32 cmd_offset;
445 int i;
446
447 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
448 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
449 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200450 }
451 REG_WR(bp, dmae_reg_go_c[idx], 1);
452}
453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
455{
456 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
457 DMAE_CMD_C_ENABLE);
458}
459
460u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
461{
462 return opcode & ~DMAE_CMD_SRC_RESET;
463}
464
465u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
466 bool with_comp, u8 comp_type)
467{
468 u32 opcode = 0;
469
470 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
471 (dst_type << DMAE_COMMAND_DST_SHIFT));
472
473 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
474
475 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400476 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
477 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000478 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
479
480#ifdef __BIG_ENDIAN
481 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
482#else
483 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
484#endif
485 if (with_comp)
486 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
487 return opcode;
488}
489
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000490void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000491 struct dmae_command *dmae,
492 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000493{
494 memset(dmae, 0, sizeof(struct dmae_command));
495
496 /* set the opcode */
497 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
498 true, DMAE_COMP_PCI);
499
500 /* fill in the completion parameters */
501 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
502 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
503 dmae->comp_val = DMAE_COMP_VAL;
504}
505
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000506/* issue a dmae command over the init-channel and wait for completion */
507int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000508{
509 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000510 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000511 int rc = 0;
512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300513 /*
514 * Lock the dmae channel. Disable BHs to prevent a dead-lock
515 * as long as this code is called both from syscall context and
516 * from ndo_set_rx_mode() flow that may be called from BH.
517 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800518 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519
520 /* reset completion */
521 *wb_comp = 0;
522
523 /* post the command on the channel used for initializations */
524 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
525
526 /* wait for completion */
527 udelay(5);
528 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000529
Ariel Elior95c6c6162012-01-26 06:01:52 +0000530 if (!cnt ||
531 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
532 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000533 BNX2X_ERR("DMAE timeout!\n");
534 rc = DMAE_TIMEOUT;
535 goto unlock;
536 }
537 cnt--;
538 udelay(50);
539 }
540 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
541 BNX2X_ERR("DMAE PCI error!\n");
542 rc = DMAE_PCI_ERROR;
543 }
544
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000545unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800546 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 return rc;
548}
549
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700550void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
551 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000553 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700554
555 if (!bp->dmae_ready) {
556 u32 *data = bnx2x_sp(bp, wb_data[0]);
557
Ariel Elior127a4252012-01-26 06:01:46 +0000558 if (CHIP_IS_E1(bp))
559 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
560 else
561 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700562 return;
563 }
564
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000565 /* set opcode and fixed command fields */
566 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200567
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000568 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000569 dmae.src_addr_lo = U64_LO(dma_addr);
570 dmae.src_addr_hi = U64_HI(dma_addr);
571 dmae.dst_addr_lo = dst_addr >> 2;
572 dmae.dst_addr_hi = 0;
573 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200574
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000575 /* issue the command and wait for completion */
576 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200577}
578
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700579void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000581 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700582
583 if (!bp->dmae_ready) {
584 u32 *data = bnx2x_sp(bp, wb_data[0]);
585 int i;
586
Merav Sicron51c1a582012-03-18 10:33:38 +0000587 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000588 for (i = 0; i < len32; i++)
589 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000590 else
Ariel Elior127a4252012-01-26 06:01:46 +0000591 for (i = 0; i < len32; i++)
592 data[i] = REG_RD(bp, src_addr + i*4);
593
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700594 return;
595 }
596
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000597 /* set opcode and fixed command fields */
598 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000600 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000601 dmae.src_addr_lo = src_addr >> 2;
602 dmae.src_addr_hi = 0;
603 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
604 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
605 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200606
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000607 /* issue the command and wait for completion */
608 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200609}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200610
stephen hemminger8d962862010-10-21 07:50:56 +0000611static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
612 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000613{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000614 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000615 int offset = 0;
616
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000617 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000618 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000619 addr + offset, dmae_wr_max);
620 offset += dmae_wr_max * 4;
621 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000622 }
623
624 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
625}
626
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200627static int bnx2x_mc_assert(struct bnx2x *bp)
628{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200629 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700630 int i, rc = 0;
631 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200632
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700633 /* XSTORM */
634 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
635 XSTORM_ASSERT_LIST_INDEX_OFFSET);
636 if (last_idx)
637 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200638
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700639 /* print the asserts */
640 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200641
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700642 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
643 XSTORM_ASSERT_LIST_OFFSET(i));
644 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
645 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
646 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
647 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
648 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
649 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200650
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700651 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000652 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700653 i, row3, row2, row1, row0);
654 rc++;
655 } else {
656 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200657 }
658 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659
660 /* TSTORM */
661 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
662 TSTORM_ASSERT_LIST_INDEX_OFFSET);
663 if (last_idx)
664 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
665
666 /* print the asserts */
667 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
668
669 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
670 TSTORM_ASSERT_LIST_OFFSET(i));
671 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
672 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
673 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
674 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
675 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
676 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
677
678 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000679 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700680 i, row3, row2, row1, row0);
681 rc++;
682 } else {
683 break;
684 }
685 }
686
687 /* CSTORM */
688 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
689 CSTORM_ASSERT_LIST_INDEX_OFFSET);
690 if (last_idx)
691 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
692
693 /* print the asserts */
694 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
695
696 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
697 CSTORM_ASSERT_LIST_OFFSET(i));
698 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
699 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
700 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
701 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
702 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
703 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
704
705 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000706 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700707 i, row3, row2, row1, row0);
708 rc++;
709 } else {
710 break;
711 }
712 }
713
714 /* USTORM */
715 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
716 USTORM_ASSERT_LIST_INDEX_OFFSET);
717 if (last_idx)
718 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
719
720 /* print the asserts */
721 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
722
723 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
724 USTORM_ASSERT_LIST_OFFSET(i));
725 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
726 USTORM_ASSERT_LIST_OFFSET(i) + 4);
727 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
728 USTORM_ASSERT_LIST_OFFSET(i) + 8);
729 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
730 USTORM_ASSERT_LIST_OFFSET(i) + 12);
731
732 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000733 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700734 i, row3, row2, row1, row0);
735 rc++;
736 } else {
737 break;
738 }
739 }
740
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200741 return rc;
742}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800743
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000744void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000746 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000748 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200749 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000750 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000751 if (BP_NOMCP(bp)) {
752 BNX2X_ERR("NO MCP - can not dump\n");
753 return;
754 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000755 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
756 (bp->common.bc_ver & 0xff0000) >> 16,
757 (bp->common.bc_ver & 0xff00) >> 8,
758 (bp->common.bc_ver & 0xff));
759
760 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
761 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000762 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000763
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000764 if (BP_PATH(bp) == 0)
765 trace_shmem_base = bp->common.shmem_base;
766 else
767 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000768 addr = trace_shmem_base - 0x800;
769
770 /* validate TRCB signature */
771 mark = REG_RD(bp, addr);
772 if (mark != MFW_TRACE_SIGNATURE) {
773 BNX2X_ERR("Trace buffer signature is missing.");
774 return ;
775 }
776
777 /* read cyclic buffer pointer */
778 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000779 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000780 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
781 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000782 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200783
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000784 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000785
786 /* dump buffer after the mark */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000787 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200788 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000789 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200790 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000791 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200792 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000793
794 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000795 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000797 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200798 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000799 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200800 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000801 printk("%s" "end of fw dump\n", lvl);
802}
803
Eric Dumazet1191cb82012-04-27 21:39:21 +0000804static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000805{
806 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200807}
808
Yuval Mintz823e1d92013-01-14 05:11:47 +0000809static void bnx2x_hc_int_disable(struct bnx2x *bp)
810{
811 int port = BP_PORT(bp);
812 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
813 u32 val = REG_RD(bp, addr);
814
815 /* in E1 we must use only PCI configuration space to disable
816 * MSI/MSIX capablility
817 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
818 */
819 if (CHIP_IS_E1(bp)) {
820 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
821 * Use mask register to prevent from HC sending interrupts
822 * after we exit the function
823 */
824 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
825
826 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
827 HC_CONFIG_0_REG_INT_LINE_EN_0 |
828 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
829 } else
830 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
831 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
832 HC_CONFIG_0_REG_INT_LINE_EN_0 |
833 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
834
835 DP(NETIF_MSG_IFDOWN,
836 "write %x to HC %d (addr 0x%x)\n",
837 val, port, addr);
838
839 /* flush all outstanding writes */
840 mmiowb();
841
842 REG_WR(bp, addr, val);
843 if (REG_RD(bp, addr) != val)
844 BNX2X_ERR("BUG! proper val not read from IGU!\n");
845}
846
847static void bnx2x_igu_int_disable(struct bnx2x *bp)
848{
849 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
850
851 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
852 IGU_PF_CONF_INT_LINE_EN |
853 IGU_PF_CONF_ATTN_BIT_EN);
854
855 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
856
857 /* flush all outstanding writes */
858 mmiowb();
859
860 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
861 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
862 BNX2X_ERR("BUG! proper val not read from IGU!\n");
863}
864
865static void bnx2x_int_disable(struct bnx2x *bp)
866{
867 if (bp->common.int_block == INT_BLOCK_HC)
868 bnx2x_hc_int_disable(bp);
869 else
870 bnx2x_igu_int_disable(bp);
871}
872
873void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200874{
875 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000876 u16 j;
877 struct hc_sp_status_block_data sp_sb_data;
878 int func = BP_FUNC(bp);
879#ifdef BNX2X_STOP_ON_ERROR
880 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000882#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000883 if (disable_int)
884 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200885
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700886 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000887 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700888 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
889
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890 BNX2X_ERR("begin crash dump -----------------\n");
891
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000892 /* Indices */
893 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000894 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300895 bp->def_idx, bp->def_att_idx, bp->attn_state,
896 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000897 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
898 bp->def_status_blk->atten_status_block.attn_bits,
899 bp->def_status_blk->atten_status_block.attn_bits_ack,
900 bp->def_status_blk->atten_status_block.status_block_id,
901 bp->def_status_blk->atten_status_block.attn_bits_index);
902 BNX2X_ERR(" def (");
903 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
904 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000905 bp->def_status_blk->sp_sb.index_values[i],
906 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000907
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000908 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
909 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
910 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
911 i*sizeof(u32));
912
Joe Perchesf1deab52011-08-14 12:16:21 +0000913 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000914 sp_sb_data.igu_sb_id,
915 sp_sb_data.igu_seg_id,
916 sp_sb_data.p_func.pf_id,
917 sp_sb_data.p_func.vnic_id,
918 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300919 sp_sb_data.p_func.vf_valid,
920 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000921
922
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000923 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000924 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000925 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000926 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000927 struct hc_status_block_data_e1x sb_data_e1x;
928 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300929 CHIP_IS_E1x(bp) ?
930 sb_data_e1x.common.state_machine :
931 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000932 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300933 CHIP_IS_E1x(bp) ?
934 sb_data_e1x.index_data :
935 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000936 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000937 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000938 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000939
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000940 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000941 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000942 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000943 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000944 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000945 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000946 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000947 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000948
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000949 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000950 for_each_cos_in_tx_queue(fp, cos)
951 {
Merav Sicron65565882012-06-19 07:48:26 +0000952 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000953 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000954 i, txdata.tx_pkt_prod,
955 txdata.tx_pkt_cons, txdata.tx_bd_prod,
956 txdata.tx_bd_cons,
957 le16_to_cpu(*txdata.tx_cons_sb));
958 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000959
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300960 loop = CHIP_IS_E1x(bp) ?
961 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000962
963 /* host sb data */
964
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000965 if (IS_FCOE_FP(fp))
966 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000967
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000968 BNX2X_ERR(" run indexes (");
969 for (j = 0; j < HC_SB_MAX_SM; j++)
970 pr_cont("0x%x%s",
971 fp->sb_running_index[j],
972 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
973
974 BNX2X_ERR(" indexes (");
975 for (j = 0; j < loop; j++)
976 pr_cont("0x%x%s",
977 fp->sb_index_values[j],
978 (j == loop - 1) ? ")" : " ");
979 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300980 data_size = CHIP_IS_E1x(bp) ?
981 sizeof(struct hc_status_block_data_e1x) :
982 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000983 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300984 sb_data_p = CHIP_IS_E1x(bp) ?
985 (u32 *)&sb_data_e1x :
986 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000987 /* copy sb data in here */
988 for (j = 0; j < data_size; j++)
989 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
990 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
991 j * sizeof(u32));
992
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300993 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000994 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000995 sb_data_e2.common.p_func.pf_id,
996 sb_data_e2.common.p_func.vf_id,
997 sb_data_e2.common.p_func.vf_valid,
998 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300999 sb_data_e2.common.same_igu_sb_1b,
1000 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001001 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001002 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001003 sb_data_e1x.common.p_func.pf_id,
1004 sb_data_e1x.common.p_func.vf_id,
1005 sb_data_e1x.common.p_func.vf_valid,
1006 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001007 sb_data_e1x.common.same_igu_sb_1b,
1008 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001009 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001010
1011 /* SB_SMs data */
1012 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001013 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1014 j, hc_sm_p[j].__flags,
1015 hc_sm_p[j].igu_sb_id,
1016 hc_sm_p[j].igu_seg_id,
1017 hc_sm_p[j].time_to_expire,
1018 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001019 }
1020
1021 /* Indecies data */
1022 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001023 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001024 hc_index_p[j].flags,
1025 hc_index_p[j].timeout);
1026 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001027 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001028
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001029#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001030
1031 /* event queue */
1032 for (i = 0; i < NUM_EQ_DESC; i++) {
1033 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1034
1035 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1036 i, bp->eq_ring[i].message.opcode,
1037 bp->eq_ring[i].message.error);
1038 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1039 }
1040
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001041 /* Rings */
1042 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001043 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001044 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001045
1046 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1047 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001048 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001049 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1050 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1051
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001052 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001053 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001054 }
1055
Eilon Greenstein3196a882008-08-13 15:58:49 -07001056 start = RX_SGE(fp->rx_sge_prod);
1057 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001058 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001059 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1060 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1061
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001062 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1063 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001064 }
1065
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001066 start = RCQ_BD(fp->rx_comp_cons - 10);
1067 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001068 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001069 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1070
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001071 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1072 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001073 }
1074 }
1075
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001077 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001078 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001079 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001080 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001081
Ariel Elior6383c0b2011-07-14 08:31:57 +00001082 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1083 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1084 for (j = start; j != end; j = TX_BD(j + 1)) {
1085 struct sw_tx_bd *sw_bd =
1086 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001087
Merav Sicron51c1a582012-03-18 10:33:38 +00001088 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001089 i, cos, j, sw_bd->skb,
1090 sw_bd->first_bd);
1091 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001092
Ariel Elior6383c0b2011-07-14 08:31:57 +00001093 start = TX_BD(txdata->tx_bd_cons - 10);
1094 end = TX_BD(txdata->tx_bd_cons + 254);
1095 for (j = start; j != end; j = TX_BD(j + 1)) {
1096 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001097
Merav Sicron51c1a582012-03-18 10:33:38 +00001098 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001099 i, cos, j, tx_bd[0], tx_bd[1],
1100 tx_bd[2], tx_bd[3]);
1101 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001102 }
1103 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001104#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001105 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001106 bnx2x_mc_assert(bp);
1107 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001108}
1109
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001110/*
1111 * FLR Support for E2
1112 *
1113 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1114 * initialization.
1115 */
1116#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001117#define FLR_WAIT_INTERVAL 50 /* usec */
1118#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001119
1120struct pbf_pN_buf_regs {
1121 int pN;
1122 u32 init_crd;
1123 u32 crd;
1124 u32 crd_freed;
1125};
1126
1127struct pbf_pN_cmd_regs {
1128 int pN;
1129 u32 lines_occup;
1130 u32 lines_freed;
1131};
1132
1133static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1134 struct pbf_pN_buf_regs *regs,
1135 u32 poll_count)
1136{
1137 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1138 u32 cur_cnt = poll_count;
1139
1140 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1141 crd = crd_start = REG_RD(bp, regs->crd);
1142 init_crd = REG_RD(bp, regs->init_crd);
1143
1144 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1145 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1146 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1147
1148 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1149 (init_crd - crd_start))) {
1150 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001151 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001152 crd = REG_RD(bp, regs->crd);
1153 crd_freed = REG_RD(bp, regs->crd_freed);
1154 } else {
1155 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1156 regs->pN);
1157 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1158 regs->pN, crd);
1159 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1160 regs->pN, crd_freed);
1161 break;
1162 }
1163 }
1164 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001165 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001166}
1167
1168static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1169 struct pbf_pN_cmd_regs *regs,
1170 u32 poll_count)
1171{
1172 u32 occup, to_free, freed, freed_start;
1173 u32 cur_cnt = poll_count;
1174
1175 occup = to_free = REG_RD(bp, regs->lines_occup);
1176 freed = freed_start = REG_RD(bp, regs->lines_freed);
1177
1178 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1179 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1180
1181 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1182 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001183 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001184 occup = REG_RD(bp, regs->lines_occup);
1185 freed = REG_RD(bp, regs->lines_freed);
1186 } else {
1187 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1188 regs->pN);
1189 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1190 regs->pN, occup);
1191 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1192 regs->pN, freed);
1193 break;
1194 }
1195 }
1196 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001197 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198}
1199
Eric Dumazet1191cb82012-04-27 21:39:21 +00001200static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1201 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001202{
1203 u32 cur_cnt = poll_count;
1204 u32 val;
1205
1206 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001207 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001208
1209 return val;
1210}
1211
Ariel Eliord16132c2013-01-01 05:22:42 +00001212int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1213 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001214{
1215 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1216 if (val != 0) {
1217 BNX2X_ERR("%s usage count=%d\n", msg, val);
1218 return 1;
1219 }
1220 return 0;
1221}
1222
Ariel Eliord16132c2013-01-01 05:22:42 +00001223/* Common routines with VF FLR cleanup */
1224u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001225{
1226 /* adjust polling timeout */
1227 if (CHIP_REV_IS_EMUL(bp))
1228 return FLR_POLL_CNT * 2000;
1229
1230 if (CHIP_REV_IS_FPGA(bp))
1231 return FLR_POLL_CNT * 120;
1232
1233 return FLR_POLL_CNT;
1234}
1235
Ariel Eliord16132c2013-01-01 05:22:42 +00001236void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001237{
1238 struct pbf_pN_cmd_regs cmd_regs[] = {
1239 {0, (CHIP_IS_E3B0(bp)) ?
1240 PBF_REG_TQ_OCCUPANCY_Q0 :
1241 PBF_REG_P0_TQ_OCCUPANCY,
1242 (CHIP_IS_E3B0(bp)) ?
1243 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1244 PBF_REG_P0_TQ_LINES_FREED_CNT},
1245 {1, (CHIP_IS_E3B0(bp)) ?
1246 PBF_REG_TQ_OCCUPANCY_Q1 :
1247 PBF_REG_P1_TQ_OCCUPANCY,
1248 (CHIP_IS_E3B0(bp)) ?
1249 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1250 PBF_REG_P1_TQ_LINES_FREED_CNT},
1251 {4, (CHIP_IS_E3B0(bp)) ?
1252 PBF_REG_TQ_OCCUPANCY_LB_Q :
1253 PBF_REG_P4_TQ_OCCUPANCY,
1254 (CHIP_IS_E3B0(bp)) ?
1255 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1256 PBF_REG_P4_TQ_LINES_FREED_CNT}
1257 };
1258
1259 struct pbf_pN_buf_regs buf_regs[] = {
1260 {0, (CHIP_IS_E3B0(bp)) ?
1261 PBF_REG_INIT_CRD_Q0 :
1262 PBF_REG_P0_INIT_CRD ,
1263 (CHIP_IS_E3B0(bp)) ?
1264 PBF_REG_CREDIT_Q0 :
1265 PBF_REG_P0_CREDIT,
1266 (CHIP_IS_E3B0(bp)) ?
1267 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1268 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1269 {1, (CHIP_IS_E3B0(bp)) ?
1270 PBF_REG_INIT_CRD_Q1 :
1271 PBF_REG_P1_INIT_CRD,
1272 (CHIP_IS_E3B0(bp)) ?
1273 PBF_REG_CREDIT_Q1 :
1274 PBF_REG_P1_CREDIT,
1275 (CHIP_IS_E3B0(bp)) ?
1276 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1277 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1278 {4, (CHIP_IS_E3B0(bp)) ?
1279 PBF_REG_INIT_CRD_LB_Q :
1280 PBF_REG_P4_INIT_CRD,
1281 (CHIP_IS_E3B0(bp)) ?
1282 PBF_REG_CREDIT_LB_Q :
1283 PBF_REG_P4_CREDIT,
1284 (CHIP_IS_E3B0(bp)) ?
1285 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1286 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1287 };
1288
1289 int i;
1290
1291 /* Verify the command queues are flushed P0, P1, P4 */
1292 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1293 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1294
1295
1296 /* Verify the transmission buffers are flushed P0, P1, P4 */
1297 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1298 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1299}
1300
1301#define OP_GEN_PARAM(param) \
1302 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1303
1304#define OP_GEN_TYPE(type) \
1305 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1306
1307#define OP_GEN_AGG_VECT(index) \
1308 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1309
1310
Ariel Eliord16132c2013-01-01 05:22:42 +00001311int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001312{
Yuval Mintz86564c32013-01-23 03:21:50 +00001313 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001314
1315 u32 comp_addr = BAR_CSTRORM_INTMEM +
1316 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1317 int ret = 0;
1318
1319 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001320 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001321 return 1;
1322 }
1323
Yuval Mintz86564c32013-01-23 03:21:50 +00001324 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1325 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1326 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1327 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001328
Ariel Elior89db4ad2012-01-26 06:01:48 +00001329 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001330 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001331
1332 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1333 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001334 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1335 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001336 bnx2x_panic();
1337 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001338 }
1339 /* Zero completion for nxt FLR */
1340 REG_WR(bp, comp_addr, 0);
1341
1342 return ret;
1343}
1344
Ariel Eliorb56e9672013-01-01 05:22:32 +00001345u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001346{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001347 u16 status;
1348
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001349 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001350 return status & PCI_EXP_DEVSTA_TRPND;
1351}
1352
1353/* PF FLR specific routines
1354*/
1355static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1356{
1357
1358 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1359 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1360 CFC_REG_NUM_LCIDS_INSIDE_PF,
1361 "CFC PF usage counter timed out",
1362 poll_cnt))
1363 return 1;
1364
1365
1366 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1367 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1368 DORQ_REG_PF_USAGE_CNT,
1369 "DQ PF usage counter timed out",
1370 poll_cnt))
1371 return 1;
1372
1373 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1374 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1375 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1376 "QM PF usage counter timed out",
1377 poll_cnt))
1378 return 1;
1379
1380 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1381 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1382 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1383 "Timers VNIC usage counter timed out",
1384 poll_cnt))
1385 return 1;
1386 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1387 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1388 "Timers NUM_SCANS usage counter timed out",
1389 poll_cnt))
1390 return 1;
1391
1392 /* Wait DMAE PF usage counter to zero */
1393 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1394 dmae_reg_go_c[INIT_DMAE_C(bp)],
1395 "DMAE dommand register timed out",
1396 poll_cnt))
1397 return 1;
1398
1399 return 0;
1400}
1401
1402static void bnx2x_hw_enable_status(struct bnx2x *bp)
1403{
1404 u32 val;
1405
1406 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1407 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1408
1409 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1410 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1411
1412 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1413 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1414
1415 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1416 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1417
1418 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1419 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1420
1421 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1422 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1423
1424 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1425 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1426
1427 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1428 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1429 val);
1430}
1431
1432static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1433{
1434 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1435
1436 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1437
1438 /* Re-enable PF target read access */
1439 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1440
1441 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001442 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001443 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1444 return -EBUSY;
1445
1446 /* Zero the igu 'trailing edge' and 'leading edge' */
1447
1448 /* Send the FW cleanup command */
1449 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1450 return -EBUSY;
1451
1452 /* ATC cleanup */
1453
1454 /* Verify TX hw is flushed */
1455 bnx2x_tx_hw_flushed(bp, poll_cnt);
1456
1457 /* Wait 100ms (not adjusted according to platform) */
1458 msleep(100);
1459
1460 /* Verify no pending pci transactions */
1461 if (bnx2x_is_pcie_pending(bp->pdev))
1462 BNX2X_ERR("PCIE Transactions still pending\n");
1463
1464 /* Debug */
1465 bnx2x_hw_enable_status(bp);
1466
1467 /*
1468 * Master enable - Due to WB DMAE writes performed before this
1469 * register is re-initialized as part of the regular function init
1470 */
1471 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1472
1473 return 0;
1474}
1475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001476static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001478 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001479 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1480 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001481 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1482 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1483 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484
1485 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001486 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1487 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001488 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1489 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001490 if (single_msix)
1491 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001492 } else if (msi) {
1493 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1494 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1495 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1496 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497 } else {
1498 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001499 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001500 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1501 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001502
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001503 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001504 DP(NETIF_MSG_IFUP,
1505 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001506
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001507 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001508
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001509 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1510 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001511 }
1512
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001513 if (CHIP_IS_E1(bp))
1514 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1515
Merav Sicron51c1a582012-03-18 10:33:38 +00001516 DP(NETIF_MSG_IFUP,
1517 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1518 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001519
1520 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001521 /*
1522 * Ensure that HC_CONFIG is written before leading/trailing edge config
1523 */
1524 mmiowb();
1525 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001526
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001527 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001528 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001529 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001530 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001531 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001532 /* enable nig and gpio3 attention */
1533 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001534 } else
1535 val = 0xffff;
1536
1537 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1538 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1539 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001540
1541 /* Make sure that interrupts are indeed enabled from here on */
1542 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001543}
1544
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001545static void bnx2x_igu_int_enable(struct bnx2x *bp)
1546{
1547 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001548 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1549 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1550 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001551
1552 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1553
1554 if (msix) {
1555 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1556 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001557 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001558 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001559
1560 if (single_msix)
1561 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001562 } else if (msi) {
1563 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001564 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001565 IGU_PF_CONF_ATTN_BIT_EN |
1566 IGU_PF_CONF_SINGLE_ISR_EN);
1567 } else {
1568 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001569 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001570 IGU_PF_CONF_ATTN_BIT_EN |
1571 IGU_PF_CONF_SINGLE_ISR_EN);
1572 }
1573
Yuval Mintzebe61d82013-01-14 05:11:48 +00001574 /* Clean previous status - need to configure igu prior to ack*/
1575 if ((!msix) || single_msix) {
1576 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1577 bnx2x_ack_int(bp);
1578 }
1579
1580 val |= IGU_PF_CONF_FUNC_EN;
1581
Merav Sicron51c1a582012-03-18 10:33:38 +00001582 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001583 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1584
1585 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1586
Yuval Mintz79a85572012-04-03 18:41:25 +00001587 if (val & IGU_PF_CONF_INT_LINE_EN)
1588 pci_intx(bp->pdev, true);
1589
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001590 barrier();
1591
1592 /* init leading/trailing edge */
1593 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001594 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001595 if (bp->port.pmf)
1596 /* enable nig and gpio3 attention */
1597 val |= 0x1100;
1598 } else
1599 val = 0xffff;
1600
1601 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1602 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1603
1604 /* Make sure that interrupts are indeed enabled from here on */
1605 mmiowb();
1606}
1607
1608void bnx2x_int_enable(struct bnx2x *bp)
1609{
1610 if (bp->common.int_block == INT_BLOCK_HC)
1611 bnx2x_hc_int_enable(bp);
1612 else
1613 bnx2x_igu_int_enable(bp);
1614}
1615
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001616void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001617{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001618 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001619 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001621 if (disable_hw)
1622 /* prevent the HW from sending interrupts */
1623 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001624
1625 /* make sure all ISRs are done */
1626 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001627 synchronize_irq(bp->msix_table[0].vector);
1628 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001629 if (CNIC_SUPPORT(bp))
1630 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001631 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001632 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001633 } else
1634 synchronize_irq(bp->pdev->irq);
1635
1636 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001637 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001638 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001639 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001640}
1641
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001642/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001643
1644/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001645 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001646 */
1647
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001648/* Return true if succeeded to acquire the lock */
1649static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1650{
1651 u32 lock_status;
1652 u32 resource_bit = (1 << resource);
1653 int func = BP_FUNC(bp);
1654 u32 hw_lock_control_reg;
1655
Merav Sicron51c1a582012-03-18 10:33:38 +00001656 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1657 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001658
1659 /* Validating that the resource is within range */
1660 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001661 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001662 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1663 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001664 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001665 }
1666
1667 if (func <= 5)
1668 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1669 else
1670 hw_lock_control_reg =
1671 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1672
1673 /* Try to acquire the lock */
1674 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1675 lock_status = REG_RD(bp, hw_lock_control_reg);
1676 if (lock_status & resource_bit)
1677 return true;
1678
Merav Sicron51c1a582012-03-18 10:33:38 +00001679 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1680 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001681 return false;
1682}
1683
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001684/**
1685 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1686 *
1687 * @bp: driver handle
1688 *
1689 * Returns the recovery leader resource id according to the engine this function
1690 * belongs to. Currently only only 2 engines is supported.
1691 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001692static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001693{
1694 if (BP_PATH(bp))
1695 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1696 else
1697 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1698}
1699
1700/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001701 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001702 *
1703 * @bp: driver handle
1704 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001705 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001706 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001707static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001708{
1709 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1710}
1711
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001712static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001713
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001714/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1715static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1716{
1717 /* Set the interrupt occurred bit for the sp-task to recognize it
1718 * must ack the interrupt and transition according to the IGU
1719 * state machine.
1720 */
1721 atomic_set(&bp->interrupt_occurred, 1);
1722
1723 /* The sp_task must execute only after this bit
1724 * is set, otherwise we will get out of sync and miss all
1725 * further interrupts. Hence, the barrier.
1726 */
1727 smp_wmb();
1728
1729 /* schedule sp_task to workqueue */
1730 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1731}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001733void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001734{
1735 struct bnx2x *bp = fp->bp;
1736 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1737 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001738 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001739 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001741 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001742 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001743 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001744 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001745
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001746 /* If cid is within VF range, replace the slowpath object with the
1747 * one corresponding to this VF
1748 */
1749 if (cid >= BNX2X_FIRST_VF_CID &&
1750 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1751 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1752
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001753 switch (command) {
1754 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001755 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001756 drv_cmd = BNX2X_Q_CMD_UPDATE;
1757 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001758
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001759 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001760 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001761 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001762 break;
1763
Ariel Elior6383c0b2011-07-14 08:31:57 +00001764 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001765 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001766 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1767 break;
1768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001769 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001770 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001771 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001772 break;
1773
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001774 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001775 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001776 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1777 break;
1778
1779 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001780 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001781 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001782 break;
1783
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001784 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001785 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1786 command, fp->index);
1787 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001788 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001789
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001790 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1791 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1792 /* q_obj->complete_cmd() failure means that this was
1793 * an unexpected completion.
1794 *
1795 * In this case we don't want to increase the bp->spq_left
1796 * because apparently we haven't sent this command the first
1797 * place.
1798 */
1799#ifdef BNX2X_STOP_ON_ERROR
1800 bnx2x_panic();
1801#else
1802 return;
1803#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001804 /* SRIOV: reschedule any 'in_progress' operations */
1805 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001806
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001807 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001808 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001809 /* push the change in bp->spq_left and towards the memory */
1810 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001811
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001812 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1813
Barak Witkowskia3348722012-04-23 03:04:46 +00001814 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1815 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1816 /* if Q update ramrod is completed for last Q in AFEX vif set
1817 * flow, then ACK MCP at the end
1818 *
1819 * mark pending ACK to MCP bit.
1820 * prevent case that both bits are cleared.
1821 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001822 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001823 * races
1824 */
1825 smp_mb__before_clear_bit();
1826 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1827 wmb();
1828 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1829 smp_mb__after_clear_bit();
1830
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001831 /* schedule the sp task as mcp ack is required */
1832 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001833 }
1834
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001835 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001836}
1837
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001838irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001840 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001841 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001842 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001843 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001844 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001845
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001846 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001847 if (unlikely(status == 0)) {
1848 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1849 return IRQ_NONE;
1850 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001851 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001852
Eilon Greenstein3196a882008-08-13 15:58:49 -07001853#ifdef BNX2X_STOP_ON_ERROR
1854 if (unlikely(bp->panic))
1855 return IRQ_HANDLED;
1856#endif
1857
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001858 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001859 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001860
Merav Sicron55c11942012-11-07 00:45:48 +00001861 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001862 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001863 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001864 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001865 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001866 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001867 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001868 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001869 status &= ~mask;
1870 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001871 }
1872
Merav Sicron55c11942012-11-07 00:45:48 +00001873 if (CNIC_SUPPORT(bp)) {
1874 mask = 0x2;
1875 if (status & (mask | 0x1)) {
1876 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001877
Michael Chanad9b4352013-01-23 03:21:52 +00001878 rcu_read_lock();
1879 c_ops = rcu_dereference(bp->cnic_ops);
1880 if (c_ops && (bp->cnic_eth_dev.drv_state &
1881 CNIC_DRV_STATE_HANDLES_IRQ))
1882 c_ops->cnic_handler(bp->cnic_data, NULL);
1883 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001884
1885 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001886 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001887 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001888
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001889 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001890
1891 /* schedule sp task to perform default status block work, ack
1892 * attentions and enable interrupts.
1893 */
1894 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001895
1896 status &= ~0x1;
1897 if (!status)
1898 return IRQ_HANDLED;
1899 }
1900
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001901 if (unlikely(status))
1902 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001903 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001904
1905 return IRQ_HANDLED;
1906}
1907
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001908/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001909
1910/*
1911 * General service functions
1912 */
1913
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001914int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001915{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001916 u32 lock_status;
1917 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001918 int func = BP_FUNC(bp);
1919 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001920 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001921
1922 /* Validating that the resource is within range */
1923 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001924 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001925 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1926 return -EINVAL;
1927 }
1928
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001929 if (func <= 5) {
1930 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1931 } else {
1932 hw_lock_control_reg =
1933 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1934 }
1935
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001937 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001938 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001939 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001940 lock_status, resource_bit);
1941 return -EEXIST;
1942 }
1943
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001944 /* Try for 5 second every 5ms */
1945 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001946 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001947 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1948 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001949 if (lock_status & resource_bit)
1950 return 0;
1951
1952 msleep(5);
1953 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001954 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001955 return -EAGAIN;
1956}
1957
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001958int bnx2x_release_leader_lock(struct bnx2x *bp)
1959{
1960 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1961}
1962
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001963int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001964{
1965 u32 lock_status;
1966 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001967 int func = BP_FUNC(bp);
1968 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001969
1970 /* Validating that the resource is within range */
1971 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001972 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001973 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1974 return -EINVAL;
1975 }
1976
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001977 if (func <= 5) {
1978 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1979 } else {
1980 hw_lock_control_reg =
1981 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1982 }
1983
Eliezer Tamirf1410642008-02-28 11:51:50 -08001984 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001985 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001986 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001987 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001988 lock_status, resource_bit);
1989 return -EFAULT;
1990 }
1991
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001992 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001993 return 0;
1994}
1995
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001996
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001997int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1998{
1999 /* The GPIO should be swapped if swap register is set and active */
2000 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2001 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2002 int gpio_shift = gpio_num +
2003 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2004 u32 gpio_mask = (1 << gpio_shift);
2005 u32 gpio_reg;
2006 int value;
2007
2008 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2009 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2010 return -EINVAL;
2011 }
2012
2013 /* read GPIO value */
2014 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2015
2016 /* get the requested pin value */
2017 if ((gpio_reg & gpio_mask) == gpio_mask)
2018 value = 1;
2019 else
2020 value = 0;
2021
2022 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2023
2024 return value;
2025}
2026
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002027int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002028{
2029 /* The GPIO should be swapped if swap register is set and active */
2030 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002031 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002032 int gpio_shift = gpio_num +
2033 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2034 u32 gpio_mask = (1 << gpio_shift);
2035 u32 gpio_reg;
2036
2037 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2038 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2039 return -EINVAL;
2040 }
2041
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002042 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002043 /* read GPIO and mask except the float bits */
2044 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2045
2046 switch (mode) {
2047 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002048 DP(NETIF_MSG_LINK,
2049 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050 gpio_num, gpio_shift);
2051 /* clear FLOAT and set CLR */
2052 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2053 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2054 break;
2055
2056 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002057 DP(NETIF_MSG_LINK,
2058 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 gpio_num, gpio_shift);
2060 /* clear FLOAT and set SET */
2061 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2062 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2063 break;
2064
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002065 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002066 DP(NETIF_MSG_LINK,
2067 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002068 gpio_num, gpio_shift);
2069 /* set FLOAT */
2070 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2071 break;
2072
2073 default:
2074 break;
2075 }
2076
2077 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002078 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002079
2080 return 0;
2081}
2082
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002083int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2084{
2085 u32 gpio_reg = 0;
2086 int rc = 0;
2087
2088 /* Any port swapping should be handled by caller. */
2089
2090 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2091 /* read GPIO and mask except the float bits */
2092 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2093 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2094 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2095 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2096
2097 switch (mode) {
2098 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2099 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2100 /* set CLR */
2101 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2102 break;
2103
2104 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2105 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2106 /* set SET */
2107 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2108 break;
2109
2110 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2111 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2112 /* set FLOAT */
2113 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2114 break;
2115
2116 default:
2117 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2118 rc = -EINVAL;
2119 break;
2120 }
2121
2122 if (rc == 0)
2123 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2124
2125 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2126
2127 return rc;
2128}
2129
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002130int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2131{
2132 /* The GPIO should be swapped if swap register is set and active */
2133 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2134 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2135 int gpio_shift = gpio_num +
2136 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2137 u32 gpio_mask = (1 << gpio_shift);
2138 u32 gpio_reg;
2139
2140 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2141 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2142 return -EINVAL;
2143 }
2144
2145 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2146 /* read GPIO int */
2147 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2148
2149 switch (mode) {
2150 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002151 DP(NETIF_MSG_LINK,
2152 "Clear GPIO INT %d (shift %d) -> output low\n",
2153 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002154 /* clear SET and set CLR */
2155 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2156 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2157 break;
2158
2159 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002160 DP(NETIF_MSG_LINK,
2161 "Set GPIO INT %d (shift %d) -> output high\n",
2162 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002163 /* clear CLR and set SET */
2164 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2165 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2166 break;
2167
2168 default:
2169 break;
2170 }
2171
2172 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2173 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2174
2175 return 0;
2176}
2177
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002178static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002179{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002180 u32 spio_reg;
2181
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002182 /* Only 2 SPIOs are configurable */
2183 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2184 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002185 return -EINVAL;
2186 }
2187
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002188 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002189 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002190 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002191
2192 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002193 case MISC_SPIO_OUTPUT_LOW:
2194 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002195 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002196 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2197 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002198 break;
2199
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002200 case MISC_SPIO_OUTPUT_HIGH:
2201 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002202 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002203 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2204 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205 break;
2206
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002207 case MISC_SPIO_INPUT_HI_Z:
2208 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002209 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002210 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002211 break;
2212
2213 default:
2214 break;
2215 }
2216
2217 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002218 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002219
2220 return 0;
2221}
2222
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002223void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002224{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002225 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002226 switch (bp->link_vars.ieee_fc &
2227 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002228 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002229 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002230 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002231 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002232
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002233 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002234 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002235 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002236 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002237
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002238 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002239 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002240 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002241
Eliezer Tamirf1410642008-02-28 11:51:50 -08002242 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002243 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002244 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002245 break;
2246 }
2247}
2248
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002249static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002250{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002251 /* Initialize link parameters structure variables
2252 * It is recommended to turn off RX FC for jumbo frames
2253 * for better performance
2254 */
2255 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2256 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2257 else
2258 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2259}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002260
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002261int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2262{
2263 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2264 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2265
2266 if (!BP_NOMCP(bp)) {
2267 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002268 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002269
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002270 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002271 struct link_params *lp = &bp->link_params;
2272 lp->loopback_mode = LOOPBACK_XGXS;
2273 /* do PHY loopback at 10G speed, if possible */
2274 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2275 if (lp->speed_cap_mask[cfx_idx] &
2276 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2277 lp->req_line_speed[cfx_idx] =
2278 SPEED_10000;
2279 else
2280 lp->req_line_speed[cfx_idx] =
2281 SPEED_1000;
2282 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002283 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002284
Merav Sicron8970b2e2012-06-19 07:48:22 +00002285 if (load_mode == LOAD_LOOPBACK_EXT) {
2286 struct link_params *lp = &bp->link_params;
2287 lp->loopback_mode = LOOPBACK_EXT;
2288 }
2289
Eilon Greenstein19680c42008-08-13 15:47:33 -07002290 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002291
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002292 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002293
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002294 bnx2x_calc_fc_adv(bp);
2295
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002296 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002297 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002298 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002299 }
2300 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002301 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002302 return rc;
2303 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002304 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002305 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002306}
2307
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002308void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002309{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002310 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002311 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002312 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002313 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002314
Eilon Greenstein19680c42008-08-13 15:47:33 -07002315 bnx2x_calc_fc_adv(bp);
2316 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002317 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002318}
2319
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002320static void bnx2x__link_reset(struct bnx2x *bp)
2321{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002322 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002323 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002324 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002325 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002326 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002327 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002328}
2329
Yuval Mintz5d07d862012-09-13 02:56:21 +00002330void bnx2x_force_link_reset(struct bnx2x *bp)
2331{
2332 bnx2x_acquire_phy_lock(bp);
2333 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2334 bnx2x_release_phy_lock(bp);
2335}
2336
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002337u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002338{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002339 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002340
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002341 if (!BP_NOMCP(bp)) {
2342 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002343 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2344 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002345 bnx2x_release_phy_lock(bp);
2346 } else
2347 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002348
2349 return rc;
2350}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002351
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002352
Eilon Greenstein2691d512009-08-12 08:22:08 +00002353/* Calculates the sum of vn_min_rates.
2354 It's needed for further normalizing of the min_rates.
2355 Returns:
2356 sum of vn_min_rates.
2357 or
2358 0 - if all the min_rates are 0.
2359 In the later case fainess algorithm should be deactivated.
2360 If not all min_rates are zero then those that are zeroes will be set to 1.
2361 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002362static void bnx2x_calc_vn_min(struct bnx2x *bp,
2363 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002364{
2365 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002366 int vn;
2367
David S. Miller8decf862011-09-22 03:23:13 -04002368 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002369 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002370 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2371 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2372
2373 /* Skip hidden vns */
2374 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002375 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002376 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002377 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002378 vn_min_rate = DEF_MIN_RATE;
2379 else
2380 all_zero = 0;
2381
Yuval Mintzb475d782012-04-03 18:41:29 +00002382 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002383 }
2384
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002385 /* if ETS or all min rates are zeros - disable fairness */
2386 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002387 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002388 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2389 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2390 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002391 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002392 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002393 DP(NETIF_MSG_IFUP,
2394 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002395 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002396 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002397 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002398}
2399
Yuval Mintzb475d782012-04-03 18:41:29 +00002400static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2401 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002402{
Yuval Mintzb475d782012-04-03 18:41:29 +00002403 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002404 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405
Yuval Mintzb475d782012-04-03 18:41:29 +00002406 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002407 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002408 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002409 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2410
Yuval Mintzb475d782012-04-03 18:41:29 +00002411 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002412 /* maxCfg in percents of linkspeed */
2413 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002414 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002415 /* maxCfg is absolute in 100Mb units */
2416 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002417 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002418
Yuval Mintzb475d782012-04-03 18:41:29 +00002419 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002420
Yuval Mintzb475d782012-04-03 18:41:29 +00002421 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002422}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002423
Yuval Mintzb475d782012-04-03 18:41:29 +00002424
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002425static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2426{
2427 if (CHIP_REV_IS_SLOW(bp))
2428 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002429 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002430 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002431
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002432 return CMNG_FNS_NONE;
2433}
2434
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002435void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002436{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002437 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002438
2439 if (BP_NOMCP(bp))
2440 return; /* what should be the default bvalue in this case */
2441
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002442 /* For 2 port configuration the absolute function number formula
2443 * is:
2444 * abs_func = 2 * vn + BP_PORT + BP_PATH
2445 *
2446 * and there are 4 functions per port
2447 *
2448 * For 4 port configuration it is
2449 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2450 *
2451 * and there are 2 functions per port
2452 */
David S. Miller8decf862011-09-22 03:23:13 -04002453 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002454 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2455
2456 if (func >= E1H_FUNC_MAX)
2457 break;
2458
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002459 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002460 MF_CFG_RD(bp, func_mf_config[func].config);
2461 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002462 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2463 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2464 bp->flags |= MF_FUNC_DIS;
2465 } else {
2466 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2467 bp->flags &= ~MF_FUNC_DIS;
2468 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469}
2470
2471static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2472{
Yuval Mintzb475d782012-04-03 18:41:29 +00002473 struct cmng_init_input input;
2474 memset(&input, 0, sizeof(struct cmng_init_input));
2475
2476 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002477
2478 if (cmng_type == CMNG_FNS_MINMAX) {
2479 int vn;
2480
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002481 /* read mf conf from shmem */
2482 if (read_cfg)
2483 bnx2x_read_mf_cfg(bp);
2484
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002485 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002486 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002487
2488 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002489 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002490 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002491 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002492
2493 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002494 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002495 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002496
2497 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002498 return;
2499 }
2500
2501 /* rate shaping and fairness are disabled */
2502 DP(NETIF_MSG_IFUP,
2503 "rate shaping and fairness are disabled\n");
2504}
2505
Eric Dumazet1191cb82012-04-27 21:39:21 +00002506static void storm_memset_cmng(struct bnx2x *bp,
2507 struct cmng_init *cmng,
2508 u8 port)
2509{
2510 int vn;
2511 size_t size = sizeof(struct cmng_struct_per_port);
2512
2513 u32 addr = BAR_XSTRORM_INTMEM +
2514 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2515
2516 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2517
2518 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2519 int func = func_by_vn(bp, vn);
2520
2521 addr = BAR_XSTRORM_INTMEM +
2522 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2523 size = sizeof(struct rate_shaping_vars_per_vn);
2524 __storm_memset_struct(bp, addr, size,
2525 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2526
2527 addr = BAR_XSTRORM_INTMEM +
2528 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2529 size = sizeof(struct fairness_vars_per_vn);
2530 __storm_memset_struct(bp, addr, size,
2531 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2532 }
2533}
2534
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002535/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002536static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002537{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002538 /* Make sure that we are synced with the current statistics */
2539 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2540
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002541 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002542
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002543 if (bp->link_vars.link_up) {
2544
Eilon Greenstein1c063282009-02-12 08:36:43 +00002545 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002546 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002547 int port = BP_PORT(bp);
2548 u32 pause_enabled = 0;
2549
2550 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2551 pause_enabled = 1;
2552
2553 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002554 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002555 pause_enabled);
2556 }
2557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002558 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002559 struct host_port_stats *pstats;
2560
2561 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002562 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002563 memset(&(pstats->mac_stx[0]), 0,
2564 sizeof(struct mac_stx));
2565 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002566 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002567 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2568 }
2569
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002570 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2571 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002572
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002573 if (cmng_fns != CMNG_FNS_NONE) {
2574 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2575 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2576 } else
2577 /* rate shaping and fairness are disabled */
2578 DP(NETIF_MSG_IFUP,
2579 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002580 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002581
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002582 __bnx2x_link_report(bp);
2583
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002584 if (IS_MF(bp))
2585 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002586}
2587
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002588void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002589{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002590 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002591 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002592
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002593 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002594 if (IS_PF(bp)) {
2595 bnx2x_dcbx_pmf_update(bp);
2596 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2597 if (bp->link_vars.link_up)
2598 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2599 else
2600 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2601 /* indicate link status */
2602 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002603
Ariel Eliorad5afc82013-01-01 05:22:26 +00002604 } else { /* VF */
2605 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2606 SUPPORTED_10baseT_Full |
2607 SUPPORTED_100baseT_Half |
2608 SUPPORTED_100baseT_Full |
2609 SUPPORTED_1000baseT_Full |
2610 SUPPORTED_2500baseX_Full |
2611 SUPPORTED_10000baseT_Full |
2612 SUPPORTED_TP |
2613 SUPPORTED_FIBRE |
2614 SUPPORTED_Autoneg |
2615 SUPPORTED_Pause |
2616 SUPPORTED_Asym_Pause);
2617 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002618
Ariel Eliorad5afc82013-01-01 05:22:26 +00002619 bp->link_params.bp = bp;
2620 bp->link_params.port = BP_PORT(bp);
2621 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2622 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2623 bp->link_params.req_line_speed[0] = SPEED_10000;
2624 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2625 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2626 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2627 bp->link_vars.line_speed = SPEED_10000;
2628 bp->link_vars.link_status =
2629 (LINK_STATUS_LINK_UP |
2630 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2631 bp->link_vars.link_up = 1;
2632 bp->link_vars.duplex = DUPLEX_FULL;
2633 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2634 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002635 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002636 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002637}
2638
Barak Witkowskia3348722012-04-23 03:04:46 +00002639static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2640 u16 vlan_val, u8 allowed_prio)
2641{
Yuval Mintz86564c32013-01-23 03:21:50 +00002642 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002643 struct bnx2x_func_afex_update_params *f_update_params =
2644 &func_params.params.afex_update;
2645
2646 func_params.f_obj = &bp->func_obj;
2647 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2648
2649 /* no need to wait for RAMROD completion, so don't
2650 * set RAMROD_COMP_WAIT flag
2651 */
2652
2653 f_update_params->vif_id = vifid;
2654 f_update_params->afex_default_vlan = vlan_val;
2655 f_update_params->allowed_priorities = allowed_prio;
2656
2657 /* if ramrod can not be sent, response to MCP immediately */
2658 if (bnx2x_func_state_change(bp, &func_params) < 0)
2659 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2660
2661 return 0;
2662}
2663
2664static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2665 u16 vif_index, u8 func_bit_map)
2666{
Yuval Mintz86564c32013-01-23 03:21:50 +00002667 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002668 struct bnx2x_func_afex_viflists_params *update_params =
2669 &func_params.params.afex_viflists;
2670 int rc;
2671 u32 drv_msg_code;
2672
2673 /* validate only LIST_SET and LIST_GET are received from switch */
2674 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2675 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2676 cmd_type);
2677
2678 func_params.f_obj = &bp->func_obj;
2679 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2680
2681 /* set parameters according to cmd_type */
2682 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002683 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002684 update_params->func_bit_map =
2685 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2686 update_params->func_to_clear = 0;
2687 drv_msg_code =
2688 (cmd_type == VIF_LIST_RULE_GET) ?
2689 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2690 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2691
2692 /* if ramrod can not be sent, respond to MCP immediately for
2693 * SET and GET requests (other are not triggered from MCP)
2694 */
2695 rc = bnx2x_func_state_change(bp, &func_params);
2696 if (rc < 0)
2697 bnx2x_fw_command(bp, drv_msg_code, 0);
2698
2699 return 0;
2700}
2701
2702static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2703{
2704 struct afex_stats afex_stats;
2705 u32 func = BP_ABS_FUNC(bp);
2706 u32 mf_config;
2707 u16 vlan_val;
2708 u32 vlan_prio;
2709 u16 vif_id;
2710 u8 allowed_prio;
2711 u8 vlan_mode;
2712 u32 addr_to_write, vifid, addrs, stats_type, i;
2713
2714 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2715 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2716 DP(BNX2X_MSG_MCP,
2717 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2718 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2719 }
2720
2721 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2722 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2723 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2724 DP(BNX2X_MSG_MCP,
2725 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2726 vifid, addrs);
2727 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2728 addrs);
2729 }
2730
2731 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2732 addr_to_write = SHMEM2_RD(bp,
2733 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2734 stats_type = SHMEM2_RD(bp,
2735 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2736
2737 DP(BNX2X_MSG_MCP,
2738 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2739 addr_to_write);
2740
2741 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2742
2743 /* write response to scratchpad, for MCP */
2744 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2745 REG_WR(bp, addr_to_write + i*sizeof(u32),
2746 *(((u32 *)(&afex_stats))+i));
2747
2748 /* send ack message to MCP */
2749 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2750 }
2751
2752 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2753 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2754 bp->mf_config[BP_VN(bp)] = mf_config;
2755 DP(BNX2X_MSG_MCP,
2756 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2757 mf_config);
2758
2759 /* if VIF_SET is "enabled" */
2760 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2761 /* set rate limit directly to internal RAM */
2762 struct cmng_init_input cmng_input;
2763 struct rate_shaping_vars_per_vn m_rs_vn;
2764 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2765 u32 addr = BAR_XSTRORM_INTMEM +
2766 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2767
2768 bp->mf_config[BP_VN(bp)] = mf_config;
2769
2770 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2771 m_rs_vn.vn_counter.rate =
2772 cmng_input.vnic_max_rate[BP_VN(bp)];
2773 m_rs_vn.vn_counter.quota =
2774 (m_rs_vn.vn_counter.rate *
2775 RS_PERIODIC_TIMEOUT_USEC) / 8;
2776
2777 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2778
2779 /* read relevant values from mf_cfg struct in shmem */
2780 vif_id =
2781 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2782 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2783 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2784 vlan_val =
2785 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2786 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2787 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2788 vlan_prio = (mf_config &
2789 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2790 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2791 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2792 vlan_mode =
2793 (MF_CFG_RD(bp,
2794 func_mf_config[func].afex_config) &
2795 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2796 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2797 allowed_prio =
2798 (MF_CFG_RD(bp,
2799 func_mf_config[func].afex_config) &
2800 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2801 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2802
2803 /* send ramrod to FW, return in case of failure */
2804 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2805 allowed_prio))
2806 return;
2807
2808 bp->afex_def_vlan_tag = vlan_val;
2809 bp->afex_vlan_mode = vlan_mode;
2810 } else {
2811 /* notify link down because BP->flags is disabled */
2812 bnx2x_link_report(bp);
2813
2814 /* send INVALID VIF ramrod to FW */
2815 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2816
2817 /* Reset the default afex VLAN */
2818 bp->afex_def_vlan_tag = -1;
2819 }
2820 }
2821}
2822
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002823static void bnx2x_pmf_update(struct bnx2x *bp)
2824{
2825 int port = BP_PORT(bp);
2826 u32 val;
2827
2828 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002829 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002830
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002831 /*
2832 * We need the mb() to ensure the ordering between the writing to
2833 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2834 */
2835 smp_mb();
2836
2837 /* queue a periodic task */
2838 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2839
Dmitry Kravkovef018542011-06-14 01:33:57 +00002840 bnx2x_dcbx_pmf_update(bp);
2841
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002842 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002843 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002844 if (bp->common.int_block == INT_BLOCK_HC) {
2845 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2846 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002847 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002848 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2849 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2850 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002851
2852 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002853}
2854
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002855/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002856
2857/* slow path */
2858
2859/*
2860 * General service functions
2861 */
2862
Eilon Greenstein2691d512009-08-12 08:22:08 +00002863/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002864u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002865{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002866 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002867 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002868 u32 rc = 0;
2869 u32 cnt = 1;
2870 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2871
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002872 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002873 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002874 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2875 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2876
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002877 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2878 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002879
2880 do {
2881 /* let the FW do it's magic ... */
2882 msleep(delay);
2883
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002884 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002885
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002886 /* Give the FW up to 5 second (500*10ms) */
2887 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002888
2889 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2890 cnt*delay, rc, seq);
2891
2892 /* is this a reply to our command? */
2893 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2894 rc &= FW_MSG_CODE_MASK;
2895 else {
2896 /* FW BUG! */
2897 BNX2X_ERR("FW failed to respond!\n");
2898 bnx2x_fw_dump(bp);
2899 rc = 0;
2900 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002901 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002902
2903 return rc;
2904}
2905
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002906
Eric Dumazet1191cb82012-04-27 21:39:21 +00002907static void storm_memset_func_cfg(struct bnx2x *bp,
2908 struct tstorm_eth_function_common_config *tcfg,
2909 u16 abs_fid)
2910{
2911 size_t size = sizeof(struct tstorm_eth_function_common_config);
2912
2913 u32 addr = BAR_TSTRORM_INTMEM +
2914 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2915
2916 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2917}
2918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002919void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002920{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002921 if (CHIP_IS_E1x(bp)) {
2922 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002923
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002924 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2925 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002926
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002927 /* Enable the function in the FW */
2928 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2929 storm_memset_func_en(bp, p->func_id, 1);
2930
2931 /* spq */
2932 if (p->func_flgs & FUNC_FLG_SPQ) {
2933 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2934 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2935 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2936 }
2937}
2938
Ariel Elior6383c0b2011-07-14 08:31:57 +00002939/**
2940 * bnx2x_get_tx_only_flags - Return common flags
2941 *
2942 * @bp device handle
2943 * @fp queue handle
2944 * @zero_stats TRUE if statistics zeroing is needed
2945 *
2946 * Return the flags that are common for the Tx-only and not normal connections.
2947 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002948static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2949 struct bnx2x_fastpath *fp,
2950 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002951{
2952 unsigned long flags = 0;
2953
2954 /* PF driver will always initialize the Queue to an ACTIVE state */
2955 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2956
Ariel Elior6383c0b2011-07-14 08:31:57 +00002957 /* tx only connections collect statistics (on the same index as the
2958 * parent connection). The statistics are zeroed when the parent
2959 * connection is initialized.
2960 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002961
2962 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2963 if (zero_stats)
2964 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2965
Ariel Elior6383c0b2011-07-14 08:31:57 +00002966
Yuval Mintz823e1d92013-01-14 05:11:47 +00002967#ifdef BNX2X_STOP_ON_ERROR
2968 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
2969#endif
2970
Ariel Elior6383c0b2011-07-14 08:31:57 +00002971 return flags;
2972}
2973
Eric Dumazet1191cb82012-04-27 21:39:21 +00002974static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2975 struct bnx2x_fastpath *fp,
2976 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002977{
2978 unsigned long flags = 0;
2979
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002980 /* calculate other queue flags */
2981 if (IS_MF_SD(bp))
2982 __set_bit(BNX2X_Q_FLG_OV, &flags);
2983
Barak Witkowskia3348722012-04-23 03:04:46 +00002984 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002985 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002986 /* For FCoE - force usage of default priority (for afex) */
2987 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2988 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002989
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002990 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002991 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002992 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002993 if (fp->mode == TPA_MODE_GRO)
2994 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002995 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002997 if (leading) {
2998 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2999 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3000 }
3001
3002 /* Always set HW VLAN stripping */
3003 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003004
Barak Witkowskia3348722012-04-23 03:04:46 +00003005 /* configure silent vlan removal */
3006 if (IS_MF_AFEX(bp))
3007 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3008
Ariel Elior6383c0b2011-07-14 08:31:57 +00003009
3010 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003011}
3012
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003013static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003014 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3015 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003016{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003017 gen_init->stat_id = bnx2x_stats_id(fp);
3018 gen_init->spcl_id = fp->cl_id;
3019
3020 /* Always use mini-jumbo MTU for FCoE L2 ring */
3021 if (IS_FCOE_FP(fp))
3022 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3023 else
3024 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003025
3026 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003027}
3028
3029static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3030 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3031 struct bnx2x_rxq_setup_params *rxq_init)
3032{
3033 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003034 u16 sge_sz = 0;
3035 u16 tpa_agg_size = 0;
3036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003037 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003038 pause->sge_th_lo = SGE_TH_LO(bp);
3039 pause->sge_th_hi = SGE_TH_HI(bp);
3040
3041 /* validate SGE ring has enough to cross high threshold */
3042 WARN_ON(bp->dropless_fc &&
3043 pause->sge_th_hi + FW_PREFETCH_CNT >
3044 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3045
Yuval Mintz924d75a2013-01-23 03:21:44 +00003046 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003047 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3048 SGE_PAGE_SHIFT;
3049 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3050 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003051 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003052 }
3053
3054 /* pause - not for e1 */
3055 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003056 pause->bd_th_lo = BD_TH_LO(bp);
3057 pause->bd_th_hi = BD_TH_HI(bp);
3058
3059 pause->rcq_th_lo = RCQ_TH_LO(bp);
3060 pause->rcq_th_hi = RCQ_TH_HI(bp);
3061 /*
3062 * validate that rings have enough entries to cross
3063 * high thresholds
3064 */
3065 WARN_ON(bp->dropless_fc &&
3066 pause->bd_th_hi + FW_PREFETCH_CNT >
3067 bp->rx_ring_size);
3068 WARN_ON(bp->dropless_fc &&
3069 pause->rcq_th_hi + FW_PREFETCH_CNT >
3070 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003071
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003072 pause->pri_map = 1;
3073 }
3074
3075 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076 rxq_init->dscr_map = fp->rx_desc_mapping;
3077 rxq_init->sge_map = fp->rx_sge_mapping;
3078 rxq_init->rcq_map = fp->rx_comp_mapping;
3079 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003080
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003081 /* This should be a maximum number of data bytes that may be
3082 * placed on the BD (not including paddings).
3083 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003084 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3085 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003086
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003087 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003088 rxq_init->tpa_agg_sz = tpa_agg_size;
3089 rxq_init->sge_buf_sz = sge_sz;
3090 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003091 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003092 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003093
3094 /* Maximum number or simultaneous TPA aggregation for this Queue.
3095 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003096 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003097 * VF driver(s) may want to define it to a smaller value.
3098 */
David S. Miller8decf862011-09-22 03:23:13 -04003099 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003100
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003101 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3102 rxq_init->fw_sb_id = fp->fw_sb_id;
3103
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003104 if (IS_FCOE_FP(fp))
3105 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3106 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003107 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003108 /* configure silent vlan removal
3109 * if multi function mode is afex, then mask default vlan
3110 */
3111 if (IS_MF_AFEX(bp)) {
3112 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3113 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3114 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003115}
3116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003117static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003118 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3119 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003120{
Merav Sicron65565882012-06-19 07:48:26 +00003121 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003122 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003123 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3124 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003126 /*
3127 * set the tss leading client id for TX classfication ==
3128 * leading RSS client id
3129 */
3130 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3131
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003132 if (IS_FCOE_FP(fp)) {
3133 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3134 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3135 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003136}
3137
stephen hemminger8d962862010-10-21 07:50:56 +00003138static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003139{
3140 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003141 struct event_ring_data eq_data = { {0} };
3142 u16 flags;
3143
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003144 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003145 /* reset IGU PF statistics: MSIX + ATTN */
3146 /* PF */
3147 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3148 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3149 (CHIP_MODE_IS_4_PORT(bp) ?
3150 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3151 /* ATTN */
3152 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3153 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3154 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3155 (CHIP_MODE_IS_4_PORT(bp) ?
3156 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3157 }
3158
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159 /* function setup flags */
3160 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003162 /* This flag is relevant for E1x only.
3163 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003164 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003165 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003166
3167 func_init.func_flgs = flags;
3168 func_init.pf_id = BP_FUNC(bp);
3169 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003170 func_init.spq_map = bp->spq_mapping;
3171 func_init.spq_prod = bp->spq_prod_idx;
3172
3173 bnx2x_func_init(bp, &func_init);
3174
3175 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3176
3177 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003178 * Congestion management values depend on the link rate
3179 * There is no active link so initial link rate is set to 10 Gbps.
3180 * When the link comes up The congestion management values are
3181 * re-calculated according to the actual link rate.
3182 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003183 bp->link_vars.line_speed = SPEED_10000;
3184 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3185
3186 /* Only the PMF sets the HW */
3187 if (bp->port.pmf)
3188 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3189
Yuval Mintz86564c32013-01-23 03:21:50 +00003190 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003191 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3192 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3193 eq_data.producer = bp->eq_prod;
3194 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3195 eq_data.sb_id = DEF_SB_ID;
3196 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3197}
3198
3199
Eilon Greenstein2691d512009-08-12 08:22:08 +00003200static void bnx2x_e1h_disable(struct bnx2x *bp)
3201{
3202 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003203
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003204 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003205
3206 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003207}
3208
3209static void bnx2x_e1h_enable(struct bnx2x *bp)
3210{
3211 int port = BP_PORT(bp);
3212
3213 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3214
Eilon Greenstein2691d512009-08-12 08:22:08 +00003215 /* Tx queue should be only reenabled */
3216 netif_tx_wake_all_queues(bp->dev);
3217
Eilon Greenstein061bc702009-10-15 00:18:47 -07003218 /*
3219 * Should not call netif_carrier_on since it will be called if the link
3220 * is up when checking for link state
3221 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003222}
3223
Barak Witkowski1d187b32011-12-05 22:41:50 +00003224#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3225
3226static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3227{
3228 struct eth_stats_info *ether_stat =
3229 &bp->slowpath->drv_info_to_mcp.ether_stat;
3230
Dan Carpenter786fdf02012-10-02 01:47:46 +00003231 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3232 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003233
Barak Witkowski15192a82012-06-19 07:48:28 +00003234 bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3235 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3236 ether_stat->mac_local);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003237
3238 ether_stat->mtu_size = bp->dev->mtu;
3239
3240 if (bp->dev->features & NETIF_F_RXCSUM)
3241 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3242 if (bp->dev->features & NETIF_F_TSO)
3243 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3244 ether_stat->feature_flags |= bp->common.boot_mode;
3245
3246 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3247
3248 ether_stat->txq_size = bp->tx_ring_size;
3249 ether_stat->rxq_size = bp->rx_ring_size;
3250}
3251
3252static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3253{
3254 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3255 struct fcoe_stats_info *fcoe_stat =
3256 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3257
Merav Sicron55c11942012-11-07 00:45:48 +00003258 if (!CNIC_LOADED(bp))
3259 return;
3260
Barak Witkowski2e499d32012-06-26 01:31:19 +00003261 memcpy(fcoe_stat->mac_local + MAC_LEADING_ZERO_CNT,
3262 bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003263
3264 fcoe_stat->qos_priority =
3265 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3266
3267 /* insert FCoE stats from ramrod response */
3268 if (!NO_FCOE(bp)) {
3269 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003270 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003271 tstorm_queue_statistics;
3272
3273 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003274 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003275 xstorm_queue_statistics;
3276
3277 struct fcoe_statistics_params *fw_fcoe_stat =
3278 &bp->fw_stats_data->fcoe;
3279
Yuval Mintz86564c32013-01-23 03:21:50 +00003280 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3281 fcoe_stat->rx_bytes_lo,
3282 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003283
Yuval Mintz86564c32013-01-23 03:21:50 +00003284 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3285 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3286 fcoe_stat->rx_bytes_lo,
3287 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003288
Yuval Mintz86564c32013-01-23 03:21:50 +00003289 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3290 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3291 fcoe_stat->rx_bytes_lo,
3292 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003293
Yuval Mintz86564c32013-01-23 03:21:50 +00003294 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3295 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3296 fcoe_stat->rx_bytes_lo,
3297 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003298
Yuval Mintz86564c32013-01-23 03:21:50 +00003299 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3300 fcoe_stat->rx_frames_lo,
3301 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003302
Yuval Mintz86564c32013-01-23 03:21:50 +00003303 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3304 fcoe_stat->rx_frames_lo,
3305 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003306
Yuval Mintz86564c32013-01-23 03:21:50 +00003307 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3308 fcoe_stat->rx_frames_lo,
3309 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003310
Yuval Mintz86564c32013-01-23 03:21:50 +00003311 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3312 fcoe_stat->rx_frames_lo,
3313 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003314
Yuval Mintz86564c32013-01-23 03:21:50 +00003315 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3316 fcoe_stat->tx_bytes_lo,
3317 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003318
Yuval Mintz86564c32013-01-23 03:21:50 +00003319 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3320 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3321 fcoe_stat->tx_bytes_lo,
3322 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003323
Yuval Mintz86564c32013-01-23 03:21:50 +00003324 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3325 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3326 fcoe_stat->tx_bytes_lo,
3327 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003328
Yuval Mintz86564c32013-01-23 03:21:50 +00003329 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3330 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3331 fcoe_stat->tx_bytes_lo,
3332 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003333
Yuval Mintz86564c32013-01-23 03:21:50 +00003334 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3335 fcoe_stat->tx_frames_lo,
3336 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003337
Yuval Mintz86564c32013-01-23 03:21:50 +00003338 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3339 fcoe_stat->tx_frames_lo,
3340 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003341
Yuval Mintz86564c32013-01-23 03:21:50 +00003342 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3343 fcoe_stat->tx_frames_lo,
3344 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003345
Yuval Mintz86564c32013-01-23 03:21:50 +00003346 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3347 fcoe_stat->tx_frames_lo,
3348 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003349 }
3350
Barak Witkowski1d187b32011-12-05 22:41:50 +00003351 /* ask L5 driver to add data to the struct */
3352 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003353}
3354
3355static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3356{
3357 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3358 struct iscsi_stats_info *iscsi_stat =
3359 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3360
Merav Sicron55c11942012-11-07 00:45:48 +00003361 if (!CNIC_LOADED(bp))
3362 return;
3363
Barak Witkowski2e499d32012-06-26 01:31:19 +00003364 memcpy(iscsi_stat->mac_local + MAC_LEADING_ZERO_CNT,
3365 bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003366
3367 iscsi_stat->qos_priority =
3368 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3369
Barak Witkowski1d187b32011-12-05 22:41:50 +00003370 /* ask L5 driver to add data to the struct */
3371 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003372}
3373
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003374/* called due to MCP event (on pmf):
3375 * reread new bandwidth configuration
3376 * configure FW
3377 * notify others function about the change
3378 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003379static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003380{
3381 if (bp->link_vars.link_up) {
3382 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3383 bnx2x_link_sync_notify(bp);
3384 }
3385 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3386}
3387
Eric Dumazet1191cb82012-04-27 21:39:21 +00003388static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003389{
3390 bnx2x_config_mf_bw(bp);
3391 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3392}
3393
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003394static void bnx2x_handle_eee_event(struct bnx2x *bp)
3395{
3396 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3397 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3398}
3399
Barak Witkowski1d187b32011-12-05 22:41:50 +00003400static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3401{
3402 enum drv_info_opcode op_code;
3403 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3404
3405 /* if drv_info version supported by MFW doesn't match - send NACK */
3406 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3407 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3408 return;
3409 }
3410
3411 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3412 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3413
3414 memset(&bp->slowpath->drv_info_to_mcp, 0,
3415 sizeof(union drv_info_to_mcp));
3416
3417 switch (op_code) {
3418 case ETH_STATS_OPCODE:
3419 bnx2x_drv_info_ether_stat(bp);
3420 break;
3421 case FCOE_STATS_OPCODE:
3422 bnx2x_drv_info_fcoe_stat(bp);
3423 break;
3424 case ISCSI_STATS_OPCODE:
3425 bnx2x_drv_info_iscsi_stat(bp);
3426 break;
3427 default:
3428 /* if op code isn't supported - send NACK */
3429 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3430 return;
3431 }
3432
3433 /* if we got drv_info attn from MFW then these fields are defined in
3434 * shmem2 for sure
3435 */
3436 SHMEM2_WR(bp, drv_info_host_addr_lo,
3437 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3438 SHMEM2_WR(bp, drv_info_host_addr_hi,
3439 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3440
3441 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3442}
3443
Eilon Greenstein2691d512009-08-12 08:22:08 +00003444static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3445{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003446 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003447
3448 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3449
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003450 /*
3451 * This is the only place besides the function initialization
3452 * where the bp->flags can change so it is done without any
3453 * locks
3454 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003455 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003456 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003457 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003458
3459 bnx2x_e1h_disable(bp);
3460 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003461 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003462 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003463
3464 bnx2x_e1h_enable(bp);
3465 }
3466 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3467 }
3468 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003469 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003470 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3471 }
3472
3473 /* Report results to MCP */
3474 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003475 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003476 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003477 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003478}
3479
Michael Chan289129022009-10-10 13:46:53 +00003480/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003481static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003482{
3483 struct eth_spe *next_spe = bp->spq_prod_bd;
3484
3485 if (bp->spq_prod_bd == bp->spq_last_bd) {
3486 bp->spq_prod_bd = bp->spq;
3487 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003488 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003489 } else {
3490 bp->spq_prod_bd++;
3491 bp->spq_prod_idx++;
3492 }
3493 return next_spe;
3494}
3495
3496/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003497static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003498{
3499 int func = BP_FUNC(bp);
3500
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003501 /*
3502 * Make sure that BD data is updated before writing the producer:
3503 * BD data is written to the memory, the producer is read from the
3504 * memory, thus we need a full memory barrier to ensure the ordering.
3505 */
3506 mb();
Michael Chan289129022009-10-10 13:46:53 +00003507
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003508 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003509 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003510 mmiowb();
3511}
3512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003513/**
3514 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3515 *
3516 * @cmd: command to check
3517 * @cmd_type: command type
3518 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003519static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003520{
3521 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003522 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003523 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3524 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3525 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3526 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3527 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3528 return true;
3529 else
3530 return false;
3531
3532}
3533
3534
3535/**
3536 * bnx2x_sp_post - place a single command on an SP ring
3537 *
3538 * @bp: driver handle
3539 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3540 * @cid: SW CID the command is related to
3541 * @data_hi: command private data address (high 32 bits)
3542 * @data_lo: command private data address (low 32 bits)
3543 * @cmd_type: command type (e.g. NONE, ETH)
3544 *
3545 * SP data is handled as if it's always an address pair, thus data fields are
3546 * not swapped to little endian in upper functions. Instead this function swaps
3547 * data as if it's two u32 fields.
3548 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003549int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003550 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003551{
Michael Chan289129022009-10-10 13:46:53 +00003552 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003553 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003554 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003555
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003557 if (unlikely(bp->panic)) {
3558 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003559 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003560 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003561#endif
3562
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003563 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003564
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003565 if (common) {
3566 if (!atomic_read(&bp->eq_spq_left)) {
3567 BNX2X_ERR("BUG! EQ ring full!\n");
3568 spin_unlock_bh(&bp->spq_lock);
3569 bnx2x_panic();
3570 return -EBUSY;
3571 }
3572 } else if (!atomic_read(&bp->cq_spq_left)) {
3573 BNX2X_ERR("BUG! SPQ ring full!\n");
3574 spin_unlock_bh(&bp->spq_lock);
3575 bnx2x_panic();
3576 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003577 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003578
Michael Chan289129022009-10-10 13:46:53 +00003579 spe = bnx2x_sp_get_next(bp);
3580
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003581 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003582 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003583 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3584 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003585
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003586 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003587
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003588 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3589 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003590
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003591 spe->hdr.type = cpu_to_le16(type);
3592
3593 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3594 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3595
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003596 /*
3597 * It's ok if the actual decrement is issued towards the memory
3598 * somewhere between the spin_lock and spin_unlock. Thus no
3599 * more explict memory barrier is needed.
3600 */
3601 if (common)
3602 atomic_dec(&bp->eq_spq_left);
3603 else
3604 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003605
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003606
Merav Sicron51c1a582012-03-18 10:33:38 +00003607 DP(BNX2X_MSG_SP,
3608 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003609 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3610 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003611 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003612 HW_CID(bp, cid), data_hi, data_lo, type,
3613 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003614
Michael Chan289129022009-10-10 13:46:53 +00003615 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003616 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003617 return 0;
3618}
3619
3620/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003621static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003622{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003623 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003624 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003625
3626 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003627 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003628 val = (1UL << 31);
3629 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3630 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3631 if (val & (1L << 31))
3632 break;
3633
3634 msleep(5);
3635 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003636 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003637 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003638 rc = -EBUSY;
3639 }
3640
3641 return rc;
3642}
3643
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003644/* release split MCP access lock register */
3645static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003646{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003647 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003648}
3649
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003650#define BNX2X_DEF_SB_ATT_IDX 0x0001
3651#define BNX2X_DEF_SB_IDX 0x0002
3652
Eric Dumazet1191cb82012-04-27 21:39:21 +00003653static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003654{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003655 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003656 u16 rc = 0;
3657
3658 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003659 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3660 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003661 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003662 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003663
3664 if (bp->def_idx != def_sb->sp_sb.running_index) {
3665 bp->def_idx = def_sb->sp_sb.running_index;
3666 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003667 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003668
3669 /* Do not reorder: indecies reading should complete before handling */
3670 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003671 return rc;
3672}
3673
3674/*
3675 * slow path service functions
3676 */
3677
3678static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3679{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003680 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003681 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3682 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003683 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3684 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003685 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003686 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003687 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003688
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003689 if (bp->attn_state & asserted)
3690 BNX2X_ERR("IGU ERROR\n");
3691
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003692 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3693 aeu_mask = REG_RD(bp, aeu_addr);
3694
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003695 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003696 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003697 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003698 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003699
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003700 REG_WR(bp, aeu_addr, aeu_mask);
3701 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003702
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003703 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003704 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003705 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003706
3707 if (asserted & ATTN_HARD_WIRED_MASK) {
3708 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003709
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003710 bnx2x_acquire_phy_lock(bp);
3711
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003712 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003713 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003714
Yaniv Rosner361c3912011-06-14 01:33:19 +00003715 /* If nig_mask is not set, no need to call the update
3716 * function.
3717 */
3718 if (nig_mask) {
3719 REG_WR(bp, nig_int_mask_addr, 0);
3720
3721 bnx2x_link_attn(bp);
3722 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003723
3724 /* handle unicore attn? */
3725 }
3726 if (asserted & ATTN_SW_TIMER_4_FUNC)
3727 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3728
3729 if (asserted & GPIO_2_FUNC)
3730 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3731
3732 if (asserted & GPIO_3_FUNC)
3733 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3734
3735 if (asserted & GPIO_4_FUNC)
3736 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3737
3738 if (port == 0) {
3739 if (asserted & ATTN_GENERAL_ATTN_1) {
3740 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3741 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3742 }
3743 if (asserted & ATTN_GENERAL_ATTN_2) {
3744 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3745 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3746 }
3747 if (asserted & ATTN_GENERAL_ATTN_3) {
3748 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3749 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3750 }
3751 } else {
3752 if (asserted & ATTN_GENERAL_ATTN_4) {
3753 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3754 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3755 }
3756 if (asserted & ATTN_GENERAL_ATTN_5) {
3757 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3758 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3759 }
3760 if (asserted & ATTN_GENERAL_ATTN_6) {
3761 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3762 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3763 }
3764 }
3765
3766 } /* if hardwired */
3767
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003768 if (bp->common.int_block == INT_BLOCK_HC)
3769 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3770 COMMAND_REG_ATTN_BITS_SET);
3771 else
3772 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3773
3774 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3775 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3776 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003777
3778 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003779 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003780 /* Verify that IGU ack through BAR was written before restoring
3781 * NIG mask. This loop should exit after 2-3 iterations max.
3782 */
3783 if (bp->common.int_block != INT_BLOCK_HC) {
3784 u32 cnt = 0, igu_acked;
3785 do {
3786 igu_acked = REG_RD(bp,
3787 IGU_REG_ATTENTION_ACK_BITS);
3788 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3789 (++cnt < MAX_IGU_ATTN_ACK_TO));
3790 if (!igu_acked)
3791 DP(NETIF_MSG_HW,
3792 "Failed to verify IGU ack on time\n");
3793 barrier();
3794 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003795 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003796 bnx2x_release_phy_lock(bp);
3797 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003798}
3799
Eric Dumazet1191cb82012-04-27 21:39:21 +00003800static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003801{
3802 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003803 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003804 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003805 ext_phy_config =
3806 SHMEM_RD(bp,
3807 dev_info.port_hw_config[port].external_phy_config);
3808
3809 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3810 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003811 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003812 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003813
3814 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003815 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3816 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003817
3818 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00003819 * Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003820 * This is due to some boards consuming sufficient power when driver is
3821 * up to overheat if fan fails.
3822 */
3823 smp_mb__before_clear_bit();
3824 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3825 smp_mb__after_clear_bit();
3826 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3827
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003828}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003829
Eric Dumazet1191cb82012-04-27 21:39:21 +00003830static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003831{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003832 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003833 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003834 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003835
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003836 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3837 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003838
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003839 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003840
3841 val = REG_RD(bp, reg_offset);
3842 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3843 REG_WR(bp, reg_offset, val);
3844
3845 BNX2X_ERR("SPIO5 hw attention\n");
3846
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003847 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003848 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003849 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003850 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003851
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003852 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003853 bnx2x_acquire_phy_lock(bp);
3854 bnx2x_handle_module_detect_int(&bp->link_params);
3855 bnx2x_release_phy_lock(bp);
3856 }
3857
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003858 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3859
3860 val = REG_RD(bp, reg_offset);
3861 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3862 REG_WR(bp, reg_offset, val);
3863
3864 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003865 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003866 bnx2x_panic();
3867 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003868}
3869
Eric Dumazet1191cb82012-04-27 21:39:21 +00003870static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003871{
3872 u32 val;
3873
Eilon Greenstein0626b892009-02-12 08:38:14 +00003874 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003875
3876 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3877 BNX2X_ERR("DB hw attention 0x%x\n", val);
3878 /* DORQ discard attention */
3879 if (val & 0x2)
3880 BNX2X_ERR("FATAL error from DORQ\n");
3881 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003882
3883 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3884
3885 int port = BP_PORT(bp);
3886 int reg_offset;
3887
3888 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3889 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3890
3891 val = REG_RD(bp, reg_offset);
3892 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3893 REG_WR(bp, reg_offset, val);
3894
3895 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003896 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003897 bnx2x_panic();
3898 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003899}
3900
Eric Dumazet1191cb82012-04-27 21:39:21 +00003901static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003902{
3903 u32 val;
3904
3905 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3906
3907 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3908 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3909 /* CFC error attention */
3910 if (val & 0x2)
3911 BNX2X_ERR("FATAL error from CFC\n");
3912 }
3913
3914 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003915 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003916 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003917 /* RQ_USDMDP_FIFO_OVERFLOW */
3918 if (val & 0x18000)
3919 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003920
3921 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003922 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3923 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3924 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003925 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003926
3927 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3928
3929 int port = BP_PORT(bp);
3930 int reg_offset;
3931
3932 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3933 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3934
3935 val = REG_RD(bp, reg_offset);
3936 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3937 REG_WR(bp, reg_offset, val);
3938
3939 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003940 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003941 bnx2x_panic();
3942 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003943}
3944
Eric Dumazet1191cb82012-04-27 21:39:21 +00003945static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003946{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003947 u32 val;
3948
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003949 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3950
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003951 if (attn & BNX2X_PMF_LINK_ASSERT) {
3952 int func = BP_FUNC(bp);
3953
3954 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003955 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003956 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3957 func_mf_config[BP_ABS_FUNC(bp)].config);
3958 val = SHMEM_RD(bp,
3959 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003960 if (val & DRV_STATUS_DCC_EVENT_MASK)
3961 bnx2x_dcc_event(bp,
3962 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003963
3964 if (val & DRV_STATUS_SET_MF_BW)
3965 bnx2x_set_mf_bw(bp);
3966
Barak Witkowski1d187b32011-12-05 22:41:50 +00003967 if (val & DRV_STATUS_DRV_INFO_REQ)
3968 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003969
3970 if (val & DRV_STATUS_VF_DISABLED)
3971 bnx2x_vf_handle_flr_event(bp);
3972
Eilon Greenstein2691d512009-08-12 08:22:08 +00003973 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003974 bnx2x_pmf_update(bp);
3975
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003976 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003977 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3978 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003979 /* start dcbx state machine */
3980 bnx2x_dcbx_set_params(bp,
3981 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003982 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3983 bnx2x_handle_afex_cmd(bp,
3984 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003985 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3986 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003987 if (bp->link_vars.periodic_flags &
3988 PERIODIC_FLAGS_LINK_EVENT) {
3989 /* sync with link */
3990 bnx2x_acquire_phy_lock(bp);
3991 bp->link_vars.periodic_flags &=
3992 ~PERIODIC_FLAGS_LINK_EVENT;
3993 bnx2x_release_phy_lock(bp);
3994 if (IS_MF(bp))
3995 bnx2x_link_sync_notify(bp);
3996 bnx2x_link_report(bp);
3997 }
3998 /* Always call it here: bnx2x_link_report() will
3999 * prevent the link indication duplication.
4000 */
4001 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004002 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004003
4004 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004005 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004006 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4007 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4008 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4009 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4010 bnx2x_panic();
4011
4012 } else if (attn & BNX2X_MCP_ASSERT) {
4013
4014 BNX2X_ERR("MCP assert!\n");
4015 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004016 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004017
4018 } else
4019 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4020 }
4021
4022 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004023 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4024 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004025 val = CHIP_IS_E1(bp) ? 0 :
4026 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004027 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4028 }
4029 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004030 val = CHIP_IS_E1(bp) ? 0 :
4031 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004032 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4033 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004034 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004035 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004036}
4037
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004038/*
4039 * Bits map:
4040 * 0-7 - Engine0 load counter.
4041 * 8-15 - Engine1 load counter.
4042 * 16 - Engine0 RESET_IN_PROGRESS bit.
4043 * 17 - Engine1 RESET_IN_PROGRESS bit.
4044 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4045 * on the engine
4046 * 19 - Engine1 ONE_IS_LOADED.
4047 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4048 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4049 * just the one belonging to its engine).
4050 *
4051 */
4052#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4053
4054#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4055#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4056#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4057#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4058#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4059#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4060#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004061
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004062/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004063 * Set the GLOBAL_RESET bit.
4064 *
4065 * Should be run under rtnl lock
4066 */
4067void bnx2x_set_reset_global(struct bnx2x *bp)
4068{
Ariel Eliorf16da432012-01-26 06:01:50 +00004069 u32 val;
4070 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4071 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004072 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004073 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004074}
4075
4076/*
4077 * Clear the GLOBAL_RESET bit.
4078 *
4079 * Should be run under rtnl lock
4080 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004081static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004082{
Ariel Eliorf16da432012-01-26 06:01:50 +00004083 u32 val;
4084 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4085 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004086 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004087 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004088}
4089
4090/*
4091 * Checks the GLOBAL_RESET bit.
4092 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004093 * should be run under rtnl lock
4094 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004095static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004096{
4097 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4098
4099 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4100 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4101}
4102
4103/*
4104 * Clear RESET_IN_PROGRESS bit for the current engine.
4105 *
4106 * Should be run under rtnl lock
4107 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004108static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004109{
Ariel Eliorf16da432012-01-26 06:01:50 +00004110 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004111 u32 bit = BP_PATH(bp) ?
4112 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004113 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4114 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004115
4116 /* Clear the bit */
4117 val &= ~bit;
4118 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004119
4120 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004121}
4122
4123/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004124 * Set RESET_IN_PROGRESS for the current engine.
4125 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004126 * should be run under rtnl lock
4127 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004128void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004129{
Ariel Eliorf16da432012-01-26 06:01:50 +00004130 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004131 u32 bit = BP_PATH(bp) ?
4132 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004133 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4134 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004135
4136 /* Set the bit */
4137 val |= bit;
4138 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004139 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004140}
4141
4142/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004143 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004144 * should be run under rtnl lock
4145 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004146bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004147{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004148 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4149 u32 bit = engine ?
4150 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4151
4152 /* return false if bit is set */
4153 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004154}
4155
4156/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004157 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004158 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004159 * should be run under rtnl lock
4160 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004161void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004162{
Ariel Eliorf16da432012-01-26 06:01:50 +00004163 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004164 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4165 BNX2X_PATH0_LOAD_CNT_MASK;
4166 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4167 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004168
Ariel Eliorf16da432012-01-26 06:01:50 +00004169 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4170 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4171
Merav Sicron51c1a582012-03-18 10:33:38 +00004172 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004173
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004174 /* get the current counter value */
4175 val1 = (val & mask) >> shift;
4176
Ariel Elior889b9af2012-01-26 06:01:51 +00004177 /* set bit of that PF */
4178 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004179
4180 /* clear the old value */
4181 val &= ~mask;
4182
4183 /* set the new one */
4184 val |= ((val1 << shift) & mask);
4185
4186 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004187 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004188}
4189
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004190/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004191 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004192 *
4193 * @bp: driver handle
4194 *
4195 * Should be run under rtnl lock.
4196 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004197 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004198 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004199bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004200{
Ariel Eliorf16da432012-01-26 06:01:50 +00004201 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004202 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4203 BNX2X_PATH0_LOAD_CNT_MASK;
4204 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4205 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004206
Ariel Eliorf16da432012-01-26 06:01:50 +00004207 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4208 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004209 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004210
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004211 /* get the current counter value */
4212 val1 = (val & mask) >> shift;
4213
Ariel Elior889b9af2012-01-26 06:01:51 +00004214 /* clear bit of that PF */
4215 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004216
4217 /* clear the old value */
4218 val &= ~mask;
4219
4220 /* set the new one */
4221 val |= ((val1 << shift) & mask);
4222
4223 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004224 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4225 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004226}
4227
4228/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004229 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004230 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004231 * should be run under rtnl lock
4232 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004233static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004234{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004235 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4236 BNX2X_PATH0_LOAD_CNT_MASK);
4237 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4238 BNX2X_PATH0_LOAD_CNT_SHIFT);
4239 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4240
Merav Sicron51c1a582012-03-18 10:33:38 +00004241 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004242
4243 val = (val & mask) >> shift;
4244
Merav Sicron51c1a582012-03-18 10:33:38 +00004245 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4246 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004247
Ariel Elior889b9af2012-01-26 06:01:51 +00004248 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004249}
4250
Eric Dumazet1191cb82012-04-27 21:39:21 +00004251static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004252{
Joe Perchesf1deab52011-08-14 12:16:21 +00004253 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004254}
4255
Eric Dumazet1191cb82012-04-27 21:39:21 +00004256static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4257 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004258{
4259 int i = 0;
4260 u32 cur_bit = 0;
4261 for (i = 0; sig; i++) {
4262 cur_bit = ((u32)0x1 << i);
4263 if (sig & cur_bit) {
4264 switch (cur_bit) {
4265 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004266 if (print)
4267 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004268 break;
4269 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004270 if (print)
4271 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004272 break;
4273 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274 if (print)
4275 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004276 break;
4277 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004278 if (print)
4279 _print_next_block(par_num++,
4280 "SEARCHER");
4281 break;
4282 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4283 if (print)
4284 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004285 break;
4286 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004287 if (print)
4288 _print_next_block(par_num++, "TSEMI");
4289 break;
4290 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4291 if (print)
4292 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004293 break;
4294 }
4295
4296 /* Clear the bit */
4297 sig &= ~cur_bit;
4298 }
4299 }
4300
4301 return par_num;
4302}
4303
Eric Dumazet1191cb82012-04-27 21:39:21 +00004304static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4305 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004306{
4307 int i = 0;
4308 u32 cur_bit = 0;
4309 for (i = 0; sig; i++) {
4310 cur_bit = ((u32)0x1 << i);
4311 if (sig & cur_bit) {
4312 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004313 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4314 if (print)
4315 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004316 break;
4317 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004318 if (print)
4319 _print_next_block(par_num++, "QM");
4320 break;
4321 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4322 if (print)
4323 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004324 break;
4325 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004326 if (print)
4327 _print_next_block(par_num++, "XSDM");
4328 break;
4329 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4330 if (print)
4331 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004332 break;
4333 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004334 if (print)
4335 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004336 break;
4337 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004338 if (print)
4339 _print_next_block(par_num++,
4340 "DOORBELLQ");
4341 break;
4342 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4343 if (print)
4344 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004345 break;
4346 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004347 if (print)
4348 _print_next_block(par_num++,
4349 "VAUX PCI CORE");
4350 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004351 break;
4352 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004353 if (print)
4354 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004355 break;
4356 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004357 if (print)
4358 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004359 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004360 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4361 if (print)
4362 _print_next_block(par_num++, "UCM");
4363 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004364 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004365 if (print)
4366 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004367 break;
4368 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004369 if (print)
4370 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004371 break;
4372 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004373 if (print)
4374 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004375 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004376 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4377 if (print)
4378 _print_next_block(par_num++, "CCM");
4379 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004380 }
4381
4382 /* Clear the bit */
4383 sig &= ~cur_bit;
4384 }
4385 }
4386
4387 return par_num;
4388}
4389
Eric Dumazet1191cb82012-04-27 21:39:21 +00004390static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4391 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004392{
4393 int i = 0;
4394 u32 cur_bit = 0;
4395 for (i = 0; sig; i++) {
4396 cur_bit = ((u32)0x1 << i);
4397 if (sig & cur_bit) {
4398 switch (cur_bit) {
4399 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004400 if (print)
4401 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004402 break;
4403 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004404 if (print)
4405 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004406 break;
4407 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004408 if (print)
4409 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004410 "PXPPCICLOCKCLIENT");
4411 break;
4412 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004413 if (print)
4414 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004415 break;
4416 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004417 if (print)
4418 _print_next_block(par_num++, "CDU");
4419 break;
4420 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4421 if (print)
4422 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004423 break;
4424 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004425 if (print)
4426 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004427 break;
4428 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004429 if (print)
4430 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004431 break;
4432 }
4433
4434 /* Clear the bit */
4435 sig &= ~cur_bit;
4436 }
4437 }
4438
4439 return par_num;
4440}
4441
Eric Dumazet1191cb82012-04-27 21:39:21 +00004442static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4443 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004444{
4445 int i = 0;
4446 u32 cur_bit = 0;
4447 for (i = 0; sig; i++) {
4448 cur_bit = ((u32)0x1 << i);
4449 if (sig & cur_bit) {
4450 switch (cur_bit) {
4451 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004452 if (print)
4453 _print_next_block(par_num++, "MCP ROM");
4454 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004455 break;
4456 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004457 if (print)
4458 _print_next_block(par_num++,
4459 "MCP UMP RX");
4460 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004461 break;
4462 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004463 if (print)
4464 _print_next_block(par_num++,
4465 "MCP UMP TX");
4466 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004467 break;
4468 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004469 if (print)
4470 _print_next_block(par_num++,
4471 "MCP SCPAD");
4472 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004473 break;
4474 }
4475
4476 /* Clear the bit */
4477 sig &= ~cur_bit;
4478 }
4479 }
4480
4481 return par_num;
4482}
4483
Eric Dumazet1191cb82012-04-27 21:39:21 +00004484static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4485 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004486{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004487 int i = 0;
4488 u32 cur_bit = 0;
4489 for (i = 0; sig; i++) {
4490 cur_bit = ((u32)0x1 << i);
4491 if (sig & cur_bit) {
4492 switch (cur_bit) {
4493 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4494 if (print)
4495 _print_next_block(par_num++, "PGLUE_B");
4496 break;
4497 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4498 if (print)
4499 _print_next_block(par_num++, "ATC");
4500 break;
4501 }
4502
4503 /* Clear the bit */
4504 sig &= ~cur_bit;
4505 }
4506 }
4507
4508 return par_num;
4509}
4510
Eric Dumazet1191cb82012-04-27 21:39:21 +00004511static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4512 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004513{
4514 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4515 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4516 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4517 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4518 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004519 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004520 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4521 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004522 sig[0] & HW_PRTY_ASSERT_SET_0,
4523 sig[1] & HW_PRTY_ASSERT_SET_1,
4524 sig[2] & HW_PRTY_ASSERT_SET_2,
4525 sig[3] & HW_PRTY_ASSERT_SET_3,
4526 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004527 if (print)
4528 netdev_err(bp->dev,
4529 "Parity errors detected in blocks: ");
4530 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004531 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004532 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004533 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004534 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004535 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004536 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004537 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4538 par_num = bnx2x_check_blocks_with_parity4(
4539 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4540
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004541 if (print)
4542 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004543
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004544 return true;
4545 } else
4546 return false;
4547}
4548
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004549/**
4550 * bnx2x_chk_parity_attn - checks for parity attentions.
4551 *
4552 * @bp: driver handle
4553 * @global: true if there was a global attention
4554 * @print: show parity attention in syslog
4555 */
4556bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004557{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004558 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004559 int port = BP_PORT(bp);
4560
4561 attn.sig[0] = REG_RD(bp,
4562 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4563 port*4);
4564 attn.sig[1] = REG_RD(bp,
4565 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4566 port*4);
4567 attn.sig[2] = REG_RD(bp,
4568 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4569 port*4);
4570 attn.sig[3] = REG_RD(bp,
4571 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4572 port*4);
4573
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004574 if (!CHIP_IS_E1x(bp))
4575 attn.sig[4] = REG_RD(bp,
4576 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4577 port*4);
4578
4579 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004580}
4581
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004582
Eric Dumazet1191cb82012-04-27 21:39:21 +00004583static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004584{
4585 u32 val;
4586 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4587
4588 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4589 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4590 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004591 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004592 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004593 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004594 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004595 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004596 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004597 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004598 if (val &
4599 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004600 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004601 if (val &
4602 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004603 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004604 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004605 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004606 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004607 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004608 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004609 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004610 }
4611 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4612 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4613 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4614 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4615 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4616 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004617 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004618 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004619 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004620 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004621 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004622 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4623 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4624 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004625 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004626 }
4627
4628 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4629 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4630 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4631 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4632 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4633 }
4634
4635}
4636
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004637static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4638{
4639 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004640 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004641 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004642 u32 reg_addr;
4643 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004644 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004645 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004646
4647 /* need to take HW lock because MCP or other port might also
4648 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004649 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004650
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004651 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4652#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004653 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004654 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004655 /* Disable HW interrupts */
4656 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004657 /* In case of parity errors don't handle attentions so that
4658 * other function would "see" parity errors.
4659 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004660#else
4661 bnx2x_panic();
4662#endif
4663 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004664 return;
4665 }
4666
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004667 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4668 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4669 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4670 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004671 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004672 attn.sig[4] =
4673 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4674 else
4675 attn.sig[4] = 0;
4676
4677 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4678 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004679
4680 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4681 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004682 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004683
Merav Sicron51c1a582012-03-18 10:33:38 +00004684 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004685 index,
4686 group_mask->sig[0], group_mask->sig[1],
4687 group_mask->sig[2], group_mask->sig[3],
4688 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004689
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004690 bnx2x_attn_int_deasserted4(bp,
4691 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004692 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004693 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004694 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004695 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004696 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004697 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004698 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004699 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004700 }
4701 }
4702
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004703 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004704
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004705 if (bp->common.int_block == INT_BLOCK_HC)
4706 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4707 COMMAND_REG_ATTN_BITS_CLR);
4708 else
4709 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004710
4711 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004712 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4713 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004714 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004717 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004718
4719 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4720 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4721
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004722 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4723 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004724
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004725 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4726 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004727 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004728 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4729
4730 REG_WR(bp, reg_addr, aeu_mask);
4731 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004732
4733 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4734 bp->attn_state &= ~deasserted;
4735 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4736}
4737
4738static void bnx2x_attn_int(struct bnx2x *bp)
4739{
4740 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004741 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4742 attn_bits);
4743 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4744 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004745 u32 attn_state = bp->attn_state;
4746
4747 /* look for changed bits */
4748 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4749 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4750
4751 DP(NETIF_MSG_HW,
4752 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4753 attn_bits, attn_ack, asserted, deasserted);
4754
4755 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004756 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004757
4758 /* handle bits that were raised */
4759 if (asserted)
4760 bnx2x_attn_int_asserted(bp, asserted);
4761
4762 if (deasserted)
4763 bnx2x_attn_int_deasserted(bp, deasserted);
4764}
4765
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004766void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4767 u16 index, u8 op, u8 update)
4768{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004769 u32 igu_addr = bp->igu_base_addr;
4770 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004771 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4772 igu_addr);
4773}
4774
Eric Dumazet1191cb82012-04-27 21:39:21 +00004775static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004776{
4777 /* No memory barriers */
4778 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4779 mmiowb(); /* keep prod updates ordered */
4780}
4781
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004782static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4783 union event_ring_elem *elem)
4784{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004785 u8 err = elem->message.error;
4786
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004787 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004788 (cid < bp->cnic_eth_dev.starting_cid &&
4789 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004790 return 1;
4791
4792 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004794 if (unlikely(err)) {
4795
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004796 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4797 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004798 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004799 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004800 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004801 return 0;
4802}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004803
Eric Dumazet1191cb82012-04-27 21:39:21 +00004804static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004805{
4806 struct bnx2x_mcast_ramrod_params rparam;
4807 int rc;
4808
4809 memset(&rparam, 0, sizeof(rparam));
4810
4811 rparam.mcast_obj = &bp->mcast_obj;
4812
4813 netif_addr_lock_bh(bp->dev);
4814
4815 /* Clear pending state for the last command */
4816 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4817
4818 /* If there are pending mcast commands - send them */
4819 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4820 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4821 if (rc < 0)
4822 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4823 rc);
4824 }
4825
4826 netif_addr_unlock_bh(bp->dev);
4827}
4828
Eric Dumazet1191cb82012-04-27 21:39:21 +00004829static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4830 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004831{
4832 unsigned long ramrod_flags = 0;
4833 int rc = 0;
4834 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4835 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4836
4837 /* Always push next commands out, don't wait here */
4838 __set_bit(RAMROD_CONT, &ramrod_flags);
4839
Yuval Mintz86564c32013-01-23 03:21:50 +00004840 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
4841 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004842 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004843 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004844 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004845 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4846 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004847 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004848
4849 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004850 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004851 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004852 /* This is only relevant for 57710 where multicast MACs are
4853 * configured as unicast MACs using the same ramrod.
4854 */
4855 bnx2x_handle_mcast_eqe(bp);
4856 return;
4857 default:
4858 BNX2X_ERR("Unsupported classification command: %d\n",
4859 elem->message.data.eth_event.echo);
4860 return;
4861 }
4862
4863 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4864
4865 if (rc < 0)
4866 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4867 else if (rc > 0)
4868 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4869
4870}
4871
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004872static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004873
Eric Dumazet1191cb82012-04-27 21:39:21 +00004874static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004875{
4876 netif_addr_lock_bh(bp->dev);
4877
4878 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4879
4880 /* Send rx_mode command again if was requested */
4881 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4882 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004883 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4884 &bp->sp_state))
4885 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4886 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4887 &bp->sp_state))
4888 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004889
4890 netif_addr_unlock_bh(bp->dev);
4891}
4892
Eric Dumazet1191cb82012-04-27 21:39:21 +00004893static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004894 union event_ring_elem *elem)
4895{
4896 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4897 DP(BNX2X_MSG_SP,
4898 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4899 elem->message.data.vif_list_event.func_bit_map);
4900 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4901 elem->message.data.vif_list_event.func_bit_map);
4902 } else if (elem->message.data.vif_list_event.echo ==
4903 VIF_LIST_RULE_SET) {
4904 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4905 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4906 }
4907}
4908
4909/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004910static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004911{
4912 int q, rc;
4913 struct bnx2x_fastpath *fp;
4914 struct bnx2x_queue_state_params queue_params = {NULL};
4915 struct bnx2x_queue_update_params *q_update_params =
4916 &queue_params.params.update;
4917
Yuval Mintz2de67432013-01-23 03:21:43 +00004918 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00004919 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4920
4921 /* set silent vlan removal values according to vlan mode */
4922 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4923 &q_update_params->update_flags);
4924 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4925 &q_update_params->update_flags);
4926 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4927
4928 /* in access mode mark mask and value are 0 to strip all vlans */
4929 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4930 q_update_params->silent_removal_value = 0;
4931 q_update_params->silent_removal_mask = 0;
4932 } else {
4933 q_update_params->silent_removal_value =
4934 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4935 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4936 }
4937
4938 for_each_eth_queue(bp, q) {
4939 /* Set the appropriate Queue object */
4940 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004941 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004942
4943 /* send the ramrod */
4944 rc = bnx2x_queue_state_change(bp, &queue_params);
4945 if (rc < 0)
4946 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4947 q);
4948 }
4949
Barak Witkowskia3348722012-04-23 03:04:46 +00004950 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004951 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004952 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004953
4954 /* clear pending completion bit */
4955 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4956
4957 /* mark latest Q bit */
4958 smp_mb__before_clear_bit();
4959 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4960 smp_mb__after_clear_bit();
4961
4962 /* send Q update ramrod for FCoE Q */
4963 rc = bnx2x_queue_state_change(bp, &queue_params);
4964 if (rc < 0)
4965 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4966 q);
4967 } else {
4968 /* If no FCoE ring - ACK MCP now */
4969 bnx2x_link_report(bp);
4970 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4971 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004972}
4973
Eric Dumazet1191cb82012-04-27 21:39:21 +00004974static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004975 struct bnx2x *bp, u32 cid)
4976{
Joe Perches94f05b02011-08-14 12:16:20 +00004977 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004978
4979 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004980 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004981 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004982 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004983}
4984
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004985static void bnx2x_eq_int(struct bnx2x *bp)
4986{
4987 u16 hw_cons, sw_cons, sw_prod;
4988 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00004989 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004990 u32 cid;
4991 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004992 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004993 struct bnx2x_queue_sp_obj *q_obj;
4994 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4995 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004996
4997 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4998
4999 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
5000 * when we get the the next-page we nned to adjust so the loop
5001 * condition below will be met. The next element is the size of a
5002 * regular element and hence incrementing by 1
5003 */
5004 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5005 hw_cons++;
5006
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005007 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005008 * specific bp, thus there is no need in "paired" read memory
5009 * barrier here.
5010 */
5011 sw_cons = bp->eq_cons;
5012 sw_prod = bp->eq_prod;
5013
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005014 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005015 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005016
5017 for (; sw_cons != hw_cons;
5018 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5019
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005020 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5021
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005022 rc = bnx2x_iov_eq_sp_event(bp, elem);
5023 if (!rc) {
5024 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5025 rc);
5026 goto next_spqe;
5027 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005028
Yuval Mintz86564c32013-01-23 03:21:50 +00005029 /* elem CID originates from FW; actually LE */
5030 cid = SW_CID((__force __le32)
5031 elem->message.data.cfc_del_event.cid);
5032 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005033
5034 /* handle eq element */
5035 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005036 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5037 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5038 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5039 continue;
5040
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005041 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005042 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5043 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005044 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005045 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005046 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005047
5048 case EVENT_RING_OPCODE_CFC_DEL:
5049 /* handle according to cid range */
5050 /*
5051 * we may want to verify here that the bp state is
5052 * HALTING
5053 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005054 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005055 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005056
5057 if (CNIC_LOADED(bp) &&
5058 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005059 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005061 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5062
5063 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5064 break;
5065
5066
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005067
5068 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005069
5070 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005071 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005072 if (f_obj->complete_cmd(bp, f_obj,
5073 BNX2X_F_CMD_TX_STOP))
5074 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005075 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5076 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005077
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005078 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005079 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005080 if (f_obj->complete_cmd(bp, f_obj,
5081 BNX2X_F_CMD_TX_START))
5082 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005083 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5084 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005085
Barak Witkowskia3348722012-04-23 03:04:46 +00005086 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005087 echo = elem->message.data.function_update_event.echo;
5088 if (echo == SWITCH_UPDATE) {
5089 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5090 "got FUNC_SWITCH_UPDATE ramrod\n");
5091 if (f_obj->complete_cmd(
5092 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5093 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005094
Merav Sicron55c11942012-11-07 00:45:48 +00005095 } else {
5096 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5097 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5098 f_obj->complete_cmd(bp, f_obj,
5099 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005100
Merav Sicron55c11942012-11-07 00:45:48 +00005101 /* We will perform the Queues update from
5102 * sp_rtnl task as all Queue SP operations
5103 * should run under rtnl_lock.
5104 */
5105 smp_mb__before_clear_bit();
5106 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5107 &bp->sp_rtnl_state);
5108 smp_mb__after_clear_bit();
5109
5110 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5111 }
5112
Barak Witkowskia3348722012-04-23 03:04:46 +00005113 goto next_spqe;
5114
5115 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5116 f_obj->complete_cmd(bp, f_obj,
5117 BNX2X_F_CMD_AFEX_VIFLISTS);
5118 bnx2x_after_afex_vif_lists(bp, elem);
5119 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005120 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005121 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5122 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005123 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5124 break;
5125
5126 goto next_spqe;
5127
5128 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005129 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5130 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005131 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5132 break;
5133
5134 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005135 }
5136
5137 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005138 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5139 BNX2X_STATE_OPEN):
5140 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005141 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005142 cid = elem->message.data.eth_event.echo &
5143 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005144 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005145 cid);
5146 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005147 break;
5148
5149 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5150 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005151 case (EVENT_RING_OPCODE_SET_MAC |
5152 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005153 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5154 BNX2X_STATE_OPEN):
5155 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5156 BNX2X_STATE_DIAG):
5157 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5158 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005159 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005160 bnx2x_handle_classification_eqe(bp, elem);
5161 break;
5162
5163 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5164 BNX2X_STATE_OPEN):
5165 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5166 BNX2X_STATE_DIAG):
5167 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5168 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005169 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005170 bnx2x_handle_mcast_eqe(bp);
5171 break;
5172
5173 case (EVENT_RING_OPCODE_FILTERS_RULES |
5174 BNX2X_STATE_OPEN):
5175 case (EVENT_RING_OPCODE_FILTERS_RULES |
5176 BNX2X_STATE_DIAG):
5177 case (EVENT_RING_OPCODE_FILTERS_RULES |
5178 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005179 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005180 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005181 break;
5182 default:
5183 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005184 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5185 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005186 }
5187next_spqe:
5188 spqe_cnt++;
5189 } /* for */
5190
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005191 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005192 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193
5194 bp->eq_cons = sw_cons;
5195 bp->eq_prod = sw_prod;
5196 /* Make sure that above mem writes were issued towards the memory */
5197 smp_wmb();
5198
5199 /* update producer */
5200 bnx2x_update_eq_prod(bp, bp->eq_prod);
5201}
5202
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005203static void bnx2x_sp_task(struct work_struct *work)
5204{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005205 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005206
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005207 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005208
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005209 /* make sure the atomic interupt_occurred has been written */
5210 smp_rmb();
5211 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005212
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005213 /* what work needs to be performed? */
5214 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005215
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005216 DP(BNX2X_MSG_SP, "status %x\n", status);
5217 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5218 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005219
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005220 /* HW attentions */
5221 if (status & BNX2X_DEF_SB_ATT_IDX) {
5222 bnx2x_attn_int(bp);
5223 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005224 }
Merav Sicron55c11942012-11-07 00:45:48 +00005225
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005226 /* SP events: STAT_QUERY and others */
5227 if (status & BNX2X_DEF_SB_IDX) {
5228 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005229
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005230 if (FCOE_INIT(bp) &&
5231 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5232 /* Prevent local bottom-halves from running as
5233 * we are going to change the local NAPI list.
5234 */
5235 local_bh_disable();
5236 napi_schedule(&bnx2x_fcoe(bp, napi));
5237 local_bh_enable();
5238 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005239
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005240 /* Handle EQ completions */
5241 bnx2x_eq_int(bp);
5242 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5243 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5244
5245 status &= ~BNX2X_DEF_SB_IDX;
5246 }
5247
5248 /* if status is non zero then perhaps something went wrong */
5249 if (unlikely(status))
5250 DP(BNX2X_MSG_SP,
5251 "got an unknown interrupt! (status 0x%x)\n", status);
5252
5253 /* ack status block only if something was actually handled */
5254 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5255 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
5256
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005257 }
5258
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005259 /* must be called after the EQ processing (since eq leads to sriov
5260 * ramrod completion flows).
5261 * This flow may have been scheduled by the arrival of a ramrod
5262 * completion, or by the sriov code rescheduling itself.
5263 */
5264 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005265
5266 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5267 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5268 &bp->sp_state)) {
5269 bnx2x_link_report(bp);
5270 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5271 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272}
5273
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005274irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005275{
5276 struct net_device *dev = dev_instance;
5277 struct bnx2x *bp = netdev_priv(dev);
5278
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005279 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5280 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005281
5282#ifdef BNX2X_STOP_ON_ERROR
5283 if (unlikely(bp->panic))
5284 return IRQ_HANDLED;
5285#endif
5286
Merav Sicron55c11942012-11-07 00:45:48 +00005287 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005288 struct cnic_ops *c_ops;
5289
5290 rcu_read_lock();
5291 c_ops = rcu_dereference(bp->cnic_ops);
5292 if (c_ops)
5293 c_ops->cnic_handler(bp->cnic_data, NULL);
5294 rcu_read_unlock();
5295 }
Merav Sicron55c11942012-11-07 00:45:48 +00005296
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005297 /* schedule sp task to perform default status block work, ack
5298 * attentions and enable interrupts.
5299 */
5300 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005301
5302 return IRQ_HANDLED;
5303}
5304
5305/* end of slow path */
5306
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005307
5308void bnx2x_drv_pulse(struct bnx2x *bp)
5309{
5310 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5311 bp->fw_drv_pulse_wr_seq);
5312}
5313
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005314static void bnx2x_timer(unsigned long data)
5315{
5316 struct bnx2x *bp = (struct bnx2x *) data;
5317
5318 if (!netif_running(bp->dev))
5319 return;
5320
Ariel Elior67c431a2013-01-01 05:22:36 +00005321 if (IS_PF(bp) &&
5322 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005323 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005324 u32 drv_pulse;
5325 u32 mcp_pulse;
5326
5327 ++bp->fw_drv_pulse_wr_seq;
5328 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5329 /* TBD - add SYSTEM_TIME */
5330 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005331 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005332
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005333 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005334 MCP_PULSE_SEQ_MASK);
5335 /* The delta between driver pulse and mcp response
5336 * should be 1 (before mcp response) or 0 (after mcp response)
5337 */
5338 if ((drv_pulse != mcp_pulse) &&
5339 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5340 /* someone lost a heartbeat... */
5341 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5342 drv_pulse, mcp_pulse);
5343 }
5344 }
5345
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005346 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005347 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005348
Ariel Eliorabc5a022013-01-01 05:22:43 +00005349 /* sample pf vf bulletin board for new posts from pf */
5350 if (IS_VF(bp))
5351 bnx2x_sample_bulletin(bp);
5352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005353 mod_timer(&bp->timer, jiffies + bp->current_interval);
5354}
5355
5356/* end of Statistics */
5357
5358/* nic init */
5359
5360/*
5361 * nic init service functions
5362 */
5363
Eric Dumazet1191cb82012-04-27 21:39:21 +00005364static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005365{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005366 u32 i;
5367 if (!(len%4) && !(addr%4))
5368 for (i = 0; i < len; i += 4)
5369 REG_WR(bp, addr + i, fill);
5370 else
5371 for (i = 0; i < len; i++)
5372 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005373
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005374}
5375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005377static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5378 int fw_sb_id,
5379 u32 *sb_data_p,
5380 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005381{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005382 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005383 for (index = 0; index < data_size; index++)
5384 REG_WR(bp, BAR_CSTRORM_INTMEM +
5385 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5386 sizeof(u32)*index,
5387 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005388}
5389
Eric Dumazet1191cb82012-04-27 21:39:21 +00005390static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005391{
5392 u32 *sb_data_p;
5393 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005394 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005395 struct hc_status_block_data_e1x sb_data_e1x;
5396
5397 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005398 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005399 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005400 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005401 sb_data_e2.common.p_func.vf_valid = false;
5402 sb_data_p = (u32 *)&sb_data_e2;
5403 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5404 } else {
5405 memset(&sb_data_e1x, 0,
5406 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005407 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005408 sb_data_e1x.common.p_func.vf_valid = false;
5409 sb_data_p = (u32 *)&sb_data_e1x;
5410 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5411 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005412 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5413
5414 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5415 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5416 CSTORM_STATUS_BLOCK_SIZE);
5417 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5418 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5419 CSTORM_SYNC_BLOCK_SIZE);
5420}
5421
5422/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005423static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005424 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005425{
5426 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005427 int i;
5428 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5429 REG_WR(bp, BAR_CSTRORM_INTMEM +
5430 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5431 i*sizeof(u32),
5432 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005433}
5434
Eric Dumazet1191cb82012-04-27 21:39:21 +00005435static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005436{
5437 int func = BP_FUNC(bp);
5438 struct hc_sp_status_block_data sp_sb_data;
5439 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5440
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005441 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005442 sp_sb_data.p_func.vf_valid = false;
5443
5444 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5445
5446 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5447 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5448 CSTORM_SP_STATUS_BLOCK_SIZE);
5449 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5450 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5451 CSTORM_SP_SYNC_BLOCK_SIZE);
5452
5453}
5454
5455
Eric Dumazet1191cb82012-04-27 21:39:21 +00005456static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005457 int igu_sb_id, int igu_seg_id)
5458{
5459 hc_sm->igu_sb_id = igu_sb_id;
5460 hc_sm->igu_seg_id = igu_seg_id;
5461 hc_sm->timer_value = 0xFF;
5462 hc_sm->time_to_expire = 0xFFFFFFFF;
5463}
5464
David S. Miller8decf862011-09-22 03:23:13 -04005465
5466/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005467static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005468{
5469 /* zero out state machine indices */
5470 /* rx indices */
5471 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5472
5473 /* tx indices */
5474 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5475 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5476 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5477 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5478
5479 /* map indices */
5480 /* rx indices */
5481 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5482 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5483
5484 /* tx indices */
5485 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5486 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5487 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5488 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5489 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5490 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5491 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5492 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5493}
5494
Ariel Eliorb93288d2013-01-01 05:22:35 +00005495void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005496 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5497{
5498 int igu_seg_id;
5499
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005500 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005501 struct hc_status_block_data_e1x sb_data_e1x;
5502 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005503 int data_size;
5504 u32 *sb_data_p;
5505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005506 if (CHIP_INT_MODE_IS_BC(bp))
5507 igu_seg_id = HC_SEG_ACCESS_NORM;
5508 else
5509 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005510
5511 bnx2x_zero_fp_sb(bp, fw_sb_id);
5512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005513 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005514 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005515 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005516 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5517 sb_data_e2.common.p_func.vf_id = vfid;
5518 sb_data_e2.common.p_func.vf_valid = vf_valid;
5519 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5520 sb_data_e2.common.same_igu_sb_1b = true;
5521 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5522 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5523 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005524 sb_data_p = (u32 *)&sb_data_e2;
5525 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005526 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005527 } else {
5528 memset(&sb_data_e1x, 0,
5529 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005530 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005531 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5532 sb_data_e1x.common.p_func.vf_id = 0xff;
5533 sb_data_e1x.common.p_func.vf_valid = false;
5534 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5535 sb_data_e1x.common.same_igu_sb_1b = true;
5536 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5537 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5538 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005539 sb_data_p = (u32 *)&sb_data_e1x;
5540 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005541 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005542 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005543
5544 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5545 igu_sb_id, igu_seg_id);
5546 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5547 igu_sb_id, igu_seg_id);
5548
Merav Sicron51c1a582012-03-18 10:33:38 +00005549 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005550
Yuval Mintz86564c32013-01-23 03:21:50 +00005551 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005552 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5553}
5554
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005555static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005556 u16 tx_usec, u16 rx_usec)
5557{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005558 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005559 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005560 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5561 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5562 tx_usec);
5563 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5564 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5565 tx_usec);
5566 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5567 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5568 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005569}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005570
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005571static void bnx2x_init_def_sb(struct bnx2x *bp)
5572{
5573 struct host_sp_status_block *def_sb = bp->def_status_blk;
5574 dma_addr_t mapping = bp->def_status_blk_mapping;
5575 int igu_sp_sb_index;
5576 int igu_seg_id;
5577 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005578 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005579 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005580 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005581 int index;
5582 struct hc_sp_status_block_data sp_sb_data;
5583 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5584
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005585 if (CHIP_INT_MODE_IS_BC(bp)) {
5586 igu_sp_sb_index = DEF_SB_IGU_ID;
5587 igu_seg_id = HC_SEG_ACCESS_DEF;
5588 } else {
5589 igu_sp_sb_index = bp->igu_dsb_id;
5590 igu_seg_id = IGU_SEG_ACCESS_DEF;
5591 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005592
5593 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005594 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005595 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005596 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005597
Eliezer Tamir49d66772008-02-28 11:53:13 -08005598 bp->attn_state = 0;
5599
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005600 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5601 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005602 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5603 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005604 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005605 int sindex;
5606 /* take care of sig[0]..sig[4] */
5607 for (sindex = 0; sindex < 4; sindex++)
5608 bp->attn_group[index].sig[sindex] =
5609 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005611 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005612 /*
5613 * enable5 is separate from the rest of the registers,
5614 * and therefore the address skip is 4
5615 * and not 16 between the different groups
5616 */
5617 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005618 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005619 else
5620 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005621 }
5622
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005623 if (bp->common.int_block == INT_BLOCK_HC) {
5624 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5625 HC_REG_ATTN_MSG0_ADDR_L);
5626
5627 REG_WR(bp, reg_offset, U64_LO(section));
5628 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005629 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005630 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5631 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5632 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005633
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005634 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5635 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005636
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005637 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005638
Yuval Mintz86564c32013-01-23 03:21:50 +00005639 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005640 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005641 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5642 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5643 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5644 sp_sb_data.igu_seg_id = igu_seg_id;
5645 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005646 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005647 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005649 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005651 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652}
5653
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005654void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005655{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005656 int i;
5657
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005658 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005659 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005660 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005661}
5662
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005663static void bnx2x_init_sp_ring(struct bnx2x *bp)
5664{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005665 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005666 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005669 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5670 bp->spq_prod_bd = bp->spq;
5671 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005672}
5673
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005674static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005675{
5676 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005677 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5678 union event_ring_elem *elem =
5679 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005681 elem->next_page.addr.hi =
5682 cpu_to_le32(U64_HI(bp->eq_mapping +
5683 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5684 elem->next_page.addr.lo =
5685 cpu_to_le32(U64_LO(bp->eq_mapping +
5686 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005687 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005688 bp->eq_cons = 0;
5689 bp->eq_prod = NUM_EQ_DESC;
5690 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005691 /* we want a warning message before it gets rought... */
5692 atomic_set(&bp->eq_spq_left,
5693 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005694}
5695
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005696/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005697int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5698 unsigned long rx_mode_flags,
5699 unsigned long rx_accept_flags,
5700 unsigned long tx_accept_flags,
5701 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005702{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005703 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5704 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005705
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005706 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005707
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005708 /* Prepare ramrod parameters */
5709 ramrod_param.cid = 0;
5710 ramrod_param.cl_id = cl_id;
5711 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5712 ramrod_param.func_id = BP_FUNC(bp);
5713
5714 ramrod_param.pstate = &bp->sp_state;
5715 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5716
5717 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5718 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5719
5720 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5721
5722 ramrod_param.ramrod_flags = ramrod_flags;
5723 ramrod_param.rx_mode_flags = rx_mode_flags;
5724
5725 ramrod_param.rx_accept_flags = rx_accept_flags;
5726 ramrod_param.tx_accept_flags = tx_accept_flags;
5727
5728 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5729 if (rc < 0) {
5730 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005731 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005732 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005733
5734 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005735}
5736
Yuval Mintz86564c32013-01-23 03:21:50 +00005737static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5738 unsigned long *rx_accept_flags,
5739 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005740{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005741 /* Clear the flags first */
5742 *rx_accept_flags = 0;
5743 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005744
Yuval Mintz924d75a2013-01-23 03:21:44 +00005745 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005746 case BNX2X_RX_MODE_NONE:
5747 /*
5748 * 'drop all' supersedes any accept flags that may have been
5749 * passed to the function.
5750 */
5751 break;
5752 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005753 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5754 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5755 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005756
5757 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005758 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5759 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5760 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005761
5762 break;
5763 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005764 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5765 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5766 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005767
5768 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005769 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5770 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5771 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005772
5773 break;
5774 case BNX2X_RX_MODE_PROMISC:
5775 /* According to deffinition of SI mode, iface in promisc mode
5776 * should receive matched and unmatched (in resolution of port)
5777 * unicast packets.
5778 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005779 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5780 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5781 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5782 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005783
5784 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005785 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5786 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005787
5788 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005789 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005790 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005791 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005792
5793 break;
5794 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005795 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5796 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005797 }
5798
Yuval Mintz924d75a2013-01-23 03:21:44 +00005799 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005800 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005801 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5802 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005803 }
5804
Yuval Mintz924d75a2013-01-23 03:21:44 +00005805 return 0;
5806}
5807
5808/* called with netif_addr_lock_bh() */
5809int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5810{
5811 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5812 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5813 int rc;
5814
5815 if (!NO_FCOE(bp))
5816 /* Configure rx_mode of FCoE Queue */
5817 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5818
5819 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5820 &tx_accept_flags);
5821 if (rc)
5822 return rc;
5823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005824 __set_bit(RAMROD_RX, &ramrod_flags);
5825 __set_bit(RAMROD_TX, &ramrod_flags);
5826
Yuval Mintz924d75a2013-01-23 03:21:44 +00005827 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5828 rx_accept_flags, tx_accept_flags,
5829 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005830}
5831
Eilon Greenstein471de712008-08-13 15:49:35 -07005832static void bnx2x_init_internal_common(struct bnx2x *bp)
5833{
5834 int i;
5835
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005836 if (IS_MF_SI(bp))
5837 /*
5838 * In switch independent mode, the TSTORM needs to accept
5839 * packets that failed classification, since approximate match
5840 * mac addresses aren't written to NIG LLH
5841 */
5842 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5843 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005844 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5845 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5846 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005847
Eilon Greenstein471de712008-08-13 15:49:35 -07005848 /* Zero this manually as its initialization is
5849 currently missing in the initTool */
5850 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5851 REG_WR(bp, BAR_USTRORM_INTMEM +
5852 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005853 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005854 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5855 CHIP_INT_MODE_IS_BC(bp) ?
5856 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5857 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005858}
5859
Eilon Greenstein471de712008-08-13 15:49:35 -07005860static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5861{
5862 switch (load_code) {
5863 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005864 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005865 bnx2x_init_internal_common(bp);
5866 /* no break */
5867
5868 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005869 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005870 /* no break */
5871
5872 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005873 /* internal memory per function is
5874 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005875 break;
5876
5877 default:
5878 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5879 break;
5880 }
5881}
5882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005883static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5884{
Merav Sicron55c11942012-11-07 00:45:48 +00005885 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005886}
5887
5888static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5889{
Merav Sicron55c11942012-11-07 00:45:48 +00005890 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005891}
5892
Eric Dumazet1191cb82012-04-27 21:39:21 +00005893static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005894{
5895 if (CHIP_IS_E1x(fp->bp))
5896 return BP_L_ID(fp->bp) + fp->index;
5897 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5898 return bnx2x_fp_igu_sb_id(fp);
5899}
5900
Ariel Elior6383c0b2011-07-14 08:31:57 +00005901static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005902{
5903 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005904 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005905 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005906 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005907 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005908 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005909 fp->cl_id = bnx2x_fp_cl_id(fp);
5910 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5911 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005912 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005913 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5914
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005915 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005916 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005917
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005918 /* Setup SB indicies */
5919 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005920
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005921 /* Configure Queue State object */
5922 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5923 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005924
5925 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5926
5927 /* init tx data */
5928 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005929 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5930 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5931 FP_COS_TO_TXQ(fp, cos, bp),
5932 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5933 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005934 }
5935
Ariel Eliorad5afc82013-01-01 05:22:26 +00005936 /* nothing more for vf to do here */
5937 if (IS_VF(bp))
5938 return;
5939
5940 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5941 fp->fw_sb_id, fp->igu_sb_id);
5942 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005943 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5944 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005945 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005946
5947 /**
5948 * Configure classification DBs: Always enable Tx switching
5949 */
5950 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5951
Ariel Eliorad5afc82013-01-01 05:22:26 +00005952 DP(NETIF_MSG_IFUP,
5953 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5954 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5955 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005956}
5957
Eric Dumazet1191cb82012-04-27 21:39:21 +00005958static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5959{
5960 int i;
5961
5962 for (i = 1; i <= NUM_TX_RINGS; i++) {
5963 struct eth_tx_next_bd *tx_next_bd =
5964 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5965
5966 tx_next_bd->addr_hi =
5967 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5968 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5969 tx_next_bd->addr_lo =
5970 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5971 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5972 }
5973
5974 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5975 txdata->tx_db.data.zero_fill1 = 0;
5976 txdata->tx_db.data.prod = 0;
5977
5978 txdata->tx_pkt_prod = 0;
5979 txdata->tx_pkt_cons = 0;
5980 txdata->tx_bd_prod = 0;
5981 txdata->tx_bd_cons = 0;
5982 txdata->tx_pkt = 0;
5983}
5984
Merav Sicron55c11942012-11-07 00:45:48 +00005985static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5986{
5987 int i;
5988
5989 for_each_tx_queue_cnic(bp, i)
5990 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
5991}
Eric Dumazet1191cb82012-04-27 21:39:21 +00005992static void bnx2x_init_tx_rings(struct bnx2x *bp)
5993{
5994 int i;
5995 u8 cos;
5996
Merav Sicron55c11942012-11-07 00:45:48 +00005997 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00005998 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005999 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006000}
6001
Merav Sicron55c11942012-11-07 00:45:48 +00006002void bnx2x_nic_init_cnic(struct bnx2x *bp)
6003{
6004 if (!NO_FCOE(bp))
6005 bnx2x_init_fcoe_fp(bp);
6006
6007 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6008 BNX2X_VF_ID_INVALID, false,
6009 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6010
6011 /* ensure status block indices were read */
6012 rmb();
6013 bnx2x_init_rx_rings_cnic(bp);
6014 bnx2x_init_tx_rings_cnic(bp);
6015
6016 /* flush all */
6017 mb();
6018 mmiowb();
6019}
6020
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006021void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006022{
6023 int i;
6024
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006025 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006026 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006027
6028 /* ensure status block indices were read */
6029 rmb();
6030 bnx2x_init_rx_rings(bp);
6031 bnx2x_init_tx_rings(bp);
6032
6033 if (IS_VF(bp))
6034 return;
6035
Yaniv Rosner020c7e32011-05-31 21:28:43 +00006036 /* Initialize MOD_ABS interrupts */
6037 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6038 bp->common.shmem_base, bp->common.shmem2_base,
6039 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006040
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006041 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07006042 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006043 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006044 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006045 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006046 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006047 bnx2x_stats_init(bp);
6048
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006049 /* flush all before enabling interrupts */
6050 mb();
6051 mmiowb();
6052
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006053 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006054
6055 /* Check for SPIO5 */
6056 bnx2x_attn_int_deasserted0(bp,
6057 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6058 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006059}
6060
6061/* end of nic init */
6062
6063/*
6064 * gzip service functions
6065 */
6066
6067static int bnx2x_gunzip_init(struct bnx2x *bp)
6068{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006069 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6070 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006071 if (bp->gunzip_buf == NULL)
6072 goto gunzip_nomem1;
6073
6074 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6075 if (bp->strm == NULL)
6076 goto gunzip_nomem2;
6077
David S. Miller7ab24bf2011-06-29 05:48:41 -07006078 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079 if (bp->strm->workspace == NULL)
6080 goto gunzip_nomem3;
6081
6082 return 0;
6083
6084gunzip_nomem3:
6085 kfree(bp->strm);
6086 bp->strm = NULL;
6087
6088gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006089 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6090 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006091 bp->gunzip_buf = NULL;
6092
6093gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006094 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006095 return -ENOMEM;
6096}
6097
6098static void bnx2x_gunzip_end(struct bnx2x *bp)
6099{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006100 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006101 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006102 kfree(bp->strm);
6103 bp->strm = NULL;
6104 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006105
6106 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006107 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6108 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109 bp->gunzip_buf = NULL;
6110 }
6111}
6112
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006113static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006114{
6115 int n, rc;
6116
6117 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006118 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6119 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006121 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006122
6123 n = 10;
6124
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006125#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006126
6127 if (zbuf[3] & FNAME)
6128 while ((zbuf[n++] != 0) && (n < len));
6129
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006130 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006131 bp->strm->avail_in = len - n;
6132 bp->strm->next_out = bp->gunzip_buf;
6133 bp->strm->avail_out = FW_BUF_SIZE;
6134
6135 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6136 if (rc != Z_OK)
6137 return rc;
6138
6139 rc = zlib_inflate(bp->strm, Z_FINISH);
6140 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006141 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6142 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006143
6144 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6145 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006146 netdev_err(bp->dev,
6147 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006148 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006149 bp->gunzip_outlen >>= 2;
6150
6151 zlib_inflateEnd(bp->strm);
6152
6153 if (rc == Z_STREAM_END)
6154 return 0;
6155
6156 return rc;
6157}
6158
6159/* nic load/unload */
6160
6161/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006162 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006163 */
6164
6165/* send a NIG loopback debug packet */
6166static void bnx2x_lb_pckt(struct bnx2x *bp)
6167{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006168 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169
6170 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006171 wb_write[0] = 0x55555555;
6172 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006173 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006174 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006175
6176 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006177 wb_write[0] = 0x09000000;
6178 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006179 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006181}
6182
6183/* some of the internal memories
6184 * are not directly readable from the driver
6185 * to test them we send debug packets
6186 */
6187static int bnx2x_int_mem_test(struct bnx2x *bp)
6188{
6189 int factor;
6190 int count, i;
6191 u32 val = 0;
6192
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006193 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006194 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006195 else if (CHIP_REV_IS_EMUL(bp))
6196 factor = 200;
6197 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006199
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006200 /* Disable inputs of parser neighbor blocks */
6201 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6202 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6203 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006204 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006205
6206 /* Write 0 to parser credits for CFC search request */
6207 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6208
6209 /* send Ethernet packet */
6210 bnx2x_lb_pckt(bp);
6211
6212 /* TODO do i reset NIG statistic? */
6213 /* Wait until NIG register shows 1 packet of size 0x10 */
6214 count = 1000 * factor;
6215 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006216
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006217 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6218 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006219 if (val == 0x10)
6220 break;
6221
6222 msleep(10);
6223 count--;
6224 }
6225 if (val != 0x10) {
6226 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6227 return -1;
6228 }
6229
6230 /* Wait until PRS register shows 1 packet */
6231 count = 1000 * factor;
6232 while (count) {
6233 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006234 if (val == 1)
6235 break;
6236
6237 msleep(10);
6238 count--;
6239 }
6240 if (val != 0x1) {
6241 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6242 return -2;
6243 }
6244
6245 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006246 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006248 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006250 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6251 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006252
6253 DP(NETIF_MSG_HW, "part2\n");
6254
6255 /* Disable inputs of parser neighbor blocks */
6256 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6257 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6258 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006259 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006260
6261 /* Write 0 to parser credits for CFC search request */
6262 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6263
6264 /* send 10 Ethernet packets */
6265 for (i = 0; i < 10; i++)
6266 bnx2x_lb_pckt(bp);
6267
6268 /* Wait until NIG register shows 10 + 1
6269 packets of size 11*0x10 = 0xb0 */
6270 count = 1000 * factor;
6271 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006272
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6274 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006275 if (val == 0xb0)
6276 break;
6277
6278 msleep(10);
6279 count--;
6280 }
6281 if (val != 0xb0) {
6282 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6283 return -3;
6284 }
6285
6286 /* Wait until PRS register shows 2 packets */
6287 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6288 if (val != 2)
6289 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6290
6291 /* Write 1 to parser credits for CFC search request */
6292 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6293
6294 /* Wait until PRS register shows 3 packets */
6295 msleep(10 * factor);
6296 /* Wait until NIG register shows 1 packet of size 0x10 */
6297 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6298 if (val != 3)
6299 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6300
6301 /* clear NIG EOP FIFO */
6302 for (i = 0; i < 11; i++)
6303 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6304 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6305 if (val != 1) {
6306 BNX2X_ERR("clear of NIG failed\n");
6307 return -4;
6308 }
6309
6310 /* Reset and init BRB, PRS, NIG */
6311 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6312 msleep(50);
6313 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6314 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006315 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6316 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006317 if (!CNIC_SUPPORT(bp))
6318 /* set NIC mode */
6319 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006320
6321 /* Enable inputs of parser neighbor blocks */
6322 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6323 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6324 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006325 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006326
6327 DP(NETIF_MSG_HW, "done\n");
6328
6329 return 0; /* OK */
6330}
6331
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006332static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006333{
Yuval Mintzb343d002012-12-02 04:05:53 +00006334 u32 val;
6335
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006336 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006337 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006338 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6339 else
6340 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006341 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6342 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006343 /*
6344 * mask read length error interrupts in brb for parser
6345 * (parsing unit and 'checksum and crc' unit)
6346 * these errors are legal (PU reads fixed length and CAC can cause
6347 * read length error on truncated packets)
6348 */
6349 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006350 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6351 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6352 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6353 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6354 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006355/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6356/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006357 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6358 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6359 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006360/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6361/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006362 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6363 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6364 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6365 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006366/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6367/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006368
Yuval Mintzb343d002012-12-02 04:05:53 +00006369 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6370 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6371 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6372 if (!CHIP_IS_E1x(bp))
6373 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6374 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6375 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6376
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006377 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6378 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6379 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006380/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006381
6382 if (!CHIP_IS_E1x(bp))
6383 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6384 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6385
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006386 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6387 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006388/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006389 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006390}
6391
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006392static void bnx2x_reset_common(struct bnx2x *bp)
6393{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006394 u32 val = 0x1400;
6395
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006396 /* reset_common */
6397 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6398 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006399
6400 if (CHIP_IS_E3(bp)) {
6401 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6402 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6403 }
6404
6405 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6406}
6407
6408static void bnx2x_setup_dmae(struct bnx2x *bp)
6409{
6410 bp->dmae_ready = 0;
6411 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006412}
6413
Eilon Greenstein573f2032009-08-12 08:24:14 +00006414static void bnx2x_init_pxp(struct bnx2x *bp)
6415{
6416 u16 devctl;
6417 int r_order, w_order;
6418
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006419 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006420 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6421 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6422 if (bp->mrrs == -1)
6423 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6424 else {
6425 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6426 r_order = bp->mrrs;
6427 }
6428
6429 bnx2x_init_pxp_arb(bp, r_order, w_order);
6430}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006431
6432static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6433{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006434 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006435 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006436 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006437
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006438 if (BP_NOMCP(bp))
6439 return;
6440
6441 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006442 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6443 SHARED_HW_CFG_FAN_FAILURE_MASK;
6444
6445 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6446 is_required = 1;
6447
6448 /*
6449 * The fan failure mechanism is usually related to the PHY type since
6450 * the power consumption of the board is affected by the PHY. Currently,
6451 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6452 */
6453 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6454 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006455 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006456 bnx2x_fan_failure_det_req(
6457 bp,
6458 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006459 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006460 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006461 }
6462
6463 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6464
6465 if (is_required == 0)
6466 return;
6467
6468 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006469 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006470
6471 /* set to active low mode */
6472 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006473 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006474 REG_WR(bp, MISC_REG_SPIO_INT, val);
6475
6476 /* enable interrupt to signal the IGU */
6477 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006478 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006479 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6480}
6481
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006482void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006483{
6484 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6485 val &= ~IGU_PF_CONF_FUNC_EN;
6486
6487 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6488 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6489 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6490}
6491
Eric Dumazet1191cb82012-04-27 21:39:21 +00006492static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006493{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006494 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006495 /* Avoid common init in case MFW supports LFA */
6496 if (SHMEM2_RD(bp, size) >
6497 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6498 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006499 shmem_base[0] = bp->common.shmem_base;
6500 shmem2_base[0] = bp->common.shmem2_base;
6501 if (!CHIP_IS_E1x(bp)) {
6502 shmem_base[1] =
6503 SHMEM2_RD(bp, other_shmem_base_addr);
6504 shmem2_base[1] =
6505 SHMEM2_RD(bp, other_shmem2_base_addr);
6506 }
6507 bnx2x_acquire_phy_lock(bp);
6508 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6509 bp->common.chip_id);
6510 bnx2x_release_phy_lock(bp);
6511}
6512
6513/**
6514 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6515 *
6516 * @bp: driver handle
6517 */
6518static int bnx2x_init_hw_common(struct bnx2x *bp)
6519{
6520 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006521
Merav Sicron51c1a582012-03-18 10:33:38 +00006522 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006523
David S. Miller823dcd22011-08-20 10:39:12 -07006524 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006525 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006526 * registers while we're resetting the chip
6527 */
David S. Miller8decf862011-09-22 03:23:13 -04006528 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006529
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006530 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006532
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006533 val = 0xfffc;
6534 if (CHIP_IS_E3(bp)) {
6535 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6536 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6537 }
6538 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539
David S. Miller8decf862011-09-22 03:23:13 -04006540 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006542 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6543
6544 if (!CHIP_IS_E1x(bp)) {
6545 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006546
6547 /**
6548 * 4-port mode or 2-port mode we need to turn of master-enable
6549 * for everyone, after that, turn it back on for self.
6550 * so, we disregard multi-function or not, and always disable
6551 * for all functions on the given path, this means 0,2,4,6 for
6552 * path 0 and 1,3,5,7 for path 1
6553 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006554 for (abs_func_id = BP_PATH(bp);
6555 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6556 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006557 REG_WR(bp,
6558 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6559 1);
6560 continue;
6561 }
6562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006563 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006564 /* clear pf enable */
6565 bnx2x_pf_disable(bp);
6566 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6567 }
6568 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006570 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006571 if (CHIP_IS_E1(bp)) {
6572 /* enable HW interrupt from PXP on USDM overflow
6573 bit 16 on INT_MASK_0 */
6574 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006575 }
6576
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006577 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006578 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006579
6580#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006581 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6582 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6583 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6584 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6585 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006586 /* make sure this value is 0 */
6587 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006588
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006589/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6590 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6591 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6592 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6593 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006594#endif
6595
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006596 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6597
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006598 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6599 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006600
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006601 /* let the HW do it's magic ... */
6602 msleep(100);
6603 /* finish PXP init */
6604 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6605 if (val != 1) {
6606 BNX2X_ERR("PXP2 CFG failed\n");
6607 return -EBUSY;
6608 }
6609 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6610 if (val != 1) {
6611 BNX2X_ERR("PXP2 RD_INIT failed\n");
6612 return -EBUSY;
6613 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006614
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006615 /* Timers bug workaround E2 only. We need to set the entire ILT to
6616 * have entries with value "0" and valid bit on.
6617 * This needs to be done by the first PF that is loaded in a path
6618 * (i.e. common phase)
6619 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006620 if (!CHIP_IS_E1x(bp)) {
6621/* In E2 there is a bug in the timers block that can cause function 6 / 7
6622 * (i.e. vnic3) to start even if it is marked as "scan-off".
6623 * This occurs when a different function (func2,3) is being marked
6624 * as "scan-off". Real-life scenario for example: if a driver is being
6625 * load-unloaded while func6,7 are down. This will cause the timer to access
6626 * the ilt, translate to a logical address and send a request to read/write.
6627 * Since the ilt for the function that is down is not valid, this will cause
6628 * a translation error which is unrecoverable.
6629 * The Workaround is intended to make sure that when this happens nothing fatal
6630 * will occur. The workaround:
6631 * 1. First PF driver which loads on a path will:
6632 * a. After taking the chip out of reset, by using pretend,
6633 * it will write "0" to the following registers of
6634 * the other vnics.
6635 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6636 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6637 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6638 * And for itself it will write '1' to
6639 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6640 * dmae-operations (writing to pram for example.)
6641 * note: can be done for only function 6,7 but cleaner this
6642 * way.
6643 * b. Write zero+valid to the entire ILT.
6644 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6645 * VNIC3 (of that port). The range allocated will be the
6646 * entire ILT. This is needed to prevent ILT range error.
6647 * 2. Any PF driver load flow:
6648 * a. ILT update with the physical addresses of the allocated
6649 * logical pages.
6650 * b. Wait 20msec. - note that this timeout is needed to make
6651 * sure there are no requests in one of the PXP internal
6652 * queues with "old" ILT addresses.
6653 * c. PF enable in the PGLC.
6654 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006655 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006656 * e. PF enable in the CFC (WEAK + STRONG)
6657 * f. Timers scan enable
6658 * 3. PF driver unload flow:
6659 * a. Clear the Timers scan_en.
6660 * b. Polling for scan_on=0 for that PF.
6661 * c. Clear the PF enable bit in the PXP.
6662 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6663 * e. Write zero+valid to all ILT entries (The valid bit must
6664 * stay set)
6665 * f. If this is VNIC 3 of a port then also init
6666 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6667 * to the last enrty in the ILT.
6668 *
6669 * Notes:
6670 * Currently the PF error in the PGLC is non recoverable.
6671 * In the future the there will be a recovery routine for this error.
6672 * Currently attention is masked.
6673 * Having an MCP lock on the load/unload process does not guarantee that
6674 * there is no Timer disable during Func6/7 enable. This is because the
6675 * Timers scan is currently being cleared by the MCP on FLR.
6676 * Step 2.d can be done only for PF6/7 and the driver can also check if
6677 * there is error before clearing it. But the flow above is simpler and
6678 * more general.
6679 * All ILT entries are written by zero+valid and not just PF6/7
6680 * ILT entries since in the future the ILT entries allocation for
6681 * PF-s might be dynamic.
6682 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006683 struct ilt_client_info ilt_cli;
6684 struct bnx2x_ilt ilt;
6685 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6686 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6687
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006688 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006689 ilt_cli.start = 0;
6690 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6691 ilt_cli.client_num = ILT_CLIENT_TM;
6692
6693 /* Step 1: set zeroes to all ilt page entries with valid bit on
6694 * Step 2: set the timers first/last ilt entry to point
6695 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006696 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006697 *
6698 * both steps performed by call to bnx2x_ilt_client_init_op()
6699 * with dummy TM client
6700 *
6701 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6702 * and his brother are split registers
6703 */
6704 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6705 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6706 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6707
6708 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6709 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6710 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6711 }
6712
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006713 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6714 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006716 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006717 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6718 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006719 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006720
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006721 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006722
6723 /* let the HW do it's magic ... */
6724 do {
6725 msleep(200);
6726 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6727 } while (factor-- && (val != 1));
6728
6729 if (val != 1) {
6730 BNX2X_ERR("ATC_INIT failed\n");
6731 return -EBUSY;
6732 }
6733 }
6734
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006735 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006736
Ariel Eliorb56e9672013-01-01 05:22:32 +00006737 bnx2x_iov_init_dmae(bp);
6738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739 /* clean the DMAE memory */
6740 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006741 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006742
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006743 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6744
6745 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6746
6747 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6748
6749 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006750
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006751 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6752 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6753 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6754 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6755
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006756 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006757
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006758
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006759 /* QM queues pointers table */
6760 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 /* soft reset pulse */
6763 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6764 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006765
Merav Sicron55c11942012-11-07 00:45:48 +00006766 if (CNIC_SUPPORT(bp))
6767 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006769 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006770 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006771 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006772 /* enable hw interrupt from doorbell Q */
6773 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006775 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006776
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006777 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006778 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006780 if (!CHIP_IS_E1(bp))
6781 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6782
Barak Witkowskia3348722012-04-23 03:04:46 +00006783 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6784 if (IS_MF_AFEX(bp)) {
6785 /* configure that VNTag and VLAN headers must be
6786 * received in afex mode
6787 */
6788 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6789 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6790 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6791 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6792 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6793 } else {
6794 /* Bit-map indicating which L2 hdrs may appear
6795 * after the basic Ethernet header
6796 */
6797 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6798 bp->path_has_ovlan ? 7 : 6);
6799 }
6800 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006801
6802 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6803 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6804 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6805 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6806
6807 if (!CHIP_IS_E1x(bp)) {
6808 /* reset VFC memories */
6809 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6810 VFC_MEMORIES_RST_REG_CAM_RST |
6811 VFC_MEMORIES_RST_REG_RAM_RST);
6812 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6813 VFC_MEMORIES_RST_REG_CAM_RST |
6814 VFC_MEMORIES_RST_REG_RAM_RST);
6815
6816 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006817 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006818
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006819 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6820 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6821 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6822 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006823
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006824 /* sync semi rtc */
6825 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6826 0x80000000);
6827 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6828 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006830 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6831 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6832 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006833
Barak Witkowskia3348722012-04-23 03:04:46 +00006834 if (!CHIP_IS_E1x(bp)) {
6835 if (IS_MF_AFEX(bp)) {
6836 /* configure that VNTag and VLAN headers must be
6837 * sent in afex mode
6838 */
6839 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6840 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6841 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6842 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6843 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6844 } else {
6845 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6846 bp->path_has_ovlan ? 7 : 6);
6847 }
6848 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006849
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006850 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006851
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006852 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6853
Merav Sicron55c11942012-11-07 00:45:48 +00006854 if (CNIC_SUPPORT(bp)) {
6855 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6856 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6857 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6858 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6859 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6860 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6861 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6862 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6863 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6864 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6865 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006866 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006868 if (sizeof(union cdu_context) != 1024)
6869 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006870 dev_alert(&bp->pdev->dev,
6871 "please adjust the size of cdu_context(%ld)\n",
6872 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006874 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006875 val = (4 << 24) + (0 << 12) + 1024;
6876 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006878 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006879 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006880 /* enable context validation interrupt from CFC */
6881 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6882
6883 /* set the thresholds to prevent CFC/CDU race */
6884 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006885
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006886 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006887
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006888 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006889 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006891 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6892 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006894 /* Reset PCIE errors for debug */
6895 REG_WR(bp, 0x2814, 0xffffffff);
6896 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006898 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006899 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6900 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6901 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6902 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6903 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6904 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6905 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6906 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6907 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6908 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6909 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6910 }
6911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006912 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006913 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006914 /* in E3 this done in per-port section */
6915 if (!CHIP_IS_E3(bp))
6916 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6917 }
6918 if (CHIP_IS_E1H(bp))
6919 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006920 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006921
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006922 if (CHIP_REV_IS_SLOW(bp))
6923 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006924
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006925 /* finish CFC init */
6926 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6927 if (val != 1) {
6928 BNX2X_ERR("CFC LL_INIT failed\n");
6929 return -EBUSY;
6930 }
6931 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6932 if (val != 1) {
6933 BNX2X_ERR("CFC AC_INIT failed\n");
6934 return -EBUSY;
6935 }
6936 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6937 if (val != 1) {
6938 BNX2X_ERR("CFC CAM_INIT failed\n");
6939 return -EBUSY;
6940 }
6941 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006942
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006943 if (CHIP_IS_E1(bp)) {
6944 /* read NIG statistic
6945 to see if this is our first up since powerup */
6946 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6947 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006948
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006949 /* do internal memory self test */
6950 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6951 BNX2X_ERR("internal mem self test failed\n");
6952 return -EBUSY;
6953 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006954 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006955
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006956 bnx2x_setup_fan_failure_detection(bp);
6957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006958 /* clear PXP2 attentions */
6959 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006960
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006961 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006962 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006963
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006964 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006965 if (CHIP_IS_E1x(bp))
6966 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006967 } else
6968 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6969
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006970 return 0;
6971}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006972
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006973/**
6974 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6975 *
6976 * @bp: driver handle
6977 */
6978static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6979{
6980 int rc = bnx2x_init_hw_common(bp);
6981
6982 if (rc)
6983 return rc;
6984
6985 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6986 if (!BP_NOMCP(bp))
6987 bnx2x__common_init_phy(bp);
6988
6989 return 0;
6990}
6991
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006992static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006993{
6994 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006995 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006996 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006997 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006999
Merav Sicron51c1a582012-03-18 10:33:38 +00007000 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007001
7002 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007003
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007004 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7005 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7006 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007007
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007008 /* Timers bug workaround: disables the pf_master bit in pglue at
7009 * common phase, we need to enable it here before any dmae access are
7010 * attempted. Therefore we manually added the enable-master to the
7011 * port phase (it also happens in the function phase)
7012 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007013 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007014 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7015
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007016 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7017 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7018 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7019 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7020
7021 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7022 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7023 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7024 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007025
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007026 /* QM cid (connection) count */
7027 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007028
Merav Sicron55c11942012-11-07 00:45:48 +00007029 if (CNIC_SUPPORT(bp)) {
7030 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7031 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7032 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7033 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007034
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007035 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007036
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007037 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7038
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007039 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007040
7041 if (IS_MF(bp))
7042 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7043 else if (bp->dev->mtu > 4096) {
7044 if (bp->flags & ONE_PORT_FLAG)
7045 low = 160;
7046 else {
7047 val = bp->dev->mtu;
7048 /* (24*1024 + val*4)/256 */
7049 low = 96 + (val/64) +
7050 ((val % 64) ? 1 : 0);
7051 }
7052 } else
7053 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7054 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007055 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7056 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7057 }
7058
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007059 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007060 REG_WR(bp, (BP_PORT(bp) ?
7061 BRB1_REG_MAC_GUARANTIED_1 :
7062 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007063
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007065 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007066 if (CHIP_IS_E3B0(bp)) {
7067 if (IS_MF_AFEX(bp)) {
7068 /* configure headers for AFEX mode */
7069 REG_WR(bp, BP_PORT(bp) ?
7070 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7071 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7072 REG_WR(bp, BP_PORT(bp) ?
7073 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7074 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7075 REG_WR(bp, BP_PORT(bp) ?
7076 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7077 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7078 } else {
7079 /* Ovlan exists only if we are in multi-function +
7080 * switch-dependent mode, in switch-independent there
7081 * is no ovlan headers
7082 */
7083 REG_WR(bp, BP_PORT(bp) ?
7084 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7085 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7086 (bp->path_has_ovlan ? 7 : 6));
7087 }
7088 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007090 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7091 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7092 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7093 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7094
7095 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7096 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7097 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7098 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7099
7100 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7101 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7102
7103 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7104
7105 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007106 /* configure PBF to work without PAUSE mtu 9000 */
7107 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007108
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007109 /* update threshold */
7110 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7111 /* update init credit */
7112 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007113
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007114 /* probe changes */
7115 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7116 udelay(50);
7117 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7118 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007119
Merav Sicron55c11942012-11-07 00:45:48 +00007120 if (CNIC_SUPPORT(bp))
7121 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007123 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7124 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007125
7126 if (CHIP_IS_E1(bp)) {
7127 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7128 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7129 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007130 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007132 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007134 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007135 /* init aeu_mask_attn_func_0/1:
7136 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
7137 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
7138 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007139 val = IS_MF(bp) ? 0xF7 : 0x7;
7140 /* Enable DCBX attention for all but E1 */
7141 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7142 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007143
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007144 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007145
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007146 if (!CHIP_IS_E1x(bp)) {
7147 /* Bit-map indicating which L2 hdrs may appear after the
7148 * basic Ethernet header
7149 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007150 if (IS_MF_AFEX(bp))
7151 REG_WR(bp, BP_PORT(bp) ?
7152 NIG_REG_P1_HDRS_AFTER_BASIC :
7153 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7154 else
7155 REG_WR(bp, BP_PORT(bp) ?
7156 NIG_REG_P1_HDRS_AFTER_BASIC :
7157 NIG_REG_P0_HDRS_AFTER_BASIC,
7158 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007159
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007160 if (CHIP_IS_E3(bp))
7161 REG_WR(bp, BP_PORT(bp) ?
7162 NIG_REG_LLH1_MF_MODE :
7163 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7164 }
7165 if (!CHIP_IS_E3(bp))
7166 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007167
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007168 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007169 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007170 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007171 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007173 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007174 val = 0;
7175 switch (bp->mf_mode) {
7176 case MULTI_FUNCTION_SD:
7177 val = 1;
7178 break;
7179 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007180 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007181 val = 2;
7182 break;
7183 }
7184
7185 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7186 NIG_REG_LLH0_CLS_TYPE), val);
7187 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007188 {
7189 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7190 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7191 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7192 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007193 }
7194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007195 /* If SPIO5 is set to generate interrupts, enable it for this port */
7196 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007197 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007198 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7199 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7200 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007201 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007202 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007203 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007204
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007205 return 0;
7206}
7207
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007208static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7209{
7210 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007211 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007212
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007213 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007214 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007215 else
7216 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007217
Yuval Mintz32d68de2012-04-03 18:41:24 +00007218 wb_write[0] = ONCHIP_ADDR1(addr);
7219 wb_write[1] = ONCHIP_ADDR2(addr);
7220 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007221}
7222
Ariel Eliorb56e9672013-01-01 05:22:32 +00007223void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007224{
7225 u32 data, ctl, cnt = 100;
7226 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7227 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7228 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7229 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007230 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007231 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7232
7233 /* Not supported in BC mode */
7234 if (CHIP_INT_MODE_IS_BC(bp))
7235 return;
7236
7237 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7238 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7239 IGU_REGULAR_CLEANUP_SET |
7240 IGU_REGULAR_BCLEANUP;
7241
7242 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7243 func_encode << IGU_CTRL_REG_FID_SHIFT |
7244 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7245
7246 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7247 data, igu_addr_data);
7248 REG_WR(bp, igu_addr_data, data);
7249 mmiowb();
7250 barrier();
7251 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7252 ctl, igu_addr_ctl);
7253 REG_WR(bp, igu_addr_ctl, ctl);
7254 mmiowb();
7255 barrier();
7256
7257 /* wait for clean up to finish */
7258 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7259 msleep(20);
7260
7261
7262 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7263 DP(NETIF_MSG_HW,
7264 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7265 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7266 }
7267}
7268
7269static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007270{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007271 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007272}
7273
Eric Dumazet1191cb82012-04-27 21:39:21 +00007274static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007275{
7276 u32 i, base = FUNC_ILT_BASE(func);
7277 for (i = base; i < base + ILT_PER_FUNC; i++)
7278 bnx2x_ilt_wr(bp, i, 0);
7279}
7280
Merav Sicron55c11942012-11-07 00:45:48 +00007281
Merav Sicron910cc722012-11-11 03:56:08 +00007282static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007283{
7284 int port = BP_PORT(bp);
7285 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7286 /* T1 hash bits value determines the T1 number of entries */
7287 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7288}
7289
7290static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7291{
7292 int rc;
7293 struct bnx2x_func_state_params func_params = {NULL};
7294 struct bnx2x_func_switch_update_params *switch_update_params =
7295 &func_params.params.switch_update;
7296
7297 /* Prepare parameters for function state transitions */
7298 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7299 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7300
7301 func_params.f_obj = &bp->func_obj;
7302 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7303
7304 /* Function parameters */
7305 switch_update_params->suspend = suspend;
7306
7307 rc = bnx2x_func_state_change(bp, &func_params);
7308
7309 return rc;
7310}
7311
Merav Sicron910cc722012-11-11 03:56:08 +00007312static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007313{
7314 int rc, i, port = BP_PORT(bp);
7315 int vlan_en = 0, mac_en[NUM_MACS];
7316
7317
7318 /* Close input from network */
7319 if (bp->mf_mode == SINGLE_FUNCTION) {
7320 bnx2x_set_rx_filter(&bp->link_params, 0);
7321 } else {
7322 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7323 NIG_REG_LLH0_FUNC_EN);
7324 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7325 NIG_REG_LLH0_FUNC_EN, 0);
7326 for (i = 0; i < NUM_MACS; i++) {
7327 mac_en[i] = REG_RD(bp, port ?
7328 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7329 4 * i) :
7330 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7331 4 * i));
7332 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7333 4 * i) :
7334 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7335 }
7336 }
7337
7338 /* Close BMC to host */
7339 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7340 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7341
7342 /* Suspend Tx switching to the PF. Completion of this ramrod
7343 * further guarantees that all the packets of that PF / child
7344 * VFs in BRB were processed by the Parser, so it is safe to
7345 * change the NIC_MODE register.
7346 */
7347 rc = bnx2x_func_switch_update(bp, 1);
7348 if (rc) {
7349 BNX2X_ERR("Can't suspend tx-switching!\n");
7350 return rc;
7351 }
7352
7353 /* Change NIC_MODE register */
7354 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7355
7356 /* Open input from network */
7357 if (bp->mf_mode == SINGLE_FUNCTION) {
7358 bnx2x_set_rx_filter(&bp->link_params, 1);
7359 } else {
7360 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7361 NIG_REG_LLH0_FUNC_EN, vlan_en);
7362 for (i = 0; i < NUM_MACS; i++) {
7363 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7364 4 * i) :
7365 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7366 mac_en[i]);
7367 }
7368 }
7369
7370 /* Enable BMC to host */
7371 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7372 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7373
7374 /* Resume Tx switching to the PF */
7375 rc = bnx2x_func_switch_update(bp, 0);
7376 if (rc) {
7377 BNX2X_ERR("Can't resume tx-switching!\n");
7378 return rc;
7379 }
7380
7381 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7382 return 0;
7383}
7384
7385int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7386{
7387 int rc;
7388
7389 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7390
7391 if (CONFIGURE_NIC_MODE(bp)) {
7392 /* Configrue searcher as part of function hw init */
7393 bnx2x_init_searcher(bp);
7394
7395 /* Reset NIC mode */
7396 rc = bnx2x_reset_nic_mode(bp);
7397 if (rc)
7398 BNX2X_ERR("Can't change NIC mode!\n");
7399 return rc;
7400 }
7401
7402 return 0;
7403}
7404
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007405static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007406{
7407 int port = BP_PORT(bp);
7408 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007409 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007410 struct bnx2x_ilt *ilt = BP_ILT(bp);
7411 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007412 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007413 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007414 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007415
Merav Sicron51c1a582012-03-18 10:33:38 +00007416 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007417
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007418 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007419 if (!CHIP_IS_E1x(bp)) {
7420 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007421 if (rc) {
7422 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007423 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007424 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007425 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007426
Eilon Greenstein8badd272009-02-12 08:36:15 +00007427 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007428 if (bp->common.int_block == INT_BLOCK_HC) {
7429 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7430 val = REG_RD(bp, addr);
7431 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7432 REG_WR(bp, addr, val);
7433 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007435 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7436 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7437
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007438 ilt = BP_ILT(bp);
7439 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007440
Ariel Elior290ca2b2013-01-01 05:22:31 +00007441 if (IS_SRIOV(bp))
7442 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7443 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7444
7445 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7446 * those of the VFs, so start line should be reset
7447 */
7448 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007449 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007450 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007451 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007452 bp->context[i].cxt_mapping;
7453 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007454 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007455
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007456 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007457
Merav Sicron55c11942012-11-07 00:45:48 +00007458 if (!CONFIGURE_NIC_MODE(bp)) {
7459 bnx2x_init_searcher(bp);
7460 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7461 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7462 } else {
7463 /* Set NIC mode */
7464 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7465 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007466
Merav Sicron55c11942012-11-07 00:45:48 +00007467 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007468
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007469 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007470 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7471
7472 /* Turn on a single ISR mode in IGU if driver is going to use
7473 * INT#x or MSI
7474 */
7475 if (!(bp->flags & USING_MSIX_FLAG))
7476 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7477 /*
7478 * Timers workaround bug: function init part.
7479 * Need to wait 20msec after initializing ILT,
7480 * needed to make sure there are no requests in
7481 * one of the PXP internal queues with "old" ILT addresses
7482 */
7483 msleep(20);
7484 /*
7485 * Master enable - Due to WB DMAE writes performed before this
7486 * register is re-initialized as part of the regular function
7487 * init
7488 */
7489 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7490 /* Enable the function in IGU */
7491 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7492 }
7493
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007494 bp->dmae_ready = 1;
7495
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007496 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007497
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007498 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007499 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007501 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7502 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7503 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7504 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7505 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7506 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7507 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7508 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7509 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7510 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7511 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7512 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7513 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007515 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007516 REG_WR(bp, QM_REG_PF_EN, 1);
7517
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007518 if (!CHIP_IS_E1x(bp)) {
7519 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7520 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7521 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7522 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7523 }
7524 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007525
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007526 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7527 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007528
7529 bnx2x_iov_init_dq(bp);
7530
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007531 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7532 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7533 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7534 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7535 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7536 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7537 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7538 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7539 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7540 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007541 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7542
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007543 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007544
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007545 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007547 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007548 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7549
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007550 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007551 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007552 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007553 }
7554
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007555 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007556
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007557 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007558 if (bp->common.int_block == INT_BLOCK_HC) {
7559 if (CHIP_IS_E1H(bp)) {
7560 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7561
7562 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7563 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7564 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007565 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007566
7567 } else {
7568 int num_segs, sb_idx, prod_offset;
7569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007570 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007572 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007573 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7574 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7575 }
7576
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007577 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007578
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007579 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007580 int dsb_idx = 0;
7581 /**
7582 * Producer memory:
7583 * E2 mode: address 0-135 match to the mapping memory;
7584 * 136 - PF0 default prod; 137 - PF1 default prod;
7585 * 138 - PF2 default prod; 139 - PF3 default prod;
7586 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7587 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7588 * 144-147 reserved.
7589 *
7590 * E1.5 mode - In backward compatible mode;
7591 * for non default SB; each even line in the memory
7592 * holds the U producer and each odd line hold
7593 * the C producer. The first 128 producers are for
7594 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7595 * producers are for the DSB for each PF.
7596 * Each PF has five segments: (the order inside each
7597 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7598 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7599 * 144-147 attn prods;
7600 */
7601 /* non-default-status-blocks */
7602 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7603 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7604 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7605 prod_offset = (bp->igu_base_sb + sb_idx) *
7606 num_segs;
7607
7608 for (i = 0; i < num_segs; i++) {
7609 addr = IGU_REG_PROD_CONS_MEMORY +
7610 (prod_offset + i) * 4;
7611 REG_WR(bp, addr, 0);
7612 }
7613 /* send consumer update with value 0 */
7614 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7615 USTORM_ID, 0, IGU_INT_NOP, 1);
7616 bnx2x_igu_clear_sb(bp,
7617 bp->igu_base_sb + sb_idx);
7618 }
7619
7620 /* default-status-blocks */
7621 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7622 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7623
7624 if (CHIP_MODE_IS_4_PORT(bp))
7625 dsb_idx = BP_FUNC(bp);
7626 else
David S. Miller8decf862011-09-22 03:23:13 -04007627 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007628
7629 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7630 IGU_BC_BASE_DSB_PROD + dsb_idx :
7631 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7632
David S. Miller8decf862011-09-22 03:23:13 -04007633 /*
7634 * igu prods come in chunks of E1HVN_MAX (4) -
7635 * does not matters what is the current chip mode
7636 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007637 for (i = 0; i < (num_segs * E1HVN_MAX);
7638 i += E1HVN_MAX) {
7639 addr = IGU_REG_PROD_CONS_MEMORY +
7640 (prod_offset + i)*4;
7641 REG_WR(bp, addr, 0);
7642 }
7643 /* send consumer update with 0 */
7644 if (CHIP_INT_MODE_IS_BC(bp)) {
7645 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7646 USTORM_ID, 0, IGU_INT_NOP, 1);
7647 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7648 CSTORM_ID, 0, IGU_INT_NOP, 1);
7649 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7650 XSTORM_ID, 0, IGU_INT_NOP, 1);
7651 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7652 TSTORM_ID, 0, IGU_INT_NOP, 1);
7653 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7654 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7655 } else {
7656 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7657 USTORM_ID, 0, IGU_INT_NOP, 1);
7658 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7659 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7660 }
7661 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7662
7663 /* !!! these should become driver const once
7664 rf-tool supports split-68 const */
7665 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7666 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7667 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7668 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7669 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7670 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7671 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007672 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007673
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007674 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007675 REG_WR(bp, 0x2114, 0xffffffff);
7676 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007677
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007678 if (CHIP_IS_E1x(bp)) {
7679 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7680 main_mem_base = HC_REG_MAIN_MEMORY +
7681 BP_PORT(bp) * (main_mem_size * 4);
7682 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7683 main_mem_width = 8;
7684
7685 val = REG_RD(bp, main_mem_prty_clr);
7686 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007687 DP(NETIF_MSG_HW,
7688 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7689 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007690
7691 /* Clear "false" parity errors in MSI-X table */
7692 for (i = main_mem_base;
7693 i < main_mem_base + main_mem_size * 4;
7694 i += main_mem_width) {
7695 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7696 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7697 i, main_mem_width / 4);
7698 }
7699 /* Clear HC parity attention */
7700 REG_RD(bp, main_mem_prty_clr);
7701 }
7702
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007703#ifdef BNX2X_STOP_ON_ERROR
7704 /* Enable STORMs SP logging */
7705 REG_WR8(bp, BAR_USTRORM_INTMEM +
7706 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7707 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7708 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7709 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7710 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7711 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7712 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7713#endif
7714
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007715 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007716
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007717 return 0;
7718}
7719
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007720
Merav Sicron55c11942012-11-07 00:45:48 +00007721void bnx2x_free_mem_cnic(struct bnx2x *bp)
7722{
7723 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7724
7725 if (!CHIP_IS_E1x(bp))
7726 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7727 sizeof(struct host_hc_status_block_e2));
7728 else
7729 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7730 sizeof(struct host_hc_status_block_e1x));
7731
7732 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7733}
7734
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007735void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007736{
Merav Sicrona0529972012-06-19 07:48:25 +00007737 int i;
7738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007740 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007741
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007742 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7743 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7744
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007745 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007746 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007747
Merav Sicrona0529972012-06-19 07:48:25 +00007748 for (i = 0; i < L2_ILT_LINES(bp); i++)
7749 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7750 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007751 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7752
7753 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007754
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007755 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007756
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007757 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7758 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007759
7760 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007761}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007763
Merav Sicron55c11942012-11-07 00:45:48 +00007764int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007765{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007766 if (!CHIP_IS_E1x(bp))
7767 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007768 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7769 sizeof(struct host_hc_status_block_e2));
7770 else
Merav Sicron55c11942012-11-07 00:45:48 +00007771 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7772 &bp->cnic_sb_mapping,
7773 sizeof(struct
7774 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007775
Merav Sicron55c11942012-11-07 00:45:48 +00007776 if (CONFIGURE_NIC_MODE(bp))
7777 /* allocate searcher T2 table, as it wan't allocated before */
7778 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007779
Merav Sicron55c11942012-11-07 00:45:48 +00007780 /* write address to which L5 should insert its values */
7781 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7782 &bp->slowpath->drv_info_to_mcp;
7783
7784 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7785 goto alloc_mem_err;
7786
7787 return 0;
7788
7789alloc_mem_err:
7790 bnx2x_free_mem_cnic(bp);
7791 BNX2X_ERR("Can't allocate memory\n");
7792 return -ENOMEM;
7793}
7794
7795int bnx2x_alloc_mem(struct bnx2x *bp)
7796{
7797 int i, allocated, context_size;
7798
7799 if (!CONFIGURE_NIC_MODE(bp))
7800 /* allocate searcher T2 table */
7801 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007802
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007803 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007804 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007805
7806 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7807 sizeof(struct bnx2x_slowpath));
7808
Merav Sicrona0529972012-06-19 07:48:25 +00007809 /* Allocate memory for CDU context:
7810 * This memory is allocated separately and not in the generic ILT
7811 * functions because CDU differs in few aspects:
7812 * 1. There are multiple entities allocating memory for context -
7813 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7814 * its own ILT lines.
7815 * 2. Since CDU page-size is not a single 4KB page (which is the case
7816 * for the other ILT clients), to be efficient we want to support
7817 * allocation of sub-page-size in the last entry.
7818 * 3. Context pointers are used by the driver to pass to FW / update
7819 * the context (for the other ILT clients the pointers are used just to
7820 * free the memory during unload).
7821 */
7822 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007823
Merav Sicrona0529972012-06-19 07:48:25 +00007824 for (i = 0, allocated = 0; allocated < context_size; i++) {
7825 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7826 (context_size - allocated));
7827 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7828 &bp->context[i].cxt_mapping,
7829 bp->context[i].size);
7830 allocated += bp->context[i].size;
7831 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007832 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007833
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007834 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7835 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836
Ariel Elior67c431a2013-01-01 05:22:36 +00007837 if (bnx2x_iov_alloc_mem(bp))
7838 goto alloc_mem_err;
7839
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007840 /* Slow path ring */
7841 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7842
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007843 /* EQ */
7844 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7845 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007846
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007847 return 0;
7848
7849alloc_mem_err:
7850 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007851 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007852 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007853}
7854
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007855/*
7856 * Init service functions
7857 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007858
7859int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7860 struct bnx2x_vlan_mac_obj *obj, bool set,
7861 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007862{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007863 int rc;
7864 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007865
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007866 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007868 /* Fill general parameters */
7869 ramrod_param.vlan_mac_obj = obj;
7870 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007871
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007872 /* Fill a user request section if needed */
7873 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7874 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007876 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007878 /* Set the command: ADD or DEL */
7879 if (set)
7880 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7881 else
7882 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007883 }
7884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007885 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007886
7887 if (rc == -EEXIST) {
7888 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7889 /* do not treat adding same MAC as error */
7890 rc = 0;
7891 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007892 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007893
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007894 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007895}
7896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007897int bnx2x_del_all_macs(struct bnx2x *bp,
7898 struct bnx2x_vlan_mac_obj *mac_obj,
7899 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007900{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007901 int rc;
7902 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7903
7904 /* Wait for completion of requested */
7905 if (wait_for_comp)
7906 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7907
7908 /* Set the mac type of addresses we want to clear */
7909 __set_bit(mac_type, &vlan_mac_flags);
7910
7911 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7912 if (rc < 0)
7913 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7914
7915 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007916}
7917
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007918int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007919{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007920 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007921
Barak Witkowskia3348722012-04-23 03:04:46 +00007922 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7923 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007924 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7925 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007926 return 0;
7927 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007929 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007931 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7932 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007933 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7934 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007935}
7936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007937int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007938{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007939 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007940}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007941
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007942/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007943 * bnx2x_set_int_mode - configure interrupt mode
7944 *
7945 * @bp: driver handle
7946 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007947 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007948 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007949int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007950{
Ariel Elior1ab44342013-01-01 05:22:23 +00007951 int rc = 0;
7952
7953 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7954 return -EINVAL;
7955
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007956 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007957 case BNX2X_INT_MODE_MSIX:
7958 /* attempt to enable msix */
7959 rc = bnx2x_enable_msix(bp);
7960
7961 /* msix attained */
7962 if (!rc)
7963 return 0;
7964
7965 /* vfs use only msix */
7966 if (rc && IS_VF(bp))
7967 return rc;
7968
7969 /* failed to enable multiple MSI-X */
7970 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7971 bp->num_queues,
7972 1 + bp->num_cnic_queues);
7973
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007974 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007975 case BNX2X_INT_MODE_MSI:
7976 bnx2x_enable_msi(bp);
7977
7978 /* falling through... */
7979 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00007980 bp->num_ethernet_queues = 1;
7981 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007982 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007983 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007984 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00007985 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
7986 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07007987 }
Ariel Elior1ab44342013-01-01 05:22:23 +00007988 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07007989}
7990
Ariel Elior1ab44342013-01-01 05:22:23 +00007991/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007992static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7993{
Ariel Elior290ca2b2013-01-01 05:22:31 +00007994 if (IS_SRIOV(bp))
7995 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007996 return L2_ILT_LINES(bp);
7997}
7998
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007999void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008000{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008001 struct ilt_client_info *ilt_client;
8002 struct bnx2x_ilt *ilt = BP_ILT(bp);
8003 u16 line = 0;
8004
8005 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8006 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8007
8008 /* CDU */
8009 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8010 ilt_client->client_num = ILT_CLIENT_CDU;
8011 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8012 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8013 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008014 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008015
8016 if (CNIC_SUPPORT(bp))
8017 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008018 ilt_client->end = line - 1;
8019
Merav Sicron51c1a582012-03-18 10:33:38 +00008020 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008021 ilt_client->start,
8022 ilt_client->end,
8023 ilt_client->page_size,
8024 ilt_client->flags,
8025 ilog2(ilt_client->page_size >> 12));
8026
8027 /* QM */
8028 if (QM_INIT(bp->qm_cid_count)) {
8029 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8030 ilt_client->client_num = ILT_CLIENT_QM;
8031 ilt_client->page_size = QM_ILT_PAGE_SZ;
8032 ilt_client->flags = 0;
8033 ilt_client->start = line;
8034
8035 /* 4 bytes for each cid */
8036 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8037 QM_ILT_PAGE_SZ);
8038
8039 ilt_client->end = line - 1;
8040
Merav Sicron51c1a582012-03-18 10:33:38 +00008041 DP(NETIF_MSG_IFUP,
8042 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008043 ilt_client->start,
8044 ilt_client->end,
8045 ilt_client->page_size,
8046 ilt_client->flags,
8047 ilog2(ilt_client->page_size >> 12));
8048
8049 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008050
Merav Sicron55c11942012-11-07 00:45:48 +00008051 if (CNIC_SUPPORT(bp)) {
8052 /* SRC */
8053 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8054 ilt_client->client_num = ILT_CLIENT_SRC;
8055 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8056 ilt_client->flags = 0;
8057 ilt_client->start = line;
8058 line += SRC_ILT_LINES;
8059 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008060
Merav Sicron55c11942012-11-07 00:45:48 +00008061 DP(NETIF_MSG_IFUP,
8062 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8063 ilt_client->start,
8064 ilt_client->end,
8065 ilt_client->page_size,
8066 ilt_client->flags,
8067 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008068
Merav Sicron55c11942012-11-07 00:45:48 +00008069 /* TM */
8070 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8071 ilt_client->client_num = ILT_CLIENT_TM;
8072 ilt_client->page_size = TM_ILT_PAGE_SZ;
8073 ilt_client->flags = 0;
8074 ilt_client->start = line;
8075 line += TM_ILT_LINES;
8076 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008077
Merav Sicron55c11942012-11-07 00:45:48 +00008078 DP(NETIF_MSG_IFUP,
8079 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8080 ilt_client->start,
8081 ilt_client->end,
8082 ilt_client->page_size,
8083 ilt_client->flags,
8084 ilog2(ilt_client->page_size >> 12));
8085 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008086
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008087 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008088}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090/**
8091 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8092 *
8093 * @bp: driver handle
8094 * @fp: pointer to fastpath
8095 * @init_params: pointer to parameters structure
8096 *
8097 * parameters configured:
8098 * - HC configuration
8099 * - Queue's CDU context
8100 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008101static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008102 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008103{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008104
8105 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008106 int cxt_index, cxt_offset;
8107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008108 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8109 if (!IS_FCOE_FP(fp)) {
8110 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8111 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8112
8113 /* If HC is supporterd, enable host coalescing in the transition
8114 * to INIT state.
8115 */
8116 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8117 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8118
8119 /* HC rate */
8120 init_params->rx.hc_rate = bp->rx_ticks ?
8121 (1000000 / bp->rx_ticks) : 0;
8122 init_params->tx.hc_rate = bp->tx_ticks ?
8123 (1000000 / bp->tx_ticks) : 0;
8124
8125 /* FW SB ID */
8126 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8127 fp->fw_sb_id;
8128
8129 /*
8130 * CQ index among the SB indices: FCoE clients uses the default
8131 * SB, therefore it's different.
8132 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008133 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8134 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008135 }
8136
Ariel Elior6383c0b2011-07-14 08:31:57 +00008137 /* set maximum number of COSs supported by this queue */
8138 init_params->max_cos = fp->max_cos;
8139
Merav Sicron51c1a582012-03-18 10:33:38 +00008140 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008141 fp->index, init_params->max_cos);
8142
8143 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008144 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008145 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8146 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008147 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008148 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008149 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8150 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008151}
8152
Merav Sicron910cc722012-11-11 03:56:08 +00008153static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008154 struct bnx2x_queue_state_params *q_params,
8155 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8156 int tx_index, bool leading)
8157{
8158 memset(tx_only_params, 0, sizeof(*tx_only_params));
8159
8160 /* Set the command */
8161 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8162
8163 /* Set tx-only QUEUE flags: don't zero statistics */
8164 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8165
8166 /* choose the index of the cid to send the slow path on */
8167 tx_only_params->cid_index = tx_index;
8168
8169 /* Set general TX_ONLY_SETUP parameters */
8170 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8171
8172 /* Set Tx TX_ONLY_SETUP parameters */
8173 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8174
Merav Sicron51c1a582012-03-18 10:33:38 +00008175 DP(NETIF_MSG_IFUP,
8176 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008177 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8178 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8179 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8180
8181 /* send the ramrod */
8182 return bnx2x_queue_state_change(bp, q_params);
8183}
8184
8185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008186/**
8187 * bnx2x_setup_queue - setup queue
8188 *
8189 * @bp: driver handle
8190 * @fp: pointer to fastpath
8191 * @leading: is leading
8192 *
8193 * This function performs 2 steps in a Queue state machine
8194 * actually: 1) RESET->INIT 2) INIT->SETUP
8195 */
8196
8197int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8198 bool leading)
8199{
Yuval Mintz3b603062012-03-18 10:33:39 +00008200 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008201 struct bnx2x_queue_setup_params *setup_params =
8202 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008203 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8204 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008205 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008206 u8 tx_index;
8207
Merav Sicron51c1a582012-03-18 10:33:38 +00008208 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008209
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008210 /* reset IGU state skip FCoE L2 queue */
8211 if (!IS_FCOE_FP(fp))
8212 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008213 IGU_INT_ENABLE, 0);
8214
Barak Witkowski15192a82012-06-19 07:48:28 +00008215 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008216 /* We want to wait for completion in this context */
8217 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008218
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008219 /* Prepare the INIT parameters */
8220 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008221
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008222 /* Set the command */
8223 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008225 /* Change the state to INIT */
8226 rc = bnx2x_queue_state_change(bp, &q_params);
8227 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008228 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008229 return rc;
8230 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008231
Merav Sicron51c1a582012-03-18 10:33:38 +00008232 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008233
8234
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008235 /* Now move the Queue to the SETUP state... */
8236 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008238 /* Set QUEUE flags */
8239 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008240
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008241 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008242 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8243 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008244
Ariel Elior6383c0b2011-07-14 08:31:57 +00008245 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008246 &setup_params->rxq_params);
8247
Ariel Elior6383c0b2011-07-14 08:31:57 +00008248 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8249 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008250
8251 /* Set the command */
8252 q_params.cmd = BNX2X_Q_CMD_SETUP;
8253
Merav Sicron55c11942012-11-07 00:45:48 +00008254 if (IS_FCOE_FP(fp))
8255 bp->fcoe_init = true;
8256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008257 /* Change the state to SETUP */
8258 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008259 if (rc) {
8260 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8261 return rc;
8262 }
8263
8264 /* loop through the relevant tx-only indices */
8265 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8266 tx_index < fp->max_cos;
8267 tx_index++) {
8268
8269 /* prepare and send tx-only ramrod*/
8270 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8271 tx_only_params, tx_index, leading);
8272 if (rc) {
8273 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8274 fp->index, tx_index);
8275 return rc;
8276 }
8277 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008278
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008279 return rc;
8280}
8281
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008282static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008283{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008284 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008285 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008286 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008287 int rc, tx_index;
8288
Merav Sicron51c1a582012-03-18 10:33:38 +00008289 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008290
Barak Witkowski15192a82012-06-19 07:48:28 +00008291 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008292 /* We want to wait for completion in this context */
8293 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008294
Ariel Elior6383c0b2011-07-14 08:31:57 +00008295
8296 /* close tx-only connections */
8297 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8298 tx_index < fp->max_cos;
8299 tx_index++){
8300
8301 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008302 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008303
Merav Sicron51c1a582012-03-18 10:33:38 +00008304 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008305 txdata->txq_index);
8306
8307 /* send halt terminate on tx-only connection */
8308 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8309 memset(&q_params.params.terminate, 0,
8310 sizeof(q_params.params.terminate));
8311 q_params.params.terminate.cid_index = tx_index;
8312
8313 rc = bnx2x_queue_state_change(bp, &q_params);
8314 if (rc)
8315 return rc;
8316
8317 /* send halt terminate on tx-only connection */
8318 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8319 memset(&q_params.params.cfc_del, 0,
8320 sizeof(q_params.params.cfc_del));
8321 q_params.params.cfc_del.cid_index = tx_index;
8322 rc = bnx2x_queue_state_change(bp, &q_params);
8323 if (rc)
8324 return rc;
8325 }
8326 /* Stop the primary connection: */
8327 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008328 q_params.cmd = BNX2X_Q_CMD_HALT;
8329 rc = bnx2x_queue_state_change(bp, &q_params);
8330 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008331 return rc;
8332
Ariel Elior6383c0b2011-07-14 08:31:57 +00008333 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008334 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008335 memset(&q_params.params.terminate, 0,
8336 sizeof(q_params.params.terminate));
8337 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008338 rc = bnx2x_queue_state_change(bp, &q_params);
8339 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008340 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008341 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008342 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008343 memset(&q_params.params.cfc_del, 0,
8344 sizeof(q_params.params.cfc_del));
8345 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008346 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008347}
8348
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008349
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008350static void bnx2x_reset_func(struct bnx2x *bp)
8351{
8352 int port = BP_PORT(bp);
8353 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008354 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008355
8356 /* Disable the function in the FW */
8357 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8358 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8359 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8360 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8361
8362 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008363 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008364 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008365 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008366 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8367 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008368 }
8369
Merav Sicron55c11942012-11-07 00:45:48 +00008370 if (CNIC_LOADED(bp))
8371 /* CNIC SB */
8372 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8373 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8374 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008376 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008377 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008378 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8379 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008380
8381 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8382 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8383 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008384
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008385 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008386 if (bp->common.int_block == INT_BLOCK_HC) {
8387 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8388 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8389 } else {
8390 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8391 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8392 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008393
Merav Sicron55c11942012-11-07 00:45:48 +00008394 if (CNIC_LOADED(bp)) {
8395 /* Disable Timer scan */
8396 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8397 /*
8398 * Wait for at least 10ms and up to 2 second for the timers
8399 * scan to complete
8400 */
8401 for (i = 0; i < 200; i++) {
8402 msleep(10);
8403 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8404 break;
8405 }
Michael Chan37b091b2009-10-10 13:46:55 +00008406 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008407 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008408 bnx2x_clear_func_ilt(bp, func);
8409
8410 /* Timers workaround bug for E2: if this is vnic-3,
8411 * we need to set the entire ilt range for this timers.
8412 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008414 struct ilt_client_info ilt_cli;
8415 /* use dummy TM client */
8416 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8417 ilt_cli.start = 0;
8418 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8419 ilt_cli.client_num = ILT_CLIENT_TM;
8420
8421 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8422 }
8423
8424 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008425 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008426 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008427
8428 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008429}
8430
8431static void bnx2x_reset_port(struct bnx2x *bp)
8432{
8433 int port = BP_PORT(bp);
8434 u32 val;
8435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008436 /* Reset physical Link */
8437 bnx2x__link_reset(bp);
8438
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008439 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8440
8441 /* Do not rcv packets to BRB */
8442 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8443 /* Do not direct rcv packets that are not for MCP to the BRB */
8444 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8445 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8446
8447 /* Configure AEU */
8448 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8449
8450 msleep(100);
8451 /* Check for BRB port occupancy */
8452 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8453 if (val)
8454 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008455 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008456
8457 /* TODO: Close Doorbell port? */
8458}
8459
Eric Dumazet1191cb82012-04-27 21:39:21 +00008460static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008461{
Yuval Mintz3b603062012-03-18 10:33:39 +00008462 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008463
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008464 /* Prepare parameters for function state transitions */
8465 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008466
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008467 func_params.f_obj = &bp->func_obj;
8468 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008470 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008471
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008472 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008473}
8474
Eric Dumazet1191cb82012-04-27 21:39:21 +00008475static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008476{
Yuval Mintz3b603062012-03-18 10:33:39 +00008477 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008478 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008480 /* Prepare parameters for function state transitions */
8481 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8482 func_params.f_obj = &bp->func_obj;
8483 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008484
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008485 /*
8486 * Try to stop the function the 'good way'. If fails (in case
8487 * of a parity error during bnx2x_chip_cleanup()) and we are
8488 * not in a debug mode, perform a state transaction in order to
8489 * enable further HW_RESET transaction.
8490 */
8491 rc = bnx2x_func_state_change(bp, &func_params);
8492 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008493#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008494 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008495#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008496 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008497 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8498 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008499#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008500 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008501
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008502 return 0;
8503}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008504
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008505/**
8506 * bnx2x_send_unload_req - request unload mode from the MCP.
8507 *
8508 * @bp: driver handle
8509 * @unload_mode: requested function's unload mode
8510 *
8511 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8512 */
8513u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8514{
8515 u32 reset_code = 0;
8516 int port = BP_PORT(bp);
8517
8518 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008519 if (unload_mode == UNLOAD_NORMAL)
8520 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008521
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008522 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008523 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008524
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008525 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008526 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008527 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008528 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008529 u16 pmc;
8530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008531 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008532 * preserve entry 0 which is used by the PMF
8533 */
David S. Miller8decf862011-09-22 03:23:13 -04008534 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008535
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008536 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008537 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008538
8539 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8540 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008541 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008542
David S. Miller88c51002011-10-07 13:38:43 -04008543 /* Enable the PME and clear the status */
8544 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8545 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8546 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8547
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008548 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008549
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008550 } else
8551 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8552
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008553 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008554 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008555 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008556 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008557 int path = BP_PATH(bp);
8558
Merav Sicron51c1a582012-03-18 10:33:38 +00008559 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008560 path, load_count[path][0], load_count[path][1],
8561 load_count[path][2]);
8562 load_count[path][0]--;
8563 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008564 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008565 path, load_count[path][0], load_count[path][1],
8566 load_count[path][2]);
8567 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008568 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008569 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008570 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8571 else
8572 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8573 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008575 return reset_code;
8576}
8577
8578/**
8579 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8580 *
8581 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008582 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008583 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008584void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008585{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008586 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8587
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008588 /* Report UNLOAD_DONE to MCP */
8589 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008590 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008591}
8592
Eric Dumazet1191cb82012-04-27 21:39:21 +00008593static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008594{
8595 int tout = 50;
8596 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8597
8598 if (!bp->port.pmf)
8599 return 0;
8600
8601 /*
8602 * (assumption: No Attention from MCP at this stage)
8603 * PMF probably in the middle of TXdisable/enable transaction
8604 * 1. Sync IRS for default SB
8605 * 2. Sync SP queue - this guarantes us that attention handling started
8606 * 3. Wait, that TXdisable/enable transaction completes
8607 *
8608 * 1+2 guranty that if DCBx attention was scheduled it already changed
8609 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8610 * received complettion for the transaction the state is TX_STOPPED.
8611 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8612 * transaction.
8613 */
8614
8615 /* make sure default SB ISR is done */
8616 if (msix)
8617 synchronize_irq(bp->msix_table[0].vector);
8618 else
8619 synchronize_irq(bp->pdev->irq);
8620
8621 flush_workqueue(bnx2x_wq);
8622
8623 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8624 BNX2X_F_STATE_STARTED && tout--)
8625 msleep(20);
8626
8627 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8628 BNX2X_F_STATE_STARTED) {
8629#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008630 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008631 return -EBUSY;
8632#else
8633 /*
8634 * Failed to complete the transaction in a "good way"
8635 * Force both transactions with CLR bit
8636 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008637 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008638
Merav Sicron51c1a582012-03-18 10:33:38 +00008639 DP(NETIF_MSG_IFDOWN,
8640 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008641
8642 func_params.f_obj = &bp->func_obj;
8643 __set_bit(RAMROD_DRV_CLR_ONLY,
8644 &func_params.ramrod_flags);
8645
8646 /* STARTED-->TX_ST0PPED */
8647 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8648 bnx2x_func_state_change(bp, &func_params);
8649
8650 /* TX_ST0PPED-->STARTED */
8651 func_params.cmd = BNX2X_F_CMD_TX_START;
8652 return bnx2x_func_state_change(bp, &func_params);
8653#endif
8654 }
8655
8656 return 0;
8657}
8658
Yuval Mintz5d07d862012-09-13 02:56:21 +00008659void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008660{
8661 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008662 int i, rc = 0;
8663 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008664 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008665 u32 reset_code;
8666
8667 /* Wait until tx fastpath tasks complete */
8668 for_each_tx_queue(bp, i) {
8669 struct bnx2x_fastpath *fp = &bp->fp[i];
8670
Ariel Elior6383c0b2011-07-14 08:31:57 +00008671 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008672 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008673#ifdef BNX2X_STOP_ON_ERROR
8674 if (rc)
8675 return;
8676#endif
8677 }
8678
8679 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008680 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008681
8682 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008683 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8684 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008685 if (rc < 0)
8686 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8687
8688 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008689 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008690 true);
8691 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008692 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8693 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008694
8695 /* Disable LLH */
8696 if (!CHIP_IS_E1(bp))
8697 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8698
8699 /* Set "drop all" (stop Rx).
8700 * We need to take a netif_addr_lock() here in order to prevent
8701 * a race between the completion code and this code.
8702 */
8703 netif_addr_lock_bh(bp->dev);
8704 /* Schedule the rx_mode command */
8705 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8706 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8707 else
8708 bnx2x_set_storm_rx_mode(bp);
8709
8710 /* Cleanup multicast configuration */
8711 rparam.mcast_obj = &bp->mcast_obj;
8712 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8713 if (rc < 0)
8714 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8715
8716 netif_addr_unlock_bh(bp->dev);
8717
Ariel Eliorf1929b02013-01-01 05:22:41 +00008718 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008719
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008720
8721 /*
8722 * Send the UNLOAD_REQUEST to the MCP. This will return if
8723 * this function should perform FUNC, PORT or COMMON HW
8724 * reset.
8725 */
8726 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8727
8728 /*
8729 * (assumption: No Attention from MCP at this stage)
8730 * PMF probably in the middle of TXdisable/enable transaction
8731 */
8732 rc = bnx2x_func_wait_started(bp);
8733 if (rc) {
8734 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8735#ifdef BNX2X_STOP_ON_ERROR
8736 return;
8737#endif
8738 }
8739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 /* Close multi and leading connections
8741 * Completions for ramrods are collected in a synchronous way
8742 */
Merav Sicron55c11942012-11-07 00:45:48 +00008743 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008744 if (bnx2x_stop_queue(bp, i))
8745#ifdef BNX2X_STOP_ON_ERROR
8746 return;
8747#else
8748 goto unload_error;
8749#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008750
8751 if (CNIC_LOADED(bp)) {
8752 for_each_cnic_queue(bp, i)
8753 if (bnx2x_stop_queue(bp, i))
8754#ifdef BNX2X_STOP_ON_ERROR
8755 return;
8756#else
8757 goto unload_error;
8758#endif
8759 }
8760
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008761 /* If SP settings didn't get completed so far - something
8762 * very wrong has happen.
8763 */
8764 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8765 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8766
8767#ifndef BNX2X_STOP_ON_ERROR
8768unload_error:
8769#endif
8770 rc = bnx2x_func_stop(bp);
8771 if (rc) {
8772 BNX2X_ERR("Function stop failed!\n");
8773#ifdef BNX2X_STOP_ON_ERROR
8774 return;
8775#endif
8776 }
8777
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008778 /* Disable HW interrupts, NAPI */
8779 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008780 /* Delete all NAPI objects */
8781 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008782 if (CNIC_LOADED(bp))
8783 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008784
8785 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008786 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008788 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008789 rc = bnx2x_reset_hw(bp, reset_code);
8790 if (rc)
8791 BNX2X_ERR("HW_RESET failed\n");
8792
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008793
8794 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008795 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008796}
8797
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008798void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008799{
8800 u32 val;
8801
Merav Sicron51c1a582012-03-18 10:33:38 +00008802 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008803
8804 if (CHIP_IS_E1(bp)) {
8805 int port = BP_PORT(bp);
8806 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8807 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8808
8809 val = REG_RD(bp, addr);
8810 val &= ~(0x300);
8811 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008812 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008813 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8814 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8815 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8816 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8817 }
8818}
8819
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008820/* Close gates #2, #3 and #4: */
8821static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8822{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008823 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008824
8825 /* Gates #2 and #4a are closed/opened for "not E1" only */
8826 if (!CHIP_IS_E1(bp)) {
8827 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008828 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008829 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008830 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008831 }
8832
8833 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008834 if (CHIP_IS_E1x(bp)) {
8835 /* Prevent interrupts from HC on both ports */
8836 val = REG_RD(bp, HC_REG_CONFIG_1);
8837 REG_WR(bp, HC_REG_CONFIG_1,
8838 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8839 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8840
8841 val = REG_RD(bp, HC_REG_CONFIG_0);
8842 REG_WR(bp, HC_REG_CONFIG_0,
8843 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8844 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8845 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01008846 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008847 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8848
8849 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8850 (!close) ?
8851 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8852 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8853 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008854
Merav Sicron51c1a582012-03-18 10:33:38 +00008855 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008856 close ? "closing" : "opening");
8857 mmiowb();
8858}
8859
8860#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8861
8862static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8863{
8864 /* Do some magic... */
8865 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8866 *magic_val = val & SHARED_MF_CLP_MAGIC;
8867 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8868}
8869
Dmitry Kravkove8920672011-05-04 23:52:40 +00008870/**
8871 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008872 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008873 * @bp: driver handle
8874 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008875 */
8876static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8877{
8878 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008879 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8880 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8881 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8882}
8883
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008884/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008885 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008886 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008887 * @bp: driver handle
8888 * @magic_val: old value of 'magic' bit.
8889 *
8890 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008891 */
8892static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8893{
8894 u32 shmem;
8895 u32 validity_offset;
8896
Merav Sicron51c1a582012-03-18 10:33:38 +00008897 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008898
8899 /* Set `magic' bit in order to save MF config */
8900 if (!CHIP_IS_E1(bp))
8901 bnx2x_clp_reset_prep(bp, magic_val);
8902
8903 /* Get shmem offset */
8904 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008905 validity_offset =
8906 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008907
8908 /* Clear validity map flags */
8909 if (shmem > 0)
8910 REG_WR(bp, shmem + validity_offset, 0);
8911}
8912
8913#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8914#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8915
Dmitry Kravkove8920672011-05-04 23:52:40 +00008916/**
8917 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008918 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008919 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008920 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008921static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008922{
8923 /* special handling for emulation and FPGA,
8924 wait 10 times longer */
8925 if (CHIP_REV_IS_SLOW(bp))
8926 msleep(MCP_ONE_TIMEOUT*10);
8927 else
8928 msleep(MCP_ONE_TIMEOUT);
8929}
8930
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008931/*
8932 * initializes bp->common.shmem_base and waits for validity signature to appear
8933 */
8934static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008935{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008936 int cnt = 0;
8937 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008938
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008939 do {
8940 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8941 if (bp->common.shmem_base) {
8942 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8943 if (val & SHR_MEM_VALIDITY_MB)
8944 return 0;
8945 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008946
8947 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008948
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008949 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008950
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008951 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008952
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008953 return -ENODEV;
8954}
8955
8956static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8957{
8958 int rc = bnx2x_init_shmem(bp);
8959
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008960 /* Restore the `magic' bit value */
8961 if (!CHIP_IS_E1(bp))
8962 bnx2x_clp_reset_done(bp, magic_val);
8963
8964 return rc;
8965}
8966
8967static void bnx2x_pxp_prep(struct bnx2x *bp)
8968{
8969 if (!CHIP_IS_E1(bp)) {
8970 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8971 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008972 mmiowb();
8973 }
8974}
8975
8976/*
8977 * Reset the whole chip except for:
8978 * - PCIE core
8979 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8980 * one reset bit)
8981 * - IGU
8982 * - MISC (including AEU)
8983 * - GRC
8984 * - RBCN, RBCP
8985 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008986static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008987{
8988 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008989 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008990
8991 /*
8992 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8993 * (per chip) blocks.
8994 */
8995 global_bits2 =
8996 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8997 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008998
Barak Witkowskic55e7712012-12-02 04:05:46 +00008999 /* Don't reset the following blocks.
9000 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9001 * reset, as in 4 port device they might still be owned
9002 * by the MCP (there is only one leader per path).
9003 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009004 not_reset_mask1 =
9005 MISC_REGISTERS_RESET_REG_1_RST_HC |
9006 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9007 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9008
9009 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009010 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009011 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9012 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9013 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9014 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9015 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9016 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009017 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9018 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009019 MISC_REGISTERS_RESET_REG_2_PGLC |
9020 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9021 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9022 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9023 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9024 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9025 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009026
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009027 /*
9028 * Keep the following blocks in reset:
9029 * - all xxMACs are handled by the bnx2x_link code.
9030 */
9031 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009032 MISC_REGISTERS_RESET_REG_2_XMAC |
9033 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9034
9035 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009036 reset_mask1 = 0xffffffff;
9037
9038 if (CHIP_IS_E1(bp))
9039 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009040 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009041 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009042 else if (CHIP_IS_E2(bp))
9043 reset_mask2 = 0xfffff;
9044 else /* CHIP_IS_E3 */
9045 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009046
9047 /* Don't reset global blocks unless we need to */
9048 if (!global)
9049 reset_mask2 &= ~global_bits2;
9050
9051 /*
9052 * In case of attention in the QM, we need to reset PXP
9053 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9054 * because otherwise QM reset would release 'close the gates' shortly
9055 * before resetting the PXP, then the PSWRQ would send a write
9056 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9057 * read the payload data from PSWWR, but PSWWR would not
9058 * respond. The write queue in PGLUE would stuck, dmae commands
9059 * would not return. Therefore it's important to reset the second
9060 * reset register (containing the
9061 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9062 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9063 * bit).
9064 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009065 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9066 reset_mask2 & (~not_reset_mask2));
9067
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009068 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9069 reset_mask1 & (~not_reset_mask1));
9070
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009071 barrier();
9072 mmiowb();
9073
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009074 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9075 reset_mask2 & (~stay_reset2));
9076
9077 barrier();
9078 mmiowb();
9079
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009080 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009081 mmiowb();
9082}
9083
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009084/**
9085 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9086 * It should get cleared in no more than 1s.
9087 *
9088 * @bp: driver handle
9089 *
9090 * It should get cleared in no more than 1s. Returns 0 if
9091 * pending writes bit gets cleared.
9092 */
9093static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9094{
9095 u32 cnt = 1000;
9096 u32 pend_bits = 0;
9097
9098 do {
9099 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9100
9101 if (pend_bits == 0)
9102 break;
9103
Yuval Mintz0926d492013-01-23 03:21:45 +00009104 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009105 } while (cnt-- > 0);
9106
9107 if (cnt <= 0) {
9108 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9109 pend_bits);
9110 return -EBUSY;
9111 }
9112
9113 return 0;
9114}
9115
9116static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009117{
9118 int cnt = 1000;
9119 u32 val = 0;
9120 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009121 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009122
9123 /* Empty the Tetris buffer, wait for 1s */
9124 do {
9125 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9126 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9127 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9128 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9129 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009130 if (CHIP_IS_E3(bp))
9131 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9132
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009133 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9134 ((port_is_idle_0 & 0x1) == 0x1) &&
9135 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009136 (pgl_exp_rom2 == 0xffffffff) &&
9137 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009138 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009139 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009140 } while (cnt-- > 0);
9141
9142 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009143 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9144 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009145 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9146 pgl_exp_rom2);
9147 return -EAGAIN;
9148 }
9149
9150 barrier();
9151
9152 /* Close gates #2, #3 and #4 */
9153 bnx2x_set_234_gates(bp, true);
9154
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009155 /* Poll for IGU VQs for 57712 and newer chips */
9156 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9157 return -EAGAIN;
9158
9159
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009160 /* TBD: Indicate that "process kill" is in progress to MCP */
9161
9162 /* Clear "unprepared" bit */
9163 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9164 barrier();
9165
9166 /* Make sure all is written to the chip before the reset */
9167 mmiowb();
9168
9169 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9170 * PSWHST, GRC and PSWRD Tetris buffer.
9171 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009172 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009173
9174 /* Prepare to chip reset: */
9175 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009176 if (global)
9177 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009178
9179 /* PXP */
9180 bnx2x_pxp_prep(bp);
9181 barrier();
9182
9183 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009184 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009185 barrier();
9186
9187 /* Recover after reset: */
9188 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009189 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009190 return -EAGAIN;
9191
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009192 /* TBD: Add resetting the NO_MCP mode DB here */
9193
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009194 /* Open the gates #2, #3 and #4 */
9195 bnx2x_set_234_gates(bp, false);
9196
9197 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9198 * reset state, re-enable attentions. */
9199
9200 return 0;
9201}
9202
Merav Sicron910cc722012-11-11 03:56:08 +00009203static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009204{
9205 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009206 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009207 u32 load_code;
9208
9209 /* if not going to reset MCP - load "fake" driver to reset HW while
9210 * driver is owner of the HW
9211 */
9212 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009213 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9214 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009215 if (!load_code) {
9216 BNX2X_ERR("MCP response failure, aborting\n");
9217 rc = -EAGAIN;
9218 goto exit_leader_reset;
9219 }
9220 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9221 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9222 BNX2X_ERR("MCP unexpected resp, aborting\n");
9223 rc = -EAGAIN;
9224 goto exit_leader_reset2;
9225 }
9226 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9227 if (!load_code) {
9228 BNX2X_ERR("MCP response failure, aborting\n");
9229 rc = -EAGAIN;
9230 goto exit_leader_reset2;
9231 }
9232 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009233
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009234 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009235 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009236 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9237 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009238 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009239 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009240 }
9241
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009242 /*
9243 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9244 * state.
9245 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009246 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009247 if (global)
9248 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009249
Ariel Elior95c6c6162012-01-26 06:01:52 +00009250exit_leader_reset2:
9251 /* unload "fake driver" if it was loaded */
9252 if (!global && !BP_NOMCP(bp)) {
9253 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9254 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9255 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009256exit_leader_reset:
9257 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009258 bnx2x_release_leader_lock(bp);
9259 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009260 return rc;
9261}
9262
Eric Dumazet1191cb82012-04-27 21:39:21 +00009263static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009264{
9265 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9266
9267 /* Disconnect this device */
9268 netif_device_detach(bp->dev);
9269
9270 /*
9271 * Block ifup for all function on this engine until "process kill"
9272 * or power cycle.
9273 */
9274 bnx2x_set_reset_in_progress(bp);
9275
9276 /* Shut down the power */
9277 bnx2x_set_power_state(bp, PCI_D3hot);
9278
9279 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9280
9281 smp_mb();
9282}
9283
9284/*
9285 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009286 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009287 * will never be called when netif_running(bp->dev) is false.
9288 */
9289static void bnx2x_parity_recover(struct bnx2x *bp)
9290{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009291 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009292 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009293 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009294
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009295 DP(NETIF_MSG_HW, "Handling parity\n");
9296 while (1) {
9297 switch (bp->recovery_state) {
9298 case BNX2X_RECOVERY_INIT:
9299 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009300 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9301 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009302
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009303 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009304 if (bnx2x_trylock_leader_lock(bp)) {
9305 bnx2x_set_reset_in_progress(bp);
9306 /*
9307 * Check if there is a global attention and if
9308 * there was a global attention, set the global
9309 * reset bit.
9310 */
9311
9312 if (global)
9313 bnx2x_set_reset_global(bp);
9314
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009315 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009316 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009317
9318 /* Stop the driver */
9319 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009320 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009321 return;
9322
9323 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009324
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009325 /* Ensure "is_leader", MCP command sequence and
9326 * "recovery_state" update values are seen on other
9327 * CPUs.
9328 */
9329 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009330 break;
9331
9332 case BNX2X_RECOVERY_WAIT:
9333 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9334 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009335 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009336 bool other_load_status =
9337 bnx2x_get_load_status(bp, other_engine);
9338 bool load_status =
9339 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009340 global = bnx2x_reset_is_global(bp);
9341
9342 /*
9343 * In case of a parity in a global block, let
9344 * the first leader that performs a
9345 * leader_reset() reset the global blocks in
9346 * order to clear global attentions. Otherwise
9347 * the the gates will remain closed for that
9348 * engine.
9349 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009350 if (load_status ||
9351 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009352 /* Wait until all other functions get
9353 * down.
9354 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009355 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009356 HZ/10);
9357 return;
9358 } else {
9359 /* If all other functions got down -
9360 * try to bring the chip back to
9361 * normal. In any case it's an exit
9362 * point for a leader.
9363 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009364 if (bnx2x_leader_reset(bp)) {
9365 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009366 return;
9367 }
9368
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009369 /* If we are here, means that the
9370 * leader has succeeded and doesn't
9371 * want to be a leader any more. Try
9372 * to continue as a none-leader.
9373 */
9374 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009375 }
9376 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009377 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009378 /* Try to get a LEADER_LOCK HW lock as
9379 * long as a former leader may have
9380 * been unloaded by the user or
9381 * released a leadership by another
9382 * reason.
9383 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009384 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009385 /* I'm a leader now! Restart a
9386 * switch case.
9387 */
9388 bp->is_leader = 1;
9389 break;
9390 }
9391
Ariel Elior7be08a72011-07-14 08:31:19 +00009392 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009393 HZ/10);
9394 return;
9395
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009396 } else {
9397 /*
9398 * If there was a global attention, wait
9399 * for it to be cleared.
9400 */
9401 if (bnx2x_reset_is_global(bp)) {
9402 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009403 &bp->sp_rtnl_task,
9404 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009405 return;
9406 }
9407
Ariel Elior7a752992012-01-26 06:01:53 +00009408 error_recovered =
9409 bp->eth_stats.recoverable_error;
9410 error_unrecovered =
9411 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009412 bp->recovery_state =
9413 BNX2X_RECOVERY_NIC_LOADING;
9414 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009415 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009416 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009417 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009418 /* Disconnect this device */
9419 netif_device_detach(bp->dev);
9420 /* Shut down the power */
9421 bnx2x_set_power_state(
9422 bp, PCI_D3hot);
9423 smp_mb();
9424 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009425 bp->recovery_state =
9426 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009427 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009428 smp_mb();
9429 }
Ariel Elior7a752992012-01-26 06:01:53 +00009430 bp->eth_stats.recoverable_error =
9431 error_recovered;
9432 bp->eth_stats.unrecoverable_error =
9433 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009434
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009435 return;
9436 }
9437 }
9438 default:
9439 return;
9440 }
9441 }
9442}
9443
Michal Schmidt56ad3152012-02-16 02:38:48 +00009444static int bnx2x_close(struct net_device *dev);
9445
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009446/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9447 * scheduled on a general queue in order to prevent a dead lock.
9448 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009449static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009450{
Ariel Elior7be08a72011-07-14 08:31:19 +00009451 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009452
9453 rtnl_lock();
9454
Ariel Elior8395be52013-01-01 05:22:44 +00009455 if (!netif_running(bp->dev)) {
9456 rtnl_unlock();
9457 return;
9458 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009459
Ariel Elior7be08a72011-07-14 08:31:19 +00009460 /* if stop on error is defined no recovery flows should be executed */
9461#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009462 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009463 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009464 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009465#endif
9466
9467 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9468 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009469 * Clear all pending SP commands as we are going to reset the
9470 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009471 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009472 bp->sp_rtnl_state = 0;
9473 smp_mb();
9474
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009475 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009476
Ariel Elior8395be52013-01-01 05:22:44 +00009477 rtnl_unlock();
9478 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009479 }
9480
9481 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9482 /*
9483 * Clear all pending SP commands as we are going to reset the
9484 * function anyway.
9485 */
9486 bp->sp_rtnl_state = 0;
9487 smp_mb();
9488
Yuval Mintz5d07d862012-09-13 02:56:21 +00009489 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009490 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009491
Ariel Elior8395be52013-01-01 05:22:44 +00009492 rtnl_unlock();
9493 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009494 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009495#ifdef BNX2X_STOP_ON_ERROR
9496sp_rtnl_not_reset:
9497#endif
9498 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9499 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009500 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9501 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009502 /*
9503 * in case of fan failure we need to reset id if the "stop on error"
9504 * debug flag is set, since we trying to prevent permanent overheating
9505 * damage
9506 */
9507 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009508 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009509 netif_device_detach(bp->dev);
9510 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009511 rtnl_unlock();
9512 return;
Ariel Elior83048592011-11-13 04:34:29 +00009513 }
9514
Ariel Elior381ac162013-01-01 05:22:29 +00009515 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9516 DP(BNX2X_MSG_SP,
9517 "sending set mcast vf pf channel message from rtnl sp-task\n");
9518 bnx2x_vfpf_set_mcast(bp->dev);
9519 }
9520
9521 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9522 &bp->sp_rtnl_state)) {
9523 DP(BNX2X_MSG_SP,
9524 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9525 bnx2x_vfpf_storm_rx_mode(bp);
9526 }
9527
Ariel Elior8395be52013-01-01 05:22:44 +00009528 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9529 * can be called from other contexts as well)
9530 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009531 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009532
Ariel Elior64112802013-01-07 00:50:23 +00009533 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009534 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior64112802013-01-07 00:50:23 +00009535 &bp->sp_rtnl_state))
9536 bnx2x_enable_sriov(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009537}
9538
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009539static void bnx2x_period_task(struct work_struct *work)
9540{
9541 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9542
9543 if (!netif_running(bp->dev))
9544 goto period_task_exit;
9545
9546 if (CHIP_REV_IS_SLOW(bp)) {
9547 BNX2X_ERR("period task called on emulation, ignoring\n");
9548 goto period_task_exit;
9549 }
9550
9551 bnx2x_acquire_phy_lock(bp);
9552 /*
9553 * The barrier is needed to ensure the ordering between the writing to
9554 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9555 * the reading here.
9556 */
9557 smp_mb();
9558 if (bp->port.pmf) {
9559 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9560
9561 /* Re-queue task in 1 sec */
9562 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9563 }
9564
9565 bnx2x_release_phy_lock(bp);
9566period_task_exit:
9567 return;
9568}
9569
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009570/*
9571 * Init service functions
9572 */
9573
Ariel Eliorb56e9672013-01-01 05:22:32 +00009574u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009575{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009576 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9577 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9578 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009579}
9580
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009581static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9582 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009583{
Yuval Mintz452427b2012-03-26 20:47:07 +00009584 u32 val, base_addr, offset, mask, reset_reg;
9585 bool mac_stopped = false;
9586 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009587
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009588 /* reset addresses as they also mark which values were changed */
9589 vals->bmac_addr = 0;
9590 vals->umac_addr = 0;
9591 vals->xmac_addr = 0;
9592 vals->emac_addr = 0;
9593
Yuval Mintz452427b2012-03-26 20:47:07 +00009594 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009595
Yuval Mintz452427b2012-03-26 20:47:07 +00009596 if (!CHIP_IS_E3(bp)) {
9597 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9598 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9599 if ((mask & reset_reg) && val) {
9600 u32 wb_data[2];
9601 BNX2X_DEV_INFO("Disable bmac Rx\n");
9602 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9603 : NIG_REG_INGRESS_BMAC0_MEM;
9604 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9605 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009606
Yuval Mintz452427b2012-03-26 20:47:07 +00009607 /*
9608 * use rd/wr since we cannot use dmae. This is safe
9609 * since MCP won't access the bus due to the request
9610 * to unload, and no function on the path can be
9611 * loaded at this time.
9612 */
9613 wb_data[0] = REG_RD(bp, base_addr + offset);
9614 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009615 vals->bmac_addr = base_addr + offset;
9616 vals->bmac_val[0] = wb_data[0];
9617 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009618 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009619 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9620 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009621
Yuval Mintz452427b2012-03-26 20:47:07 +00009622 }
9623 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009624 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9625 vals->emac_val = REG_RD(bp, vals->emac_addr);
9626 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009627 mac_stopped = true;
9628 } else {
9629 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9630 BNX2X_DEV_INFO("Disable xmac Rx\n");
9631 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9632 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9633 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9634 val & ~(1 << 1));
9635 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9636 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009637 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9638 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9639 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009640 mac_stopped = true;
9641 }
9642 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9643 if (mask & reset_reg) {
9644 BNX2X_DEV_INFO("Disable umac Rx\n");
9645 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009646 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9647 vals->umac_val = REG_RD(bp, vals->umac_addr);
9648 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009649 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009650 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009651 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009652
Yuval Mintz452427b2012-03-26 20:47:07 +00009653 if (mac_stopped)
9654 msleep(20);
9655
9656}
9657
9658#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9659#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9660#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9661#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9662
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009663static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009664{
9665 u16 rcq, bd;
9666 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9667
9668 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9669 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9670
9671 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9672 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9673
9674 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9675 port, bd, rcq);
9676}
9677
Bill Pemberton0329aba2012-12-03 09:24:24 -05009678static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009679{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009680 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9681 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009682 if (!rc) {
9683 BNX2X_ERR("MCP response failure, aborting\n");
9684 return -EBUSY;
9685 }
9686
9687 return 0;
9688}
9689
Barak Witkowskic63da992012-12-05 23:04:03 +00009690static struct bnx2x_prev_path_list *
9691 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9692{
9693 struct bnx2x_prev_path_list *tmp_list;
9694
9695 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9696 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9697 bp->pdev->bus->number == tmp_list->bus &&
9698 BP_PATH(bp) == tmp_list->path)
9699 return tmp_list;
9700
9701 return NULL;
9702}
9703
Bill Pemberton0329aba2012-12-03 09:24:24 -05009704static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009705{
9706 struct bnx2x_prev_path_list *tmp_list;
9707 int rc = false;
9708
9709 if (down_trylock(&bnx2x_prev_sem))
9710 return false;
9711
9712 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9713 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9714 bp->pdev->bus->number == tmp_list->bus &&
9715 BP_PATH(bp) == tmp_list->path) {
9716 rc = true;
9717 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9718 BP_PATH(bp));
9719 break;
9720 }
9721 }
9722
9723 up(&bnx2x_prev_sem);
9724
9725 return rc;
9726}
9727
Barak Witkowskic63da992012-12-05 23:04:03 +00009728static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009729{
9730 struct bnx2x_prev_path_list *tmp_list;
9731 int rc;
9732
Devendra Nagaea4b3852012-07-29 03:19:23 +00009733 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009734 if (!tmp_list) {
9735 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9736 return -ENOMEM;
9737 }
9738
9739 tmp_list->bus = bp->pdev->bus->number;
9740 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9741 tmp_list->path = BP_PATH(bp);
Barak Witkowskic63da992012-12-05 23:04:03 +00009742 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009743
9744 rc = down_interruptible(&bnx2x_prev_sem);
9745 if (rc) {
9746 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9747 kfree(tmp_list);
9748 } else {
9749 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9750 BP_PATH(bp));
9751 list_add(&tmp_list->list, &bnx2x_prev_list);
9752 up(&bnx2x_prev_sem);
9753 }
9754
9755 return rc;
9756}
9757
Bill Pemberton0329aba2012-12-03 09:24:24 -05009758static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009759{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009760 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009761 u16 status;
9762 struct pci_dev *dev = bp->pdev;
9763
Yuval Mintz8eee6942012-08-09 04:37:25 +00009764
9765 if (CHIP_IS_E1x(bp)) {
9766 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9767 return -EINVAL;
9768 }
9769
9770 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9771 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9772 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9773 bp->common.bc_ver);
9774 return -EINVAL;
9775 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009776
Yuval Mintz452427b2012-03-26 20:47:07 +00009777 /* Wait for Transaction Pending bit clean */
9778 for (i = 0; i < 4; i++) {
9779 if (i)
9780 msleep((1 << (i - 1)) * 100);
9781
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009782 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009783 if (!(status & PCI_EXP_DEVSTA_TRPND))
9784 goto clear;
9785 }
9786
9787 dev_err(&dev->dev,
9788 "transaction is not cleared; proceeding with reset anyway\n");
9789
9790clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009791
Yuval Mintz8eee6942012-08-09 04:37:25 +00009792 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009793 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9794
9795 return 0;
9796}
9797
Bill Pemberton0329aba2012-12-03 09:24:24 -05009798static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009799{
9800 int rc;
9801
9802 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9803
9804 /* Test if previous unload process was already finished for this path */
9805 if (bnx2x_prev_is_path_marked(bp))
9806 return bnx2x_prev_mcp_done(bp);
9807
Yuval Mintz04c46732013-01-23 03:21:46 +00009808 BNX2X_DEV_INFO("Path is unmarked\n");
9809
Yuval Mintz452427b2012-03-26 20:47:07 +00009810 /* If function has FLR capabilities, and existing FW version matches
9811 * the one required, then FLR will be sufficient to clean any residue
9812 * left by previous driver
9813 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009814 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009815
9816 if (!rc) {
9817 /* fw version is good */
9818 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9819 rc = bnx2x_do_flr(bp);
9820 }
9821
9822 if (!rc) {
9823 /* FLR was performed */
9824 BNX2X_DEV_INFO("FLR successful\n");
9825 return 0;
9826 }
9827
9828 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009829
9830 /* Close the MCP request, return failure*/
9831 rc = bnx2x_prev_mcp_done(bp);
9832 if (!rc)
9833 rc = BNX2X_PREV_WAIT_NEEDED;
9834
9835 return rc;
9836}
9837
Bill Pemberton0329aba2012-12-03 09:24:24 -05009838static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009839{
9840 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009841 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009842 struct bnx2x_mac_vals mac_vals;
9843
Yuval Mintz452427b2012-03-26 20:47:07 +00009844 /* It is possible a previous function received 'common' answer,
9845 * but hasn't loaded yet, therefore creating a scenario of
9846 * multiple functions receiving 'common' on the same path.
9847 */
9848 BNX2X_DEV_INFO("Common unload Flow\n");
9849
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009850 memset(&mac_vals, 0, sizeof(mac_vals));
9851
Yuval Mintz452427b2012-03-26 20:47:07 +00009852 if (bnx2x_prev_is_path_marked(bp))
9853 return bnx2x_prev_mcp_done(bp);
9854
9855 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9856
9857 /* Reset should be performed after BRB is emptied */
9858 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9859 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009860
9861 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009862 bnx2x_prev_unload_close_mac(bp, &mac_vals);
9863
9864 /* close LLH filters towards the BRB */
9865 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009866
9867 /* Check if the UNDI driver was previously loaded
9868 * UNDI driver initializes CID offset for normal bell to 0x7
9869 */
Yuval Mintz452427b2012-03-26 20:47:07 +00009870 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9871 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9872 if (tmp_reg == 0x7) {
9873 BNX2X_DEV_INFO("UNDI previously loaded\n");
9874 prev_undi = true;
9875 /* clear the UNDI indication */
9876 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +00009877 /* clear possible idle check errors */
9878 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009879 }
9880 }
9881 /* wait until BRB is empty */
9882 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9883 while (timer_count) {
9884 u32 prev_brb = tmp_reg;
9885
9886 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9887 if (!tmp_reg)
9888 break;
9889
9890 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9891
9892 /* reset timer as long as BRB actually gets emptied */
9893 if (prev_brb > tmp_reg)
9894 timer_count = 1000;
9895 else
9896 timer_count--;
9897
9898 /* If UNDI resides in memory, manually increment it */
9899 if (prev_undi)
9900 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9901
9902 udelay(10);
9903 }
9904
9905 if (!timer_count)
9906 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9907
9908 }
9909
9910 /* No packets are in the pipeline, path is ready for reset */
9911 bnx2x_reset_common(bp);
9912
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009913 if (mac_vals.xmac_addr)
9914 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
9915 if (mac_vals.umac_addr)
9916 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
9917 if (mac_vals.emac_addr)
9918 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
9919 if (mac_vals.bmac_addr) {
9920 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
9921 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
9922 }
9923
Barak Witkowskic63da992012-12-05 23:04:03 +00009924 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +00009925 if (rc) {
9926 bnx2x_prev_mcp_done(bp);
9927 return rc;
9928 }
9929
9930 return bnx2x_prev_mcp_done(bp);
9931}
9932
Ariel Elior24f06712012-05-06 07:05:57 +00009933/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9934 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9935 * the addresses of the transaction, resulting in was-error bit set in the pci
9936 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9937 * to clear the interrupt which detected this from the pglueb and the was done
9938 * bit
9939 */
Bill Pemberton0329aba2012-12-03 09:24:24 -05009940static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +00009941{
Ariel Elior4a254172012-11-22 07:16:17 +00009942 if (!CHIP_IS_E1x(bp)) {
9943 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9944 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +00009945 DP(BNX2X_MSG_SP,
9946 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +00009947 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9948 1 << BP_FUNC(bp));
9949 }
Ariel Elior24f06712012-05-06 07:05:57 +00009950 }
9951}
9952
Bill Pemberton0329aba2012-12-03 09:24:24 -05009953static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009954{
9955 int time_counter = 10;
9956 u32 rc, fw, hw_lock_reg, hw_lock_val;
Barak Witkowskic63da992012-12-05 23:04:03 +00009957 struct bnx2x_prev_path_list *prev_list;
Yuval Mintz452427b2012-03-26 20:47:07 +00009958 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9959
Ariel Elior24f06712012-05-06 07:05:57 +00009960 /* clear hw from errors which may have resulted from an interrupted
9961 * dmae transaction.
9962 */
9963 bnx2x_prev_interrupted_dmae(bp);
9964
9965 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009966 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9967 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9968 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9969
9970 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9971 if (hw_lock_val) {
9972 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9973 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9974 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9975 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9976 }
9977
9978 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9979 REG_WR(bp, hw_lock_reg, 0xffffffff);
9980 } else
9981 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9982
9983 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9984 BNX2X_DEV_INFO("Release previously held alr\n");
9985 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9986 }
9987
Yuval Mintz452427b2012-03-26 20:47:07 +00009988 do {
9989 /* Lock MCP using an unload request */
9990 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9991 if (!fw) {
9992 BNX2X_ERR("MCP response failure, aborting\n");
9993 rc = -EBUSY;
9994 break;
9995 }
9996
9997 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9998 rc = bnx2x_prev_unload_common(bp);
9999 break;
10000 }
10001
10002 /* non-common reply from MCP night require looping */
10003 rc = bnx2x_prev_unload_uncommon(bp);
10004 if (rc != BNX2X_PREV_WAIT_NEEDED)
10005 break;
10006
10007 msleep(20);
10008 } while (--time_counter);
10009
10010 if (!time_counter || rc) {
10011 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10012 rc = -EBUSY;
10013 }
10014
Barak Witkowskic63da992012-12-05 23:04:03 +000010015 /* Mark function if its port was used to boot from SAN */
10016 prev_list = bnx2x_prev_path_get_entry(bp);
10017 if (prev_list && (prev_list->undi & (1 << BP_PORT(bp))))
10018 bp->link_params.feature_config_flags |=
10019 FEATURE_CONFIG_BOOT_FROM_SAN;
10020
Yuval Mintz452427b2012-03-26 20:47:07 +000010021 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10022
10023 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010024}
10025
Bill Pemberton0329aba2012-12-03 09:24:24 -050010026static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010027{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010028 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010029 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010030
10031 /* Get the chip revision id and number. */
10032 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10033 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10034 id = ((val & 0xffff) << 16);
10035 val = REG_RD(bp, MISC_REG_CHIP_REV);
10036 id |= ((val & 0xf) << 12);
10037 val = REG_RD(bp, MISC_REG_CHIP_METAL);
10038 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010039 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010040 id |= (val & 0xf);
10041 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010042
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010043 /* force 57811 according to MISC register */
10044 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10045 if (CHIP_IS_57810(bp))
10046 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10047 (bp->common.chip_id & 0x0000FFFF);
10048 else if (CHIP_IS_57810_MF(bp))
10049 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10050 (bp->common.chip_id & 0x0000FFFF);
10051 bp->common.chip_id |= 0x1;
10052 }
10053
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010054 /* Set doorbell size */
10055 bp->db_size = (1 << BNX2X_DB_SHIFT);
10056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010057 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010058 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10059 if ((val & 1) == 0)
10060 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10061 else
10062 val = (val >> 1) & 1;
10063 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10064 "2_PORT_MODE");
10065 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10066 CHIP_2_PORT_MODE;
10067
10068 if (CHIP_MODE_IS_4_PORT(bp))
10069 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10070 else
10071 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10072 } else {
10073 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10074 bp->pfid = bp->pf_num; /* 0..7 */
10075 }
10076
Merav Sicron51c1a582012-03-18 10:33:38 +000010077 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10078
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010079 bp->link_params.chip_id = bp->common.chip_id;
10080 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010081
Eilon Greenstein1c063282009-02-12 08:36:43 +000010082 val = (REG_RD(bp, 0x2874) & 0x55);
10083 if ((bp->common.chip_id & 0x1) ||
10084 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10085 bp->flags |= ONE_PORT_FLAG;
10086 BNX2X_DEV_INFO("single port device\n");
10087 }
10088
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010089 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010090 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010091 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10092 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10093 bp->common.flash_size, bp->common.flash_size);
10094
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010095 bnx2x_init_shmem(bp);
10096
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010097
10098
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010099 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10100 MISC_REG_GENERIC_CR_1 :
10101 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010102
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010103 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010104 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010105 if (SHMEM2_RD(bp, size) >
10106 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10107 bp->link_params.lfa_base =
10108 REG_RD(bp, bp->common.shmem2_base +
10109 (u32)offsetof(struct shmem2_region,
10110 lfa_host_addr[BP_PORT(bp)]));
10111 else
10112 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010113 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10114 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010115
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010116 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010117 BNX2X_DEV_INFO("MCP not active\n");
10118 bp->flags |= NO_MCP_FLAG;
10119 return;
10120 }
10121
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010122 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010123 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010124
10125 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10126 SHARED_HW_CFG_LED_MODE_MASK) >>
10127 SHARED_HW_CFG_LED_MODE_SHIFT);
10128
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010129 bp->link_params.feature_config_flags = 0;
10130 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10131 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10132 bp->link_params.feature_config_flags |=
10133 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10134 else
10135 bp->link_params.feature_config_flags &=
10136 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10137
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010138 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10139 bp->common.bc_ver = val;
10140 BNX2X_DEV_INFO("bc_ver %X\n", val);
10141 if (val < BNX2X_BC_VER) {
10142 /* for now only warn
10143 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010144 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10145 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010146 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010147 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010148 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010149 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10150
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010151 bp->link_params.feature_config_flags |=
10152 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10153 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010154 bp->link_params.feature_config_flags |=
10155 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10156 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010157 bp->link_params.feature_config_flags |=
10158 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10159 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010160
10161 bp->link_params.feature_config_flags |=
10162 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10163 FEATURE_CONFIG_MT_SUPPORT : 0;
10164
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010165 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10166 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010167
Barak Witkowski2e499d32012-06-26 01:31:19 +000010168 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10169 BC_SUPPORTS_FCOE_FEATURES : 0;
10170
Barak Witkowski98768792012-06-19 07:48:31 +000010171 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10172 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010173 boot_mode = SHMEM_RD(bp,
10174 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10175 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10176 switch (boot_mode) {
10177 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10178 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10179 break;
10180 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10181 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10182 break;
10183 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10184 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10185 break;
10186 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10187 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10188 break;
10189 }
10190
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010191 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10192 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10193
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010194 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010195 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010196
10197 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10198 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10199 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10200 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10201
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010202 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10203 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010204}
10205
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010206#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10207#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10208
Bill Pemberton0329aba2012-12-03 09:24:24 -050010209static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010210{
10211 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010212 int igu_sb_id;
10213 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010214 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010215
10216 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010217 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010218 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010219 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010220 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10221 FP_SB_MAX_E1x;
10222
10223 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10224 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10225
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010226 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010227 }
10228
10229 /* IGU in normal mode - read CAM */
10230 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10231 igu_sb_id++) {
10232 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10233 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10234 continue;
10235 fid = IGU_FID(val);
10236 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10237 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10238 continue;
10239 if (IGU_VEC(val) == 0)
10240 /* default status block */
10241 bp->igu_dsb_id = igu_sb_id;
10242 else {
10243 if (bp->igu_base_sb == 0xff)
10244 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010245 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010246 }
10247 }
10248 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010249
Ariel Elior6383c0b2011-07-14 08:31:57 +000010250#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010251 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10252 * optional that number of CAM entries will not be equal to the value
10253 * advertised in PCI.
10254 * Driver should use the minimal value of both as the actual status
10255 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010256 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010257 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010258#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010259
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010260 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010261 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010262 return -EINVAL;
10263 }
10264
10265 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010266}
10267
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010268static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010269{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010270 int cfg_size = 0, idx, port = BP_PORT(bp);
10271
10272 /* Aggregation of supported attributes of all external phys */
10273 bp->port.supported[0] = 0;
10274 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010275 switch (bp->link_params.num_phys) {
10276 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010277 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10278 cfg_size = 1;
10279 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010280 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010281 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10282 cfg_size = 1;
10283 break;
10284 case 3:
10285 if (bp->link_params.multi_phy_config &
10286 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10287 bp->port.supported[1] =
10288 bp->link_params.phy[EXT_PHY1].supported;
10289 bp->port.supported[0] =
10290 bp->link_params.phy[EXT_PHY2].supported;
10291 } else {
10292 bp->port.supported[0] =
10293 bp->link_params.phy[EXT_PHY1].supported;
10294 bp->port.supported[1] =
10295 bp->link_params.phy[EXT_PHY2].supported;
10296 }
10297 cfg_size = 2;
10298 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010299 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010300
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010301 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010302 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010303 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010304 dev_info.port_hw_config[port].external_phy_config),
10305 SHMEM_RD(bp,
10306 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010307 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010308 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010309
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010310 if (CHIP_IS_E3(bp))
10311 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10312 else {
10313 switch (switch_cfg) {
10314 case SWITCH_CFG_1G:
10315 bp->port.phy_addr = REG_RD(
10316 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10317 break;
10318 case SWITCH_CFG_10G:
10319 bp->port.phy_addr = REG_RD(
10320 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10321 break;
10322 default:
10323 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10324 bp->port.link_config[0]);
10325 return;
10326 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010327 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010328 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010329 /* mask what we support according to speed_cap_mask per configuration */
10330 for (idx = 0; idx < cfg_size; idx++) {
10331 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010332 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010333 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010334
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010335 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010336 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010337 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010338
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010339 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010340 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010341 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010342
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010343 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010344 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010345 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010346
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010347 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010348 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010349 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010350 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010351
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010352 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010353 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010354 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010355
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010356 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010357 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010358 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010359
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010360 }
10361
10362 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10363 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010364}
10365
Bill Pemberton0329aba2012-12-03 09:24:24 -050010366static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010367{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010368 u32 link_config, idx, cfg_size = 0;
10369 bp->port.advertising[0] = 0;
10370 bp->port.advertising[1] = 0;
10371 switch (bp->link_params.num_phys) {
10372 case 1:
10373 case 2:
10374 cfg_size = 1;
10375 break;
10376 case 3:
10377 cfg_size = 2;
10378 break;
10379 }
10380 for (idx = 0; idx < cfg_size; idx++) {
10381 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10382 link_config = bp->port.link_config[idx];
10383 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010384 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010385 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10386 bp->link_params.req_line_speed[idx] =
10387 SPEED_AUTO_NEG;
10388 bp->port.advertising[idx] |=
10389 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010390 if (bp->link_params.phy[EXT_PHY1].type ==
10391 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10392 bp->port.advertising[idx] |=
10393 (SUPPORTED_100baseT_Half |
10394 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010395 } else {
10396 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010397 bp->link_params.req_line_speed[idx] =
10398 SPEED_10000;
10399 bp->port.advertising[idx] |=
10400 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010401 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010402 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010403 }
10404 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010405
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010406 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010407 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10408 bp->link_params.req_line_speed[idx] =
10409 SPEED_10;
10410 bp->port.advertising[idx] |=
10411 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010412 ADVERTISED_TP);
10413 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010414 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010415 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010416 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010417 return;
10418 }
10419 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010420
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010421 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010422 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10423 bp->link_params.req_line_speed[idx] =
10424 SPEED_10;
10425 bp->link_params.req_duplex[idx] =
10426 DUPLEX_HALF;
10427 bp->port.advertising[idx] |=
10428 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010429 ADVERTISED_TP);
10430 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010431 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010432 link_config,
10433 bp->link_params.speed_cap_mask[idx]);
10434 return;
10435 }
10436 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010437
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010438 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10439 if (bp->port.supported[idx] &
10440 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010441 bp->link_params.req_line_speed[idx] =
10442 SPEED_100;
10443 bp->port.advertising[idx] |=
10444 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010445 ADVERTISED_TP);
10446 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010447 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010448 link_config,
10449 bp->link_params.speed_cap_mask[idx]);
10450 return;
10451 }
10452 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010453
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010454 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10455 if (bp->port.supported[idx] &
10456 SUPPORTED_100baseT_Half) {
10457 bp->link_params.req_line_speed[idx] =
10458 SPEED_100;
10459 bp->link_params.req_duplex[idx] =
10460 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010461 bp->port.advertising[idx] |=
10462 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010463 ADVERTISED_TP);
10464 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010465 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010466 link_config,
10467 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010468 return;
10469 }
10470 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010471
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010472 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010473 if (bp->port.supported[idx] &
10474 SUPPORTED_1000baseT_Full) {
10475 bp->link_params.req_line_speed[idx] =
10476 SPEED_1000;
10477 bp->port.advertising[idx] |=
10478 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010479 ADVERTISED_TP);
10480 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010481 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010482 link_config,
10483 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010484 return;
10485 }
10486 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010487
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010488 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010489 if (bp->port.supported[idx] &
10490 SUPPORTED_2500baseX_Full) {
10491 bp->link_params.req_line_speed[idx] =
10492 SPEED_2500;
10493 bp->port.advertising[idx] |=
10494 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010495 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010496 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010497 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010498 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010499 bp->link_params.speed_cap_mask[idx]);
10500 return;
10501 }
10502 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010503
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010504 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010505 if (bp->port.supported[idx] &
10506 SUPPORTED_10000baseT_Full) {
10507 bp->link_params.req_line_speed[idx] =
10508 SPEED_10000;
10509 bp->port.advertising[idx] |=
10510 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010511 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010512 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010513 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010514 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010515 bp->link_params.speed_cap_mask[idx]);
10516 return;
10517 }
10518 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010519 case PORT_FEATURE_LINK_SPEED_20G:
10520 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010521
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010522 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010523 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010524 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010525 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010526 bp->link_params.req_line_speed[idx] =
10527 SPEED_AUTO_NEG;
10528 bp->port.advertising[idx] =
10529 bp->port.supported[idx];
10530 break;
10531 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010532
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010533 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010534 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010535 if (bp->link_params.req_flow_ctrl[idx] ==
10536 BNX2X_FLOW_CTRL_AUTO) {
10537 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10538 bp->link_params.req_flow_ctrl[idx] =
10539 BNX2X_FLOW_CTRL_NONE;
10540 else
10541 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010542 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010543
Merav Sicron51c1a582012-03-18 10:33:38 +000010544 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010545 bp->link_params.req_line_speed[idx],
10546 bp->link_params.req_duplex[idx],
10547 bp->link_params.req_flow_ctrl[idx],
10548 bp->port.advertising[idx]);
10549 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010550}
10551
Bill Pemberton0329aba2012-12-03 09:24:24 -050010552static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010553{
Yuval Mintz86564c32013-01-23 03:21:50 +000010554 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10555 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10556 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10557 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010558}
10559
Bill Pemberton0329aba2012-12-03 09:24:24 -050010560static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010561{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010562 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010563 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010564 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010565
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010566 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010567 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010568
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010569 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010570 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010571
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010572 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010573 SHMEM_RD(bp,
10574 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010575 bp->link_params.speed_cap_mask[1] =
10576 SHMEM_RD(bp,
10577 dev_info.port_hw_config[port].speed_capability_mask2);
10578 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010579 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10580
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010581 bp->port.link_config[1] =
10582 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010583
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010584 bp->link_params.multi_phy_config =
10585 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010586 /* If the device is capable of WoL, set the default state according
10587 * to the HW
10588 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010589 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010590 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10591 (config & PORT_FEATURE_WOL_ENABLED));
10592
Yuval Mintz4ba76992013-01-14 05:11:45 +000010593 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10594 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10595 bp->flags |= NO_ISCSI_FLAG;
10596 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10597 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10598 bp->flags |= NO_FCOE_FLAG;
10599
Merav Sicron51c1a582012-03-18 10:33:38 +000010600 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010601 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010602 bp->link_params.speed_cap_mask[0],
10603 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010604
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010605 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010606 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010607 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010608 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010609
10610 bnx2x_link_settings_requested(bp);
10611
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010612 /*
10613 * If connected directly, work with the internal PHY, otherwise, work
10614 * with the external PHY
10615 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010616 ext_phy_config =
10617 SHMEM_RD(bp,
10618 dev_info.port_hw_config[port].external_phy_config);
10619 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010620 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010621 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010622
10623 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10624 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10625 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010626 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010627
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010628 /* Configure link feature according to nvram value */
10629 eee_mode = (((SHMEM_RD(bp, dev_info.
10630 port_feature_config[port].eee_power_mode)) &
10631 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10632 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10633 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10634 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10635 EEE_MODE_ENABLE_LPI |
10636 EEE_MODE_OUTPUT_TIME;
10637 } else {
10638 bp->link_params.eee_mode = 0;
10639 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010640}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010641
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010642void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010643{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010644 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010645 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010646 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010647 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010648
Merav Sicron55c11942012-11-07 00:45:48 +000010649 if (!CNIC_SUPPORT(bp)) {
10650 bp->flags |= no_flags;
10651 return;
10652 }
10653
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010654 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010655 bp->cnic_eth_dev.max_iscsi_conn =
10656 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10657 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10658
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010659 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10660 bp->cnic_eth_dev.max_iscsi_conn);
10661
10662 /*
10663 * If maximum allowed number of connections is zero -
10664 * disable the feature.
10665 */
10666 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010667 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010668
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010669}
10670
Bill Pemberton0329aba2012-12-03 09:24:24 -050010671static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010672{
10673 /* Port info */
10674 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10675 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10676 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10677 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10678
10679 /* Node info */
10680 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10681 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10682 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10683 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10684}
Bill Pemberton0329aba2012-12-03 09:24:24 -050010685static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010686{
10687 int port = BP_PORT(bp);
10688 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010689 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10690 drv_lic_key[port].max_fcoe_conn);
10691
Merav Sicron55c11942012-11-07 00:45:48 +000010692 if (!CNIC_SUPPORT(bp)) {
10693 bp->flags |= NO_FCOE_FLAG;
10694 return;
10695 }
10696
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010697 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010698 bp->cnic_eth_dev.max_fcoe_conn =
10699 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10700 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10701
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010702 /* Read the WWN: */
10703 if (!IS_MF(bp)) {
10704 /* Port info */
10705 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10706 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010707 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010708 fcoe_wwn_port_name_upper);
10709 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10710 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010711 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010712 fcoe_wwn_port_name_lower);
10713
10714 /* Node info */
10715 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10716 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010717 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010718 fcoe_wwn_node_name_upper);
10719 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10720 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010721 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010722 fcoe_wwn_node_name_lower);
10723 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010724 /*
10725 * Read the WWN info only if the FCoE feature is enabled for
10726 * this function.
10727 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010728 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010729 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010730
Yuval Mintz382e5132012-12-02 04:05:51 +000010731 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010732 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010733 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010734
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010735 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010736
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010737 /*
10738 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010739 * disable the feature.
10740 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010741 if (!bp->cnic_eth_dev.max_fcoe_conn)
10742 bp->flags |= NO_FCOE_FLAG;
10743}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010744
Bill Pemberton0329aba2012-12-03 09:24:24 -050010745static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010746{
10747 /*
10748 * iSCSI may be dynamically disabled but reading
10749 * info here we will decrease memory usage by driver
10750 * if the feature is disabled for good
10751 */
10752 bnx2x_get_iscsi_info(bp);
10753 bnx2x_get_fcoe_info(bp);
10754}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010755
Bill Pemberton0329aba2012-12-03 09:24:24 -050010756static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010757{
10758 u32 val, val2;
10759 int func = BP_ABS_FUNC(bp);
10760 int port = BP_PORT(bp);
10761 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10762 u8 *fip_mac = bp->fip_mac;
10763
10764 if (IS_MF(bp)) {
10765 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10766 * FCoE MAC then the appropriate feature should be disabled.
10767 * In non SD mode features configuration comes from struct
10768 * func_ext_config.
10769 */
10770 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10771 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10772 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10773 val2 = MF_CFG_RD(bp, func_ext_config[func].
10774 iscsi_mac_addr_upper);
10775 val = MF_CFG_RD(bp, func_ext_config[func].
10776 iscsi_mac_addr_lower);
10777 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10778 BNX2X_DEV_INFO
10779 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10780 } else {
10781 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10782 }
10783
10784 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10785 val2 = MF_CFG_RD(bp, func_ext_config[func].
10786 fcoe_mac_addr_upper);
10787 val = MF_CFG_RD(bp, func_ext_config[func].
10788 fcoe_mac_addr_lower);
10789 bnx2x_set_mac_buf(fip_mac, val, val2);
10790 BNX2X_DEV_INFO
10791 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10792 } else {
10793 bp->flags |= NO_FCOE_FLAG;
10794 }
10795
10796 bp->mf_ext_config = cfg;
10797
10798 } else { /* SD MODE */
10799 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10800 /* use primary mac as iscsi mac */
10801 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10802
10803 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10804 BNX2X_DEV_INFO
10805 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10806 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10807 /* use primary mac as fip mac */
10808 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10809 BNX2X_DEV_INFO("SD FCoE MODE\n");
10810 BNX2X_DEV_INFO
10811 ("Read FIP MAC: %pM\n", fip_mac);
10812 }
10813 }
10814
10815 if (IS_MF_STORAGE_SD(bp))
10816 /* Zero primary MAC configuration */
10817 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10818
Dmitry Kravkovf72839d2013-01-14 05:11:43 +000010819 if (IS_MF_FCOE_AFEX(bp) || IS_MF_FCOE_SD(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000010820 /* use FIP MAC as primary MAC */
10821 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10822
10823 } else {
10824 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10825 iscsi_mac_upper);
10826 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10827 iscsi_mac_lower);
10828 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10829
10830 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10831 fcoe_fip_mac_upper);
10832 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10833 fcoe_fip_mac_lower);
10834 bnx2x_set_mac_buf(fip_mac, val, val2);
10835 }
10836
10837 /* Disable iSCSI OOO if MAC configuration is invalid. */
10838 if (!is_valid_ether_addr(iscsi_mac)) {
10839 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10840 memset(iscsi_mac, 0, ETH_ALEN);
10841 }
10842
10843 /* Disable FCoE if MAC configuration is invalid. */
10844 if (!is_valid_ether_addr(fip_mac)) {
10845 bp->flags |= NO_FCOE_FLAG;
10846 memset(bp->fip_mac, 0, ETH_ALEN);
10847 }
10848}
10849
Bill Pemberton0329aba2012-12-03 09:24:24 -050010850static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010851{
10852 u32 val, val2;
10853 int func = BP_ABS_FUNC(bp);
10854 int port = BP_PORT(bp);
10855
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010856 /* Zero primary MAC configuration */
10857 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10858
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010859 if (BP_NOMCP(bp)) {
10860 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010861 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010862 } else if (IS_MF(bp)) {
10863 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10864 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10865 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10866 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10867 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10868
Merav Sicron55c11942012-11-07 00:45:48 +000010869 if (CNIC_SUPPORT(bp))
10870 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010871 } else {
10872 /* in SF read MACs from port configuration */
10873 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10874 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10875 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10876
Merav Sicron55c11942012-11-07 00:45:48 +000010877 if (CNIC_SUPPORT(bp))
10878 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010879 }
10880
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010881 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010882
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010883 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010884 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010885 "bad Ethernet MAC address configuration: %pM\n"
10886 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010887 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010888}
Merav Sicron51c1a582012-03-18 10:33:38 +000010889
Bill Pemberton0329aba2012-12-03 09:24:24 -050010890static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000010891{
10892 int tmp;
10893 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010894
Yuval Mintz79642112012-12-02 04:05:50 +000010895 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10896 /* Take function: tmp = func */
10897 tmp = BP_ABS_FUNC(bp);
10898 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10899 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
10900 } else {
10901 /* Take port: tmp = port */
10902 tmp = BP_PORT(bp);
10903 cfg = SHMEM_RD(bp,
10904 dev_info.port_hw_config[tmp].generic_features);
10905 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
10906 }
10907 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010908}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010909
Bill Pemberton0329aba2012-12-03 09:24:24 -050010910static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010911{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010912 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010913 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010914 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010915 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010916
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010917 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010918
Ariel Elior6383c0b2011-07-14 08:31:57 +000010919 /*
10920 * initialize IGU parameters
10921 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010922 if (CHIP_IS_E1x(bp)) {
10923 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010924
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010925 bp->igu_dsb_id = DEF_SB_IGU_ID;
10926 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010927 } else {
10928 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010929
10930 /* do not allow device reset during IGU info preocessing */
10931 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10932
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010933 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010934
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010935 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010936 int tout = 5000;
10937
10938 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10939
10940 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10941 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10942 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10943
10944 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10945 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000010946 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010947 }
10948
10949 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10950 dev_err(&bp->pdev->dev,
10951 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010952 bnx2x_release_hw_lock(bp,
10953 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010954 return -EPERM;
10955 }
10956 }
10957
10958 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10959 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010960 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10961 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010962 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010963
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010964 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040010965 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010966 if (rc)
10967 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010968 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010969
10970 /*
10971 * set base FW non-default (fast path) status block id, this value is
10972 * used to initialize the fw_sb_id saved on the fp/queue structure to
10973 * determine the id used by the FW.
10974 */
10975 if (CHIP_IS_E1x(bp))
10976 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10977 else /*
10978 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10979 * the same queue are indicated on the same IGU SB). So we prefer
10980 * FW and IGU SBs to be the same value.
10981 */
10982 bp->base_fw_ndsb = bp->igu_base_sb;
10983
10984 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10985 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10986 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010987
10988 /*
10989 * Initialize MF configuration
10990 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010991
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010992 bp->mf_ov = 0;
10993 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010994 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010995
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010996 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010997 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10998 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10999 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011001 if (SHMEM2_HAS(bp, mf_cfg_addr))
11002 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11003 else
11004 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011005 offsetof(struct shmem_region, func_mb) +
11006 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011007 /*
11008 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011009 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011010 * 2. MAC address must be legal (check only upper bytes)
11011 * for Switch-Independent mode;
11012 * OVLAN must be legal for Switch-Dependent mode
11013 * 3. SF_MODE configures specific MF mode
11014 */
11015 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11016 /* get mf configuration */
11017 val = SHMEM_RD(bp,
11018 dev_info.shared_feature_config.config);
11019 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011020
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011021 switch (val) {
11022 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11023 val = MF_CFG_RD(bp, func_mf_config[func].
11024 mac_upper);
11025 /* check for legal mac (upper bytes)*/
11026 if (val != 0xffff) {
11027 bp->mf_mode = MULTI_FUNCTION_SI;
11028 bp->mf_config[vn] = MF_CFG_RD(bp,
11029 func_mf_config[func].config);
11030 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011031 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011032 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011033 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11034 if ((!CHIP_IS_E1x(bp)) &&
11035 (MF_CFG_RD(bp, func_mf_config[func].
11036 mac_upper) != 0xffff) &&
11037 (SHMEM2_HAS(bp,
11038 afex_driver_support))) {
11039 bp->mf_mode = MULTI_FUNCTION_AFEX;
11040 bp->mf_config[vn] = MF_CFG_RD(bp,
11041 func_mf_config[func].config);
11042 } else {
11043 BNX2X_DEV_INFO("can not configure afex mode\n");
11044 }
11045 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011046 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11047 /* get OV configuration */
11048 val = MF_CFG_RD(bp,
11049 func_mf_config[FUNC_0].e1hov_tag);
11050 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11051
11052 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11053 bp->mf_mode = MULTI_FUNCTION_SD;
11054 bp->mf_config[vn] = MF_CFG_RD(bp,
11055 func_mf_config[func].config);
11056 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011057 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011058 break;
11059 default:
11060 /* Unknown configuration: reset mf_config */
11061 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011062 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011063 }
11064 }
11065
Eilon Greenstein2691d512009-08-12 08:22:08 +000011066 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011067 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011068
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011069 switch (bp->mf_mode) {
11070 case MULTI_FUNCTION_SD:
11071 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11072 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011073 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011074 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011075 bp->path_has_ovlan = true;
11076
Merav Sicron51c1a582012-03-18 10:33:38 +000011077 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11078 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011079 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011080 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011081 "No valid MF OV for func %d, aborting\n",
11082 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011083 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011084 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011085 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011086 case MULTI_FUNCTION_AFEX:
11087 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11088 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011089 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011090 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11091 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011092 break;
11093 default:
11094 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011095 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011096 "VN %d is in a single function mode, aborting\n",
11097 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011098 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011099 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011100 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011101 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011103 /* check if other port on the path needs ovlan:
11104 * Since MF configuration is shared between ports
11105 * Possible mixed modes are only
11106 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11107 */
11108 if (CHIP_MODE_IS_4_PORT(bp) &&
11109 !bp->path_has_ovlan &&
11110 !IS_MF(bp) &&
11111 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11112 u8 other_port = !BP_PORT(bp);
11113 u8 other_func = BP_PATH(bp) + 2*other_port;
11114 val = MF_CFG_RD(bp,
11115 func_mf_config[other_func].e1hov_tag);
11116 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11117 bp->path_has_ovlan = true;
11118 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011119 }
11120
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011121 /* adjust igu_sb_cnt to MF for E1x */
11122 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011123 bp->igu_sb_cnt /= E1HVN_MAX;
11124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011125 /* port info */
11126 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011127
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011128 /* Get MAC addresses */
11129 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011130
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011131 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011132
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011133 return rc;
11134}
11135
Bill Pemberton0329aba2012-12-03 09:24:24 -050011136static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011137{
11138 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011139 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011140 char str_id_reg[VENDOR_ID_LEN+1];
11141 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011142 char *vpd_data;
11143 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011144 u8 len;
11145
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011146 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011147 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11148
11149 if (cnt < BNX2X_VPD_LEN)
11150 goto out_not_found;
11151
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011152 /* VPD RO tag should be first tag after identifier string, hence
11153 * we should be able to find it in first BNX2X_VPD_LEN chars
11154 */
11155 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011156 PCI_VPD_LRDT_RO_DATA);
11157 if (i < 0)
11158 goto out_not_found;
11159
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011160 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011161 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011162
11163 i += PCI_VPD_LRDT_TAG_SIZE;
11164
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011165 if (block_end > BNX2X_VPD_LEN) {
11166 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11167 if (vpd_extended_data == NULL)
11168 goto out_not_found;
11169
11170 /* read rest of vpd image into vpd_extended_data */
11171 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11172 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11173 block_end - BNX2X_VPD_LEN,
11174 vpd_extended_data + BNX2X_VPD_LEN);
11175 if (cnt < (block_end - BNX2X_VPD_LEN))
11176 goto out_not_found;
11177 vpd_data = vpd_extended_data;
11178 } else
11179 vpd_data = vpd_start;
11180
11181 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011182
11183 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11184 PCI_VPD_RO_KEYWORD_MFR_ID);
11185 if (rodi < 0)
11186 goto out_not_found;
11187
11188 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11189
11190 if (len != VENDOR_ID_LEN)
11191 goto out_not_found;
11192
11193 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11194
11195 /* vendor specific info */
11196 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11197 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11198 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11199 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11200
11201 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11202 PCI_VPD_RO_KEYWORD_VENDOR0);
11203 if (rodi >= 0) {
11204 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11205
11206 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11207
11208 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11209 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11210 bp->fw_ver[len] = ' ';
11211 }
11212 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011213 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011214 return;
11215 }
11216out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011217 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011218 return;
11219}
11220
Bill Pemberton0329aba2012-12-03 09:24:24 -050011221static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011222{
11223 u32 flags = 0;
11224
11225 if (CHIP_REV_IS_FPGA(bp))
11226 SET_FLAGS(flags, MODE_FPGA);
11227 else if (CHIP_REV_IS_EMUL(bp))
11228 SET_FLAGS(flags, MODE_EMUL);
11229 else
11230 SET_FLAGS(flags, MODE_ASIC);
11231
11232 if (CHIP_MODE_IS_4_PORT(bp))
11233 SET_FLAGS(flags, MODE_PORT4);
11234 else
11235 SET_FLAGS(flags, MODE_PORT2);
11236
11237 if (CHIP_IS_E2(bp))
11238 SET_FLAGS(flags, MODE_E2);
11239 else if (CHIP_IS_E3(bp)) {
11240 SET_FLAGS(flags, MODE_E3);
11241 if (CHIP_REV(bp) == CHIP_REV_Ax)
11242 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011243 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11244 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011245 }
11246
11247 if (IS_MF(bp)) {
11248 SET_FLAGS(flags, MODE_MF);
11249 switch (bp->mf_mode) {
11250 case MULTI_FUNCTION_SD:
11251 SET_FLAGS(flags, MODE_MF_SD);
11252 break;
11253 case MULTI_FUNCTION_SI:
11254 SET_FLAGS(flags, MODE_MF_SI);
11255 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011256 case MULTI_FUNCTION_AFEX:
11257 SET_FLAGS(flags, MODE_MF_AFEX);
11258 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011259 }
11260 } else
11261 SET_FLAGS(flags, MODE_SF);
11262
11263#if defined(__LITTLE_ENDIAN)
11264 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11265#else /*(__BIG_ENDIAN)*/
11266 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11267#endif
11268 INIT_MODE_FLAGS(bp) = flags;
11269}
11270
Bill Pemberton0329aba2012-12-03 09:24:24 -050011271static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011272{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011273 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011274 int rc;
11275
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011276 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011277 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011278 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011279
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011280
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011281 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011282 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011283 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011284 if (IS_PF(bp)) {
11285 rc = bnx2x_get_hwinfo(bp);
11286 if (rc)
11287 return rc;
11288 } else {
11289 random_ether_addr(bp->dev->dev_addr);
11290 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011291
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011292 bnx2x_set_modes_bitmap(bp);
11293
11294 rc = bnx2x_alloc_mem_bp(bp);
11295 if (rc)
11296 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011297
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011298 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011299
11300 func = BP_FUNC(bp);
11301
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011302 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011303 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011304 /* init fw_seq */
11305 bp->fw_seq =
11306 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11307 DRV_MSG_SEQ_NUMBER_MASK;
11308 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11309
11310 bnx2x_prev_unload(bp);
11311 }
11312
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011313
11314 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011315 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011316
11317 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011318 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011319
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011320 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011321 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011322
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011323 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011324 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011325 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011326 bp->dev->features &= ~NETIF_F_LRO;
11327 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011328 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011329 bp->dev->features |= NETIF_F_LRO;
11330 }
11331
Eilon Greensteina18f5122009-08-12 08:23:26 +000011332 if (CHIP_IS_E1(bp))
11333 bp->dropless_fc = 0;
11334 else
Yuval Mintz79642112012-12-02 04:05:50 +000011335 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011336
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011337 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011338
Barak Witkowskia3348722012-04-23 03:04:46 +000011339 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011340 if (IS_VF(bp))
11341 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011342
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011343 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011344 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11345 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011346
Michal Schmidtfc543632012-02-14 09:05:46 +000011347 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011348
11349 init_timer(&bp->timer);
11350 bp->timer.expires = jiffies + bp->current_interval;
11351 bp->timer.data = (unsigned long) bp;
11352 bp->timer.function = bnx2x_timer;
11353
Barak Witkowski0370cf92012-12-02 04:05:55 +000011354 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11355 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11356 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11357 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11358 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11359 bnx2x_dcbx_init_params(bp);
11360 } else {
11361 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11362 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011363
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011364 if (CHIP_IS_E1x(bp))
11365 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11366 else
11367 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011368
Ariel Elior6383c0b2011-07-14 08:31:57 +000011369 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011370 if (IS_VF(bp))
11371 bp->max_cos = 1;
11372 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011373 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011374 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011375 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011376 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011377 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011378 else
11379 BNX2X_ERR("unknown chip %x revision %x\n",
11380 CHIP_NUM(bp), CHIP_REV(bp));
11381 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011382
Merav Sicron55c11942012-11-07 00:45:48 +000011383 /* We need at least one default status block for slow-path events,
11384 * second status block for the L2 queue, and a third status block for
11385 * CNIC if supproted.
11386 */
11387 if (CNIC_SUPPORT(bp))
11388 bp->min_msix_vec_cnt = 3;
11389 else
11390 bp->min_msix_vec_cnt = 2;
11391 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11392
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011393 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011394}
11395
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011396
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011397/****************************************************************************
11398* General service functions
11399****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011400
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011401/*
11402 * net_device service functions
11403 */
11404
Ariel Elior8395be52013-01-01 05:22:44 +000011405static int bnx2x_open_epilog(struct bnx2x *bp)
11406{
11407 /* Enable sriov via delayed work. This must be done via delayed work
11408 * because it causes the probe of the vf devices to be run, which invoke
11409 * register_netdevice which must have rtnl lock taken. As we are holding
11410 * the lock right now, that could only work if the probe would not take
11411 * the lock. However, as the probe of the vf may be called from other
11412 * contexts as well (such as passthrough to vm failes) it can't assume
11413 * the lock is being held for it. Using delayed work here allows the
11414 * probe code to simply take the lock (i.e. wait for it to be released
11415 * if it is being held).
11416 */
11417 smp_mb__before_clear_bit();
11418 set_bit(BNX2X_SP_RTNL_ENABLE_SRIOV, &bp->sp_rtnl_state);
11419 smp_mb__after_clear_bit();
11420 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11421
11422 return 0;
11423}
11424
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011425/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011426static int bnx2x_open(struct net_device *dev)
11427{
11428 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011429 bool global = false;
11430 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011431 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011432 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011433
Mintz Yuval1355b702012-02-15 02:10:22 +000011434 bp->stats_init = true;
11435
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011436 netif_carrier_off(dev);
11437
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011438 bnx2x_set_power_state(bp, PCI_D0);
11439
Ariel Eliorad5afc82013-01-01 05:22:26 +000011440 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011441 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11442 * want the first function loaded on the current engine to
11443 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011444 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011445 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011446 if (IS_PF(bp)) {
11447 other_load_status = bnx2x_get_load_status(bp, other_engine);
11448 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11449 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11450 bnx2x_chk_parity_attn(bp, &global, true)) {
11451 do {
11452 /* If there are attentions and they are in a
11453 * global blocks, set the GLOBAL_RESET bit
11454 * regardless whether it will be this function
11455 * that will complete the recovery or not.
11456 */
11457 if (global)
11458 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011459
Ariel Eliorad5afc82013-01-01 05:22:26 +000011460 /* Only the first function on the current
11461 * engine should try to recover in open. In case
11462 * of attentions in global blocks only the first
11463 * in the chip should try to recover.
11464 */
11465 if ((!load_status &&
11466 (!global || !other_load_status)) &&
11467 bnx2x_trylock_leader_lock(bp) &&
11468 !bnx2x_leader_reset(bp)) {
11469 netdev_info(bp->dev,
11470 "Recovered in open\n");
11471 break;
11472 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011473
Ariel Eliorad5afc82013-01-01 05:22:26 +000011474 /* recovery has failed... */
11475 bnx2x_set_power_state(bp, PCI_D3hot);
11476 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011477
Ariel Eliorad5afc82013-01-01 05:22:26 +000011478 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11479 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011480
Ariel Eliorad5afc82013-01-01 05:22:26 +000011481 return -EAGAIN;
11482 } while (0);
11483 }
11484 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011485
11486 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011487 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11488 if (rc)
11489 return rc;
11490 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011491}
11492
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011493/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011494static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011495{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011496 struct bnx2x *bp = netdev_priv(dev);
11497
11498 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011499 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011500
11501 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011502 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011503
11504 return 0;
11505}
11506
Eric Dumazet1191cb82012-04-27 21:39:21 +000011507static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11508 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011509{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011510 int mc_count = netdev_mc_count(bp->dev);
11511 struct bnx2x_mcast_list_elem *mc_mac =
11512 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011513 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011515 if (!mc_mac)
11516 return -ENOMEM;
11517
11518 INIT_LIST_HEAD(&p->mcast_list);
11519
11520 netdev_for_each_mc_addr(ha, bp->dev) {
11521 mc_mac->mac = bnx2x_mc_addr(ha);
11522 list_add_tail(&mc_mac->link, &p->mcast_list);
11523 mc_mac++;
11524 }
11525
11526 p->mcast_list_len = mc_count;
11527
11528 return 0;
11529}
11530
Eric Dumazet1191cb82012-04-27 21:39:21 +000011531static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011532 struct bnx2x_mcast_ramrod_params *p)
11533{
11534 struct bnx2x_mcast_list_elem *mc_mac =
11535 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11536 link);
11537
11538 WARN_ON(!mc_mac);
11539 kfree(mc_mac);
11540}
11541
11542/**
11543 * bnx2x_set_uc_list - configure a new unicast MACs list.
11544 *
11545 * @bp: driver handle
11546 *
11547 * We will use zero (0) as a MAC type for these MACs.
11548 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011549static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011550{
11551 int rc;
11552 struct net_device *dev = bp->dev;
11553 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011554 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011555 unsigned long ramrod_flags = 0;
11556
11557 /* First schedule a cleanup up of old configuration */
11558 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11559 if (rc < 0) {
11560 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11561 return rc;
11562 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011563
11564 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011565 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11566 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011567 if (rc == -EEXIST) {
11568 DP(BNX2X_MSG_SP,
11569 "Failed to schedule ADD operations: %d\n", rc);
11570 /* do not treat adding same MAC as error */
11571 rc = 0;
11572
11573 } else if (rc < 0) {
11574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011575 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11576 rc);
11577 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011578 }
11579 }
11580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011581 /* Execute the pending commands */
11582 __set_bit(RAMROD_CONT, &ramrod_flags);
11583 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11584 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011585}
11586
Eric Dumazet1191cb82012-04-27 21:39:21 +000011587static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011588{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011589 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011590 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011591 int rc = 0;
11592
11593 rparam.mcast_obj = &bp->mcast_obj;
11594
11595 /* first, clear all configured multicast MACs */
11596 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11597 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011598 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011599 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011600 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011601
11602 /* then, configure a new MACs list */
11603 if (netdev_mc_count(dev)) {
11604 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11605 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011606 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11607 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011608 return rc;
11609 }
11610
11611 /* Now add the new MACs */
11612 rc = bnx2x_config_mcast(bp, &rparam,
11613 BNX2X_MCAST_CMD_ADD);
11614 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011615 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11616 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011617
11618 bnx2x_free_mcast_macs_list(&rparam);
11619 }
11620
11621 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011622}
11623
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011624/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011625void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011626{
11627 struct bnx2x *bp = netdev_priv(dev);
11628 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011629
11630 if (bp->state != BNX2X_STATE_OPEN) {
11631 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11632 return;
11633 }
11634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011635 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011636
11637 if (dev->flags & IFF_PROMISC)
11638 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011639 else if ((dev->flags & IFF_ALLMULTI) ||
11640 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11641 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011642 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011643 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011644 if (IS_PF(bp)) {
11645 /* some multicasts */
11646 if (bnx2x_set_mc_list(bp) < 0)
11647 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011648
Ariel Elior381ac162013-01-01 05:22:29 +000011649 if (bnx2x_set_uc_list(bp) < 0)
11650 rx_mode = BNX2X_RX_MODE_PROMISC;
11651 } else {
11652 /* configuring mcast to a vf involves sleeping (when we
11653 * wait for the pf's response). Since this function is
11654 * called from non sleepable context we must schedule
11655 * a work item for this purpose
11656 */
11657 smp_mb__before_clear_bit();
11658 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11659 &bp->sp_rtnl_state);
11660 smp_mb__after_clear_bit();
11661 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11662 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011663 }
11664
11665 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011666 /* handle ISCSI SD mode */
11667 if (IS_MF_ISCSI_SD(bp))
11668 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011669
11670 /* Schedule the rx_mode command */
11671 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11672 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11673 return;
11674 }
11675
Ariel Elior381ac162013-01-01 05:22:29 +000011676 if (IS_PF(bp)) {
11677 bnx2x_set_storm_rx_mode(bp);
11678 } else {
11679 /* configuring rx mode to storms in a vf involves sleeping (when
11680 * we wait for the pf's response). Since this function is
11681 * called from non sleepable context we must schedule
11682 * a work item for this purpose
11683 */
11684 smp_mb__before_clear_bit();
11685 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11686 &bp->sp_rtnl_state);
11687 smp_mb__after_clear_bit();
11688 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11689 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011690}
11691
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011692/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011693static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11694 int devad, u16 addr)
11695{
11696 struct bnx2x *bp = netdev_priv(netdev);
11697 u16 value;
11698 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011699
11700 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11701 prtad, devad, addr);
11702
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011703 /* The HW expects different devad if CL22 is used */
11704 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11705
11706 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011707 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011708 bnx2x_release_phy_lock(bp);
11709 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11710
11711 if (!rc)
11712 rc = value;
11713 return rc;
11714}
11715
11716/* called with rtnl_lock */
11717static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11718 u16 addr, u16 value)
11719{
11720 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011721 int rc;
11722
Merav Sicron51c1a582012-03-18 10:33:38 +000011723 DP(NETIF_MSG_LINK,
11724 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11725 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011726
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011727 /* The HW expects different devad if CL22 is used */
11728 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11729
11730 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011731 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011732 bnx2x_release_phy_lock(bp);
11733 return rc;
11734}
11735
11736/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011737static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11738{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011739 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011740 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011741
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011742 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11743 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011744
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011745 if (!netif_running(dev))
11746 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011747
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011748 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011749}
11750
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011751#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011752static void poll_bnx2x(struct net_device *dev)
11753{
11754 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011755 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011756
Merav Sicron14a15d62012-08-27 03:26:20 +000011757 for_each_eth_queue(bp, i) {
11758 struct bnx2x_fastpath *fp = &bp->fp[i];
11759 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11760 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011761}
11762#endif
11763
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011764static int bnx2x_validate_addr(struct net_device *dev)
11765{
11766 struct bnx2x *bp = netdev_priv(dev);
11767
Merav Sicron51c1a582012-03-18 10:33:38 +000011768 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11769 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011770 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011771 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011772 return 0;
11773}
11774
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011775static const struct net_device_ops bnx2x_netdev_ops = {
11776 .ndo_open = bnx2x_open,
11777 .ndo_stop = bnx2x_close,
11778 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011779 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011780 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011781 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011782 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011783 .ndo_do_ioctl = bnx2x_ioctl,
11784 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011785 .ndo_fix_features = bnx2x_fix_features,
11786 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011787 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011788#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011789 .ndo_poll_controller = poll_bnx2x,
11790#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011791 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000011792#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000011793 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Ariel Elior64112802013-01-07 00:50:23 +000011794#endif
Merav Sicron55c11942012-11-07 00:45:48 +000011795#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011796 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11797#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011798};
11799
Eric Dumazet1191cb82012-04-27 21:39:21 +000011800static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011801{
11802 struct device *dev = &bp->pdev->dev;
11803
11804 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11805 bp->flags |= USING_DAC_FLAG;
11806 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011807 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011808 return -EIO;
11809 }
11810 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11811 dev_err(dev, "System does not support DMA, aborting\n");
11812 return -EIO;
11813 }
11814
11815 return 0;
11816}
11817
Ariel Elior1ab44342013-01-01 05:22:23 +000011818static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11819 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011820{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011821 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011822 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011823 bool chip_is_e1x = (board_type == BCM57710 ||
11824 board_type == BCM57711 ||
11825 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011826
11827 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011828
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011829 bp->dev = dev;
11830 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011831
11832 rc = pci_enable_device(pdev);
11833 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011834 dev_err(&bp->pdev->dev,
11835 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011836 goto err_out;
11837 }
11838
11839 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011840 dev_err(&bp->pdev->dev,
11841 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011842 rc = -ENODEV;
11843 goto err_out_disable;
11844 }
11845
Ariel Elior1ab44342013-01-01 05:22:23 +000011846 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11847 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011848 rc = -ENODEV;
11849 goto err_out_disable;
11850 }
11851
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011852 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11853 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11854 PCICFG_REVESION_ID_ERROR_VAL) {
11855 pr_err("PCI device error, probably due to fan failure, aborting\n");
11856 rc = -ENODEV;
11857 goto err_out_disable;
11858 }
11859
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011860 if (atomic_read(&pdev->enable_cnt) == 1) {
11861 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11862 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011863 dev_err(&bp->pdev->dev,
11864 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011865 goto err_out_disable;
11866 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011867
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011868 pci_set_master(pdev);
11869 pci_save_state(pdev);
11870 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011871
Ariel Elior1ab44342013-01-01 05:22:23 +000011872 if (IS_PF(bp)) {
11873 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11874 if (bp->pm_cap == 0) {
11875 dev_err(&bp->pdev->dev,
11876 "Cannot find power management capability, aborting\n");
11877 rc = -EIO;
11878 goto err_out_release;
11879 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011880 }
11881
Jon Mason77c98e62011-06-27 07:45:12 +000011882 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011883 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011884 rc = -EIO;
11885 goto err_out_release;
11886 }
11887
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011888 rc = bnx2x_set_coherency_mask(bp);
11889 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011890 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011891
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011892 dev->mem_start = pci_resource_start(pdev, 0);
11893 dev->base_addr = dev->mem_start;
11894 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011895
11896 dev->irq = pdev->irq;
11897
Arjan van de Ven275f1652008-10-20 21:42:39 -070011898 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011899 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011900 dev_err(&bp->pdev->dev,
11901 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011902 rc = -ENOMEM;
11903 goto err_out_release;
11904 }
11905
Ariel Eliorc22610d02012-01-26 06:01:47 +000011906 /* In E1/E1H use pci device function given by kernel.
11907 * In E2/E3 read physical function from ME register since these chips
11908 * support Physical Device Assignment where kernel BDF maybe arbitrary
11909 * (depending on hypervisor).
11910 */
Yuval Mintz2de67432013-01-23 03:21:43 +000011911 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000011912 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000011913 } else {
11914 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000011915 pci_read_config_dword(bp->pdev,
11916 PCICFG_ME_REGISTER, &pci_cfg_dword);
11917 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000011918 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011919 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011920 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011921
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011922 bnx2x_set_power_state(bp, PCI_D0);
11923
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011924 /* clean indirect addresses */
11925 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11926 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011927 /*
11928 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011929 * is not used by the driver.
11930 */
Ariel Elior1ab44342013-01-01 05:22:23 +000011931 if (IS_PF(bp)) {
11932 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11933 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11934 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11935 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011936
Ariel Elior1ab44342013-01-01 05:22:23 +000011937 if (chip_is_e1x) {
11938 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11939 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11940 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11941 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11942 }
11943
11944 /* Enable internal target-read (in case we are probed after PF
11945 * FLR). Must be done prior to any BAR read access. Only for
11946 * 57712 and up
11947 */
11948 if (!chip_is_e1x)
11949 REG_WR(bp,
11950 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040011951 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011952
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011953 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011954
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011955 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000011956 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011957
Jiri Pirko01789342011-08-16 06:29:00 +000011958 dev->priv_flags |= IFF_UNICAST_FLT;
11959
Michał Mirosław66371c42011-04-12 09:38:23 +000011960 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011961 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11962 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11963 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011964
11965 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11966 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11967
11968 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011969 if (bp->flags & USING_DAC_FLAG)
11970 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011971
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011972 /* Add Loopback capability to the device */
11973 dev->hw_features |= NETIF_F_LOOPBACK;
11974
Shmulik Ravid98507672011-02-28 12:19:55 -080011975#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011976 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11977#endif
11978
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011979 /* get_port_hwinfo() will set prtad and mmds properly */
11980 bp->mdio.prtad = MDIO_PRTAD_NONE;
11981 bp->mdio.mmds = 0;
11982 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11983 bp->mdio.dev = dev;
11984 bp->mdio.mdio_read = bnx2x_mdio_read;
11985 bp->mdio.mdio_write = bnx2x_mdio_write;
11986
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011987 return 0;
11988
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011989err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011990 if (atomic_read(&pdev->enable_cnt) == 1)
11991 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011992
11993err_out_disable:
11994 pci_disable_device(pdev);
11995 pci_set_drvdata(pdev, NULL);
11996
11997err_out:
11998 return rc;
11999}
12000
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000012001static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012002{
Ariel Elior1ab44342013-01-01 05:22:23 +000012003 u32 val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012004
Ariel Elior1ab44342013-01-01 05:22:23 +000012005 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012006 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12007
12008 /* return value of 1=2.5GHz 2=5GHz */
12009 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080012010}
12011
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012012static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012013{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012014 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012015 struct bnx2x_fw_file_hdr *fw_hdr;
12016 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012017 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012018 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012019 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012020 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012021
Merav Sicron51c1a582012-03-18 10:33:38 +000012022 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12023 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012024 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012025 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012026
12027 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12028 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12029
12030 /* Make sure none of the offsets and sizes make us read beyond
12031 * the end of the firmware data */
12032 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12033 offset = be32_to_cpu(sections[i].offset);
12034 len = be32_to_cpu(sections[i].len);
12035 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012036 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012037 return -EINVAL;
12038 }
12039 }
12040
12041 /* Likewise for the init_ops offsets */
12042 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012043 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012044 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12045
12046 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12047 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012048 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012049 return -EINVAL;
12050 }
12051 }
12052
12053 /* Check FW version */
12054 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12055 fw_ver = firmware->data + offset;
12056 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12057 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12058 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12059 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012060 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12061 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12062 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012063 BCM_5710_FW_MINOR_VERSION,
12064 BCM_5710_FW_REVISION_VERSION,
12065 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012066 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012067 }
12068
12069 return 0;
12070}
12071
Eric Dumazet1191cb82012-04-27 21:39:21 +000012072static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012073{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012074 const __be32 *source = (const __be32 *)_source;
12075 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012076 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012077
12078 for (i = 0; i < n/4; i++)
12079 target[i] = be32_to_cpu(source[i]);
12080}
12081
12082/*
12083 Ops array is stored in the following format:
12084 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12085 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012086static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012087{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012088 const __be32 *source = (const __be32 *)_source;
12089 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012090 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012091
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012092 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012093 tmp = be32_to_cpu(source[j]);
12094 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012095 target[i].offset = tmp & 0xffffff;
12096 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012097 }
12098}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012099
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012100/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012101 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12102 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012103static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012104{
12105 const __be32 *source = (const __be32 *)_source;
12106 struct iro *target = (struct iro *)_target;
12107 u32 i, j, tmp;
12108
12109 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12110 target[i].base = be32_to_cpu(source[j]);
12111 j++;
12112 tmp = be32_to_cpu(source[j]);
12113 target[i].m1 = (tmp >> 16) & 0xffff;
12114 target[i].m2 = tmp & 0xffff;
12115 j++;
12116 tmp = be32_to_cpu(source[j]);
12117 target[i].m3 = (tmp >> 16) & 0xffff;
12118 target[i].size = tmp & 0xffff;
12119 j++;
12120 }
12121}
12122
Eric Dumazet1191cb82012-04-27 21:39:21 +000012123static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012124{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012125 const __be16 *source = (const __be16 *)_source;
12126 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012127 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012128
12129 for (i = 0; i < n/2; i++)
12130 target[i] = be16_to_cpu(source[i]);
12131}
12132
Joe Perches7995c642010-02-17 15:01:52 +000012133#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12134do { \
12135 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12136 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012137 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012138 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012139 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12140 (u8 *)bp->arr, len); \
12141} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012142
Yuval Mintz3b603062012-03-18 10:33:39 +000012143static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012144{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012145 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012146 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012147 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012148
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012149 if (bp->firmware)
12150 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012151
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012152 if (CHIP_IS_E1(bp))
12153 fw_file_name = FW_FILE_NAME_E1;
12154 else if (CHIP_IS_E1H(bp))
12155 fw_file_name = FW_FILE_NAME_E1H;
12156 else if (!CHIP_IS_E1x(bp))
12157 fw_file_name = FW_FILE_NAME_E2;
12158 else {
12159 BNX2X_ERR("Unsupported chip revision\n");
12160 return -EINVAL;
12161 }
12162 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012163
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012164 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12165 if (rc) {
12166 BNX2X_ERR("Can't load firmware file %s\n",
12167 fw_file_name);
12168 goto request_firmware_exit;
12169 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012170
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012171 rc = bnx2x_check_firmware(bp);
12172 if (rc) {
12173 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12174 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012175 }
12176
12177 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12178
12179 /* Initialize the pointers to the init arrays */
12180 /* Blob */
12181 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12182
12183 /* Opcodes */
12184 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12185
12186 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012187 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12188 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012189
12190 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012191 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12192 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12193 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12194 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12195 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12196 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12197 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12198 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12199 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12200 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12201 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12202 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12203 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12204 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12205 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12206 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012207 /* IRO */
12208 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012209
12210 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012211
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012212iro_alloc_err:
12213 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012214init_offsets_alloc_err:
12215 kfree(bp->init_ops);
12216init_ops_alloc_err:
12217 kfree(bp->init_data);
12218request_firmware_exit:
12219 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012220 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012221
12222 return rc;
12223}
12224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012225static void bnx2x_release_firmware(struct bnx2x *bp)
12226{
12227 kfree(bp->init_ops_offsets);
12228 kfree(bp->init_ops);
12229 kfree(bp->init_data);
12230 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012231 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012232}
12233
12234
12235static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12236 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12237 .init_hw_cmn = bnx2x_init_hw_common,
12238 .init_hw_port = bnx2x_init_hw_port,
12239 .init_hw_func = bnx2x_init_hw_func,
12240
12241 .reset_hw_cmn = bnx2x_reset_common,
12242 .reset_hw_port = bnx2x_reset_port,
12243 .reset_hw_func = bnx2x_reset_func,
12244
12245 .gunzip_init = bnx2x_gunzip_init,
12246 .gunzip_end = bnx2x_gunzip_end,
12247
12248 .init_fw = bnx2x_init_firmware,
12249 .release_fw = bnx2x_release_firmware,
12250};
12251
12252void bnx2x__init_func_obj(struct bnx2x *bp)
12253{
12254 /* Prepare DMAE related driver resources */
12255 bnx2x_setup_dmae(bp);
12256
12257 bnx2x_init_func_obj(bp, &bp->func_obj,
12258 bnx2x_sp(bp, func_rdata),
12259 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012260 bnx2x_sp(bp, func_afex_rdata),
12261 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012262 &bnx2x_func_sp_drv);
12263}
12264
12265/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012266static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012267{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012268 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012269
Ariel Elior290ca2b2013-01-01 05:22:31 +000012270 if (IS_SRIOV(bp))
12271 cid_count += BNX2X_VF_CIDS;
12272
Merav Sicron55c11942012-11-07 00:45:48 +000012273 if (CNIC_SUPPORT(bp))
12274 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012275
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012276 return roundup(cid_count, QM_CID_ROUND);
12277}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012279/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012280 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012281 *
12282 * @dev: pci device
12283 *
12284 */
Merav Sicron55c11942012-11-07 00:45:48 +000012285static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012286 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012287{
Ariel Elior1ab44342013-01-01 05:22:23 +000012288 int pos, index;
12289 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012290
12291 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012292
Ariel Elior6383c0b2011-07-14 08:31:57 +000012293 /*
12294 * If MSI-X is not supported - return number of SBs needed to support
12295 * one fast path queue: one FP queue + SB for CNIC
12296 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012297 if (!pos) {
12298 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012299 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012300 }
12301 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012302
12303 /*
12304 * The value in the PCI configuration space is the index of the last
12305 * entry, namely one less than the actual size of the table, which is
12306 * exactly what we want to return from this function: number of all SBs
12307 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012308 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012309 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012310 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012311
12312 index = control & PCI_MSIX_FLAGS_QSIZE;
12313
12314 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012315}
12316
Ariel Elior1ab44342013-01-01 05:22:23 +000012317static int set_max_cos_est(int chip_id)
12318{
12319 switch (chip_id) {
12320 case BCM57710:
12321 case BCM57711:
12322 case BCM57711E:
12323 return BNX2X_MULTI_TX_COS_E1X;
12324 case BCM57712:
12325 case BCM57712_MF:
12326 case BCM57712_VF:
12327 return BNX2X_MULTI_TX_COS_E2_E3A0;
12328 case BCM57800:
12329 case BCM57800_MF:
12330 case BCM57800_VF:
12331 case BCM57810:
12332 case BCM57810_MF:
12333 case BCM57840_4_10:
12334 case BCM57840_2_20:
12335 case BCM57840_O:
12336 case BCM57840_MFO:
12337 case BCM57810_VF:
12338 case BCM57840_MF:
12339 case BCM57840_VF:
12340 case BCM57811:
12341 case BCM57811_MF:
12342 case BCM57811_VF:
12343 return BNX2X_MULTI_TX_COS_E3B0;
12344 return 1;
12345 default:
12346 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12347 return -ENODEV;
12348 }
12349}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012350
Ariel Elior1ab44342013-01-01 05:22:23 +000012351static int set_is_vf(int chip_id)
12352{
12353 switch (chip_id) {
12354 case BCM57712_VF:
12355 case BCM57800_VF:
12356 case BCM57810_VF:
12357 case BCM57840_VF:
12358 case BCM57811_VF:
12359 return true;
12360 default:
12361 return false;
12362 }
12363}
12364
12365struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12366
12367static int bnx2x_init_one(struct pci_dev *pdev,
12368 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012369{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012370 struct net_device *dev = NULL;
12371 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012372 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012373 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012374 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012375 int max_cos_est;
12376 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012377 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012378
12379 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012380 * version.
12381 * We will try to roughly estimate the maximum number of CoSes this chip
12382 * may support in order to minimize the memory allocated for Tx
12383 * netdev_queue's. This number will be accurately calculated during the
12384 * initialization of bp->max_cos based on the chip versions AND chip
12385 * revision in the bnx2x_init_bp().
12386 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012387 max_cos_est = set_max_cos_est(ent->driver_data);
12388 if (max_cos_est < 0)
12389 return max_cos_est;
12390 is_vf = set_is_vf(ent->driver_data);
12391 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012392
Ariel Elior1ab44342013-01-01 05:22:23 +000012393 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012394
12395 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012396 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12397
12398 if (rss_count < 1)
12399 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012400
12401 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012402 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012403
Ariel Elior1ab44342013-01-01 05:22:23 +000012404 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012405 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012406 */
Merav Sicron55c11942012-11-07 00:45:48 +000012407 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012408
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012409 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012410 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012411 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012412 return -ENOMEM;
12413
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012414 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012415
Ariel Elior1ab44342013-01-01 05:22:23 +000012416 bp->flags = 0;
12417 if (is_vf)
12418 bp->flags |= IS_VF_FLAG;
12419
Ariel Elior6383c0b2011-07-14 08:31:57 +000012420 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012421 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012422 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012423 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012424 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012425
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012426 pci_set_drvdata(pdev, dev);
12427
Ariel Elior1ab44342013-01-01 05:22:23 +000012428 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012429 if (rc < 0) {
12430 free_netdev(dev);
12431 return rc;
12432 }
12433
Ariel Elior1ab44342013-01-01 05:22:23 +000012434 BNX2X_DEV_INFO("This is a %s function\n",
12435 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012436 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012437 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012438 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012439 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012440
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012441 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012442 if (rc)
12443 goto init_one_exit;
12444
Ariel Elior1ab44342013-01-01 05:22:23 +000012445 /* Map doorbells here as we need the real value of bp->max_cos which
12446 * is initialized in bnx2x_init_bp() to determine the number of
12447 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012448 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012449 if (IS_VF(bp)) {
Ariel Elior64112802013-01-07 00:50:23 +000012450 bnx2x_vf_map_doorbells(bp);
12451 rc = bnx2x_vf_pci_alloc(bp);
12452 if (rc)
12453 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012454 } else {
12455 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12456 if (doorbell_size > pci_resource_len(pdev, 2)) {
12457 dev_err(&bp->pdev->dev,
12458 "Cannot map doorbells, bar size too small, aborting\n");
12459 rc = -ENOMEM;
12460 goto init_one_exit;
12461 }
12462 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12463 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012464 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012465 if (!bp->doorbells) {
12466 dev_err(&bp->pdev->dev,
12467 "Cannot map doorbell space, aborting\n");
12468 rc = -ENOMEM;
12469 goto init_one_exit;
12470 }
12471
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012472 if (IS_VF(bp)) {
12473 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12474 if (rc)
12475 goto init_one_exit;
12476 }
12477
Ariel Elior290ca2b2013-01-01 05:22:31 +000012478 /* Enable SRIOV if capability found in configuration space.
12479 * Once the generic SR-IOV framework makes it in from the
12480 * pci tree this will be revised, to allow dynamic control
12481 * over the number of VFs. Right now, change the num of vfs
12482 * param below to enable SR-IOV.
12483 */
12484 rc = bnx2x_iov_init_one(bp, int_mode, 0/*num vfs*/);
12485 if (rc)
12486 goto init_one_exit;
12487
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012488 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012489 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012490 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012491
Merav Sicron55c11942012-11-07 00:45:48 +000012492 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012493 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012494 bp->flags |= NO_FCOE_FLAG;
12495
Dmitry Kravkov477864d2012-10-31 05:46:58 +000012496 /* disable FCOE for 57840 device, until FW supports it */
12497 switch (ent->driver_data) {
12498 case BCM57840_O:
12499 case BCM57840_4_10:
12500 case BCM57840_2_20:
12501 case BCM57840_MFO:
12502 case BCM57840_MF:
12503 bp->flags |= NO_FCOE_FLAG;
12504 }
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012505
12506 /* Set bp->num_queues for MSI-X mode*/
12507 bnx2x_set_num_queues(bp);
12508
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012509 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012510 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012511 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012512 rc = bnx2x_set_int_mode(bp);
12513 if (rc) {
12514 dev_err(&pdev->dev, "Cannot set interrupts\n");
12515 goto init_one_exit;
12516 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012517 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012518
Ariel Elior1ab44342013-01-01 05:22:23 +000012519 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012520 rc = register_netdev(dev);
12521 if (rc) {
12522 dev_err(&pdev->dev, "Cannot register net device\n");
12523 goto init_one_exit;
12524 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012525 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012526
Merav Sicron55c11942012-11-07 00:45:48 +000012527
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012528 if (!NO_FCOE(bp)) {
12529 /* Add storage MAC address */
12530 rtnl_lock();
12531 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12532 rtnl_unlock();
12533 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012534
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012535 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012536 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12537 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012538
Merav Sicron51c1a582012-03-18 10:33:38 +000012539 BNX2X_DEV_INFO(
12540 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012541 board_info[ent->driver_data].name,
12542 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12543 pcie_width,
12544 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12545 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12546 "5GHz (Gen2)" : "2.5GHz",
12547 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012548
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012549 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012550
12551init_one_exit:
12552 if (bp->regview)
12553 iounmap(bp->regview);
12554
Ariel Elior1ab44342013-01-01 05:22:23 +000012555 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012556 iounmap(bp->doorbells);
12557
12558 free_netdev(dev);
12559
12560 if (atomic_read(&pdev->enable_cnt) == 1)
12561 pci_release_regions(pdev);
12562
12563 pci_disable_device(pdev);
12564 pci_set_drvdata(pdev, NULL);
12565
12566 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012567}
12568
Bill Pemberton0329aba2012-12-03 09:24:24 -050012569static void bnx2x_remove_one(struct pci_dev *pdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012570{
12571 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012572 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012573
Eliezer Tamir228241e2008-02-28 11:56:57 -080012574 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012575 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012576 return;
12577 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012578 bp = netdev_priv(dev);
12579
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012580 /* Delete storage MAC address */
12581 if (!NO_FCOE(bp)) {
12582 rtnl_lock();
12583 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12584 rtnl_unlock();
12585 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012586
Shmulik Ravid98507672011-02-28 12:19:55 -080012587#ifdef BCM_DCBNL
12588 /* Delete app tlvs from dcbnl */
12589 bnx2x_dcbnl_update_applist(bp, true);
12590#endif
12591
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012592 unregister_netdev(dev);
12593
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012594 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012595 if (IS_PF(bp))
12596 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012597
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012598 /* Disable MSI/MSI-X */
12599 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012600
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012601 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012602 if (IS_PF(bp))
12603 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012604
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012605 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012606 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012607
12608 bnx2x_iov_remove_one(bp);
12609
Ariel Elior4513f922013-01-01 05:22:25 +000012610 /* send message via vfpf channel to release the resources of this vf */
12611 if (IS_VF(bp))
12612 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012613
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012614 if (bp->regview)
12615 iounmap(bp->regview);
12616
Ariel Elior1ab44342013-01-01 05:22:23 +000012617 /* for vf doorbells are part of the regview and were unmapped along with
12618 * it. FW is only loaded by PF.
12619 */
12620 if (IS_PF(bp)) {
12621 if (bp->doorbells)
12622 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012623
Ariel Elior1ab44342013-01-01 05:22:23 +000012624 bnx2x_release_firmware(bp);
12625 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012626 bnx2x_free_mem_bp(bp);
12627
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012628 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012629
12630 if (atomic_read(&pdev->enable_cnt) == 1)
12631 pci_release_regions(pdev);
12632
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012633 pci_disable_device(pdev);
12634 pci_set_drvdata(pdev, NULL);
12635}
12636
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012637static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12638{
12639 int i;
12640
12641 bp->state = BNX2X_STATE_ERROR;
12642
12643 bp->rx_mode = BNX2X_RX_MODE_NONE;
12644
Merav Sicron55c11942012-11-07 00:45:48 +000012645 if (CNIC_LOADED(bp))
12646 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12647
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012648 /* Stop Tx */
12649 bnx2x_tx_disable(bp);
12650
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012651 bnx2x_netif_stop(bp, 0);
Merav Sicron26614ba2012-08-27 03:26:19 +000012652 /* Delete all NAPI objects */
12653 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012654 if (CNIC_LOADED(bp))
12655 bnx2x_del_all_napi_cnic(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012656
12657 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012658
12659 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012660
12661 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012662 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012663
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012664 /* Free SKBs, SGEs, TPA pool and driver internals */
12665 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012666
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012667 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012668 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012669
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012670 bnx2x_free_mem(bp);
12671
12672 bp->state = BNX2X_STATE_CLOSED;
12673
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012674 netif_carrier_off(bp->dev);
12675
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012676 return 0;
12677}
12678
12679static void bnx2x_eeh_recover(struct bnx2x *bp)
12680{
12681 u32 val;
12682
12683 mutex_init(&bp->port.phy_mutex);
12684
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012685
12686 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12687 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12688 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12689 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012690}
12691
Wendy Xiong493adb12008-06-23 20:36:22 -070012692/**
12693 * bnx2x_io_error_detected - called when PCI error is detected
12694 * @pdev: Pointer to PCI device
12695 * @state: The current pci connection state
12696 *
12697 * This function is called after a PCI bus error affecting
12698 * this device has been detected.
12699 */
12700static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12701 pci_channel_state_t state)
12702{
12703 struct net_device *dev = pci_get_drvdata(pdev);
12704 struct bnx2x *bp = netdev_priv(dev);
12705
12706 rtnl_lock();
12707
12708 netif_device_detach(dev);
12709
Dean Nelson07ce50e42009-07-31 09:13:25 +000012710 if (state == pci_channel_io_perm_failure) {
12711 rtnl_unlock();
12712 return PCI_ERS_RESULT_DISCONNECT;
12713 }
12714
Wendy Xiong493adb12008-06-23 20:36:22 -070012715 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012716 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012717
12718 pci_disable_device(pdev);
12719
12720 rtnl_unlock();
12721
12722 /* Request a slot reset */
12723 return PCI_ERS_RESULT_NEED_RESET;
12724}
12725
12726/**
12727 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12728 * @pdev: Pointer to PCI device
12729 *
12730 * Restart the card from scratch, as if from a cold-boot.
12731 */
12732static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12733{
12734 struct net_device *dev = pci_get_drvdata(pdev);
12735 struct bnx2x *bp = netdev_priv(dev);
12736
12737 rtnl_lock();
12738
12739 if (pci_enable_device(pdev)) {
12740 dev_err(&pdev->dev,
12741 "Cannot re-enable PCI device after reset\n");
12742 rtnl_unlock();
12743 return PCI_ERS_RESULT_DISCONNECT;
12744 }
12745
12746 pci_set_master(pdev);
12747 pci_restore_state(pdev);
12748
12749 if (netif_running(dev))
12750 bnx2x_set_power_state(bp, PCI_D0);
12751
12752 rtnl_unlock();
12753
12754 return PCI_ERS_RESULT_RECOVERED;
12755}
12756
12757/**
12758 * bnx2x_io_resume - called when traffic can start flowing again
12759 * @pdev: Pointer to PCI device
12760 *
12761 * This callback is called when the error recovery driver tells us that
12762 * its OK to resume normal operation.
12763 */
12764static void bnx2x_io_resume(struct pci_dev *pdev)
12765{
12766 struct net_device *dev = pci_get_drvdata(pdev);
12767 struct bnx2x *bp = netdev_priv(dev);
12768
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012769 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012770 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012771 return;
12772 }
12773
Wendy Xiong493adb12008-06-23 20:36:22 -070012774 rtnl_lock();
12775
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012776 bnx2x_eeh_recover(bp);
12777
Wendy Xiong493adb12008-06-23 20:36:22 -070012778 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012779 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012780
12781 netif_device_attach(dev);
12782
12783 rtnl_unlock();
12784}
12785
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012786static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012787 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012788 .slot_reset = bnx2x_io_slot_reset,
12789 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012790};
12791
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012792static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012793 .name = DRV_MODULE_NAME,
12794 .id_table = bnx2x_pci_tbl,
12795 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012796 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012797 .suspend = bnx2x_suspend,
12798 .resume = bnx2x_resume,
12799 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012800};
12801
12802static int __init bnx2x_init(void)
12803{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012804 int ret;
12805
Joe Perches7995c642010-02-17 15:01:52 +000012806 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012807
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012808 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12809 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012810 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012811 return -ENOMEM;
12812 }
12813
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012814 ret = pci_register_driver(&bnx2x_pci_driver);
12815 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012816 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012817 destroy_workqueue(bnx2x_wq);
12818 }
12819 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012820}
12821
12822static void __exit bnx2x_cleanup(void)
12823{
Yuval Mintz452427b2012-03-26 20:47:07 +000012824 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012825 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012826
12827 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012828
12829 /* Free globablly allocated resources */
12830 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12831 struct bnx2x_prev_path_list *tmp =
12832 list_entry(pos, struct bnx2x_prev_path_list, list);
12833 list_del(pos);
12834 kfree(tmp);
12835 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012836}
12837
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012838void bnx2x_notify_link_changed(struct bnx2x *bp)
12839{
12840 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12841}
12842
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012843module_init(bnx2x_init);
12844module_exit(bnx2x_cleanup);
12845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012846/**
12847 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12848 *
12849 * @bp: driver handle
12850 * @set: set or clear the CAM entry
12851 *
12852 * This function will wait until the ramdord completion returns.
12853 * Return 0 if success, -ENODEV if ramrod doesn't return.
12854 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012855static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012856{
12857 unsigned long ramrod_flags = 0;
12858
12859 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12860 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12861 &bp->iscsi_l2_mac_obj, true,
12862 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12863}
Michael Chan993ac7b2009-10-10 13:46:56 +000012864
12865/* count denotes the number of new completions we have seen */
12866static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12867{
12868 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012869 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012870
12871#ifdef BNX2X_STOP_ON_ERROR
12872 if (unlikely(bp->panic))
12873 return;
12874#endif
12875
12876 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012877 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012878 bp->cnic_spq_pending -= count;
12879
Michael Chan993ac7b2009-10-10 13:46:56 +000012880
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012881 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12882 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12883 & SPE_HDR_CONN_TYPE) >>
12884 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012885 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12886 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012887
12888 /* Set validation for iSCSI L2 client before sending SETUP
12889 * ramrod
12890 */
12891 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012892 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012893 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012894 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012895 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012896 (cxt_index * ILT_PAGE_CIDS);
12897 bnx2x_set_ctx_validation(bp,
12898 &bp->context[cxt_index].
12899 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012900 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012901 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012902 }
12903
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012904 /*
12905 * There may be not more than 8 L2, not more than 8 L5 SPEs
12906 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012907 * COMMON ramrods is not more than the EQ and SPQ can
12908 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012909 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012910 if (type == ETH_CONNECTION_TYPE) {
12911 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012912 break;
12913 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012914 atomic_dec(&bp->cq_spq_left);
12915 } else if (type == NONE_CONNECTION_TYPE) {
12916 if (!atomic_read(&bp->eq_spq_left))
12917 break;
12918 else
12919 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012920 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12921 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012922 if (bp->cnic_spq_pending >=
12923 bp->cnic_eth_dev.max_kwqe_pending)
12924 break;
12925 else
12926 bp->cnic_spq_pending++;
12927 } else {
12928 BNX2X_ERR("Unknown SPE type: %d\n", type);
12929 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012930 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012931 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012932
12933 spe = bnx2x_sp_get_next(bp);
12934 *spe = *bp->cnic_kwq_cons;
12935
Merav Sicron51c1a582012-03-18 10:33:38 +000012936 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012937 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12938
12939 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12940 bp->cnic_kwq_cons = bp->cnic_kwq;
12941 else
12942 bp->cnic_kwq_cons++;
12943 }
12944 bnx2x_sp_prod_update(bp);
12945 spin_unlock_bh(&bp->spq_lock);
12946}
12947
12948static int bnx2x_cnic_sp_queue(struct net_device *dev,
12949 struct kwqe_16 *kwqes[], u32 count)
12950{
12951 struct bnx2x *bp = netdev_priv(dev);
12952 int i;
12953
12954#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012955 if (unlikely(bp->panic)) {
12956 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012957 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012958 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012959#endif
12960
Ariel Elior95c6c6162012-01-26 06:01:52 +000012961 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12962 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012963 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012964 return -EAGAIN;
12965 }
12966
Michael Chan993ac7b2009-10-10 13:46:56 +000012967 spin_lock_bh(&bp->spq_lock);
12968
12969 for (i = 0; i < count; i++) {
12970 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12971
12972 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12973 break;
12974
12975 *bp->cnic_kwq_prod = *spe;
12976
12977 bp->cnic_kwq_pending++;
12978
Merav Sicron51c1a582012-03-18 10:33:38 +000012979 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012980 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012981 spe->data.update_data_addr.hi,
12982 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012983 bp->cnic_kwq_pending);
12984
12985 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12986 bp->cnic_kwq_prod = bp->cnic_kwq;
12987 else
12988 bp->cnic_kwq_prod++;
12989 }
12990
12991 spin_unlock_bh(&bp->spq_lock);
12992
12993 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12994 bnx2x_cnic_sp_post(bp, 0);
12995
12996 return i;
12997}
12998
12999static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13000{
13001 struct cnic_ops *c_ops;
13002 int rc = 0;
13003
13004 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013005 c_ops = rcu_dereference_protected(bp->cnic_ops,
13006 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013007 if (c_ops)
13008 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13009 mutex_unlock(&bp->cnic_mutex);
13010
13011 return rc;
13012}
13013
13014static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13015{
13016 struct cnic_ops *c_ops;
13017 int rc = 0;
13018
13019 rcu_read_lock();
13020 c_ops = rcu_dereference(bp->cnic_ops);
13021 if (c_ops)
13022 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13023 rcu_read_unlock();
13024
13025 return rc;
13026}
13027
13028/*
13029 * for commands that have no data
13030 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013031int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013032{
13033 struct cnic_ctl_info ctl = {0};
13034
13035 ctl.cmd = cmd;
13036
13037 return bnx2x_cnic_ctl_send(bp, &ctl);
13038}
13039
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013040static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013041{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013042 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013043
13044 /* first we tell CNIC and only then we count this as a completion */
13045 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13046 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013047 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013048
13049 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013050 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013051}
13052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013053
13054/* Called with netif_addr_lock_bh() taken.
13055 * Sets an rx_mode config for an iSCSI ETH client.
13056 * Doesn't block.
13057 * Completion should be checked outside.
13058 */
13059static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13060{
13061 unsigned long accept_flags = 0, ramrod_flags = 0;
13062 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13063 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13064
13065 if (start) {
13066 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13067 * because it's the only way for UIO Queue to accept
13068 * multicasts (in non-promiscuous mode only one Queue per
13069 * function will receive multicast packets (leading in our
13070 * case).
13071 */
13072 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13073 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13074 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13075 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13076
13077 /* Clear STOP_PENDING bit if START is requested */
13078 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13079
13080 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13081 } else
13082 /* Clear START_PENDING bit if STOP is requested */
13083 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13084
13085 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13086 set_bit(sched_state, &bp->sp_state);
13087 else {
13088 __set_bit(RAMROD_RX, &ramrod_flags);
13089 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13090 ramrod_flags);
13091 }
13092}
13093
13094
Michael Chan993ac7b2009-10-10 13:46:56 +000013095static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13096{
13097 struct bnx2x *bp = netdev_priv(dev);
13098 int rc = 0;
13099
13100 switch (ctl->cmd) {
13101 case DRV_CTL_CTXTBL_WR_CMD: {
13102 u32 index = ctl->data.io.offset;
13103 dma_addr_t addr = ctl->data.io.dma_addr;
13104
13105 bnx2x_ilt_wr(bp, index, addr);
13106 break;
13107 }
13108
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013109 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13110 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013111
13112 bnx2x_cnic_sp_post(bp, count);
13113 break;
13114 }
13115
13116 /* rtnl_lock is held. */
13117 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013118 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13119 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013120
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013121 /* Configure the iSCSI classification object */
13122 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13123 cp->iscsi_l2_client_id,
13124 cp->iscsi_l2_cid, BP_FUNC(bp),
13125 bnx2x_sp(bp, mac_rdata),
13126 bnx2x_sp_mapping(bp, mac_rdata),
13127 BNX2X_FILTER_MAC_PENDING,
13128 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13129 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013130
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013131 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013132 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13133 if (rc)
13134 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013135
13136 mmiowb();
13137 barrier();
13138
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013139 /* Start accepting on iSCSI L2 ring */
13140
13141 netif_addr_lock_bh(dev);
13142 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13143 netif_addr_unlock_bh(dev);
13144
13145 /* bits to wait on */
13146 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13147 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13148
13149 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13150 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013151
Michael Chan993ac7b2009-10-10 13:46:56 +000013152 break;
13153 }
13154
13155 /* rtnl_lock is held. */
13156 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013157 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013158
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013159 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013160 netif_addr_lock_bh(dev);
13161 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13162 netif_addr_unlock_bh(dev);
13163
13164 /* bits to wait on */
13165 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13166 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13167
13168 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13169 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013170
13171 mmiowb();
13172 barrier();
13173
13174 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013175 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13176 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013177 break;
13178 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013179 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13180 int count = ctl->data.credit.credit_count;
13181
13182 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013183 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013184 smp_mb__after_atomic_inc();
13185 break;
13186 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013187 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013188 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013189
13190 if (CHIP_IS_E3(bp)) {
13191 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013192 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13193 int path = BP_PATH(bp);
13194 int port = BP_PORT(bp);
13195 int i;
13196 u32 scratch_offset;
13197 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013198
Barak Witkowski2e499d32012-06-26 01:31:19 +000013199 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013200 if (ulp_type == CNIC_ULP_ISCSI)
13201 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13202 else if (ulp_type == CNIC_ULP_FCOE)
13203 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13204 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013205
13206 if ((ulp_type != CNIC_ULP_FCOE) ||
13207 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13208 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13209 break;
13210
13211 /* if reached here - should write fcoe capabilities */
13212 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13213 if (!scratch_offset)
13214 break;
13215 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13216 fcoe_features[path][port]);
13217 host_addr = (u32 *) &(ctl->data.register_data.
13218 fcoe_features);
13219 for (i = 0; i < sizeof(struct fcoe_capabilities);
13220 i += 4)
13221 REG_WR(bp, scratch_offset + i,
13222 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013223 }
13224 break;
13225 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013226
Barak Witkowski1d187b32011-12-05 22:41:50 +000013227 case DRV_CTL_ULP_UNREGISTER_CMD: {
13228 int ulp_type = ctl->data.ulp_type;
13229
13230 if (CHIP_IS_E3(bp)) {
13231 int idx = BP_FW_MB_IDX(bp);
13232 u32 cap;
13233
13234 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13235 if (ulp_type == CNIC_ULP_ISCSI)
13236 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13237 else if (ulp_type == CNIC_ULP_FCOE)
13238 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13239 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13240 }
13241 break;
13242 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013243
13244 default:
13245 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13246 rc = -EINVAL;
13247 }
13248
13249 return rc;
13250}
13251
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013252void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013253{
13254 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13255
13256 if (bp->flags & USING_MSIX_FLAG) {
13257 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13258 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13259 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13260 } else {
13261 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13262 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13263 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013264 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013265 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13266 else
13267 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13268
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013269 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13270 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013271 cp->irq_arr[1].status_blk = bp->def_status_blk;
13272 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013273 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013274
13275 cp->num_irq = 2;
13276}
13277
Merav Sicron37ae41a2012-06-19 07:48:27 +000013278void bnx2x_setup_cnic_info(struct bnx2x *bp)
13279{
13280 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13281
13282
13283 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13284 bnx2x_cid_ilt_lines(bp);
13285 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13286 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13287 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13288
13289 if (NO_ISCSI_OOO(bp))
13290 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13291}
13292
Michael Chan993ac7b2009-10-10 13:46:56 +000013293static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13294 void *data)
13295{
13296 struct bnx2x *bp = netdev_priv(dev);
13297 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013298 int rc;
13299
13300 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013301
Merav Sicron51c1a582012-03-18 10:33:38 +000013302 if (ops == NULL) {
13303 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013304 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013305 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013306
Merav Sicron55c11942012-11-07 00:45:48 +000013307 if (!CNIC_SUPPORT(bp)) {
13308 BNX2X_ERR("Can't register CNIC when not supported\n");
13309 return -EOPNOTSUPP;
13310 }
13311
13312 if (!CNIC_LOADED(bp)) {
13313 rc = bnx2x_load_cnic(bp);
13314 if (rc) {
13315 BNX2X_ERR("CNIC-related load failed\n");
13316 return rc;
13317 }
13318
13319 }
13320
13321 bp->cnic_enabled = true;
13322
Michael Chan993ac7b2009-10-10 13:46:56 +000013323 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13324 if (!bp->cnic_kwq)
13325 return -ENOMEM;
13326
13327 bp->cnic_kwq_cons = bp->cnic_kwq;
13328 bp->cnic_kwq_prod = bp->cnic_kwq;
13329 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13330
13331 bp->cnic_spq_pending = 0;
13332 bp->cnic_kwq_pending = 0;
13333
13334 bp->cnic_data = data;
13335
13336 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013337 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013338 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013339
Michael Chan993ac7b2009-10-10 13:46:56 +000013340 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013341
Michael Chan993ac7b2009-10-10 13:46:56 +000013342 rcu_assign_pointer(bp->cnic_ops, ops);
13343
13344 return 0;
13345}
13346
13347static int bnx2x_unregister_cnic(struct net_device *dev)
13348{
13349 struct bnx2x *bp = netdev_priv(dev);
13350 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13351
13352 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013353 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013354 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013355 mutex_unlock(&bp->cnic_mutex);
13356 synchronize_rcu();
13357 kfree(bp->cnic_kwq);
13358 bp->cnic_kwq = NULL;
13359
13360 return 0;
13361}
13362
13363struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13364{
13365 struct bnx2x *bp = netdev_priv(dev);
13366 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13367
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013368 /* If both iSCSI and FCoE are disabled - return NULL in
13369 * order to indicate CNIC that it should not try to work
13370 * with this device.
13371 */
13372 if (NO_ISCSI(bp) && NO_FCOE(bp))
13373 return NULL;
13374
Michael Chan993ac7b2009-10-10 13:46:56 +000013375 cp->drv_owner = THIS_MODULE;
13376 cp->chip_id = CHIP_ID(bp);
13377 cp->pdev = bp->pdev;
13378 cp->io_base = bp->regview;
13379 cp->io_base2 = bp->doorbells;
13380 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013381 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013382 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13383 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013384 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013385 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013386 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13387 cp->drv_ctl = bnx2x_drv_ctl;
13388 cp->drv_register_cnic = bnx2x_register_cnic;
13389 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013390 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013391 cp->iscsi_l2_client_id =
13392 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013393 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013394
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013395 if (NO_ISCSI_OOO(bp))
13396 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13397
13398 if (NO_ISCSI(bp))
13399 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13400
13401 if (NO_FCOE(bp))
13402 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13403
Merav Sicron51c1a582012-03-18 10:33:38 +000013404 BNX2X_DEV_INFO(
13405 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013406 cp->ctx_blk_size,
13407 cp->ctx_tbl_offset,
13408 cp->ctx_tbl_len,
13409 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013410 return cp;
13411}
Michael Chan993ac7b2009-10-10 13:46:56 +000013412
Ariel Elior64112802013-01-07 00:50:23 +000013413u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013414{
Ariel Elior64112802013-01-07 00:50:23 +000013415 struct bnx2x *bp = fp->bp;
13416 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013417
Ariel Elior64112802013-01-07 00:50:23 +000013418 if (IS_VF(bp))
13419 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13420 else if (!CHIP_IS_E1x(bp))
13421 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13422 else
13423 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013424
Ariel Elior64112802013-01-07 00:50:23 +000013425 return offset;
13426}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013427
Ariel Elior64112802013-01-07 00:50:23 +000013428/* called only on E1H or E2.
13429 * When pretending to be PF, the pretend value is the function number 0...7
13430 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13431 * combination
13432 */
13433int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13434{
13435 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013436
Ariel Elior23826852013-01-09 07:04:35 +000013437 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013438 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013439
Ariel Elior64112802013-01-07 00:50:23 +000013440 /* get my own pretend register */
13441 pretend_reg = bnx2x_get_pretend_reg(bp);
13442 REG_WR(bp, pretend_reg, pretend_func_val);
13443 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013444 return 0;
13445}