blob: 1531a0f9fcc63a399c4c5f21999ff9137c125a46 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040030#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000043#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070044/**
45 * i40e_fdir - Generate a Flow Director descriptor based on fdata
46 * @tx_ring: Tx ring to send buffer on
47 * @fdata: Flow director filter data
48 * @add: Indicate if we are adding a rule or deleting one
49 *
50 **/
51static void i40e_fdir(struct i40e_ring *tx_ring,
52 struct i40e_fdir_filter *fdata, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
55 struct i40e_pf *pf = tx_ring->vsi->back;
56 u32 flex_ptype, dtype_cmd;
57 u16 i;
58
59 /* grab the next descriptor */
60 i = tx_ring->next_to_use;
61 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
62
63 i++;
64 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
65
66 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
67 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
68
69 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
70 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
71
72 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
73 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
74
Jacob Keller0e588de2017-02-06 14:38:50 -080075 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
76 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
77
Alexander Duyck5e02f282016-09-12 14:18:41 -070078 /* Use LAN VSI Id if not programmed by user */
79 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
80 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
81 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
82
83 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
84
85 dtype_cmd |= add ?
86 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
87 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
88 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
89 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
90
91 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
92 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
93
94 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
95 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
96
97 if (fdata->cnt_index) {
98 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
99 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
100 ((u32)fdata->cnt_index <<
101 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
102 }
103
104 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
105 fdir_desc->rsvd = cpu_to_le32(0);
106 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
107 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
108}
109
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000110#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000111/**
112 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000113 * @fdir_data: Packet data that will be filter parameters
114 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000115 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000116 * @add: True for add/update, False for remove
117 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700118static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
119 u8 *raw_packet, struct i40e_pf *pf,
120 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000121{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000122 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000123 struct i40e_tx_desc *tx_desc;
124 struct i40e_ring *tx_ring;
125 struct i40e_vsi *vsi;
126 struct device *dev;
127 dma_addr_t dma;
128 u32 td_cmd = 0;
129 u16 i;
130
131 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700132 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133 if (!vsi)
134 return -ENOENT;
135
Alexander Duyck9f65e152013-09-28 06:00:58 +0000136 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000137 dev = tx_ring->dev;
138
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000139 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700140 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
141 if (!i)
142 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000143 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700144 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000145
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000146 dma = dma_map_single(dev, raw_packet,
147 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000148 if (dma_mapping_error(dev, dma))
149 goto dma_fail;
150
151 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000152 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000153 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700154 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000155
156 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000157 i = tx_ring->next_to_use;
158 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000159 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000160
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000161 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
162
163 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000164
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000165 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000167 dma_unmap_addr_set(tx_buf, dma, dma);
168
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000169 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000170 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000172 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
173 tx_buf->raw_buf = (void *)raw_packet;
174
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000175 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000176 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000177
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000179 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000180 */
181 wmb();
182
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000183 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000184 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000185
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000186 writel(tx_ring->next_to_use, tx_ring->tail);
187 return 0;
188
189dma_fail:
190 return -1;
191}
192
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000193#define IP_HEADER_OFFSET 14
194#define I40E_UDPIP_DUMMY_PACKET_LEN 42
195/**
196 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
197 * @vsi: pointer to the targeted VSI
198 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000199 * @add: true adds a filter, false removes it
200 *
201 * Returns 0 if the filters were successfully added or removed
202 **/
203static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
204 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000205 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000206{
207 struct i40e_pf *pf = vsi->back;
208 struct udphdr *udp;
209 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000210 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000211 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
213 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
214 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
215
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000216 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
217 if (!raw_packet)
218 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000219 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
220
221 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
222 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
223 + sizeof(struct iphdr));
224
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800225 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000226 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800227 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000228 udp->source = fd_data->src_port;
229
Jacob Keller0e588de2017-02-06 14:38:50 -0800230 if (fd_data->flex_filter) {
231 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
232 __be16 pattern = fd_data->flex_word;
233 u16 off = fd_data->flex_offset;
234
235 *((__force __be16 *)(payload + off)) = pattern;
236 }
237
Kevin Scottb2d36c02014-04-09 05:58:59 +0000238 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
239 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
240 if (ret) {
241 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000242 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
243 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800244 /* Free the packet buffer since it wasn't added to the ring */
245 kfree(raw_packet);
246 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000247 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000248 if (add)
249 dev_info(&pf->pdev->dev,
250 "Filter OK for PCTYPE %d loc = %d\n",
251 fd_data->pctype, fd_data->fd_id);
252 else
253 dev_info(&pf->pdev->dev,
254 "Filter deleted for PCTYPE %d loc = %d\n",
255 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800257
Jacob Keller097dbf52017-02-06 14:38:46 -0800258 if (add)
259 pf->fd_udp4_filter_cnt++;
260 else
261 pf->fd_udp4_filter_cnt--;
262
Jacob Kellere5187ee2017-02-06 14:38:41 -0800263 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000264}
265
266#define I40E_TCPIP_DUMMY_PACKET_LEN 54
267/**
268 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
269 * @vsi: pointer to the targeted VSI
270 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000271 * @add: true adds a filter, false removes it
272 *
273 * Returns 0 if the filters were successfully added or removed
274 **/
275static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
276 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000277 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000278{
279 struct i40e_pf *pf = vsi->back;
280 struct tcphdr *tcp;
281 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000282 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000283 int ret;
284 /* Dummy packet */
285 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
286 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
287 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
288 0x0, 0x72, 0, 0, 0, 0};
289
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000290 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
291 if (!raw_packet)
292 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000293 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
294
295 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
296 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
297 + sizeof(struct iphdr));
298
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800299 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000300 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800301 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000302 tcp->source = fd_data->src_port;
303
Jacob Keller0e588de2017-02-06 14:38:50 -0800304 if (fd_data->flex_filter) {
305 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
306 __be16 pattern = fd_data->flex_word;
307 u16 off = fd_data->flex_offset;
308
309 *((__force __be16 *)(payload + off)) = pattern;
310 }
311
Kevin Scottb2d36c02014-04-09 05:58:59 +0000312 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 if (ret) {
315 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000316 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
317 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800318 /* Free the packet buffer since it wasn't added to the ring */
319 kfree(raw_packet);
320 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000321 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000322 if (add)
323 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
324 fd_data->pctype, fd_data->fd_id);
325 else
326 dev_info(&pf->pdev->dev,
327 "Filter deleted for PCTYPE %d loc = %d\n",
328 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 }
330
Jacob Keller377cc242017-02-06 14:38:42 -0800331 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800332 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800333 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
334 I40E_DEBUG_FD & pf->hw.debug_mask)
335 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
336 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
337 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800338 pf->fd_tcp4_filter_cnt--;
339 if (pf->fd_tcp4_filter_cnt == 0) {
Jacob Keller377cc242017-02-06 14:38:42 -0800340 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
341 I40E_DEBUG_FD & pf->hw.debug_mask)
342 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
343 pf->hw_disabled_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
344 }
345 }
346
Jacob Kellere5187ee2017-02-06 14:38:41 -0800347 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000348}
349
Jacob Kellerf223c872017-02-06 14:38:51 -0800350#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
351/**
352 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
353 * a specific flow spec
354 * @vsi: pointer to the targeted VSI
355 * @fd_data: the flow director data required for the FDir descriptor
356 * @add: true adds a filter, false removes it
357 *
358 * Returns 0 if the filters were successfully added or removed
359 **/
360static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
361 struct i40e_fdir_filter *fd_data,
362 bool add)
363{
364 struct i40e_pf *pf = vsi->back;
365 struct sctphdr *sctp;
366 struct iphdr *ip;
367 u8 *raw_packet;
368 int ret;
369 /* Dummy packet */
370 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
371 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
372 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
373
374 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
375 if (!raw_packet)
376 return -ENOMEM;
377 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
378
379 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
380 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
381 + sizeof(struct iphdr));
382
383 ip->daddr = fd_data->dst_ip;
384 sctp->dest = fd_data->dst_port;
385 ip->saddr = fd_data->src_ip;
386 sctp->source = fd_data->src_port;
387
388 if (fd_data->flex_filter) {
389 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
390 __be16 pattern = fd_data->flex_word;
391 u16 off = fd_data->flex_offset;
392
393 *((__force __be16 *)(payload + off)) = pattern;
394 }
395
396 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
397 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
398 if (ret) {
399 dev_info(&pf->pdev->dev,
400 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
401 fd_data->pctype, fd_data->fd_id, ret);
402 /* Free the packet buffer since it wasn't added to the ring */
403 kfree(raw_packet);
404 return -EOPNOTSUPP;
405 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
406 if (add)
407 dev_info(&pf->pdev->dev,
408 "Filter OK for PCTYPE %d loc = %d\n",
409 fd_data->pctype, fd_data->fd_id);
410 else
411 dev_info(&pf->pdev->dev,
412 "Filter deleted for PCTYPE %d loc = %d\n",
413 fd_data->pctype, fd_data->fd_id);
414 }
415
416 if (add)
417 pf->fd_sctp4_filter_cnt++;
418 else
419 pf->fd_sctp4_filter_cnt--;
420
421 return 0;
422}
423
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424#define I40E_IP_DUMMY_PACKET_LEN 34
425/**
426 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
427 * a specific flow spec
428 * @vsi: pointer to the targeted VSI
429 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000430 * @add: true adds a filter, false removes it
431 *
432 * Returns 0 if the filters were successfully added or removed
433 **/
434static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
435 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000436 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437{
438 struct i40e_pf *pf = vsi->back;
439 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 int ret;
442 int i;
443 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
444 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
445 0, 0, 0, 0};
446
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000447 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
448 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000449 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
450 if (!raw_packet)
451 return -ENOMEM;
452 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
453 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
454
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800455 ip->saddr = fd_data->src_ip;
456 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000457 ip->protocol = 0;
458
Jacob Keller0e588de2017-02-06 14:38:50 -0800459 if (fd_data->flex_filter) {
460 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
461 __be16 pattern = fd_data->flex_word;
462 u16 off = fd_data->flex_offset;
463
464 *((__force __be16 *)(payload + off)) = pattern;
465 }
466
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000467 fd_data->pctype = i;
468 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000469 if (ret) {
470 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000471 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
472 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800473 /* The packet buffer wasn't added to the ring so we
474 * need to free it now.
475 */
476 kfree(raw_packet);
477 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000478 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000479 if (add)
480 dev_info(&pf->pdev->dev,
481 "Filter OK for PCTYPE %d loc = %d\n",
482 fd_data->pctype, fd_data->fd_id);
483 else
484 dev_info(&pf->pdev->dev,
485 "Filter deleted for PCTYPE %d loc = %d\n",
486 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000487 }
488 }
489
Jacob Keller097dbf52017-02-06 14:38:46 -0800490 if (add)
491 pf->fd_ip4_filter_cnt++;
492 else
493 pf->fd_ip4_filter_cnt--;
494
Jacob Kellere5187ee2017-02-06 14:38:41 -0800495 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000496}
497
498/**
499 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
500 * @vsi: pointer to the targeted VSI
501 * @cmd: command to get or set RX flow classification rules
502 * @add: true adds a filter, false removes it
503 *
504 **/
505int i40e_add_del_fdir(struct i40e_vsi *vsi,
506 struct i40e_fdir_filter *input, bool add)
507{
508 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000509 int ret;
510
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000511 switch (input->flow_type & ~FLOW_EXT) {
512 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000513 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000514 break;
515 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000516 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000517 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800518 case SCTP_V4_FLOW:
519 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
520 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000521 case IP_USER_FLOW:
522 switch (input->ip4_proto) {
523 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000524 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000525 break;
526 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000527 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000528 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800529 case IPPROTO_SCTP:
530 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
531 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700532 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000533 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000534 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700535 default:
536 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400537 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
538 input->ip4_proto);
539 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000540 }
541 break;
542 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400543 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000544 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400545 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000546 }
547
Jacob Kellera158aea2017-02-09 23:44:27 -0800548 /* The buffer allocated here will be normally be freed by
549 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
550 * completion. In the event of an error adding the buffer to the FDIR
551 * ring, it will immediately be freed. It may also be freed by
552 * i40e_clean_tx_ring() when closing the VSI.
553 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000554 return ret;
555}
556
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557/**
558 * i40e_fd_handle_status - check the Programming Status for FD
559 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000560 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000561 * @prog_id: the id originally used for programming
562 *
563 * This is used to verify if the FD programming or invalidation
564 * requested by SW to the HW is successful or not and take actions accordingly.
565 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000566static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
567 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000568{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000569 struct i40e_pf *pf = rx_ring->vsi->back;
570 struct pci_dev *pdev = pf->pdev;
571 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000572 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000573 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000574
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000575 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000576 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
577 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
578
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400579 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400580 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000581 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
582 (I40E_DEBUG_FD & pf->hw.debug_mask))
583 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400584 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000585
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000586 /* Check if the programming error is for ATR.
587 * If so, auto disable ATR and set a state for
588 * flush in progress. Next time we come here if flush is in
589 * progress do nothing, once flush is complete the state will
590 * be cleared.
591 */
592 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
593 return;
594
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000595 pf->fd_add_err++;
596 /* store the current atr filter count */
597 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
598
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000599 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800600 (pf->hw_disabled_flags & I40E_FLAG_FD_SB_ENABLED)) {
601 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000602 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
603 }
604
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000605 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000606 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000607 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000608 /* If ATR is running fcnt_prog can quickly change,
609 * if we are very close to full, it makes sense to disable
610 * FD ATR/SB and then re-enable it when there is room.
611 */
612 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000613 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800614 !(pf->hw_disabled_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000615 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400616 if (I40E_DEBUG_FD & pf->hw.debug_mask)
617 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800618 pf->hw_disabled_flags |=
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000619 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000620 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000621 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400622 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000623 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000624 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000625 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000626 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000627}
628
629/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000630 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000631 * @ring: the ring that owns the buffer
632 * @tx_buffer: the buffer to free
633 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000634static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
635 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000636{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000637 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700638 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
639 kfree(tx_buffer->raw_buf);
640 else
641 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000642 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000643 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000644 dma_unmap_addr(tx_buffer, dma),
645 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000646 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000647 } else if (dma_unmap_len(tx_buffer, len)) {
648 dma_unmap_page(ring->dev,
649 dma_unmap_addr(tx_buffer, dma),
650 dma_unmap_len(tx_buffer, len),
651 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000652 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800653
Alexander Duycka5e9c572013-09-28 06:00:27 +0000654 tx_buffer->next_to_watch = NULL;
655 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000656 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000657 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000658}
659
660/**
661 * i40e_clean_tx_ring - Free any empty Tx buffers
662 * @tx_ring: ring to be cleaned
663 **/
664void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
665{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000666 unsigned long bi_size;
667 u16 i;
668
669 /* ring already cleared, nothing to do */
670 if (!tx_ring->tx_bi)
671 return;
672
673 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000674 for (i = 0; i < tx_ring->count; i++)
675 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000676
677 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
678 memset(tx_ring->tx_bi, 0, bi_size);
679
680 /* Zero out the descriptor ring */
681 memset(tx_ring->desc, 0, tx_ring->size);
682
683 tx_ring->next_to_use = 0;
684 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000685
686 if (!tx_ring->netdev)
687 return;
688
689 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700690 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691}
692
693/**
694 * i40e_free_tx_resources - Free Tx resources per queue
695 * @tx_ring: Tx descriptor ring for a specific queue
696 *
697 * Free all transmit software resources
698 **/
699void i40e_free_tx_resources(struct i40e_ring *tx_ring)
700{
701 i40e_clean_tx_ring(tx_ring);
702 kfree(tx_ring->tx_bi);
703 tx_ring->tx_bi = NULL;
704
705 if (tx_ring->desc) {
706 dma_free_coherent(tx_ring->dev, tx_ring->size,
707 tx_ring->desc, tx_ring->dma);
708 tx_ring->desc = NULL;
709 }
710}
711
Jesse Brandeburga68de582015-02-24 05:26:03 +0000712/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000713 * i40e_get_tx_pending - how many tx descriptors not processed
714 * @tx_ring: the ring of descriptors
715 *
716 * Since there is no access to the ring head register
717 * in XL710, we need to use our local copies
718 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400719u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000720{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000721 u32 head, tail;
722
Alan Brady17daabb2017-04-05 07:50:56 -0400723 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000724 tail = readl(ring->tail);
725
726 if (head != tail)
727 return (head < tail) ?
728 tail - head : (tail + ring->count - head);
729
730 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000731}
732
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700733#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000734
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000735/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000736 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800737 * @vsi: the VSI we care about
738 * @tx_ring: Tx ring to clean
739 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740 *
741 * Returns true if there's any budget left (e.g. the clean is finished)
742 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800743static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
744 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000745{
746 u16 i = tx_ring->next_to_clean;
747 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000748 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000749 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800750 unsigned int total_bytes = 0, total_packets = 0;
751 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000752
753 tx_buf = &tx_ring->tx_bi[i];
754 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000755 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000756
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000757 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
758
Alexander Duycka5e9c572013-09-28 06:00:27 +0000759 do {
760 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000761
762 /* if next_to_watch is not set then there is no work pending */
763 if (!eop_desc)
764 break;
765
Alexander Duycka5e9c572013-09-28 06:00:27 +0000766 /* prevent any other reads prior to eop_desc */
767 read_barrier_depends();
768
Scott Petersoned0980c2017-04-13 04:45:44 -0400769 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000770 /* we have caught up to head, no work left to do */
771 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000772 break;
773
Alexander Duyckc304fda2013-09-28 06:00:12 +0000774 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000775 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000776
Alexander Duycka5e9c572013-09-28 06:00:27 +0000777 /* update the statistics for this packet */
778 total_bytes += tx_buf->bytecount;
779 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000780
Alexander Duycka5e9c572013-09-28 06:00:27 +0000781 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800782 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000783
Alexander Duycka5e9c572013-09-28 06:00:27 +0000784 /* unmap skb header data */
785 dma_unmap_single(tx_ring->dev,
786 dma_unmap_addr(tx_buf, dma),
787 dma_unmap_len(tx_buf, len),
788 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000789
Alexander Duycka5e9c572013-09-28 06:00:27 +0000790 /* clear tx_buffer data */
791 tx_buf->skb = NULL;
792 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000793
Alexander Duycka5e9c572013-09-28 06:00:27 +0000794 /* unmap remaining buffers */
795 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400796 i40e_trace(clean_tx_irq_unmap,
797 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000798
799 tx_buf++;
800 tx_desc++;
801 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000802 if (unlikely(!i)) {
803 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000804 tx_buf = tx_ring->tx_bi;
805 tx_desc = I40E_TX_DESC(tx_ring, 0);
806 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000807
Alexander Duycka5e9c572013-09-28 06:00:27 +0000808 /* unmap any remaining paged data */
809 if (dma_unmap_len(tx_buf, len)) {
810 dma_unmap_page(tx_ring->dev,
811 dma_unmap_addr(tx_buf, dma),
812 dma_unmap_len(tx_buf, len),
813 DMA_TO_DEVICE);
814 dma_unmap_len_set(tx_buf, len, 0);
815 }
816 }
817
818 /* move us one more past the eop_desc for start of next pkt */
819 tx_buf++;
820 tx_desc++;
821 i++;
822 if (unlikely(!i)) {
823 i -= tx_ring->count;
824 tx_buf = tx_ring->tx_bi;
825 tx_desc = I40E_TX_DESC(tx_ring, 0);
826 }
827
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000828 prefetch(tx_desc);
829
Alexander Duycka5e9c572013-09-28 06:00:27 +0000830 /* update budget accounting */
831 budget--;
832 } while (likely(budget));
833
834 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000835 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000836 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000837 tx_ring->stats.bytes += total_bytes;
838 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000839 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000840 tx_ring->q_vector->tx.total_bytes += total_bytes;
841 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000842
Anjali Singhai58044742015-09-25 18:26:13 -0700843 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700844 /* check to see if there are < 4 descriptors
845 * waiting to be written back, then kick the hardware to force
846 * them to be written back in case we stay in NAPI.
847 * In this mode on X722 we do not enable Interrupt.
848 */
Alan Brady17daabb2017-04-05 07:50:56 -0400849 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700850
851 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700852 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800853 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700854 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
855 tx_ring->arm_wb = true;
856 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000857
Alexander Duycke486bdf2016-09-12 14:18:40 -0700858 /* notify netdev of completed buffers */
859 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000860 total_packets, total_bytes);
861
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000862#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
863 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
864 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
865 /* Make sure that anybody stopping the queue after this
866 * sees the new next_to_clean.
867 */
868 smp_mb();
869 if (__netif_subqueue_stopped(tx_ring->netdev,
870 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800871 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000872 netif_wake_subqueue(tx_ring->netdev,
873 tx_ring->queue_index);
874 ++tx_ring->tx_stats.restart_queue;
875 }
876 }
877
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000878 return !!budget;
879}
880
881/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800882 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
883 * @vsi: the VSI we care about
884 * @q_vector: the vector on which to enable writeback
885 *
886 **/
887static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
888 struct i40e_q_vector *q_vector)
889{
890 u16 flags = q_vector->tx.ring[0].flags;
891 u32 val;
892
893 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
894 return;
895
896 if (q_vector->arm_wb_state)
897 return;
898
899 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
900 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
901 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
902
903 wr32(&vsi->back->hw,
904 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
905 val);
906 } else {
907 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
908 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
909
910 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
911 }
912 q_vector->arm_wb_state = true;
913}
914
915/**
916 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000917 * @vsi: the VSI we care about
918 * @q_vector: the vector on which to force writeback
919 *
920 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400921void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000922{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800923 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400924 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
925 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
926 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
927 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
928 /* allow 00 to be written to the index */
929
930 wr32(&vsi->back->hw,
931 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
932 vsi->base_vector - 1), val);
933 } else {
934 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
935 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
936 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
937 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
938 /* allow 00 to be written to the index */
939
940 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
941 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000942}
943
944/**
945 * i40e_set_new_dynamic_itr - Find new ITR level
946 * @rc: structure containing ring performance data
947 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400948 * Returns true if ITR changed, false if not
949 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000950 * Stores a new ITR value based on packets and byte counts during
951 * the last interrupt. The advantage of per interrupt computation
952 * is faster updates and more accurate ITR for the current traffic
953 * pattern. Constants in this function were computed based on
954 * theoretical maximum wire speed and thresholds were set based on
955 * testing data as well as attempting to minimize response time
956 * while increasing bulk throughput.
957 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400958static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000959{
960 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400961 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000962 u32 new_itr = rc->itr;
963 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400964 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000965
966 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400967 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968
969 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400970 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000971 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400972 * 20-1249MB/s bulk (18000 ints/s)
973 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400974 *
975 * The math works out because the divisor is in 10^(-6) which
976 * turns the bytes/us input value into MB/s values, but
977 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400978 * are in 2 usec increments in the ITR registers, and make sure
979 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000980 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400981 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400982 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400983
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400984 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000985 case I40E_LOWEST_LATENCY:
986 if (bytes_per_int > 10)
987 new_latency_range = I40E_LOW_LATENCY;
988 break;
989 case I40E_LOW_LATENCY:
990 if (bytes_per_int > 20)
991 new_latency_range = I40E_BULK_LATENCY;
992 else if (bytes_per_int <= 10)
993 new_latency_range = I40E_LOWEST_LATENCY;
994 break;
995 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400996 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400997 default:
998 if (bytes_per_int <= 20)
999 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001000 break;
1001 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001002
1003 /* this is to adjust RX more aggressively when streaming small
1004 * packets. The value of 40000 was picked as it is just beyond
1005 * what the hardware can receive per second if in low latency
1006 * mode.
1007 */
1008#define RX_ULTRA_PACKET_RATE 40000
1009
1010 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
1011 (&qv->rx == rc))
1012 new_latency_range = I40E_ULTRA_LATENCY;
1013
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001014 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001015
1016 switch (new_latency_range) {
1017 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001018 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001019 break;
1020 case I40E_LOW_LATENCY:
1021 new_itr = I40E_ITR_20K;
1022 break;
1023 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001024 new_itr = I40E_ITR_18K;
1025 break;
1026 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001027 new_itr = I40E_ITR_8K;
1028 break;
1029 default:
1030 break;
1031 }
1032
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001033 rc->total_bytes = 0;
1034 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001035
1036 if (new_itr != rc->itr) {
1037 rc->itr = new_itr;
1038 return true;
1039 }
1040
1041 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001042}
1043
1044/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001045 * i40e_rx_is_programming_status - check for programming status descriptor
1046 * @qw: qword representing status_error_len in CPU ordering
1047 *
1048 * The value of in the descriptor length field indicate if this
1049 * is a programming status descriptor for flow director or FCoE
1050 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1051 * it is a packet descriptor.
1052 **/
1053static inline bool i40e_rx_is_programming_status(u64 qw)
1054{
1055 /* The Rx filter programming status and SPH bit occupy the same
1056 * spot in the descriptor. Since we don't support packet split we
1057 * can just reuse the bit as an indication that this is a
1058 * programming status descriptor.
1059 */
1060 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1061}
1062
1063/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001064 * i40e_clean_programming_status - clean the programming status descriptor
1065 * @rx_ring: the rx ring that has this descriptor
1066 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001067 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001068 *
1069 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1070 * status being successful or not and take actions accordingly. FCoE should
1071 * handle its context/filter programming/invalidation status and take actions.
1072 *
1073 **/
1074static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001075 union i40e_rx_desc *rx_desc,
1076 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001077{
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001078 u32 ntc = rx_ring->next_to_clean + 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001079 u8 id;
1080
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001081 /* fetch, update, and store next to clean */
1082 ntc = (ntc < rx_ring->count) ? ntc : 0;
1083 rx_ring->next_to_clean = ntc;
1084
1085 prefetch(I40E_RX_DESC(rx_ring, ntc));
1086
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001087 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1088 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1089
1090 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001091 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001092}
1093
1094/**
1095 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1096 * @tx_ring: the tx ring to set up
1097 *
1098 * Return 0 on success, negative on error
1099 **/
1100int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1101{
1102 struct device *dev = tx_ring->dev;
1103 int bi_size;
1104
1105 if (!dev)
1106 return -ENOMEM;
1107
Jesse Brandeburge908f812015-07-23 16:54:42 -04001108 /* warn if we are about to overwrite the pointer */
1109 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001110 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1111 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1112 if (!tx_ring->tx_bi)
1113 goto err;
1114
1115 /* round up to nearest 4K */
1116 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001117 /* add u32 for head writeback, align after this takes care of
1118 * guaranteeing this is at least one cache line in size
1119 */
1120 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001121 tx_ring->size = ALIGN(tx_ring->size, 4096);
1122 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1123 &tx_ring->dma, GFP_KERNEL);
1124 if (!tx_ring->desc) {
1125 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1126 tx_ring->size);
1127 goto err;
1128 }
1129
1130 tx_ring->next_to_use = 0;
1131 tx_ring->next_to_clean = 0;
1132 return 0;
1133
1134err:
1135 kfree(tx_ring->tx_bi);
1136 tx_ring->tx_bi = NULL;
1137 return -ENOMEM;
1138}
1139
1140/**
1141 * i40e_clean_rx_ring - Free Rx buffers
1142 * @rx_ring: ring to be cleaned
1143 **/
1144void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1145{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001146 unsigned long bi_size;
1147 u16 i;
1148
1149 /* ring already cleared, nothing to do */
1150 if (!rx_ring->rx_bi)
1151 return;
1152
Scott Petersone72e5652017-02-09 23:40:25 -08001153 if (rx_ring->skb) {
1154 dev_kfree_skb(rx_ring->skb);
1155 rx_ring->skb = NULL;
1156 }
1157
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001158 /* Free all the Rx ring sk_buffs */
1159 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001160 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1161
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001162 if (!rx_bi->page)
1163 continue;
1164
Alexander Duyck59605bc2017-01-30 12:29:35 -08001165 /* Invalidate cache lines that may have been written to by
1166 * device so that we avoid corrupting memory.
1167 */
1168 dma_sync_single_range_for_cpu(rx_ring->dev,
1169 rx_bi->dma,
1170 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001171 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001172 DMA_FROM_DEVICE);
1173
1174 /* free resources associated with mapping */
1175 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001176 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001177 DMA_FROM_DEVICE,
1178 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001179
Alexander Duyck17936682017-02-21 15:55:39 -08001180 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001181
1182 rx_bi->page = NULL;
1183 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001184 }
1185
1186 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1187 memset(rx_ring->rx_bi, 0, bi_size);
1188
1189 /* Zero out the descriptor ring */
1190 memset(rx_ring->desc, 0, rx_ring->size);
1191
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001192 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001193 rx_ring->next_to_clean = 0;
1194 rx_ring->next_to_use = 0;
1195}
1196
1197/**
1198 * i40e_free_rx_resources - Free Rx resources
1199 * @rx_ring: ring to clean the resources from
1200 *
1201 * Free all receive software resources
1202 **/
1203void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1204{
1205 i40e_clean_rx_ring(rx_ring);
1206 kfree(rx_ring->rx_bi);
1207 rx_ring->rx_bi = NULL;
1208
1209 if (rx_ring->desc) {
1210 dma_free_coherent(rx_ring->dev, rx_ring->size,
1211 rx_ring->desc, rx_ring->dma);
1212 rx_ring->desc = NULL;
1213 }
1214}
1215
1216/**
1217 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1218 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1219 *
1220 * Returns 0 on success, negative on failure
1221 **/
1222int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1223{
1224 struct device *dev = rx_ring->dev;
1225 int bi_size;
1226
Jesse Brandeburge908f812015-07-23 16:54:42 -04001227 /* warn if we are about to overwrite the pointer */
1228 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001229 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1230 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1231 if (!rx_ring->rx_bi)
1232 goto err;
1233
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001234 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001235
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001236 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001237 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001238 rx_ring->size = ALIGN(rx_ring->size, 4096);
1239 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1240 &rx_ring->dma, GFP_KERNEL);
1241
1242 if (!rx_ring->desc) {
1243 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1244 rx_ring->size);
1245 goto err;
1246 }
1247
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001248 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001249 rx_ring->next_to_clean = 0;
1250 rx_ring->next_to_use = 0;
1251
1252 return 0;
1253err:
1254 kfree(rx_ring->rx_bi);
1255 rx_ring->rx_bi = NULL;
1256 return -ENOMEM;
1257}
1258
1259/**
1260 * i40e_release_rx_desc - Store the new tail and head values
1261 * @rx_ring: ring to bump
1262 * @val: new head index
1263 **/
1264static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1265{
1266 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001267
1268 /* update next to alloc since we have filled the ring */
1269 rx_ring->next_to_alloc = val;
1270
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001271 /* Force memory writes to complete before letting h/w
1272 * know there are new descriptors to fetch. (Only
1273 * applicable for weak-ordered memory model archs,
1274 * such as IA-64).
1275 */
1276 wmb();
1277 writel(val, rx_ring->tail);
1278}
1279
1280/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001281 * i40e_rx_offset - Return expected offset into page to access data
1282 * @rx_ring: Ring we are requesting offset of
1283 *
1284 * Returns the offset value for ring into the data buffer.
1285 */
1286static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1287{
1288 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1289}
1290
1291/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001292 * i40e_alloc_mapped_page - recycle or make a new page
1293 * @rx_ring: ring to use
1294 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001295 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001296 * Returns true if the page was successfully allocated or
1297 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001298 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001299static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1300 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001301{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001302 struct page *page = bi->page;
1303 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001304
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001305 /* since we are recycling buffers we should seldom need to alloc */
1306 if (likely(page)) {
1307 rx_ring->rx_stats.page_reuse_count++;
1308 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001309 }
1310
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001311 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001312 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001313 if (unlikely(!page)) {
1314 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001315 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001316 }
1317
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001318 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001319 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001320 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001321 DMA_FROM_DEVICE,
1322 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001323
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001324 /* if mapping failed free memory back to system since
1325 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001326 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001327 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001328 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001329 rx_ring->rx_stats.alloc_page_failed++;
1330 return false;
1331 }
1332
1333 bi->dma = dma;
1334 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001335 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001336
1337 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001338 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001339
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001340 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001341}
1342
1343/**
1344 * i40e_receive_skb - Send a completed packet up the stack
1345 * @rx_ring: rx ring in play
1346 * @skb: packet to send up
1347 * @vlan_tag: vlan tag for packet
1348 **/
1349static void i40e_receive_skb(struct i40e_ring *rx_ring,
1350 struct sk_buff *skb, u16 vlan_tag)
1351{
1352 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001353
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001354 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1355 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001356 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1357
Alexander Duyck8b650352015-09-24 09:04:32 -07001358 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001359}
1360
1361/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001362 * i40e_alloc_rx_buffers - Replace used receive buffers
1363 * @rx_ring: ring to place buffers on
1364 * @cleaned_count: number of buffers to replace
1365 *
1366 * Returns false if all allocations were successful, true if any fail
1367 **/
1368bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1369{
1370 u16 ntu = rx_ring->next_to_use;
1371 union i40e_rx_desc *rx_desc;
1372 struct i40e_rx_buffer *bi;
1373
1374 /* do nothing if no valid netdev defined */
1375 if (!rx_ring->netdev || !cleaned_count)
1376 return false;
1377
1378 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1379 bi = &rx_ring->rx_bi[ntu];
1380
1381 do {
1382 if (!i40e_alloc_mapped_page(rx_ring, bi))
1383 goto no_buffers;
1384
Alexander Duyck59605bc2017-01-30 12:29:35 -08001385 /* sync the buffer for use by the device */
1386 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1387 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001388 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001389 DMA_FROM_DEVICE);
1390
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001391 /* Refresh the desc even if buffer_addrs didn't change
1392 * because each write-back erases this info.
1393 */
1394 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001395
1396 rx_desc++;
1397 bi++;
1398 ntu++;
1399 if (unlikely(ntu == rx_ring->count)) {
1400 rx_desc = I40E_RX_DESC(rx_ring, 0);
1401 bi = rx_ring->rx_bi;
1402 ntu = 0;
1403 }
1404
1405 /* clear the status bits for the next_to_use descriptor */
1406 rx_desc->wb.qword1.status_error_len = 0;
1407
1408 cleaned_count--;
1409 } while (cleaned_count);
1410
1411 if (rx_ring->next_to_use != ntu)
1412 i40e_release_rx_desc(rx_ring, ntu);
1413
1414 return false;
1415
1416no_buffers:
1417 if (rx_ring->next_to_use != ntu)
1418 i40e_release_rx_desc(rx_ring, ntu);
1419
1420 /* make sure to come back via polling to try again after
1421 * allocation failure
1422 */
1423 return true;
1424}
1425
1426/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001427 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1428 * @vsi: the VSI we care about
1429 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001430 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001431 **/
1432static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1433 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001434 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001435{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001436 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001437 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001438 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001439 u8 ptype;
1440 u64 qword;
1441
1442 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1443 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1444 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1445 I40E_RXD_QW1_ERROR_SHIFT;
1446 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1447 I40E_RXD_QW1_STATUS_SHIFT;
1448 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001449
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001450 skb->ip_summed = CHECKSUM_NONE;
1451
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001452 skb_checksum_none_assert(skb);
1453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001454 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001455 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001456 return;
1457
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001458 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001459 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001460 return;
1461
1462 /* both known and outer_ip must be set for the below code to work */
1463 if (!(decoded.known && decoded.outer_ip))
1464 return;
1465
Alexander Duyckfad57332016-01-24 21:17:22 -08001466 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1467 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1468 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1469 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001470
1471 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001472 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1473 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001474 goto checksum_fail;
1475
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001476 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001477 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001478 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001479 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001480 return;
1481
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001482 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001483 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001484 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001485
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001486 /* handle packets that were not able to be checksummed due
1487 * to arrival speed, in this case the stack can compute
1488 * the csum.
1489 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001490 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001491 return;
1492
Alexander Duyck858296c82016-06-14 15:45:42 -07001493 /* If there is an outer header present that might contain a checksum
1494 * we need to bump the checksum level by 1 to reflect the fact that
1495 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001496 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001497 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1498 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001499
Alexander Duyck858296c82016-06-14 15:45:42 -07001500 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1501 switch (decoded.inner_prot) {
1502 case I40E_RX_PTYPE_INNER_PROT_TCP:
1503 case I40E_RX_PTYPE_INNER_PROT_UDP:
1504 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1505 skb->ip_summed = CHECKSUM_UNNECESSARY;
1506 /* fall though */
1507 default:
1508 break;
1509 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001510
1511 return;
1512
1513checksum_fail:
1514 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001515}
1516
1517/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001518 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001519 * @ptype: the ptype value from the descriptor
1520 *
1521 * Returns a hash type to be used by skb_set_hash
1522 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001523static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001524{
1525 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1526
1527 if (!decoded.known)
1528 return PKT_HASH_TYPE_NONE;
1529
1530 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1531 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1532 return PKT_HASH_TYPE_L4;
1533 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1534 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1535 return PKT_HASH_TYPE_L3;
1536 else
1537 return PKT_HASH_TYPE_L2;
1538}
1539
1540/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001541 * i40e_rx_hash - set the hash value in the skb
1542 * @ring: descriptor ring
1543 * @rx_desc: specific descriptor
1544 **/
1545static inline void i40e_rx_hash(struct i40e_ring *ring,
1546 union i40e_rx_desc *rx_desc,
1547 struct sk_buff *skb,
1548 u8 rx_ptype)
1549{
1550 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001551 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001552 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1553 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1554
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001555 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001556 return;
1557
1558 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1559 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1560 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1561 }
1562}
1563
1564/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001565 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1566 * @rx_ring: rx descriptor ring packet is being transacted on
1567 * @rx_desc: pointer to the EOP Rx descriptor
1568 * @skb: pointer to current skb being populated
1569 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001570 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001571 * This function checks the ring, descriptor, and packet information in
1572 * order to populate the hash, checksum, VLAN, protocol, and
1573 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001574 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001575static inline
1576void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1577 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1578 u8 rx_ptype)
1579{
1580 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1581 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1582 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001583 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1584 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001585 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1586
Jacob Keller12490502016-10-05 09:30:44 -07001587 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001588 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001589
1590 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1591
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001592 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1593
1594 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001595
1596 /* modifies the skb - consumes the enet header */
1597 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001598}
1599
1600/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001601 * i40e_cleanup_headers - Correct empty headers
1602 * @rx_ring: rx descriptor ring packet is being transacted on
1603 * @skb: pointer to current skb being fixed
1604 *
1605 * Also address the case where we are pulling data in on pages only
1606 * and as such no data is present in the skb header.
1607 *
1608 * In addition if skb is not at least 60 bytes we need to pad it so that
1609 * it is large enough to qualify as a valid Ethernet frame.
1610 *
1611 * Returns true if an error was encountered and skb was freed.
1612 **/
1613static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1614{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001615 /* if eth_skb_pad returns an error the skb was freed */
1616 if (eth_skb_pad(skb))
1617 return true;
1618
1619 return false;
1620}
1621
1622/**
1623 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1624 * @rx_ring: rx descriptor ring to store buffers on
1625 * @old_buff: donor buffer to have page reused
1626 *
1627 * Synchronizes page for reuse by the adapter
1628 **/
1629static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1630 struct i40e_rx_buffer *old_buff)
1631{
1632 struct i40e_rx_buffer *new_buff;
1633 u16 nta = rx_ring->next_to_alloc;
1634
1635 new_buff = &rx_ring->rx_bi[nta];
1636
1637 /* update, and store next to alloc */
1638 nta++;
1639 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1640
1641 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -08001642 new_buff->dma = old_buff->dma;
1643 new_buff->page = old_buff->page;
1644 new_buff->page_offset = old_buff->page_offset;
1645 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001646}
1647
1648/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001649 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001650 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001651 *
1652 * A page is not reusable if it was allocated under low memory
1653 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001654 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001655static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001656{
Scott Peterson9b37c932017-02-09 23:43:30 -08001657 return (page_to_nid(page) == numa_mem_id()) &&
1658 !page_is_pfmemalloc(page);
1659}
1660
1661/**
1662 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1663 * the adapter for another receive
1664 *
1665 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001666 *
1667 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1668 * an unused region in the page.
1669 *
1670 * For small pages, @truesize will be a constant value, half the size
1671 * of the memory at page. We'll attempt to alternate between high and
1672 * low halves of the page, with one half ready for use by the hardware
1673 * and the other half being consumed by the stack. We use the page
1674 * ref count to determine whether the stack has finished consuming the
1675 * portion of this page that was passed up with a previous packet. If
1676 * the page ref count is >1, we'll assume the "other" half page is
1677 * still busy, and this page cannot be reused.
1678 *
1679 * For larger pages, @truesize will be the actual space used by the
1680 * received packet (adjusted upward to an even multiple of the cache
1681 * line size). This will advance through the page by the amount
1682 * actually consumed by the received packets while there is still
1683 * space for a buffer. Each region of larger pages will be used at
1684 * most once, after which the page will not be reused.
1685 *
1686 * In either case, if the page is reusable its refcount is increased.
1687 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001688static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001689{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001690 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1691 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001692
1693 /* Is any reuse possible? */
1694 if (unlikely(!i40e_page_is_reusable(page)))
1695 return false;
1696
1697#if (PAGE_SIZE < 8192)
1698 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001699 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001700 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001701#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001702#define I40E_LAST_OFFSET \
1703 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1704 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001705 return false;
1706#endif
1707
Alexander Duyck17936682017-02-21 15:55:39 -08001708 /* If we have drained the page fragment pool we need to update
1709 * the pagecnt_bias and page count so that we fully restock the
1710 * number of references the driver holds.
1711 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001712 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001713 page_ref_add(page, USHRT_MAX);
1714 rx_buffer->pagecnt_bias = USHRT_MAX;
1715 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001716
Scott Peterson9b37c932017-02-09 23:43:30 -08001717 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001718}
1719
1720/**
1721 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1722 * @rx_ring: rx descriptor ring to transact packets on
1723 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001724 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001725 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001726 *
1727 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001728 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001729 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001730 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001731 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001732static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001733 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001734 struct sk_buff *skb,
1735 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001736{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001737#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001738 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001739#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001740 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001741#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001742
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001743 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1744 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001745
Alexander Duycka0cfc312017-03-14 10:15:24 -07001746 /* page is being used so we must update the page offset */
1747#if (PAGE_SIZE < 8192)
1748 rx_buffer->page_offset ^= truesize;
1749#else
1750 rx_buffer->page_offset += truesize;
1751#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001752}
1753
1754/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001755 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1756 * @rx_ring: rx descriptor ring to transact packets on
1757 * @size: size of buffer to add to skb
1758 *
1759 * This function will pull an Rx buffer from the ring and synchronize it
1760 * for use by the CPU.
1761 */
1762static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1763 const unsigned int size)
1764{
1765 struct i40e_rx_buffer *rx_buffer;
1766
1767 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1768 prefetchw(rx_buffer->page);
1769
1770 /* we are reusing so sync this buffer for CPU use */
1771 dma_sync_single_range_for_cpu(rx_ring->dev,
1772 rx_buffer->dma,
1773 rx_buffer->page_offset,
1774 size,
1775 DMA_FROM_DEVICE);
1776
Alexander Duycka0cfc312017-03-14 10:15:24 -07001777 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1778 rx_buffer->pagecnt_bias--;
1779
Alexander Duyck9a064122017-03-14 10:15:23 -07001780 return rx_buffer;
1781}
1782
1783/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001784 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001785 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001786 * @rx_buffer: rx buffer to pull data from
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001787 * @size: size of buffer to add to skb
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001788 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001789 * This function allocates an skb. It then populates it with the page
1790 * data from the current receive descriptor, taking care to set up the
1791 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001792 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001793static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1794 struct i40e_rx_buffer *rx_buffer,
1795 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001796{
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001797 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1798#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001799 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001800#else
1801 unsigned int truesize = SKB_DATA_ALIGN(size);
1802#endif
1803 unsigned int headlen;
1804 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001805
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001806 /* prefetch first cache line of first page */
1807 prefetch(va);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001808#if L1_CACHE_BYTES < 128
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001809 prefetch(va + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001810#endif
1811
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001812 /* allocate a skb to store the frags */
1813 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1814 I40E_RX_HDR_SIZE,
1815 GFP_ATOMIC | __GFP_NOWARN);
1816 if (unlikely(!skb))
1817 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001818
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001819 /* Determine available headroom for copy */
1820 headlen = size;
1821 if (headlen > I40E_RX_HDR_SIZE)
1822 headlen = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1823
1824 /* align pull length to size of long to optimize memcpy performance */
1825 memcpy(__skb_put(skb, headlen), va, ALIGN(headlen, sizeof(long)));
1826
1827 /* update all of the pointers */
1828 size -= headlen;
1829 if (size) {
1830 skb_add_rx_frag(skb, 0, rx_buffer->page,
1831 rx_buffer->page_offset + headlen,
1832 size, truesize);
1833
1834 /* buffer is used by skb, update page_offset */
1835#if (PAGE_SIZE < 8192)
1836 rx_buffer->page_offset ^= truesize;
1837#else
1838 rx_buffer->page_offset += truesize;
1839#endif
1840 } else {
1841 /* buffer is unused, reset bias back to rx_buffer */
1842 rx_buffer->pagecnt_bias++;
1843 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001844
1845 return skb;
1846}
1847
1848/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001849 * i40e_build_skb - Build skb around an existing buffer
1850 * @rx_ring: Rx descriptor ring to transact packets on
1851 * @rx_buffer: Rx buffer to pull data from
1852 * @size: size of buffer to add to skb
1853 *
1854 * This function builds an skb around an existing Rx buffer, taking care
1855 * to set up the skb correctly and avoid any memcpy overhead.
1856 */
1857static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1858 struct i40e_rx_buffer *rx_buffer,
1859 unsigned int size)
1860{
1861 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1862#if (PAGE_SIZE < 8192)
1863 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1864#else
1865 unsigned int truesize = SKB_DATA_ALIGN(size);
1866#endif
1867 struct sk_buff *skb;
1868
1869 /* prefetch first cache line of first page */
1870 prefetch(va);
1871#if L1_CACHE_BYTES < 128
1872 prefetch(va + L1_CACHE_BYTES);
1873#endif
1874 /* build an skb around the page buffer */
1875 skb = build_skb(va - I40E_SKB_PAD, truesize);
1876 if (unlikely(!skb))
1877 return NULL;
1878
1879 /* update pointers within the skb to store the data */
1880 skb_reserve(skb, I40E_SKB_PAD);
1881 __skb_put(skb, size);
1882
1883 /* buffer is used by skb, update page_offset */
1884#if (PAGE_SIZE < 8192)
1885 rx_buffer->page_offset ^= truesize;
1886#else
1887 rx_buffer->page_offset += truesize;
1888#endif
1889
1890 return skb;
1891}
1892
1893/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001894 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1895 * @rx_ring: rx descriptor ring to transact packets on
1896 * @rx_buffer: rx buffer to pull data from
1897 *
1898 * This function will clean up the contents of the rx_buffer. It will
1899 * either recycle the bufer or unmap it and free the associated resources.
1900 */
1901static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1902 struct i40e_rx_buffer *rx_buffer)
1903{
1904 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001905 /* hand second half of page back to the ring */
1906 i40e_reuse_rx_page(rx_ring, rx_buffer);
1907 rx_ring->rx_stats.page_reuse_count++;
1908 } else {
1909 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001910 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1911 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001912 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001913 __page_frag_cache_drain(rx_buffer->page,
1914 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001915 }
1916
1917 /* clear contents of buffer_info */
1918 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001919}
1920
1921/**
1922 * i40e_is_non_eop - process handling of non-EOP buffers
1923 * @rx_ring: Rx ring being processed
1924 * @rx_desc: Rx descriptor for current buffer
1925 * @skb: Current socket buffer containing buffer in progress
1926 *
1927 * This function updates next to clean. If the buffer is an EOP buffer
1928 * this function exits returning false, otherwise it will place the
1929 * sk_buff in the next buffer to be chained and return true indicating
1930 * that this is in fact a non-EOP buffer.
1931 **/
1932static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1933 union i40e_rx_desc *rx_desc,
1934 struct sk_buff *skb)
1935{
1936 u32 ntc = rx_ring->next_to_clean + 1;
1937
1938 /* fetch, update, and store next to clean */
1939 ntc = (ntc < rx_ring->count) ? ntc : 0;
1940 rx_ring->next_to_clean = ntc;
1941
1942 prefetch(I40E_RX_DESC(rx_ring, ntc));
1943
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001944 /* if we are the last buffer then there is nothing else to do */
1945#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1946 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1947 return false;
1948
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001949 rx_ring->rx_stats.non_eop_descs++;
1950
1951 return true;
1952}
1953
1954/**
1955 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1956 * @rx_ring: rx descriptor ring to transact packets on
1957 * @budget: Total limit on number of packets to process
1958 *
1959 * This function provides a "bounce buffer" approach to Rx interrupt
1960 * processing. The advantage to this is that on systems that have
1961 * expensive overhead for IOMMU access this provides a means of avoiding
1962 * it by maintaining the mapping of the page to the system.
1963 *
1964 * Returns amount of work completed
1965 **/
1966static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001967{
1968 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001969 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001970 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001971 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001972
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001973 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001974 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001975 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001976 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00001977 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001978 u8 rx_ptype;
1979 u64 qword;
1980
Mitch Williamsa132af22015-01-24 09:58:35 +00001981 /* return some buffers to hardware, one at a time is too slow */
1982 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001983 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001984 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001985 cleaned_count = 0;
1986 }
1987
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001988 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1989
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001990 /* status_error_len will always be zero for unused descriptors
1991 * because it's cleared in cleanup, and overlaps with hdr_addr
1992 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001993 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001994 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001995 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001996
Mitch Williamsa132af22015-01-24 09:58:35 +00001997 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001998 * any other fields out of the rx_desc until we have
1999 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002000 */
Alexander Duyck67317162015-04-08 18:49:43 -07002001 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002002
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002003 if (unlikely(i40e_rx_is_programming_status(qword))) {
2004 i40e_clean_programming_status(rx_ring, rx_desc, qword);
2005 continue;
2006 }
2007 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2008 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2009 if (!size)
2010 break;
2011
Scott Petersoned0980c2017-04-13 04:45:44 -04002012 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002013 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2014
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002015 /* retrieve a buffer from the ring */
2016 if (skb)
2017 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002018 else if (ring_uses_build_skb(rx_ring))
2019 skb = i40e_build_skb(rx_ring, rx_buffer, size);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002020 else
2021 skb = i40e_construct_skb(rx_ring, rx_buffer, size);
2022
2023 /* exit if we failed to retrieve a buffer */
2024 if (!skb) {
2025 rx_ring->rx_stats.alloc_buff_failed++;
2026 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002027 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002028 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002029
Alexander Duycka0cfc312017-03-14 10:15:24 -07002030 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002031 cleaned_count++;
2032
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002033 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002034 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002035
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002036 /* ERR_MASK will only have valid bits if EOP set, and
2037 * what we are doing here is actually checking
2038 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
2039 * the error field
2040 */
2041 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00002042 dev_kfree_skb_any(skb);
Alexander Duyck741b8b82017-02-21 15:55:41 -08002043 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002044 continue;
2045 }
2046
Scott Petersone72e5652017-02-09 23:40:25 -08002047 if (i40e_cleanup_headers(rx_ring, skb)) {
2048 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002049 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002050 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002051
2052 /* probably a little skewed due to removing CRC */
2053 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002054
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002055 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2056 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2057 I40E_RXD_QW1_PTYPE_SHIFT;
2058
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002059 /* populate checksum, VLAN, and protocol */
2060 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002061
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002062 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2063 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2064
Scott Petersoned0980c2017-04-13 04:45:44 -04002065 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002066 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002067 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002068
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002069 /* update budget accounting */
2070 total_rx_packets++;
2071 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002072
Scott Petersone72e5652017-02-09 23:40:25 -08002073 rx_ring->skb = skb;
2074
Mitch Williamsa132af22015-01-24 09:58:35 +00002075 u64_stats_update_begin(&rx_ring->syncp);
2076 rx_ring->stats.packets += total_rx_packets;
2077 rx_ring->stats.bytes += total_rx_bytes;
2078 u64_stats_update_end(&rx_ring->syncp);
2079 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2080 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2081
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002082 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002083 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002084}
2085
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002086static u32 i40e_buildreg_itr(const int type, const u16 itr)
2087{
2088 u32 val;
2089
2090 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002091 /* Don't clear PBA because that can cause lost interrupts that
2092 * came in while we were cleaning/polling
2093 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002094 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2095 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2096
2097 return val;
2098}
2099
2100/* a small macro to shorten up some long lines */
2101#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002102static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002103{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002104 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002105}
2106
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002107static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002108{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002109 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002110}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002111
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002112/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002113 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2114 * @vsi: the VSI we care about
2115 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2116 *
2117 **/
2118static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2119 struct i40e_q_vector *q_vector)
2120{
2121 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002122 bool rx = false, tx = false;
2123 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002124 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002125 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002126 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002127
2128 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002129
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002130 /* avoid dynamic calculation if in countdown mode OR if
2131 * all dynamic is disabled
2132 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002133 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2134
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002135 rx_itr_setting = get_rx_itr(vsi, idx);
2136 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002137
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002138 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002139 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2140 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002141 goto enable_int;
2142 }
2143
Jacob Keller65e87c02016-09-12 14:18:44 -07002144 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002145 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2146 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002147 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002148
Jacob Keller65e87c02016-09-12 14:18:44 -07002149 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002150 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2151 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002152 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002153
2154 if (rx || tx) {
2155 /* get the higher of the two ITR adjustments and
2156 * use the same value for both ITR registers
2157 * when in adaptive mode (Rx and/or Tx)
2158 */
2159 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2160
2161 q_vector->tx.itr = q_vector->rx.itr = itr;
2162 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2163 tx = true;
2164 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2165 rx = true;
2166 }
2167
2168 /* only need to enable the interrupt once, but need
2169 * to possibly update both ITR values
2170 */
2171 if (rx) {
2172 /* set the INTENA_MSK_MASK so that this first write
2173 * won't actually enable the interrupt, instead just
2174 * updating the ITR (it's bit 31 PF and VF)
2175 */
2176 rxval |= BIT(31);
2177 /* don't check _DOWN because interrupt isn't being enabled */
2178 wr32(hw, INTREG(vector - 1), rxval);
2179 }
2180
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002181enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002182 if (!test_bit(__I40E_DOWN, &vsi->state))
2183 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002184
2185 if (q_vector->itr_countdown)
2186 q_vector->itr_countdown--;
2187 else
2188 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002189}
2190
2191/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002192 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2193 * @napi: napi struct with our devices info in it
2194 * @budget: amount of work driver is allowed to do this pass, in packets
2195 *
2196 * This function will clean all queues associated with a q_vector.
2197 *
2198 * Returns the amount of work done
2199 **/
2200int i40e_napi_poll(struct napi_struct *napi, int budget)
2201{
2202 struct i40e_q_vector *q_vector =
2203 container_of(napi, struct i40e_q_vector, napi);
2204 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002205 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002206 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002207 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002208 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002209 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002210
2211 if (test_bit(__I40E_DOWN, &vsi->state)) {
2212 napi_complete(napi);
2213 return 0;
2214 }
2215
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002216 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002217 * budget and be more aggressive about cleaning up the Tx descriptors.
2218 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002219 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002220 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002221 clean_complete = false;
2222 continue;
2223 }
2224 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002225 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002226 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002227
Alexander Duyckc67cace2015-09-24 09:04:26 -07002228 /* Handle case where we are called by netpoll with a budget of 0 */
2229 if (budget <= 0)
2230 goto tx_only;
2231
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002232 /* We attempt to distribute budget to each Rx queue fairly, but don't
2233 * allow the budget to go below 1 because that would exit polling early.
2234 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002235 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002236
Mitch Williamsa132af22015-01-24 09:58:35 +00002237 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002238 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002239
2240 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002241 /* if we clean as many as budgeted, we must not be done */
2242 if (cleaned >= budget_per_ring)
2243 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002244 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002245
2246 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002247 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002248 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2249 int cpu_id = smp_processor_id();
2250
2251 /* It is possible that the interrupt affinity has changed but,
2252 * if the cpu is pegged at 100%, polling will never exit while
2253 * traffic continues and the interrupt will be stuck on this
2254 * cpu. We check to make sure affinity is correct before we
2255 * continue to poll, otherwise we must stop polling so the
2256 * interrupt can move to the correct cpu.
2257 */
2258 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2259 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002260tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002261 if (arm_wb) {
2262 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2263 i40e_enable_wb_on_itr(vsi, q_vector);
2264 }
2265 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002266 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002267 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002268
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002269 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2270 q_vector->arm_wb_state = false;
2271
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002272 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002273 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002274
2275 /* If we're prematurely stopping polling to fix the interrupt
2276 * affinity we want to make sure polling starts back up so we
2277 * issue a call to i40e_force_wb which triggers a SW interrupt.
2278 */
2279 if (!clean_complete)
2280 i40e_force_wb(vsi, q_vector);
2281 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002282 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002283 else
2284 i40e_update_enable_itr(vsi, q_vector);
2285
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002286 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002287}
2288
2289/**
2290 * i40e_atr - Add a Flow Director ATR filter
2291 * @tx_ring: ring to add programming descriptor to
2292 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002293 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002294 **/
2295static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002296 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002297{
2298 struct i40e_filter_program_desc *fdir_desc;
2299 struct i40e_pf *pf = tx_ring->vsi->back;
2300 union {
2301 unsigned char *network;
2302 struct iphdr *ipv4;
2303 struct ipv6hdr *ipv6;
2304 } hdr;
2305 struct tcphdr *th;
2306 unsigned int hlen;
2307 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002308 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002309 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002310
2311 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002312 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002313 return;
2314
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002315 if ((pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002316 return;
2317
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002318 /* if sampling is disabled do nothing */
2319 if (!tx_ring->atr_sample_rate)
2320 return;
2321
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002322 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002323 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002324 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002325
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002326 /* snag network header to get L4 type and address */
2327 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2328 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002329
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002330 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002331 * tx_enable_csum function if encap is enabled.
2332 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002333 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2334 /* access ihl as u8 to avoid unaligned access on ia64 */
2335 hlen = (hdr.network[0] & 0x0F) << 2;
2336 l4_proto = hdr.ipv4->protocol;
2337 } else {
2338 hlen = hdr.network - skb->data;
2339 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2340 hlen -= hdr.network - skb->data;
2341 }
2342
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002343 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002344 return;
2345
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002346 th = (struct tcphdr *)(hdr.network + hlen);
2347
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002348 /* Due to lack of space, no more new filters can be programmed */
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002349 if (th->syn && (pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002350 return;
Alexander Duycke8c5f722017-04-05 07:50:54 -04002351 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002352 /* HW ATR eviction will take care of removing filters on FIN
2353 * and RST packets.
2354 */
2355 if (th->fin || th->rst)
2356 return;
2357 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002358
2359 tx_ring->atr_count++;
2360
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002361 /* sample on all syn/fin/rst packets or once every atr sample rate */
2362 if (!th->fin &&
2363 !th->syn &&
2364 !th->rst &&
2365 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002366 return;
2367
2368 tx_ring->atr_count = 0;
2369
2370 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002371 i = tx_ring->next_to_use;
2372 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2373
2374 i++;
2375 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002376
2377 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2378 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002379 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002380 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2381 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2382 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2383 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2384
2385 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2386
2387 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2388
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002389 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002390 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2391 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2392 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2393 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2394
2395 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2396 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2397
2398 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2399 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2400
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002401 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002402 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002403 dtype_cmd |=
2404 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2405 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2406 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2407 else
2408 dtype_cmd |=
2409 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2410 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2411 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002412
Alexander Duycke8c5f722017-04-05 07:50:54 -04002413 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002414 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2415
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002416 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002417 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002418 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002419 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002420}
2421
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002422/**
2423 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2424 * @skb: send buffer
2425 * @tx_ring: ring to send buffer on
2426 * @flags: the tx flags to be set
2427 *
2428 * Checks the skb and set up correspondingly several generic transmit flags
2429 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2430 *
2431 * Returns error code indicate the frame should be dropped upon error and the
2432 * otherwise returns 0 to indicate the flags has been set properly.
2433 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002434static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2435 struct i40e_ring *tx_ring,
2436 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002437{
2438 __be16 protocol = skb->protocol;
2439 u32 tx_flags = 0;
2440
Greg Rose31eaacc2015-03-31 00:45:03 -07002441 if (protocol == htons(ETH_P_8021Q) &&
2442 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2443 /* When HW VLAN acceleration is turned off by the user the
2444 * stack sets the protocol to 8021q so that the driver
2445 * can take any steps required to support the SW only
2446 * VLAN handling. In our case the driver doesn't need
2447 * to take any further steps so just set the protocol
2448 * to the encapsulated ethertype.
2449 */
2450 skb->protocol = vlan_get_protocol(skb);
2451 goto out;
2452 }
2453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002454 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002455 if (skb_vlan_tag_present(skb)) {
2456 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002457 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2458 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002459 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002460 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002461
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002462 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2463 if (!vhdr)
2464 return -EINVAL;
2465
2466 protocol = vhdr->h_vlan_encapsulated_proto;
2467 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2468 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2469 }
2470
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002471 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2472 goto out;
2473
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002474 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002475 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2476 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002477 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2478 tx_flags |= (skb->priority & 0x7) <<
2479 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2480 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2481 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002482 int rc;
2483
2484 rc = skb_cow_head(skb, 0);
2485 if (rc < 0)
2486 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002487 vhdr = (struct vlan_ethhdr *)skb->data;
2488 vhdr->h_vlan_TCI = htons(tx_flags >>
2489 I40E_TX_FLAGS_VLAN_SHIFT);
2490 } else {
2491 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2492 }
2493 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002494
2495out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002496 *flags = tx_flags;
2497 return 0;
2498}
2499
2500/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002501 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002502 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002503 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002504 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002505 *
2506 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2507 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002508static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2509 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002510{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002511 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002512 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002513 union {
2514 struct iphdr *v4;
2515 struct ipv6hdr *v6;
2516 unsigned char *hdr;
2517 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002518 union {
2519 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002520 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002521 unsigned char *hdr;
2522 } l4;
2523 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002524 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002525 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002526
Shannon Nelsone9f65632016-01-04 10:33:04 -08002527 if (skb->ip_summed != CHECKSUM_PARTIAL)
2528 return 0;
2529
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002530 if (!skb_is_gso(skb))
2531 return 0;
2532
Francois Romieudd225bc2014-03-30 03:14:48 +00002533 err = skb_cow_head(skb, 0);
2534 if (err < 0)
2535 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002536
Alexander Duyckc7770192016-01-24 21:16:35 -08002537 ip.hdr = skb_network_header(skb);
2538 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002539
Alexander Duyckc7770192016-01-24 21:16:35 -08002540 /* initialize outer IP header fields */
2541 if (ip.v4->version == 4) {
2542 ip.v4->tot_len = 0;
2543 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002544 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002545 ip.v6->payload_len = 0;
2546 }
2547
Alexander Duyck577389a2016-04-02 00:06:56 -07002548 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002549 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002550 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002551 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002552 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002553 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002554 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2555 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2556 l4.udp->len = 0;
2557
Alexander Duyck54532052016-01-24 21:17:29 -08002558 /* determine offset of outer transport header */
2559 l4_offset = l4.hdr - skb->data;
2560
2561 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002562 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002563 csum_replace_by_diff(&l4.udp->check,
2564 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002565 }
2566
Alexander Duyckc7770192016-01-24 21:16:35 -08002567 /* reset pointers to inner headers */
2568 ip.hdr = skb_inner_network_header(skb);
2569 l4.hdr = skb_inner_transport_header(skb);
2570
2571 /* initialize inner IP header fields */
2572 if (ip.v4->version == 4) {
2573 ip.v4->tot_len = 0;
2574 ip.v4->check = 0;
2575 } else {
2576 ip.v6->payload_len = 0;
2577 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002578 }
2579
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002580 /* determine offset of inner transport header */
2581 l4_offset = l4.hdr - skb->data;
2582
2583 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002584 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002585 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002586
2587 /* compute length of segmentation header */
2588 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002589
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002590 /* pull values out of skb_shinfo */
2591 gso_size = skb_shinfo(skb)->gso_size;
2592 gso_segs = skb_shinfo(skb)->gso_segs;
2593
2594 /* update GSO size and bytecount with header size */
2595 first->gso_segs = gso_segs;
2596 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2597
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002598 /* find the field values */
2599 cd_cmd = I40E_TX_CTX_DESC_TSO;
2600 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002601 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002602 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2603 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2604 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002605 return 1;
2606}
2607
2608/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002609 * i40e_tsyn - set up the tsyn context descriptor
2610 * @tx_ring: ptr to the ring to send
2611 * @skb: ptr to the skb we're sending
2612 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002613 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002614 *
2615 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2616 **/
2617static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2618 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2619{
2620 struct i40e_pf *pf;
2621
2622 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2623 return 0;
2624
2625 /* Tx timestamps cannot be sampled when doing TSO */
2626 if (tx_flags & I40E_TX_FLAGS_TSO)
2627 return 0;
2628
2629 /* only timestamp the outbound packet if the user has requested it and
2630 * we are not already transmitting a packet to be timestamped
2631 */
2632 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002633 if (!(pf->flags & I40E_FLAG_PTP))
2634 return 0;
2635
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002636 if (pf->ptp_tx &&
2637 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002638 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2639 pf->ptp_tx_skb = skb_get(skb);
2640 } else {
2641 return 0;
2642 }
2643
2644 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2645 I40E_TXD_CTX_QW1_CMD_SHIFT;
2646
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002647 return 1;
2648}
2649
2650/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002651 * i40e_tx_enable_csum - Enable Tx checksum offloads
2652 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002653 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002654 * @td_cmd: Tx descriptor command bits to set
2655 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002656 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002657 * @cd_tunneling: ptr to context desc bits
2658 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002659static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2660 u32 *td_cmd, u32 *td_offset,
2661 struct i40e_ring *tx_ring,
2662 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002663{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002664 union {
2665 struct iphdr *v4;
2666 struct ipv6hdr *v6;
2667 unsigned char *hdr;
2668 } ip;
2669 union {
2670 struct tcphdr *tcp;
2671 struct udphdr *udp;
2672 unsigned char *hdr;
2673 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002674 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002675 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002676 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002677 u8 l4_proto = 0;
2678
Alexander Duyck529f1f62016-01-24 21:17:10 -08002679 if (skb->ip_summed != CHECKSUM_PARTIAL)
2680 return 0;
2681
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002682 ip.hdr = skb_network_header(skb);
2683 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002684
Alexander Duyck475b4202016-01-24 21:17:01 -08002685 /* compute outer L2 header size */
2686 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2687
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002688 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002689 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002690 /* define outer network header type */
2691 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002692 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2693 I40E_TX_CTX_EXT_IP_IPV4 :
2694 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2695
Alexander Duycka0064722016-01-24 21:16:48 -08002696 l4_proto = ip.v4->protocol;
2697 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002698 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002699
2700 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002701 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002702 if (l4.hdr != exthdr)
2703 ipv6_skip_exthdr(skb, exthdr - skb->data,
2704 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002705 }
2706
2707 /* define outer transport */
2708 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002709 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002710 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002711 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002712 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002713 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002714 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002715 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002716 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002717 case IPPROTO_IPIP:
2718 case IPPROTO_IPV6:
2719 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2720 l4.hdr = skb_inner_network_header(skb);
2721 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002722 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002723 if (*tx_flags & I40E_TX_FLAGS_TSO)
2724 return -1;
2725
2726 skb_checksum_help(skb);
2727 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002728 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002729
Alexander Duyck577389a2016-04-02 00:06:56 -07002730 /* compute outer L3 header size */
2731 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2732 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2733
2734 /* switch IP header pointer from outer to inner header */
2735 ip.hdr = skb_inner_network_header(skb);
2736
Alexander Duyck475b4202016-01-24 21:17:01 -08002737 /* compute tunnel header size */
2738 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2739 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2740
Alexander Duyck54532052016-01-24 21:17:29 -08002741 /* indicate if we need to offload outer UDP header */
2742 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002743 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002744 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2745 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2746
Alexander Duyck475b4202016-01-24 21:17:01 -08002747 /* record tunnel offload values */
2748 *cd_tunneling |= tunnel;
2749
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002750 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002751 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002752 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753
Alexander Duycka0064722016-01-24 21:16:48 -08002754 /* reset type as we transition from outer to inner headers */
2755 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2756 if (ip.v4->version == 4)
2757 *tx_flags |= I40E_TX_FLAGS_IPV4;
2758 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002759 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002760 }
2761
2762 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002763 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002764 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002765 /* the stack computes the IP header already, the only time we
2766 * need the hardware to recompute it is in the case of TSO.
2767 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002768 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2769 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2770 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002771 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002772 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002773
2774 exthdr = ip.hdr + sizeof(*ip.v6);
2775 l4_proto = ip.v6->nexthdr;
2776 if (l4.hdr != exthdr)
2777 ipv6_skip_exthdr(skb, exthdr - skb->data,
2778 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002779 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002780
Alexander Duyck475b4202016-01-24 21:17:01 -08002781 /* compute inner L3 header size */
2782 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002783
2784 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002785 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002786 case IPPROTO_TCP:
2787 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002788 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2789 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002790 break;
2791 case IPPROTO_SCTP:
2792 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002793 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2794 offset |= (sizeof(struct sctphdr) >> 2) <<
2795 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796 break;
2797 case IPPROTO_UDP:
2798 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002799 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2800 offset |= (sizeof(struct udphdr) >> 2) <<
2801 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002802 break;
2803 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002804 if (*tx_flags & I40E_TX_FLAGS_TSO)
2805 return -1;
2806 skb_checksum_help(skb);
2807 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002808 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002809
2810 *td_cmd |= cmd;
2811 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002812
2813 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002814}
2815
2816/**
2817 * i40e_create_tx_ctx Build the Tx context descriptor
2818 * @tx_ring: ring to create the descriptor on
2819 * @cd_type_cmd_tso_mss: Quad Word 1
2820 * @cd_tunneling: Quad Word 0 - bits 0-31
2821 * @cd_l2tag2: Quad Word 0 - bits 32-63
2822 **/
2823static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2824 const u64 cd_type_cmd_tso_mss,
2825 const u32 cd_tunneling, const u32 cd_l2tag2)
2826{
2827 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002828 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002829
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002830 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2831 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002832 return;
2833
2834 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002835 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2836
2837 i++;
2838 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002839
2840 /* cpu_to_le32 and assign to struct fields */
2841 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2842 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002843 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002844 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2845}
2846
2847/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002848 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2849 * @tx_ring: the ring to be checked
2850 * @size: the size buffer we want to assure is available
2851 *
2852 * Returns -EBUSY if a stop is needed, else 0
2853 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002854int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002855{
2856 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2857 /* Memory barrier before checking head and tail */
2858 smp_mb();
2859
2860 /* Check again in a case another CPU has just made room available. */
2861 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2862 return -EBUSY;
2863
2864 /* A reprieve! - use start_queue because it doesn't call schedule */
2865 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2866 ++tx_ring->tx_stats.restart_queue;
2867 return 0;
2868}
2869
2870/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002871 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002872 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002873 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002874 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2875 * and so we need to figure out the cases where we need to linearize the skb.
2876 *
2877 * For TSO we need to count the TSO header and segment payload separately.
2878 * As such we need to check cases where we have 7 fragments or more as we
2879 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2880 * the segment payload in the first descriptor, and another 7 for the
2881 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002882 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002883bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002884{
Alexander Duyck2d374902016-02-17 11:02:50 -08002885 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002886 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002887
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002888 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002889 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002890 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002891 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002892
Alexander Duyck2d374902016-02-17 11:02:50 -08002893 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002894 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002895 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002896 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002897 frag = &skb_shinfo(skb)->frags[0];
2898
2899 /* Initialize size to the negative value of gso_size minus 1. We
2900 * use this as the worst case scenerio in which the frag ahead
2901 * of us only provides one byte which is why we are limited to 6
2902 * descriptors for a single transmit as the header and previous
2903 * fragment are already consuming 2 descriptors.
2904 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002905 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002906
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002907 /* Add size of frags 0 through 4 to create our initial sum */
2908 sum += skb_frag_size(frag++);
2909 sum += skb_frag_size(frag++);
2910 sum += skb_frag_size(frag++);
2911 sum += skb_frag_size(frag++);
2912 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002913
2914 /* Walk through fragments adding latest fragment, testing it, and
2915 * then removing stale fragments from the sum.
2916 */
2917 stale = &skb_shinfo(skb)->frags[0];
2918 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002919 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002920
2921 /* if sum is negative we failed to make sufficient progress */
2922 if (sum < 0)
2923 return true;
2924
Alexander Duyck841493a2016-09-06 18:05:04 -07002925 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002926 break;
2927
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002928 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002929 }
2930
Alexander Duyck2d374902016-02-17 11:02:50 -08002931 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002932}
2933
2934/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002935 * i40e_tx_map - Build the Tx descriptor
2936 * @tx_ring: ring to send buffer on
2937 * @skb: send buffer
2938 * @first: first buffer info buffer to use
2939 * @tx_flags: collected send information
2940 * @hdr_len: size of the packet header
2941 * @td_cmd: the command field in the descriptor
2942 * @td_offset: offset for checksum or crc
2943 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002944static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2945 struct i40e_tx_buffer *first, u32 tx_flags,
2946 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002948 unsigned int data_len = skb->data_len;
2949 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002950 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002951 struct i40e_tx_buffer *tx_bi;
2952 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002953 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002954 u32 td_tag = 0;
2955 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002956 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002957
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002958 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2959 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2960 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2961 I40E_TX_FLAGS_VLAN_SHIFT;
2962 }
2963
Alexander Duycka5e9c572013-09-28 06:00:27 +00002964 first->tx_flags = tx_flags;
2965
2966 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2967
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002968 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002969 tx_bi = first;
2970
2971 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002972 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2973
Alexander Duycka5e9c572013-09-28 06:00:27 +00002974 if (dma_mapping_error(tx_ring->dev, dma))
2975 goto dma_error;
2976
2977 /* record length, and DMA address */
2978 dma_unmap_len_set(tx_bi, len, size);
2979 dma_unmap_addr_set(tx_bi, dma, dma);
2980
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002981 /* align size to end of page */
2982 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002983 tx_desc->buffer_addr = cpu_to_le64(dma);
2984
2985 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002986 tx_desc->cmd_type_offset_bsz =
2987 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002988 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002989
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002990 tx_desc++;
2991 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002992 desc_count++;
2993
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002994 if (i == tx_ring->count) {
2995 tx_desc = I40E_TX_DESC(tx_ring, 0);
2996 i = 0;
2997 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002998
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002999 dma += max_data;
3000 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003001
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003002 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003003 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003004 }
3005
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003006 if (likely(!data_len))
3007 break;
3008
Alexander Duycka5e9c572013-09-28 06:00:27 +00003009 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3010 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003011
3012 tx_desc++;
3013 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003014 desc_count++;
3015
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003016 if (i == tx_ring->count) {
3017 tx_desc = I40E_TX_DESC(tx_ring, 0);
3018 i = 0;
3019 }
3020
Alexander Duycka5e9c572013-09-28 06:00:27 +00003021 size = skb_frag_size(frag);
3022 data_len -= size;
3023
3024 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3025 DMA_TO_DEVICE);
3026
3027 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003028 }
3029
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003030 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003031
3032 i++;
3033 if (i == tx_ring->count)
3034 i = 0;
3035
3036 tx_ring->next_to_use = i;
3037
Eric Dumazet4567dc12014-10-07 13:30:23 -07003038 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003039
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003040 /* write last descriptor with EOP bit */
3041 td_cmd |= I40E_TX_DESC_CMD_EOP;
3042
3043 /* We can OR these values together as they both are checked against
3044 * 4 below and at this point desc_count will be used as a boolean value
3045 * after this if/else block.
3046 */
3047 desc_count |= ++tx_ring->packet_stride;
3048
Anjali Singhai58044742015-09-25 18:26:13 -07003049 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003050 * if queue is stopped
3051 * mark RS bit
3052 * reset packet counter
3053 * else if xmit_more is supported and is true
3054 * advance packet counter to 4
3055 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07003056 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003057 * if desc_count >= 4
3058 * mark RS bit
3059 * reset packet counter
3060 * if desc_count > 0
3061 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07003062 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003063 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07003064 * pending and interrupts were disabled the service task will
3065 * trigger a force WB.
3066 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003067 if (netif_xmit_stopped(txring_txq(tx_ring))) {
3068 goto do_rs;
3069 } else if (skb->xmit_more) {
3070 /* set stride to arm on next packet and reset desc_count */
3071 tx_ring->packet_stride = WB_STRIDE;
3072 desc_count = 0;
3073 } else if (desc_count >= WB_STRIDE) {
3074do_rs:
3075 /* write last descriptor with RS bit set */
3076 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003077 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003078 }
Anjali Singhai58044742015-09-25 18:26:13 -07003079
3080 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003081 build_ctob(td_cmd, td_offset, size, td_tag);
3082
3083 /* Force memory writes to complete before letting h/w know there
3084 * are new descriptors to fetch.
3085 *
3086 * We also use this memory barrier to make certain all of the
3087 * status bits have been updated before next_to_watch is written.
3088 */
3089 wmb();
3090
3091 /* set next_to_watch value indicating a packet is present */
3092 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003093
Alexander Duycka5e9c572013-09-28 06:00:27 +00003094 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003095 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07003096 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003097
3098 /* we need this if more than one processor can write to our tail
3099 * at a time, it synchronizes IO on IA64/Altix systems
3100 */
3101 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003102 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003103
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003104 return;
3105
3106dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003107 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003108
3109 /* clear dma mappings for failed tx_bi map */
3110 for (;;) {
3111 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003112 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003113 if (tx_bi == first)
3114 break;
3115 if (i == 0)
3116 i = tx_ring->count;
3117 i--;
3118 }
3119
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003120 tx_ring->next_to_use = i;
3121}
3122
3123/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003124 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3125 * @skb: send buffer
3126 * @tx_ring: ring to send buffer on
3127 *
3128 * Returns NETDEV_TX_OK if sent, else an error code
3129 **/
3130static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3131 struct i40e_ring *tx_ring)
3132{
3133 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3134 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3135 struct i40e_tx_buffer *first;
3136 u32 td_offset = 0;
3137 u32 tx_flags = 0;
3138 __be16 protocol;
3139 u32 td_cmd = 0;
3140 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003141 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003142 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003143
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003144 /* prefetch the data, we'll need it later */
3145 prefetch(skb->data);
3146
Scott Petersoned0980c2017-04-13 04:45:44 -04003147 i40e_trace(xmit_frame_ring, skb, tx_ring);
3148
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003149 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003150 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003151 if (__skb_linearize(skb)) {
3152 dev_kfree_skb_any(skb);
3153 return NETDEV_TX_OK;
3154 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003155 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003156 tx_ring->tx_stats.tx_linearize++;
3157 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003158
3159 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3160 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3161 * + 4 desc gap to avoid the cache line where head is,
3162 * + 1 desc for context descriptor,
3163 * otherwise try next time
3164 */
3165 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3166 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003167 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003168 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003169
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003170 /* record the location of the first descriptor for this packet */
3171 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3172 first->skb = skb;
3173 first->bytecount = skb->len;
3174 first->gso_segs = 1;
3175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003176 /* prepare the xmit flags */
3177 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3178 goto out_drop;
3179
3180 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003181 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003182
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003183 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003184 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003185 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003186 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003187 tx_flags |= I40E_TX_FLAGS_IPV6;
3188
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003189 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003190
3191 if (tso < 0)
3192 goto out_drop;
3193 else if (tso)
3194 tx_flags |= I40E_TX_FLAGS_TSO;
3195
Alexander Duyck3bc67972016-02-17 11:02:56 -08003196 /* Always offload the checksum, since it's in the data descriptor */
3197 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3198 tx_ring, &cd_tunneling);
3199 if (tso < 0)
3200 goto out_drop;
3201
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003202 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3203
3204 if (tsyn)
3205 tx_flags |= I40E_TX_FLAGS_TSYN;
3206
Jakub Kicinski259afec2014-03-15 14:55:37 +00003207 skb_tx_timestamp(skb);
3208
Alexander Duyckb1941302013-09-28 06:00:32 +00003209 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003210 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3211
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003212 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3213 cd_tunneling, cd_l2tag2);
3214
3215 /* Add Flow Director ATR if it's enabled.
3216 *
3217 * NOTE: this must always be directly before the data descriptor.
3218 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003219 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003220
3221 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3222 td_cmd, td_offset);
3223
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003224 return NETDEV_TX_OK;
3225
3226out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003227 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003228 dev_kfree_skb_any(first->skb);
3229 first->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003230 return NETDEV_TX_OK;
3231}
3232
3233/**
3234 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3235 * @skb: send buffer
3236 * @netdev: network interface device structure
3237 *
3238 * Returns NETDEV_TX_OK if sent, else an error code
3239 **/
3240netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3241{
3242 struct i40e_netdev_priv *np = netdev_priv(netdev);
3243 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003244 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003245
3246 /* hardware can't handle really short frames, hardware padding works
3247 * beyond this point
3248 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003249 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3250 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003251
3252 return i40e_xmit_frame_ring(skb, tx_ring);
3253}