blob: bba41ce08124a87802317ae9b570f954f2c5a779 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070043/**
44 * i40e_fdir - Generate a Flow Director descriptor based on fdata
45 * @tx_ring: Tx ring to send buffer on
46 * @fdata: Flow director filter data
47 * @add: Indicate if we are adding a rule or deleting one
48 *
49 **/
50static void i40e_fdir(struct i40e_ring *tx_ring,
51 struct i40e_fdir_filter *fdata, bool add)
52{
53 struct i40e_filter_program_desc *fdir_desc;
54 struct i40e_pf *pf = tx_ring->vsi->back;
55 u32 flex_ptype, dtype_cmd;
56 u16 i;
57
58 /* grab the next descriptor */
59 i = tx_ring->next_to_use;
60 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
61
62 i++;
63 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
64
65 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
66 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
67
68 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
69 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
70
71 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
72 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
73
Jacob Keller0e588de2017-02-06 14:38:50 -080074 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
75 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
76
Alexander Duyck5e02f282016-09-12 14:18:41 -070077 /* Use LAN VSI Id if not programmed by user */
78 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
79 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
80 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
81
82 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
83
84 dtype_cmd |= add ?
85 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
86 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
87 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
88 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
89
90 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
91 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
92
93 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
94 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
95
96 if (fdata->cnt_index) {
97 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
98 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
99 ((u32)fdata->cnt_index <<
100 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
101 }
102
103 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
104 fdir_desc->rsvd = cpu_to_le32(0);
105 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
106 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
107}
108
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000109#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000110/**
111 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000112 * @fdir_data: Packet data that will be filter parameters
113 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000114 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000115 * @add: True for add/update, False for remove
116 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700117static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
118 u8 *raw_packet, struct i40e_pf *pf,
119 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000121 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000122 struct i40e_tx_desc *tx_desc;
123 struct i40e_ring *tx_ring;
124 struct i40e_vsi *vsi;
125 struct device *dev;
126 dma_addr_t dma;
127 u32 td_cmd = 0;
128 u16 i;
129
130 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700131 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000132 if (!vsi)
133 return -ENOENT;
134
Alexander Duyck9f65e152013-09-28 06:00:58 +0000135 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000136 dev = tx_ring->dev;
137
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000138 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700139 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
140 if (!i)
141 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000142 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700143 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000144
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000145 dma = dma_map_single(dev, raw_packet,
146 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000147 if (dma_mapping_error(dev, dma))
148 goto dma_fail;
149
150 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000151 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000152 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700153 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
155 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000156 i = tx_ring->next_to_use;
157 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000158 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000159
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000160 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
161
162 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000163
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000164 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000165 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000166 dma_unmap_addr_set(tx_buf, dma, dma);
167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000169 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000171 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
172 tx_buf->raw_buf = (void *)raw_packet;
173
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000174 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000175 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000177 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000178 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 */
180 wmb();
181
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000182 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000183 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000184
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000185 writel(tx_ring->next_to_use, tx_ring->tail);
186 return 0;
187
188dma_fail:
189 return -1;
190}
191
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000192#define IP_HEADER_OFFSET 14
193#define I40E_UDPIP_DUMMY_PACKET_LEN 42
194/**
195 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
196 * @vsi: pointer to the targeted VSI
197 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000198 * @add: true adds a filter, false removes it
199 *
200 * Returns 0 if the filters were successfully added or removed
201 **/
202static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
203 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000204 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205{
206 struct i40e_pf *pf = vsi->back;
207 struct udphdr *udp;
208 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000209 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000211 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
212 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
213 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
214
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000215 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
216 if (!raw_packet)
217 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000218 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
219
220 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
221 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
222 + sizeof(struct iphdr));
223
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800224 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000225 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800226 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000227 udp->source = fd_data->src_port;
228
Jacob Keller0e588de2017-02-06 14:38:50 -0800229 if (fd_data->flex_filter) {
230 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
231 __be16 pattern = fd_data->flex_word;
232 u16 off = fd_data->flex_offset;
233
234 *((__force __be16 *)(payload + off)) = pattern;
235 }
236
Kevin Scottb2d36c02014-04-09 05:58:59 +0000237 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
238 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
239 if (ret) {
240 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000241 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
242 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800243 /* Free the packet buffer since it wasn't added to the ring */
244 kfree(raw_packet);
245 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000246 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000247 if (add)
248 dev_info(&pf->pdev->dev,
249 "Filter OK for PCTYPE %d loc = %d\n",
250 fd_data->pctype, fd_data->fd_id);
251 else
252 dev_info(&pf->pdev->dev,
253 "Filter deleted for PCTYPE %d loc = %d\n",
254 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000255 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800256
Jacob Keller097dbf52017-02-06 14:38:46 -0800257 if (add)
258 pf->fd_udp4_filter_cnt++;
259 else
260 pf->fd_udp4_filter_cnt--;
261
Jacob Kellere5187ee2017-02-06 14:38:41 -0800262 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000263}
264
265#define I40E_TCPIP_DUMMY_PACKET_LEN 54
266/**
267 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
268 * @vsi: pointer to the targeted VSI
269 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000270 * @add: true adds a filter, false removes it
271 *
272 * Returns 0 if the filters were successfully added or removed
273 **/
274static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
275 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000276 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000277{
278 struct i40e_pf *pf = vsi->back;
279 struct tcphdr *tcp;
280 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000281 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000282 int ret;
283 /* Dummy packet */
284 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
285 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
286 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
287 0x0, 0x72, 0, 0, 0, 0};
288
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000289 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
290 if (!raw_packet)
291 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000292 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
293
294 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
295 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
296 + sizeof(struct iphdr));
297
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800298 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000299 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800300 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 tcp->source = fd_data->src_port;
302
Jacob Keller0e588de2017-02-06 14:38:50 -0800303 if (fd_data->flex_filter) {
304 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
305 __be16 pattern = fd_data->flex_word;
306 u16 off = fd_data->flex_offset;
307
308 *((__force __be16 *)(payload + off)) = pattern;
309 }
310
Kevin Scottb2d36c02014-04-09 05:58:59 +0000311 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000312 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 if (ret) {
314 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000315 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
316 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800317 /* Free the packet buffer since it wasn't added to the ring */
318 kfree(raw_packet);
319 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000320 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000321 if (add)
322 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
323 fd_data->pctype, fd_data->fd_id);
324 else
325 dev_info(&pf->pdev->dev,
326 "Filter deleted for PCTYPE %d loc = %d\n",
327 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000328 }
329
Jacob Keller377cc242017-02-06 14:38:42 -0800330 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800331 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800332 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
333 I40E_DEBUG_FD & pf->hw.debug_mask)
334 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
335 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
336 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800337 pf->fd_tcp4_filter_cnt--;
338 if (pf->fd_tcp4_filter_cnt == 0) {
Jacob Keller377cc242017-02-06 14:38:42 -0800339 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
340 I40E_DEBUG_FD & pf->hw.debug_mask)
341 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
342 pf->hw_disabled_flags &= ~I40E_FLAG_FD_ATR_ENABLED;
343 }
344 }
345
Jacob Kellere5187ee2017-02-06 14:38:41 -0800346 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347}
348
Jacob Kellerf223c872017-02-06 14:38:51 -0800349#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
350/**
351 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
352 * a specific flow spec
353 * @vsi: pointer to the targeted VSI
354 * @fd_data: the flow director data required for the FDir descriptor
355 * @add: true adds a filter, false removes it
356 *
357 * Returns 0 if the filters were successfully added or removed
358 **/
359static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
360 struct i40e_fdir_filter *fd_data,
361 bool add)
362{
363 struct i40e_pf *pf = vsi->back;
364 struct sctphdr *sctp;
365 struct iphdr *ip;
366 u8 *raw_packet;
367 int ret;
368 /* Dummy packet */
369 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
370 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
371 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
372
373 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
374 if (!raw_packet)
375 return -ENOMEM;
376 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
377
378 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
379 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
380 + sizeof(struct iphdr));
381
382 ip->daddr = fd_data->dst_ip;
383 sctp->dest = fd_data->dst_port;
384 ip->saddr = fd_data->src_ip;
385 sctp->source = fd_data->src_port;
386
387 if (fd_data->flex_filter) {
388 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
389 __be16 pattern = fd_data->flex_word;
390 u16 off = fd_data->flex_offset;
391
392 *((__force __be16 *)(payload + off)) = pattern;
393 }
394
395 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
396 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
397 if (ret) {
398 dev_info(&pf->pdev->dev,
399 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
400 fd_data->pctype, fd_data->fd_id, ret);
401 /* Free the packet buffer since it wasn't added to the ring */
402 kfree(raw_packet);
403 return -EOPNOTSUPP;
404 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
405 if (add)
406 dev_info(&pf->pdev->dev,
407 "Filter OK for PCTYPE %d loc = %d\n",
408 fd_data->pctype, fd_data->fd_id);
409 else
410 dev_info(&pf->pdev->dev,
411 "Filter deleted for PCTYPE %d loc = %d\n",
412 fd_data->pctype, fd_data->fd_id);
413 }
414
415 if (add)
416 pf->fd_sctp4_filter_cnt++;
417 else
418 pf->fd_sctp4_filter_cnt--;
419
420 return 0;
421}
422
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423#define I40E_IP_DUMMY_PACKET_LEN 34
424/**
425 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
426 * a specific flow spec
427 * @vsi: pointer to the targeted VSI
428 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 * @add: true adds a filter, false removes it
430 *
431 * Returns 0 if the filters were successfully added or removed
432 **/
433static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
434 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000435 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000436{
437 struct i40e_pf *pf = vsi->back;
438 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000439 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000440 int ret;
441 int i;
442 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
443 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
444 0, 0, 0, 0};
445
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
447 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000448 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
449 if (!raw_packet)
450 return -ENOMEM;
451 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
452 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
453
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800454 ip->saddr = fd_data->src_ip;
455 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000456 ip->protocol = 0;
457
Jacob Keller0e588de2017-02-06 14:38:50 -0800458 if (fd_data->flex_filter) {
459 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
460 __be16 pattern = fd_data->flex_word;
461 u16 off = fd_data->flex_offset;
462
463 *((__force __be16 *)(payload + off)) = pattern;
464 }
465
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000466 fd_data->pctype = i;
467 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000468 if (ret) {
469 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000470 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
471 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800472 /* The packet buffer wasn't added to the ring so we
473 * need to free it now.
474 */
475 kfree(raw_packet);
476 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000477 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if (add)
479 dev_info(&pf->pdev->dev,
480 "Filter OK for PCTYPE %d loc = %d\n",
481 fd_data->pctype, fd_data->fd_id);
482 else
483 dev_info(&pf->pdev->dev,
484 "Filter deleted for PCTYPE %d loc = %d\n",
485 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000486 }
487 }
488
Jacob Keller097dbf52017-02-06 14:38:46 -0800489 if (add)
490 pf->fd_ip4_filter_cnt++;
491 else
492 pf->fd_ip4_filter_cnt--;
493
Jacob Kellere5187ee2017-02-06 14:38:41 -0800494 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000495}
496
497/**
498 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
499 * @vsi: pointer to the targeted VSI
500 * @cmd: command to get or set RX flow classification rules
501 * @add: true adds a filter, false removes it
502 *
503 **/
504int i40e_add_del_fdir(struct i40e_vsi *vsi,
505 struct i40e_fdir_filter *input, bool add)
506{
507 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000508 int ret;
509
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000510 switch (input->flow_type & ~FLOW_EXT) {
511 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000512 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000513 break;
514 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000515 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000516 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800517 case SCTP_V4_FLOW:
518 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
519 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000520 case IP_USER_FLOW:
521 switch (input->ip4_proto) {
522 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000523 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000524 break;
525 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000526 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000527 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800528 case IPPROTO_SCTP:
529 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
530 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700531 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000532 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000533 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700534 default:
535 /* We cannot support masking based on protocol */
536 goto unsupported_flow;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000537 }
538 break;
539 default:
Alexander Duycke1da71c2016-09-14 16:24:35 -0700540unsupported_flow:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000541 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000542 input->flow_type);
543 ret = -EINVAL;
544 }
545
Jacob Kellera158aea2017-02-09 23:44:27 -0800546 /* The buffer allocated here will be normally be freed by
547 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
548 * completion. In the event of an error adding the buffer to the FDIR
549 * ring, it will immediately be freed. It may also be freed by
550 * i40e_clean_tx_ring() when closing the VSI.
551 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000552 return ret;
553}
554
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555/**
556 * i40e_fd_handle_status - check the Programming Status for FD
557 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000558 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000559 * @prog_id: the id originally used for programming
560 *
561 * This is used to verify if the FD programming or invalidation
562 * requested by SW to the HW is successful or not and take actions accordingly.
563 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000564static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
565 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000566{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000567 struct i40e_pf *pf = rx_ring->vsi->back;
568 struct pci_dev *pdev = pf->pdev;
569 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000570 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000571 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000572
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000573 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000574 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
575 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
576
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400577 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400578 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000579 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
580 (I40E_DEBUG_FD & pf->hw.debug_mask))
581 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400582 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000583
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000584 /* Check if the programming error is for ATR.
585 * If so, auto disable ATR and set a state for
586 * flush in progress. Next time we come here if flush is in
587 * progress do nothing, once flush is complete the state will
588 * be cleared.
589 */
590 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
591 return;
592
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000593 pf->fd_add_err++;
594 /* store the current atr filter count */
595 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
596
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000597 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800598 (pf->hw_disabled_flags & I40E_FLAG_FD_SB_ENABLED)) {
599 pf->hw_disabled_flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000600 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
601 }
602
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000603 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000604 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000605 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000606 /* If ATR is running fcnt_prog can quickly change,
607 * if we are very close to full, it makes sense to disable
608 * FD ATR/SB and then re-enable it when there is room.
609 */
610 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000611 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800612 !(pf->hw_disabled_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000613 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400614 if (I40E_DEBUG_FD & pf->hw.debug_mask)
615 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800616 pf->hw_disabled_flags |=
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000617 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000618 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000619 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400620 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000621 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000622 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000623 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000624 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000625}
626
627/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000628 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000629 * @ring: the ring that owns the buffer
630 * @tx_buffer: the buffer to free
631 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000632static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
633 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000634{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000635 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700636 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
637 kfree(tx_buffer->raw_buf);
638 else
639 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000640 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000641 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000642 dma_unmap_addr(tx_buffer, dma),
643 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000644 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000645 } else if (dma_unmap_len(tx_buffer, len)) {
646 dma_unmap_page(ring->dev,
647 dma_unmap_addr(tx_buffer, dma),
648 dma_unmap_len(tx_buffer, len),
649 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000650 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800651
Alexander Duycka5e9c572013-09-28 06:00:27 +0000652 tx_buffer->next_to_watch = NULL;
653 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000654 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000655 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000656}
657
658/**
659 * i40e_clean_tx_ring - Free any empty Tx buffers
660 * @tx_ring: ring to be cleaned
661 **/
662void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
663{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000664 unsigned long bi_size;
665 u16 i;
666
667 /* ring already cleared, nothing to do */
668 if (!tx_ring->tx_bi)
669 return;
670
671 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000672 for (i = 0; i < tx_ring->count; i++)
673 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674
675 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
676 memset(tx_ring->tx_bi, 0, bi_size);
677
678 /* Zero out the descriptor ring */
679 memset(tx_ring->desc, 0, tx_ring->size);
680
681 tx_ring->next_to_use = 0;
682 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000683
684 if (!tx_ring->netdev)
685 return;
686
687 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700688 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000689}
690
691/**
692 * i40e_free_tx_resources - Free Tx resources per queue
693 * @tx_ring: Tx descriptor ring for a specific queue
694 *
695 * Free all transmit software resources
696 **/
697void i40e_free_tx_resources(struct i40e_ring *tx_ring)
698{
699 i40e_clean_tx_ring(tx_ring);
700 kfree(tx_ring->tx_bi);
701 tx_ring->tx_bi = NULL;
702
703 if (tx_ring->desc) {
704 dma_free_coherent(tx_ring->dev, tx_ring->size,
705 tx_ring->desc, tx_ring->dma);
706 tx_ring->desc = NULL;
707 }
708}
709
Jesse Brandeburga68de582015-02-24 05:26:03 +0000710/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000711 * i40e_get_tx_pending - how many tx descriptors not processed
712 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800713 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000714 *
715 * Since there is no access to the ring head register
716 * in XL710, we need to use our local copies
717 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800718u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000719{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000720 u32 head, tail;
721
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800722 if (!in_sw)
723 head = i40e_get_head(ring);
724 else
725 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000726 tail = readl(ring->tail);
727
728 if (head != tail)
729 return (head < tail) ?
730 tail - head : (tail + ring->count - head);
731
732 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000733}
734
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700735#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000736
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000737/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000738 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800739 * @vsi: the VSI we care about
740 * @tx_ring: Tx ring to clean
741 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000742 *
743 * Returns true if there's any budget left (e.g. the clean is finished)
744 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800745static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
746 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000747{
748 u16 i = tx_ring->next_to_clean;
749 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000750 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800752 unsigned int total_bytes = 0, total_packets = 0;
753 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000754
755 tx_buf = &tx_ring->tx_bi[i];
756 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000757 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000758
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000759 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
760
Alexander Duycka5e9c572013-09-28 06:00:27 +0000761 do {
762 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000763
764 /* if next_to_watch is not set then there is no work pending */
765 if (!eop_desc)
766 break;
767
Alexander Duycka5e9c572013-09-28 06:00:27 +0000768 /* prevent any other reads prior to eop_desc */
769 read_barrier_depends();
770
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000771 /* we have caught up to head, no work left to do */
772 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000773 break;
774
Alexander Duyckc304fda2013-09-28 06:00:12 +0000775 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000776 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000777
Alexander Duycka5e9c572013-09-28 06:00:27 +0000778 /* update the statistics for this packet */
779 total_bytes += tx_buf->bytecount;
780 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000781
Alexander Duycka5e9c572013-09-28 06:00:27 +0000782 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800783 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000784
Alexander Duycka5e9c572013-09-28 06:00:27 +0000785 /* unmap skb header data */
786 dma_unmap_single(tx_ring->dev,
787 dma_unmap_addr(tx_buf, dma),
788 dma_unmap_len(tx_buf, len),
789 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000790
Alexander Duycka5e9c572013-09-28 06:00:27 +0000791 /* clear tx_buffer data */
792 tx_buf->skb = NULL;
793 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000794
Alexander Duycka5e9c572013-09-28 06:00:27 +0000795 /* unmap remaining buffers */
796 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000797
798 tx_buf++;
799 tx_desc++;
800 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000801 if (unlikely(!i)) {
802 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000803 tx_buf = tx_ring->tx_bi;
804 tx_desc = I40E_TX_DESC(tx_ring, 0);
805 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000806
Alexander Duycka5e9c572013-09-28 06:00:27 +0000807 /* unmap any remaining paged data */
808 if (dma_unmap_len(tx_buf, len)) {
809 dma_unmap_page(tx_ring->dev,
810 dma_unmap_addr(tx_buf, dma),
811 dma_unmap_len(tx_buf, len),
812 DMA_TO_DEVICE);
813 dma_unmap_len_set(tx_buf, len, 0);
814 }
815 }
816
817 /* move us one more past the eop_desc for start of next pkt */
818 tx_buf++;
819 tx_desc++;
820 i++;
821 if (unlikely(!i)) {
822 i -= tx_ring->count;
823 tx_buf = tx_ring->tx_bi;
824 tx_desc = I40E_TX_DESC(tx_ring, 0);
825 }
826
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000827 prefetch(tx_desc);
828
Alexander Duycka5e9c572013-09-28 06:00:27 +0000829 /* update budget accounting */
830 budget--;
831 } while (likely(budget));
832
833 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000834 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000835 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000836 tx_ring->stats.bytes += total_bytes;
837 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000838 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000839 tx_ring->q_vector->tx.total_bytes += total_bytes;
840 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000841
Anjali Singhai58044742015-09-25 18:26:13 -0700842 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700843 /* check to see if there are < 4 descriptors
844 * waiting to be written back, then kick the hardware to force
845 * them to be written back in case we stay in NAPI.
846 * In this mode on X722 we do not enable Interrupt.
847 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700848 unsigned int j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700849
850 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700851 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800852 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700853 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
854 tx_ring->arm_wb = true;
855 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000856
Alexander Duycke486bdf2016-09-12 14:18:40 -0700857 /* notify netdev of completed buffers */
858 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000859 total_packets, total_bytes);
860
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000861#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
862 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
863 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
864 /* Make sure that anybody stopping the queue after this
865 * sees the new next_to_clean.
866 */
867 smp_mb();
868 if (__netif_subqueue_stopped(tx_ring->netdev,
869 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800870 !test_bit(__I40E_DOWN, &vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000871 netif_wake_subqueue(tx_ring->netdev,
872 tx_ring->queue_index);
873 ++tx_ring->tx_stats.restart_queue;
874 }
875 }
876
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000877 return !!budget;
878}
879
880/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800881 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
882 * @vsi: the VSI we care about
883 * @q_vector: the vector on which to enable writeback
884 *
885 **/
886static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
887 struct i40e_q_vector *q_vector)
888{
889 u16 flags = q_vector->tx.ring[0].flags;
890 u32 val;
891
892 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
893 return;
894
895 if (q_vector->arm_wb_state)
896 return;
897
898 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
899 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
900 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
901
902 wr32(&vsi->back->hw,
903 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
904 val);
905 } else {
906 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
907 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
908
909 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
910 }
911 q_vector->arm_wb_state = true;
912}
913
914/**
915 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000916 * @vsi: the VSI we care about
917 * @q_vector: the vector on which to force writeback
918 *
919 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400920void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000921{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800922 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400923 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
924 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
925 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
926 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
927 /* allow 00 to be written to the index */
928
929 wr32(&vsi->back->hw,
930 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
931 vsi->base_vector - 1), val);
932 } else {
933 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
934 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
935 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
936 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
937 /* allow 00 to be written to the index */
938
939 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
940 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000941}
942
943/**
944 * i40e_set_new_dynamic_itr - Find new ITR level
945 * @rc: structure containing ring performance data
946 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400947 * Returns true if ITR changed, false if not
948 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000949 * Stores a new ITR value based on packets and byte counts during
950 * the last interrupt. The advantage of per interrupt computation
951 * is faster updates and more accurate ITR for the current traffic
952 * pattern. Constants in this function were computed based on
953 * theoretical maximum wire speed and thresholds were set based on
954 * testing data as well as attempting to minimize response time
955 * while increasing bulk throughput.
956 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400957static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000958{
959 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400960 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000961 u32 new_itr = rc->itr;
962 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400963 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000964
965 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400966 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000967
968 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400969 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000970 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400971 * 20-1249MB/s bulk (18000 ints/s)
972 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400973 *
974 * The math works out because the divisor is in 10^(-6) which
975 * turns the bytes/us input value into MB/s values, but
976 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400977 * are in 2 usec increments in the ITR registers, and make sure
978 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000979 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400980 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400981 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400982
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400983 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000984 case I40E_LOWEST_LATENCY:
985 if (bytes_per_int > 10)
986 new_latency_range = I40E_LOW_LATENCY;
987 break;
988 case I40E_LOW_LATENCY:
989 if (bytes_per_int > 20)
990 new_latency_range = I40E_BULK_LATENCY;
991 else if (bytes_per_int <= 10)
992 new_latency_range = I40E_LOWEST_LATENCY;
993 break;
994 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400995 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400996 default:
997 if (bytes_per_int <= 20)
998 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000999 break;
1000 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001001
1002 /* this is to adjust RX more aggressively when streaming small
1003 * packets. The value of 40000 was picked as it is just beyond
1004 * what the hardware can receive per second if in low latency
1005 * mode.
1006 */
1007#define RX_ULTRA_PACKET_RATE 40000
1008
1009 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
1010 (&qv->rx == rc))
1011 new_latency_range = I40E_ULTRA_LATENCY;
1012
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001013 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001014
1015 switch (new_latency_range) {
1016 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001017 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001018 break;
1019 case I40E_LOW_LATENCY:
1020 new_itr = I40E_ITR_20K;
1021 break;
1022 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001023 new_itr = I40E_ITR_18K;
1024 break;
1025 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001026 new_itr = I40E_ITR_8K;
1027 break;
1028 default:
1029 break;
1030 }
1031
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001032 rc->total_bytes = 0;
1033 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001034
1035 if (new_itr != rc->itr) {
1036 rc->itr = new_itr;
1037 return true;
1038 }
1039
1040 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001041}
1042
1043/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001044 * i40e_clean_programming_status - clean the programming status descriptor
1045 * @rx_ring: the rx ring that has this descriptor
1046 * @rx_desc: the rx descriptor written back by HW
1047 *
1048 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1049 * status being successful or not and take actions accordingly. FCoE should
1050 * handle its context/filter programming/invalidation status and take actions.
1051 *
1052 **/
1053static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
1054 union i40e_rx_desc *rx_desc)
1055{
1056 u64 qw;
1057 u8 id;
1058
1059 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1060 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1061 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1062
1063 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001064 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001065}
1066
1067/**
1068 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1069 * @tx_ring: the tx ring to set up
1070 *
1071 * Return 0 on success, negative on error
1072 **/
1073int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1074{
1075 struct device *dev = tx_ring->dev;
1076 int bi_size;
1077
1078 if (!dev)
1079 return -ENOMEM;
1080
Jesse Brandeburge908f812015-07-23 16:54:42 -04001081 /* warn if we are about to overwrite the pointer */
1082 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001083 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1084 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1085 if (!tx_ring->tx_bi)
1086 goto err;
1087
1088 /* round up to nearest 4K */
1089 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001090 /* add u32 for head writeback, align after this takes care of
1091 * guaranteeing this is at least one cache line in size
1092 */
1093 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001094 tx_ring->size = ALIGN(tx_ring->size, 4096);
1095 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1096 &tx_ring->dma, GFP_KERNEL);
1097 if (!tx_ring->desc) {
1098 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1099 tx_ring->size);
1100 goto err;
1101 }
1102
1103 tx_ring->next_to_use = 0;
1104 tx_ring->next_to_clean = 0;
1105 return 0;
1106
1107err:
1108 kfree(tx_ring->tx_bi);
1109 tx_ring->tx_bi = NULL;
1110 return -ENOMEM;
1111}
1112
1113/**
1114 * i40e_clean_rx_ring - Free Rx buffers
1115 * @rx_ring: ring to be cleaned
1116 **/
1117void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1118{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001119 unsigned long bi_size;
1120 u16 i;
1121
1122 /* ring already cleared, nothing to do */
1123 if (!rx_ring->rx_bi)
1124 return;
1125
Scott Petersone72e5652017-02-09 23:40:25 -08001126 if (rx_ring->skb) {
1127 dev_kfree_skb(rx_ring->skb);
1128 rx_ring->skb = NULL;
1129 }
1130
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001131 /* Free all the Rx ring sk_buffs */
1132 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001133 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1134
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001135 if (!rx_bi->page)
1136 continue;
1137
Alexander Duyck59605bc2017-01-30 12:29:35 -08001138 /* Invalidate cache lines that may have been written to by
1139 * device so that we avoid corrupting memory.
1140 */
1141 dma_sync_single_range_for_cpu(rx_ring->dev,
1142 rx_bi->dma,
1143 rx_bi->page_offset,
1144 I40E_RXBUFFER_2048,
1145 DMA_FROM_DEVICE);
1146
1147 /* free resources associated with mapping */
1148 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
1149 PAGE_SIZE,
1150 DMA_FROM_DEVICE,
1151 I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001152 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001153
1154 rx_bi->page = NULL;
1155 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001156 }
1157
1158 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1159 memset(rx_ring->rx_bi, 0, bi_size);
1160
1161 /* Zero out the descriptor ring */
1162 memset(rx_ring->desc, 0, rx_ring->size);
1163
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001164 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001165 rx_ring->next_to_clean = 0;
1166 rx_ring->next_to_use = 0;
1167}
1168
1169/**
1170 * i40e_free_rx_resources - Free Rx resources
1171 * @rx_ring: ring to clean the resources from
1172 *
1173 * Free all receive software resources
1174 **/
1175void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1176{
1177 i40e_clean_rx_ring(rx_ring);
1178 kfree(rx_ring->rx_bi);
1179 rx_ring->rx_bi = NULL;
1180
1181 if (rx_ring->desc) {
1182 dma_free_coherent(rx_ring->dev, rx_ring->size,
1183 rx_ring->desc, rx_ring->dma);
1184 rx_ring->desc = NULL;
1185 }
1186}
1187
1188/**
1189 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1190 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1191 *
1192 * Returns 0 on success, negative on failure
1193 **/
1194int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1195{
1196 struct device *dev = rx_ring->dev;
1197 int bi_size;
1198
Jesse Brandeburge908f812015-07-23 16:54:42 -04001199 /* warn if we are about to overwrite the pointer */
1200 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001201 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1202 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1203 if (!rx_ring->rx_bi)
1204 goto err;
1205
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001206 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001207
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001208 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001209 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001210 rx_ring->size = ALIGN(rx_ring->size, 4096);
1211 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1212 &rx_ring->dma, GFP_KERNEL);
1213
1214 if (!rx_ring->desc) {
1215 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1216 rx_ring->size);
1217 goto err;
1218 }
1219
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001220 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001221 rx_ring->next_to_clean = 0;
1222 rx_ring->next_to_use = 0;
1223
1224 return 0;
1225err:
1226 kfree(rx_ring->rx_bi);
1227 rx_ring->rx_bi = NULL;
1228 return -ENOMEM;
1229}
1230
1231/**
1232 * i40e_release_rx_desc - Store the new tail and head values
1233 * @rx_ring: ring to bump
1234 * @val: new head index
1235 **/
1236static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1237{
1238 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001239
1240 /* update next to alloc since we have filled the ring */
1241 rx_ring->next_to_alloc = val;
1242
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001243 /* Force memory writes to complete before letting h/w
1244 * know there are new descriptors to fetch. (Only
1245 * applicable for weak-ordered memory model archs,
1246 * such as IA-64).
1247 */
1248 wmb();
1249 writel(val, rx_ring->tail);
1250}
1251
1252/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001253 * i40e_alloc_mapped_page - recycle or make a new page
1254 * @rx_ring: ring to use
1255 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001256 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001257 * Returns true if the page was successfully allocated or
1258 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001259 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001260static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1261 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001262{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001263 struct page *page = bi->page;
1264 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001265
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001266 /* since we are recycling buffers we should seldom need to alloc */
1267 if (likely(page)) {
1268 rx_ring->rx_stats.page_reuse_count++;
1269 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001270 }
1271
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001272 /* alloc new page for storage */
1273 page = dev_alloc_page();
1274 if (unlikely(!page)) {
1275 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001276 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001277 }
1278
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001279 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001280 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
1281 PAGE_SIZE,
1282 DMA_FROM_DEVICE,
1283 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001284
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001285 /* if mapping failed free memory back to system since
1286 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001287 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001288 if (dma_mapping_error(rx_ring->dev, dma)) {
1289 __free_pages(page, 0);
1290 rx_ring->rx_stats.alloc_page_failed++;
1291 return false;
1292 }
1293
1294 bi->dma = dma;
1295 bi->page = page;
1296 bi->page_offset = 0;
Alexander Duycka0cfc312017-03-14 10:15:24 -07001297
1298 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001299 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001300
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001301 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001302}
1303
1304/**
1305 * i40e_receive_skb - Send a completed packet up the stack
1306 * @rx_ring: rx ring in play
1307 * @skb: packet to send up
1308 * @vlan_tag: vlan tag for packet
1309 **/
1310static void i40e_receive_skb(struct i40e_ring *rx_ring,
1311 struct sk_buff *skb, u16 vlan_tag)
1312{
1313 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001314
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001315 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1316 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001317 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1318
Alexander Duyck8b650352015-09-24 09:04:32 -07001319 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001320}
1321
1322/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001323 * i40e_alloc_rx_buffers - Replace used receive buffers
1324 * @rx_ring: ring to place buffers on
1325 * @cleaned_count: number of buffers to replace
1326 *
1327 * Returns false if all allocations were successful, true if any fail
1328 **/
1329bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1330{
1331 u16 ntu = rx_ring->next_to_use;
1332 union i40e_rx_desc *rx_desc;
1333 struct i40e_rx_buffer *bi;
1334
1335 /* do nothing if no valid netdev defined */
1336 if (!rx_ring->netdev || !cleaned_count)
1337 return false;
1338
1339 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1340 bi = &rx_ring->rx_bi[ntu];
1341
1342 do {
1343 if (!i40e_alloc_mapped_page(rx_ring, bi))
1344 goto no_buffers;
1345
Alexander Duyck59605bc2017-01-30 12:29:35 -08001346 /* sync the buffer for use by the device */
1347 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1348 bi->page_offset,
1349 I40E_RXBUFFER_2048,
1350 DMA_FROM_DEVICE);
1351
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001352 /* Refresh the desc even if buffer_addrs didn't change
1353 * because each write-back erases this info.
1354 */
1355 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001356
1357 rx_desc++;
1358 bi++;
1359 ntu++;
1360 if (unlikely(ntu == rx_ring->count)) {
1361 rx_desc = I40E_RX_DESC(rx_ring, 0);
1362 bi = rx_ring->rx_bi;
1363 ntu = 0;
1364 }
1365
1366 /* clear the status bits for the next_to_use descriptor */
1367 rx_desc->wb.qword1.status_error_len = 0;
1368
1369 cleaned_count--;
1370 } while (cleaned_count);
1371
1372 if (rx_ring->next_to_use != ntu)
1373 i40e_release_rx_desc(rx_ring, ntu);
1374
1375 return false;
1376
1377no_buffers:
1378 if (rx_ring->next_to_use != ntu)
1379 i40e_release_rx_desc(rx_ring, ntu);
1380
1381 /* make sure to come back via polling to try again after
1382 * allocation failure
1383 */
1384 return true;
1385}
1386
1387/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001388 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1389 * @vsi: the VSI we care about
1390 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001391 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001392 **/
1393static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1394 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001395 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001396{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001397 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001398 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001399 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001400 u8 ptype;
1401 u64 qword;
1402
1403 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1404 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1405 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1406 I40E_RXD_QW1_ERROR_SHIFT;
1407 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1408 I40E_RXD_QW1_STATUS_SHIFT;
1409 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001410
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001411 skb->ip_summed = CHECKSUM_NONE;
1412
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001413 skb_checksum_none_assert(skb);
1414
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001415 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001416 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001417 return;
1418
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001419 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001420 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001421 return;
1422
1423 /* both known and outer_ip must be set for the below code to work */
1424 if (!(decoded.known && decoded.outer_ip))
1425 return;
1426
Alexander Duyckfad57332016-01-24 21:17:22 -08001427 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1428 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1429 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1430 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001431
1432 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001433 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1434 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001435 goto checksum_fail;
1436
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001437 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001438 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001439 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001440 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001441 return;
1442
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001443 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001444 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001445 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001446
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001447 /* handle packets that were not able to be checksummed due
1448 * to arrival speed, in this case the stack can compute
1449 * the csum.
1450 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001451 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001452 return;
1453
Alexander Duyck858296c82016-06-14 15:45:42 -07001454 /* If there is an outer header present that might contain a checksum
1455 * we need to bump the checksum level by 1 to reflect the fact that
1456 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001457 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001458 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1459 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001460
Alexander Duyck858296c82016-06-14 15:45:42 -07001461 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1462 switch (decoded.inner_prot) {
1463 case I40E_RX_PTYPE_INNER_PROT_TCP:
1464 case I40E_RX_PTYPE_INNER_PROT_UDP:
1465 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1466 skb->ip_summed = CHECKSUM_UNNECESSARY;
1467 /* fall though */
1468 default:
1469 break;
1470 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001471
1472 return;
1473
1474checksum_fail:
1475 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001476}
1477
1478/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001479 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001480 * @ptype: the ptype value from the descriptor
1481 *
1482 * Returns a hash type to be used by skb_set_hash
1483 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001484static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001485{
1486 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1487
1488 if (!decoded.known)
1489 return PKT_HASH_TYPE_NONE;
1490
1491 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1492 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1493 return PKT_HASH_TYPE_L4;
1494 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1495 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1496 return PKT_HASH_TYPE_L3;
1497 else
1498 return PKT_HASH_TYPE_L2;
1499}
1500
1501/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001502 * i40e_rx_hash - set the hash value in the skb
1503 * @ring: descriptor ring
1504 * @rx_desc: specific descriptor
1505 **/
1506static inline void i40e_rx_hash(struct i40e_ring *ring,
1507 union i40e_rx_desc *rx_desc,
1508 struct sk_buff *skb,
1509 u8 rx_ptype)
1510{
1511 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001512 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001513 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1514 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1515
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001516 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001517 return;
1518
1519 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1520 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1521 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1522 }
1523}
1524
1525/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001526 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1527 * @rx_ring: rx descriptor ring packet is being transacted on
1528 * @rx_desc: pointer to the EOP Rx descriptor
1529 * @skb: pointer to current skb being populated
1530 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001531 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001532 * This function checks the ring, descriptor, and packet information in
1533 * order to populate the hash, checksum, VLAN, protocol, and
1534 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001535 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001536static inline
1537void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1538 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1539 u8 rx_ptype)
1540{
1541 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1542 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1543 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001544 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1545 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001546 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1547
Jacob Keller12490502016-10-05 09:30:44 -07001548 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001549 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001550
1551 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1552
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001553 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1554
1555 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001556
1557 /* modifies the skb - consumes the enet header */
1558 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001559}
1560
1561/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001562 * i40e_cleanup_headers - Correct empty headers
1563 * @rx_ring: rx descriptor ring packet is being transacted on
1564 * @skb: pointer to current skb being fixed
1565 *
1566 * Also address the case where we are pulling data in on pages only
1567 * and as such no data is present in the skb header.
1568 *
1569 * In addition if skb is not at least 60 bytes we need to pad it so that
1570 * it is large enough to qualify as a valid Ethernet frame.
1571 *
1572 * Returns true if an error was encountered and skb was freed.
1573 **/
1574static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1575{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001576 /* if eth_skb_pad returns an error the skb was freed */
1577 if (eth_skb_pad(skb))
1578 return true;
1579
1580 return false;
1581}
1582
1583/**
1584 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1585 * @rx_ring: rx descriptor ring to store buffers on
1586 * @old_buff: donor buffer to have page reused
1587 *
1588 * Synchronizes page for reuse by the adapter
1589 **/
1590static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1591 struct i40e_rx_buffer *old_buff)
1592{
1593 struct i40e_rx_buffer *new_buff;
1594 u16 nta = rx_ring->next_to_alloc;
1595
1596 new_buff = &rx_ring->rx_bi[nta];
1597
1598 /* update, and store next to alloc */
1599 nta++;
1600 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1601
1602 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -08001603 new_buff->dma = old_buff->dma;
1604 new_buff->page = old_buff->page;
1605 new_buff->page_offset = old_buff->page_offset;
1606 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001607}
1608
1609/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001610 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001611 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001612 *
1613 * A page is not reusable if it was allocated under low memory
1614 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001615 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001616static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001617{
Scott Peterson9b37c932017-02-09 23:43:30 -08001618 return (page_to_nid(page) == numa_mem_id()) &&
1619 !page_is_pfmemalloc(page);
1620}
1621
1622/**
1623 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1624 * the adapter for another receive
1625 *
1626 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001627 *
1628 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1629 * an unused region in the page.
1630 *
1631 * For small pages, @truesize will be a constant value, half the size
1632 * of the memory at page. We'll attempt to alternate between high and
1633 * low halves of the page, with one half ready for use by the hardware
1634 * and the other half being consumed by the stack. We use the page
1635 * ref count to determine whether the stack has finished consuming the
1636 * portion of this page that was passed up with a previous packet. If
1637 * the page ref count is >1, we'll assume the "other" half page is
1638 * still busy, and this page cannot be reused.
1639 *
1640 * For larger pages, @truesize will be the actual space used by the
1641 * received packet (adjusted upward to an even multiple of the cache
1642 * line size). This will advance through the page by the amount
1643 * actually consumed by the received packets while there is still
1644 * space for a buffer. Each region of larger pages will be used at
1645 * most once, after which the page will not be reused.
1646 *
1647 * In either case, if the page is reusable its refcount is increased.
1648 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001649static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001650{
1651#if (PAGE_SIZE >= 8192)
1652 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1653#endif
Alexander Duycka0cfc312017-03-14 10:15:24 -07001654 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1655 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001656
1657 /* Is any reuse possible? */
1658 if (unlikely(!i40e_page_is_reusable(page)))
1659 return false;
1660
1661#if (PAGE_SIZE < 8192)
1662 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001663 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001664 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001665#else
Scott Peterson9b37c932017-02-09 23:43:30 -08001666 if (rx_buffer->page_offset > last_offset)
1667 return false;
1668#endif
1669
Alexander Duyck17936682017-02-21 15:55:39 -08001670 /* If we have drained the page fragment pool we need to update
1671 * the pagecnt_bias and page count so that we fully restock the
1672 * number of references the driver holds.
1673 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001674 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001675 page_ref_add(page, USHRT_MAX);
1676 rx_buffer->pagecnt_bias = USHRT_MAX;
1677 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001678
Scott Peterson9b37c932017-02-09 23:43:30 -08001679 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001680}
1681
1682/**
1683 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1684 * @rx_ring: rx descriptor ring to transact packets on
1685 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001686 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001687 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001688 *
1689 * This function will add the data contained in rx_buffer->page to the skb.
1690 * This is done either through a direct copy if the data in the buffer is
1691 * less than the skb header size, otherwise it will just attach the page as
1692 * a frag to the skb.
1693 *
1694 * The function will then update the page offset if necessary and return
1695 * true if the buffer can be reused by the adapter.
1696 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001697static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001698 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001699 struct sk_buff *skb,
1700 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001701{
1702 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001703 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001704#if (PAGE_SIZE < 8192)
1705 unsigned int truesize = I40E_RXBUFFER_2048;
1706#else
1707 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001708#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001709 unsigned int pull_len;
1710
1711 if (unlikely(skb_is_nonlinear(skb)))
1712 goto add_tail_frag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001713
1714 /* will the data fit in the skb we allocated? if so, just
1715 * copy it as it is pretty small anyway
1716 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001717 if (size <= I40E_RX_HDR_SIZE) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001718 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1719
Alexander Duycka0cfc312017-03-14 10:15:24 -07001720 /* page is to be freed, increase pagecnt_bias instead of
1721 * decreasing page count.
1722 */
1723 rx_buffer->pagecnt_bias++;
1724 return;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001725 }
1726
Scott Peterson9b37c932017-02-09 23:43:30 -08001727 /* we need the header to contain the greater of either
1728 * ETH_HLEN or 60 bytes if the skb->len is less than
1729 * 60 for skb_pad.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001730 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001731 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001732
Scott Peterson9b37c932017-02-09 23:43:30 -08001733 /* align pull length to size of long to optimize
1734 * memcpy performance
1735 */
1736 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
1737
1738 /* update all of the pointers */
1739 va += pull_len;
1740 size -= pull_len;
1741
1742add_tail_frag:
1743 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1744 (unsigned long)va & ~PAGE_MASK, size, truesize);
1745
Alexander Duycka0cfc312017-03-14 10:15:24 -07001746 /* page is being used so we must update the page offset */
1747#if (PAGE_SIZE < 8192)
1748 rx_buffer->page_offset ^= truesize;
1749#else
1750 rx_buffer->page_offset += truesize;
1751#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001752}
1753
1754/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001755 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1756 * @rx_ring: rx descriptor ring to transact packets on
1757 * @size: size of buffer to add to skb
1758 *
1759 * This function will pull an Rx buffer from the ring and synchronize it
1760 * for use by the CPU.
1761 */
1762static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1763 const unsigned int size)
1764{
1765 struct i40e_rx_buffer *rx_buffer;
1766
1767 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1768 prefetchw(rx_buffer->page);
1769
1770 /* we are reusing so sync this buffer for CPU use */
1771 dma_sync_single_range_for_cpu(rx_ring->dev,
1772 rx_buffer->dma,
1773 rx_buffer->page_offset,
1774 size,
1775 DMA_FROM_DEVICE);
1776
Alexander Duycka0cfc312017-03-14 10:15:24 -07001777 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1778 rx_buffer->pagecnt_bias--;
1779
Alexander Duyck9a064122017-03-14 10:15:23 -07001780 return rx_buffer;
1781}
1782
1783/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001784 * i40e_fetch_rx_buffer - Allocate skb and populate it
1785 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001786 * @rx_buffer: rx buffer to pull data from
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001787 * @size: size of buffer to add to skb
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001788 *
1789 * This function allocates an skb on the fly, and populates it with the page
1790 * data from the current receive descriptor, taking care to set up the skb
1791 * correctly, as well as handling calling the page recycle function if
1792 * necessary.
1793 */
1794static inline
1795struct sk_buff *i40e_fetch_rx_buffer(struct i40e_ring *rx_ring,
Alexander Duyck9a064122017-03-14 10:15:23 -07001796 struct i40e_rx_buffer *rx_buffer,
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001797 struct sk_buff *skb,
1798 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001799{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001800 if (likely(!skb)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001801 void *page_addr = page_address(rx_buffer->page) +
1802 rx_buffer->page_offset;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001803
1804 /* prefetch first cache line of first page */
1805 prefetch(page_addr);
1806#if L1_CACHE_BYTES < 128
1807 prefetch(page_addr + L1_CACHE_BYTES);
1808#endif
1809
1810 /* allocate a skb to store the frags */
1811 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1812 I40E_RX_HDR_SIZE,
1813 GFP_ATOMIC | __GFP_NOWARN);
1814 if (unlikely(!skb)) {
1815 rx_ring->rx_stats.alloc_buff_failed++;
Alexander Duycka0cfc312017-03-14 10:15:24 -07001816 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001817 return NULL;
1818 }
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001819 }
1820
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001821 /* pull page into skb */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001822 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
1823
1824 return skb;
1825}
1826
1827/**
1828 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1829 * @rx_ring: rx descriptor ring to transact packets on
1830 * @rx_buffer: rx buffer to pull data from
1831 *
1832 * This function will clean up the contents of the rx_buffer. It will
1833 * either recycle the bufer or unmap it and free the associated resources.
1834 */
1835static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1836 struct i40e_rx_buffer *rx_buffer)
1837{
1838 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001839 /* hand second half of page back to the ring */
1840 i40e_reuse_rx_page(rx_ring, rx_buffer);
1841 rx_ring->rx_stats.page_reuse_count++;
1842 } else {
1843 /* we are not reusing the buffer so unmap it */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001844 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1845 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001846 __page_frag_cache_drain(rx_buffer->page,
1847 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001848 }
1849
1850 /* clear contents of buffer_info */
1851 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001852}
1853
1854/**
1855 * i40e_is_non_eop - process handling of non-EOP buffers
1856 * @rx_ring: Rx ring being processed
1857 * @rx_desc: Rx descriptor for current buffer
1858 * @skb: Current socket buffer containing buffer in progress
1859 *
1860 * This function updates next to clean. If the buffer is an EOP buffer
1861 * this function exits returning false, otherwise it will place the
1862 * sk_buff in the next buffer to be chained and return true indicating
1863 * that this is in fact a non-EOP buffer.
1864 **/
1865static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1866 union i40e_rx_desc *rx_desc,
1867 struct sk_buff *skb)
1868{
1869 u32 ntc = rx_ring->next_to_clean + 1;
1870
1871 /* fetch, update, and store next to clean */
1872 ntc = (ntc < rx_ring->count) ? ntc : 0;
1873 rx_ring->next_to_clean = ntc;
1874
1875 prefetch(I40E_RX_DESC(rx_ring, ntc));
1876
1877#define staterrlen rx_desc->wb.qword1.status_error_len
1878 if (unlikely(i40e_rx_is_programming_status(le64_to_cpu(staterrlen)))) {
1879 i40e_clean_programming_status(rx_ring, rx_desc);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001880 return true;
1881 }
1882 /* if we are the last buffer then there is nothing else to do */
1883#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1884 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1885 return false;
1886
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001887 rx_ring->rx_stats.non_eop_descs++;
1888
1889 return true;
1890}
1891
1892/**
1893 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1894 * @rx_ring: rx descriptor ring to transact packets on
1895 * @budget: Total limit on number of packets to process
1896 *
1897 * This function provides a "bounce buffer" approach to Rx interrupt
1898 * processing. The advantage to this is that on systems that have
1899 * expensive overhead for IOMMU access this provides a means of avoiding
1900 * it by maintaining the mapping of the page to the system.
1901 *
1902 * Returns amount of work completed
1903 **/
1904static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001905{
1906 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001907 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001908 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001909 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001910
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001911 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001912 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001913 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001914 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00001915 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001916 u8 rx_ptype;
1917 u64 qword;
1918
Mitch Williamsa132af22015-01-24 09:58:35 +00001919 /* return some buffers to hardware, one at a time is too slow */
1920 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001921 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001922 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001923 cleaned_count = 0;
1924 }
1925
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001926 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1927
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001928 /* status_error_len will always be zero for unused descriptors
1929 * because it's cleared in cleanup, and overlaps with hdr_addr
1930 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001931 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001932 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001933 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1934 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1935 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1936 if (!size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001937 break;
1938
Mitch Williamsa132af22015-01-24 09:58:35 +00001939 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001940 * any other fields out of the rx_desc until we have
1941 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00001942 */
Alexander Duyck67317162015-04-08 18:49:43 -07001943 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001944
Alexander Duyck9a064122017-03-14 10:15:23 -07001945 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
1946
1947 skb = i40e_fetch_rx_buffer(rx_ring, rx_buffer, skb, size);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001948 if (!skb)
1949 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001950
Alexander Duycka0cfc312017-03-14 10:15:24 -07001951 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00001952 cleaned_count++;
1953
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001954 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001955 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001956
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001957 /* ERR_MASK will only have valid bits if EOP set, and
1958 * what we are doing here is actually checking
1959 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1960 * the error field
1961 */
1962 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001963 dev_kfree_skb_any(skb);
Alexander Duyck741b8b82017-02-21 15:55:41 -08001964 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001965 continue;
1966 }
1967
Scott Petersone72e5652017-02-09 23:40:25 -08001968 if (i40e_cleanup_headers(rx_ring, skb)) {
1969 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001970 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001971 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001972
1973 /* probably a little skewed due to removing CRC */
1974 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001975
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001976 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1977 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1978 I40E_RXD_QW1_PTYPE_SHIFT;
1979
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001980 /* populate checksum, VLAN, and protocol */
1981 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001982
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001983 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1984 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1985
Mitch Williamsa132af22015-01-24 09:58:35 +00001986 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001987 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001988
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001989 /* update budget accounting */
1990 total_rx_packets++;
1991 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001992
Scott Petersone72e5652017-02-09 23:40:25 -08001993 rx_ring->skb = skb;
1994
Mitch Williamsa132af22015-01-24 09:58:35 +00001995 u64_stats_update_begin(&rx_ring->syncp);
1996 rx_ring->stats.packets += total_rx_packets;
1997 rx_ring->stats.bytes += total_rx_bytes;
1998 u64_stats_update_end(&rx_ring->syncp);
1999 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2000 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2001
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002002 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002003 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002004}
2005
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002006static u32 i40e_buildreg_itr(const int type, const u16 itr)
2007{
2008 u32 val;
2009
2010 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002011 /* Don't clear PBA because that can cause lost interrupts that
2012 * came in while we were cleaning/polling
2013 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002014 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2015 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2016
2017 return val;
2018}
2019
2020/* a small macro to shorten up some long lines */
2021#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002022static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002023{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002024 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002025}
2026
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002027static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002028{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002029 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002030}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002031
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002032/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002033 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2034 * @vsi: the VSI we care about
2035 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2036 *
2037 **/
2038static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2039 struct i40e_q_vector *q_vector)
2040{
2041 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002042 bool rx = false, tx = false;
2043 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002044 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002045 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002046 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002047
2048 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002049
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002050 /* avoid dynamic calculation if in countdown mode OR if
2051 * all dynamic is disabled
2052 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002053 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2054
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002055 rx_itr_setting = get_rx_itr(vsi, idx);
2056 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002057
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002058 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002059 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2060 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002061 goto enable_int;
2062 }
2063
Jacob Keller65e87c02016-09-12 14:18:44 -07002064 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002065 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2066 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002067 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002068
Jacob Keller65e87c02016-09-12 14:18:44 -07002069 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002070 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2071 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002072 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002073
2074 if (rx || tx) {
2075 /* get the higher of the two ITR adjustments and
2076 * use the same value for both ITR registers
2077 * when in adaptive mode (Rx and/or Tx)
2078 */
2079 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2080
2081 q_vector->tx.itr = q_vector->rx.itr = itr;
2082 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2083 tx = true;
2084 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2085 rx = true;
2086 }
2087
2088 /* only need to enable the interrupt once, but need
2089 * to possibly update both ITR values
2090 */
2091 if (rx) {
2092 /* set the INTENA_MSK_MASK so that this first write
2093 * won't actually enable the interrupt, instead just
2094 * updating the ITR (it's bit 31 PF and VF)
2095 */
2096 rxval |= BIT(31);
2097 /* don't check _DOWN because interrupt isn't being enabled */
2098 wr32(hw, INTREG(vector - 1), rxval);
2099 }
2100
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002101enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002102 if (!test_bit(__I40E_DOWN, &vsi->state))
2103 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002104
2105 if (q_vector->itr_countdown)
2106 q_vector->itr_countdown--;
2107 else
2108 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002109}
2110
2111/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002112 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2113 * @napi: napi struct with our devices info in it
2114 * @budget: amount of work driver is allowed to do this pass, in packets
2115 *
2116 * This function will clean all queues associated with a q_vector.
2117 *
2118 * Returns the amount of work done
2119 **/
2120int i40e_napi_poll(struct napi_struct *napi, int budget)
2121{
2122 struct i40e_q_vector *q_vector =
2123 container_of(napi, struct i40e_q_vector, napi);
2124 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002125 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002126 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002127 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002128 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002129 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002130
2131 if (test_bit(__I40E_DOWN, &vsi->state)) {
2132 napi_complete(napi);
2133 return 0;
2134 }
2135
Kiran Patil9c6c1252015-11-06 15:26:02 -08002136 /* Clear hung_detected bit */
2137 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002138 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002139 * budget and be more aggressive about cleaning up the Tx descriptors.
2140 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002141 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002142 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002143 clean_complete = false;
2144 continue;
2145 }
2146 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002147 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002148 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002149
Alexander Duyckc67cace2015-09-24 09:04:26 -07002150 /* Handle case where we are called by netpoll with a budget of 0 */
2151 if (budget <= 0)
2152 goto tx_only;
2153
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002154 /* We attempt to distribute budget to each Rx queue fairly, but don't
2155 * allow the budget to go below 1 because that would exit polling early.
2156 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002157 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002158
Mitch Williamsa132af22015-01-24 09:58:35 +00002159 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002160 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002161
2162 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002163 /* if we clean as many as budgeted, we must not be done */
2164 if (cleaned >= budget_per_ring)
2165 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002166 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002167
2168 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002169 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002170 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2171 int cpu_id = smp_processor_id();
2172
2173 /* It is possible that the interrupt affinity has changed but,
2174 * if the cpu is pegged at 100%, polling will never exit while
2175 * traffic continues and the interrupt will be stuck on this
2176 * cpu. We check to make sure affinity is correct before we
2177 * continue to poll, otherwise we must stop polling so the
2178 * interrupt can move to the correct cpu.
2179 */
2180 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2181 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002182tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002183 if (arm_wb) {
2184 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2185 i40e_enable_wb_on_itr(vsi, q_vector);
2186 }
2187 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002188 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002189 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002190
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002191 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2192 q_vector->arm_wb_state = false;
2193
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002194 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002195 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002196
2197 /* If we're prematurely stopping polling to fix the interrupt
2198 * affinity we want to make sure polling starts back up so we
2199 * issue a call to i40e_force_wb which triggers a SW interrupt.
2200 */
2201 if (!clean_complete)
2202 i40e_force_wb(vsi, q_vector);
2203 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002204 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002205 else
2206 i40e_update_enable_itr(vsi, q_vector);
2207
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002208 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002209}
2210
2211/**
2212 * i40e_atr - Add a Flow Director ATR filter
2213 * @tx_ring: ring to add programming descriptor to
2214 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002215 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002216 **/
2217static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002218 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002219{
2220 struct i40e_filter_program_desc *fdir_desc;
2221 struct i40e_pf *pf = tx_ring->vsi->back;
2222 union {
2223 unsigned char *network;
2224 struct iphdr *ipv4;
2225 struct ipv6hdr *ipv6;
2226 } hdr;
2227 struct tcphdr *th;
2228 unsigned int hlen;
2229 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002230 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002231 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002232
2233 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002234 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002235 return;
2236
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002237 if ((pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002238 return;
2239
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002240 /* if sampling is disabled do nothing */
2241 if (!tx_ring->atr_sample_rate)
2242 return;
2243
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002244 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002245 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002246 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002247
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002248 /* snag network header to get L4 type and address */
2249 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2250 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002251
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002252 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002253 * tx_enable_csum function if encap is enabled.
2254 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002255 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2256 /* access ihl as u8 to avoid unaligned access on ia64 */
2257 hlen = (hdr.network[0] & 0x0F) << 2;
2258 l4_proto = hdr.ipv4->protocol;
2259 } else {
2260 hlen = hdr.network - skb->data;
2261 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2262 hlen -= hdr.network - skb->data;
2263 }
2264
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002265 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002266 return;
2267
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002268 th = (struct tcphdr *)(hdr.network + hlen);
2269
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002270 /* Due to lack of space, no more new filters can be programmed */
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002271 if (th->syn && (pf->hw_disabled_flags & I40E_FLAG_FD_ATR_ENABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002272 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002273 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002274 (!(pf->hw_disabled_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002275 /* HW ATR eviction will take care of removing filters on FIN
2276 * and RST packets.
2277 */
2278 if (th->fin || th->rst)
2279 return;
2280 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002281
2282 tx_ring->atr_count++;
2283
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002284 /* sample on all syn/fin/rst packets or once every atr sample rate */
2285 if (!th->fin &&
2286 !th->syn &&
2287 !th->rst &&
2288 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002289 return;
2290
2291 tx_ring->atr_count = 0;
2292
2293 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002294 i = tx_ring->next_to_use;
2295 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2296
2297 i++;
2298 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002299
2300 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2301 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002302 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002303 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2304 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2305 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2306 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2307
2308 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2309
2310 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2311
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002312 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002313 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2314 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2315 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2316 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2317
2318 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2319 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2320
2321 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2322 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2323
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002324 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002325 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002326 dtype_cmd |=
2327 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2328 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2329 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2330 else
2331 dtype_cmd |=
2332 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2333 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2334 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002335
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002336 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -08002337 (!(pf->hw_disabled_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002338 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2339
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002340 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002341 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002342 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002343 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002344}
2345
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002346/**
2347 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2348 * @skb: send buffer
2349 * @tx_ring: ring to send buffer on
2350 * @flags: the tx flags to be set
2351 *
2352 * Checks the skb and set up correspondingly several generic transmit flags
2353 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2354 *
2355 * Returns error code indicate the frame should be dropped upon error and the
2356 * otherwise returns 0 to indicate the flags has been set properly.
2357 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002358static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2359 struct i40e_ring *tx_ring,
2360 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002361{
2362 __be16 protocol = skb->protocol;
2363 u32 tx_flags = 0;
2364
Greg Rose31eaacc2015-03-31 00:45:03 -07002365 if (protocol == htons(ETH_P_8021Q) &&
2366 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2367 /* When HW VLAN acceleration is turned off by the user the
2368 * stack sets the protocol to 8021q so that the driver
2369 * can take any steps required to support the SW only
2370 * VLAN handling. In our case the driver doesn't need
2371 * to take any further steps so just set the protocol
2372 * to the encapsulated ethertype.
2373 */
2374 skb->protocol = vlan_get_protocol(skb);
2375 goto out;
2376 }
2377
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002378 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002379 if (skb_vlan_tag_present(skb)) {
2380 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002381 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2382 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002383 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002384 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002385
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002386 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2387 if (!vhdr)
2388 return -EINVAL;
2389
2390 protocol = vhdr->h_vlan_encapsulated_proto;
2391 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2392 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2393 }
2394
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002395 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2396 goto out;
2397
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002398 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002399 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2400 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002401 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2402 tx_flags |= (skb->priority & 0x7) <<
2403 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2404 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2405 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002406 int rc;
2407
2408 rc = skb_cow_head(skb, 0);
2409 if (rc < 0)
2410 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002411 vhdr = (struct vlan_ethhdr *)skb->data;
2412 vhdr->h_vlan_TCI = htons(tx_flags >>
2413 I40E_TX_FLAGS_VLAN_SHIFT);
2414 } else {
2415 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2416 }
2417 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002418
2419out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002420 *flags = tx_flags;
2421 return 0;
2422}
2423
2424/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002425 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002426 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002427 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002428 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002429 *
2430 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2431 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002432static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2433 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002434{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002435 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002436 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002437 union {
2438 struct iphdr *v4;
2439 struct ipv6hdr *v6;
2440 unsigned char *hdr;
2441 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002442 union {
2443 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002444 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002445 unsigned char *hdr;
2446 } l4;
2447 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002448 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002449 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002450
Shannon Nelsone9f65632016-01-04 10:33:04 -08002451 if (skb->ip_summed != CHECKSUM_PARTIAL)
2452 return 0;
2453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002454 if (!skb_is_gso(skb))
2455 return 0;
2456
Francois Romieudd225bc2014-03-30 03:14:48 +00002457 err = skb_cow_head(skb, 0);
2458 if (err < 0)
2459 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002460
Alexander Duyckc7770192016-01-24 21:16:35 -08002461 ip.hdr = skb_network_header(skb);
2462 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002463
Alexander Duyckc7770192016-01-24 21:16:35 -08002464 /* initialize outer IP header fields */
2465 if (ip.v4->version == 4) {
2466 ip.v4->tot_len = 0;
2467 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002468 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002469 ip.v6->payload_len = 0;
2470 }
2471
Alexander Duyck577389a2016-04-02 00:06:56 -07002472 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002473 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002474 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002475 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002476 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002477 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002478 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2479 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2480 l4.udp->len = 0;
2481
Alexander Duyck54532052016-01-24 21:17:29 -08002482 /* determine offset of outer transport header */
2483 l4_offset = l4.hdr - skb->data;
2484
2485 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002486 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002487 csum_replace_by_diff(&l4.udp->check,
2488 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002489 }
2490
Alexander Duyckc7770192016-01-24 21:16:35 -08002491 /* reset pointers to inner headers */
2492 ip.hdr = skb_inner_network_header(skb);
2493 l4.hdr = skb_inner_transport_header(skb);
2494
2495 /* initialize inner IP header fields */
2496 if (ip.v4->version == 4) {
2497 ip.v4->tot_len = 0;
2498 ip.v4->check = 0;
2499 } else {
2500 ip.v6->payload_len = 0;
2501 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502 }
2503
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002504 /* determine offset of inner transport header */
2505 l4_offset = l4.hdr - skb->data;
2506
2507 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002508 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002509 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002510
2511 /* compute length of segmentation header */
2512 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002513
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002514 /* pull values out of skb_shinfo */
2515 gso_size = skb_shinfo(skb)->gso_size;
2516 gso_segs = skb_shinfo(skb)->gso_segs;
2517
2518 /* update GSO size and bytecount with header size */
2519 first->gso_segs = gso_segs;
2520 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2521
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002522 /* find the field values */
2523 cd_cmd = I40E_TX_CTX_DESC_TSO;
2524 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002525 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002526 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2527 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2528 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002529 return 1;
2530}
2531
2532/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002533 * i40e_tsyn - set up the tsyn context descriptor
2534 * @tx_ring: ptr to the ring to send
2535 * @skb: ptr to the skb we're sending
2536 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002537 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002538 *
2539 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2540 **/
2541static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2542 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2543{
2544 struct i40e_pf *pf;
2545
2546 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2547 return 0;
2548
2549 /* Tx timestamps cannot be sampled when doing TSO */
2550 if (tx_flags & I40E_TX_FLAGS_TSO)
2551 return 0;
2552
2553 /* only timestamp the outbound packet if the user has requested it and
2554 * we are not already transmitting a packet to be timestamped
2555 */
2556 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002557 if (!(pf->flags & I40E_FLAG_PTP))
2558 return 0;
2559
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002560 if (pf->ptp_tx &&
2561 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002562 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2563 pf->ptp_tx_skb = skb_get(skb);
2564 } else {
2565 return 0;
2566 }
2567
2568 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2569 I40E_TXD_CTX_QW1_CMD_SHIFT;
2570
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002571 return 1;
2572}
2573
2574/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002575 * i40e_tx_enable_csum - Enable Tx checksum offloads
2576 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002577 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002578 * @td_cmd: Tx descriptor command bits to set
2579 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002580 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002581 * @cd_tunneling: ptr to context desc bits
2582 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002583static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2584 u32 *td_cmd, u32 *td_offset,
2585 struct i40e_ring *tx_ring,
2586 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002587{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002588 union {
2589 struct iphdr *v4;
2590 struct ipv6hdr *v6;
2591 unsigned char *hdr;
2592 } ip;
2593 union {
2594 struct tcphdr *tcp;
2595 struct udphdr *udp;
2596 unsigned char *hdr;
2597 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002598 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002599 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002600 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002601 u8 l4_proto = 0;
2602
Alexander Duyck529f1f62016-01-24 21:17:10 -08002603 if (skb->ip_summed != CHECKSUM_PARTIAL)
2604 return 0;
2605
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002606 ip.hdr = skb_network_header(skb);
2607 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002608
Alexander Duyck475b4202016-01-24 21:17:01 -08002609 /* compute outer L2 header size */
2610 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2611
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002612 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002613 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002614 /* define outer network header type */
2615 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002616 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2617 I40E_TX_CTX_EXT_IP_IPV4 :
2618 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2619
Alexander Duycka0064722016-01-24 21:16:48 -08002620 l4_proto = ip.v4->protocol;
2621 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002622 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002623
2624 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002625 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002626 if (l4.hdr != exthdr)
2627 ipv6_skip_exthdr(skb, exthdr - skb->data,
2628 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002629 }
2630
2631 /* define outer transport */
2632 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002633 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002634 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002635 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002636 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002637 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002638 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002639 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002640 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002641 case IPPROTO_IPIP:
2642 case IPPROTO_IPV6:
2643 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2644 l4.hdr = skb_inner_network_header(skb);
2645 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002646 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002647 if (*tx_flags & I40E_TX_FLAGS_TSO)
2648 return -1;
2649
2650 skb_checksum_help(skb);
2651 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002652 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002653
Alexander Duyck577389a2016-04-02 00:06:56 -07002654 /* compute outer L3 header size */
2655 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2656 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2657
2658 /* switch IP header pointer from outer to inner header */
2659 ip.hdr = skb_inner_network_header(skb);
2660
Alexander Duyck475b4202016-01-24 21:17:01 -08002661 /* compute tunnel header size */
2662 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2663 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2664
Alexander Duyck54532052016-01-24 21:17:29 -08002665 /* indicate if we need to offload outer UDP header */
2666 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002667 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002668 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2669 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2670
Alexander Duyck475b4202016-01-24 21:17:01 -08002671 /* record tunnel offload values */
2672 *cd_tunneling |= tunnel;
2673
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002674 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002675 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002676 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002677
Alexander Duycka0064722016-01-24 21:16:48 -08002678 /* reset type as we transition from outer to inner headers */
2679 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2680 if (ip.v4->version == 4)
2681 *tx_flags |= I40E_TX_FLAGS_IPV4;
2682 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002683 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002684 }
2685
2686 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002687 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002688 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002689 /* the stack computes the IP header already, the only time we
2690 * need the hardware to recompute it is in the case of TSO.
2691 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002692 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2693 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2694 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002695 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002696 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002697
2698 exthdr = ip.hdr + sizeof(*ip.v6);
2699 l4_proto = ip.v6->nexthdr;
2700 if (l4.hdr != exthdr)
2701 ipv6_skip_exthdr(skb, exthdr - skb->data,
2702 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002703 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002704
Alexander Duyck475b4202016-01-24 21:17:01 -08002705 /* compute inner L3 header size */
2706 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002707
2708 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002709 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002710 case IPPROTO_TCP:
2711 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002712 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2713 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002714 break;
2715 case IPPROTO_SCTP:
2716 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002717 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2718 offset |= (sizeof(struct sctphdr) >> 2) <<
2719 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002720 break;
2721 case IPPROTO_UDP:
2722 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002723 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2724 offset |= (sizeof(struct udphdr) >> 2) <<
2725 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002726 break;
2727 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002728 if (*tx_flags & I40E_TX_FLAGS_TSO)
2729 return -1;
2730 skb_checksum_help(skb);
2731 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002732 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002733
2734 *td_cmd |= cmd;
2735 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002736
2737 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002738}
2739
2740/**
2741 * i40e_create_tx_ctx Build the Tx context descriptor
2742 * @tx_ring: ring to create the descriptor on
2743 * @cd_type_cmd_tso_mss: Quad Word 1
2744 * @cd_tunneling: Quad Word 0 - bits 0-31
2745 * @cd_l2tag2: Quad Word 0 - bits 32-63
2746 **/
2747static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2748 const u64 cd_type_cmd_tso_mss,
2749 const u32 cd_tunneling, const u32 cd_l2tag2)
2750{
2751 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002752 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002754 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2755 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002756 return;
2757
2758 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002759 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2760
2761 i++;
2762 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763
2764 /* cpu_to_le32 and assign to struct fields */
2765 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2766 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002767 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002768 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2769}
2770
2771/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002772 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2773 * @tx_ring: the ring to be checked
2774 * @size: the size buffer we want to assure is available
2775 *
2776 * Returns -EBUSY if a stop is needed, else 0
2777 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002778int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002779{
2780 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2781 /* Memory barrier before checking head and tail */
2782 smp_mb();
2783
2784 /* Check again in a case another CPU has just made room available. */
2785 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2786 return -EBUSY;
2787
2788 /* A reprieve! - use start_queue because it doesn't call schedule */
2789 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2790 ++tx_ring->tx_stats.restart_queue;
2791 return 0;
2792}
2793
2794/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002795 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002796 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002797 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002798 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2799 * and so we need to figure out the cases where we need to linearize the skb.
2800 *
2801 * For TSO we need to count the TSO header and segment payload separately.
2802 * As such we need to check cases where we have 7 fragments or more as we
2803 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2804 * the segment payload in the first descriptor, and another 7 for the
2805 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002806 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002807bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002808{
Alexander Duyck2d374902016-02-17 11:02:50 -08002809 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002810 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002811
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002812 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002813 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002814 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002815 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002816
Alexander Duyck2d374902016-02-17 11:02:50 -08002817 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002818 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002819 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002820 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002821 frag = &skb_shinfo(skb)->frags[0];
2822
2823 /* Initialize size to the negative value of gso_size minus 1. We
2824 * use this as the worst case scenerio in which the frag ahead
2825 * of us only provides one byte which is why we are limited to 6
2826 * descriptors for a single transmit as the header and previous
2827 * fragment are already consuming 2 descriptors.
2828 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002829 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002830
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002831 /* Add size of frags 0 through 4 to create our initial sum */
2832 sum += skb_frag_size(frag++);
2833 sum += skb_frag_size(frag++);
2834 sum += skb_frag_size(frag++);
2835 sum += skb_frag_size(frag++);
2836 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002837
2838 /* Walk through fragments adding latest fragment, testing it, and
2839 * then removing stale fragments from the sum.
2840 */
2841 stale = &skb_shinfo(skb)->frags[0];
2842 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002843 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002844
2845 /* if sum is negative we failed to make sufficient progress */
2846 if (sum < 0)
2847 return true;
2848
Alexander Duyck841493a2016-09-06 18:05:04 -07002849 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002850 break;
2851
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002852 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002853 }
2854
Alexander Duyck2d374902016-02-17 11:02:50 -08002855 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002856}
2857
2858/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002859 * i40e_tx_map - Build the Tx descriptor
2860 * @tx_ring: ring to send buffer on
2861 * @skb: send buffer
2862 * @first: first buffer info buffer to use
2863 * @tx_flags: collected send information
2864 * @hdr_len: size of the packet header
2865 * @td_cmd: the command field in the descriptor
2866 * @td_offset: offset for checksum or crc
2867 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002868static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2869 struct i40e_tx_buffer *first, u32 tx_flags,
2870 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002871{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002872 unsigned int data_len = skb->data_len;
2873 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002874 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002875 struct i40e_tx_buffer *tx_bi;
2876 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002877 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002878 u32 td_tag = 0;
2879 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002880 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002881
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002882 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2883 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2884 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2885 I40E_TX_FLAGS_VLAN_SHIFT;
2886 }
2887
Alexander Duycka5e9c572013-09-28 06:00:27 +00002888 first->tx_flags = tx_flags;
2889
2890 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2891
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002892 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002893 tx_bi = first;
2894
2895 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002896 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2897
Alexander Duycka5e9c572013-09-28 06:00:27 +00002898 if (dma_mapping_error(tx_ring->dev, dma))
2899 goto dma_error;
2900
2901 /* record length, and DMA address */
2902 dma_unmap_len_set(tx_bi, len, size);
2903 dma_unmap_addr_set(tx_bi, dma, dma);
2904
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002905 /* align size to end of page */
2906 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002907 tx_desc->buffer_addr = cpu_to_le64(dma);
2908
2909 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002910 tx_desc->cmd_type_offset_bsz =
2911 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002912 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002913
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002914 tx_desc++;
2915 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002916 desc_count++;
2917
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002918 if (i == tx_ring->count) {
2919 tx_desc = I40E_TX_DESC(tx_ring, 0);
2920 i = 0;
2921 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002922
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002923 dma += max_data;
2924 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002925
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002926 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002927 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002928 }
2929
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002930 if (likely(!data_len))
2931 break;
2932
Alexander Duycka5e9c572013-09-28 06:00:27 +00002933 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2934 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002935
2936 tx_desc++;
2937 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002938 desc_count++;
2939
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002940 if (i == tx_ring->count) {
2941 tx_desc = I40E_TX_DESC(tx_ring, 0);
2942 i = 0;
2943 }
2944
Alexander Duycka5e9c572013-09-28 06:00:27 +00002945 size = skb_frag_size(frag);
2946 data_len -= size;
2947
2948 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2949 DMA_TO_DEVICE);
2950
2951 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002952 }
2953
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002954 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002955
2956 i++;
2957 if (i == tx_ring->count)
2958 i = 0;
2959
2960 tx_ring->next_to_use = i;
2961
Eric Dumazet4567dc12014-10-07 13:30:23 -07002962 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002963
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002964 /* write last descriptor with EOP bit */
2965 td_cmd |= I40E_TX_DESC_CMD_EOP;
2966
2967 /* We can OR these values together as they both are checked against
2968 * 4 below and at this point desc_count will be used as a boolean value
2969 * after this if/else block.
2970 */
2971 desc_count |= ++tx_ring->packet_stride;
2972
Anjali Singhai58044742015-09-25 18:26:13 -07002973 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002974 * if queue is stopped
2975 * mark RS bit
2976 * reset packet counter
2977 * else if xmit_more is supported and is true
2978 * advance packet counter to 4
2979 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07002980 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002981 * if desc_count >= 4
2982 * mark RS bit
2983 * reset packet counter
2984 * if desc_count > 0
2985 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07002986 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002987 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07002988 * pending and interrupts were disabled the service task will
2989 * trigger a force WB.
2990 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002991 if (netif_xmit_stopped(txring_txq(tx_ring))) {
2992 goto do_rs;
2993 } else if (skb->xmit_more) {
2994 /* set stride to arm on next packet and reset desc_count */
2995 tx_ring->packet_stride = WB_STRIDE;
2996 desc_count = 0;
2997 } else if (desc_count >= WB_STRIDE) {
2998do_rs:
2999 /* write last descriptor with RS bit set */
3000 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003001 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003002 }
Anjali Singhai58044742015-09-25 18:26:13 -07003003
3004 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003005 build_ctob(td_cmd, td_offset, size, td_tag);
3006
3007 /* Force memory writes to complete before letting h/w know there
3008 * are new descriptors to fetch.
3009 *
3010 * We also use this memory barrier to make certain all of the
3011 * status bits have been updated before next_to_watch is written.
3012 */
3013 wmb();
3014
3015 /* set next_to_watch value indicating a packet is present */
3016 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003017
Alexander Duycka5e9c572013-09-28 06:00:27 +00003018 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003019 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07003020 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003021
3022 /* we need this if more than one processor can write to our tail
3023 * at a time, it synchronizes IO on IA64/Altix systems
3024 */
3025 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003026 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003027
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003028 return;
3029
3030dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003031 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003032
3033 /* clear dma mappings for failed tx_bi map */
3034 for (;;) {
3035 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003036 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003037 if (tx_bi == first)
3038 break;
3039 if (i == 0)
3040 i = tx_ring->count;
3041 i--;
3042 }
3043
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003044 tx_ring->next_to_use = i;
3045}
3046
3047/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003048 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3049 * @skb: send buffer
3050 * @tx_ring: ring to send buffer on
3051 *
3052 * Returns NETDEV_TX_OK if sent, else an error code
3053 **/
3054static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3055 struct i40e_ring *tx_ring)
3056{
3057 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3058 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3059 struct i40e_tx_buffer *first;
3060 u32 td_offset = 0;
3061 u32 tx_flags = 0;
3062 __be16 protocol;
3063 u32 td_cmd = 0;
3064 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003065 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003066 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003067
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003068 /* prefetch the data, we'll need it later */
3069 prefetch(skb->data);
3070
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003071 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003072 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003073 if (__skb_linearize(skb)) {
3074 dev_kfree_skb_any(skb);
3075 return NETDEV_TX_OK;
3076 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003077 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003078 tx_ring->tx_stats.tx_linearize++;
3079 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003080
3081 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3082 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3083 * + 4 desc gap to avoid the cache line where head is,
3084 * + 1 desc for context descriptor,
3085 * otherwise try next time
3086 */
3087 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3088 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003089 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003090 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003091
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003092 /* record the location of the first descriptor for this packet */
3093 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3094 first->skb = skb;
3095 first->bytecount = skb->len;
3096 first->gso_segs = 1;
3097
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003098 /* prepare the xmit flags */
3099 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3100 goto out_drop;
3101
3102 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003103 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003104
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003105 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003106 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003107 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003108 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003109 tx_flags |= I40E_TX_FLAGS_IPV6;
3110
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003111 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003112
3113 if (tso < 0)
3114 goto out_drop;
3115 else if (tso)
3116 tx_flags |= I40E_TX_FLAGS_TSO;
3117
Alexander Duyck3bc67972016-02-17 11:02:56 -08003118 /* Always offload the checksum, since it's in the data descriptor */
3119 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3120 tx_ring, &cd_tunneling);
3121 if (tso < 0)
3122 goto out_drop;
3123
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003124 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3125
3126 if (tsyn)
3127 tx_flags |= I40E_TX_FLAGS_TSYN;
3128
Jakub Kicinski259afec2014-03-15 14:55:37 +00003129 skb_tx_timestamp(skb);
3130
Alexander Duyckb1941302013-09-28 06:00:32 +00003131 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003132 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3133
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003134 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3135 cd_tunneling, cd_l2tag2);
3136
3137 /* Add Flow Director ATR if it's enabled.
3138 *
3139 * NOTE: this must always be directly before the data descriptor.
3140 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003141 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003142
3143 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3144 td_cmd, td_offset);
3145
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003146 return NETDEV_TX_OK;
3147
3148out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003149 dev_kfree_skb_any(first->skb);
3150 first->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003151 return NETDEV_TX_OK;
3152}
3153
3154/**
3155 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3156 * @skb: send buffer
3157 * @netdev: network interface device structure
3158 *
3159 * Returns NETDEV_TX_OK if sent, else an error code
3160 **/
3161netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3162{
3163 struct i40e_netdev_priv *np = netdev_priv(netdev);
3164 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003165 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003166
3167 /* hardware can't handle really short frames, hardware padding works
3168 * beyond this point
3169 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003170 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3171 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003172
3173 return i40e_xmit_frame_ring(skb, tx_ring);
3174}