blob: 4a165ed1bc3fb88860924bd075071f92846ec848 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200155
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200156 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200157 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900158};
159
Paul Mundte108b2c2006-09-27 16:32:13 +0900160#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
161
162static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static struct uart_driver sci_uart_driver;
164
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900165static inline struct sci_port *
166to_sci_port(struct uart_port *uart)
167{
168 return container_of(uart, struct sci_port, port);
169}
170
Laurent Pincharte095ee62017-01-11 16:43:34 +0200171static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900172 /*
173 * Common SCI definitions, dependent on the port's regshift
174 * value.
175 */
176 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200177 .regs = {
178 [SCSMR] = { 0x00, 8 },
179 [SCBRR] = { 0x01, 8 },
180 [SCSCR] = { 0x02, 8 },
181 [SCxTDR] = { 0x03, 8 },
182 [SCxSR] = { 0x04, 8 },
183 [SCxRDR] = { 0x05, 8 },
184 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200185 .fifosize = 1,
186 .overrun_reg = SCxSR,
187 .overrun_mask = SCI_ORER,
188 .sampling_rate_mask = SCI_SR(32),
189 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
190 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900191 },
192
193 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200194 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900195 */
196 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200197 .regs = {
198 [SCSMR] = { 0x00, 8 },
199 [SCBRR] = { 0x02, 8 },
200 [SCSCR] = { 0x04, 8 },
201 [SCxTDR] = { 0x06, 8 },
202 [SCxSR] = { 0x08, 16 },
203 [SCxRDR] = { 0x0a, 8 },
204 [SCFCR] = { 0x0c, 8 },
205 [SCFDR] = { 0x0e, 16 },
206 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200207 .fifosize = 1,
208 .overrun_reg = SCxSR,
209 .overrun_mask = SCI_ORER,
210 .sampling_rate_mask = SCI_SR(32),
211 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
212 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900213 },
214
215 /*
216 * Common SCIFA definitions.
217 */
218 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200219 .regs = {
220 [SCSMR] = { 0x00, 16 },
221 [SCBRR] = { 0x04, 8 },
222 [SCSCR] = { 0x08, 16 },
223 [SCxTDR] = { 0x20, 8 },
224 [SCxSR] = { 0x14, 16 },
225 [SCxRDR] = { 0x24, 8 },
226 [SCFCR] = { 0x18, 16 },
227 [SCFDR] = { 0x1c, 16 },
228 [SCPCR] = { 0x30, 16 },
229 [SCPDR] = { 0x34, 16 },
230 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200231 .fifosize = 64,
232 .overrun_reg = SCxSR,
233 .overrun_mask = SCIFA_ORER,
234 .sampling_rate_mask = SCI_SR_SCIFAB,
235 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
236 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900237 },
238
239 /*
240 * Common SCIFB definitions.
241 */
242 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200243 .regs = {
244 [SCSMR] = { 0x00, 16 },
245 [SCBRR] = { 0x04, 8 },
246 [SCSCR] = { 0x08, 16 },
247 [SCxTDR] = { 0x40, 8 },
248 [SCxSR] = { 0x14, 16 },
249 [SCxRDR] = { 0x60, 8 },
250 [SCFCR] = { 0x18, 16 },
251 [SCTFDR] = { 0x38, 16 },
252 [SCRFDR] = { 0x3c, 16 },
253 [SCPCR] = { 0x30, 16 },
254 [SCPDR] = { 0x34, 16 },
255 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200256 .fifosize = 256,
257 .overrun_reg = SCxSR,
258 .overrun_mask = SCIFA_ORER,
259 .sampling_rate_mask = SCI_SR_SCIFAB,
260 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
261 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900262 },
263
264 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100265 * Common SH-2(A) SCIF definitions for ports with FIFO data
266 * count registers.
267 */
268 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200269 .regs = {
270 [SCSMR] = { 0x00, 16 },
271 [SCBRR] = { 0x04, 8 },
272 [SCSCR] = { 0x08, 16 },
273 [SCxTDR] = { 0x0c, 8 },
274 [SCxSR] = { 0x10, 16 },
275 [SCxRDR] = { 0x14, 8 },
276 [SCFCR] = { 0x18, 16 },
277 [SCFDR] = { 0x1c, 16 },
278 [SCSPTR] = { 0x20, 16 },
279 [SCLSR] = { 0x24, 16 },
280 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200281 .fifosize = 16,
282 .overrun_reg = SCLSR,
283 .overrun_mask = SCLSR_ORER,
284 .sampling_rate_mask = SCI_SR(32),
285 .error_mask = SCIF_DEFAULT_ERROR_MASK,
286 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100287 },
288
289 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900290 * Common SH-3 SCIF definitions.
291 */
292 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200293 .regs = {
294 [SCSMR] = { 0x00, 8 },
295 [SCBRR] = { 0x02, 8 },
296 [SCSCR] = { 0x04, 8 },
297 [SCxTDR] = { 0x06, 8 },
298 [SCxSR] = { 0x08, 16 },
299 [SCxRDR] = { 0x0a, 8 },
300 [SCFCR] = { 0x0c, 8 },
301 [SCFDR] = { 0x0e, 16 },
302 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200303 .fifosize = 16,
304 .overrun_reg = SCLSR,
305 .overrun_mask = SCLSR_ORER,
306 .sampling_rate_mask = SCI_SR(32),
307 .error_mask = SCIF_DEFAULT_ERROR_MASK,
308 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900309 },
310
311 /*
312 * Common SH-4(A) SCIF(B) definitions.
313 */
314 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200327 .fifosize = 16,
328 .overrun_reg = SCLSR,
329 .overrun_mask = SCLSR_ORER,
330 .sampling_rate_mask = SCI_SR(32),
331 .error_mask = SCIF_DEFAULT_ERROR_MASK,
332 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100333 },
334
335 /*
336 * Common SCIF definitions for ports with a Baud Rate Generator for
337 * External Clock (BRG).
338 */
339 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200340 .regs = {
341 [SCSMR] = { 0x00, 16 },
342 [SCBRR] = { 0x04, 8 },
343 [SCSCR] = { 0x08, 16 },
344 [SCxTDR] = { 0x0c, 8 },
345 [SCxSR] = { 0x10, 16 },
346 [SCxRDR] = { 0x14, 8 },
347 [SCFCR] = { 0x18, 16 },
348 [SCFDR] = { 0x1c, 16 },
349 [SCSPTR] = { 0x20, 16 },
350 [SCLSR] = { 0x24, 16 },
351 [SCDL] = { 0x30, 16 },
352 [SCCKS] = { 0x34, 16 },
353 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200354 .fifosize = 16,
355 .overrun_reg = SCLSR,
356 .overrun_mask = SCLSR_ORER,
357 .sampling_rate_mask = SCI_SR(32),
358 .error_mask = SCIF_DEFAULT_ERROR_MASK,
359 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200360 },
361
362 /*
363 * Common HSCIF definitions.
364 */
365 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200366 .regs = {
367 [SCSMR] = { 0x00, 16 },
368 [SCBRR] = { 0x04, 8 },
369 [SCSCR] = { 0x08, 16 },
370 [SCxTDR] = { 0x0c, 8 },
371 [SCxSR] = { 0x10, 16 },
372 [SCxRDR] = { 0x14, 8 },
373 [SCFCR] = { 0x18, 16 },
374 [SCFDR] = { 0x1c, 16 },
375 [SCSPTR] = { 0x20, 16 },
376 [SCLSR] = { 0x24, 16 },
377 [HSSRR] = { 0x40, 16 },
378 [SCDL] = { 0x30, 16 },
379 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100380 [HSRTRGR] = { 0x54, 16 },
381 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 128,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900389 },
390
391 /*
392 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
393 * register.
394 */
395 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200396 .regs = {
397 [SCSMR] = { 0x00, 16 },
398 [SCBRR] = { 0x04, 8 },
399 [SCSCR] = { 0x08, 16 },
400 [SCxTDR] = { 0x0c, 8 },
401 [SCxSR] = { 0x10, 16 },
402 [SCxRDR] = { 0x14, 8 },
403 [SCFCR] = { 0x18, 16 },
404 [SCFDR] = { 0x1c, 16 },
405 [SCLSR] = { 0x24, 16 },
406 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200407 .fifosize = 16,
408 .overrun_reg = SCLSR,
409 .overrun_mask = SCLSR_ORER,
410 .sampling_rate_mask = SCI_SR(32),
411 .error_mask = SCIF_DEFAULT_ERROR_MASK,
412 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900413 },
414
415 /*
416 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
417 * count registers.
418 */
419 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200420 .regs = {
421 [SCSMR] = { 0x00, 16 },
422 [SCBRR] = { 0x04, 8 },
423 [SCSCR] = { 0x08, 16 },
424 [SCxTDR] = { 0x0c, 8 },
425 [SCxSR] = { 0x10, 16 },
426 [SCxRDR] = { 0x14, 8 },
427 [SCFCR] = { 0x18, 16 },
428 [SCFDR] = { 0x1c, 16 },
429 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
430 [SCRFDR] = { 0x20, 16 },
431 [SCSPTR] = { 0x24, 16 },
432 [SCLSR] = { 0x28, 16 },
433 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200434 .fifosize = 16,
435 .overrun_reg = SCLSR,
436 .overrun_mask = SCLSR_ORER,
437 .sampling_rate_mask = SCI_SR(32),
438 .error_mask = SCIF_DEFAULT_ERROR_MASK,
439 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900440 },
441
442 /*
443 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
444 * registers.
445 */
446 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200447 .regs = {
448 [SCSMR] = { 0x00, 16 },
449 [SCBRR] = { 0x04, 8 },
450 [SCSCR] = { 0x08, 16 },
451 [SCxTDR] = { 0x20, 8 },
452 [SCxSR] = { 0x14, 16 },
453 [SCxRDR] = { 0x24, 8 },
454 [SCFCR] = { 0x18, 16 },
455 [SCFDR] = { 0x1c, 16 },
456 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100457 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200458 .overrun_reg = SCxSR,
459 .overrun_mask = SCIFA_ORER,
460 .sampling_rate_mask = SCI_SR(16),
461 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
462 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900463 },
464};
465
Laurent Pincharte095ee62017-01-11 16:43:34 +0200466#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900467
Paul Mundt61a69762011-06-14 12:40:19 +0900468/*
469 * The "offset" here is rather misleading, in that it refers to an enum
470 * value relative to the port mapping rather than the fixed offset
471 * itself, which needs to be manually retrieved from the platform's
472 * register map for the given port.
473 */
474static unsigned int sci_serial_in(struct uart_port *p, int offset)
475{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200476 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900477
478 if (reg->size == 8)
479 return ioread8(p->membase + (reg->offset << p->regshift));
480 else if (reg->size == 16)
481 return ioread16(p->membase + (reg->offset << p->regshift));
482 else
483 WARN(1, "Invalid register access\n");
484
485 return 0;
486}
487
488static void sci_serial_out(struct uart_port *p, int offset, int value)
489{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200490 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900491
492 if (reg->size == 8)
493 iowrite8(value, p->membase + (reg->offset << p->regshift));
494 else if (reg->size == 16)
495 iowrite16(value, p->membase + (reg->offset << p->regshift));
496 else
497 WARN(1, "Invalid register access\n");
498}
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500static void sci_port_enable(struct sci_port *sci_port)
501{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100502 unsigned int i;
503
Paul Mundt23241d42011-06-28 13:55:31 +0900504 if (!sci_port->port.dev)
505 return;
506
507 pm_runtime_get_sync(sci_port->port.dev);
508
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100509 for (i = 0; i < SCI_NUM_CLKS; i++) {
510 clk_prepare_enable(sci_port->clks[i]);
511 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
512 }
513 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900514}
515
516static void sci_port_disable(struct sci_port *sci_port)
517{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100518 unsigned int i;
519
Paul Mundt23241d42011-06-28 13:55:31 +0900520 if (!sci_port->port.dev)
521 return;
522
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100523 for (i = SCI_NUM_CLKS; i-- > 0; )
524 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900525
526 pm_runtime_put_sync(sci_port->port.dev);
527}
528
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200529static inline unsigned long port_rx_irq_mask(struct uart_port *port)
530{
531 /*
532 * Not all ports (such as SCIFA) will support REIE. Rather than
533 * special-casing the port type, we check the port initialization
534 * IRQ enable mask to see whether the IRQ is desired at all. If
535 * it's unset, it's logically inferred that there's no point in
536 * testing for it.
537 */
538 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
539}
540
541static void sci_start_tx(struct uart_port *port)
542{
543 struct sci_port *s = to_sci_port(port);
544 unsigned short ctrl;
545
546#ifdef CONFIG_SERIAL_SH_SCI_DMA
547 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
548 u16 new, scr = serial_port_in(port, SCSCR);
549 if (s->chan_tx)
550 new = scr | SCSCR_TDRQE;
551 else
552 new = scr & ~SCSCR_TDRQE;
553 if (new != scr)
554 serial_port_out(port, SCSCR, new);
555 }
556
557 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
558 dma_submit_error(s->cookie_tx)) {
559 s->cookie_tx = 0;
560 schedule_work(&s->work_tx);
561 }
562#endif
563
564 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
565 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
566 ctrl = serial_port_in(port, SCSCR);
567 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
568 }
569}
570
571static void sci_stop_tx(struct uart_port *port)
572{
573 unsigned short ctrl;
574
575 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
576 ctrl = serial_port_in(port, SCSCR);
577
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
579 ctrl &= ~SCSCR_TDRQE;
580
581 ctrl &= ~SCSCR_TIE;
582
583 serial_port_out(port, SCSCR, ctrl);
584}
585
586static void sci_start_rx(struct uart_port *port)
587{
588 unsigned short ctrl;
589
590 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
591
592 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
593 ctrl &= ~SCSCR_RDRQE;
594
595 serial_port_out(port, SCSCR, ctrl);
596}
597
598static void sci_stop_rx(struct uart_port *port)
599{
600 unsigned short ctrl;
601
602 ctrl = serial_port_in(port, SCSCR);
603
604 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
605 ctrl &= ~SCSCR_RDRQE;
606
607 ctrl &= ~port_rx_irq_mask(port);
608
609 serial_port_out(port, SCSCR, ctrl);
610}
611
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200612static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
613{
614 if (port->type == PORT_SCI) {
615 /* Just store the mask */
616 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200617 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200618 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
619 /* Only clear the status bits we want to clear */
620 serial_port_out(port, SCxSR,
621 serial_port_in(port, SCxSR) & mask);
622 } else {
623 /* Store the mask, clear parity/framing errors */
624 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
625 }
626}
627
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100628#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
629 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900630
631#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900632static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 unsigned short status;
635 int c;
636
Paul Mundte108b2c2006-09-27 16:32:13 +0900637 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900638 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200640 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 continue;
642 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500643 break;
644 } while (1);
645
646 if (!(status & SCxSR_RDxF(port)))
647 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900648
Paul Mundtb12bb292012-03-30 19:50:15 +0900649 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900650
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900651 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900652 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200653 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655 return c;
656}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900657#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900659static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned short status;
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900664 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 } while (!(status & SCxSR_TDxE(port)));
666
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200668 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100670#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
671 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Paul Mundt61a69762011-06-14 12:40:19 +0900673static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900674{
Paul Mundt61a69762011-06-14 12:40:19 +0900675 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900676
Paul Mundt61a69762011-06-14 12:40:19 +0900677 /*
678 * Use port-specific handler if provided.
679 */
680 if (s->cfg->ops && s->cfg->ops->init_pins) {
681 s->cfg->ops->init_pins(port, cflag);
682 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200685 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
686 u16 ctrl = serial_port_in(port, SCPCR);
687
688 /* Enable RXD and TXD pin functions */
689 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200690 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200691 /* RTS# is output, driven 1 */
692 ctrl |= SCPCR_RTSC;
693 serial_port_out(port, SCPDR,
694 serial_port_in(port, SCPDR) | SCPDR_RTSD);
695 /* Enable CTS# pin function */
696 ctrl &= ~SCPCR_CTSC;
697 }
698 serial_port_out(port, SCPCR, ctrl);
699 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200700 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800701
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200702 /* RTS# is output, driven 1 */
703 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
704 /* CTS# and SCK are inputs */
705 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
706 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900707 }
Paul Mundtd5701642008-12-16 20:07:27 +0900708}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900710static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900711{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200712 struct sci_port *s = to_sci_port(port);
713 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200714 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900715
716 reg = sci_getreg(port, SCTFDR);
717 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200718 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900719
720 reg = sci_getreg(port, SCFDR);
721 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900722 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900723
Paul Mundtb12bb292012-03-30 19:50:15 +0900724 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900725}
726
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900727static int sci_txroom(struct uart_port *port)
728{
Paul Mundt72b294c2011-06-14 17:38:19 +0900729 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900730}
731
732static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900733{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200734 struct sci_port *s = to_sci_port(port);
735 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200736 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900737
738 reg = sci_getreg(port, SCRFDR);
739 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200740 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900741
742 reg = sci_getreg(port, SCFDR);
743 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200744 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900745
Paul Mundtb12bb292012-03-30 19:50:15 +0900746 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900747}
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749/* ********************************************************************** *
750 * the interrupt related routines *
751 * ********************************************************************** */
752
753static void sci_transmit_chars(struct uart_port *port)
754{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700755 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 unsigned short status;
758 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900759 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Paul Mundtb12bb292012-03-30 19:50:15 +0900761 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900763 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900764 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900765 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900766 else
Paul Mundt8e698612009-06-24 19:44:32 +0900767 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900768 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return;
770 }
771
Paul Mundt72b294c2011-06-14 17:38:19 +0900772 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774 do {
775 unsigned char c;
776
777 if (port->x_char) {
778 c = port->x_char;
779 port->x_char = 0;
780 } else if (!uart_circ_empty(xmit) && !stopped) {
781 c = xmit->buf[xmit->tail];
782 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
783 } else {
784 break;
785 }
786
Paul Mundtb12bb292012-03-30 19:50:15 +0900787 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
789 port->icount.tx++;
790 } while (--count > 0);
791
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200792 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
795 uart_write_wakeup(port);
796 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100797 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900799 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900801 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900802 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200803 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Paul Mundt8e698612009-06-24 19:44:32 +0900806 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900807 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 }
809}
810
811/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900812#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900814static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Jiri Slaby227434f2013-01-03 15:53:01 +0100816 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 int i, count, copied = 0;
818 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800819 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Paul Mundtb12bb292012-03-30 19:50:15 +0900821 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 if (!(status & SCxSR_RDxF(port)))
823 return;
824
825 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100827 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829 /* If for any reason we can't copy more data, we're done! */
830 if (count == 0)
831 break;
832
833 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900834 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200835 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900837 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100838 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900840 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900841 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900842
Paul Mundtb12bb292012-03-30 19:50:15 +0900843 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100844 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 count--; i--;
846 continue;
847 }
848
849 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900850 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800851 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900852 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900853 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900854 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800855 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900856 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900857 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800858 } else
859 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900860
Jiri Slaby92a19f92013-01-03 15:53:03 +0100861 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 }
863 }
864
Paul Mundtb12bb292012-03-30 19:50:15 +0900865 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200866 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 copied += count;
869 port->icount.rx += count;
870 }
871
872 if (copied) {
873 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100874 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200877 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879}
880
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900881static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
883 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900884 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100885 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900886 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100888 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200889 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100890 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900891
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100892 /* overrun error */
893 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
894 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900895
Joe Perches9b971cd2014-03-11 10:10:46 -0700896 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Paul Mundte108b2c2006-09-27 16:32:13 +0900899 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200900 /* frame error */
901 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900902
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200903 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
904 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900905
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200906 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908
Paul Mundte108b2c2006-09-27 16:32:13 +0900909 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900911 port->icount.parity++;
912
Jiri Slaby92a19f92013-01-03 15:53:03 +0100913 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900914 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900915
Joe Perches9b971cd2014-03-11 10:10:46 -0700916 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918
Alan Cox33f0f882006-01-09 20:54:13 -0800919 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100920 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 return copied;
923}
924
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900925static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900926{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100927 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900928 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200929 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200930 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200931 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900932
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200933 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900934 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900935 return 0;
936
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200937 status = serial_port_in(port, s->params->overrun_reg);
938 if (status & s->params->overrun_mask) {
939 status &= ~s->params->overrun_mask;
940 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900941
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900942 port->icount.overrun++;
943
Jiri Slaby92a19f92013-01-03 15:53:03 +0100944 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100945 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900946
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900947 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900948 copied++;
949 }
950
951 return copied;
952}
953
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900954static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955{
956 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900957 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100958 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900960 if (uart_handle_break(port))
961 return 0;
962
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200963 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900964 port->icount.brk++;
965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100967 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800968 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900969
970 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 }
972
Alan Cox33f0f882006-01-09 20:54:13 -0800973 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100974 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900975
Paul Mundtd830fa42008-12-16 19:29:38 +0900976 copied += sci_handle_fifo_overrun(port);
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 return copied;
979}
980
Ulrich Hechta380ed42017-02-02 18:10:16 +0100981static int scif_set_rtrg(struct uart_port *port, int rx_trig)
982{
983 unsigned int bits;
984
985 if (rx_trig < 1)
986 rx_trig = 1;
987 if (rx_trig >= port->fifosize)
988 rx_trig = port->fifosize;
989
990 /* HSCIF can be set to an arbitrary level. */
991 if (sci_getreg(port, HSRTRGR)->size) {
992 serial_port_out(port, HSRTRGR, rx_trig);
993 return rx_trig;
994 }
995
996 switch (port->type) {
997 case PORT_SCIF:
998 if (rx_trig < 4) {
999 bits = 0;
1000 rx_trig = 1;
1001 } else if (rx_trig < 8) {
1002 bits = SCFCR_RTRG0;
1003 rx_trig = 4;
1004 } else if (rx_trig < 14) {
1005 bits = SCFCR_RTRG1;
1006 rx_trig = 8;
1007 } else {
1008 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1009 rx_trig = 14;
1010 }
1011 break;
1012 case PORT_SCIFA:
1013 case PORT_SCIFB:
1014 if (rx_trig < 16) {
1015 bits = 0;
1016 rx_trig = 1;
1017 } else if (rx_trig < 32) {
1018 bits = SCFCR_RTRG0;
1019 rx_trig = 16;
1020 } else if (rx_trig < 48) {
1021 bits = SCFCR_RTRG1;
1022 rx_trig = 32;
1023 } else {
1024 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1025 rx_trig = 48;
1026 }
1027 break;
1028 default:
1029 WARN(1, "unknown FIFO configuration");
1030 return 1;
1031 }
1032
1033 serial_port_out(port, SCFCR,
1034 (serial_port_in(port, SCFCR) &
1035 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1036
1037 return rx_trig;
1038}
1039
Ulrich Hecht03940372017-02-03 11:38:18 +01001040static int scif_rtrg_enabled(struct uart_port *port)
1041{
1042 if (sci_getreg(port, HSRTRGR)->size)
1043 return serial_port_in(port, HSRTRGR) != 0;
1044 else
1045 return (serial_port_in(port, SCFCR) &
1046 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1047}
1048
1049static void rx_fifo_timer_fn(unsigned long arg)
1050{
1051 struct sci_port *s = (struct sci_port *)arg;
1052 struct uart_port *port = &s->port;
1053
1054 dev_dbg(port->dev, "Rx timed out\n");
1055 scif_set_rtrg(port, 1);
1056}
1057
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001058#ifdef CONFIG_SERIAL_SH_SCI_DMA
1059static void sci_dma_tx_complete(void *arg)
1060{
1061 struct sci_port *s = arg;
1062 struct uart_port *port = &s->port;
1063 struct circ_buf *xmit = &port->state->xmit;
1064 unsigned long flags;
1065
1066 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1067
1068 spin_lock_irqsave(&port->lock, flags);
1069
1070 xmit->tail += s->tx_dma_len;
1071 xmit->tail &= UART_XMIT_SIZE - 1;
1072
1073 port->icount.tx += s->tx_dma_len;
1074
1075 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1076 uart_write_wakeup(port);
1077
1078 if (!uart_circ_empty(xmit)) {
1079 s->cookie_tx = 0;
1080 schedule_work(&s->work_tx);
1081 } else {
1082 s->cookie_tx = -EINVAL;
1083 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1084 u16 ctrl = serial_port_in(port, SCSCR);
1085 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1086 }
1087 }
1088
1089 spin_unlock_irqrestore(&port->lock, flags);
1090}
1091
1092/* Locking: called with port lock held */
1093static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1094{
1095 struct uart_port *port = &s->port;
1096 struct tty_port *tport = &port->state->port;
1097 int copied;
1098
1099 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001100 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001101 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001102
1103 port->icount.rx += copied;
1104
1105 return copied;
1106}
1107
1108static int sci_dma_rx_find_active(struct sci_port *s)
1109{
1110 unsigned int i;
1111
1112 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1113 if (s->active_rx == s->cookie_rx[i])
1114 return i;
1115
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001116 return -1;
1117}
1118
1119static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1120{
1121 struct dma_chan *chan = s->chan_rx;
1122 struct uart_port *port = &s->port;
1123 unsigned long flags;
1124
1125 spin_lock_irqsave(&port->lock, flags);
1126 s->chan_rx = NULL;
1127 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1128 spin_unlock_irqrestore(&port->lock, flags);
1129 dmaengine_terminate_all(chan);
1130 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1131 sg_dma_address(&s->sg_rx[0]));
1132 dma_release_channel(chan);
1133 if (enable_pio)
1134 sci_start_rx(port);
1135}
1136
1137static void sci_dma_rx_complete(void *arg)
1138{
1139 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001140 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001141 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001142 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001143 unsigned long flags;
1144 int active, count = 0;
1145
1146 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1147 s->active_rx);
1148
1149 spin_lock_irqsave(&port->lock, flags);
1150
1151 active = sci_dma_rx_find_active(s);
1152 if (active >= 0)
1153 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1154
1155 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1156
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001157 if (count)
1158 tty_flip_buffer_push(&port->state->port);
1159
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001160 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1161 DMA_DEV_TO_MEM,
1162 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1163 if (!desc)
1164 goto fail;
1165
1166 desc->callback = sci_dma_rx_complete;
1167 desc->callback_param = s;
1168 s->cookie_rx[active] = dmaengine_submit(desc);
1169 if (dma_submit_error(s->cookie_rx[active]))
1170 goto fail;
1171
1172 s->active_rx = s->cookie_rx[!active];
1173
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001174 dma_async_issue_pending(chan);
1175
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001176 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001177 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1178 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001179 return;
1180
1181fail:
1182 spin_unlock_irqrestore(&port->lock, flags);
1183 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1184 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001185}
1186
1187static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1188{
1189 struct dma_chan *chan = s->chan_tx;
1190 struct uart_port *port = &s->port;
1191 unsigned long flags;
1192
1193 spin_lock_irqsave(&port->lock, flags);
1194 s->chan_tx = NULL;
1195 s->cookie_tx = -EINVAL;
1196 spin_unlock_irqrestore(&port->lock, flags);
1197 dmaengine_terminate_all(chan);
1198 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1199 DMA_TO_DEVICE);
1200 dma_release_channel(chan);
1201 if (enable_pio)
1202 sci_start_tx(port);
1203}
1204
1205static void sci_submit_rx(struct sci_port *s)
1206{
1207 struct dma_chan *chan = s->chan_rx;
1208 int i;
1209
1210 for (i = 0; i < 2; i++) {
1211 struct scatterlist *sg = &s->sg_rx[i];
1212 struct dma_async_tx_descriptor *desc;
1213
1214 desc = dmaengine_prep_slave_sg(chan,
1215 sg, 1, DMA_DEV_TO_MEM,
1216 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1217 if (!desc)
1218 goto fail;
1219
1220 desc->callback = sci_dma_rx_complete;
1221 desc->callback_param = s;
1222 s->cookie_rx[i] = dmaengine_submit(desc);
1223 if (dma_submit_error(s->cookie_rx[i]))
1224 goto fail;
1225
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001226 }
1227
1228 s->active_rx = s->cookie_rx[0];
1229
1230 dma_async_issue_pending(chan);
1231 return;
1232
1233fail:
1234 if (i)
1235 dmaengine_terminate_all(chan);
1236 for (i = 0; i < 2; i++)
1237 s->cookie_rx[i] = -EINVAL;
1238 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001239 sci_rx_dma_release(s, true);
1240}
1241
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001242static void work_fn_tx(struct work_struct *work)
1243{
1244 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1245 struct dma_async_tx_descriptor *desc;
1246 struct dma_chan *chan = s->chan_tx;
1247 struct uart_port *port = &s->port;
1248 struct circ_buf *xmit = &port->state->xmit;
1249 dma_addr_t buf;
1250
1251 /*
1252 * DMA is idle now.
1253 * Port xmit buffer is already mapped, and it is one page... Just adjust
1254 * offsets and lengths. Since it is a circular buffer, we have to
1255 * transmit till the end, and then the rest. Take the port lock to get a
1256 * consistent xmit buffer state.
1257 */
1258 spin_lock_irq(&port->lock);
1259 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1260 s->tx_dma_len = min_t(unsigned int,
1261 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1262 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1263 spin_unlock_irq(&port->lock);
1264
1265 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1266 DMA_MEM_TO_DEV,
1267 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1268 if (!desc) {
1269 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1270 /* switch to PIO */
1271 sci_tx_dma_release(s, true);
1272 return;
1273 }
1274
1275 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1276 DMA_TO_DEVICE);
1277
1278 spin_lock_irq(&port->lock);
1279 desc->callback = sci_dma_tx_complete;
1280 desc->callback_param = s;
1281 spin_unlock_irq(&port->lock);
1282 s->cookie_tx = dmaengine_submit(desc);
1283 if (dma_submit_error(s->cookie_tx)) {
1284 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1285 /* switch to PIO */
1286 sci_tx_dma_release(s, true);
1287 return;
1288 }
1289
1290 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1291 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1292
1293 dma_async_issue_pending(chan);
1294}
1295
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001296static void rx_timer_fn(unsigned long arg)
1297{
1298 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001299 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001300 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001301 struct dma_tx_state state;
1302 enum dma_status status;
1303 unsigned long flags;
1304 unsigned int read;
1305 int active, count;
1306 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001307
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001308 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001309
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001310 spin_lock_irqsave(&port->lock, flags);
1311
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001312 active = sci_dma_rx_find_active(s);
1313 if (active < 0) {
1314 spin_unlock_irqrestore(&port->lock, flags);
1315 return;
1316 }
1317
1318 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001319 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001320 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001321 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1322 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001323
1324 /* Let packet complete handler take care of the packet */
1325 return;
1326 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001327
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001328 dmaengine_pause(chan);
1329
1330 /*
1331 * sometimes DMA transfer doesn't stop even if it is stopped and
1332 * data keeps on coming until transaction is complete so check
1333 * for DMA_COMPLETE again
1334 * Let packet complete handler take care of the packet
1335 */
1336 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1337 if (status == DMA_COMPLETE) {
1338 spin_unlock_irqrestore(&port->lock, flags);
1339 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1340 return;
1341 }
1342
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001343 /* Handle incomplete DMA receive */
1344 dmaengine_terminate_all(s->chan_rx);
1345 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001346
1347 if (read) {
1348 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1349 if (count)
1350 tty_flip_buffer_push(&port->state->port);
1351 }
1352
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001353 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1354 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001355
1356 /* Direct new serial port interrupts back to CPU */
1357 scr = serial_port_in(port, SCSCR);
1358 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1359 scr &= ~SCSCR_RDRQE;
1360 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1361 }
1362 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1363
1364 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001365}
1366
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001367static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001368 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001369{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001370 struct dma_chan *chan;
1371 struct dma_slave_config cfg;
1372 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001373
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001374 chan = dma_request_slave_channel(port->dev,
1375 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001376 if (!chan) {
1377 dev_warn(port->dev,
1378 "dma_request_slave_channel_compat failed\n");
1379 return NULL;
1380 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001381
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001382 memset(&cfg, 0, sizeof(cfg));
1383 cfg.direction = dir;
1384 if (dir == DMA_MEM_TO_DEV) {
1385 cfg.dst_addr = port->mapbase +
1386 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1387 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1388 } else {
1389 cfg.src_addr = port->mapbase +
1390 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1391 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1392 }
1393
1394 ret = dmaengine_slave_config(chan, &cfg);
1395 if (ret) {
1396 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1397 dma_release_channel(chan);
1398 return NULL;
1399 }
1400
1401 return chan;
1402}
1403
1404static void sci_request_dma(struct uart_port *port)
1405{
1406 struct sci_port *s = to_sci_port(port);
1407 struct dma_chan *chan;
1408
1409 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1410
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001411 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001412 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001413
1414 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001415 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001416 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1417 if (chan) {
1418 s->chan_tx = chan;
1419 /* UART circular tx buffer is an aligned page. */
1420 s->tx_dma_addr = dma_map_single(chan->device->dev,
1421 port->state->xmit.buf,
1422 UART_XMIT_SIZE,
1423 DMA_TO_DEVICE);
1424 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1425 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1426 dma_release_channel(chan);
1427 s->chan_tx = NULL;
1428 } else {
1429 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1430 __func__, UART_XMIT_SIZE,
1431 port->state->xmit.buf, &s->tx_dma_addr);
1432 }
1433
1434 INIT_WORK(&s->work_tx, work_fn_tx);
1435 }
1436
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001437 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001438 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1439 if (chan) {
1440 unsigned int i;
1441 dma_addr_t dma;
1442 void *buf;
1443
1444 s->chan_rx = chan;
1445
1446 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1447 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1448 &dma, GFP_KERNEL);
1449 if (!buf) {
1450 dev_warn(port->dev,
1451 "Failed to allocate Rx dma buffer, using PIO\n");
1452 dma_release_channel(chan);
1453 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001454 return;
1455 }
1456
1457 for (i = 0; i < 2; i++) {
1458 struct scatterlist *sg = &s->sg_rx[i];
1459
1460 sg_init_table(sg, 1);
1461 s->rx_buf[i] = buf;
1462 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001463 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001464
1465 buf += s->buf_len_rx;
1466 dma += s->buf_len_rx;
1467 }
1468
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001469 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1470
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001471 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1472 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001473 }
1474}
1475
1476static void sci_free_dma(struct uart_port *port)
1477{
1478 struct sci_port *s = to_sci_port(port);
1479
1480 if (s->chan_tx)
1481 sci_tx_dma_release(s, false);
1482 if (s->chan_rx)
1483 sci_rx_dma_release(s, false);
1484}
1485#else
1486static inline void sci_request_dma(struct uart_port *port)
1487{
1488}
1489
1490static inline void sci_free_dma(struct uart_port *port)
1491{
1492}
1493#endif
1494
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001495static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001497 struct uart_port *port = ptr;
1498 struct sci_port *s = to_sci_port(port);
1499
Ulrich Hecht03940372017-02-03 11:38:18 +01001500#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001501 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001502 u16 scr = serial_port_in(port, SCSCR);
1503 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001504
1505 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001506 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001507 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001508 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001509 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001510 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001511 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001512 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001513 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001514 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001515 serial_port_out(port, SCxSR,
1516 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001517 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1518 jiffies, s->rx_timeout);
1519 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001520
1521 return IRQ_HANDLED;
1522 }
1523#endif
1524
Ulrich Hecht03940372017-02-03 11:38:18 +01001525 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1526 if (!scif_rtrg_enabled(port))
1527 scif_set_rtrg(port, s->rx_trigger);
1528
1529 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1530 s->rx_frame * s->rx_fifo_timeout, 1000));
1531 }
1532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 /* I think sci_receive_chars has to be called irrespective
1534 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1535 * to be disabled?
1536 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001537 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 return IRQ_HANDLED;
1540}
1541
David Howells7d12e782006-10-05 14:55:46 +01001542static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543{
1544 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001545 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Stuart Menefyfd78a762009-07-29 23:01:24 +09001547 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001549 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 return IRQ_HANDLED;
1552}
1553
David Howells7d12e782006-10-05 14:55:46 +01001554static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555{
1556 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001557 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
1559 /* Handle errors */
1560 if (port->type == PORT_SCI) {
1561 if (sci_handle_errors(port)) {
1562 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001563 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001564 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 }
1566 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001567 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001568 if (!s->chan_rx)
1569 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 }
1571
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001572 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
1574 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001575 if (!s->chan_tx)
1576 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
1578 return IRQ_HANDLED;
1579}
1580
David Howells7d12e782006-10-05 14:55:46 +01001581static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582{
1583 struct uart_port *port = ptr;
1584
1585 /* Handle BREAKs */
1586 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001587 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
1589 return IRQ_HANDLED;
1590}
1591
David Howells7d12e782006-10-05 14:55:46 +01001592static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001594 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001595 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001596 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001597 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Paul Mundtb12bb292012-03-30 19:50:15 +09001599 ssr_status = serial_port_in(port, SCxSR);
1600 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001601 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001602 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001603 else if (sci_getreg(port, s->params->overrun_reg)->size)
1604 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001605
Paul Mundtf43dc232011-01-13 15:06:28 +09001606 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
1608 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001609 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001610 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001611 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001612
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001613 /*
1614 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1615 * DR flags
1616 */
1617 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001618 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001619 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001620
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001622 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001623 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001626 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001627 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001629 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001630 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001631 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001632 ret = IRQ_HANDLED;
1633 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001634
Michael Trimarchia8884e32008-10-31 16:10:23 +09001635 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636}
1637
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001638static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001639 const char *desc;
1640 irq_handler_t handler;
1641} sci_irq_desc[] = {
1642 /*
1643 * Split out handlers, the default case.
1644 */
1645 [SCIx_ERI_IRQ] = {
1646 .desc = "rx err",
1647 .handler = sci_er_interrupt,
1648 },
1649
1650 [SCIx_RXI_IRQ] = {
1651 .desc = "rx full",
1652 .handler = sci_rx_interrupt,
1653 },
1654
1655 [SCIx_TXI_IRQ] = {
1656 .desc = "tx empty",
1657 .handler = sci_tx_interrupt,
1658 },
1659
1660 [SCIx_BRI_IRQ] = {
1661 .desc = "break",
1662 .handler = sci_br_interrupt,
1663 },
1664
1665 /*
1666 * Special muxed handler.
1667 */
1668 [SCIx_MUX_IRQ] = {
1669 .desc = "mux",
1670 .handler = sci_mpxed_interrupt,
1671 },
1672};
1673
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674static int sci_request_irq(struct sci_port *port)
1675{
Paul Mundt9174fc82011-06-28 15:25:36 +09001676 struct uart_port *up = &port->port;
1677 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Paul Mundt9174fc82011-06-28 15:25:36 +09001679 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001680 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001681 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001682
Paul Mundt9174fc82011-06-28 15:25:36 +09001683 if (SCIx_IRQ_IS_MUXED(port)) {
1684 i = SCIx_MUX_IRQ;
1685 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001686 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001687 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001688
Paul Mundt0e8963d2012-05-18 18:21:06 +09001689 /*
1690 * Certain port types won't support all of the
1691 * available interrupt sources.
1692 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001693 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001694 continue;
1695 }
1696
Paul Mundt9174fc82011-06-28 15:25:36 +09001697 desc = sci_irq_desc + i;
1698 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1699 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001700 if (!port->irqstr[j]) {
1701 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001702 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001703 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001704
Paul Mundt9174fc82011-06-28 15:25:36 +09001705 ret = request_irq(irq, desc->handler, up->irqflags,
1706 port->irqstr[j], port);
1707 if (unlikely(ret)) {
1708 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1709 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 }
1711 }
1712
1713 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001714
1715out_noirq:
1716 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001717 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001718
1719out_nomem:
1720 while (--j >= 0)
1721 kfree(port->irqstr[j]);
1722
1723 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724}
1725
1726static void sci_free_irq(struct sci_port *port)
1727{
1728 int i;
1729
Paul Mundt9174fc82011-06-28 15:25:36 +09001730 /*
1731 * Intentionally in reverse order so we iterate over the muxed
1732 * IRQ first.
1733 */
1734 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001735 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001736
1737 /*
1738 * Certain port types won't support all of the available
1739 * interrupt sources.
1740 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001741 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001742 continue;
1743
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001744 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001745 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746
Paul Mundt9174fc82011-06-28 15:25:36 +09001747 if (SCIx_IRQ_IS_MUXED(port)) {
1748 /* If there's only one IRQ, we're done. */
1749 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 }
1751 }
1752}
1753
1754static unsigned int sci_tx_empty(struct uart_port *port)
1755{
Paul Mundtb12bb292012-03-30 19:50:15 +09001756 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001757 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001758
1759 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760}
1761
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001762static void sci_set_rts(struct uart_port *port, bool state)
1763{
1764 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1765 u16 data = serial_port_in(port, SCPDR);
1766
1767 /* Active low */
1768 if (state)
1769 data &= ~SCPDR_RTSD;
1770 else
1771 data |= SCPDR_RTSD;
1772 serial_port_out(port, SCPDR, data);
1773
1774 /* RTS# is output */
1775 serial_port_out(port, SCPCR,
1776 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1777 } else if (sci_getreg(port, SCSPTR)->size) {
1778 u16 ctrl = serial_port_in(port, SCSPTR);
1779
1780 /* Active low */
1781 if (state)
1782 ctrl &= ~SCSPTR_RTSDT;
1783 else
1784 ctrl |= SCSPTR_RTSDT;
1785 serial_port_out(port, SCSPTR, ctrl);
1786 }
1787}
1788
1789static bool sci_get_cts(struct uart_port *port)
1790{
1791 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1792 /* Active low */
1793 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1794 } else if (sci_getreg(port, SCSPTR)->size) {
1795 /* Active low */
1796 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1797 }
1798
1799 return true;
1800}
1801
Paul Mundtcdf7c422011-11-24 20:18:32 +09001802/*
1803 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1804 * CTS/RTS is supported in hardware by at least one port and controlled
1805 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1806 * handled via the ->init_pins() op, which is a bit of a one-way street,
1807 * lacking any ability to defer pin control -- this will later be
1808 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001809 *
1810 * Other modes (such as loopback) are supported generically on certain
1811 * port types, but not others. For these it's sufficient to test for the
1812 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001813 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1815{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001816 struct sci_port *s = to_sci_port(port);
1817
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001818 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001819 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001820
1821 /*
1822 * Standard loopback mode for SCFCR ports.
1823 */
1824 reg = sci_getreg(port, SCFCR);
1825 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001826 serial_port_out(port, SCFCR,
1827 serial_port_in(port, SCFCR) |
1828 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001829 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001830
1831 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001832
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001833 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001834 return;
1835
1836 if (!(mctrl & TIOCM_RTS)) {
1837 /* Disable Auto RTS */
1838 serial_port_out(port, SCFCR,
1839 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1840
1841 /* Clear RTS */
1842 sci_set_rts(port, 0);
1843 } else if (s->autorts) {
1844 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1845 /* Enable RTS# pin function */
1846 serial_port_out(port, SCPCR,
1847 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1848 }
1849
1850 /* Enable Auto RTS */
1851 serial_port_out(port, SCFCR,
1852 serial_port_in(port, SCFCR) | SCFCR_MCE);
1853 } else {
1854 /* Set RTS */
1855 sci_set_rts(port, 1);
1856 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857}
1858
1859static unsigned int sci_get_mctrl(struct uart_port *port)
1860{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001861 struct sci_port *s = to_sci_port(port);
1862 struct mctrl_gpios *gpios = s->gpios;
1863 unsigned int mctrl = 0;
1864
1865 mctrl_gpio_get(gpios, &mctrl);
1866
Paul Mundtcdf7c422011-11-24 20:18:32 +09001867 /*
1868 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001869 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001870 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001871 if (s->autorts) {
1872 if (sci_get_cts(port))
1873 mctrl |= TIOCM_CTS;
1874 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001875 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001876 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001877 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1878 mctrl |= TIOCM_DSR;
1879 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1880 mctrl |= TIOCM_CAR;
1881
1882 return mctrl;
1883}
1884
1885static void sci_enable_ms(struct uart_port *port)
1886{
1887 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888}
1889
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890static void sci_break_ctl(struct uart_port *port, int break_state)
1891{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001892 unsigned short scscr, scsptr;
1893
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001894 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001895 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001896 /*
1897 * Not supported by hardware. Most parts couple break and rx
1898 * interrupts together, with break detection always enabled.
1899 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001900 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001901 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001902
1903 scsptr = serial_port_in(port, SCSPTR);
1904 scscr = serial_port_in(port, SCSCR);
1905
1906 if (break_state == -1) {
1907 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1908 scscr &= ~SCSCR_TE;
1909 } else {
1910 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1911 scscr |= SCSCR_TE;
1912 }
1913
1914 serial_port_out(port, SCSPTR, scsptr);
1915 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916}
1917
1918static int sci_startup(struct uart_port *port)
1919{
Magnus Damma5660ad2009-01-21 15:14:38 +00001920 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001921 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001923 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1924
Paul Mundt073e84c2011-01-19 17:30:53 +09001925 ret = sci_request_irq(s);
1926 if (unlikely(ret < 0))
1927 return ret;
1928
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001929 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001930
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 return 0;
1932}
1933
1934static void sci_shutdown(struct uart_port *port)
1935{
Magnus Damma5660ad2009-01-21 15:14:38 +00001936 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001937 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001938 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001940 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1941
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001942 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001943 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1944
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001945 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001947 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001948 /* Stop RX and TX, disable related interrupts, keep clock source */
1949 scr = serial_port_in(port, SCSCR);
1950 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001951 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001952
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001953#ifdef CONFIG_SERIAL_SH_SCI_DMA
1954 if (s->chan_rx) {
1955 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1956 port->line);
1957 del_timer_sync(&s->rx_timer);
1958 }
1959#endif
1960
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001961 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963}
1964
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001965static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1966 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001967{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001968 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001969 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001970 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001971
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001972 if (s->port.type != PORT_HSCIF)
1973 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001974
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001975 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001976 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1977 if (abs(err) >= abs(min_err))
1978 continue;
1979
1980 min_err = err;
1981 *srr = sr - 1;
1982
1983 if (!err)
1984 break;
1985 }
1986
1987 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1988 *srr + 1);
1989 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001990}
1991
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001992static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1993 unsigned long freq, unsigned int *dlr,
1994 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001995{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001996 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001997 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001998
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001999 if (s->port.type != PORT_HSCIF)
2000 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002001
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002002 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002003 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2004 dl = clamp(dl, 1U, 65535U);
2005
2006 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2007 if (abs(err) >= abs(min_err))
2008 continue;
2009
2010 min_err = err;
2011 *dlr = dl;
2012 *srr = sr - 1;
2013
2014 if (!err)
2015 break;
2016 }
2017
2018 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2019 min_err, *dlr, *srr + 1);
2020 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002021}
2022
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002023/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002024static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2025 unsigned int *brr, unsigned int *srr,
2026 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002027{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002028 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002029 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002030 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002031
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002032 if (s->port.type != PORT_HSCIF)
2033 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002034
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002035 /*
2036 * Find the combination of sample rate and clock select with the
2037 * smallest deviation from the desired baud rate.
2038 * Prefer high sample rates to maximise the receive margin.
2039 *
2040 * M: Receive margin (%)
2041 * N: Ratio of bit rate to clock (N = sampling rate)
2042 * D: Clock duty (D = 0 to 1.0)
2043 * L: Frame length (L = 9 to 12)
2044 * F: Absolute value of clock frequency deviation
2045 *
2046 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2047 * (|D - 0.5| / N * (1 + F))|
2048 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2049 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002050 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002051 for (c = 0; c <= 3; c++) {
2052 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002053 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002054
2055 /*
2056 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002057 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002058 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002059 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002060 *
2061 * Watch out for overflow when calculating the desired
2062 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002063 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002064 if (bps > UINT_MAX / prediv)
2065 break;
2066
2067 scrate = prediv * bps;
2068 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002069 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002070
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002071 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002072 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002073 continue;
2074
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002075 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002076 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002077 *srr = sr - 1;
2078 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002079
2080 if (!err)
2081 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002082 }
2083 }
2084
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002085found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002086 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2087 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002088 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002089}
2090
Magnus Damm1ba76222011-08-03 03:47:36 +00002091static void sci_reset(struct uart_port *port)
2092{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002093 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002094 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002095 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002096
2097 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002098 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002099 } while (!(status & SCxSR_TEND(port)));
2100
Paul Mundtb12bb292012-03-30 19:50:15 +09002101 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002102
Paul Mundt0979e0e2011-11-24 18:35:49 +09002103 reg = sci_getreg(port, SCFCR);
2104 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002105 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002106
2107 sci_clear_SCxSR(port,
2108 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2109 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002110 if (sci_getreg(port, SCLSR)->size) {
2111 status = serial_port_in(port, SCLSR);
2112 status &= ~(SCLSR_TO | SCLSR_ORER);
2113 serial_port_out(port, SCLSR, status);
2114 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002115
Ulrich Hecht03940372017-02-03 11:38:18 +01002116 if (s->rx_trigger > 1) {
2117 if (s->rx_fifo_timeout) {
2118 scif_set_rtrg(port, 1);
2119 setup_timer(&s->rx_fifo_timer, rx_fifo_timer_fn,
2120 (unsigned long)s);
2121 } else {
2122 scif_set_rtrg(port, s->rx_trigger);
2123 }
2124 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002125}
2126
Alan Cox606d0992006-12-08 02:38:45 -08002127static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2128 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129{
Ulrich Hecht03940372017-02-03 11:38:18 +01002130 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002131 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2132 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002133 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002134 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002135 int min_err = INT_MAX, err;
2136 unsigned long max_freq = 0;
2137 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002139 if ((termios->c_cflag & CSIZE) == CS7)
2140 smr_val |= SCSMR_CHR;
2141 if (termios->c_cflag & PARENB)
2142 smr_val |= SCSMR_PE;
2143 if (termios->c_cflag & PARODD)
2144 smr_val |= SCSMR_PE | SCSMR_ODD;
2145 if (termios->c_cflag & CSTOPB)
2146 smr_val |= SCSMR_STOP;
2147
Magnus Damm154280f2009-12-22 03:37:28 +00002148 /*
2149 * earlyprintk comes here early on with port->uartclk set to zero.
2150 * the clock framework is not up and running at this point so here
2151 * we assume that 115200 is the maximum baud rate. please note that
2152 * the baud rate is not programmed during earlyprintk - it is assumed
2153 * that the previous boot loader has enabled required clocks and
2154 * setup the baud rate generator hardware for us already.
2155 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002156 if (!port->uartclk) {
2157 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2158 goto done;
2159 }
Magnus Damm154280f2009-12-22 03:37:28 +00002160
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002161 for (i = 0; i < SCI_NUM_CLKS; i++)
2162 max_freq = max(max_freq, s->clk_rates[i]);
2163
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002164 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002165 if (!baud)
2166 goto done;
2167
2168 /*
2169 * There can be multiple sources for the sampling clock. Find the one
2170 * that gives us the smallest deviation from the desired baud rate.
2171 */
2172
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002173 /* Optional Undivided External Clock */
2174 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2175 port->type != PORT_SCIFB) {
2176 err = sci_sck_calc(s, baud, &srr1);
2177 if (abs(err) < abs(min_err)) {
2178 best_clk = SCI_SCK;
2179 scr_val = SCSCR_CKE1;
2180 sccks = SCCKS_CKS;
2181 min_err = err;
2182 srr = srr1;
2183 if (!err)
2184 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002185 }
2186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002188 /* Optional BRG Frequency Divided External Clock */
2189 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2190 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2191 &srr1);
2192 if (abs(err) < abs(min_err)) {
2193 best_clk = SCI_SCIF_CLK;
2194 scr_val = SCSCR_CKE1;
2195 sccks = 0;
2196 min_err = err;
2197 dl = dl1;
2198 srr = srr1;
2199 if (!err)
2200 goto done;
2201 }
2202 }
2203
2204 /* Optional BRG Frequency Divided Internal Clock */
2205 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2206 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2207 &srr1);
2208 if (abs(err) < abs(min_err)) {
2209 best_clk = SCI_BRG_INT;
2210 scr_val = SCSCR_CKE1;
2211 sccks = SCCKS_XIN;
2212 min_err = err;
2213 dl = dl1;
2214 srr = srr1;
2215 if (!min_err)
2216 goto done;
2217 }
2218 }
2219
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002220 /* Divided Functional Clock using standard Bit Rate Register */
2221 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2222 if (abs(err) < abs(min_err)) {
2223 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002224 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002225 min_err = err;
2226 brr = brr1;
2227 srr = srr1;
2228 cks = cks1;
2229 }
2230
2231done:
2232 if (best_clk >= 0)
2233 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2234 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235
Paul Mundt23241d42011-06-28 13:55:31 +09002236 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002237
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002238 /*
2239 * Program the optional External Baud Rate Generator (BRG) first.
2240 * It controls the mux to select (H)SCK or frequency divided clock.
2241 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002242 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2243 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002244 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002245 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002246
Magnus Damm1ba76222011-08-03 03:47:36 +00002247 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002248
Paul Mundte108b2c2006-09-27 16:32:13 +09002249 uart_update_timeout(port, termios->c_cflag, baud);
2250
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002251 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002252 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2253 switch (srr + 1) {
2254 case 5: smr_val |= SCSMR_SRC_5; break;
2255 case 7: smr_val |= SCSMR_SRC_7; break;
2256 case 11: smr_val |= SCSMR_SRC_11; break;
2257 case 13: smr_val |= SCSMR_SRC_13; break;
2258 case 16: smr_val |= SCSMR_SRC_16; break;
2259 case 17: smr_val |= SCSMR_SRC_17; break;
2260 case 19: smr_val |= SCSMR_SRC_19; break;
2261 case 27: smr_val |= SCSMR_SRC_27; break;
2262 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002263 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002264 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002265 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2266 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002267 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002268 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002269 serial_port_out(port, SCBRR, brr);
2270 if (sci_getreg(port, HSSRR)->size)
2271 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2272
2273 /* Wait one bit interval */
2274 udelay((1000000 + (baud - 1)) / baud);
2275 } else {
2276 /* Don't touch the bit rate configuration */
2277 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002278 smr_val |= serial_port_in(port, SCSMR) &
2279 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002280 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2281 serial_port_out(port, SCSCR, scr_val);
2282 serial_port_out(port, SCSMR, smr_val);
2283 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Paul Mundtd5701642008-12-16 20:07:27 +09002285 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002286
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002287 port->status &= ~UPSTAT_AUTOCTS;
2288 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002289 reg = sci_getreg(port, SCFCR);
2290 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002291 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002292
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002293 if ((port->flags & UPF_HARD_FLOW) &&
2294 (termios->c_cflag & CRTSCTS)) {
2295 /* There is no CTS interrupt to restart the hardware */
2296 port->status |= UPSTAT_AUTOCTS;
2297 /* MCE is enabled when RTS is raised */
2298 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002299 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002300
2301 /*
2302 * As we've done a sci_reset() above, ensure we don't
2303 * interfere with the FIFOs while toggling MCE. As the
2304 * reset values could still be set, simply mask them out.
2305 */
2306 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2307
Paul Mundtb12bb292012-03-30 19:50:15 +09002308 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002309 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002310
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002311 scr_val |= SCSCR_RE | SCSCR_TE |
2312 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002313 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2314 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002315 if ((srr + 1 == 5) &&
2316 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2317 /*
2318 * In asynchronous mode, when the sampling rate is 1/5, first
2319 * received data may become invalid on some SCIFA and SCIFB.
2320 * To avoid this problem wait more than 1 serial data time (1
2321 * bit time x serial data number) after setting SCSCR.RE = 1.
2322 */
2323 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002326 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002327 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002328 * See serial_core.c::uart_update_timeout().
2329 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2330 * function calculates 1 jiffie for the data plus 5 jiffies for the
2331 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2332 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2333 * value obtained by this formula is too small. Therefore, if the value
2334 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002335 */
Ulrich Hecht03940372017-02-03 11:38:18 +01002336 /* byte size and parity */
2337 switch (termios->c_cflag & CSIZE) {
2338 case CS5:
2339 bits = 7;
2340 break;
2341 case CS6:
2342 bits = 8;
2343 break;
2344 case CS7:
2345 bits = 9;
2346 break;
2347 default:
2348 bits = 10;
2349 break;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002350 }
Ulrich Hecht03940372017-02-03 11:38:18 +01002351
2352 if (termios->c_cflag & CSTOPB)
2353 bits++;
2354 if (termios->c_cflag & PARENB)
2355 bits++;
2356
2357 s->rx_frame = (100 * bits * HZ) / (baud / 10);
2358#ifdef CONFIG_SERIAL_SH_SCI_DMA
2359 s->rx_timeout = DIV_ROUND_UP(s->buf_len_rx * 2 * s->rx_frame, 1000);
2360 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
2361 s->rx_timeout * 1000 / HZ, port->timeout);
2362 if (s->rx_timeout < msecs_to_jiffies(20))
2363 s->rx_timeout = msecs_to_jiffies(20);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002364#endif
2365
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002367 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002368
Paul Mundt23241d42011-06-28 13:55:31 +09002369 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002370
2371 if (UART_ENABLE_MS(port, termios->c_cflag))
2372 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373}
2374
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002375static void sci_pm(struct uart_port *port, unsigned int state,
2376 unsigned int oldstate)
2377{
2378 struct sci_port *sci_port = to_sci_port(port);
2379
2380 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002381 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002382 sci_port_disable(sci_port);
2383 break;
2384 default:
2385 sci_port_enable(sci_port);
2386 break;
2387 }
2388}
2389
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390static const char *sci_type(struct uart_port *port)
2391{
2392 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002393 case PORT_IRDA:
2394 return "irda";
2395 case PORT_SCI:
2396 return "sci";
2397 case PORT_SCIF:
2398 return "scif";
2399 case PORT_SCIFA:
2400 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002401 case PORT_SCIFB:
2402 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002403 case PORT_HSCIF:
2404 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 }
2406
Paul Mundtfa439722008-09-04 18:53:58 +09002407 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408}
2409
Paul Mundtf6e94952011-01-21 15:25:36 +09002410static int sci_remap_port(struct uart_port *port)
2411{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002412 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002413
2414 /*
2415 * Nothing to do if there's already an established membase.
2416 */
2417 if (port->membase)
2418 return 0;
2419
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002420 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002421 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002422 if (unlikely(!port->membase)) {
2423 dev_err(port->dev, "can't remap port#%d\n", port->line);
2424 return -ENXIO;
2425 }
2426 } else {
2427 /*
2428 * For the simple (and majority of) cases where we don't
2429 * need to do any remapping, just cast the cookie
2430 * directly.
2431 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002432 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002433 }
2434
2435 return 0;
2436}
2437
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438static void sci_release_port(struct uart_port *port)
2439{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002440 struct sci_port *sport = to_sci_port(port);
2441
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002442 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002443 iounmap(port->membase);
2444 port->membase = NULL;
2445 }
2446
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002447 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448}
2449
2450static int sci_request_port(struct uart_port *port)
2451{
Paul Mundte2651642011-01-20 21:24:03 +09002452 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002453 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002454 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002456 res = request_mem_region(port->mapbase, sport->reg_size,
2457 dev_name(port->dev));
2458 if (unlikely(res == NULL)) {
2459 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002460 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002461 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462
Paul Mundtf6e94952011-01-21 15:25:36 +09002463 ret = sci_remap_port(port);
2464 if (unlikely(ret != 0)) {
2465 release_resource(res);
2466 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002467 }
Paul Mundte2651642011-01-20 21:24:03 +09002468
2469 return 0;
2470}
2471
2472static void sci_config_port(struct uart_port *port, int flags)
2473{
2474 if (flags & UART_CONFIG_TYPE) {
2475 struct sci_port *sport = to_sci_port(port);
2476
2477 port->type = sport->cfg->type;
2478 sci_request_port(port);
2479 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480}
2481
2482static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2483{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 if (ser->baud_base < 2400)
2485 /* No paper tape reader for Mitch.. */
2486 return -EINVAL;
2487
2488 return 0;
2489}
2490
Julia Lawall069a47e2016-09-01 19:51:35 +02002491static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 .tx_empty = sci_tx_empty,
2493 .set_mctrl = sci_set_mctrl,
2494 .get_mctrl = sci_get_mctrl,
2495 .start_tx = sci_start_tx,
2496 .stop_tx = sci_stop_tx,
2497 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002498 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 .break_ctl = sci_break_ctl,
2500 .startup = sci_startup,
2501 .shutdown = sci_shutdown,
2502 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002503 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 .type = sci_type,
2505 .release_port = sci_release_port,
2506 .request_port = sci_request_port,
2507 .config_port = sci_config_port,
2508 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002509#ifdef CONFIG_CONSOLE_POLL
2510 .poll_get_char = sci_poll_get_char,
2511 .poll_put_char = sci_poll_put_char,
2512#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513};
2514
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002515static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2516{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002517 const char *clk_names[] = {
2518 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002519 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002520 [SCI_BRG_INT] = "brg_int",
2521 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002522 };
2523 struct clk *clk;
2524 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002525
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002526 if (sci_port->cfg->type == PORT_HSCIF)
2527 clk_names[SCI_SCK] = "hsck";
2528
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002529 for (i = 0; i < SCI_NUM_CLKS; i++) {
2530 clk = devm_clk_get(dev, clk_names[i]);
2531 if (PTR_ERR(clk) == -EPROBE_DEFER)
2532 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002533
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002534 if (IS_ERR(clk) && i == SCI_FCK) {
2535 /*
2536 * "fck" used to be called "sci_ick", and we need to
2537 * maintain DT backward compatibility.
2538 */
2539 clk = devm_clk_get(dev, "sci_ick");
2540 if (PTR_ERR(clk) == -EPROBE_DEFER)
2541 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002542
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002543 if (!IS_ERR(clk))
2544 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002545
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002546 /*
2547 * Not all SH platforms declare a clock lookup entry
2548 * for SCI devices, in which case we need to get the
2549 * global "peripheral_clk" clock.
2550 */
2551 clk = devm_clk_get(dev, "peripheral_clk");
2552 if (!IS_ERR(clk))
2553 goto found;
2554
2555 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2556 PTR_ERR(clk));
2557 return PTR_ERR(clk);
2558 }
2559
2560found:
2561 if (IS_ERR(clk))
2562 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2563 PTR_ERR(clk));
2564 else
2565 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2566 clk, clk);
2567 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2568 }
2569 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002570}
2571
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002572static const struct sci_port_params *
2573sci_probe_regmap(const struct plat_sci_port *cfg)
2574{
2575 unsigned int regtype;
2576
2577 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2578 return &sci_port_params[cfg->regtype];
2579
2580 switch (cfg->type) {
2581 case PORT_SCI:
2582 regtype = SCIx_SCI_REGTYPE;
2583 break;
2584 case PORT_IRDA:
2585 regtype = SCIx_IRDA_REGTYPE;
2586 break;
2587 case PORT_SCIFA:
2588 regtype = SCIx_SCIFA_REGTYPE;
2589 break;
2590 case PORT_SCIFB:
2591 regtype = SCIx_SCIFB_REGTYPE;
2592 break;
2593 case PORT_SCIF:
2594 /*
2595 * The SH-4 is a bit of a misnomer here, although that's
2596 * where this particular port layout originated. This
2597 * configuration (or some slight variation thereof)
2598 * remains the dominant model for all SCIFs.
2599 */
2600 regtype = SCIx_SH4_SCIF_REGTYPE;
2601 break;
2602 case PORT_HSCIF:
2603 regtype = SCIx_HSCIF_REGTYPE;
2604 break;
2605 default:
2606 pr_err("Can't probe register map for given port\n");
2607 return NULL;
2608 }
2609
2610 return &sci_port_params[regtype];
2611}
2612
Bill Pemberton9671f092012-11-19 13:21:50 -05002613static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002614 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002615 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002616{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002617 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002618 const struct resource *res;
2619 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002620 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002621
Paul Mundt50f09592011-12-02 20:09:48 +09002622 sci_port->cfg = p;
2623
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002624 port->ops = &sci_uart_ops;
2625 port->iotype = UPIO_MEM;
2626 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002627
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002628 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2629 if (res == NULL)
2630 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002631
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002632 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002633 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002634
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002635 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2636 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002637
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002638 /* The SCI generates several interrupts. They can be muxed together or
2639 * connected to different interrupt lines. In the muxed case only one
2640 * interrupt resource is specified. In the non-muxed case three or four
2641 * interrupt resources are specified, as the BRI interrupt is optional.
2642 */
2643 if (sci_port->irqs[0] < 0)
2644 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002645
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002646 if (sci_port->irqs[1] < 0) {
2647 sci_port->irqs[1] = sci_port->irqs[0];
2648 sci_port->irqs[2] = sci_port->irqs[0];
2649 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002650 }
2651
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002652 sci_port->params = sci_probe_regmap(p);
2653 if (unlikely(sci_port->params == NULL))
2654 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002655
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002656 switch (p->type) {
2657 case PORT_SCIFB:
2658 sci_port->rx_trigger = 48;
2659 break;
2660 case PORT_HSCIF:
2661 sci_port->rx_trigger = 64;
2662 break;
2663 case PORT_SCIFA:
2664 sci_port->rx_trigger = 32;
2665 break;
2666 case PORT_SCIF:
2667 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2668 /* RX triggering not implemented for this IP */
2669 sci_port->rx_trigger = 1;
2670 else
2671 sci_port->rx_trigger = 8;
2672 break;
2673 default:
2674 sci_port->rx_trigger = 1;
2675 break;
2676 }
2677
Ulrich Hecht03940372017-02-03 11:38:18 +01002678 sci_port->rx_fifo_timeout = 0;
2679
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002680 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2681 * match the SoC datasheet, this should be investigated. Let platform
2682 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002683 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002684 sci_port->sampling_rate_mask = p->sampling_rate
2685 ? SCI_SR(p->sampling_rate)
2686 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002687
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002688 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002689 ret = sci_init_clocks(sci_port, &dev->dev);
2690 if (ret < 0)
2691 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002692
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002693 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002694
2695 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002696 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002697
Paul Mundtce6738b2011-01-19 15:24:40 +09002698 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002699 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002700 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002701
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002702 if (port->type == PORT_SCI) {
2703 if (sci_port->reg_size >= 0x20)
2704 port->regshift = 2;
2705 else
2706 port->regshift = 1;
2707 }
2708
Paul Mundtce6738b2011-01-19 15:24:40 +09002709 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002710 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002711 * for the multi-IRQ ports, which is where we are primarily
2712 * concerned with the shutdown path synchronization.
2713 *
2714 * For the muxed case there's nothing more to do.
2715 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002716 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002717 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002718
Paul Mundt61a69762011-06-14 12:40:19 +09002719 port->serial_in = sci_serial_in;
2720 port->serial_out = sci_serial_out;
2721
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002722 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002723}
2724
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002725static void sci_cleanup_single(struct sci_port *port)
2726{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002727 pm_runtime_disable(port->port.dev);
2728}
2729
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002730#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2731 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002732static void serial_console_putchar(struct uart_port *port, int ch)
2733{
2734 sci_poll_put_char(port, ch);
2735}
2736
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737/*
2738 * Print a string to the serial port trying not to disturb
2739 * any possible real use of the port...
2740 */
2741static void serial_console_write(struct console *co, const char *s,
2742 unsigned count)
2743{
Paul Mundt906b17d2011-01-21 16:19:53 +09002744 struct sci_port *sci_port = &sci_ports[co->index];
2745 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002746 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002747 unsigned long flags;
2748 int locked = 1;
2749
2750 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002751#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002752 if (port->sysrq)
2753 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002754 else
2755#endif
2756 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002757 locked = spin_trylock(&port->lock);
2758 else
2759 spin_lock(&port->lock);
2760
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002761 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002762 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002763 ctrl_temp = SCSCR_RE | SCSCR_TE |
2764 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002765 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2766 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002767
Magnus Damm501b8252009-01-21 15:14:30 +00002768 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002769
2770 /* wait until fifo is empty and last bit has been transmitted */
2771 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002772 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002773 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002774
2775 /* restore the SCSCR */
2776 serial_port_out(port, SCSCR, ctrl);
2777
2778 if (locked)
2779 spin_unlock(&port->lock);
2780 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781}
2782
Bill Pemberton9671f092012-11-19 13:21:50 -05002783static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002785 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 struct uart_port *port;
2787 int baud = 115200;
2788 int bits = 8;
2789 int parity = 'n';
2790 int flow = 'n';
2791 int ret;
2792
Paul Mundte108b2c2006-09-27 16:32:13 +09002793 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002794 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002795 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002796 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002797 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002798
Paul Mundt906b17d2011-01-21 16:19:53 +09002799 sci_port = &sci_ports[co->index];
2800 port = &sci_port->port;
2801
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002802 /*
2803 * Refuse to handle uninitialized ports.
2804 */
2805 if (!port->ops)
2806 return -ENODEV;
2807
Paul Mundtf6e94952011-01-21 15:25:36 +09002808 ret = sci_remap_port(port);
2809 if (unlikely(ret != 0))
2810 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002811
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812 if (options)
2813 uart_parse_options(options, &baud, &parity, &bits, &flow);
2814
Paul Mundtab7cfb52011-06-01 14:47:42 +09002815 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816}
2817
2818static struct console serial_console = {
2819 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002820 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821 .write = serial_console_write,
2822 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002823 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002825 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826};
2827
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002828static struct console early_serial_console = {
2829 .name = "early_ttySC",
2830 .write = serial_console_write,
2831 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002832 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002833};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002834
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002835static char early_serial_buf[32];
2836
Bill Pemberton9671f092012-11-19 13:21:50 -05002837static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002838{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002839 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002840
2841 if (early_serial_console.data)
2842 return -EEXIST;
2843
2844 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002845
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002846 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002847
2848 serial_console_setup(&early_serial_console, early_serial_buf);
2849
2850 if (!strstr(early_serial_buf, "keep"))
2851 early_serial_console.flags |= CON_BOOT;
2852
2853 register_console(&early_serial_console);
2854 return 0;
2855}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002856
2857#define SCI_CONSOLE (&serial_console)
2858
Paul Mundtecdf8a42011-01-21 00:05:48 +09002859#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002860static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002861{
2862 return -EINVAL;
2863}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002865#define SCI_CONSOLE NULL
2866
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002867#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002869static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
2871static struct uart_driver sci_uart_driver = {
2872 .owner = THIS_MODULE,
2873 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874 .dev_name = "ttySC",
2875 .major = SCI_MAJOR,
2876 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002877 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878 .cons = SCI_CONSOLE,
2879};
2880
Paul Mundt54507f62009-05-08 23:48:33 +09002881static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002882{
Paul Mundtd535a232011-01-19 17:19:35 +09002883 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002884
Paul Mundtd535a232011-01-19 17:19:35 +09002885 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002886
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002887 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002888
Magnus Damme552de22009-01-21 15:13:42 +00002889 return 0;
2890}
2891
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002892
2893#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2894#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2895#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002896
2897static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002898 /* SoC-specific types */
2899 {
2900 .compatible = "renesas,scif-r7s72100",
2901 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2902 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002903 /* Family-specific types */
2904 {
2905 .compatible = "renesas,rcar-gen1-scif",
2906 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2907 }, {
2908 .compatible = "renesas,rcar-gen2-scif",
2909 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2910 }, {
2911 .compatible = "renesas,rcar-gen3-scif",
2912 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2913 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002914 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002915 {
2916 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002917 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002918 }, {
2919 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002920 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002921 }, {
2922 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002923 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002924 }, {
2925 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002926 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002927 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002928 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002929 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002930 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002931 /* Terminator */
2932 },
2933};
2934MODULE_DEVICE_TABLE(of, of_sci_match);
2935
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01002936static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
2937 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002938{
2939 struct device_node *np = pdev->dev.of_node;
2940 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002941 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002942 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002943 int id;
2944
2945 if (!IS_ENABLED(CONFIG_OF) || !np)
2946 return NULL;
2947
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002948 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002949 if (!match)
2950 return NULL;
2951
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002952 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002953 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002954 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002955
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002956 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002957 id = of_alias_get_id(np, "serial");
2958 if (id < 0) {
2959 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2960 return NULL;
2961 }
2962
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002963 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002964 *dev_id = id;
2965
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002966 p->type = SCI_OF_TYPE(match->data);
2967 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002968
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002969 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002970 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002971
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002972 return p;
2973}
2974
Bill Pemberton9671f092012-11-19 13:21:50 -05002975static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002976 unsigned int index,
2977 struct plat_sci_port *p,
2978 struct sci_port *sciport)
2979{
Magnus Damm0ee70712009-01-21 15:13:50 +00002980 int ret;
2981
2982 /* Sanity check */
2983 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002984 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002985 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002986 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002987 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002988 }
2989
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002990 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002991 if (ret)
2992 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002993
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002994 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2995 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2996 return PTR_ERR(sciport->gpios);
2997
Laurent Pinchart97ed9792017-01-11 16:43:39 +02002998 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002999 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3000 UART_GPIO_CTS)) ||
3001 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3002 UART_GPIO_RTS))) {
3003 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3004 return -EINVAL;
3005 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003006 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003007 }
3008
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003009 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3010 if (ret) {
3011 sci_cleanup_single(sciport);
3012 return ret;
3013 }
3014
3015 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003016}
3017
Bill Pemberton9671f092012-11-19 13:21:50 -05003018static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003020 struct plat_sci_port *p;
3021 struct sci_port *sp;
3022 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003023 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003024
Paul Mundtecdf8a42011-01-21 00:05:48 +09003025 /*
3026 * If we've come here via earlyprintk initialization, head off to
3027 * the special early probe. We don't have sufficient device state
3028 * to make it beyond this yet.
3029 */
3030 if (is_early_platform_device(dev))
3031 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003032
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003033 if (dev->dev.of_node) {
3034 p = sci_parse_dt(dev, &dev_id);
3035 if (p == NULL)
3036 return -EINVAL;
3037 } else {
3038 p = dev->dev.platform_data;
3039 if (p == NULL) {
3040 dev_err(&dev->dev, "no platform data supplied\n");
3041 return -EINVAL;
3042 }
3043
3044 dev_id = dev->id;
3045 }
3046
3047 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003048 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003049
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003050 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003051 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003052 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003053
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054#ifdef CONFIG_SH_STANDARD_BIOS
3055 sh_bios_gdb_detach();
3056#endif
3057
Paul Mundte108b2c2006-09-27 16:32:13 +09003058 return 0;
3059}
3060
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003061static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003062{
Paul Mundtd535a232011-01-19 17:19:35 +09003063 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003064
Paul Mundtd535a232011-01-19 17:19:35 +09003065 if (sport)
3066 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003067
3068 return 0;
3069}
3070
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003071static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003072{
Paul Mundtd535a232011-01-19 17:19:35 +09003073 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003074
Paul Mundtd535a232011-01-19 17:19:35 +09003075 if (sport)
3076 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003077
3078 return 0;
3079}
3080
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003081static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003082
Paul Mundte108b2c2006-09-27 16:32:13 +09003083static struct platform_driver sci_driver = {
3084 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003085 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003086 .driver = {
3087 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003088 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003089 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003090 },
3091};
3092
3093static int __init sci_init(void)
3094{
3095 int ret;
3096
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003097 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003098
Paul Mundte108b2c2006-09-27 16:32:13 +09003099 ret = uart_register_driver(&sci_uart_driver);
3100 if (likely(ret == 0)) {
3101 ret = platform_driver_register(&sci_driver);
3102 if (unlikely(ret))
3103 uart_unregister_driver(&sci_uart_driver);
3104 }
3105
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106 return ret;
3107}
3108
3109static void __exit sci_exit(void)
3110{
Paul Mundte108b2c2006-09-27 16:32:13 +09003111 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 uart_unregister_driver(&sci_uart_driver);
3113}
3114
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003115#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3116early_platform_init_buffer("earlyprintk", &sci_driver,
3117 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3118#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003119#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3120static struct __init plat_sci_port port_cfg;
3121
3122static int __init early_console_setup(struct earlycon_device *device,
3123 int type)
3124{
3125 if (!device->port.membase)
3126 return -ENODEV;
3127
3128 device->port.serial_in = sci_serial_in;
3129 device->port.serial_out = sci_serial_out;
3130 device->port.type = type;
3131 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003132 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003133 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003134 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003135 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3136 sci_serial_out(&sci_ports[0].port, SCSCR,
3137 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003138
3139 device->con->write = serial_console_write;
3140 return 0;
3141}
3142static int __init sci_early_console_setup(struct earlycon_device *device,
3143 const char *opt)
3144{
3145 return early_console_setup(device, PORT_SCI);
3146}
3147static int __init scif_early_console_setup(struct earlycon_device *device,
3148 const char *opt)
3149{
3150 return early_console_setup(device, PORT_SCIF);
3151}
3152static int __init scifa_early_console_setup(struct earlycon_device *device,
3153 const char *opt)
3154{
3155 return early_console_setup(device, PORT_SCIFA);
3156}
3157static int __init scifb_early_console_setup(struct earlycon_device *device,
3158 const char *opt)
3159{
3160 return early_console_setup(device, PORT_SCIFB);
3161}
3162static int __init hscif_early_console_setup(struct earlycon_device *device,
3163 const char *opt)
3164{
3165 return early_console_setup(device, PORT_HSCIF);
3166}
3167
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003168OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003169OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003170OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003171OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003172OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3173#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3174
Linus Torvalds1da177e2005-04-16 15:20:36 -07003175module_init(sci_init);
3176module_exit(sci_exit);
3177
Paul Mundte108b2c2006-09-27 16:32:13 +09003178MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003179MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003180MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003181MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");