blob: ed465572491ea5b6d7814753d033db458878d222 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Tomi Valkeinen35a339a2016-02-19 16:54:36 +020028#include "omapdss.h"
29
Laurent Pinchartd874b3a2017-08-05 01:44:19 +030030#define MAX_DSS_LCD_MANAGERS 3
31#define MAX_NUM_DSI 2
32
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#ifdef pr_fmt
34#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020035#endif
36
37#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020039#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020041#endif
42
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053043#define DSSDBG(format, ...) \
44 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020045
46#ifdef DSS_SUBSYS_NAME
47#define DSSERR(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080048 pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#else
50#define DSSERR(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080051 pr_err("omapdss error: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020052#endif
53
54#ifdef DSS_SUBSYS_NAME
55#define DSSINFO(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080056 pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020057#else
58#define DSSINFO(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080059 pr_info("omapdss: " format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060#endif
61
62#ifdef DSS_SUBSYS_NAME
63#define DSSWARN(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080064 pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020065#else
66#define DSSWARN(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080067 pr_warn("omapdss: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020068#endif
69
70/* OMAP TRM gives bitfields as start:end, where start is the higher bit
71 number. For example 7:0 */
72#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
73#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
74#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
75#define FLD_MOD(orig, val, start, end) \
76 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
77
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030078enum dss_model {
79 DSS_MODEL_OMAP2,
80 DSS_MODEL_OMAP3,
81 DSS_MODEL_OMAP4,
82 DSS_MODEL_OMAP5,
83 DSS_MODEL_DRA7,
84};
85
Archit Taneja569969d2011-08-22 17:41:57 +053086enum dss_io_pad_mode {
87 DSS_IO_PAD_MODE_RESET,
88 DSS_IO_PAD_MODE_RFBI,
89 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020090};
91
Mythri P K7ed024a2011-03-09 16:31:38 +053092enum dss_hdmi_venc_clk_source_select {
93 DSS_VENC_TV_CLK = 0,
94 DSS_HDMI_M_PCLK = 1,
95};
96
Archit Taneja6ff8aa32011-08-25 18:35:58 +053097enum dss_dsi_content_type {
98 DSS_DSI_CONTENT_DCS,
99 DSS_DSI_CONTENT_GENERIC,
100};
101
Archit Tanejad9ac7732012-09-22 12:38:19 +0530102enum dss_writeback_channel {
103 DSS_WB_LCD1_MGR = 0,
104 DSS_WB_LCD2_MGR = 1,
105 DSS_WB_TV_MGR = 2,
106 DSS_WB_OVL0 = 3,
107 DSS_WB_OVL1 = 4,
108 DSS_WB_OVL2 = 5,
109 DSS_WB_OVL3 = 6,
110 DSS_WB_LCD3_MGR = 7,
111};
112
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300113enum dss_clk_source {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300114 DSS_CLK_SRC_FCK = 0,
115
116 DSS_CLK_SRC_PLL1_1,
117 DSS_CLK_SRC_PLL1_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300118 DSS_CLK_SRC_PLL1_3,
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300119
120 DSS_CLK_SRC_PLL2_1,
121 DSS_CLK_SRC_PLL2_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300122 DSS_CLK_SRC_PLL2_3,
123
124 DSS_CLK_SRC_HDMI_PLL,
Tomi Valkeinenbe5d7312016-05-17 13:31:14 +0300125};
126
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200127enum dss_pll_id {
128 DSS_PLL_DSI1,
129 DSS_PLL_DSI2,
130 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200131 DSS_PLL_VIDEO1,
132 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200133};
134
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300135struct dss_pll;
136
137#define DSS_PLL_MAX_HSDIVS 4
138
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300139enum dss_pll_type {
140 DSS_PLL_TYPE_A,
141 DSS_PLL_TYPE_B,
142};
143
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300144/*
145 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
146 * Type-B PLLs: clkout[0] refers to m2.
147 */
148struct dss_pll_clock_info {
149 /* rates that we get with dividers below */
150 unsigned long fint;
151 unsigned long clkdco;
152 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
153
154 /* dividers */
155 u16 n;
156 u16 m;
157 u32 mf;
158 u16 mX[DSS_PLL_MAX_HSDIVS];
159 u16 sd;
160};
161
162struct dss_pll_ops {
163 int (*enable)(struct dss_pll *pll);
164 void (*disable)(struct dss_pll *pll);
165 int (*set_config)(struct dss_pll *pll,
166 const struct dss_pll_clock_info *cinfo);
167};
168
169struct dss_pll_hw {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300170 enum dss_pll_type type;
171
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300172 unsigned n_max;
173 unsigned m_min;
174 unsigned m_max;
175 unsigned mX_max;
176
177 unsigned long fint_min, fint_max;
178 unsigned long clkdco_min, clkdco_low, clkdco_max;
179
180 u8 n_msb, n_lsb;
181 u8 m_msb, m_lsb;
182 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
183
184 bool has_stopmode;
185 bool has_freqsel;
186 bool has_selfreqdco;
187 bool has_refsel;
Tomi Valkeinen0c43f1e02017-06-13 12:02:10 +0300188
189 /* DRA7 errata i886: use high N & M to avoid jitter */
190 bool errata_i886;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300191};
192
193struct dss_pll {
194 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200195 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300196
197 struct clk *clkin;
198 struct regulator *regulator;
199
200 void __iomem *base;
201
202 const struct dss_pll_hw *hw;
203
204 const struct dss_pll_ops *ops;
205
206 struct dss_pll_clock_info cinfo;
207};
208
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +0300209/* Defines a generic omap register field */
210struct dss_reg_field {
211 u8 start, end;
212};
213
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200214struct dispc_clock_info {
215 /* rates that we get with dividers below */
216 unsigned long lck;
217 unsigned long pck;
218
219 /* dividers */
220 u16 lck_div;
221 u16 pck_div;
222};
223
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530224struct dss_lcd_mgr_config {
225 enum dss_io_pad_mode io_pad_mode;
226
227 bool stallmode;
228 bool fifohandcheck;
229
230 struct dispc_clock_info clock_info;
231
232 int video_port_width;
233
234 int lcden_sig_polarity;
235};
236
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200237struct seq_file;
238struct platform_device;
239
240/* core */
Laurent Pinchart493b6832017-08-05 01:43:54 +0300241static inline int dss_set_min_bus_tput(struct device *dev, unsigned long tput)
242{
243 /* To be implemented when the OMAP platform will provide this feature */
244 return 0;
245}
246
Archit Tanejaf476ae92012-06-29 14:37:03 +0530247static inline bool dss_mgr_is_lcd(enum omap_channel id)
248{
249 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
250 id == OMAP_DSS_CHANNEL_LCD3)
251 return true;
252 else
253 return false;
254}
255
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200256/* DSS */
Laurent Pinchart11765d12017-08-05 01:44:01 +0300257#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
258int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
259#else
260static inline int dss_debugfs_create_file(const char *name,
261 void (*write)(struct seq_file *))
262{
263 return 0;
264}
265#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
266
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200267int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000268void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200269
Tomi Valkeinen99767542014-07-04 13:38:27 +0530270int dss_runtime_get(void);
271void dss_runtime_put(void);
272
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200273unsigned long dss_get_dispc_clk_rate(void);
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300274unsigned long dss_get_max_fck_rate(void);
Laurent Pinchart51919572017-08-05 01:44:18 +0300275enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel);
Archit Taneja064c2a42014-04-23 18:00:18 +0530276int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530277void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300278enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300279const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000280void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281
Tomi Valkeinen99767542014-07-04 13:38:27 +0530282/* DSS VIDEO PLL */
283struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
284 struct regulator *regulator);
285void dss_video_pll_uninit(struct dss_pll *pll);
286
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530287void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530288
Archit Taneja889b4fd2012-07-20 17:18:49 +0530289void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290int dss_sdi_enable(void);
291void dss_sdi_disable(void);
292
Archit Taneja5a8b5722011-05-12 17:26:29 +0530293void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300294 enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600295void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300296 enum dss_clk_source clk_src);
297enum dss_clk_source dss_get_dispc_clk_source(void);
298enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
299enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200300
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301void dss_set_venc_output(enum omap_dss_venc_type type);
302void dss_set_dac_pwrdn_bgz(bool enable);
303
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200304int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200305
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200306typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200307bool dss_div_calc(unsigned long pck, unsigned long fck_min,
308 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200309
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200310/* SDI */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530311#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300312int sdi_init_port(struct platform_device *pdev, struct device_node *port);
313void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530314#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300315static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530316 struct device_node *port)
317{
318 return 0;
319}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300320static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530321{
322}
323#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200324
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200325/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300326
Jani Nikula368a1482010-05-07 11:58:41 +0200327#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530328
329struct dentry;
330struct file_operations;
331
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200332int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300333void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200334
335void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200337void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530338
Jani Nikula368a1482010-05-07 11:58:41 +0200339#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200340
341/* DPI */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530342#ifdef CONFIG_OMAP2_DSS_DPI
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300343int dpi_init_port(struct platform_device *pdev, struct device_node *port,
344 enum dss_model dss_model);
Tomi Valkeinenede92692015-06-04 14:12:16 +0300345void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530346#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300347static inline int dpi_init_port(struct platform_device *pdev,
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300348 struct device_node *port, enum dss_model dss_model)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530349{
350 return 0;
351}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300352static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530353{
354}
355#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200356
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200357/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200358int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300359void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200361
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200362int dispc_runtime_get(void);
363void dispc_runtime_put(void);
364
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365void dispc_enable_sidle(void);
366void dispc_disable_sidle(void);
367
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368void dispc_lcd_enable_signal(bool enable);
369void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300370void dispc_enable_fifomerge(bool enable);
371void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300372
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200373typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
374 unsigned long pck, void *data);
375bool dispc_div_calc(unsigned long dispc,
376 unsigned long pck_min, unsigned long pck_max,
377 dispc_div_calc_func func, void *data);
378
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300379bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300380int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
381 struct dispc_clock_info *cinfo);
382
383
Jyri Sarha864050c2017-03-24 16:47:52 +0200384void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
385 u32 high);
386void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300387 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
388 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300389
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530390void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200391 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300392int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000393 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300394void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530396u32 dispc_wb_get_framedone_irq(void);
397bool dispc_wb_go_busy(void);
398void dispc_wb_go(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530399void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530400int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300401 bool mem_to_mem, const struct videomode *vm);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530402
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200403/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200404int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300405void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406
Mythri P Kc3198a52011-03-12 12:04:27 +0530407/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530408int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300409void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530410
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200411int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300412void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200413
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200414
415#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
416static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
417{
418 int b;
419 for (b = 0; b < 32; ++b) {
420 if (irqstatus & (1 << b))
421 irq_arr[b]++;
422 }
423}
424#endif
425
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300426/* PLL */
427typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
428 unsigned long clkdco, void *data);
429typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
430 void *data);
431
432int dss_pll_register(struct dss_pll *pll);
433void dss_pll_unregister(struct dss_pll *pll);
434struct dss_pll *dss_pll_find(const char *name);
Tomi Valkeinen5670bd72016-05-18 12:42:09 +0300435struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src);
436unsigned dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300437int dss_pll_enable(struct dss_pll *pll);
438void dss_pll_disable(struct dss_pll *pll);
439int dss_pll_set_config(struct dss_pll *pll,
440 const struct dss_pll_clock_info *cinfo);
441
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300442bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300443 unsigned long out_min, unsigned long out_max,
444 dss_hsdiv_calc_func func, void *data);
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300445bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300446 unsigned long pll_min, unsigned long pll_max,
447 dss_pll_calc_func func, void *data);
Tomi Valkeinenc17dc0e2016-05-18 10:45:20 +0300448
449bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinenc1077512016-05-18 11:15:21 +0300450 unsigned long target_clkout, struct dss_pll_clock_info *cinfo);
Tomi Valkeinenc17dc0e2016-05-18 10:45:20 +0300451
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300452int dss_pll_write_config_type_a(struct dss_pll *pll,
453 const struct dss_pll_clock_info *cinfo);
454int dss_pll_write_config_type_b(struct dss_pll *pll,
455 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200456int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300457
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200458#endif