blob: 6dfb49c25ea8cc849849160f8fce7596b2570b8f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
74 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080075 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080076};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnes2377b742010-07-07 14:06:43 -070078/* FDI */
79#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
80
Daniel Vetterd2acd212012-10-20 20:57:43 +020081int
82intel_pch_rawclk(struct drm_device *dev)
83{
84 struct drm_i915_private *dev_priv = dev->dev_private;
85
86 WARN_ON(!HAS_PCH_SPLIT(dev));
87
88 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
89}
90
Ma Lingd4906092009-03-18 20:13:27 +080091static bool
92intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080093 int target, int refclk, intel_clock_t *match_clock,
94 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080099
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100static bool
101intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800102 int target, int refclk, intel_clock_t *match_clock,
103 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800104static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700109static bool
110intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
111 int target, int refclk, intel_clock_t *match_clock,
112 intel_clock_t *best_clock);
113
Chris Wilson021357a2010-09-07 20:54:59 +0100114static inline u32 /* units of 100MHz */
115intel_fdi_link_freq(struct drm_device *dev)
116{
Chris Wilson8b99e682010-10-13 09:59:17 +0100117 if (IS_GEN5(dev)) {
118 struct drm_i915_private *dev_priv = dev->dev_private;
119 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
120 } else
121 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100122}
123
Keith Packarde4b36692009-06-05 19:22:17 -0700124static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 .dot = { .min = 25000, .max = 350000 },
126 .vco = { .min = 930000, .max = 1400000 },
127 .n = { .min = 3, .max = 16 },
128 .m = { .min = 96, .max = 140 },
129 .m1 = { .min = 18, .max = 26 },
130 .m2 = { .min = 6, .max = 16 },
131 .p = { .min = 4, .max = 128 },
132 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700133 .p2 = { .dot_limit = 165000,
134 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800135 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700136};
137
138static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400139 .dot = { .min = 25000, .max = 350000 },
140 .vco = { .min = 930000, .max = 1400000 },
141 .n = { .min = 3, .max = 16 },
142 .m = { .min = 96, .max = 140 },
143 .m1 = { .min = 18, .max = 26 },
144 .m2 = { .min = 6, .max = 16 },
145 .p = { .min = 4, .max = 128 },
146 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700147 .p2 = { .dot_limit = 165000,
148 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800149 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
Eric Anholt273e27c2011-03-30 13:01:10 -0700151
Keith Packarde4b36692009-06-05 19:22:17 -0700152static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 20000, .max = 400000 },
154 .vco = { .min = 1400000, .max = 2800000 },
155 .n = { .min = 1, .max = 6 },
156 .m = { .min = 70, .max = 120 },
157 .m1 = { .min = 10, .max = 22 },
158 .m2 = { .min = 5, .max = 9 },
159 .p = { .min = 5, .max = 80 },
160 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 200000,
162 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800163 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700164};
165
166static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 .dot = { .min = 20000, .max = 400000 },
168 .vco = { .min = 1400000, .max = 2800000 },
169 .n = { .min = 1, .max = 6 },
170 .m = { .min = 70, .max = 120 },
171 .m1 = { .min = 10, .max = 22 },
172 .m2 = { .min = 5, .max = 9 },
173 .p = { .min = 7, .max = 98 },
174 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700175 .p2 = { .dot_limit = 112000,
176 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
Eric Anholt273e27c2011-03-30 13:01:10 -0700180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 25000, .max = 270000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 17, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 10, .max = 30 },
189 .p1 = { .min = 1, .max = 3},
190 .p2 = { .dot_limit = 270000,
191 .p2_slow = 10,
192 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Ma Lingd4906092009-03-18 20:13:27 +0800194 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 22000, .max = 400000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 16, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8},
206 .p2 = { .dot_limit = 165000,
207 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800208 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 20000, .max = 115000 },
213 .vco = { .min = 1750000, .max = 3500000 },
214 .n = { .min = 1, .max = 3 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 28, .max = 112 },
219 .p1 = { .min = 2, .max = 8 },
220 .p2 = { .dot_limit = 0,
221 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800222 },
Ma Lingd4906092009-03-18 20:13:27 +0800223 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 80000, .max = 224000 },
228 .vco = { .min = 1750000, .max = 3500000 },
229 .n = { .min = 1, .max = 3 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 17, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 14, .max = 42 },
234 .p1 = { .min = 2, .max = 6 },
235 .p2 = { .dot_limit = 0,
236 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Ma Lingd4906092009-03-18 20:13:27 +0800238 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 161670, .max = 227000 },
243 .vco = { .min = 1750000, .max = 3500000},
244 .n = { .min = 1, .max = 2 },
245 .m = { .min = 97, .max = 108 },
246 .m1 = { .min = 0x10, .max = 0x12 },
247 .m2 = { .min = 0x05, .max = 0x06 },
248 .p = { .min = 10, .max = 20 },
249 .p1 = { .min = 1, .max = 2},
250 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000},
257 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .n = { .min = 3, .max = 6 },
260 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .m1 = { .min = 0, .max = 0 },
263 .m2 = { .min = 0, .max = 254 },
264 .p = { .min = 5, .max = 80 },
265 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 200000,
267 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800268 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000 },
273 .vco = { .min = 1700000, .max = 3500000 },
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 7, .max = 112 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 112000,
281 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800282 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* Ironlake / Sandybridge
286 *
287 * We calculate clock using (register_value + 2) for N/M1/M2, so here
288 * the range value for them is (actual_value - 2).
289 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 5 },
294 .m = { .min = 79, .max = 127 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800301 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700302};
303
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 3 },
308 .m = { .min = 79, .max = 118 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 28, .max = 112 },
312 .p1 = { .min = 2, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315 .find_pll = intel_g4x_find_best_PLL,
316};
317
318static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 127 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 14, .max = 56 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329 .find_pll = intel_g4x_find_best_PLL,
330};
331
Eric Anholt273e27c2011-03-30 13:01:10 -0700332/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800333static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 2 },
337 .m = { .min = 79, .max = 126 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344 .find_pll = intel_g4x_find_best_PLL,
345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358 .find_pll = intel_g4x_find_best_PLL,
359};
360
361static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000},
364 .n = { .min = 1, .max = 2 },
365 .m = { .min = 81, .max = 90 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 10, .max = 20 },
369 .p1 = { .min = 1, .max = 2},
370 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800373};
374
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375static const intel_limit_t intel_limits_vlv_dac = {
376 .dot = { .min = 25000, .max = 270000 },
377 .vco = { .min = 4000000, .max = 6000000 },
378 .n = { .min = 1, .max = 7 },
379 .m = { .min = 22, .max = 450 }, /* guess */
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
382 .p = { .min = 10, .max = 30 },
383 .p1 = { .min = 2, .max = 3 },
384 .p2 = { .dot_limit = 270000,
385 .p2_slow = 2, .p2_fast = 20 },
386 .find_pll = intel_vlv_find_best_pll,
387};
388
389static const intel_limit_t intel_limits_vlv_hdmi = {
390 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc92572012-09-27 19:13:09 +0530391 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700392 .n = { .min = 1, .max = 7 },
393 .m = { .min = 60, .max = 300 }, /* guess */
394 .m1 = { .min = 2, .max = 3 },
395 .m2 = { .min = 11, .max = 156 },
396 .p = { .min = 10, .max = 30 },
397 .p1 = { .min = 2, .max = 3 },
398 .p2 = { .dot_limit = 270000,
399 .p2_slow = 2, .p2_fast = 20 },
400 .find_pll = intel_vlv_find_best_pll,
401};
402
403static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530404 .dot = { .min = 25000, .max = 270000 },
405 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700406 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530407 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700408 .m1 = { .min = 2, .max = 3 },
409 .m2 = { .min = 11, .max = 156 },
410 .p = { .min = 10, .max = 30 },
411 .p1 = { .min = 2, .max = 3 },
412 .p2 = { .dot_limit = 270000,
413 .p2_slow = 2, .p2_fast = 20 },
414 .find_pll = intel_vlv_find_best_pll,
415};
416
Jesse Barnes57f350b2012-03-28 13:39:25 -0700417u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
418{
Daniel Vetter09153002012-12-12 14:06:44 +0100419 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700420
Jesse Barnes57f350b2012-03-28 13:39:25 -0700421 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
422 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100423 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700424 }
425
426 I915_WRITE(DPIO_REG, reg);
427 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
428 DPIO_BYTE);
429 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
430 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100431 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700432 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433
Daniel Vetter09153002012-12-12 14:06:44 +0100434 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700435}
436
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700437static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
438 u32 val)
439{
Daniel Vetter09153002012-12-12 14:06:44 +0100440 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700441
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700442 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
443 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100444 return;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700445 }
446
447 I915_WRITE(DPIO_DATA, val);
448 I915_WRITE(DPIO_REG, reg);
449 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
450 DPIO_BYTE);
451 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
452 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700453}
454
Jesse Barnes57f350b2012-03-28 13:39:25 -0700455static void vlv_init_dpio(struct drm_device *dev)
456{
457 struct drm_i915_private *dev_priv = dev->dev_private;
458
459 /* Reset the DPIO config */
460 I915_WRITE(DPIO_CTL, 0);
461 POSTING_READ(DPIO_CTL);
462 I915_WRITE(DPIO_CTL, 1);
463 POSTING_READ(DPIO_CTL);
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
467 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800468{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800470 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800471
472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800476 limit = &intel_limits_ironlake_dual_lvds_100m;
477 else
478 limit = &intel_limits_ironlake_dual_lvds;
479 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000480 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800481 limit = &intel_limits_ironlake_single_lvds_100m;
482 else
483 limit = &intel_limits_ironlake_single_lvds;
484 }
485 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200486 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800487 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800488 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800490
491 return limit;
492}
493
Ma Ling044c7c42009-03-18 20:13:23 +0800494static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
495{
496 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800497 const intel_limit_t *limit;
498
499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100500 if (intel_is_dual_link_lvds(dev))
Ma Ling044c7c42009-03-18 20:13:23 +0800501 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800503 else
504 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
507 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Chris Wilson1b894b52010-12-14 20:04:54 +0000519static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 const intel_limit_t *limit;
523
Eric Anholtbad720f2009-10-22 16:11:14 -0700524 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000525 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800526 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800527 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500528 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800529 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500530 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800531 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700533 } else if (IS_VALLEYVIEW(dev)) {
534 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
535 limit = &intel_limits_vlv_dac;
536 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
537 limit = &intel_limits_vlv_hdmi;
538 else
539 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
546 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 else
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800550 }
551 return limit;
552}
553
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500554/* m1 is reserved as 0 in Pineview, n is a ring counter */
555static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800556{
Shaohua Li21778322009-02-23 15:19:16 +0800557 clock->m = clock->m2 + 2;
558 clock->p = clock->p1 * clock->p2;
559 clock->vco = refclk * clock->m / clock->n;
560 clock->dot = clock->vco / clock->p;
561}
562
563static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
564{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500565 if (IS_PINEVIEW(dev)) {
566 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800567 return;
568 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
570 clock->p = clock->p1 * clock->p2;
571 clock->vco = refclk * clock->m / (clock->n + 2);
572 clock->dot = clock->vco / clock->p;
573}
574
Jesse Barnes79e53942008-11-07 14:24:08 -0800575/**
576 * Returns whether any output on the specified pipe is of the specified type
577 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100578bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100580 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100581 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800582
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200583 for_each_encoder_on_crtc(dev, crtc, encoder)
584 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100585 return true;
586
587 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588}
589
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800590#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800591/**
592 * Returns whether the given set of divisors are valid for a given refclk with
593 * the given connectors.
594 */
595
Chris Wilson1b894b52010-12-14 20:04:54 +0000596static bool intel_PLL_is_valid(struct drm_device *dev,
597 const intel_limit_t *limit,
598 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599{
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400601 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400603 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400605 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500608 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
617 * connector, etc., rather than just a single range.
618 */
619 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 return true;
623}
624
Ma Lingd4906092009-03-18 20:13:27 +0800625static bool
626intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800627 int target, int refclk, intel_clock_t *match_clock,
628 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630{
631 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 int err = target;
634
Daniel Vettera210b022012-11-26 17:22:08 +0100635 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100637 * For LVDS just rely on its current settings for dual-channel.
638 * We haven't figured out how to reliably set up different
639 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100641 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 clock.p2 = limit->p2.p2_fast;
643 else
644 clock.p2 = limit->p2.p2_slow;
645 } else {
646 if (target < limit->p2.dot_limit)
647 clock.p2 = limit->p2.p2_slow;
648 else
649 clock.p2 = limit->p2.p2_fast;
650 }
651
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 /* m1 is always 0 in Pineview */
659 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800660 break;
661 for (clock.n = limit->n.min;
662 clock.n <= limit->n.max; clock.n++) {
663 for (clock.p1 = limit->p1.min;
664 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 int this_err;
666
Shaohua Li21778322009-02-23 15:19:16 +0800667 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000668 if (!intel_PLL_is_valid(dev, limit,
669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ma Lingd4906092009-03-18 20:13:27 +0800688static bool
689intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800690 int target, int refclk, intel_clock_t *match_clock,
691 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800692{
693 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800694 intel_clock_t clock;
695 int max_n;
696 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400697 /* approximately equals target * 0.00585 */
698 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800699 found = false;
700
701 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800702 int lvds_reg;
703
Eric Anholtc619eed2010-01-28 16:45:52 -0800704 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800705 lvds_reg = PCH_LVDS;
706 else
707 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Shaohua Li21778322009-02-23 15:19:16 +0800732 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800736 if (match_clock &&
737 clock.p != match_clock->p)
738 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000739
740 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800741 if (this_err < err_most) {
742 *best_clock = clock;
743 err_most = this_err;
744 max_n = clock.n;
745 found = true;
746 }
747 }
748 }
749 }
750 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751 return found;
752}
Ma Lingd4906092009-03-18 20:13:27 +0800753
Zhenyu Wang2c072452009-06-05 15:38:42 +0800754static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500755intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800756 int target, int refclk, intel_clock_t *match_clock,
757 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800758{
759 struct drm_device *dev = crtc->dev;
760 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800761
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800762 if (target < 200000) {
763 clock.n = 1;
764 clock.p1 = 2;
765 clock.p2 = 10;
766 clock.m1 = 12;
767 clock.m2 = 9;
768 } else {
769 clock.n = 2;
770 clock.p1 = 1;
771 clock.p2 = 10;
772 clock.m1 = 14;
773 clock.m2 = 8;
774 }
775 intel_clock(dev, refclk, &clock);
776 memcpy(best_clock, &clock, sizeof(intel_clock_t));
777 return true;
778}
779
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780/* DisplayPort has only two frequencies, 162MHz and 270MHz */
781static bool
782intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800783 int target, int refclk, intel_clock_t *match_clock,
784 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785{
Chris Wilson5eddb702010-09-11 13:48:45 +0100786 intel_clock_t clock;
787 if (target < 200000) {
788 clock.p1 = 2;
789 clock.p2 = 10;
790 clock.n = 2;
791 clock.m1 = 23;
792 clock.m2 = 8;
793 } else {
794 clock.p1 = 1;
795 clock.p2 = 10;
796 clock.n = 1;
797 clock.m1 = 14;
798 clock.m2 = 2;
799 }
800 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
801 clock.p = (clock.p1 * clock.p2);
802 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
803 clock.vco = 0;
804 memcpy(best_clock, &clock, sizeof(intel_clock_t));
805 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700807static bool
808intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
809 int target, int refclk, intel_clock_t *match_clock,
810 intel_clock_t *best_clock)
811{
812 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
813 u32 m, n, fastclk;
814 u32 updrate, minupdate, fracbits, p;
815 unsigned long bestppm, ppm, absppm;
816 int dotclk, flag;
817
Alan Coxaf447bd2012-07-25 13:49:18 +0100818 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700819 dotclk = target * 1000;
820 bestppm = 1000000;
821 ppm = absppm = 0;
822 fastclk = dotclk / (2*100);
823 updrate = 0;
824 minupdate = 19200;
825 fracbits = 1;
826 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
827 bestm1 = bestm2 = bestp1 = bestp2 = 0;
828
829 /* based on hardware requirement, prefer smaller n to precision */
830 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
831 updrate = refclk / n;
832 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
833 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
834 if (p2 > 10)
835 p2 = p2 - 1;
836 p = p1 * p2;
837 /* based on hardware requirement, prefer bigger m1,m2 values */
838 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
839 m2 = (((2*(fastclk * p * n / m1 )) +
840 refclk) / (2*refclk));
841 m = m1 * m2;
842 vco = updrate * m;
843 if (vco >= limit->vco.min && vco < limit->vco.max) {
844 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
845 absppm = (ppm > 0) ? ppm : (-ppm);
846 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
847 bestppm = 0;
848 flag = 1;
849 }
850 if (absppm < bestppm - 10) {
851 bestppm = absppm;
852 flag = 1;
853 }
854 if (flag) {
855 bestn = n;
856 bestm1 = m1;
857 bestm2 = m2;
858 bestp1 = p1;
859 bestp2 = p2;
860 flag = 0;
861 }
862 }
863 }
864 }
865 }
866 }
867 best_clock->n = bestn;
868 best_clock->m1 = bestm1;
869 best_clock->m2 = bestm2;
870 best_clock->p1 = bestp1;
871 best_clock->p2 = bestp2;
872
873 return true;
874}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700875
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200876enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
877 enum pipe pipe)
878{
879 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
881
882 return intel_crtc->cpu_transcoder;
883}
884
Paulo Zanonia928d532012-05-04 17:18:15 -0300885static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
886{
887 struct drm_i915_private *dev_priv = dev->dev_private;
888 u32 frame, frame_reg = PIPEFRAME(pipe);
889
890 frame = I915_READ(frame_reg);
891
892 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700896/**
897 * intel_wait_for_vblank - wait for vblank on a given pipe
898 * @dev: drm device
899 * @pipe: pipe to wait for
900 *
901 * Wait for vblank to occur on a given pipe. Needed for various bits of
902 * mode setting code.
903 */
904void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800905{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700906 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800907 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700908
Paulo Zanonia928d532012-05-04 17:18:15 -0300909 if (INTEL_INFO(dev)->gen >= 5) {
910 ironlake_wait_for_vblank(dev, pipe);
911 return;
912 }
913
Chris Wilson300387c2010-09-05 20:25:43 +0100914 /* Clear existing vblank status. Note this will clear any other
915 * sticky status fields as well.
916 *
917 * This races with i915_driver_irq_handler() with the result
918 * that either function could miss a vblank event. Here it is not
919 * fatal, as we will either wait upon the next vblank interrupt or
920 * timeout. Generally speaking intel_wait_for_vblank() is only
921 * called during modeset at which time the GPU should be idle and
922 * should *not* be performing page flips and thus not waiting on
923 * vblanks...
924 * Currently, the result of us stealing a vblank from the irq
925 * handler is that a single frame will be skipped during swapbuffers.
926 */
927 I915_WRITE(pipestat_reg,
928 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
929
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700930 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100931 if (wait_for(I915_READ(pipestat_reg) &
932 PIPE_VBLANK_INTERRUPT_STATUS,
933 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 DRM_DEBUG_KMS("vblank wait timed out\n");
935}
936
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937/*
938 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 * @dev: drm device
940 * @pipe: pipe to wait for
941 *
942 * After disabling a pipe, we can't wait for vblank in the usual way,
943 * spinning on the vblank interrupt status bit, since we won't actually
944 * see an interrupt when the pipe is disabled.
945 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 * On Gen4 and above:
947 * wait for the pipe register state bit to turn off
948 *
949 * Otherwise:
950 * wait for the display line value to settle (it usually
951 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100952 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100954void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700955{
956 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200957 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
958 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200961 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700962
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100964 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
965 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200966 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700967 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300968 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100969 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700970 unsigned long timeout = jiffies + msecs_to_jiffies(100);
971
Paulo Zanoni837ba002012-05-04 17:18:14 -0300972 if (IS_GEN2(dev))
973 line_mask = DSL_LINEMASK_GEN2;
974 else
975 line_mask = DSL_LINEMASK_GEN3;
976
Keith Packardab7ad7f2010-10-03 00:33:06 -0700977 /* Wait for the display line to settle */
978 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300979 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300981 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982 time_after(timeout, jiffies));
983 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200984 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700985 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800986}
987
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000988/*
989 * ibx_digital_port_connected - is the specified port connected?
990 * @dev_priv: i915 private structure
991 * @port: the port to test
992 *
993 * Returns true if @port is connected, false otherwise.
994 */
995bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
996 struct intel_digital_port *port)
997{
998 u32 bit;
999
Damien Lespiauc36346e2012-12-13 16:09:03 +00001000 if (HAS_PCH_IBX(dev_priv->dev)) {
1001 switch(port->port) {
1002 case PORT_B:
1003 bit = SDE_PORTB_HOTPLUG;
1004 break;
1005 case PORT_C:
1006 bit = SDE_PORTC_HOTPLUG;
1007 break;
1008 case PORT_D:
1009 bit = SDE_PORTD_HOTPLUG;
1010 break;
1011 default:
1012 return true;
1013 }
1014 } else {
1015 switch(port->port) {
1016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG_CPT;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG_CPT;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG_CPT;
1024 break;
1025 default:
1026 return true;
1027 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001028 }
1029
1030 return I915_READ(SDEISR) & bit;
1031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033static const char *state_string(bool enabled)
1034{
1035 return enabled ? "on" : "off";
1036}
1037
1038/* Only for pre-ILK configs */
1039static void assert_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
1041{
1042 int reg;
1043 u32 val;
1044 bool cur_state;
1045
1046 reg = DPLL(pipe);
1047 val = I915_READ(reg);
1048 cur_state = !!(val & DPLL_VCO_ENABLE);
1049 WARN(cur_state != state,
1050 "PLL state assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
1052}
1053#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1054#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1055
Jesse Barnes040484a2011-01-03 12:14:26 -08001056/* For ILK+ */
1057static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001058 struct intel_pch_pll *pll,
1059 struct intel_crtc *crtc,
1060 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001061{
Jesse Barnes040484a2011-01-03 12:14:26 -08001062 u32 val;
1063 bool cur_state;
1064
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001065 if (HAS_PCH_LPT(dev_priv->dev)) {
1066 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1067 return;
1068 }
1069
Chris Wilson92b27b02012-05-20 18:10:50 +01001070 if (WARN (!pll,
1071 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 val = I915_READ(pll->pll_reg);
1075 cur_state = !!(val & DPLL_VCO_ENABLE);
1076 WARN(cur_state != state,
1077 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1078 pll->pll_reg, state_string(state), state_string(cur_state), val);
1079
1080 /* Make sure the selected PLL is correctly attached to the transcoder */
1081 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001082 u32 pch_dpll;
1083
1084 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001085 cur_state = pll->pll_reg == _PCH_DPLL_B;
1086 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1087 "PLL[%d] not attached to this transcoder %d: %08x\n",
1088 cur_state, crtc->pipe, pch_dpll)) {
1089 cur_state = !!(val >> (4*crtc->pipe + 3));
1090 WARN(cur_state != state,
1091 "PLL[%d] not %s on this transcoder %d: %08x\n",
1092 pll->pll_reg == _PCH_DPLL_B,
1093 state_string(state),
1094 crtc->pipe,
1095 val);
1096 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098}
Chris Wilson92b27b02012-05-20 18:10:50 +01001099#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1100#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001108 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1109 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001110
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001111 if (HAS_DDI(dev_priv->dev)) {
1112 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001113 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001114 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001115 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001116 } else {
1117 reg = FDI_TX_CTL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & FDI_TX_ENABLE);
1120 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 WARN(cur_state != state,
1122 "FDI TX state assertion failure (expected %s, current %s)\n",
1123 state_string(state), state_string(cur_state));
1124}
1125#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1126#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1127
1128static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
1131 int reg;
1132 u32 val;
1133 bool cur_state;
1134
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 WARN(cur_state != state,
1139 "FDI RX state assertion failure (expected %s, current %s)\n",
1140 state_string(state), state_string(cur_state));
1141}
1142#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1143#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1144
1145static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg;
1149 u32 val;
1150
1151 /* ILK FDI PLL is always enabled */
1152 if (dev_priv->info->gen == 5)
1153 return;
1154
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001155 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001156 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001157 return;
1158
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 reg = FDI_TX_CTL(pipe);
1160 val = I915_READ(reg);
1161 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1162}
1163
1164static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1165 enum pipe pipe)
1166{
1167 int reg;
1168 u32 val;
1169
1170 reg = FDI_RX_CTL(pipe);
1171 val = I915_READ(reg);
1172 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1173}
1174
Jesse Barnesea0760c2011-01-04 15:09:32 -08001175static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1176 enum pipe pipe)
1177{
1178 int pp_reg, lvds_reg;
1179 u32 val;
1180 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001181 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182
1183 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1184 pp_reg = PCH_PP_CONTROL;
1185 lvds_reg = PCH_LVDS;
1186 } else {
1187 pp_reg = PP_CONTROL;
1188 lvds_reg = LVDS;
1189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
1193 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1194 locked = false;
1195
1196 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1197 panel_pipe = PIPE_B;
1198
1199 WARN(panel_pipe == pipe && locked,
1200 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202}
1203
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001204void assert_pipe(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001206{
1207 int reg;
1208 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001209 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001210 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1211 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001212
Daniel Vetter8e636782012-01-22 01:36:48 +01001213 /* if we need the pipe A quirk it must be always on */
1214 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1215 state = true;
1216
Paulo Zanoni69310162013-01-29 16:35:19 -02001217 if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
1218 !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
1219 cur_state = false;
1220 } else {
1221 reg = PIPECONF(cpu_transcoder);
1222 val = I915_READ(reg);
1223 cur_state = !!(val & PIPECONF_ENABLE);
1224 }
1225
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001226 WARN(cur_state != state,
1227 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229}
1230
Chris Wilson931872f2012-01-16 23:01:13 +00001231static void assert_plane(struct drm_i915_private *dev_priv,
1232 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233{
1234 int reg;
1235 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001236 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237
1238 reg = DSPCNTR(plane);
1239 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001240 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1241 WARN(cur_state != state,
1242 "plane %c assertion failure (expected %s, current %s)\n",
1243 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1247#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1248
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
1251{
1252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001257 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
1260 WARN((val & DISPLAY_PLANE_ENABLE),
1261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001263 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001264 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001265
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 /* Need to check both planes against the pipe */
1267 for (i = 0; i < 2; i++) {
1268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275 }
1276}
1277
Jesse Barnes92f25842011-01-04 15:09:34 -08001278static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1279{
1280 u32 val;
1281 bool enabled;
1282
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001283 if (HAS_PCH_LPT(dev_priv->dev)) {
1284 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1285 return;
1286 }
1287
Jesse Barnes92f25842011-01-04 15:09:34 -08001288 val = I915_READ(PCH_DREF_CONTROL);
1289 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1290 DREF_SUPERSPREAD_SOURCE_MASK));
1291 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1292}
1293
1294static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
1297 int reg;
1298 u32 val;
1299 bool enabled;
1300
1301 reg = TRANSCONF(pipe);
1302 val = I915_READ(reg);
1303 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001304 WARN(enabled,
1305 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1306 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001307}
1308
Keith Packard4e634382011-08-06 10:39:45 -07001309static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001311{
1312 if ((val & DP_PORT_EN) == 0)
1313 return false;
1314
1315 if (HAS_PCH_CPT(dev_priv->dev)) {
1316 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1317 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1318 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1319 return false;
1320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
1330 if ((val & PORT_ENABLE) == 0)
1331 return false;
1332
1333 if (HAS_PCH_CPT(dev_priv->dev)) {
1334 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1335 return false;
1336 } else {
1337 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1338 return false;
1339 }
1340 return true;
1341}
1342
1343static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1344 enum pipe pipe, u32 val)
1345{
1346 if ((val & LVDS_PORT_EN) == 0)
1347 return false;
1348
1349 if (HAS_PCH_CPT(dev_priv->dev)) {
1350 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1351 return false;
1352 } else {
1353 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1354 return false;
1355 }
1356 return true;
1357}
1358
1359static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe, u32 val)
1361{
1362 if ((val & ADPA_DAC_ENABLE) == 0)
1363 return false;
1364 if (HAS_PCH_CPT(dev_priv->dev)) {
1365 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1366 return false;
1367 } else {
1368 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1369 return false;
1370 }
1371 return true;
1372}
1373
Jesse Barnes291906f2011-02-02 12:28:03 -08001374static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001375 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001376{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001377 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001378 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001379 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001380 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001381
Daniel Vetter75c5da22012-09-10 21:58:29 +02001382 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1383 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001384 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001385}
1386
1387static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, int reg)
1389{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001390 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001391 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001392 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394
Daniel Vetter75c5da22012-09-10 21:58:29 +02001395 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1396 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001397 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001398}
1399
1400static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
1402{
1403 int reg;
1404 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001405
Keith Packardf0575e92011-07-25 22:12:43 -07001406 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1407 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1408 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001409
1410 reg = PCH_ADPA;
1411 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001412 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001413 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001414 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001415
1416 reg = PCH_LVDS;
1417 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001418 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001421
1422 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1423 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1425}
1426
Jesse Barnesb24e7172011-01-04 15:09:30 -08001427/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001428 * intel_enable_pll - enable a PLL
1429 * @dev_priv: i915 private structure
1430 * @pipe: pipe PLL to enable
1431 *
1432 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1433 * make sure the PLL reg is writable first though, since the panel write
1434 * protect mechanism may be enabled.
1435 *
1436 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001437 *
1438 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 */
1440static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1441{
1442 int reg;
1443 u32 val;
1444
1445 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001446 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
1449 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1450 assert_panel_unlocked(dev_priv, pipe);
1451
1452 reg = DPLL(pipe);
1453 val = I915_READ(reg);
1454 val |= DPLL_VCO_ENABLE;
1455
1456 /* We do this three times for luck */
1457 I915_WRITE(reg, val);
1458 POSTING_READ(reg);
1459 udelay(150); /* wait for warmup */
1460 I915_WRITE(reg, val);
1461 POSTING_READ(reg);
1462 udelay(150); /* wait for warmup */
1463 I915_WRITE(reg, val);
1464 POSTING_READ(reg);
1465 udelay(150); /* wait for warmup */
1466}
1467
1468/**
1469 * intel_disable_pll - disable a PLL
1470 * @dev_priv: i915 private structure
1471 * @pipe: pipe PLL to disable
1472 *
1473 * Disable the PLL for @pipe, making sure the pipe is off first.
1474 *
1475 * Note! This is for pre-ILK only.
1476 */
1477static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1478{
1479 int reg;
1480 u32 val;
1481
1482 /* Don't disable pipe A or pipe A PLLs if needed */
1483 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1484 return;
1485
1486 /* Make sure the pipe isn't still relying on us */
1487 assert_pipe_disabled(dev_priv, pipe);
1488
1489 reg = DPLL(pipe);
1490 val = I915_READ(reg);
1491 val &= ~DPLL_VCO_ENABLE;
1492 I915_WRITE(reg, val);
1493 POSTING_READ(reg);
1494}
1495
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001496/* SBI access */
1497static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001498intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1499 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001500{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001501 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001502
Daniel Vetter09153002012-12-12 14:06:44 +01001503 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001504
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001505 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001506 100)) {
1507 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001508 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001509 }
1510
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001511 I915_WRITE(SBI_ADDR, (reg << 16));
1512 I915_WRITE(SBI_DATA, value);
1513
1514 if (destination == SBI_ICLK)
1515 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1516 else
1517 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1518 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001519
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001520 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001521 100)) {
1522 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001523 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001524 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001525}
1526
1527static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001528intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1529 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001530{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001531 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001532 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001533
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001534 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001535 100)) {
1536 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001537 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001538 }
1539
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001540 I915_WRITE(SBI_ADDR, (reg << 16));
1541
1542 if (destination == SBI_ICLK)
1543 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1544 else
1545 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1546 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001547
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001548 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001549 100)) {
1550 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001551 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001552 }
1553
Daniel Vetter09153002012-12-12 14:06:44 +01001554 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001555}
1556
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001557/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001558 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001559 * @dev_priv: i915 private structure
1560 * @pipe: pipe PLL to enable
1561 *
1562 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1563 * drives the transcoder clock.
1564 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001565static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001566{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001567 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001568 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001569 int reg;
1570 u32 val;
1571
Chris Wilson48da64a2012-05-13 20:16:12 +01001572 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001573 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001574 pll = intel_crtc->pch_pll;
1575 if (pll == NULL)
1576 return;
1577
1578 if (WARN_ON(pll->refcount == 0))
1579 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580
1581 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1582 pll->pll_reg, pll->active, pll->on,
1583 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001584
1585 /* PCH refclock must be enabled first */
1586 assert_pch_refclk_enabled(dev_priv);
1587
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001588 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001589 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001590 return;
1591 }
1592
1593 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1594
1595 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001596 val = I915_READ(reg);
1597 val |= DPLL_VCO_ENABLE;
1598 I915_WRITE(reg, val);
1599 POSTING_READ(reg);
1600 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601
1602 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001603}
1604
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001606{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1608 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001611
Jesse Barnes92f25842011-01-04 15:09:34 -08001612 /* PCH only available on ILK+ */
1613 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 if (pll == NULL)
1615 return;
1616
Chris Wilson48da64a2012-05-13 20:16:12 +01001617 if (WARN_ON(pll->refcount == 0))
1618 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001619
1620 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1621 pll->pll_reg, pll->active, pll->on,
1622 intel_crtc->base.base.id);
1623
Chris Wilson48da64a2012-05-13 20:16:12 +01001624 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001625 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001626 return;
1627 }
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001630 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 return;
1632 }
1633
1634 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001635
1636 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001637 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001638
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001639 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001640 val = I915_READ(reg);
1641 val &= ~DPLL_VCO_ENABLE;
1642 I915_WRITE(reg, val);
1643 POSTING_READ(reg);
1644 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001645
1646 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001647}
1648
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001649static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1650 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001651{
Daniel Vetter23670b322012-11-01 09:15:30 +01001652 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001654 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001655
1656 /* PCH only available on ILK+ */
1657 BUG_ON(dev_priv->info->gen < 5);
1658
1659 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001660 assert_pch_pll_enabled(dev_priv,
1661 to_intel_crtc(crtc)->pch_pll,
1662 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001663
1664 /* FDI must be feeding us bits for PCH ports */
1665 assert_fdi_tx_enabled(dev_priv, pipe);
1666 assert_fdi_rx_enabled(dev_priv, pipe);
1667
Daniel Vetter23670b322012-11-01 09:15:30 +01001668 if (HAS_PCH_CPT(dev)) {
1669 /* Workaround: Set the timing override bit before enabling the
1670 * pch transcoder. */
1671 reg = TRANS_CHICKEN2(pipe);
1672 val = I915_READ(reg);
1673 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1674 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001675 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001676
Jesse Barnes040484a2011-01-03 12:14:26 -08001677 reg = TRANSCONF(pipe);
1678 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001680
1681 if (HAS_PCH_IBX(dev_priv->dev)) {
1682 /*
1683 * make the BPC in transcoder be consistent with
1684 * that in pipeconf reg.
1685 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001686 val &= ~PIPECONF_BPC_MASK;
1687 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001688 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001689
1690 val &= ~TRANS_INTERLACE_MASK;
1691 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001692 if (HAS_PCH_IBX(dev_priv->dev) &&
1693 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1694 val |= TRANS_LEGACY_INTERLACED_ILK;
1695 else
1696 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001697 else
1698 val |= TRANS_PROGRESSIVE;
1699
Jesse Barnes040484a2011-01-03 12:14:26 -08001700 I915_WRITE(reg, val | TRANS_ENABLE);
1701 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1702 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1703}
1704
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001705static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001706 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001707{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001708 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001709
1710 /* PCH only available on ILK+ */
1711 BUG_ON(dev_priv->info->gen < 5);
1712
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001713 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001714 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001715 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001716
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001717 /* Workaround: set timing override bit. */
1718 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001719 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001720 I915_WRITE(_TRANSA_CHICKEN2, val);
1721
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001722 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001723 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001725 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1726 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001727 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728 else
1729 val |= TRANS_PROGRESSIVE;
1730
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001731 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001732 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1733 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734}
1735
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001736static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1737 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001738{
Daniel Vetter23670b322012-11-01 09:15:30 +01001739 struct drm_device *dev = dev_priv->dev;
1740 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001741
1742 /* FDI relies on the transcoder */
1743 assert_fdi_tx_disabled(dev_priv, pipe);
1744 assert_fdi_rx_disabled(dev_priv, pipe);
1745
Jesse Barnes291906f2011-02-02 12:28:03 -08001746 /* Ports must be off as well */
1747 assert_pch_ports_disabled(dev_priv, pipe);
1748
Jesse Barnes040484a2011-01-03 12:14:26 -08001749 reg = TRANSCONF(pipe);
1750 val = I915_READ(reg);
1751 val &= ~TRANS_ENABLE;
1752 I915_WRITE(reg, val);
1753 /* wait for PCH transcoder off, transcoder state */
1754 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001755 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001756
1757 if (!HAS_PCH_IBX(dev)) {
1758 /* Workaround: Clear the timing override chicken bit again. */
1759 reg = TRANS_CHICKEN2(pipe);
1760 val = I915_READ(reg);
1761 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1762 I915_WRITE(reg, val);
1763 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001764}
1765
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001766static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001767{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001768 u32 val;
1769
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001770 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001771 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001772 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001773 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001774 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1775 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001776
1777 /* Workaround: clear timing override bit. */
1778 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001779 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001780 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001781}
1782
1783/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001784 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 * @dev_priv: i915 private structure
1786 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 *
1789 * Enable @pipe, making sure that various hardware specific requirements
1790 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1791 *
1792 * @pipe should be %PIPE_A or %PIPE_B.
1793 *
1794 * Will wait until the pipe is actually running (i.e. first vblank) before
1795 * returning.
1796 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001797static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1798 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001799{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001800 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1801 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001802 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 int reg;
1804 u32 val;
1805
Paulo Zanoni681e5812012-12-06 11:12:38 -02001806 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001807 pch_transcoder = TRANSCODER_A;
1808 else
1809 pch_transcoder = pipe;
1810
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 /*
1812 * A pipe without a PLL won't actually be able to drive bits from
1813 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1814 * need the check.
1815 */
1816 if (!HAS_PCH_SPLIT(dev_priv->dev))
1817 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001818 else {
1819 if (pch_port) {
1820 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001821 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001822 assert_fdi_tx_pll_enabled(dev_priv,
1823 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001824 }
1825 /* FIXME: assert CPU port conditions for SNB+ */
1826 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001827
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001828 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001830 if (val & PIPECONF_ENABLE)
1831 return;
1832
1833 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
1837/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001838 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 * @dev_priv: i915 private structure
1840 * @pipe: pipe to disable
1841 *
1842 * Disable @pipe, making sure that various hardware specific requirements
1843 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1844 *
1845 * @pipe should be %PIPE_A or %PIPE_B.
1846 *
1847 * Will wait until the pipe has shut down before returning.
1848 */
1849static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1850 enum pipe pipe)
1851{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001852 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1853 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 int reg;
1855 u32 val;
1856
1857 /*
1858 * Make sure planes won't keep trying to pump pixels to us,
1859 * or we might hang the display.
1860 */
1861 assert_planes_disabled(dev_priv, pipe);
1862
1863 /* Don't disable pipe A or pipe A PLLs if needed */
1864 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1865 return;
1866
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001867 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001868 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001869 if ((val & PIPECONF_ENABLE) == 0)
1870 return;
1871
1872 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1874}
1875
Keith Packardd74362c2011-07-28 14:47:14 -07001876/*
1877 * Plane regs are double buffered, going from enabled->disabled needs a
1878 * trigger in order to latch. The display address reg provides this.
1879 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001880void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001881 enum plane plane)
1882{
Damien Lespiau14f86142012-10-29 15:24:49 +00001883 if (dev_priv->info->gen >= 4)
1884 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1885 else
1886 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001887}
1888
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889/**
1890 * intel_enable_plane - enable a display plane on a given pipe
1891 * @dev_priv: i915 private structure
1892 * @plane: plane to enable
1893 * @pipe: pipe being fed
1894 *
1895 * Enable @plane on @pipe, making sure that @pipe is running first.
1896 */
1897static void intel_enable_plane(struct drm_i915_private *dev_priv,
1898 enum plane plane, enum pipe pipe)
1899{
1900 int reg;
1901 u32 val;
1902
1903 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1904 assert_pipe_enabled(dev_priv, pipe);
1905
1906 reg = DSPCNTR(plane);
1907 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001908 if (val & DISPLAY_PLANE_ENABLE)
1909 return;
1910
1911 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001912 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913 intel_wait_for_vblank(dev_priv->dev, pipe);
1914}
1915
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916/**
1917 * intel_disable_plane - disable a display plane
1918 * @dev_priv: i915 private structure
1919 * @plane: plane to disable
1920 * @pipe: pipe consuming the data
1921 *
1922 * Disable @plane; should be an independent operation.
1923 */
1924static void intel_disable_plane(struct drm_i915_private *dev_priv,
1925 enum plane plane, enum pipe pipe)
1926{
1927 int reg;
1928 u32 val;
1929
1930 reg = DSPCNTR(plane);
1931 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001932 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1933 return;
1934
1935 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 intel_flush_display_plane(dev_priv, plane);
1937 intel_wait_for_vblank(dev_priv->dev, pipe);
1938}
1939
Chris Wilson127bd2a2010-07-23 23:32:05 +01001940int
Chris Wilson48b956c2010-09-14 12:50:34 +01001941intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001942 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001943 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001944{
Chris Wilsonce453d82011-02-21 14:43:56 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001946 u32 alignment;
1947 int ret;
1948
Chris Wilson05394f32010-11-08 19:18:58 +00001949 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001951 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1952 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001953 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001954 alignment = 4 * 1024;
1955 else
1956 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957 break;
1958 case I915_TILING_X:
1959 /* pin() will align the object as required by fence */
1960 alignment = 0;
1961 break;
1962 case I915_TILING_Y:
1963 /* FIXME: Is this true? */
1964 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1965 return -EINVAL;
1966 default:
1967 BUG();
1968 }
1969
Chris Wilsonce453d82011-02-21 14:43:56 +00001970 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001971 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001972 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001973 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001974
1975 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1976 * fence, whereas 965+ only requires a fence if using
1977 * framebuffer compression. For simplicity, we always install
1978 * a fence as the cost is not that onerous.
1979 */
Chris Wilson06d98132012-04-17 15:31:24 +01001980 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001981 if (ret)
1982 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001983
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001984 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001987 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001988
1989err_unpin:
1990 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001991err_interruptible:
1992 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001994}
1995
Chris Wilson1690e1e2011-12-14 13:57:08 +01001996void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1997{
1998 i915_gem_object_unpin_fence(obj);
1999 i915_gem_object_unpin(obj);
2000}
2001
Daniel Vetterc2c75132012-07-05 12:17:30 +02002002/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2003 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002004unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2005 unsigned int bpp,
2006 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007{
2008 int tile_rows, tiles;
2009
2010 tile_rows = *y / 8;
2011 *y %= 8;
2012 tiles = *x / (512/bpp);
2013 *x %= 512/bpp;
2014
2015 return tile_rows * pitch * 8 + tiles * 4096;
2016}
2017
Jesse Barnes17638cd2011-06-24 12:19:23 -07002018static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2019 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002020{
2021 struct drm_device *dev = crtc->dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2024 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002025 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002026 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002027 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002028 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002030
2031 switch (plane) {
2032 case 0:
2033 case 1:
2034 break;
2035 default:
2036 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2037 return -EINVAL;
2038 }
2039
2040 intel_fb = to_intel_framebuffer(fb);
2041 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002042
Chris Wilson5eddb702010-09-11 13:48:45 +01002043 reg = DSPCNTR(plane);
2044 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002045 /* Mask out pixel format bits in case we change it */
2046 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002047 switch (fb->pixel_format) {
2048 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002049 dspcntr |= DISPPLANE_8BPP;
2050 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002051 case DRM_FORMAT_XRGB1555:
2052 case DRM_FORMAT_ARGB1555:
2053 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002055 case DRM_FORMAT_RGB565:
2056 dspcntr |= DISPPLANE_BGRX565;
2057 break;
2058 case DRM_FORMAT_XRGB8888:
2059 case DRM_FORMAT_ARGB8888:
2060 dspcntr |= DISPPLANE_BGRX888;
2061 break;
2062 case DRM_FORMAT_XBGR8888:
2063 case DRM_FORMAT_ABGR8888:
2064 dspcntr |= DISPPLANE_RGBX888;
2065 break;
2066 case DRM_FORMAT_XRGB2101010:
2067 case DRM_FORMAT_ARGB2101010:
2068 dspcntr |= DISPPLANE_BGRX101010;
2069 break;
2070 case DRM_FORMAT_XBGR2101010:
2071 case DRM_FORMAT_ABGR2101010:
2072 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002073 break;
2074 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002075 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002076 return -EINVAL;
2077 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002078
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002079 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002080 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002081 dspcntr |= DISPPLANE_TILED;
2082 else
2083 dspcntr &= ~DISPPLANE_TILED;
2084 }
2085
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002087
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002089
Daniel Vetterc2c75132012-07-05 12:17:30 +02002090 if (INTEL_INFO(dev)->gen >= 4) {
2091 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002092 intel_gen4_compute_offset_xtiled(&x, &y,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002095 linear_offset -= intel_crtc->dspaddr_offset;
2096 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002097 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002099
2100 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2101 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002102 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002103 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002104 I915_MODIFY_DISPBASE(DSPSURF(plane),
2105 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002106 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002107 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002108 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002111
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 return 0;
2113}
2114
2115static int ironlake_update_plane(struct drm_crtc *crtc,
2116 struct drm_framebuffer *fb, int x, int y)
2117{
2118 struct drm_device *dev = crtc->dev;
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2121 struct intel_framebuffer *intel_fb;
2122 struct drm_i915_gem_object *obj;
2123 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002124 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125 u32 dspcntr;
2126 u32 reg;
2127
2128 switch (plane) {
2129 case 0:
2130 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002131 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002132 break;
2133 default:
2134 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2135 return -EINVAL;
2136 }
2137
2138 intel_fb = to_intel_framebuffer(fb);
2139 obj = intel_fb->obj;
2140
2141 reg = DSPCNTR(plane);
2142 dspcntr = I915_READ(reg);
2143 /* Mask out pixel format bits in case we change it */
2144 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002145 switch (fb->pixel_format) {
2146 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 dspcntr |= DISPPLANE_8BPP;
2148 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002149 case DRM_FORMAT_RGB565:
2150 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002151 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002152 case DRM_FORMAT_XRGB8888:
2153 case DRM_FORMAT_ARGB8888:
2154 dspcntr |= DISPPLANE_BGRX888;
2155 break;
2156 case DRM_FORMAT_XBGR8888:
2157 case DRM_FORMAT_ABGR8888:
2158 dspcntr |= DISPPLANE_RGBX888;
2159 break;
2160 case DRM_FORMAT_XRGB2101010:
2161 case DRM_FORMAT_ARGB2101010:
2162 dspcntr |= DISPPLANE_BGRX101010;
2163 break;
2164 case DRM_FORMAT_XBGR2101010:
2165 case DRM_FORMAT_ABGR2101010:
2166 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
2168 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002169 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170 return -EINVAL;
2171 }
2172
2173 if (obj->tiling_mode != I915_TILING_NONE)
2174 dspcntr |= DISPPLANE_TILED;
2175 else
2176 dspcntr &= ~DISPPLANE_TILED;
2177
2178 /* must disable */
2179 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2180
2181 I915_WRITE(reg, dspcntr);
2182
Daniel Vettere506a0c2012-07-05 12:17:29 +02002183 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002184 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002185 intel_gen4_compute_offset_xtiled(&x, &y,
2186 fb->bits_per_pixel / 8,
2187 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002188 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002189
Daniel Vettere506a0c2012-07-05 12:17:29 +02002190 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2191 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002192 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002193 I915_MODIFY_DISPBASE(DSPSURF(plane),
2194 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002195 if (IS_HASWELL(dev)) {
2196 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2197 } else {
2198 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2199 I915_WRITE(DSPLINOFF(plane), linear_offset);
2200 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002201 POSTING_READ(reg);
2202
2203 return 0;
2204}
2205
2206/* Assume fb object is pinned & idle & fenced and just update base pointers */
2207static int
2208intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2209 int x, int y, enum mode_set_atomic state)
2210{
2211 struct drm_device *dev = crtc->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002214 if (dev_priv->display.disable_fbc)
2215 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002216 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002217
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002218 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002219}
2220
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002221static int
Chris Wilson14667a42012-04-03 17:58:35 +01002222intel_finish_fb(struct drm_framebuffer *old_fb)
2223{
2224 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2226 bool was_interruptible = dev_priv->mm.interruptible;
2227 int ret;
2228
Chris Wilson14667a42012-04-03 17:58:35 +01002229 /* Big Hammer, we also need to ensure that any pending
2230 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2231 * current scanout is retired before unpinning the old
2232 * framebuffer.
2233 *
2234 * This should only fail upon a hung GPU, in which case we
2235 * can safely continue.
2236 */
2237 dev_priv->mm.interruptible = false;
2238 ret = i915_gem_object_finish_gpu(obj);
2239 dev_priv->mm.interruptible = was_interruptible;
2240
2241 return ret;
2242}
2243
Ville Syrjälä198598d2012-10-31 17:50:24 +02002244static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2245{
2246 struct drm_device *dev = crtc->dev;
2247 struct drm_i915_master_private *master_priv;
2248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2249
2250 if (!dev->primary->master)
2251 return;
2252
2253 master_priv = dev->primary->master->driver_priv;
2254 if (!master_priv->sarea_priv)
2255 return;
2256
2257 switch (intel_crtc->pipe) {
2258 case 0:
2259 master_priv->sarea_priv->pipeA_x = x;
2260 master_priv->sarea_priv->pipeA_y = y;
2261 break;
2262 case 1:
2263 master_priv->sarea_priv->pipeB_x = x;
2264 master_priv->sarea_priv->pipeB_y = y;
2265 break;
2266 default:
2267 break;
2268 }
2269}
2270
Chris Wilson14667a42012-04-03 17:58:35 +01002271static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002272intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002273 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002274{
2275 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002278 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002279 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002280
2281 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002282 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002283 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002284 return 0;
2285 }
2286
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002287 if(intel_crtc->plane > dev_priv->num_pipe) {
2288 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2289 intel_crtc->plane,
2290 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002291 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002292 }
2293
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002294 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002295 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002296 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002297 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002298 if (ret != 0) {
2299 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002300 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002301 return ret;
2302 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002303
Daniel Vetter94352cf2012-07-05 22:51:56 +02002304 if (crtc->fb)
2305 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002306
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002308 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002309 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002311 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002312 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002313 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002314
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315 old_fb = crtc->fb;
2316 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002317 crtc->x = x;
2318 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002319
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002320 if (old_fb) {
2321 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002322 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002323 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002324
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002325 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002327
Ville Syrjälä198598d2012-10-31 17:50:24 +02002328 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002329
2330 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002331}
2332
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002333static void intel_fdi_normal_train(struct drm_crtc *crtc)
2334{
2335 struct drm_device *dev = crtc->dev;
2336 struct drm_i915_private *dev_priv = dev->dev_private;
2337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2338 int pipe = intel_crtc->pipe;
2339 u32 reg, temp;
2340
2341 /* enable normal train */
2342 reg = FDI_TX_CTL(pipe);
2343 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002344 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002345 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2346 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002347 } else {
2348 temp &= ~FDI_LINK_TRAIN_NONE;
2349 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002350 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002351 I915_WRITE(reg, temp);
2352
2353 reg = FDI_RX_CTL(pipe);
2354 temp = I915_READ(reg);
2355 if (HAS_PCH_CPT(dev)) {
2356 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2357 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2358 } else {
2359 temp &= ~FDI_LINK_TRAIN_NONE;
2360 temp |= FDI_LINK_TRAIN_NONE;
2361 }
2362 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2363
2364 /* wait one idle pattern time */
2365 POSTING_READ(reg);
2366 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002367
2368 /* IVB wants error correction enabled */
2369 if (IS_IVYBRIDGE(dev))
2370 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2371 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002372}
2373
Daniel Vetter01a415f2012-10-27 15:58:40 +02002374static void ivb_modeset_global_resources(struct drm_device *dev)
2375{
2376 struct drm_i915_private *dev_priv = dev->dev_private;
2377 struct intel_crtc *pipe_B_crtc =
2378 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2379 struct intel_crtc *pipe_C_crtc =
2380 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2381 uint32_t temp;
2382
2383 /* When everything is off disable fdi C so that we could enable fdi B
2384 * with all lanes. XXX: This misses the case where a pipe is not using
2385 * any pch resources and so doesn't need any fdi lanes. */
2386 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2387 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2388 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2389
2390 temp = I915_READ(SOUTH_CHICKEN1);
2391 temp &= ~FDI_BC_BIFURCATION_SELECT;
2392 DRM_DEBUG_KMS("disabling fdi C rx\n");
2393 I915_WRITE(SOUTH_CHICKEN1, temp);
2394 }
2395}
2396
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397/* The FDI link training functions for ILK/Ibexpeak. */
2398static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2399{
2400 struct drm_device *dev = crtc->dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2403 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002404 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002407 /* FDI needs bits from pipe & plane first */
2408 assert_pipe_enabled(dev_priv, pipe);
2409 assert_plane_enabled(dev_priv, plane);
2410
Adam Jacksone1a44742010-06-25 15:32:14 -04002411 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2412 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 reg = FDI_RX_IMR(pipe);
2414 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002415 temp &= ~FDI_RX_SYMBOL_LOCK;
2416 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 I915_WRITE(reg, temp);
2418 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 udelay(150);
2420
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 reg = FDI_TX_CTL(pipe);
2423 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002424 temp &= ~(7 << 19);
2425 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 reg = FDI_RX_CTL(pipe);
2431 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2435
2436 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 udelay(150);
2438
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002439 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002440 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2441 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2442 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002443
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002445 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002446 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002447 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2448
2449 if ((temp & FDI_RX_BIT_LOCK)) {
2450 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 break;
2453 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002455 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457
2458 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002459 reg = FDI_TX_CTL(pipe);
2460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 temp &= ~FDI_LINK_TRAIN_NONE;
2462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_RX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
2470
2471 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 udelay(150);
2473
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002475 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2478
2479 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 DRM_DEBUG_KMS("FDI train 2 done.\n");
2482 break;
2483 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002485 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487
2488 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002489
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490}
2491
Akshay Joshi0206e352011-08-16 15:34:10 -04002492static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2494 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2495 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2496 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2497};
2498
2499/* The FDI link training functions for SNB/Cougarpoint. */
2500static void gen6_fdi_link_train(struct drm_crtc *crtc)
2501{
2502 struct drm_device *dev = crtc->dev;
2503 struct drm_i915_private *dev_priv = dev->dev_private;
2504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2505 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002506 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507
Adam Jacksone1a44742010-06-25 15:32:14 -04002508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 I915_WRITE(reg, temp);
2515
2516 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002517 udelay(150);
2518
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_TX_CTL(pipe);
2521 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002522 temp &= ~(7 << 19);
2523 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524 temp &= ~FDI_LINK_TRAIN_NONE;
2525 temp |= FDI_LINK_TRAIN_PATTERN_1;
2526 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2527 /* SNB-B */
2528 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530
Daniel Vetterd74cf322012-10-26 10:58:13 +02002531 I915_WRITE(FDI_RX_MISC(pipe),
2532 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_CTL(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 if (HAS_PCH_CPT(dev)) {
2537 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2538 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2539 } else {
2540 temp &= ~FDI_LINK_TRAIN_NONE;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1;
2542 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2544
2545 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 udelay(150);
2547
Akshay Joshi0206e352011-08-16 15:34:10 -04002548 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 reg = FDI_TX_CTL(pipe);
2550 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2552 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 I915_WRITE(reg, temp);
2554
2555 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 udelay(500);
2557
Sean Paulfa37d392012-03-02 12:53:39 -05002558 for (retry = 0; retry < 5; retry++) {
2559 reg = FDI_RX_IIR(pipe);
2560 temp = I915_READ(reg);
2561 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2562 if (temp & FDI_RX_BIT_LOCK) {
2563 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2564 DRM_DEBUG_KMS("FDI train 1 done.\n");
2565 break;
2566 }
2567 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 }
Sean Paulfa37d392012-03-02 12:53:39 -05002569 if (retry < 5)
2570 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 }
2572 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574
2575 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 temp &= ~FDI_LINK_TRAIN_NONE;
2579 temp |= FDI_LINK_TRAIN_PATTERN_2;
2580 if (IS_GEN6(dev)) {
2581 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2582 /* SNB-B */
2583 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2584 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 reg = FDI_RX_CTL(pipe);
2588 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 if (HAS_PCH_CPT(dev)) {
2590 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2591 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2592 } else {
2593 temp &= ~FDI_LINK_TRAIN_NONE;
2594 temp |= FDI_LINK_TRAIN_PATTERN_2;
2595 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp);
2597
2598 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599 udelay(150);
2600
Akshay Joshi0206e352011-08-16 15:34:10 -04002601 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 reg = FDI_TX_CTL(pipe);
2603 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2605 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002606 I915_WRITE(reg, temp);
2607
2608 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002609 udelay(500);
2610
Sean Paulfa37d392012-03-02 12:53:39 -05002611 for (retry = 0; retry < 5; retry++) {
2612 reg = FDI_RX_IIR(pipe);
2613 temp = I915_READ(reg);
2614 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2615 if (temp & FDI_RX_SYMBOL_LOCK) {
2616 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2617 DRM_DEBUG_KMS("FDI train 2 done.\n");
2618 break;
2619 }
2620 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002621 }
Sean Paulfa37d392012-03-02 12:53:39 -05002622 if (retry < 5)
2623 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 }
2625 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002626 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627
2628 DRM_DEBUG_KMS("FDI train done.\n");
2629}
2630
Jesse Barnes357555c2011-04-28 15:09:55 -07002631/* Manual link training for Ivy Bridge A0 parts */
2632static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2633{
2634 struct drm_device *dev = crtc->dev;
2635 struct drm_i915_private *dev_priv = dev->dev_private;
2636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2637 int pipe = intel_crtc->pipe;
2638 u32 reg, temp, i;
2639
2640 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2641 for train result */
2642 reg = FDI_RX_IMR(pipe);
2643 temp = I915_READ(reg);
2644 temp &= ~FDI_RX_SYMBOL_LOCK;
2645 temp &= ~FDI_RX_BIT_LOCK;
2646 I915_WRITE(reg, temp);
2647
2648 POSTING_READ(reg);
2649 udelay(150);
2650
Daniel Vetter01a415f2012-10-27 15:58:40 +02002651 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2652 I915_READ(FDI_RX_IIR(pipe)));
2653
Jesse Barnes357555c2011-04-28 15:09:55 -07002654 /* enable CPU FDI TX and PCH FDI RX */
2655 reg = FDI_TX_CTL(pipe);
2656 temp = I915_READ(reg);
2657 temp &= ~(7 << 19);
2658 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2659 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2660 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2661 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2662 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002663 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002664 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2665
Daniel Vetterd74cf322012-10-26 10:58:13 +02002666 I915_WRITE(FDI_RX_MISC(pipe),
2667 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2668
Jesse Barnes357555c2011-04-28 15:09:55 -07002669 reg = FDI_RX_CTL(pipe);
2670 temp = I915_READ(reg);
2671 temp &= ~FDI_LINK_TRAIN_AUTO;
2672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2673 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002674 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2676
2677 POSTING_READ(reg);
2678 udelay(150);
2679
Akshay Joshi0206e352011-08-16 15:34:10 -04002680 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 reg = FDI_TX_CTL(pipe);
2682 temp = I915_READ(reg);
2683 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2684 temp |= snb_b_fdi_train_param[i];
2685 I915_WRITE(reg, temp);
2686
2687 POSTING_READ(reg);
2688 udelay(500);
2689
2690 reg = FDI_RX_IIR(pipe);
2691 temp = I915_READ(reg);
2692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2693
2694 if (temp & FDI_RX_BIT_LOCK ||
2695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002698 break;
2699 }
2700 }
2701 if (i == 4)
2702 DRM_ERROR("FDI train 1 fail!\n");
2703
2704 /* Train 2 */
2705 reg = FDI_TX_CTL(pipe);
2706 temp = I915_READ(reg);
2707 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2708 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2709 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2710 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2711 I915_WRITE(reg, temp);
2712
2713 reg = FDI_RX_CTL(pipe);
2714 temp = I915_READ(reg);
2715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2717 I915_WRITE(reg, temp);
2718
2719 POSTING_READ(reg);
2720 udelay(150);
2721
Akshay Joshi0206e352011-08-16 15:34:10 -04002722 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002723 reg = FDI_TX_CTL(pipe);
2724 temp = I915_READ(reg);
2725 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2726 temp |= snb_b_fdi_train_param[i];
2727 I915_WRITE(reg, temp);
2728
2729 POSTING_READ(reg);
2730 udelay(500);
2731
2732 reg = FDI_RX_IIR(pipe);
2733 temp = I915_READ(reg);
2734 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2735
2736 if (temp & FDI_RX_SYMBOL_LOCK) {
2737 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002738 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002739 break;
2740 }
2741 }
2742 if (i == 4)
2743 DRM_ERROR("FDI train 2 fail!\n");
2744
2745 DRM_DEBUG_KMS("FDI train done.\n");
2746}
2747
Daniel Vetter88cefb62012-08-12 19:27:14 +02002748static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002749{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002750 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002751 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002752 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002753 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002754
Jesse Barnesc64e3112010-09-10 11:27:03 -07002755
Jesse Barnes0e23b992010-09-10 11:10:00 -07002756 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002757 reg = FDI_RX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002761 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002762 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2763
2764 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002765 udelay(200);
2766
2767 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 temp = I915_READ(reg);
2769 I915_WRITE(reg, temp | FDI_PCDCLK);
2770
2771 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002772 udelay(200);
2773
Paulo Zanoni20749732012-11-23 15:30:38 -02002774 /* Enable CPU FDI TX PLL, always on for Ironlake */
2775 reg = FDI_TX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2778 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 POSTING_READ(reg);
2781 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002782 }
2783}
2784
Daniel Vetter88cefb62012-08-12 19:27:14 +02002785static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2786{
2787 struct drm_device *dev = intel_crtc->base.dev;
2788 struct drm_i915_private *dev_priv = dev->dev_private;
2789 int pipe = intel_crtc->pipe;
2790 u32 reg, temp;
2791
2792 /* Switch from PCDclk to Rawclk */
2793 reg = FDI_RX_CTL(pipe);
2794 temp = I915_READ(reg);
2795 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2796
2797 /* Disable CPU FDI TX PLL */
2798 reg = FDI_TX_CTL(pipe);
2799 temp = I915_READ(reg);
2800 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2801
2802 POSTING_READ(reg);
2803 udelay(100);
2804
2805 reg = FDI_RX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2808
2809 /* Wait for the clocks to turn off. */
2810 POSTING_READ(reg);
2811 udelay(100);
2812}
2813
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002814static void ironlake_fdi_disable(struct drm_crtc *crtc)
2815{
2816 struct drm_device *dev = crtc->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2819 int pipe = intel_crtc->pipe;
2820 u32 reg, temp;
2821
2822 /* disable CPU FDI tx and PCH FDI rx */
2823 reg = FDI_TX_CTL(pipe);
2824 temp = I915_READ(reg);
2825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2826 POSTING_READ(reg);
2827
2828 reg = FDI_RX_CTL(pipe);
2829 temp = I915_READ(reg);
2830 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2833
2834 POSTING_READ(reg);
2835 udelay(100);
2836
2837 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002838 if (HAS_PCH_IBX(dev)) {
2839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002840 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002841
2842 /* still set train pattern 1 */
2843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
2845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_1;
2847 I915_WRITE(reg, temp);
2848
2849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 if (HAS_PCH_CPT(dev)) {
2852 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2853 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2854 } else {
2855 temp &= ~FDI_LINK_TRAIN_NONE;
2856 temp |= FDI_LINK_TRAIN_PATTERN_1;
2857 }
2858 /* BPC in FDI rx is consistent with that in PIPECONF */
2859 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002861 I915_WRITE(reg, temp);
2862
2863 POSTING_READ(reg);
2864 udelay(100);
2865}
2866
Chris Wilson5bb61642012-09-27 21:25:58 +01002867static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2868{
2869 struct drm_device *dev = crtc->dev;
2870 struct drm_i915_private *dev_priv = dev->dev_private;
2871 unsigned long flags;
2872 bool pending;
2873
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002874 if (i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson5bb61642012-09-27 21:25:58 +01002875 return false;
2876
2877 spin_lock_irqsave(&dev->event_lock, flags);
2878 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2879 spin_unlock_irqrestore(&dev->event_lock, flags);
2880
2881 return pending;
2882}
2883
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002884static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2885{
Chris Wilson0f911282012-04-17 10:05:38 +01002886 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002888
2889 if (crtc->fb == NULL)
2890 return;
2891
Daniel Vetter2c10d572012-12-20 21:24:07 +01002892 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2893
Chris Wilson5bb61642012-09-27 21:25:58 +01002894 wait_event(dev_priv->pending_flip_queue,
2895 !intel_crtc_has_pending_flip(crtc));
2896
Chris Wilson0f911282012-04-17 10:05:38 +01002897 mutex_lock(&dev->struct_mutex);
2898 intel_finish_fb(crtc->fb);
2899 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002900}
2901
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002902static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002903{
2904 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002905 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002906
2907 /*
2908 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2909 * must be driven by its own crtc; no sharing is possible.
2910 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002911 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002912 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002913 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002914 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002915 return false;
2916 continue;
2917 }
2918 }
2919
2920 return true;
2921}
2922
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002923static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2924{
2925 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2926}
2927
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002928/* Program iCLKIP clock to the desired frequency */
2929static void lpt_program_iclkip(struct drm_crtc *crtc)
2930{
2931 struct drm_device *dev = crtc->dev;
2932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2934 u32 temp;
2935
Daniel Vetter09153002012-12-12 14:06:44 +01002936 mutex_lock(&dev_priv->dpio_lock);
2937
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002938 /* It is necessary to ungate the pixclk gate prior to programming
2939 * the divisors, and gate it back when it is done.
2940 */
2941 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2942
2943 /* Disable SSCCTL */
2944 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002945 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2946 SBI_SSCCTL_DISABLE,
2947 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002948
2949 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2950 if (crtc->mode.clock == 20000) {
2951 auxdiv = 1;
2952 divsel = 0x41;
2953 phaseinc = 0x20;
2954 } else {
2955 /* The iCLK virtual clock root frequency is in MHz,
2956 * but the crtc->mode.clock in in KHz. To get the divisors,
2957 * it is necessary to divide one by another, so we
2958 * convert the virtual clock precision to KHz here for higher
2959 * precision.
2960 */
2961 u32 iclk_virtual_root_freq = 172800 * 1000;
2962 u32 iclk_pi_range = 64;
2963 u32 desired_divisor, msb_divisor_value, pi_value;
2964
2965 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2966 msb_divisor_value = desired_divisor / iclk_pi_range;
2967 pi_value = desired_divisor % iclk_pi_range;
2968
2969 auxdiv = 0;
2970 divsel = msb_divisor_value - 2;
2971 phaseinc = pi_value;
2972 }
2973
2974 /* This should not happen with any sane values */
2975 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2976 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2977 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2978 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2979
2980 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2981 crtc->mode.clock,
2982 auxdiv,
2983 divsel,
2984 phasedir,
2985 phaseinc);
2986
2987 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2990 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2991 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2992 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2993 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2994 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002995 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996
2997 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002998 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002999 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3000 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003001 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003002
3003 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003004 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003005 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003006 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003007
3008 /* Wait for initialization time */
3009 udelay(24);
3010
3011 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003012
3013 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003014}
3015
Jesse Barnesf67a5592011-01-05 10:31:48 -08003016/*
3017 * Enable PCH resources required for PCH ports:
3018 * - PCH PLLs
3019 * - FDI training & RX/TX
3020 * - update transcoder timings
3021 * - DP transcoding bits
3022 * - transcoder
3023 */
3024static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003025{
3026 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003027 struct drm_i915_private *dev_priv = dev->dev_private;
3028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3029 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003030 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003031
Chris Wilsone7e164d2012-05-11 09:21:25 +01003032 assert_transcoder_disabled(dev_priv, pipe);
3033
Daniel Vettercd986ab2012-10-26 10:58:12 +02003034 /* Write the TU size bits before fdi link training, so that error
3035 * detection works. */
3036 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3037 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3038
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003039 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003040 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003041
Daniel Vetter572deb32012-10-27 18:46:14 +02003042 /* XXX: pch pll's can be enabled any time before we enable the PCH
3043 * transcoder, and we actually should do this to not upset any PCH
3044 * transcoder that already use the clock when we share it.
3045 *
3046 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3047 * unconditionally resets the pll - we need that to have the right LVDS
3048 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003049 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003050
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003051 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003052 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003053
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003054 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003055 switch (pipe) {
3056 default:
3057 case 0:
3058 temp |= TRANSA_DPLL_ENABLE;
3059 sel = TRANSA_DPLLB_SEL;
3060 break;
3061 case 1:
3062 temp |= TRANSB_DPLL_ENABLE;
3063 sel = TRANSB_DPLLB_SEL;
3064 break;
3065 case 2:
3066 temp |= TRANSC_DPLL_ENABLE;
3067 sel = TRANSC_DPLLB_SEL;
3068 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003069 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003070 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3071 temp |= sel;
3072 else
3073 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003074 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003075 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003076
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003077 /* set transcoder timing, panel must allow it */
3078 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3080 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3081 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3082
3083 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3084 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3085 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003086 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003087
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003088 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003089
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003090 /* For PCH DP, enable TRANS_DP_CTL */
3091 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003092 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3093 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003094 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 reg = TRANS_DP_CTL(pipe);
3096 temp = I915_READ(reg);
3097 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003098 TRANS_DP_SYNC_MASK |
3099 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003100 temp |= (TRANS_DP_OUTPUT_ENABLE |
3101 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003102 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103
3104 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003108
3109 switch (intel_trans_dp_port_sel(crtc)) {
3110 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112 break;
3113 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 break;
3116 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003118 break;
3119 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003120 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003121 }
3122
Chris Wilson5eddb702010-09-11 13:48:45 +01003123 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003124 }
3125
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003126 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003127}
3128
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003129static void lpt_pch_enable(struct drm_crtc *crtc)
3130{
3131 struct drm_device *dev = crtc->dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003134 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003135
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003136 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003137
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003138 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003139
Paulo Zanoni0540e482012-10-31 18:12:40 -02003140 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003141 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3142 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3143 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003144
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003145 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3146 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3147 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3148 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003149
Paulo Zanoni937bb612012-10-31 18:12:47 -02003150 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003151}
3152
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003153static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3154{
3155 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3156
3157 if (pll == NULL)
3158 return;
3159
3160 if (pll->refcount == 0) {
3161 WARN(1, "bad PCH PLL refcount\n");
3162 return;
3163 }
3164
3165 --pll->refcount;
3166 intel_crtc->pch_pll = NULL;
3167}
3168
3169static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3170{
3171 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3172 struct intel_pch_pll *pll;
3173 int i;
3174
3175 pll = intel_crtc->pch_pll;
3176 if (pll) {
3177 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3178 intel_crtc->base.base.id, pll->pll_reg);
3179 goto prepare;
3180 }
3181
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003182 if (HAS_PCH_IBX(dev_priv->dev)) {
3183 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3184 i = intel_crtc->pipe;
3185 pll = &dev_priv->pch_plls[i];
3186
3187 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3188 intel_crtc->base.base.id, pll->pll_reg);
3189
3190 goto found;
3191 }
3192
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003193 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3194 pll = &dev_priv->pch_plls[i];
3195
3196 /* Only want to check enabled timings first */
3197 if (pll->refcount == 0)
3198 continue;
3199
3200 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3201 fp == I915_READ(pll->fp0_reg)) {
3202 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3203 intel_crtc->base.base.id,
3204 pll->pll_reg, pll->refcount, pll->active);
3205
3206 goto found;
3207 }
3208 }
3209
3210 /* Ok no matching timings, maybe there's a free one? */
3211 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3212 pll = &dev_priv->pch_plls[i];
3213 if (pll->refcount == 0) {
3214 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3215 intel_crtc->base.base.id, pll->pll_reg);
3216 goto found;
3217 }
3218 }
3219
3220 return NULL;
3221
3222found:
3223 intel_crtc->pch_pll = pll;
3224 pll->refcount++;
3225 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3226prepare: /* separate function? */
3227 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003228
Chris Wilsone04c7352012-05-02 20:43:56 +01003229 /* Wait for the clocks to stabilize before rewriting the regs */
3230 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003231 POSTING_READ(pll->pll_reg);
3232 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003233
3234 I915_WRITE(pll->fp0_reg, fp);
3235 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003236 pll->on = false;
3237 return pll;
3238}
3239
Jesse Barnesd4270e52011-10-11 10:43:02 -07003240void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3241{
3242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003243 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003244 u32 temp;
3245
3246 temp = I915_READ(dslreg);
3247 udelay(500);
3248 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003249 if (wait_for(I915_READ(dslreg) != temp, 5))
3250 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3251 }
3252}
3253
Jesse Barnesf67a5592011-01-05 10:31:48 -08003254static void ironlake_crtc_enable(struct drm_crtc *crtc)
3255{
3256 struct drm_device *dev = crtc->dev;
3257 struct drm_i915_private *dev_priv = dev->dev_private;
3258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003259 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003260 int pipe = intel_crtc->pipe;
3261 int plane = intel_crtc->plane;
3262 u32 temp;
3263 bool is_pch_port;
3264
Daniel Vetter08a48462012-07-02 11:43:47 +02003265 WARN_ON(!crtc->enabled);
3266
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267 if (intel_crtc->active)
3268 return;
3269
3270 intel_crtc->active = true;
3271 intel_update_watermarks(dev);
3272
3273 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3274 temp = I915_READ(PCH_LVDS);
3275 if ((temp & LVDS_PORT_EN) == 0)
3276 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3277 }
3278
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003279 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003280
Daniel Vetter46b6f812012-09-06 22:08:33 +02003281 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003282 /* Note: FDI PLL enabling _must_ be done before we enable the
3283 * cpu pipes, hence this is separate from all the other fdi/pch
3284 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003285 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003286 } else {
3287 assert_fdi_tx_disabled(dev_priv, pipe);
3288 assert_fdi_rx_disabled(dev_priv, pipe);
3289 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003290
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003291 for_each_encoder_on_crtc(dev, crtc, encoder)
3292 if (encoder->pre_enable)
3293 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003294
3295 /* Enable panel fitting for LVDS */
3296 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003297 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3298 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003299 /* Force use of hard-coded filter coefficients
3300 * as some pre-programmed values are broken,
3301 * e.g. x201.
3302 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003303 if (IS_IVYBRIDGE(dev))
3304 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3305 PF_PIPE_SEL_IVB(pipe));
3306 else
3307 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003308 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3309 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003310 }
3311
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003312 /*
3313 * On ILK+ LUT must be loaded before the pipe is running but with
3314 * clocks enabled
3315 */
3316 intel_crtc_load_lut(crtc);
3317
Jesse Barnesf67a5592011-01-05 10:31:48 -08003318 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3319 intel_enable_plane(dev_priv, plane, pipe);
3320
3321 if (is_pch_port)
3322 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003323
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003324 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003325 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003326 mutex_unlock(&dev->struct_mutex);
3327
Chris Wilson6b383a72010-09-13 13:54:26 +01003328 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003329
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003330 for_each_encoder_on_crtc(dev, crtc, encoder)
3331 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003332
3333 if (HAS_PCH_CPT(dev))
3334 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003335
3336 /*
3337 * There seems to be a race in PCH platform hw (at least on some
3338 * outputs) where an enabled pipe still completes any pageflip right
3339 * away (as if the pipe is off) instead of waiting for vblank. As soon
3340 * as the first vblank happend, everything works as expected. Hence just
3341 * wait for one vblank before returning to avoid strange things
3342 * happening.
3343 */
3344 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003345}
3346
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003347static void haswell_crtc_enable(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 struct intel_encoder *encoder;
3353 int pipe = intel_crtc->pipe;
3354 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003355 bool is_pch_port;
3356
3357 WARN_ON(!crtc->enabled);
3358
3359 if (intel_crtc->active)
3360 return;
3361
3362 intel_crtc->active = true;
3363 intel_update_watermarks(dev);
3364
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003365 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003366
Paulo Zanoni83616632012-10-23 18:29:54 -02003367 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003368 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003369
3370 for_each_encoder_on_crtc(dev, crtc, encoder)
3371 if (encoder->pre_enable)
3372 encoder->pre_enable(encoder);
3373
Paulo Zanoni1f544382012-10-24 11:32:00 -02003374 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003375
Paulo Zanoni1f544382012-10-24 11:32:00 -02003376 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003377 if (dev_priv->pch_pf_size &&
3378 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379 /* Force use of hard-coded filter coefficients
3380 * as some pre-programmed values are broken,
3381 * e.g. x201.
3382 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003383 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3384 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3386 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3387 }
3388
3389 /*
3390 * On ILK+ LUT must be loaded before the pipe is running but with
3391 * clocks enabled
3392 */
3393 intel_crtc_load_lut(crtc);
3394
Paulo Zanoni1f544382012-10-24 11:32:00 -02003395 intel_ddi_set_pipe_settings(crtc);
3396 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003397
3398 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3399 intel_enable_plane(dev_priv, plane, pipe);
3400
3401 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003402 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003403
3404 mutex_lock(&dev->struct_mutex);
3405 intel_update_fbc(dev);
3406 mutex_unlock(&dev->struct_mutex);
3407
3408 intel_crtc_update_cursor(crtc, true);
3409
3410 for_each_encoder_on_crtc(dev, crtc, encoder)
3411 encoder->enable(encoder);
3412
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003413 /*
3414 * There seems to be a race in PCH platform hw (at least on some
3415 * outputs) where an enabled pipe still completes any pageflip right
3416 * away (as if the pipe is off) instead of waiting for vblank. As soon
3417 * as the first vblank happend, everything works as expected. Hence just
3418 * wait for one vblank before returning to avoid strange things
3419 * happening.
3420 */
3421 intel_wait_for_vblank(dev, intel_crtc->pipe);
3422}
3423
Jesse Barnes6be4a602010-09-10 10:26:01 -07003424static void ironlake_crtc_disable(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003429 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003430 int pipe = intel_crtc->pipe;
3431 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003433
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003434
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003435 if (!intel_crtc->active)
3436 return;
3437
Daniel Vetterea9d7582012-07-10 10:42:52 +02003438 for_each_encoder_on_crtc(dev, crtc, encoder)
3439 encoder->disable(encoder);
3440
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003441 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003443 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003444
Jesse Barnesb24e7172011-01-04 15:09:30 -08003445 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Chris Wilson973d04f2011-07-08 12:22:37 +01003447 if (dev_priv->cfb_plane == plane)
3448 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449
Jesse Barnesb24e7172011-01-04 15:09:30 -08003450 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003453 I915_WRITE(PF_CTL(pipe), 0);
3454 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003456 for_each_encoder_on_crtc(dev, crtc, encoder)
3457 if (encoder->post_disable)
3458 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003462 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003463
3464 if (HAS_PCH_CPT(dev)) {
3465 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 reg = TRANS_DP_CTL(pipe);
3467 temp = I915_READ(reg);
3468 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003469 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003471
3472 /* disable DPLL_SEL */
3473 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003474 switch (pipe) {
3475 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003476 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003477 break;
3478 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003479 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003480 break;
3481 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003482 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003483 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003484 break;
3485 default:
3486 BUG(); /* wtf */
3487 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003488 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003489 }
3490
3491 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003492 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003493
Daniel Vetter88cefb62012-08-12 19:27:14 +02003494 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003496 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003497 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003498
3499 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003500 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003501 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003502}
3503
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003504static void haswell_crtc_disable(struct drm_crtc *crtc)
3505{
3506 struct drm_device *dev = crtc->dev;
3507 struct drm_i915_private *dev_priv = dev->dev_private;
3508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3509 struct intel_encoder *encoder;
3510 int pipe = intel_crtc->pipe;
3511 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003512 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003513 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003514
3515 if (!intel_crtc->active)
3516 return;
3517
Paulo Zanoni83616632012-10-23 18:29:54 -02003518 is_pch_port = haswell_crtc_driving_pch(crtc);
3519
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003520 for_each_encoder_on_crtc(dev, crtc, encoder)
3521 encoder->disable(encoder);
3522
3523 intel_crtc_wait_for_pending_flips(crtc);
3524 drm_vblank_off(dev, pipe);
3525 intel_crtc_update_cursor(crtc, false);
3526
3527 intel_disable_plane(dev_priv, plane, pipe);
3528
3529 if (dev_priv->cfb_plane == plane)
3530 intel_disable_fbc(dev);
3531
3532 intel_disable_pipe(dev_priv, pipe);
3533
Paulo Zanoniad80a812012-10-24 16:06:19 -02003534 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003535
3536 /* Disable PF */
3537 I915_WRITE(PF_CTL(pipe), 0);
3538 I915_WRITE(PF_WIN_SZ(pipe), 0);
3539
Paulo Zanoni1f544382012-10-24 11:32:00 -02003540 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003541
3542 for_each_encoder_on_crtc(dev, crtc, encoder)
3543 if (encoder->post_disable)
3544 encoder->post_disable(encoder);
3545
Paulo Zanoni83616632012-10-23 18:29:54 -02003546 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003547 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003548 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003549 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003550
3551 intel_crtc->active = false;
3552 intel_update_watermarks(dev);
3553
3554 mutex_lock(&dev->struct_mutex);
3555 intel_update_fbc(dev);
3556 mutex_unlock(&dev->struct_mutex);
3557}
3558
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003559static void ironlake_crtc_off(struct drm_crtc *crtc)
3560{
3561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3562 intel_put_pch_pll(intel_crtc);
3563}
3564
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003565static void haswell_crtc_off(struct drm_crtc *crtc)
3566{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3568
3569 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3570 * start using it. */
Daniel Vetter1a240d42012-11-29 22:18:51 +01003571 intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003572
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003573 intel_ddi_put_crtc_pll(crtc);
3574}
3575
Daniel Vetter02e792f2009-09-15 22:57:34 +02003576static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3577{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003578 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003579 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003581
Chris Wilson23f09ce2010-08-12 13:53:37 +01003582 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003583 dev_priv->mm.interruptible = false;
3584 (void) intel_overlay_switch_off(intel_crtc->overlay);
3585 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003586 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003587 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003588
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003589 /* Let userspace switch the overlay on again. In most cases userspace
3590 * has to recompute where to put it anyway.
3591 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003592}
3593
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003594static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003595{
3596 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 struct drm_i915_private *dev_priv = dev->dev_private;
3598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003599 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003600 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003601 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003602
Daniel Vetter08a48462012-07-02 11:43:47 +02003603 WARN_ON(!crtc->enabled);
3604
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003605 if (intel_crtc->active)
3606 return;
3607
3608 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003609 intel_update_watermarks(dev);
3610
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003611 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003612
3613 for_each_encoder_on_crtc(dev, crtc, encoder)
3614 if (encoder->pre_enable)
3615 encoder->pre_enable(encoder);
3616
Jesse Barnes040484a2011-01-03 12:14:26 -08003617 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003618 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003619
3620 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003621 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003622
3623 /* Give the overlay scaler a chance to enable if it's on this pipe */
3624 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003625 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003626
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003627 for_each_encoder_on_crtc(dev, crtc, encoder)
3628 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003629}
3630
3631static void i9xx_crtc_disable(struct drm_crtc *crtc)
3632{
3633 struct drm_device *dev = crtc->dev;
3634 struct drm_i915_private *dev_priv = dev->dev_private;
3635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003636 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003637 int pipe = intel_crtc->pipe;
3638 int plane = intel_crtc->plane;
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003639 u32 pctl;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003640
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003641
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003642 if (!intel_crtc->active)
3643 return;
3644
Daniel Vetterea9d7582012-07-10 10:42:52 +02003645 for_each_encoder_on_crtc(dev, crtc, encoder)
3646 encoder->disable(encoder);
3647
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003648 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003649 intel_crtc_wait_for_pending_flips(crtc);
3650 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003651 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003652 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003653
Chris Wilson973d04f2011-07-08 12:22:37 +01003654 if (dev_priv->cfb_plane == plane)
3655 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003656
Jesse Barnesb24e7172011-01-04 15:09:30 -08003657 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003658 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003659
3660 /* Disable pannel fitter if it is on this pipe. */
3661 pctl = I915_READ(PFIT_CONTROL);
3662 if ((pctl & PFIT_ENABLE) &&
3663 ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
3664 I915_WRITE(PFIT_CONTROL, 0);
3665
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003666 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003667
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003668 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003669 intel_update_fbc(dev);
3670 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003671}
3672
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003673static void i9xx_crtc_off(struct drm_crtc *crtc)
3674{
3675}
3676
Daniel Vetter976f8a22012-07-08 22:34:21 +02003677static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3678 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003679{
3680 struct drm_device *dev = crtc->dev;
3681 struct drm_i915_master_private *master_priv;
3682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3683 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003684
3685 if (!dev->primary->master)
3686 return;
3687
3688 master_priv = dev->primary->master->driver_priv;
3689 if (!master_priv->sarea_priv)
3690 return;
3691
Jesse Barnes79e53942008-11-07 14:24:08 -08003692 switch (pipe) {
3693 case 0:
3694 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3695 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3696 break;
3697 case 1:
3698 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3699 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3700 break;
3701 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003702 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003703 break;
3704 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003705}
3706
Daniel Vetter976f8a22012-07-08 22:34:21 +02003707/**
3708 * Sets the power management mode of the pipe and plane.
3709 */
3710void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003711{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003712 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003713 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003714 struct intel_encoder *intel_encoder;
3715 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003716
Daniel Vetter976f8a22012-07-08 22:34:21 +02003717 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3718 enable |= intel_encoder->connectors_active;
3719
3720 if (enable)
3721 dev_priv->display.crtc_enable(crtc);
3722 else
3723 dev_priv->display.crtc_disable(crtc);
3724
3725 intel_crtc_update_sarea(crtc, enable);
3726}
3727
3728static void intel_crtc_noop(struct drm_crtc *crtc)
3729{
3730}
3731
3732static void intel_crtc_disable(struct drm_crtc *crtc)
3733{
3734 struct drm_device *dev = crtc->dev;
3735 struct drm_connector *connector;
3736 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003738
3739 /* crtc should still be enabled when we disable it. */
3740 WARN_ON(!crtc->enabled);
3741
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003742 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003743 dev_priv->display.crtc_disable(crtc);
3744 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003745 dev_priv->display.off(crtc);
3746
Chris Wilson931872f2012-01-16 23:01:13 +00003747 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3748 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003749
3750 if (crtc->fb) {
3751 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003752 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003753 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003754 crtc->fb = NULL;
3755 }
3756
3757 /* Update computed state. */
3758 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3759 if (!connector->encoder || !connector->encoder->crtc)
3760 continue;
3761
3762 if (connector->encoder->crtc != crtc)
3763 continue;
3764
3765 connector->dpms = DRM_MODE_DPMS_OFF;
3766 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003767 }
3768}
3769
Daniel Vettera261b242012-07-26 19:21:47 +02003770void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003771{
Daniel Vettera261b242012-07-26 19:21:47 +02003772 struct drm_crtc *crtc;
3773
3774 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3775 if (crtc->enabled)
3776 intel_crtc_disable(crtc);
3777 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003778}
3779
Daniel Vetter1f703852012-07-11 16:51:39 +02003780void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003781{
Jesse Barnes79e53942008-11-07 14:24:08 -08003782}
3783
Chris Wilsonea5b2132010-08-04 13:50:23 +01003784void intel_encoder_destroy(struct drm_encoder *encoder)
3785{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003786 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003787
Chris Wilsonea5b2132010-08-04 13:50:23 +01003788 drm_encoder_cleanup(encoder);
3789 kfree(intel_encoder);
3790}
3791
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003792/* Simple dpms helper for encodres with just one connector, no cloning and only
3793 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3794 * state of the entire output pipe. */
3795void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3796{
3797 if (mode == DRM_MODE_DPMS_ON) {
3798 encoder->connectors_active = true;
3799
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003800 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003801 } else {
3802 encoder->connectors_active = false;
3803
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003804 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003805 }
3806}
3807
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003808/* Cross check the actual hw state with our own modeset state tracking (and it's
3809 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003810static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003811{
3812 if (connector->get_hw_state(connector)) {
3813 struct intel_encoder *encoder = connector->encoder;
3814 struct drm_crtc *crtc;
3815 bool encoder_enabled;
3816 enum pipe pipe;
3817
3818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3819 connector->base.base.id,
3820 drm_get_connector_name(&connector->base));
3821
3822 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3823 "wrong connector dpms state\n");
3824 WARN(connector->base.encoder != &encoder->base,
3825 "active connector not linked to encoder\n");
3826 WARN(!encoder->connectors_active,
3827 "encoder->connectors_active not set\n");
3828
3829 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3830 WARN(!encoder_enabled, "encoder not enabled\n");
3831 if (WARN_ON(!encoder->base.crtc))
3832 return;
3833
3834 crtc = encoder->base.crtc;
3835
3836 WARN(!crtc->enabled, "crtc not enabled\n");
3837 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3838 WARN(pipe != to_intel_crtc(crtc)->pipe,
3839 "encoder active on the wrong pipe\n");
3840 }
3841}
3842
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003843/* Even simpler default implementation, if there's really no special case to
3844 * consider. */
3845void intel_connector_dpms(struct drm_connector *connector, int mode)
3846{
3847 struct intel_encoder *encoder = intel_attached_encoder(connector);
3848
3849 /* All the simple cases only support two dpms states. */
3850 if (mode != DRM_MODE_DPMS_ON)
3851 mode = DRM_MODE_DPMS_OFF;
3852
3853 if (mode == connector->dpms)
3854 return;
3855
3856 connector->dpms = mode;
3857
3858 /* Only need to change hw state when actually enabled */
3859 if (encoder->base.crtc)
3860 intel_encoder_dpms(encoder, mode);
3861 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003862 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003863
Daniel Vetterb9805142012-08-31 17:37:33 +02003864 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003865}
3866
Daniel Vetterf0947c32012-07-02 13:10:34 +02003867/* Simple connector->get_hw_state implementation for encoders that support only
3868 * one connector and no cloning and hence the encoder state determines the state
3869 * of the connector. */
3870bool intel_connector_get_hw_state(struct intel_connector *connector)
3871{
Daniel Vetter24929352012-07-02 20:28:59 +02003872 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003873 struct intel_encoder *encoder = connector->encoder;
3874
3875 return encoder->get_hw_state(encoder, &pipe);
3876}
3877
Jesse Barnes79e53942008-11-07 14:24:08 -08003878static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003879 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003880 struct drm_display_mode *adjusted_mode)
3881{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003882 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003883
Eric Anholtbad720f2009-10-22 16:11:14 -07003884 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003885 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003886 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3887 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003888 }
Chris Wilson89749352010-09-12 18:25:19 +01003889
Daniel Vetterf9bef082012-04-15 19:53:19 +02003890 /* All interlaced capable intel hw wants timings in frames. Note though
3891 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3892 * timings, so we need to be careful not to clobber these.*/
3893 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3894 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003895
Chris Wilson44f46b422012-06-21 13:19:59 +03003896 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3897 * with a hsync front porch of 0.
3898 */
3899 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3900 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3901 return false;
3902
Jesse Barnes79e53942008-11-07 14:24:08 -08003903 return true;
3904}
3905
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003906static int valleyview_get_display_clock_speed(struct drm_device *dev)
3907{
3908 return 400000; /* FIXME */
3909}
3910
Jesse Barnese70236a2009-09-21 10:42:27 -07003911static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003912{
Jesse Barnese70236a2009-09-21 10:42:27 -07003913 return 400000;
3914}
Jesse Barnes79e53942008-11-07 14:24:08 -08003915
Jesse Barnese70236a2009-09-21 10:42:27 -07003916static int i915_get_display_clock_speed(struct drm_device *dev)
3917{
3918 return 333000;
3919}
Jesse Barnes79e53942008-11-07 14:24:08 -08003920
Jesse Barnese70236a2009-09-21 10:42:27 -07003921static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3922{
3923 return 200000;
3924}
Jesse Barnes79e53942008-11-07 14:24:08 -08003925
Jesse Barnese70236a2009-09-21 10:42:27 -07003926static int i915gm_get_display_clock_speed(struct drm_device *dev)
3927{
3928 u16 gcfgc = 0;
3929
3930 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3931
3932 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003933 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003934 else {
3935 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3936 case GC_DISPLAY_CLOCK_333_MHZ:
3937 return 333000;
3938 default:
3939 case GC_DISPLAY_CLOCK_190_200_MHZ:
3940 return 190000;
3941 }
3942 }
3943}
Jesse Barnes79e53942008-11-07 14:24:08 -08003944
Jesse Barnese70236a2009-09-21 10:42:27 -07003945static int i865_get_display_clock_speed(struct drm_device *dev)
3946{
3947 return 266000;
3948}
3949
3950static int i855_get_display_clock_speed(struct drm_device *dev)
3951{
3952 u16 hpllcc = 0;
3953 /* Assume that the hardware is in the high speed state. This
3954 * should be the default.
3955 */
3956 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3957 case GC_CLOCK_133_200:
3958 case GC_CLOCK_100_200:
3959 return 200000;
3960 case GC_CLOCK_166_250:
3961 return 250000;
3962 case GC_CLOCK_100_133:
3963 return 133000;
3964 }
3965
3966 /* Shouldn't happen */
3967 return 0;
3968}
3969
3970static int i830_get_display_clock_speed(struct drm_device *dev)
3971{
3972 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003973}
3974
Zhenyu Wang2c072452009-06-05 15:38:42 +08003975static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003976intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003977{
3978 while (*num > 0xffffff || *den > 0xffffff) {
3979 *num >>= 1;
3980 *den >>= 1;
3981 }
3982}
3983
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003984void
3985intel_link_compute_m_n(int bits_per_pixel, int nlanes,
3986 int pixel_clock, int link_clock,
3987 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003988{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003989 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00003990 m_n->gmch_m = bits_per_pixel * pixel_clock;
3991 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003992 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00003993 m_n->link_m = pixel_clock;
3994 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003995 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003996}
3997
Chris Wilsona7615032011-01-12 17:04:08 +00003998static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3999{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004000 if (i915_panel_use_ssc >= 0)
4001 return i915_panel_use_ssc != 0;
4002 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004003 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004004}
4005
Jesse Barnes5a354202011-06-24 12:19:22 -07004006/**
4007 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4008 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004009 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004010 *
4011 * A pipe may be connected to one or more outputs. Based on the depth of the
4012 * attached framebuffer, choose a good color depth to use on the pipe.
4013 *
4014 * If possible, match the pipe depth to the fb depth. In some cases, this
4015 * isn't ideal, because the connected output supports a lesser or restricted
4016 * set of depths. Resolve that here:
4017 * LVDS typically supports only 6bpc, so clamp down in that case
4018 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4019 * Displays may support a restricted set as well, check EDID and clamp as
4020 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004021 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004022 *
4023 * RETURNS:
4024 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4025 * true if they don't match).
4026 */
4027static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004028 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004029 unsigned int *pipe_bpp,
4030 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004031{
4032 struct drm_device *dev = crtc->dev;
4033 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004034 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004035 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004036 unsigned int display_bpc = UINT_MAX, bpc;
4037
4038 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004039 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004040
4041 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4042 unsigned int lvds_bpc;
4043
4044 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4045 LVDS_A3_POWER_UP)
4046 lvds_bpc = 8;
4047 else
4048 lvds_bpc = 6;
4049
4050 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004051 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004052 display_bpc = lvds_bpc;
4053 }
4054 continue;
4055 }
4056
Jesse Barnes5a354202011-06-24 12:19:22 -07004057 /* Not one of the known troublemakers, check the EDID */
4058 list_for_each_entry(connector, &dev->mode_config.connector_list,
4059 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004060 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004061 continue;
4062
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004063 /* Don't use an invalid EDID bpc value */
4064 if (connector->display_info.bpc &&
4065 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004066 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004067 display_bpc = connector->display_info.bpc;
4068 }
4069 }
4070
Jani Nikula2f4f6492012-11-12 14:33:44 +02004071 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4072 /* Use VBT settings if we have an eDP panel */
4073 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4074
Jani Nikula9a30a612012-11-12 14:33:45 +02004075 if (edp_bpc && edp_bpc < display_bpc) {
Jani Nikula2f4f6492012-11-12 14:33:44 +02004076 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4077 display_bpc = edp_bpc;
4078 }
4079 continue;
4080 }
4081
Jesse Barnes5a354202011-06-24 12:19:22 -07004082 /*
4083 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4084 * through, clamp it down. (Note: >12bpc will be caught below.)
4085 */
4086 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4087 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004088 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004089 display_bpc = 12;
4090 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004091 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004092 display_bpc = 8;
4093 }
4094 }
4095 }
4096
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004097 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4098 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4099 display_bpc = 6;
4100 }
4101
Jesse Barnes5a354202011-06-24 12:19:22 -07004102 /*
4103 * We could just drive the pipe at the highest bpc all the time and
4104 * enable dithering as needed, but that costs bandwidth. So choose
4105 * the minimum value that expresses the full color range of the fb but
4106 * also stays within the max display bpc discovered above.
4107 */
4108
Daniel Vetter94352cf2012-07-05 22:51:56 +02004109 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004110 case 8:
4111 bpc = 8; /* since we go through a colormap */
4112 break;
4113 case 15:
4114 case 16:
4115 bpc = 6; /* min is 18bpp */
4116 break;
4117 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004118 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004119 break;
4120 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004121 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004122 break;
4123 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004124 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004125 break;
4126 default:
4127 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4128 bpc = min((unsigned int)8, display_bpc);
4129 break;
4130 }
4131
Keith Packard578393c2011-09-05 11:53:21 -07004132 display_bpc = min(display_bpc, bpc);
4133
Adam Jackson82820492011-10-10 16:33:34 -04004134 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4135 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004136
Keith Packard578393c2011-09-05 11:53:21 -07004137 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004138
4139 return display_bpc != bpc;
4140}
4141
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004142static int vlv_get_refclk(struct drm_crtc *crtc)
4143{
4144 struct drm_device *dev = crtc->dev;
4145 struct drm_i915_private *dev_priv = dev->dev_private;
4146 int refclk = 27000; /* for DP & HDMI */
4147
4148 return 100000; /* only one validated so far */
4149
4150 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4151 refclk = 96000;
4152 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4153 if (intel_panel_use_ssc(dev_priv))
4154 refclk = 100000;
4155 else
4156 refclk = 96000;
4157 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4158 refclk = 100000;
4159 }
4160
4161 return refclk;
4162}
4163
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004164static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4165{
4166 struct drm_device *dev = crtc->dev;
4167 struct drm_i915_private *dev_priv = dev->dev_private;
4168 int refclk;
4169
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004170 if (IS_VALLEYVIEW(dev)) {
4171 refclk = vlv_get_refclk(crtc);
4172 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004173 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4174 refclk = dev_priv->lvds_ssc_freq * 1000;
4175 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4176 refclk / 1000);
4177 } else if (!IS_GEN2(dev)) {
4178 refclk = 96000;
4179 } else {
4180 refclk = 48000;
4181 }
4182
4183 return refclk;
4184}
4185
4186static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4187 intel_clock_t *clock)
4188{
4189 /* SDVO TV has fixed PLL values depend on its clock range,
4190 this mirrors vbios setting. */
4191 if (adjusted_mode->clock >= 100000
4192 && adjusted_mode->clock < 140500) {
4193 clock->p1 = 2;
4194 clock->p2 = 10;
4195 clock->n = 3;
4196 clock->m1 = 16;
4197 clock->m2 = 8;
4198 } else if (adjusted_mode->clock >= 140500
4199 && adjusted_mode->clock <= 200000) {
4200 clock->p1 = 1;
4201 clock->p2 = 10;
4202 clock->n = 6;
4203 clock->m1 = 12;
4204 clock->m2 = 8;
4205 }
4206}
4207
Jesse Barnesa7516a02011-12-15 12:30:37 -08004208static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4209 intel_clock_t *clock,
4210 intel_clock_t *reduced_clock)
4211{
4212 struct drm_device *dev = crtc->dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4215 int pipe = intel_crtc->pipe;
4216 u32 fp, fp2 = 0;
4217
4218 if (IS_PINEVIEW(dev)) {
4219 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4220 if (reduced_clock)
4221 fp2 = (1 << reduced_clock->n) << 16 |
4222 reduced_clock->m1 << 8 | reduced_clock->m2;
4223 } else {
4224 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4225 if (reduced_clock)
4226 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4227 reduced_clock->m2;
4228 }
4229
4230 I915_WRITE(FP0(pipe), fp);
4231
4232 intel_crtc->lowfreq_avail = false;
4233 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4234 reduced_clock && i915_powersave) {
4235 I915_WRITE(FP1(pipe), fp2);
4236 intel_crtc->lowfreq_avail = true;
4237 } else {
4238 I915_WRITE(FP1(pipe), fp);
4239 }
4240}
4241
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004242static void vlv_update_pll(struct drm_crtc *crtc,
4243 struct drm_display_mode *mode,
4244 struct drm_display_mode *adjusted_mode,
4245 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304246 int num_connectors)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4251 int pipe = intel_crtc->pipe;
4252 u32 dpll, mdiv, pdiv;
4253 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304254 bool is_sdvo;
4255 u32 temp;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004256
Daniel Vetter09153002012-12-12 14:06:44 +01004257 mutex_lock(&dev_priv->dpio_lock);
4258
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304259 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4260 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4261
4262 dpll = DPLL_VGA_MODE_DIS;
4263 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4264 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4265 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4266
4267 I915_WRITE(DPLL(pipe), dpll);
4268 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004269
4270 bestn = clock->n;
4271 bestm1 = clock->m1;
4272 bestm2 = clock->m2;
4273 bestp1 = clock->p1;
4274 bestp2 = clock->p2;
4275
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304276 /*
4277 * In Valleyview PLL and program lane counter registers are exposed
4278 * through DPIO interface
4279 */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004280 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4281 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4282 mdiv |= ((bestn << DPIO_N_SHIFT));
4283 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4284 mdiv |= (1 << DPIO_K_SHIFT);
4285 mdiv |= DPIO_ENABLE_CALIBRATION;
4286 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4287
4288 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4289
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304290 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004291 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304292 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4293 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004294 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4295
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304296 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004297
4298 dpll |= DPLL_VCO_ENABLE;
4299 I915_WRITE(DPLL(pipe), dpll);
4300 POSTING_READ(DPLL(pipe));
4301 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4302 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4303
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304304 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004305
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304306 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4307 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4308
4309 I915_WRITE(DPLL(pipe), dpll);
4310
4311 /* Wait for the clocks to stabilize. */
4312 POSTING_READ(DPLL(pipe));
4313 udelay(150);
4314
4315 temp = 0;
4316 if (is_sdvo) {
4317 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004318 if (temp > 1)
4319 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4320 else
4321 temp = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004322 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304323 I915_WRITE(DPLL_MD(pipe), temp);
4324 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004325
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304326 /* Now program lane control registers */
4327 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4328 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4329 {
4330 temp = 0x1000C4;
4331 if(pipe == 1)
4332 temp |= (1 << 21);
4333 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4334 }
4335 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4336 {
4337 temp = 0x1000C4;
4338 if(pipe == 1)
4339 temp |= (1 << 21);
4340 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4341 }
Daniel Vetter09153002012-12-12 14:06:44 +01004342
4343 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004344}
4345
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004346static void i9xx_update_pll(struct drm_crtc *crtc,
4347 struct drm_display_mode *mode,
4348 struct drm_display_mode *adjusted_mode,
4349 intel_clock_t *clock, intel_clock_t *reduced_clock,
4350 int num_connectors)
4351{
4352 struct drm_device *dev = crtc->dev;
4353 struct drm_i915_private *dev_priv = dev->dev_private;
4354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004355 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004356 int pipe = intel_crtc->pipe;
4357 u32 dpll;
4358 bool is_sdvo;
4359
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304360 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4361
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004362 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4363 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4364
4365 dpll = DPLL_VGA_MODE_DIS;
4366
4367 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4368 dpll |= DPLLB_MODE_LVDS;
4369 else
4370 dpll |= DPLLB_MODE_DAC_SERIAL;
4371 if (is_sdvo) {
4372 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4373 if (pixel_multiplier > 1) {
4374 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4375 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4376 }
4377 dpll |= DPLL_DVO_HIGH_SPEED;
4378 }
4379 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4380 dpll |= DPLL_DVO_HIGH_SPEED;
4381
4382 /* compute bitmask from p1 value */
4383 if (IS_PINEVIEW(dev))
4384 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4385 else {
4386 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4387 if (IS_G4X(dev) && reduced_clock)
4388 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4389 }
4390 switch (clock->p2) {
4391 case 5:
4392 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4393 break;
4394 case 7:
4395 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4396 break;
4397 case 10:
4398 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4399 break;
4400 case 14:
4401 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4402 break;
4403 }
4404 if (INTEL_INFO(dev)->gen >= 4)
4405 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4406
4407 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4408 dpll |= PLL_REF_INPUT_TVCLKINBC;
4409 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4410 /* XXX: just matching BIOS for now */
4411 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4412 dpll |= 3;
4413 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4414 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4415 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4416 else
4417 dpll |= PLL_REF_INPUT_DREFCLK;
4418
4419 dpll |= DPLL_VCO_ENABLE;
4420 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4421 POSTING_READ(DPLL(pipe));
4422 udelay(150);
4423
Daniel Vetterdafd2262012-11-26 17:22:07 +01004424 for_each_encoder_on_crtc(dev, crtc, encoder)
4425 if (encoder->pre_pll_enable)
4426 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004427
4428 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4429 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4430
4431 I915_WRITE(DPLL(pipe), dpll);
4432
4433 /* Wait for the clocks to stabilize. */
4434 POSTING_READ(DPLL(pipe));
4435 udelay(150);
4436
4437 if (INTEL_INFO(dev)->gen >= 4) {
4438 u32 temp = 0;
4439 if (is_sdvo) {
4440 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4441 if (temp > 1)
4442 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4443 else
4444 temp = 0;
4445 }
4446 I915_WRITE(DPLL_MD(pipe), temp);
4447 } else {
4448 /* The pixel multiplier can only be updated once the
4449 * DPLL is enabled and the clocks are stable.
4450 *
4451 * So write it again.
4452 */
4453 I915_WRITE(DPLL(pipe), dpll);
4454 }
4455}
4456
4457static void i8xx_update_pll(struct drm_crtc *crtc,
4458 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304459 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004460 int num_connectors)
4461{
4462 struct drm_device *dev = crtc->dev;
4463 struct drm_i915_private *dev_priv = dev->dev_private;
4464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004465 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004466 int pipe = intel_crtc->pipe;
4467 u32 dpll;
4468
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304469 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4470
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004471 dpll = DPLL_VGA_MODE_DIS;
4472
4473 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4474 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4475 } else {
4476 if (clock->p1 == 2)
4477 dpll |= PLL_P1_DIVIDE_BY_TWO;
4478 else
4479 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4480 if (clock->p2 == 4)
4481 dpll |= PLL_P2_DIVIDE_BY_4;
4482 }
4483
4484 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4485 /* XXX: just matching BIOS for now */
4486 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4487 dpll |= 3;
4488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4489 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4490 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4491 else
4492 dpll |= PLL_REF_INPUT_DREFCLK;
4493
4494 dpll |= DPLL_VCO_ENABLE;
4495 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4496 POSTING_READ(DPLL(pipe));
4497 udelay(150);
4498
Daniel Vetterdafd2262012-11-26 17:22:07 +01004499 for_each_encoder_on_crtc(dev, crtc, encoder)
4500 if (encoder->pre_pll_enable)
4501 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004502
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004503 I915_WRITE(DPLL(pipe), dpll);
4504
4505 /* Wait for the clocks to stabilize. */
4506 POSTING_READ(DPLL(pipe));
4507 udelay(150);
4508
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004509 /* The pixel multiplier can only be updated once the
4510 * DPLL is enabled and the clocks are stable.
4511 *
4512 * So write it again.
4513 */
4514 I915_WRITE(DPLL(pipe), dpll);
4515}
4516
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004517static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4518 struct drm_display_mode *mode,
4519 struct drm_display_mode *adjusted_mode)
4520{
4521 struct drm_device *dev = intel_crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004524 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004525 uint32_t vsyncshift;
4526
4527 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4528 /* the chip adds 2 halflines automatically */
4529 adjusted_mode->crtc_vtotal -= 1;
4530 adjusted_mode->crtc_vblank_end -= 1;
4531 vsyncshift = adjusted_mode->crtc_hsync_start
4532 - adjusted_mode->crtc_htotal / 2;
4533 } else {
4534 vsyncshift = 0;
4535 }
4536
4537 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004538 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004539
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004540 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004541 (adjusted_mode->crtc_hdisplay - 1) |
4542 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004543 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004544 (adjusted_mode->crtc_hblank_start - 1) |
4545 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004546 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004547 (adjusted_mode->crtc_hsync_start - 1) |
4548 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4549
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004550 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004551 (adjusted_mode->crtc_vdisplay - 1) |
4552 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004553 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004554 (adjusted_mode->crtc_vblank_start - 1) |
4555 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004556 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004557 (adjusted_mode->crtc_vsync_start - 1) |
4558 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4559
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004560 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4561 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4562 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4563 * bits. */
4564 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4565 (pipe == PIPE_B || pipe == PIPE_C))
4566 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4567
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004568 /* pipesrc controls the size that is scaled from, which should
4569 * always be the user's requested size.
4570 */
4571 I915_WRITE(PIPESRC(pipe),
4572 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4573}
4574
Eric Anholtf564048e2011-03-30 13:01:02 -07004575static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4576 struct drm_display_mode *mode,
4577 struct drm_display_mode *adjusted_mode,
4578 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004579 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004580{
4581 struct drm_device *dev = crtc->dev;
4582 struct drm_i915_private *dev_priv = dev->dev_private;
4583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4584 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004585 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004586 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004587 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004588 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589 bool ok, has_reduced_clock = false, is_sdvo = false;
4590 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004591 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004592 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004593 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004594
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004595 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004596 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004597 case INTEL_OUTPUT_LVDS:
4598 is_lvds = true;
4599 break;
4600 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004601 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004602 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004603 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004604 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004605 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004606 case INTEL_OUTPUT_TVOUT:
4607 is_tv = true;
4608 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004609 case INTEL_OUTPUT_DISPLAYPORT:
4610 is_dp = true;
4611 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004612 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004613
Eric Anholtc751ce42010-03-25 11:48:48 -07004614 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004615 }
4616
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004617 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004618
Ma Lingd4906092009-03-18 20:13:27 +08004619 /*
4620 * Returns a set of divisors for the desired target clock with the given
4621 * refclk, or FALSE. The returned values represent the clock equation:
4622 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4623 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004624 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004625 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4626 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004627 if (!ok) {
4628 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004629 return -EINVAL;
4630 }
4631
4632 /* Ensure that the cursor is valid for the new mode before changing... */
4633 intel_crtc_update_cursor(crtc, true);
4634
4635 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004636 /*
4637 * Ensure we match the reduced clock's P to the target clock.
4638 * If the clocks don't match, we can't switch the display clock
4639 * by using the FP0/FP1. In such case we will disable the LVDS
4640 * downclock feature.
4641 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004642 has_reduced_clock = limit->find_pll(limit, crtc,
4643 dev_priv->lvds_downclock,
4644 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004645 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004646 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004647 }
4648
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004649 if (is_sdvo && is_tv)
4650 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004651
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004652 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304653 i8xx_update_pll(crtc, adjusted_mode, &clock,
4654 has_reduced_clock ? &reduced_clock : NULL,
4655 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004656 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304657 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4658 has_reduced_clock ? &reduced_clock : NULL,
4659 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004660 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004661 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4662 has_reduced_clock ? &reduced_clock : NULL,
4663 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004664
4665 /* setup pipeconf */
4666 pipeconf = I915_READ(PIPECONF(pipe));
4667
4668 /* Set up the display plane register */
4669 dspcntr = DISPPLANE_GAMMA_ENABLE;
4670
Eric Anholt929c77f2011-03-30 13:01:04 -07004671 if (pipe == 0)
4672 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4673 else
4674 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004675
4676 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4677 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4678 * core speed.
4679 *
4680 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4681 * pipe == 0 check?
4682 */
4683 if (mode->clock >
4684 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4685 pipeconf |= PIPECONF_DOUBLE_WIDE;
4686 else
4687 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4688 }
4689
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004690 /* default to 8bpc */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004691 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004692 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004693 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004694 pipeconf |= PIPECONF_6BPC |
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004695 PIPECONF_DITHER_EN |
4696 PIPECONF_DITHER_TYPE_SP;
4697 }
4698 }
4699
Gajanan Bhat19c03922012-09-27 19:13:07 +05304700 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4701 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004702 pipeconf |= PIPECONF_6BPC |
Gajanan Bhat19c03922012-09-27 19:13:07 +05304703 PIPECONF_ENABLE |
4704 I965_PIPECONF_ACTIVE;
4705 }
4706 }
4707
Eric Anholtf564048e2011-03-30 13:01:02 -07004708 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4709 drm_mode_debug_printmodeline(mode);
4710
Jesse Barnesa7516a02011-12-15 12:30:37 -08004711 if (HAS_PIPE_CXSR(dev)) {
4712 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004713 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4714 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004715 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004716 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4717 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4718 }
4719 }
4720
Keith Packard617cf882012-02-08 13:53:38 -08004721 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004722 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004723 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004724 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004725 else
Keith Packard617cf882012-02-08 13:53:38 -08004726 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004727
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004728 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004729
4730 /* pipesrc and dspsize control the size that is scaled from,
4731 * which should always be the user's requested size.
4732 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004733 I915_WRITE(DSPSIZE(plane),
4734 ((mode->vdisplay - 1) << 16) |
4735 (mode->hdisplay - 1));
4736 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004737
Eric Anholtf564048e2011-03-30 13:01:02 -07004738 I915_WRITE(PIPECONF(pipe), pipeconf);
4739 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004740 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004741
4742 intel_wait_for_vblank(dev, pipe);
4743
Eric Anholtf564048e2011-03-30 13:01:02 -07004744 I915_WRITE(DSPCNTR(plane), dspcntr);
4745 POSTING_READ(DSPCNTR(plane));
4746
Daniel Vetter94352cf2012-07-05 22:51:56 +02004747 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004748
4749 intel_update_watermarks(dev);
4750
Eric Anholtf564048e2011-03-30 13:01:02 -07004751 return ret;
4752}
4753
Paulo Zanonidde86e22012-12-01 12:04:25 -02004754static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004755{
4756 struct drm_i915_private *dev_priv = dev->dev_private;
4757 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004758 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004759 u32 temp;
4760 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004761 bool has_cpu_edp = false;
4762 bool has_pch_edp = false;
4763 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004764 bool has_ck505 = false;
4765 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004766
4767 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004768 list_for_each_entry(encoder, &mode_config->encoder_list,
4769 base.head) {
4770 switch (encoder->type) {
4771 case INTEL_OUTPUT_LVDS:
4772 has_panel = true;
4773 has_lvds = true;
4774 break;
4775 case INTEL_OUTPUT_EDP:
4776 has_panel = true;
4777 if (intel_encoder_is_pch_edp(&encoder->base))
4778 has_pch_edp = true;
4779 else
4780 has_cpu_edp = true;
4781 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004782 }
4783 }
4784
Keith Packard99eb6a02011-09-26 14:29:12 -07004785 if (HAS_PCH_IBX(dev)) {
4786 has_ck505 = dev_priv->display_clock_mode;
4787 can_ssc = has_ck505;
4788 } else {
4789 has_ck505 = false;
4790 can_ssc = true;
4791 }
4792
4793 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4794 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4795 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004796
4797 /* Ironlake: try to setup display ref clock before DPLL
4798 * enabling. This is only under driver's control after
4799 * PCH B stepping, previous chipset stepping should be
4800 * ignoring this setting.
4801 */
4802 temp = I915_READ(PCH_DREF_CONTROL);
4803 /* Always enable nonspread source */
4804 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004805
Keith Packard99eb6a02011-09-26 14:29:12 -07004806 if (has_ck505)
4807 temp |= DREF_NONSPREAD_CK505_ENABLE;
4808 else
4809 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004810
Keith Packard199e5d72011-09-22 12:01:57 -07004811 if (has_panel) {
4812 temp &= ~DREF_SSC_SOURCE_MASK;
4813 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004814
Keith Packard199e5d72011-09-22 12:01:57 -07004815 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004816 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004817 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004818 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004819 } else
4820 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004821
4822 /* Get SSC going before enabling the outputs */
4823 I915_WRITE(PCH_DREF_CONTROL, temp);
4824 POSTING_READ(PCH_DREF_CONTROL);
4825 udelay(200);
4826
Jesse Barnes13d83a62011-08-03 12:59:20 -07004827 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4828
4829 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004830 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004831 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004832 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004833 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004834 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004835 else
4836 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004837 } else
4838 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4839
4840 I915_WRITE(PCH_DREF_CONTROL, temp);
4841 POSTING_READ(PCH_DREF_CONTROL);
4842 udelay(200);
4843 } else {
4844 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4845
4846 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4847
4848 /* Turn off CPU output */
4849 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4850
4851 I915_WRITE(PCH_DREF_CONTROL, temp);
4852 POSTING_READ(PCH_DREF_CONTROL);
4853 udelay(200);
4854
4855 /* Turn off the SSC source */
4856 temp &= ~DREF_SSC_SOURCE_MASK;
4857 temp |= DREF_SSC_SOURCE_DISABLE;
4858
4859 /* Turn off SSC1 */
4860 temp &= ~ DREF_SSC1_ENABLE;
4861
Jesse Barnes13d83a62011-08-03 12:59:20 -07004862 I915_WRITE(PCH_DREF_CONTROL, temp);
4863 POSTING_READ(PCH_DREF_CONTROL);
4864 udelay(200);
4865 }
4866}
4867
Paulo Zanonidde86e22012-12-01 12:04:25 -02004868/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4869static void lpt_init_pch_refclk(struct drm_device *dev)
4870{
4871 struct drm_i915_private *dev_priv = dev->dev_private;
4872 struct drm_mode_config *mode_config = &dev->mode_config;
4873 struct intel_encoder *encoder;
4874 bool has_vga = false;
4875 bool is_sdv = false;
4876 u32 tmp;
4877
4878 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4879 switch (encoder->type) {
4880 case INTEL_OUTPUT_ANALOG:
4881 has_vga = true;
4882 break;
4883 }
4884 }
4885
4886 if (!has_vga)
4887 return;
4888
Daniel Vetterc00db242013-01-22 15:33:27 +01004889 mutex_lock(&dev_priv->dpio_lock);
4890
Paulo Zanonidde86e22012-12-01 12:04:25 -02004891 /* XXX: Rip out SDV support once Haswell ships for real. */
4892 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4893 is_sdv = true;
4894
4895 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4896 tmp &= ~SBI_SSCCTL_DISABLE;
4897 tmp |= SBI_SSCCTL_PATHALT;
4898 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4899
4900 udelay(24);
4901
4902 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4903 tmp &= ~SBI_SSCCTL_PATHALT;
4904 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4905
4906 if (!is_sdv) {
4907 tmp = I915_READ(SOUTH_CHICKEN2);
4908 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4909 I915_WRITE(SOUTH_CHICKEN2, tmp);
4910
4911 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4912 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4913 DRM_ERROR("FDI mPHY reset assert timeout\n");
4914
4915 tmp = I915_READ(SOUTH_CHICKEN2);
4916 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4917 I915_WRITE(SOUTH_CHICKEN2, tmp);
4918
4919 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4920 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4921 100))
4922 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
4923 }
4924
4925 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
4926 tmp &= ~(0xFF << 24);
4927 tmp |= (0x12 << 24);
4928 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
4929
4930 if (!is_sdv) {
4931 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
4932 tmp &= ~(0x3 << 6);
4933 tmp |= (1 << 6) | (1 << 0);
4934 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
4935 }
4936
4937 if (is_sdv) {
4938 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
4939 tmp |= 0x7FFF;
4940 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
4941 }
4942
4943 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
4944 tmp |= (1 << 11);
4945 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
4946
4947 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
4948 tmp |= (1 << 11);
4949 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
4950
4951 if (is_sdv) {
4952 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
4953 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4954 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
4955
4956 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
4957 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4958 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
4959
4960 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
4961 tmp |= (0x3F << 8);
4962 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
4963
4964 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
4965 tmp |= (0x3F << 8);
4966 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
4967 }
4968
4969 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
4970 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4971 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
4972
4973 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
4974 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4975 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
4976
4977 if (!is_sdv) {
4978 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
4979 tmp &= ~(7 << 13);
4980 tmp |= (5 << 13);
4981 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
4982
4983 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
4984 tmp &= ~(7 << 13);
4985 tmp |= (5 << 13);
4986 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
4987 }
4988
4989 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
4990 tmp &= ~0xFF;
4991 tmp |= 0x1C;
4992 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
4993
4994 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
4995 tmp &= ~0xFF;
4996 tmp |= 0x1C;
4997 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
4998
4999 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5000 tmp &= ~(0xFF << 16);
5001 tmp |= (0x1C << 16);
5002 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5003
5004 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5005 tmp &= ~(0xFF << 16);
5006 tmp |= (0x1C << 16);
5007 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5008
5009 if (!is_sdv) {
5010 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5011 tmp |= (1 << 27);
5012 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5013
5014 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5015 tmp |= (1 << 27);
5016 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5017
5018 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5019 tmp &= ~(0xF << 28);
5020 tmp |= (4 << 28);
5021 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5022
5023 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5024 tmp &= ~(0xF << 28);
5025 tmp |= (4 << 28);
5026 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5027 }
5028
5029 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5030 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5031 tmp |= SBI_DBUFF0_ENABLE;
5032 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005033
5034 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005035}
5036
5037/*
5038 * Initialize reference clocks when the driver loads
5039 */
5040void intel_init_pch_refclk(struct drm_device *dev)
5041{
5042 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5043 ironlake_init_pch_refclk(dev);
5044 else if (HAS_PCH_LPT(dev))
5045 lpt_init_pch_refclk(dev);
5046}
5047
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005048static int ironlake_get_refclk(struct drm_crtc *crtc)
5049{
5050 struct drm_device *dev = crtc->dev;
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005053 struct intel_encoder *edp_encoder = NULL;
5054 int num_connectors = 0;
5055 bool is_lvds = false;
5056
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005057 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005058 switch (encoder->type) {
5059 case INTEL_OUTPUT_LVDS:
5060 is_lvds = true;
5061 break;
5062 case INTEL_OUTPUT_EDP:
5063 edp_encoder = encoder;
5064 break;
5065 }
5066 num_connectors++;
5067 }
5068
5069 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5070 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5071 dev_priv->lvds_ssc_freq);
5072 return dev_priv->lvds_ssc_freq * 1000;
5073 }
5074
5075 return 120000;
5076}
5077
Paulo Zanonic8203562012-09-12 10:06:29 -03005078static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5079 struct drm_display_mode *adjusted_mode,
5080 bool dither)
5081{
5082 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5084 int pipe = intel_crtc->pipe;
5085 uint32_t val;
5086
5087 val = I915_READ(PIPECONF(pipe));
5088
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005089 val &= ~PIPECONF_BPC_MASK;
Paulo Zanonic8203562012-09-12 10:06:29 -03005090 switch (intel_crtc->bpp) {
5091 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005092 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005093 break;
5094 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005095 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005096 break;
5097 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005098 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005099 break;
5100 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005101 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005102 break;
5103 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005104 /* Case prevented by intel_choose_pipe_bpp_dither. */
5105 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005106 }
5107
5108 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5109 if (dither)
5110 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5111
5112 val &= ~PIPECONF_INTERLACE_MASK;
5113 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5114 val |= PIPECONF_INTERLACED_ILK;
5115 else
5116 val |= PIPECONF_PROGRESSIVE;
5117
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005118 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5119 val |= PIPECONF_COLOR_RANGE_SELECT;
5120 else
5121 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5122
Paulo Zanonic8203562012-09-12 10:06:29 -03005123 I915_WRITE(PIPECONF(pipe), val);
5124 POSTING_READ(PIPECONF(pipe));
5125}
5126
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005127static void haswell_set_pipeconf(struct drm_crtc *crtc,
5128 struct drm_display_mode *adjusted_mode,
5129 bool dither)
5130{
5131 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005133 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005134 uint32_t val;
5135
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005136 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005137
5138 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5139 if (dither)
5140 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5141
5142 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5143 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5144 val |= PIPECONF_INTERLACED_ILK;
5145 else
5146 val |= PIPECONF_PROGRESSIVE;
5147
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005148 I915_WRITE(PIPECONF(cpu_transcoder), val);
5149 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005150}
5151
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005152static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5153 struct drm_display_mode *adjusted_mode,
5154 intel_clock_t *clock,
5155 bool *has_reduced_clock,
5156 intel_clock_t *reduced_clock)
5157{
5158 struct drm_device *dev = crtc->dev;
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160 struct intel_encoder *intel_encoder;
5161 int refclk;
5162 const intel_limit_t *limit;
5163 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5164
5165 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5166 switch (intel_encoder->type) {
5167 case INTEL_OUTPUT_LVDS:
5168 is_lvds = true;
5169 break;
5170 case INTEL_OUTPUT_SDVO:
5171 case INTEL_OUTPUT_HDMI:
5172 is_sdvo = true;
5173 if (intel_encoder->needs_tv_clock)
5174 is_tv = true;
5175 break;
5176 case INTEL_OUTPUT_TVOUT:
5177 is_tv = true;
5178 break;
5179 }
5180 }
5181
5182 refclk = ironlake_get_refclk(crtc);
5183
5184 /*
5185 * Returns a set of divisors for the desired target clock with the given
5186 * refclk, or FALSE. The returned values represent the clock equation:
5187 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5188 */
5189 limit = intel_limit(crtc, refclk);
5190 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5191 clock);
5192 if (!ret)
5193 return false;
5194
5195 if (is_lvds && dev_priv->lvds_downclock_avail) {
5196 /*
5197 * Ensure we match the reduced clock's P to the target clock.
5198 * If the clocks don't match, we can't switch the display clock
5199 * by using the FP0/FP1. In such case we will disable the LVDS
5200 * downclock feature.
5201 */
5202 *has_reduced_clock = limit->find_pll(limit, crtc,
5203 dev_priv->lvds_downclock,
5204 refclk,
5205 clock,
5206 reduced_clock);
5207 }
5208
5209 if (is_sdvo && is_tv)
5210 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5211
5212 return true;
5213}
5214
Daniel Vetter01a415f2012-10-27 15:58:40 +02005215static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5216{
5217 struct drm_i915_private *dev_priv = dev->dev_private;
5218 uint32_t temp;
5219
5220 temp = I915_READ(SOUTH_CHICKEN1);
5221 if (temp & FDI_BC_BIFURCATION_SELECT)
5222 return;
5223
5224 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5225 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5226
5227 temp |= FDI_BC_BIFURCATION_SELECT;
5228 DRM_DEBUG_KMS("enabling fdi C rx\n");
5229 I915_WRITE(SOUTH_CHICKEN1, temp);
5230 POSTING_READ(SOUTH_CHICKEN1);
5231}
5232
5233static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5234{
5235 struct drm_device *dev = intel_crtc->base.dev;
5236 struct drm_i915_private *dev_priv = dev->dev_private;
5237 struct intel_crtc *pipe_B_crtc =
5238 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5239
5240 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5241 intel_crtc->pipe, intel_crtc->fdi_lanes);
5242 if (intel_crtc->fdi_lanes > 4) {
5243 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5244 intel_crtc->pipe, intel_crtc->fdi_lanes);
5245 /* Clamp lanes to avoid programming the hw with bogus values. */
5246 intel_crtc->fdi_lanes = 4;
5247
5248 return false;
5249 }
5250
5251 if (dev_priv->num_pipe == 2)
5252 return true;
5253
5254 switch (intel_crtc->pipe) {
5255 case PIPE_A:
5256 return true;
5257 case PIPE_B:
5258 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5259 intel_crtc->fdi_lanes > 2) {
5260 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5261 intel_crtc->pipe, intel_crtc->fdi_lanes);
5262 /* Clamp lanes to avoid programming the hw with bogus values. */
5263 intel_crtc->fdi_lanes = 2;
5264
5265 return false;
5266 }
5267
5268 if (intel_crtc->fdi_lanes > 2)
5269 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5270 else
5271 cpt_enable_fdi_bc_bifurcation(dev);
5272
5273 return true;
5274 case PIPE_C:
5275 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5276 if (intel_crtc->fdi_lanes > 2) {
5277 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5278 intel_crtc->pipe, intel_crtc->fdi_lanes);
5279 /* Clamp lanes to avoid programming the hw with bogus values. */
5280 intel_crtc->fdi_lanes = 2;
5281
5282 return false;
5283 }
5284 } else {
5285 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5286 return false;
5287 }
5288
5289 cpt_enable_fdi_bc_bifurcation(dev);
5290
5291 return true;
5292 default:
5293 BUG();
5294 }
5295}
5296
Paulo Zanonid4b19312012-11-29 11:29:32 -02005297int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5298{
5299 /*
5300 * Account for spread spectrum to avoid
5301 * oversubscribing the link. Max center spread
5302 * is 2.5%; use 5% for safety's sake.
5303 */
5304 u32 bps = target_clock * bpp * 21 / 20;
5305 return bps / (link_bw * 8) + 1;
5306}
5307
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005308static void ironlake_set_m_n(struct drm_crtc *crtc,
5309 struct drm_display_mode *mode,
5310 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005311{
5312 struct drm_device *dev = crtc->dev;
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005315 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005316 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005317 struct intel_link_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005318 int target_clock, pixel_multiplier, lane, link_bw;
5319 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005320
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005321 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5322 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005323 case INTEL_OUTPUT_DISPLAYPORT:
5324 is_dp = true;
5325 break;
5326 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005327 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005328 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005329 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005330 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005331 break;
5332 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005333 }
5334
Zhenyu Wang2c072452009-06-05 15:38:42 +08005335 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005336 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5337 lane = 0;
5338 /* CPU eDP doesn't require FDI link, so just set DP M/N
5339 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005340 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005341 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005342 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005343 /* FDI is a binary signal running at ~2.7GHz, encoding
5344 * each output octet as 10 bits. The actual frequency
5345 * is stored as a divider into a 100MHz clock, and the
5346 * mode pixel clock is stored in units of 1KHz.
5347 * Hence the bw of each lane in terms of the mode signal
5348 * is:
5349 */
5350 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005351 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005352
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005353 /* [e]DP over FDI requires target mode clock instead of link clock. */
5354 if (edp_encoder)
5355 target_clock = intel_edp_target_clock(edp_encoder, mode);
5356 else if (is_dp)
5357 target_clock = mode->clock;
5358 else
5359 target_clock = adjusted_mode->clock;
5360
Paulo Zanonid4b19312012-11-29 11:29:32 -02005361 if (!lane)
5362 lane = ironlake_get_lanes_required(target_clock, link_bw,
5363 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005364
5365 intel_crtc->fdi_lanes = lane;
5366
5367 if (pixel_multiplier > 1)
5368 link_bw *= pixel_multiplier;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005369 intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005370
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005371 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5372 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5373 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5374 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005375}
5376
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005377static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5378 struct drm_display_mode *adjusted_mode,
5379 intel_clock_t *clock, u32 fp)
5380{
5381 struct drm_crtc *crtc = &intel_crtc->base;
5382 struct drm_device *dev = crtc->dev;
5383 struct drm_i915_private *dev_priv = dev->dev_private;
5384 struct intel_encoder *intel_encoder;
5385 uint32_t dpll;
5386 int factor, pixel_multiplier, num_connectors = 0;
5387 bool is_lvds = false, is_sdvo = false, is_tv = false;
5388 bool is_dp = false, is_cpu_edp = false;
5389
5390 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5391 switch (intel_encoder->type) {
5392 case INTEL_OUTPUT_LVDS:
5393 is_lvds = true;
5394 break;
5395 case INTEL_OUTPUT_SDVO:
5396 case INTEL_OUTPUT_HDMI:
5397 is_sdvo = true;
5398 if (intel_encoder->needs_tv_clock)
5399 is_tv = true;
5400 break;
5401 case INTEL_OUTPUT_TVOUT:
5402 is_tv = true;
5403 break;
5404 case INTEL_OUTPUT_DISPLAYPORT:
5405 is_dp = true;
5406 break;
5407 case INTEL_OUTPUT_EDP:
5408 is_dp = true;
5409 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5410 is_cpu_edp = true;
5411 break;
5412 }
5413
5414 num_connectors++;
5415 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005416
Chris Wilsonc1858122010-12-03 21:35:48 +00005417 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005418 factor = 21;
5419 if (is_lvds) {
5420 if ((intel_panel_use_ssc(dev_priv) &&
5421 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetter1974cad2012-11-26 17:22:09 +01005422 intel_is_dual_link_lvds(dev))
Eric Anholt8febb292011-03-30 13:01:07 -07005423 factor = 25;
5424 } else if (is_sdvo && is_tv)
5425 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005426
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005427 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005428 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005429
Chris Wilson5eddb702010-09-11 13:48:45 +01005430 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005431
Eric Anholta07d6782011-03-30 13:01:08 -07005432 if (is_lvds)
5433 dpll |= DPLLB_MODE_LVDS;
5434 else
5435 dpll |= DPLLB_MODE_DAC_SERIAL;
5436 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005437 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005438 if (pixel_multiplier > 1) {
5439 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005440 }
Eric Anholta07d6782011-03-30 13:01:08 -07005441 dpll |= DPLL_DVO_HIGH_SPEED;
5442 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005443 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005444 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005445
Eric Anholta07d6782011-03-30 13:01:08 -07005446 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005447 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005448 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005449 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005450
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005451 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005452 case 5:
5453 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5454 break;
5455 case 7:
5456 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5457 break;
5458 case 10:
5459 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5460 break;
5461 case 14:
5462 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5463 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005464 }
5465
5466 if (is_sdvo && is_tv)
5467 dpll |= PLL_REF_INPUT_TVCLKINBC;
5468 else if (is_tv)
5469 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005470 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005471 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005472 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005473 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005474 else
5475 dpll |= PLL_REF_INPUT_DREFCLK;
5476
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005477 return dpll;
5478}
5479
Jesse Barnes79e53942008-11-07 14:24:08 -08005480static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5481 struct drm_display_mode *mode,
5482 struct drm_display_mode *adjusted_mode,
5483 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005484 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005485{
5486 struct drm_device *dev = crtc->dev;
5487 struct drm_i915_private *dev_priv = dev->dev_private;
5488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5489 int pipe = intel_crtc->pipe;
5490 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005491 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005492 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005493 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005494 bool ok, has_reduced_clock = false;
5495 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005496 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005497 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005498 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005499
5500 for_each_encoder_on_crtc(dev, crtc, encoder) {
5501 switch (encoder->type) {
5502 case INTEL_OUTPUT_LVDS:
5503 is_lvds = true;
5504 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005505 case INTEL_OUTPUT_DISPLAYPORT:
5506 is_dp = true;
5507 break;
5508 case INTEL_OUTPUT_EDP:
5509 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005510 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005511 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005512 break;
5513 }
5514
5515 num_connectors++;
5516 }
5517
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005518 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5519 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5520
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005521 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5522 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005523 if (!ok) {
5524 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5525 return -EINVAL;
5526 }
5527
5528 /* Ensure that the cursor is valid for the new mode before changing... */
5529 intel_crtc_update_cursor(crtc, true);
5530
Jesse Barnes79e53942008-11-07 14:24:08 -08005531 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005532 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5533 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005534 if (is_lvds && dev_priv->lvds_dither)
5535 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005536
Jesse Barnes79e53942008-11-07 14:24:08 -08005537 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5538 if (has_reduced_clock)
5539 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5540 reduced_clock.m2;
5541
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005542 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005543
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005544 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005545 drm_mode_debug_printmodeline(mode);
5546
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005547 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5548 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005549 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005550
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005551 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5552 if (pll == NULL) {
5553 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5554 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005555 return -EINVAL;
5556 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005557 } else
5558 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005559
Daniel Vetter2f0c2ad2012-11-29 15:59:35 +01005560 if (is_dp && !is_cpu_edp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005561 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005562
Daniel Vetterdafd2262012-11-26 17:22:07 +01005563 for_each_encoder_on_crtc(dev, crtc, encoder)
5564 if (encoder->pre_pll_enable)
5565 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005566
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005567 if (intel_crtc->pch_pll) {
5568 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005569
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005570 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005571 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005572 udelay(150);
5573
Eric Anholt8febb292011-03-30 13:01:07 -07005574 /* The pixel multiplier can only be updated once the
5575 * DPLL is enabled and the clocks are stable.
5576 *
5577 * So write it again.
5578 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005579 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005580 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005581
Chris Wilson5eddb702010-09-11 13:48:45 +01005582 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005583 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005584 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005585 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005586 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005587 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005588 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005589 }
5590 }
5591
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005592 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005593
Daniel Vetter01a415f2012-10-27 15:58:40 +02005594 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5595 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005596 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005597
Daniel Vetter01a415f2012-10-27 15:58:40 +02005598 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005599
Paulo Zanonic8203562012-09-12 10:06:29 -03005600 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005601
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005602 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005603
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005604 /* Set up the display plane register */
5605 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005606 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005607
Daniel Vetter94352cf2012-07-05 22:51:56 +02005608 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005609
5610 intel_update_watermarks(dev);
5611
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005612 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5613
Daniel Vetter01a415f2012-10-27 15:58:40 +02005614 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005615}
5616
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005617static void haswell_modeset_global_resources(struct drm_device *dev)
5618{
5619 struct drm_i915_private *dev_priv = dev->dev_private;
5620 bool enable = false;
5621 struct intel_crtc *crtc;
5622 struct intel_encoder *encoder;
5623
5624 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5625 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5626 enable = true;
5627 /* XXX: Should check for edp transcoder here, but thanks to init
5628 * sequence that's not yet available. Just in case desktop eDP
5629 * on PORT D is possible on haswell, too. */
5630 }
5631
5632 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5633 base.head) {
5634 if (encoder->type != INTEL_OUTPUT_EDP &&
5635 encoder->connectors_active)
5636 enable = true;
5637 }
5638
5639 /* Even the eDP panel fitter is outside the always-on well. */
5640 if (dev_priv->pch_pf_size)
5641 enable = true;
5642
5643 intel_set_power_well(dev, enable);
5644}
5645
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005646static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5647 struct drm_display_mode *mode,
5648 struct drm_display_mode *adjusted_mode,
5649 int x, int y,
5650 struct drm_framebuffer *fb)
5651{
5652 struct drm_device *dev = crtc->dev;
5653 struct drm_i915_private *dev_priv = dev->dev_private;
5654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5655 int pipe = intel_crtc->pipe;
5656 int plane = intel_crtc->plane;
5657 int num_connectors = 0;
Daniel Vettered7ef432012-12-06 14:24:21 +01005658 bool is_dp = false, is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005659 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005660 int ret;
5661 bool dither;
5662
5663 for_each_encoder_on_crtc(dev, crtc, encoder) {
5664 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005665 case INTEL_OUTPUT_DISPLAYPORT:
5666 is_dp = true;
5667 break;
5668 case INTEL_OUTPUT_EDP:
5669 is_dp = true;
5670 if (!intel_encoder_is_pch_edp(&encoder->base))
5671 is_cpu_edp = true;
5672 break;
5673 }
5674
5675 num_connectors++;
5676 }
5677
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005678 /* We are not sure yet this won't happen. */
5679 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5680 INTEL_PCH_TYPE(dev));
5681
5682 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5683 num_connectors, pipe_name(pipe));
5684
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005685 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005686 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5687
5688 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5689
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005690 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5691 return -EINVAL;
5692
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005693 /* Ensure that the cursor is valid for the new mode before changing... */
5694 intel_crtc_update_cursor(crtc, true);
5695
5696 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005697 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5698 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005699
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005700 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5701 drm_mode_debug_printmodeline(mode);
5702
Daniel Vettered7ef432012-12-06 14:24:21 +01005703 if (is_dp && !is_cpu_edp)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005704 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005705
5706 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005707
5708 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5709
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005710 if (!is_dp || is_cpu_edp)
5711 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005712
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005713 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005714
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005715 /* Set up the display plane register */
5716 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5717 POSTING_READ(DSPCNTR(plane));
5718
5719 ret = intel_pipe_set_base(crtc, x, y, fb);
5720
5721 intel_update_watermarks(dev);
5722
5723 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5724
Jesse Barnes79e53942008-11-07 14:24:08 -08005725 return ret;
5726}
5727
Eric Anholtf564048e2011-03-30 13:01:02 -07005728static int intel_crtc_mode_set(struct drm_crtc *crtc,
5729 struct drm_display_mode *mode,
5730 struct drm_display_mode *adjusted_mode,
5731 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005732 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005733{
5734 struct drm_device *dev = crtc->dev;
5735 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005736 struct drm_encoder_helper_funcs *encoder_funcs;
5737 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5739 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005740 int ret;
5741
Paulo Zanonicc464b22013-01-25 16:59:16 -02005742 if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
5743 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5744 else
5745 intel_crtc->cpu_transcoder = pipe;
5746
Eric Anholt0b701d22011-03-30 13:01:03 -07005747 drm_vblank_pre_modeset(dev, pipe);
5748
Eric Anholtf564048e2011-03-30 13:01:02 -07005749 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005750 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005751 drm_vblank_post_modeset(dev, pipe);
5752
Daniel Vetter9256aa12012-10-31 19:26:13 +01005753 if (ret != 0)
5754 return ret;
5755
5756 for_each_encoder_on_crtc(dev, crtc, encoder) {
5757 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5758 encoder->base.base.id,
5759 drm_get_encoder_name(&encoder->base),
5760 mode->base.id, mode->name);
5761 encoder_funcs = encoder->base.helper_private;
5762 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5763 }
5764
5765 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005766}
5767
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005768static bool intel_eld_uptodate(struct drm_connector *connector,
5769 int reg_eldv, uint32_t bits_eldv,
5770 int reg_elda, uint32_t bits_elda,
5771 int reg_edid)
5772{
5773 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5774 uint8_t *eld = connector->eld;
5775 uint32_t i;
5776
5777 i = I915_READ(reg_eldv);
5778 i &= bits_eldv;
5779
5780 if (!eld[0])
5781 return !i;
5782
5783 if (!i)
5784 return false;
5785
5786 i = I915_READ(reg_elda);
5787 i &= ~bits_elda;
5788 I915_WRITE(reg_elda, i);
5789
5790 for (i = 0; i < eld[2]; i++)
5791 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5792 return false;
5793
5794 return true;
5795}
5796
Wu Fengguange0dac652011-09-05 14:25:34 +08005797static void g4x_write_eld(struct drm_connector *connector,
5798 struct drm_crtc *crtc)
5799{
5800 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5801 uint8_t *eld = connector->eld;
5802 uint32_t eldv;
5803 uint32_t len;
5804 uint32_t i;
5805
5806 i = I915_READ(G4X_AUD_VID_DID);
5807
5808 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5809 eldv = G4X_ELDV_DEVCL_DEVBLC;
5810 else
5811 eldv = G4X_ELDV_DEVCTG;
5812
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005813 if (intel_eld_uptodate(connector,
5814 G4X_AUD_CNTL_ST, eldv,
5815 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5816 G4X_HDMIW_HDMIEDID))
5817 return;
5818
Wu Fengguange0dac652011-09-05 14:25:34 +08005819 i = I915_READ(G4X_AUD_CNTL_ST);
5820 i &= ~(eldv | G4X_ELD_ADDR);
5821 len = (i >> 9) & 0x1f; /* ELD buffer size */
5822 I915_WRITE(G4X_AUD_CNTL_ST, i);
5823
5824 if (!eld[0])
5825 return;
5826
5827 len = min_t(uint8_t, eld[2], len);
5828 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5829 for (i = 0; i < len; i++)
5830 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5831
5832 i = I915_READ(G4X_AUD_CNTL_ST);
5833 i |= eldv;
5834 I915_WRITE(G4X_AUD_CNTL_ST, i);
5835}
5836
Wang Xingchao83358c852012-08-16 22:43:37 +08005837static void haswell_write_eld(struct drm_connector *connector,
5838 struct drm_crtc *crtc)
5839{
5840 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5841 uint8_t *eld = connector->eld;
5842 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08005844 uint32_t eldv;
5845 uint32_t i;
5846 int len;
5847 int pipe = to_intel_crtc(crtc)->pipe;
5848 int tmp;
5849
5850 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5851 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5852 int aud_config = HSW_AUD_CFG(pipe);
5853 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5854
5855
5856 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5857
5858 /* Audio output enable */
5859 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5860 tmp = I915_READ(aud_cntrl_st2);
5861 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5862 I915_WRITE(aud_cntrl_st2, tmp);
5863
5864 /* Wait for 1 vertical blank */
5865 intel_wait_for_vblank(dev, pipe);
5866
5867 /* Set ELD valid state */
5868 tmp = I915_READ(aud_cntrl_st2);
5869 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5870 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5871 I915_WRITE(aud_cntrl_st2, tmp);
5872 tmp = I915_READ(aud_cntrl_st2);
5873 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5874
5875 /* Enable HDMI mode */
5876 tmp = I915_READ(aud_config);
5877 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5878 /* clear N_programing_enable and N_value_index */
5879 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5880 I915_WRITE(aud_config, tmp);
5881
5882 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5883
5884 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005885 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08005886
5887 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5888 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5889 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5890 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5891 } else
5892 I915_WRITE(aud_config, 0);
5893
5894 if (intel_eld_uptodate(connector,
5895 aud_cntrl_st2, eldv,
5896 aud_cntl_st, IBX_ELD_ADDRESS,
5897 hdmiw_hdmiedid))
5898 return;
5899
5900 i = I915_READ(aud_cntrl_st2);
5901 i &= ~eldv;
5902 I915_WRITE(aud_cntrl_st2, i);
5903
5904 if (!eld[0])
5905 return;
5906
5907 i = I915_READ(aud_cntl_st);
5908 i &= ~IBX_ELD_ADDRESS;
5909 I915_WRITE(aud_cntl_st, i);
5910 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5911 DRM_DEBUG_DRIVER("port num:%d\n", i);
5912
5913 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5914 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5915 for (i = 0; i < len; i++)
5916 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5917
5918 i = I915_READ(aud_cntrl_st2);
5919 i |= eldv;
5920 I915_WRITE(aud_cntrl_st2, i);
5921
5922}
5923
Wu Fengguange0dac652011-09-05 14:25:34 +08005924static void ironlake_write_eld(struct drm_connector *connector,
5925 struct drm_crtc *crtc)
5926{
5927 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5928 uint8_t *eld = connector->eld;
5929 uint32_t eldv;
5930 uint32_t i;
5931 int len;
5932 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005933 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005934 int aud_cntl_st;
5935 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005936 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005937
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005938 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005939 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5940 aud_config = IBX_AUD_CFG(pipe);
5941 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005942 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005943 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005944 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5945 aud_config = CPT_AUD_CFG(pipe);
5946 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005947 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005948 }
5949
Wang Xingchao9b138a82012-08-09 16:52:18 +08005950 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005951
5952 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005953 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005954 if (!i) {
5955 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5956 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005957 eldv = IBX_ELD_VALIDB;
5958 eldv |= IBX_ELD_VALIDB << 4;
5959 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005960 } else {
5961 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005962 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005963 }
5964
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005965 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5966 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5967 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005968 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5969 } else
5970 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005971
5972 if (intel_eld_uptodate(connector,
5973 aud_cntrl_st2, eldv,
5974 aud_cntl_st, IBX_ELD_ADDRESS,
5975 hdmiw_hdmiedid))
5976 return;
5977
Wu Fengguange0dac652011-09-05 14:25:34 +08005978 i = I915_READ(aud_cntrl_st2);
5979 i &= ~eldv;
5980 I915_WRITE(aud_cntrl_st2, i);
5981
5982 if (!eld[0])
5983 return;
5984
Wu Fengguange0dac652011-09-05 14:25:34 +08005985 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005986 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005987 I915_WRITE(aud_cntl_st, i);
5988
5989 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5990 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5991 for (i = 0; i < len; i++)
5992 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5993
5994 i = I915_READ(aud_cntrl_st2);
5995 i |= eldv;
5996 I915_WRITE(aud_cntrl_st2, i);
5997}
5998
5999void intel_write_eld(struct drm_encoder *encoder,
6000 struct drm_display_mode *mode)
6001{
6002 struct drm_crtc *crtc = encoder->crtc;
6003 struct drm_connector *connector;
6004 struct drm_device *dev = encoder->dev;
6005 struct drm_i915_private *dev_priv = dev->dev_private;
6006
6007 connector = drm_select_eld(encoder, mode);
6008 if (!connector)
6009 return;
6010
6011 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6012 connector->base.id,
6013 drm_get_connector_name(connector),
6014 connector->encoder->base.id,
6015 drm_get_encoder_name(connector->encoder));
6016
6017 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6018
6019 if (dev_priv->display.write_eld)
6020 dev_priv->display.write_eld(connector, crtc);
6021}
6022
Jesse Barnes79e53942008-11-07 14:24:08 -08006023/** Loads the palette/gamma unit for the CRTC with the prepared values */
6024void intel_crtc_load_lut(struct drm_crtc *crtc)
6025{
6026 struct drm_device *dev = crtc->dev;
6027 struct drm_i915_private *dev_priv = dev->dev_private;
6028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006029 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006030 int i;
6031
6032 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006033 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006034 return;
6035
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006036 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006037 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006038 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006039
Jesse Barnes79e53942008-11-07 14:24:08 -08006040 for (i = 0; i < 256; i++) {
6041 I915_WRITE(palreg + 4 * i,
6042 (intel_crtc->lut_r[i] << 16) |
6043 (intel_crtc->lut_g[i] << 8) |
6044 intel_crtc->lut_b[i]);
6045 }
6046}
6047
Chris Wilson560b85b2010-08-07 11:01:38 +01006048static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6049{
6050 struct drm_device *dev = crtc->dev;
6051 struct drm_i915_private *dev_priv = dev->dev_private;
6052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6053 bool visible = base != 0;
6054 u32 cntl;
6055
6056 if (intel_crtc->cursor_visible == visible)
6057 return;
6058
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006059 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006060 if (visible) {
6061 /* On these chipsets we can only modify the base whilst
6062 * the cursor is disabled.
6063 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006064 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006065
6066 cntl &= ~(CURSOR_FORMAT_MASK);
6067 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6068 cntl |= CURSOR_ENABLE |
6069 CURSOR_GAMMA_ENABLE |
6070 CURSOR_FORMAT_ARGB;
6071 } else
6072 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006073 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006074
6075 intel_crtc->cursor_visible = visible;
6076}
6077
6078static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6079{
6080 struct drm_device *dev = crtc->dev;
6081 struct drm_i915_private *dev_priv = dev->dev_private;
6082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6083 int pipe = intel_crtc->pipe;
6084 bool visible = base != 0;
6085
6086 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006087 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006088 if (base) {
6089 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6090 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6091 cntl |= pipe << 28; /* Connect to correct pipe */
6092 } else {
6093 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6094 cntl |= CURSOR_MODE_DISABLE;
6095 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006096 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006097
6098 intel_crtc->cursor_visible = visible;
6099 }
6100 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006101 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006102}
6103
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006104static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6105{
6106 struct drm_device *dev = crtc->dev;
6107 struct drm_i915_private *dev_priv = dev->dev_private;
6108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6109 int pipe = intel_crtc->pipe;
6110 bool visible = base != 0;
6111
6112 if (intel_crtc->cursor_visible != visible) {
6113 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6114 if (base) {
6115 cntl &= ~CURSOR_MODE;
6116 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6117 } else {
6118 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6119 cntl |= CURSOR_MODE_DISABLE;
6120 }
6121 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6122
6123 intel_crtc->cursor_visible = visible;
6124 }
6125 /* and commit changes on next vblank */
6126 I915_WRITE(CURBASE_IVB(pipe), base);
6127}
6128
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006129/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006130static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6131 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006132{
6133 struct drm_device *dev = crtc->dev;
6134 struct drm_i915_private *dev_priv = dev->dev_private;
6135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6136 int pipe = intel_crtc->pipe;
6137 int x = intel_crtc->cursor_x;
6138 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006139 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006140 bool visible;
6141
6142 pos = 0;
6143
Chris Wilson6b383a72010-09-13 13:54:26 +01006144 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006145 base = intel_crtc->cursor_addr;
6146 if (x > (int) crtc->fb->width)
6147 base = 0;
6148
6149 if (y > (int) crtc->fb->height)
6150 base = 0;
6151 } else
6152 base = 0;
6153
6154 if (x < 0) {
6155 if (x + intel_crtc->cursor_width < 0)
6156 base = 0;
6157
6158 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6159 x = -x;
6160 }
6161 pos |= x << CURSOR_X_SHIFT;
6162
6163 if (y < 0) {
6164 if (y + intel_crtc->cursor_height < 0)
6165 base = 0;
6166
6167 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6168 y = -y;
6169 }
6170 pos |= y << CURSOR_Y_SHIFT;
6171
6172 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006173 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006174 return;
6175
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006176 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006177 I915_WRITE(CURPOS_IVB(pipe), pos);
6178 ivb_update_cursor(crtc, base);
6179 } else {
6180 I915_WRITE(CURPOS(pipe), pos);
6181 if (IS_845G(dev) || IS_I865G(dev))
6182 i845_update_cursor(crtc, base);
6183 else
6184 i9xx_update_cursor(crtc, base);
6185 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006186}
6187
Jesse Barnes79e53942008-11-07 14:24:08 -08006188static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006189 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006190 uint32_t handle,
6191 uint32_t width, uint32_t height)
6192{
6193 struct drm_device *dev = crtc->dev;
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006196 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006197 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006198 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006199
Jesse Barnes79e53942008-11-07 14:24:08 -08006200 /* if we want to turn off the cursor ignore width and height */
6201 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006202 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006203 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006204 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006205 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006206 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006207 }
6208
6209 /* Currently we only support 64x64 cursors */
6210 if (width != 64 || height != 64) {
6211 DRM_ERROR("we currently only support 64x64 cursors\n");
6212 return -EINVAL;
6213 }
6214
Chris Wilson05394f32010-11-08 19:18:58 +00006215 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006216 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006217 return -ENOENT;
6218
Chris Wilson05394f32010-11-08 19:18:58 +00006219 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006220 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006221 ret = -ENOMEM;
6222 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006223 }
6224
Dave Airlie71acb5e2008-12-30 20:31:46 +10006225 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006226 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006227 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006228 if (obj->tiling_mode) {
6229 DRM_ERROR("cursor cannot be tiled\n");
6230 ret = -EINVAL;
6231 goto fail_locked;
6232 }
6233
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006234 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006235 if (ret) {
6236 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006237 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006238 }
6239
Chris Wilsond9e86c02010-11-10 16:40:20 +00006240 ret = i915_gem_object_put_fence(obj);
6241 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006242 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006243 goto fail_unpin;
6244 }
6245
Chris Wilson05394f32010-11-08 19:18:58 +00006246 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006247 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006248 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006249 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006250 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6251 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006252 if (ret) {
6253 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006254 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006255 }
Chris Wilson05394f32010-11-08 19:18:58 +00006256 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006257 }
6258
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006259 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006260 I915_WRITE(CURSIZE, (height << 12) | width);
6261
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006262 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006263 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006264 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006265 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006266 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6267 } else
6268 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006269 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006270 }
Jesse Barnes80824002009-09-10 15:28:06 -07006271
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006272 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006273
6274 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006275 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006276 intel_crtc->cursor_width = width;
6277 intel_crtc->cursor_height = height;
6278
Chris Wilson6b383a72010-09-13 13:54:26 +01006279 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006280
Jesse Barnes79e53942008-11-07 14:24:08 -08006281 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006282fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006283 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006284fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006285 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006286fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006287 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006288 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006289}
6290
6291static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6292{
Jesse Barnes79e53942008-11-07 14:24:08 -08006293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006294
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006295 intel_crtc->cursor_x = x;
6296 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006297
Chris Wilson6b383a72010-09-13 13:54:26 +01006298 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006299
6300 return 0;
6301}
6302
6303/** Sets the color ramps on behalf of RandR */
6304void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6305 u16 blue, int regno)
6306{
6307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6308
6309 intel_crtc->lut_r[regno] = red >> 8;
6310 intel_crtc->lut_g[regno] = green >> 8;
6311 intel_crtc->lut_b[regno] = blue >> 8;
6312}
6313
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006314void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6315 u16 *blue, int regno)
6316{
6317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6318
6319 *red = intel_crtc->lut_r[regno] << 8;
6320 *green = intel_crtc->lut_g[regno] << 8;
6321 *blue = intel_crtc->lut_b[regno] << 8;
6322}
6323
Jesse Barnes79e53942008-11-07 14:24:08 -08006324static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006325 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006326{
James Simmons72034252010-08-03 01:33:19 +01006327 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006329
James Simmons72034252010-08-03 01:33:19 +01006330 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006331 intel_crtc->lut_r[i] = red[i] >> 8;
6332 intel_crtc->lut_g[i] = green[i] >> 8;
6333 intel_crtc->lut_b[i] = blue[i] >> 8;
6334 }
6335
6336 intel_crtc_load_lut(crtc);
6337}
6338
6339/**
6340 * Get a pipe with a simple mode set on it for doing load-based monitor
6341 * detection.
6342 *
6343 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006344 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006345 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006346 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006347 * configured for it. In the future, it could choose to temporarily disable
6348 * some outputs to free up a pipe for its use.
6349 *
6350 * \return crtc, or NULL if no pipes are available.
6351 */
6352
6353/* VESA 640x480x72Hz mode to set on the pipe */
6354static struct drm_display_mode load_detect_mode = {
6355 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6356 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6357};
6358
Chris Wilsond2dff872011-04-19 08:36:26 +01006359static struct drm_framebuffer *
6360intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006361 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006362 struct drm_i915_gem_object *obj)
6363{
6364 struct intel_framebuffer *intel_fb;
6365 int ret;
6366
6367 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6368 if (!intel_fb) {
6369 drm_gem_object_unreference_unlocked(&obj->base);
6370 return ERR_PTR(-ENOMEM);
6371 }
6372
6373 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6374 if (ret) {
6375 drm_gem_object_unreference_unlocked(&obj->base);
6376 kfree(intel_fb);
6377 return ERR_PTR(ret);
6378 }
6379
6380 return &intel_fb->base;
6381}
6382
6383static u32
6384intel_framebuffer_pitch_for_width(int width, int bpp)
6385{
6386 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6387 return ALIGN(pitch, 64);
6388}
6389
6390static u32
6391intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6392{
6393 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6394 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6395}
6396
6397static struct drm_framebuffer *
6398intel_framebuffer_create_for_mode(struct drm_device *dev,
6399 struct drm_display_mode *mode,
6400 int depth, int bpp)
6401{
6402 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006403 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006404
6405 obj = i915_gem_alloc_object(dev,
6406 intel_framebuffer_size_for_mode(mode, bpp));
6407 if (obj == NULL)
6408 return ERR_PTR(-ENOMEM);
6409
6410 mode_cmd.width = mode->hdisplay;
6411 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006412 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6413 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006414 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006415
6416 return intel_framebuffer_create(dev, &mode_cmd, obj);
6417}
6418
6419static struct drm_framebuffer *
6420mode_fits_in_fbdev(struct drm_device *dev,
6421 struct drm_display_mode *mode)
6422{
6423 struct drm_i915_private *dev_priv = dev->dev_private;
6424 struct drm_i915_gem_object *obj;
6425 struct drm_framebuffer *fb;
6426
6427 if (dev_priv->fbdev == NULL)
6428 return NULL;
6429
6430 obj = dev_priv->fbdev->ifb.obj;
6431 if (obj == NULL)
6432 return NULL;
6433
6434 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006435 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6436 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006437 return NULL;
6438
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006439 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006440 return NULL;
6441
6442 return fb;
6443}
6444
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006445bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006446 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006447 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006448{
6449 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006450 struct intel_encoder *intel_encoder =
6451 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006452 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006453 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006454 struct drm_crtc *crtc = NULL;
6455 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006456 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006457 int i = -1;
6458
Chris Wilsond2dff872011-04-19 08:36:26 +01006459 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6460 connector->base.id, drm_get_connector_name(connector),
6461 encoder->base.id, drm_get_encoder_name(encoder));
6462
Jesse Barnes79e53942008-11-07 14:24:08 -08006463 /*
6464 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006465 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006466 * - if the connector already has an assigned crtc, use it (but make
6467 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006468 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006469 * - try to find the first unused crtc that can drive this connector,
6470 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 */
6472
6473 /* See if we already have a CRTC for this connector */
6474 if (encoder->crtc) {
6475 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006476
Daniel Vetter7b240562012-12-12 00:35:33 +01006477 mutex_lock(&crtc->mutex);
6478
Daniel Vetter24218aa2012-08-12 19:27:11 +02006479 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006480 old->load_detect_temp = false;
6481
6482 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006483 if (connector->dpms != DRM_MODE_DPMS_ON)
6484 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006485
Chris Wilson71731882011-04-19 23:10:58 +01006486 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006487 }
6488
6489 /* Find an unused one (if possible) */
6490 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6491 i++;
6492 if (!(encoder->possible_crtcs & (1 << i)))
6493 continue;
6494 if (!possible_crtc->enabled) {
6495 crtc = possible_crtc;
6496 break;
6497 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006498 }
6499
6500 /*
6501 * If we didn't find an unused CRTC, don't use any.
6502 */
6503 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006504 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6505 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006506 }
6507
Daniel Vetter7b240562012-12-12 00:35:33 +01006508 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006509 intel_encoder->new_crtc = to_intel_crtc(crtc);
6510 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006511
6512 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006513 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006514 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006515 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006516
Chris Wilson64927112011-04-20 07:25:26 +01006517 if (!mode)
6518 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006519
Chris Wilsond2dff872011-04-19 08:36:26 +01006520 /* We need a framebuffer large enough to accommodate all accesses
6521 * that the plane may generate whilst we perform load detection.
6522 * We can not rely on the fbcon either being present (we get called
6523 * during its initialisation to detect all boot displays, or it may
6524 * not even exist) or that it is large enough to satisfy the
6525 * requested mode.
6526 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006527 fb = mode_fits_in_fbdev(dev, mode);
6528 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006529 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006530 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6531 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006532 } else
6533 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006534 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006535 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006536 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006537 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006538 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006539
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006540 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006541 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006542 if (old->release_fb)
6543 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006544 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006545 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 }
Chris Wilson71731882011-04-19 23:10:58 +01006547
Jesse Barnes79e53942008-11-07 14:24:08 -08006548 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006549 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006550 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006551}
6552
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006553void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006554 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006555{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006556 struct intel_encoder *intel_encoder =
6557 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006558 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006559 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006560
Chris Wilsond2dff872011-04-19 08:36:26 +01006561 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6562 connector->base.id, drm_get_connector_name(connector),
6563 encoder->base.id, drm_get_encoder_name(encoder));
6564
Chris Wilson8261b192011-04-19 23:18:09 +01006565 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006566 to_intel_connector(connector)->new_encoder = NULL;
6567 intel_encoder->new_crtc = NULL;
6568 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006569
Daniel Vetter36206362012-12-10 20:42:17 +01006570 if (old->release_fb) {
6571 drm_framebuffer_unregister_private(old->release_fb);
6572 drm_framebuffer_unreference(old->release_fb);
6573 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006574
Daniel Vetter67c96402013-01-23 16:25:09 +00006575 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006576 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006577 }
6578
Eric Anholtc751ce42010-03-25 11:48:48 -07006579 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006580 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6581 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006582
6583 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006584}
6585
6586/* Returns the clock of the currently programmed mode of the given pipe. */
6587static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6588{
6589 struct drm_i915_private *dev_priv = dev->dev_private;
6590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006592 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006593 u32 fp;
6594 intel_clock_t clock;
6595
6596 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006597 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006598 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006599 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006600
6601 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006602 if (IS_PINEVIEW(dev)) {
6603 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6604 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006605 } else {
6606 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6607 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6608 }
6609
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006610 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006611 if (IS_PINEVIEW(dev))
6612 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6613 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006614 else
6615 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006616 DPLL_FPA01_P1_POST_DIV_SHIFT);
6617
6618 switch (dpll & DPLL_MODE_MASK) {
6619 case DPLLB_MODE_DAC_SERIAL:
6620 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6621 5 : 10;
6622 break;
6623 case DPLLB_MODE_LVDS:
6624 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6625 7 : 14;
6626 break;
6627 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006628 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006629 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6630 return 0;
6631 }
6632
6633 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006634 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006635 } else {
6636 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6637
6638 if (is_lvds) {
6639 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6640 DPLL_FPA01_P1_POST_DIV_SHIFT);
6641 clock.p2 = 14;
6642
6643 if ((dpll & PLL_REF_INPUT_MASK) ==
6644 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6645 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006646 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006647 } else
Shaohua Li21778322009-02-23 15:19:16 +08006648 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006649 } else {
6650 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6651 clock.p1 = 2;
6652 else {
6653 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6654 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6655 }
6656 if (dpll & PLL_P2_DIVIDE_BY_4)
6657 clock.p2 = 4;
6658 else
6659 clock.p2 = 2;
6660
Shaohua Li21778322009-02-23 15:19:16 +08006661 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006662 }
6663 }
6664
6665 /* XXX: It would be nice to validate the clocks, but we can't reuse
6666 * i830PllIsValid() because it relies on the xf86_config connector
6667 * configuration being accurate, which it isn't necessarily.
6668 */
6669
6670 return clock.dot;
6671}
6672
6673/** Returns the currently programmed mode of the given pipe. */
6674struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6675 struct drm_crtc *crtc)
6676{
Jesse Barnes548f2452011-02-17 10:40:53 -08006677 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006679 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006680 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006681 int htot = I915_READ(HTOTAL(cpu_transcoder));
6682 int hsync = I915_READ(HSYNC(cpu_transcoder));
6683 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6684 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006685
6686 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6687 if (!mode)
6688 return NULL;
6689
6690 mode->clock = intel_crtc_clock_get(dev, crtc);
6691 mode->hdisplay = (htot & 0xffff) + 1;
6692 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6693 mode->hsync_start = (hsync & 0xffff) + 1;
6694 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6695 mode->vdisplay = (vtot & 0xffff) + 1;
6696 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6697 mode->vsync_start = (vsync & 0xffff) + 1;
6698 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6699
6700 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006701
6702 return mode;
6703}
6704
Daniel Vetter3dec0092010-08-20 21:40:52 +02006705static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006706{
6707 struct drm_device *dev = crtc->dev;
6708 drm_i915_private_t *dev_priv = dev->dev_private;
6709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6710 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006711 int dpll_reg = DPLL(pipe);
6712 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006713
Eric Anholtbad720f2009-10-22 16:11:14 -07006714 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006715 return;
6716
6717 if (!dev_priv->lvds_downclock_avail)
6718 return;
6719
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006720 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006721 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006722 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006723
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006724 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006725
6726 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6727 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006728 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006729
Jesse Barnes652c3932009-08-17 13:31:43 -07006730 dpll = I915_READ(dpll_reg);
6731 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006732 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006733 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006734}
6735
6736static void intel_decrease_pllclock(struct drm_crtc *crtc)
6737{
6738 struct drm_device *dev = crtc->dev;
6739 drm_i915_private_t *dev_priv = dev->dev_private;
6740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006741
Eric Anholtbad720f2009-10-22 16:11:14 -07006742 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006743 return;
6744
6745 if (!dev_priv->lvds_downclock_avail)
6746 return;
6747
6748 /*
6749 * Since this is called by a timer, we should never get here in
6750 * the manual case.
6751 */
6752 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006753 int pipe = intel_crtc->pipe;
6754 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006755 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006756
Zhao Yakui44d98a62009-10-09 11:39:40 +08006757 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006758
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006759 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006760
Chris Wilson074b5e12012-05-02 12:07:06 +01006761 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006762 dpll |= DISPLAY_RATE_SELECT_FPA1;
6763 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006764 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006765 dpll = I915_READ(dpll_reg);
6766 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006767 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006768 }
6769
6770}
6771
Chris Wilsonf047e392012-07-21 12:31:41 +01006772void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006773{
Chris Wilsonf047e392012-07-21 12:31:41 +01006774 i915_update_gfx_val(dev->dev_private);
6775}
6776
6777void intel_mark_idle(struct drm_device *dev)
6778{
Chris Wilson725a5b52013-01-08 11:02:57 +00006779 struct drm_crtc *crtc;
6780
6781 if (!i915_powersave)
6782 return;
6783
6784 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6785 if (!crtc->fb)
6786 continue;
6787
6788 intel_decrease_pllclock(crtc);
6789 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006790}
6791
6792void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6793{
6794 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006795 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006796
6797 if (!i915_powersave)
6798 return;
6799
Jesse Barnes652c3932009-08-17 13:31:43 -07006800 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006801 if (!crtc->fb)
6802 continue;
6803
Chris Wilsonf047e392012-07-21 12:31:41 +01006804 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6805 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006806 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006807}
6808
Jesse Barnes79e53942008-11-07 14:24:08 -08006809static void intel_crtc_destroy(struct drm_crtc *crtc)
6810{
6811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006812 struct drm_device *dev = crtc->dev;
6813 struct intel_unpin_work *work;
6814 unsigned long flags;
6815
6816 spin_lock_irqsave(&dev->event_lock, flags);
6817 work = intel_crtc->unpin_work;
6818 intel_crtc->unpin_work = NULL;
6819 spin_unlock_irqrestore(&dev->event_lock, flags);
6820
6821 if (work) {
6822 cancel_work_sync(&work->work);
6823 kfree(work);
6824 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006825
6826 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006827
Jesse Barnes79e53942008-11-07 14:24:08 -08006828 kfree(intel_crtc);
6829}
6830
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006831static void intel_unpin_work_fn(struct work_struct *__work)
6832{
6833 struct intel_unpin_work *work =
6834 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006835 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006836
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006837 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006838 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006839 drm_gem_object_unreference(&work->pending_flip_obj->base);
6840 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006841
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006842 intel_update_fbc(dev);
6843 mutex_unlock(&dev->struct_mutex);
6844
6845 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6846 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6847
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006848 kfree(work);
6849}
6850
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006851static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006852 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006853{
6854 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6856 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006857 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006858 unsigned long flags;
6859
6860 /* Ignore early vblank irqs */
6861 if (intel_crtc == NULL)
6862 return;
6863
6864 spin_lock_irqsave(&dev->event_lock, flags);
6865 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006866
6867 /* Ensure we don't miss a work->pending update ... */
6868 smp_rmb();
6869
6870 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006871 spin_unlock_irqrestore(&dev->event_lock, flags);
6872 return;
6873 }
6874
Chris Wilsone7d841c2012-12-03 11:36:30 +00006875 /* and that the unpin work is consistent wrt ->pending. */
6876 smp_rmb();
6877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006878 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006879
Rob Clark45a066e2012-10-08 14:50:40 -05006880 if (work->event)
6881 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006882
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006883 drm_vblank_put(dev, intel_crtc->pipe);
6884
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006885 spin_unlock_irqrestore(&dev->event_lock, flags);
6886
Chris Wilson05394f32010-11-08 19:18:58 +00006887 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006888
Daniel Vetter2c10d572012-12-20 21:24:07 +01006889 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006890
6891 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006892
6893 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006894}
6895
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006896void intel_finish_page_flip(struct drm_device *dev, int pipe)
6897{
6898 drm_i915_private_t *dev_priv = dev->dev_private;
6899 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6900
Mario Kleiner49b14a52010-12-09 07:00:07 +01006901 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006902}
6903
6904void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6905{
6906 drm_i915_private_t *dev_priv = dev->dev_private;
6907 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6908
Mario Kleiner49b14a52010-12-09 07:00:07 +01006909 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006910}
6911
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006912void intel_prepare_page_flip(struct drm_device *dev, int plane)
6913{
6914 drm_i915_private_t *dev_priv = dev->dev_private;
6915 struct intel_crtc *intel_crtc =
6916 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6917 unsigned long flags;
6918
Chris Wilsone7d841c2012-12-03 11:36:30 +00006919 /* NB: An MMIO update of the plane base pointer will also
6920 * generate a page-flip completion irq, i.e. every modeset
6921 * is also accompanied by a spurious intel_prepare_page_flip().
6922 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006923 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00006924 if (intel_crtc->unpin_work)
6925 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006926 spin_unlock_irqrestore(&dev->event_lock, flags);
6927}
6928
Chris Wilsone7d841c2012-12-03 11:36:30 +00006929inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
6930{
6931 /* Ensure that the work item is consistent when activating it ... */
6932 smp_wmb();
6933 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
6934 /* and that it is marked active as soon as the irq could fire. */
6935 smp_wmb();
6936}
6937
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006938static int intel_gen2_queue_flip(struct drm_device *dev,
6939 struct drm_crtc *crtc,
6940 struct drm_framebuffer *fb,
6941 struct drm_i915_gem_object *obj)
6942{
6943 struct drm_i915_private *dev_priv = dev->dev_private;
6944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006945 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006946 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006947 int ret;
6948
Daniel Vetter6d90c952012-04-26 23:28:05 +02006949 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006950 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006951 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006952
Daniel Vetter6d90c952012-04-26 23:28:05 +02006953 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006954 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006955 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006956
6957 /* Can't queue multiple flips, so wait for the previous
6958 * one to finish before executing the next.
6959 */
6960 if (intel_crtc->plane)
6961 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6962 else
6963 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006964 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6965 intel_ring_emit(ring, MI_NOOP);
6966 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6967 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6968 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006969 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006970 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00006971
6972 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006973 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006974 return 0;
6975
6976err_unpin:
6977 intel_unpin_fb_obj(obj);
6978err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006979 return ret;
6980}
6981
6982static int intel_gen3_queue_flip(struct drm_device *dev,
6983 struct drm_crtc *crtc,
6984 struct drm_framebuffer *fb,
6985 struct drm_i915_gem_object *obj)
6986{
6987 struct drm_i915_private *dev_priv = dev->dev_private;
6988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006989 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006990 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006991 int ret;
6992
Daniel Vetter6d90c952012-04-26 23:28:05 +02006993 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006994 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006995 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006996
Daniel Vetter6d90c952012-04-26 23:28:05 +02006997 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006998 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006999 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007000
7001 if (intel_crtc->plane)
7002 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7003 else
7004 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007005 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7006 intel_ring_emit(ring, MI_NOOP);
7007 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7008 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7009 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007010 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007011 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007012
Chris Wilsone7d841c2012-12-03 11:36:30 +00007013 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007014 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007015 return 0;
7016
7017err_unpin:
7018 intel_unpin_fb_obj(obj);
7019err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007020 return ret;
7021}
7022
7023static int intel_gen4_queue_flip(struct drm_device *dev,
7024 struct drm_crtc *crtc,
7025 struct drm_framebuffer *fb,
7026 struct drm_i915_gem_object *obj)
7027{
7028 struct drm_i915_private *dev_priv = dev->dev_private;
7029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7030 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007031 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007032 int ret;
7033
Daniel Vetter6d90c952012-04-26 23:28:05 +02007034 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007035 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007036 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007037
Daniel Vetter6d90c952012-04-26 23:28:05 +02007038 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007039 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007040 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007041
7042 /* i965+ uses the linear or tiled offsets from the
7043 * Display Registers (which do not change across a page-flip)
7044 * so we need only reprogram the base address.
7045 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007046 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7047 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7048 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007049 intel_ring_emit(ring,
7050 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7051 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007052
7053 /* XXX Enabling the panel-fitter across page-flip is so far
7054 * untested on non-native modes, so ignore it for now.
7055 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7056 */
7057 pf = 0;
7058 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007059 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007060
7061 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007062 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007063 return 0;
7064
7065err_unpin:
7066 intel_unpin_fb_obj(obj);
7067err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007068 return ret;
7069}
7070
7071static int intel_gen6_queue_flip(struct drm_device *dev,
7072 struct drm_crtc *crtc,
7073 struct drm_framebuffer *fb,
7074 struct drm_i915_gem_object *obj)
7075{
7076 struct drm_i915_private *dev_priv = dev->dev_private;
7077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007078 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007079 uint32_t pf, pipesrc;
7080 int ret;
7081
Daniel Vetter6d90c952012-04-26 23:28:05 +02007082 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007083 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007084 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007085
Daniel Vetter6d90c952012-04-26 23:28:05 +02007086 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007087 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007088 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007089
Daniel Vetter6d90c952012-04-26 23:28:05 +02007090 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7091 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7092 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007093 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007094
Chris Wilson99d9acd2012-04-17 20:37:00 +01007095 /* Contrary to the suggestions in the documentation,
7096 * "Enable Panel Fitter" does not seem to be required when page
7097 * flipping with a non-native mode, and worse causes a normal
7098 * modeset to fail.
7099 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7100 */
7101 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007102 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007103 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007104
7105 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007106 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007107 return 0;
7108
7109err_unpin:
7110 intel_unpin_fb_obj(obj);
7111err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007112 return ret;
7113}
7114
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007115/*
7116 * On gen7 we currently use the blit ring because (in early silicon at least)
7117 * the render ring doesn't give us interrpts for page flip completion, which
7118 * means clients will hang after the first flip is queued. Fortunately the
7119 * blit ring generates interrupts properly, so use it instead.
7120 */
7121static int intel_gen7_queue_flip(struct drm_device *dev,
7122 struct drm_crtc *crtc,
7123 struct drm_framebuffer *fb,
7124 struct drm_i915_gem_object *obj)
7125{
7126 struct drm_i915_private *dev_priv = dev->dev_private;
7127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7128 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007129 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007130 int ret;
7131
7132 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7133 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007134 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007135
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007136 switch(intel_crtc->plane) {
7137 case PLANE_A:
7138 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7139 break;
7140 case PLANE_B:
7141 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7142 break;
7143 case PLANE_C:
7144 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7145 break;
7146 default:
7147 WARN_ONCE(1, "unknown plane in flip command\n");
7148 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007149 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007150 }
7151
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007152 ret = intel_ring_begin(ring, 4);
7153 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007154 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007155
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007156 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007157 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007158 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007159 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007160
7161 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007162 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007163 return 0;
7164
7165err_unpin:
7166 intel_unpin_fb_obj(obj);
7167err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007168 return ret;
7169}
7170
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007171static int intel_default_queue_flip(struct drm_device *dev,
7172 struct drm_crtc *crtc,
7173 struct drm_framebuffer *fb,
7174 struct drm_i915_gem_object *obj)
7175{
7176 return -ENODEV;
7177}
7178
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007179static int intel_crtc_page_flip(struct drm_crtc *crtc,
7180 struct drm_framebuffer *fb,
7181 struct drm_pending_vblank_event *event)
7182{
7183 struct drm_device *dev = crtc->dev;
7184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007186 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7188 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007189 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007190 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007191
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007192 /* Can't change pixel format via MI display flips. */
7193 if (fb->pixel_format != crtc->fb->pixel_format)
7194 return -EINVAL;
7195
7196 /*
7197 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7198 * Note that pitch changes could also affect these register.
7199 */
7200 if (INTEL_INFO(dev)->gen > 3 &&
7201 (fb->offsets[0] != crtc->fb->offsets[0] ||
7202 fb->pitches[0] != crtc->fb->pitches[0]))
7203 return -EINVAL;
7204
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007205 work = kzalloc(sizeof *work, GFP_KERNEL);
7206 if (work == NULL)
7207 return -ENOMEM;
7208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007209 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007210 work->crtc = crtc;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007211 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007212 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007213 INIT_WORK(&work->work, intel_unpin_work_fn);
7214
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007215 ret = drm_vblank_get(dev, intel_crtc->pipe);
7216 if (ret)
7217 goto free_work;
7218
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007219 /* We borrow the event spin lock for protecting unpin_work */
7220 spin_lock_irqsave(&dev->event_lock, flags);
7221 if (intel_crtc->unpin_work) {
7222 spin_unlock_irqrestore(&dev->event_lock, flags);
7223 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007224 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007225
7226 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007227 return -EBUSY;
7228 }
7229 intel_crtc->unpin_work = work;
7230 spin_unlock_irqrestore(&dev->event_lock, flags);
7231
7232 intel_fb = to_intel_framebuffer(fb);
7233 obj = intel_fb->obj;
7234
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007235 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7236 flush_workqueue(dev_priv->wq);
7237
Chris Wilson79158102012-05-23 11:13:58 +01007238 ret = i915_mutex_lock_interruptible(dev);
7239 if (ret)
7240 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007241
Jesse Barnes75dfca82010-02-10 15:09:44 -08007242 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007243 drm_gem_object_reference(&work->old_fb_obj->base);
7244 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007245
7246 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007247
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007248 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007249
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007250 work->enable_stall_check = true;
7251
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007252 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007253
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007254 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7255 if (ret)
7256 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007257
Chris Wilson7782de32011-07-08 12:22:41 +01007258 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007259 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007260 mutex_unlock(&dev->struct_mutex);
7261
Jesse Barnese5510fa2010-07-01 16:48:37 -07007262 trace_i915_flip_request(intel_crtc->plane, obj);
7263
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007264 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007265
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007266cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007267 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson05394f32010-11-08 19:18:58 +00007268 drm_gem_object_unreference(&work->old_fb_obj->base);
7269 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007270 mutex_unlock(&dev->struct_mutex);
7271
Chris Wilson79158102012-05-23 11:13:58 +01007272cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007273 spin_lock_irqsave(&dev->event_lock, flags);
7274 intel_crtc->unpin_work = NULL;
7275 spin_unlock_irqrestore(&dev->event_lock, flags);
7276
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007277 drm_vblank_put(dev, intel_crtc->pipe);
7278free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007279 kfree(work);
7280
7281 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007282}
7283
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007284static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007285 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7286 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007287 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007288};
7289
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007290bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7291{
7292 struct intel_encoder *other_encoder;
7293 struct drm_crtc *crtc = &encoder->new_crtc->base;
7294
7295 if (WARN_ON(!crtc))
7296 return false;
7297
7298 list_for_each_entry(other_encoder,
7299 &crtc->dev->mode_config.encoder_list,
7300 base.head) {
7301
7302 if (&other_encoder->new_crtc->base != crtc ||
7303 encoder == other_encoder)
7304 continue;
7305 else
7306 return true;
7307 }
7308
7309 return false;
7310}
7311
Daniel Vetter50f56112012-07-02 09:35:43 +02007312static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7313 struct drm_crtc *crtc)
7314{
7315 struct drm_device *dev;
7316 struct drm_crtc *tmp;
7317 int crtc_mask = 1;
7318
7319 WARN(!crtc, "checking null crtc?\n");
7320
7321 dev = crtc->dev;
7322
7323 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7324 if (tmp == crtc)
7325 break;
7326 crtc_mask <<= 1;
7327 }
7328
7329 if (encoder->possible_crtcs & crtc_mask)
7330 return true;
7331 return false;
7332}
7333
Daniel Vetter9a935852012-07-05 22:34:27 +02007334/**
7335 * intel_modeset_update_staged_output_state
7336 *
7337 * Updates the staged output configuration state, e.g. after we've read out the
7338 * current hw state.
7339 */
7340static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7341{
7342 struct intel_encoder *encoder;
7343 struct intel_connector *connector;
7344
7345 list_for_each_entry(connector, &dev->mode_config.connector_list,
7346 base.head) {
7347 connector->new_encoder =
7348 to_intel_encoder(connector->base.encoder);
7349 }
7350
7351 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7352 base.head) {
7353 encoder->new_crtc =
7354 to_intel_crtc(encoder->base.crtc);
7355 }
7356}
7357
7358/**
7359 * intel_modeset_commit_output_state
7360 *
7361 * This function copies the stage display pipe configuration to the real one.
7362 */
7363static void intel_modeset_commit_output_state(struct drm_device *dev)
7364{
7365 struct intel_encoder *encoder;
7366 struct intel_connector *connector;
7367
7368 list_for_each_entry(connector, &dev->mode_config.connector_list,
7369 base.head) {
7370 connector->base.encoder = &connector->new_encoder->base;
7371 }
7372
7373 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7374 base.head) {
7375 encoder->base.crtc = &encoder->new_crtc->base;
7376 }
7377}
7378
Daniel Vetter7758a112012-07-08 19:40:39 +02007379static struct drm_display_mode *
7380intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7381 struct drm_display_mode *mode)
7382{
7383 struct drm_device *dev = crtc->dev;
7384 struct drm_display_mode *adjusted_mode;
7385 struct drm_encoder_helper_funcs *encoder_funcs;
7386 struct intel_encoder *encoder;
7387
7388 adjusted_mode = drm_mode_duplicate(dev, mode);
7389 if (!adjusted_mode)
7390 return ERR_PTR(-ENOMEM);
7391
7392 /* Pass our mode to the connectors and the CRTC to give them a chance to
7393 * adjust it according to limitations or connector properties, and also
7394 * a chance to reject the mode entirely.
7395 */
7396 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7397 base.head) {
7398
7399 if (&encoder->new_crtc->base != crtc)
7400 continue;
7401 encoder_funcs = encoder->base.helper_private;
7402 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7403 adjusted_mode))) {
7404 DRM_DEBUG_KMS("Encoder fixup failed\n");
7405 goto fail;
7406 }
7407 }
7408
7409 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7410 DRM_DEBUG_KMS("CRTC fixup failed\n");
7411 goto fail;
7412 }
7413 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7414
7415 return adjusted_mode;
7416fail:
7417 drm_mode_destroy(dev, adjusted_mode);
7418 return ERR_PTR(-EINVAL);
7419}
7420
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007421/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7422 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7423static void
7424intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7425 unsigned *prepare_pipes, unsigned *disable_pipes)
7426{
7427 struct intel_crtc *intel_crtc;
7428 struct drm_device *dev = crtc->dev;
7429 struct intel_encoder *encoder;
7430 struct intel_connector *connector;
7431 struct drm_crtc *tmp_crtc;
7432
7433 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7434
7435 /* Check which crtcs have changed outputs connected to them, these need
7436 * to be part of the prepare_pipes mask. We don't (yet) support global
7437 * modeset across multiple crtcs, so modeset_pipes will only have one
7438 * bit set at most. */
7439 list_for_each_entry(connector, &dev->mode_config.connector_list,
7440 base.head) {
7441 if (connector->base.encoder == &connector->new_encoder->base)
7442 continue;
7443
7444 if (connector->base.encoder) {
7445 tmp_crtc = connector->base.encoder->crtc;
7446
7447 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7448 }
7449
7450 if (connector->new_encoder)
7451 *prepare_pipes |=
7452 1 << connector->new_encoder->new_crtc->pipe;
7453 }
7454
7455 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7456 base.head) {
7457 if (encoder->base.crtc == &encoder->new_crtc->base)
7458 continue;
7459
7460 if (encoder->base.crtc) {
7461 tmp_crtc = encoder->base.crtc;
7462
7463 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7464 }
7465
7466 if (encoder->new_crtc)
7467 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7468 }
7469
7470 /* Check for any pipes that will be fully disabled ... */
7471 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7472 base.head) {
7473 bool used = false;
7474
7475 /* Don't try to disable disabled crtcs. */
7476 if (!intel_crtc->base.enabled)
7477 continue;
7478
7479 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7480 base.head) {
7481 if (encoder->new_crtc == intel_crtc)
7482 used = true;
7483 }
7484
7485 if (!used)
7486 *disable_pipes |= 1 << intel_crtc->pipe;
7487 }
7488
7489
7490 /* set_mode is also used to update properties on life display pipes. */
7491 intel_crtc = to_intel_crtc(crtc);
7492 if (crtc->enabled)
7493 *prepare_pipes |= 1 << intel_crtc->pipe;
7494
7495 /* We only support modeset on one single crtc, hence we need to do that
7496 * only for the passed in crtc iff we change anything else than just
7497 * disable crtcs.
7498 *
7499 * This is actually not true, to be fully compatible with the old crtc
7500 * helper we automatically disable _any_ output (i.e. doesn't need to be
7501 * connected to the crtc we're modesetting on) if it's disconnected.
7502 * Which is a rather nutty api (since changed the output configuration
7503 * without userspace's explicit request can lead to confusion), but
7504 * alas. Hence we currently need to modeset on all pipes we prepare. */
7505 if (*prepare_pipes)
7506 *modeset_pipes = *prepare_pipes;
7507
7508 /* ... and mask these out. */
7509 *modeset_pipes &= ~(*disable_pipes);
7510 *prepare_pipes &= ~(*disable_pipes);
7511}
7512
Daniel Vetterea9d7582012-07-10 10:42:52 +02007513static bool intel_crtc_in_use(struct drm_crtc *crtc)
7514{
7515 struct drm_encoder *encoder;
7516 struct drm_device *dev = crtc->dev;
7517
7518 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7519 if (encoder->crtc == crtc)
7520 return true;
7521
7522 return false;
7523}
7524
7525static void
7526intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7527{
7528 struct intel_encoder *intel_encoder;
7529 struct intel_crtc *intel_crtc;
7530 struct drm_connector *connector;
7531
7532 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7533 base.head) {
7534 if (!intel_encoder->base.crtc)
7535 continue;
7536
7537 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7538
7539 if (prepare_pipes & (1 << intel_crtc->pipe))
7540 intel_encoder->connectors_active = false;
7541 }
7542
7543 intel_modeset_commit_output_state(dev);
7544
7545 /* Update computed state. */
7546 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7547 base.head) {
7548 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7549 }
7550
7551 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7552 if (!connector->encoder || !connector->encoder->crtc)
7553 continue;
7554
7555 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7556
7557 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007558 struct drm_property *dpms_property =
7559 dev->mode_config.dpms_property;
7560
Daniel Vetterea9d7582012-07-10 10:42:52 +02007561 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007562 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007563 dpms_property,
7564 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007565
7566 intel_encoder = to_intel_encoder(connector->encoder);
7567 intel_encoder->connectors_active = true;
7568 }
7569 }
7570
7571}
7572
Daniel Vetter25c5b262012-07-08 22:08:04 +02007573#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7574 list_for_each_entry((intel_crtc), \
7575 &(dev)->mode_config.crtc_list, \
7576 base.head) \
7577 if (mask & (1 <<(intel_crtc)->pipe)) \
7578
Daniel Vetterb9805142012-08-31 17:37:33 +02007579void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007580intel_modeset_check_state(struct drm_device *dev)
7581{
7582 struct intel_crtc *crtc;
7583 struct intel_encoder *encoder;
7584 struct intel_connector *connector;
7585
7586 list_for_each_entry(connector, &dev->mode_config.connector_list,
7587 base.head) {
7588 /* This also checks the encoder/connector hw state with the
7589 * ->get_hw_state callbacks. */
7590 intel_connector_check_state(connector);
7591
7592 WARN(&connector->new_encoder->base != connector->base.encoder,
7593 "connector's staged encoder doesn't match current encoder\n");
7594 }
7595
7596 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7597 base.head) {
7598 bool enabled = false;
7599 bool active = false;
7600 enum pipe pipe, tracked_pipe;
7601
7602 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7603 encoder->base.base.id,
7604 drm_get_encoder_name(&encoder->base));
7605
7606 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7607 "encoder's stage crtc doesn't match current crtc\n");
7608 WARN(encoder->connectors_active && !encoder->base.crtc,
7609 "encoder's active_connectors set, but no crtc\n");
7610
7611 list_for_each_entry(connector, &dev->mode_config.connector_list,
7612 base.head) {
7613 if (connector->base.encoder != &encoder->base)
7614 continue;
7615 enabled = true;
7616 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7617 active = true;
7618 }
7619 WARN(!!encoder->base.crtc != enabled,
7620 "encoder's enabled state mismatch "
7621 "(expected %i, found %i)\n",
7622 !!encoder->base.crtc, enabled);
7623 WARN(active && !encoder->base.crtc,
7624 "active encoder with no crtc\n");
7625
7626 WARN(encoder->connectors_active != active,
7627 "encoder's computed active state doesn't match tracked active state "
7628 "(expected %i, found %i)\n", active, encoder->connectors_active);
7629
7630 active = encoder->get_hw_state(encoder, &pipe);
7631 WARN(active != encoder->connectors_active,
7632 "encoder's hw state doesn't match sw tracking "
7633 "(expected %i, found %i)\n",
7634 encoder->connectors_active, active);
7635
7636 if (!encoder->base.crtc)
7637 continue;
7638
7639 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7640 WARN(active && pipe != tracked_pipe,
7641 "active encoder's pipe doesn't match"
7642 "(expected %i, found %i)\n",
7643 tracked_pipe, pipe);
7644
7645 }
7646
7647 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7648 base.head) {
7649 bool enabled = false;
7650 bool active = false;
7651
7652 DRM_DEBUG_KMS("[CRTC:%d]\n",
7653 crtc->base.base.id);
7654
7655 WARN(crtc->active && !crtc->base.enabled,
7656 "active crtc, but not enabled in sw tracking\n");
7657
7658 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7659 base.head) {
7660 if (encoder->base.crtc != &crtc->base)
7661 continue;
7662 enabled = true;
7663 if (encoder->connectors_active)
7664 active = true;
7665 }
7666 WARN(active != crtc->active,
7667 "crtc's computed active state doesn't match tracked active state "
7668 "(expected %i, found %i)\n", active, crtc->active);
7669 WARN(enabled != crtc->base.enabled,
7670 "crtc's computed enabled state doesn't match tracked enabled state "
7671 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7672
7673 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7674 }
7675}
7676
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007677int intel_set_mode(struct drm_crtc *crtc,
7678 struct drm_display_mode *mode,
7679 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007680{
7681 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007682 drm_i915_private_t *dev_priv = dev->dev_private;
Tim Gardner3ac18232012-12-07 07:54:26 -07007683 struct drm_display_mode *adjusted_mode, *saved_mode, *saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007684 struct intel_crtc *intel_crtc;
7685 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007686 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007687
Tim Gardner3ac18232012-12-07 07:54:26 -07007688 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007689 if (!saved_mode)
7690 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007691 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007692
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007693 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007694 &prepare_pipes, &disable_pipes);
7695
7696 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7697 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007698
Daniel Vetter976f8a22012-07-08 22:34:21 +02007699 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7700 intel_crtc_disable(&intel_crtc->base);
7701
Tim Gardner3ac18232012-12-07 07:54:26 -07007702 *saved_hwmode = crtc->hwmode;
7703 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007704
Daniel Vetter25c5b262012-07-08 22:08:04 +02007705 /* Hack: Because we don't (yet) support global modeset on multiple
7706 * crtcs, we don't keep track of the new mode for more than one crtc.
7707 * Hence simply check whether any bit is set in modeset_pipes in all the
7708 * pieces of code that are not yet converted to deal with mutliple crtcs
7709 * changing their mode at the same time. */
7710 adjusted_mode = NULL;
7711 if (modeset_pipes) {
7712 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7713 if (IS_ERR(adjusted_mode)) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007714 ret = PTR_ERR(adjusted_mode);
Tim Gardner3ac18232012-12-07 07:54:26 -07007715 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007716 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007717 }
7718
Daniel Vetterea9d7582012-07-10 10:42:52 +02007719 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7720 if (intel_crtc->base.enabled)
7721 dev_priv->display.crtc_disable(&intel_crtc->base);
7722 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007723
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007724 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7725 * to set it here already despite that we pass it down the callchain.
7726 */
7727 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007728 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007729
Daniel Vetterea9d7582012-07-10 10:42:52 +02007730 /* Only after disabling all output pipelines that will be changed can we
7731 * update the the output configuration. */
7732 intel_modeset_update_state(dev, prepare_pipes);
7733
Daniel Vetter47fab732012-10-26 10:58:18 +02007734 if (dev_priv->display.modeset_global_resources)
7735 dev_priv->display.modeset_global_resources(dev);
7736
Daniel Vettera6778b32012-07-02 09:56:42 +02007737 /* Set up the DPLL and any encoders state that needs to adjust or depend
7738 * on the DPLL.
7739 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007740 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007741 ret = intel_crtc_mode_set(&intel_crtc->base,
7742 mode, adjusted_mode,
7743 x, y, fb);
7744 if (ret)
7745 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007746 }
7747
7748 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007749 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7750 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007751
Daniel Vetter25c5b262012-07-08 22:08:04 +02007752 if (modeset_pipes) {
7753 /* Store real post-adjustment hardware mode. */
7754 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007755
Daniel Vetter25c5b262012-07-08 22:08:04 +02007756 /* Calculate and store various constants which
7757 * are later needed by vblank and swap-completion
7758 * timestamping. They are derived from true hwmode.
7759 */
7760 drm_calc_timestamping_constants(crtc);
7761 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007762
7763 /* FIXME: add subpixel order */
7764done:
7765 drm_mode_destroy(dev, adjusted_mode);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007766 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07007767 crtc->hwmode = *saved_hwmode;
7768 crtc->mode = *saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007769 } else {
7770 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007771 }
7772
Tim Gardner3ac18232012-12-07 07:54:26 -07007773out:
7774 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02007775 return ret;
7776}
7777
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007778void intel_crtc_restore_mode(struct drm_crtc *crtc)
7779{
7780 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
7781}
7782
Daniel Vetter25c5b262012-07-08 22:08:04 +02007783#undef for_each_intel_crtc_masked
7784
Daniel Vetterd9e55602012-07-04 22:16:09 +02007785static void intel_set_config_free(struct intel_set_config *config)
7786{
7787 if (!config)
7788 return;
7789
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007790 kfree(config->save_connector_encoders);
7791 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007792 kfree(config);
7793}
7794
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007795static int intel_set_config_save_state(struct drm_device *dev,
7796 struct intel_set_config *config)
7797{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007798 struct drm_encoder *encoder;
7799 struct drm_connector *connector;
7800 int count;
7801
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007802 config->save_encoder_crtcs =
7803 kcalloc(dev->mode_config.num_encoder,
7804 sizeof(struct drm_crtc *), GFP_KERNEL);
7805 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007806 return -ENOMEM;
7807
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007808 config->save_connector_encoders =
7809 kcalloc(dev->mode_config.num_connector,
7810 sizeof(struct drm_encoder *), GFP_KERNEL);
7811 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007812 return -ENOMEM;
7813
7814 /* Copy data. Note that driver private data is not affected.
7815 * Should anything bad happen only the expected state is
7816 * restored, not the drivers personal bookkeeping.
7817 */
7818 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007819 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007820 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007821 }
7822
7823 count = 0;
7824 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007825 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007826 }
7827
7828 return 0;
7829}
7830
7831static void intel_set_config_restore_state(struct drm_device *dev,
7832 struct intel_set_config *config)
7833{
Daniel Vetter9a935852012-07-05 22:34:27 +02007834 struct intel_encoder *encoder;
7835 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007836 int count;
7837
7838 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007839 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7840 encoder->new_crtc =
7841 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007842 }
7843
7844 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007845 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7846 connector->new_encoder =
7847 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007848 }
7849}
7850
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007851static void
7852intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7853 struct intel_set_config *config)
7854{
7855
7856 /* We should be able to check here if the fb has the same properties
7857 * and then just flip_or_move it */
7858 if (set->crtc->fb != set->fb) {
7859 /* If we have no fb then treat it as a full mode set */
7860 if (set->crtc->fb == NULL) {
7861 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7862 config->mode_changed = true;
7863 } else if (set->fb == NULL) {
7864 config->mode_changed = true;
7865 } else if (set->fb->depth != set->crtc->fb->depth) {
7866 config->mode_changed = true;
7867 } else if (set->fb->bits_per_pixel !=
7868 set->crtc->fb->bits_per_pixel) {
7869 config->mode_changed = true;
7870 } else
7871 config->fb_changed = true;
7872 }
7873
Daniel Vetter835c5872012-07-10 18:11:08 +02007874 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007875 config->fb_changed = true;
7876
7877 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7878 DRM_DEBUG_KMS("modes are different, full mode set\n");
7879 drm_mode_debug_printmodeline(&set->crtc->mode);
7880 drm_mode_debug_printmodeline(set->mode);
7881 config->mode_changed = true;
7882 }
7883}
7884
Daniel Vetter2e431052012-07-04 22:42:15 +02007885static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007886intel_modeset_stage_output_state(struct drm_device *dev,
7887 struct drm_mode_set *set,
7888 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007889{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007890 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007891 struct intel_connector *connector;
7892 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007893 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007894
Damien Lespiau9abdda72013-02-13 13:29:23 +00007895 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02007896 * of connectors. For paranoia, double-check this. */
7897 WARN_ON(!set->fb && (set->num_connectors != 0));
7898 WARN_ON(set->fb && (set->num_connectors == 0));
7899
Daniel Vetter50f56112012-07-02 09:35:43 +02007900 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007901 list_for_each_entry(connector, &dev->mode_config.connector_list,
7902 base.head) {
7903 /* Otherwise traverse passed in connector list and get encoders
7904 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007905 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007906 if (set->connectors[ro] == &connector->base) {
7907 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007908 break;
7909 }
7910 }
7911
Daniel Vetter9a935852012-07-05 22:34:27 +02007912 /* If we disable the crtc, disable all its connectors. Also, if
7913 * the connector is on the changing crtc but not on the new
7914 * connector list, disable it. */
7915 if ((!set->fb || ro == set->num_connectors) &&
7916 connector->base.encoder &&
7917 connector->base.encoder->crtc == set->crtc) {
7918 connector->new_encoder = NULL;
7919
7920 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7921 connector->base.base.id,
7922 drm_get_connector_name(&connector->base));
7923 }
7924
7925
7926 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007927 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007928 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007929 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007930 }
7931 /* connector->new_encoder is now updated for all connectors. */
7932
7933 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007934 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007935 list_for_each_entry(connector, &dev->mode_config.connector_list,
7936 base.head) {
7937 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007938 continue;
7939
Daniel Vetter9a935852012-07-05 22:34:27 +02007940 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007941
7942 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007943 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007944 new_crtc = set->crtc;
7945 }
7946
7947 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007948 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7949 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007950 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007951 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007952 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7953
7954 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7955 connector->base.base.id,
7956 drm_get_connector_name(&connector->base),
7957 new_crtc->base.id);
7958 }
7959
7960 /* Check for any encoders that needs to be disabled. */
7961 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7962 base.head) {
7963 list_for_each_entry(connector,
7964 &dev->mode_config.connector_list,
7965 base.head) {
7966 if (connector->new_encoder == encoder) {
7967 WARN_ON(!connector->new_encoder->new_crtc);
7968
7969 goto next_encoder;
7970 }
7971 }
7972 encoder->new_crtc = NULL;
7973next_encoder:
7974 /* Only now check for crtc changes so we don't miss encoders
7975 * that will be disabled. */
7976 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007977 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007978 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007979 }
7980 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007981 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007982
Daniel Vetter2e431052012-07-04 22:42:15 +02007983 return 0;
7984}
7985
7986static int intel_crtc_set_config(struct drm_mode_set *set)
7987{
7988 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007989 struct drm_mode_set save_set;
7990 struct intel_set_config *config;
7991 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007992
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007993 BUG_ON(!set);
7994 BUG_ON(!set->crtc);
7995 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007996
7997 if (!set->mode)
7998 set->fb = NULL;
7999
Daniel Vetter431e50f2012-07-10 17:53:42 +02008000 /* The fb helper likes to play gross jokes with ->mode_set_config.
8001 * Unfortunately the crtc helper doesn't do much at all for this case,
8002 * so we have to cope with this madness until the fb helper is fixed up. */
8003 if (set->fb && set->num_connectors == 0)
8004 return 0;
8005
Daniel Vetter2e431052012-07-04 22:42:15 +02008006 if (set->fb) {
8007 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8008 set->crtc->base.id, set->fb->base.id,
8009 (int)set->num_connectors, set->x, set->y);
8010 } else {
8011 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008012 }
8013
8014 dev = set->crtc->dev;
8015
8016 ret = -ENOMEM;
8017 config = kzalloc(sizeof(*config), GFP_KERNEL);
8018 if (!config)
8019 goto out_config;
8020
8021 ret = intel_set_config_save_state(dev, config);
8022 if (ret)
8023 goto out_config;
8024
8025 save_set.crtc = set->crtc;
8026 save_set.mode = &set->crtc->mode;
8027 save_set.x = set->crtc->x;
8028 save_set.y = set->crtc->y;
8029 save_set.fb = set->crtc->fb;
8030
8031 /* Compute whether we need a full modeset, only an fb base update or no
8032 * change at all. In the future we might also check whether only the
8033 * mode changed, e.g. for LVDS where we only change the panel fitter in
8034 * such cases. */
8035 intel_set_config_compute_mode_changes(set, config);
8036
Daniel Vetter9a935852012-07-05 22:34:27 +02008037 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008038 if (ret)
8039 goto fail;
8040
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008041 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008042 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008043 DRM_DEBUG_KMS("attempting to set mode from"
8044 " userspace\n");
8045 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008046 }
8047
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008048 ret = intel_set_mode(set->crtc, set->mode,
8049 set->x, set->y, set->fb);
8050 if (ret) {
8051 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8052 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008053 goto fail;
8054 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008055 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008056 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008057 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008058 }
8059
Daniel Vetterd9e55602012-07-04 22:16:09 +02008060 intel_set_config_free(config);
8061
Daniel Vetter50f56112012-07-02 09:35:43 +02008062 return 0;
8063
8064fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008065 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008066
8067 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008068 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008069 intel_set_mode(save_set.crtc, save_set.mode,
8070 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008071 DRM_ERROR("failed to restore config after modeset failure\n");
8072
Daniel Vetterd9e55602012-07-04 22:16:09 +02008073out_config:
8074 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008075 return ret;
8076}
8077
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008078static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008079 .cursor_set = intel_crtc_cursor_set,
8080 .cursor_move = intel_crtc_cursor_move,
8081 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008082 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008083 .destroy = intel_crtc_destroy,
8084 .page_flip = intel_crtc_page_flip,
8085};
8086
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008087static void intel_cpu_pll_init(struct drm_device *dev)
8088{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008089 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008090 intel_ddi_pll_init(dev);
8091}
8092
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008093static void intel_pch_pll_init(struct drm_device *dev)
8094{
8095 drm_i915_private_t *dev_priv = dev->dev_private;
8096 int i;
8097
8098 if (dev_priv->num_pch_pll == 0) {
8099 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8100 return;
8101 }
8102
8103 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8104 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8105 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8106 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8107 }
8108}
8109
Hannes Ederb358d0a2008-12-18 21:18:47 +01008110static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008111{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008112 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008113 struct intel_crtc *intel_crtc;
8114 int i;
8115
8116 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8117 if (intel_crtc == NULL)
8118 return;
8119
8120 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8121
8122 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008123 for (i = 0; i < 256; i++) {
8124 intel_crtc->lut_r[i] = i;
8125 intel_crtc->lut_g[i] = i;
8126 intel_crtc->lut_b[i] = i;
8127 }
8128
Jesse Barnes80824002009-09-10 15:28:06 -07008129 /* Swap pipes & planes for FBC on pre-965 */
8130 intel_crtc->pipe = pipe;
8131 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008132 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008133 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008134 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008135 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008136 }
8137
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008138 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8139 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8140 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8141 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8142
Jesse Barnes5a354202011-06-24 12:19:22 -07008143 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008144
Jesse Barnes79e53942008-11-07 14:24:08 -08008145 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008146}
8147
Carl Worth08d7b3d2009-04-29 14:43:54 -07008148int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008149 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008150{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008151 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008152 struct drm_mode_object *drmmode_obj;
8153 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008154
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008155 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8156 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008157
Daniel Vetterc05422d2009-08-11 16:05:30 +02008158 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8159 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008160
Daniel Vetterc05422d2009-08-11 16:05:30 +02008161 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008162 DRM_ERROR("no such CRTC id\n");
8163 return -EINVAL;
8164 }
8165
Daniel Vetterc05422d2009-08-11 16:05:30 +02008166 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8167 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008168
Daniel Vetterc05422d2009-08-11 16:05:30 +02008169 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008170}
8171
Daniel Vetter66a92782012-07-12 20:08:18 +02008172static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008173{
Daniel Vetter66a92782012-07-12 20:08:18 +02008174 struct drm_device *dev = encoder->base.dev;
8175 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008176 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 int entry = 0;
8178
Daniel Vetter66a92782012-07-12 20:08:18 +02008179 list_for_each_entry(source_encoder,
8180 &dev->mode_config.encoder_list, base.head) {
8181
8182 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008183 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008184
8185 /* Intel hw has only one MUX where enocoders could be cloned. */
8186 if (encoder->cloneable && source_encoder->cloneable)
8187 index_mask |= (1 << entry);
8188
Jesse Barnes79e53942008-11-07 14:24:08 -08008189 entry++;
8190 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008191
Jesse Barnes79e53942008-11-07 14:24:08 -08008192 return index_mask;
8193}
8194
Chris Wilson4d302442010-12-14 19:21:29 +00008195static bool has_edp_a(struct drm_device *dev)
8196{
8197 struct drm_i915_private *dev_priv = dev->dev_private;
8198
8199 if (!IS_MOBILE(dev))
8200 return false;
8201
8202 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8203 return false;
8204
8205 if (IS_GEN5(dev) &&
8206 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8207 return false;
8208
8209 return true;
8210}
8211
Jesse Barnes79e53942008-11-07 14:24:08 -08008212static void intel_setup_outputs(struct drm_device *dev)
8213{
Eric Anholt725e30a2009-01-22 13:01:02 -08008214 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008215 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008216 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008217 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008218
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008219 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008220 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8221 /* disable the panel fitter on everything but LVDS */
8222 I915_WRITE(PFIT_CONTROL, 0);
8223 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008224
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008225 if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008226 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008227
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008228 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008229 int found;
8230
8231 /* Haswell uses DDI functions to detect digital outputs */
8232 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8233 /* DDI A only supports eDP */
8234 if (found)
8235 intel_ddi_init(dev, PORT_A);
8236
8237 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8238 * register */
8239 found = I915_READ(SFUSE_STRAP);
8240
8241 if (found & SFUSE_STRAP_DDIB_DETECTED)
8242 intel_ddi_init(dev, PORT_B);
8243 if (found & SFUSE_STRAP_DDIC_DETECTED)
8244 intel_ddi_init(dev, PORT_C);
8245 if (found & SFUSE_STRAP_DDID_DETECTED)
8246 intel_ddi_init(dev, PORT_D);
8247 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008248 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008249 dpd_is_edp = intel_dpd_is_edp(dev);
8250
8251 if (has_edp_a(dev))
8252 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008253
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008254 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008255 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008256 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008257 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008258 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008259 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008260 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008261 }
8262
8263 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008264 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008265
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008266 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008267 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008268
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008269 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008270 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008271
Daniel Vetter270b3042012-10-27 15:52:05 +02008272 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008273 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008274 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308275 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008276 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8277 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308278
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008279 if (I915_READ(VLV_DISPLAY_BASE + SDVOB) & PORT_DETECTED) {
8280 intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOB, PORT_B);
8281 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8282 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008283 }
8284
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008285 if (I915_READ(VLV_DISPLAY_BASE + SDVOC) & PORT_DETECTED)
8286 intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008287
Zhenyu Wang103a1962009-11-27 11:44:36 +08008288 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008289 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008290
Eric Anholt725e30a2009-01-22 13:01:02 -08008291 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008292 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008293 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008294 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8295 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008296 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008297 }
Ma Ling27185ae2009-08-24 13:50:23 +08008298
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008299 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8300 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008301 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008302 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008303 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008304
8305 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008306
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008307 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8308 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008309 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008310 }
Ma Ling27185ae2009-08-24 13:50:23 +08008311
8312 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8313
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008314 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8315 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008316 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008317 }
8318 if (SUPPORTS_INTEGRATED_DP(dev)) {
8319 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008320 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008321 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008322 }
Ma Ling27185ae2009-08-24 13:50:23 +08008323
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008324 if (SUPPORTS_INTEGRATED_DP(dev) &&
8325 (I915_READ(DP_D) & DP_DETECTED)) {
8326 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008327 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008328 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008329 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008330 intel_dvo_init(dev);
8331
Zhenyu Wang103a1962009-11-27 11:44:36 +08008332 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008333 intel_tv_init(dev);
8334
Chris Wilson4ef69c72010-09-09 15:14:28 +01008335 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8336 encoder->base.possible_crtcs = encoder->crtc_mask;
8337 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008338 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008339 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008340
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008342
8343 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008344}
8345
8346static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8347{
8348 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008349
8350 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008351 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008352
8353 kfree(intel_fb);
8354}
8355
8356static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008357 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008358 unsigned int *handle)
8359{
8360 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008361 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008362
Chris Wilson05394f32010-11-08 19:18:58 +00008363 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008364}
8365
8366static const struct drm_framebuffer_funcs intel_fb_funcs = {
8367 .destroy = intel_user_framebuffer_destroy,
8368 .create_handle = intel_user_framebuffer_create_handle,
8369};
8370
Dave Airlie38651672010-03-30 05:34:13 +00008371int intel_framebuffer_init(struct drm_device *dev,
8372 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008373 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008374 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008375{
Jesse Barnes79e53942008-11-07 14:24:08 -08008376 int ret;
8377
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008378 if (obj->tiling_mode == I915_TILING_Y) {
8379 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008380 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008381 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008382
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008383 if (mode_cmd->pitches[0] & 63) {
8384 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8385 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008386 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008387 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008388
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008389 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008390 if (mode_cmd->pitches[0] > 32768) {
8391 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8392 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008393 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008394 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008395
8396 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008397 mode_cmd->pitches[0] != obj->stride) {
8398 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8399 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008400 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008401 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008402
Ville Syrjälä57779d02012-10-31 17:50:14 +02008403 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008404 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008405 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008406 case DRM_FORMAT_RGB565:
8407 case DRM_FORMAT_XRGB8888:
8408 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008409 break;
8410 case DRM_FORMAT_XRGB1555:
8411 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008412 if (INTEL_INFO(dev)->gen > 3) {
8413 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008414 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008415 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008416 break;
8417 case DRM_FORMAT_XBGR8888:
8418 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008419 case DRM_FORMAT_XRGB2101010:
8420 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008421 case DRM_FORMAT_XBGR2101010:
8422 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008423 if (INTEL_INFO(dev)->gen < 4) {
8424 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008425 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008426 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008427 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008428 case DRM_FORMAT_YUYV:
8429 case DRM_FORMAT_UYVY:
8430 case DRM_FORMAT_YVYU:
8431 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008432 if (INTEL_INFO(dev)->gen < 5) {
8433 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008434 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008435 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008436 break;
8437 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008438 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008439 return -EINVAL;
8440 }
8441
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008442 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8443 if (mode_cmd->offsets[0] != 0)
8444 return -EINVAL;
8445
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008446 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8447 intel_fb->obj = obj;
8448
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8450 if (ret) {
8451 DRM_ERROR("framebuffer init failed %d\n", ret);
8452 return ret;
8453 }
8454
Jesse Barnes79e53942008-11-07 14:24:08 -08008455 return 0;
8456}
8457
Jesse Barnes79e53942008-11-07 14:24:08 -08008458static struct drm_framebuffer *
8459intel_user_framebuffer_create(struct drm_device *dev,
8460 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008461 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008462{
Chris Wilson05394f32010-11-08 19:18:58 +00008463 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008464
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008465 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8466 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008467 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008468 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008469
Chris Wilsond2dff872011-04-19 08:36:26 +01008470 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008471}
8472
Jesse Barnes79e53942008-11-07 14:24:08 -08008473static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008474 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008475 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008476};
8477
Jesse Barnese70236a2009-09-21 10:42:27 -07008478/* Set up chip specific display functions */
8479static void intel_init_display(struct drm_device *dev)
8480{
8481 struct drm_i915_private *dev_priv = dev->dev_private;
8482
8483 /* We always want a DPMS function */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008484 if (HAS_DDI(dev)) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008485 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008486 dev_priv->display.crtc_enable = haswell_crtc_enable;
8487 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008488 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008489 dev_priv->display.update_plane = ironlake_update_plane;
8490 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008491 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008492 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8493 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008494 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008495 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008496 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008497 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008498 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8499 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008500 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008501 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008502 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008503
Jesse Barnese70236a2009-09-21 10:42:27 -07008504 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008505 if (IS_VALLEYVIEW(dev))
8506 dev_priv->display.get_display_clock_speed =
8507 valleyview_get_display_clock_speed;
8508 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008509 dev_priv->display.get_display_clock_speed =
8510 i945_get_display_clock_speed;
8511 else if (IS_I915G(dev))
8512 dev_priv->display.get_display_clock_speed =
8513 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008514 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008515 dev_priv->display.get_display_clock_speed =
8516 i9xx_misc_get_display_clock_speed;
8517 else if (IS_I915GM(dev))
8518 dev_priv->display.get_display_clock_speed =
8519 i915gm_get_display_clock_speed;
8520 else if (IS_I865G(dev))
8521 dev_priv->display.get_display_clock_speed =
8522 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008523 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008524 dev_priv->display.get_display_clock_speed =
8525 i855_get_display_clock_speed;
8526 else /* 852, 830 */
8527 dev_priv->display.get_display_clock_speed =
8528 i830_get_display_clock_speed;
8529
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008530 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008531 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008532 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008533 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008534 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008535 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008536 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008537 } else if (IS_IVYBRIDGE(dev)) {
8538 /* FIXME: detect B0+ stepping and use auto training */
8539 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008540 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008541 dev_priv->display.modeset_global_resources =
8542 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008543 } else if (IS_HASWELL(dev)) {
8544 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008545 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008546 dev_priv->display.modeset_global_resources =
8547 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008548 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008549 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008550 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008551 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008552
8553 /* Default just returns -ENODEV to indicate unsupported */
8554 dev_priv->display.queue_flip = intel_default_queue_flip;
8555
8556 switch (INTEL_INFO(dev)->gen) {
8557 case 2:
8558 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8559 break;
8560
8561 case 3:
8562 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8563 break;
8564
8565 case 4:
8566 case 5:
8567 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8568 break;
8569
8570 case 6:
8571 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8572 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008573 case 7:
8574 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8575 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008576 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008577}
8578
Jesse Barnesb690e962010-07-19 13:53:12 -07008579/*
8580 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8581 * resume, or other times. This quirk makes sure that's the case for
8582 * affected systems.
8583 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008584static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008585{
8586 struct drm_i915_private *dev_priv = dev->dev_private;
8587
8588 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008589 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008590}
8591
Keith Packard435793d2011-07-12 14:56:22 -07008592/*
8593 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8594 */
8595static void quirk_ssc_force_disable(struct drm_device *dev)
8596{
8597 struct drm_i915_private *dev_priv = dev->dev_private;
8598 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008599 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008600}
8601
Carsten Emde4dca20e2012-03-15 15:56:26 +01008602/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008603 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8604 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008605 */
8606static void quirk_invert_brightness(struct drm_device *dev)
8607{
8608 struct drm_i915_private *dev_priv = dev->dev_private;
8609 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008610 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008611}
8612
8613struct intel_quirk {
8614 int device;
8615 int subsystem_vendor;
8616 int subsystem_device;
8617 void (*hook)(struct drm_device *dev);
8618};
8619
Egbert Eich5f85f172012-10-14 15:46:38 +02008620/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8621struct intel_dmi_quirk {
8622 void (*hook)(struct drm_device *dev);
8623 const struct dmi_system_id (*dmi_id_list)[];
8624};
8625
8626static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8627{
8628 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8629 return 1;
8630}
8631
8632static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8633 {
8634 .dmi_id_list = &(const struct dmi_system_id[]) {
8635 {
8636 .callback = intel_dmi_reverse_brightness,
8637 .ident = "NCR Corporation",
8638 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8639 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8640 },
8641 },
8642 { } /* terminating entry */
8643 },
8644 .hook = quirk_invert_brightness,
8645 },
8646};
8647
Ben Widawskyc43b5632012-04-16 14:07:40 -07008648static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008649 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008650 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008651
Jesse Barnesb690e962010-07-19 13:53:12 -07008652 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8653 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8654
Jesse Barnesb690e962010-07-19 13:53:12 -07008655 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8656 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8657
Daniel Vetterccd0d362012-10-10 23:13:59 +02008658 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008659 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008660 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008661
8662 /* Lenovo U160 cannot use SSC on LVDS */
8663 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008664
8665 /* Sony Vaio Y cannot use SSC on LVDS */
8666 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008667
8668 /* Acer Aspire 5734Z must invert backlight brightness */
8669 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008670
8671 /* Acer/eMachines G725 */
8672 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008673
8674 /* Acer/eMachines e725 */
8675 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008676
8677 /* Acer/Packard Bell NCL20 */
8678 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008679};
8680
8681static void intel_init_quirks(struct drm_device *dev)
8682{
8683 struct pci_dev *d = dev->pdev;
8684 int i;
8685
8686 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8687 struct intel_quirk *q = &intel_quirks[i];
8688
8689 if (d->device == q->device &&
8690 (d->subsystem_vendor == q->subsystem_vendor ||
8691 q->subsystem_vendor == PCI_ANY_ID) &&
8692 (d->subsystem_device == q->subsystem_device ||
8693 q->subsystem_device == PCI_ANY_ID))
8694 q->hook(dev);
8695 }
Egbert Eich5f85f172012-10-14 15:46:38 +02008696 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8697 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8698 intel_dmi_quirks[i].hook(dev);
8699 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008700}
8701
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008702/* Disable the VGA plane that we never use */
8703static void i915_disable_vga(struct drm_device *dev)
8704{
8705 struct drm_i915_private *dev_priv = dev->dev_private;
8706 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008707 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008708
8709 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008710 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008711 sr1 = inb(VGA_SR_DATA);
8712 outb(sr1 | 1<<5, VGA_SR_DATA);
8713 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8714 udelay(300);
8715
8716 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8717 POSTING_READ(vga_reg);
8718}
8719
Daniel Vetterf8175862012-04-10 15:50:11 +02008720void intel_modeset_init_hw(struct drm_device *dev)
8721{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008722 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008723
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008724 intel_prepare_ddi(dev);
8725
Daniel Vetterf8175862012-04-10 15:50:11 +02008726 intel_init_clock_gating(dev);
8727
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008728 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008729 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008730 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008731}
8732
Jesse Barnes79e53942008-11-07 14:24:08 -08008733void intel_modeset_init(struct drm_device *dev)
8734{
Jesse Barnes652c3932009-08-17 13:31:43 -07008735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008736 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008737
8738 drm_mode_config_init(dev);
8739
8740 dev->mode_config.min_width = 0;
8741 dev->mode_config.min_height = 0;
8742
Dave Airlie019d96c2011-09-29 16:20:42 +01008743 dev->mode_config.preferred_depth = 24;
8744 dev->mode_config.prefer_shadow = 1;
8745
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008746 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008747
Jesse Barnesb690e962010-07-19 13:53:12 -07008748 intel_init_quirks(dev);
8749
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008750 intel_init_pm(dev);
8751
Jesse Barnese70236a2009-09-21 10:42:27 -07008752 intel_init_display(dev);
8753
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008754 if (IS_GEN2(dev)) {
8755 dev->mode_config.max_width = 2048;
8756 dev->mode_config.max_height = 2048;
8757 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008758 dev->mode_config.max_width = 4096;
8759 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008760 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008761 dev->mode_config.max_width = 8192;
8762 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008763 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08008764 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008765
Zhao Yakui28c97732009-10-09 11:39:41 +08008766 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008767 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008768
Dave Airliea3524f12010-06-06 18:59:41 +10008769 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008771 ret = intel_plane_init(dev, i);
8772 if (ret)
8773 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 }
8775
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008776 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008777 intel_pch_pll_init(dev);
8778
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008779 /* Just disable it once at startup */
8780 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008781 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00008782
8783 /* Just in case the BIOS is doing something questionable. */
8784 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008785}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008786
Daniel Vetter24929352012-07-02 20:28:59 +02008787static void
8788intel_connector_break_all_links(struct intel_connector *connector)
8789{
8790 connector->base.dpms = DRM_MODE_DPMS_OFF;
8791 connector->base.encoder = NULL;
8792 connector->encoder->connectors_active = false;
8793 connector->encoder->base.crtc = NULL;
8794}
8795
Daniel Vetter7fad7982012-07-04 17:51:47 +02008796static void intel_enable_pipe_a(struct drm_device *dev)
8797{
8798 struct intel_connector *connector;
8799 struct drm_connector *crt = NULL;
8800 struct intel_load_detect_pipe load_detect_temp;
8801
8802 /* We can't just switch on the pipe A, we need to set things up with a
8803 * proper mode and output configuration. As a gross hack, enable pipe A
8804 * by enabling the load detect pipe once. */
8805 list_for_each_entry(connector,
8806 &dev->mode_config.connector_list,
8807 base.head) {
8808 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8809 crt = &connector->base;
8810 break;
8811 }
8812 }
8813
8814 if (!crt)
8815 return;
8816
8817 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8818 intel_release_load_detect_pipe(crt, &load_detect_temp);
8819
8820
8821}
8822
Daniel Vetterfa555832012-10-10 23:14:00 +02008823static bool
8824intel_check_plane_mapping(struct intel_crtc *crtc)
8825{
8826 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8827 u32 reg, val;
8828
8829 if (dev_priv->num_pipe == 1)
8830 return true;
8831
8832 reg = DSPCNTR(!crtc->plane);
8833 val = I915_READ(reg);
8834
8835 if ((val & DISPLAY_PLANE_ENABLE) &&
8836 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8837 return false;
8838
8839 return true;
8840}
8841
Daniel Vetter24929352012-07-02 20:28:59 +02008842static void intel_sanitize_crtc(struct intel_crtc *crtc)
8843{
8844 struct drm_device *dev = crtc->base.dev;
8845 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008846 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008847
Daniel Vetter24929352012-07-02 20:28:59 +02008848 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008849 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008850 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8851
8852 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008853 * disable the crtc (and hence change the state) if it is wrong. Note
8854 * that gen4+ has a fixed plane -> pipe mapping. */
8855 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008856 struct intel_connector *connector;
8857 bool plane;
8858
Daniel Vetter24929352012-07-02 20:28:59 +02008859 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8860 crtc->base.base.id);
8861
8862 /* Pipe has the wrong plane attached and the plane is active.
8863 * Temporarily change the plane mapping and disable everything
8864 * ... */
8865 plane = crtc->plane;
8866 crtc->plane = !plane;
8867 dev_priv->display.crtc_disable(&crtc->base);
8868 crtc->plane = plane;
8869
8870 /* ... and break all links. */
8871 list_for_each_entry(connector, &dev->mode_config.connector_list,
8872 base.head) {
8873 if (connector->encoder->base.crtc != &crtc->base)
8874 continue;
8875
8876 intel_connector_break_all_links(connector);
8877 }
8878
8879 WARN_ON(crtc->active);
8880 crtc->base.enabled = false;
8881 }
Daniel Vetter24929352012-07-02 20:28:59 +02008882
Daniel Vetter7fad7982012-07-04 17:51:47 +02008883 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8884 crtc->pipe == PIPE_A && !crtc->active) {
8885 /* BIOS forgot to enable pipe A, this mostly happens after
8886 * resume. Force-enable the pipe to fix this, the update_dpms
8887 * call below we restore the pipe to the right state, but leave
8888 * the required bits on. */
8889 intel_enable_pipe_a(dev);
8890 }
8891
Daniel Vetter24929352012-07-02 20:28:59 +02008892 /* Adjust the state of the output pipe according to whether we
8893 * have active connectors/encoders. */
8894 intel_crtc_update_dpms(&crtc->base);
8895
8896 if (crtc->active != crtc->base.enabled) {
8897 struct intel_encoder *encoder;
8898
8899 /* This can happen either due to bugs in the get_hw_state
8900 * functions or because the pipe is force-enabled due to the
8901 * pipe A quirk. */
8902 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8903 crtc->base.base.id,
8904 crtc->base.enabled ? "enabled" : "disabled",
8905 crtc->active ? "enabled" : "disabled");
8906
8907 crtc->base.enabled = crtc->active;
8908
8909 /* Because we only establish the connector -> encoder ->
8910 * crtc links if something is active, this means the
8911 * crtc is now deactivated. Break the links. connector
8912 * -> encoder links are only establish when things are
8913 * actually up, hence no need to break them. */
8914 WARN_ON(crtc->active);
8915
8916 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8917 WARN_ON(encoder->connectors_active);
8918 encoder->base.crtc = NULL;
8919 }
8920 }
8921}
8922
8923static void intel_sanitize_encoder(struct intel_encoder *encoder)
8924{
8925 struct intel_connector *connector;
8926 struct drm_device *dev = encoder->base.dev;
8927
8928 /* We need to check both for a crtc link (meaning that the
8929 * encoder is active and trying to read from a pipe) and the
8930 * pipe itself being active. */
8931 bool has_active_crtc = encoder->base.crtc &&
8932 to_intel_crtc(encoder->base.crtc)->active;
8933
8934 if (encoder->connectors_active && !has_active_crtc) {
8935 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8936 encoder->base.base.id,
8937 drm_get_encoder_name(&encoder->base));
8938
8939 /* Connector is active, but has no active pipe. This is
8940 * fallout from our resume register restoring. Disable
8941 * the encoder manually again. */
8942 if (encoder->base.crtc) {
8943 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8944 encoder->base.base.id,
8945 drm_get_encoder_name(&encoder->base));
8946 encoder->disable(encoder);
8947 }
8948
8949 /* Inconsistent output/port/pipe state happens presumably due to
8950 * a bug in one of the get_hw_state functions. Or someplace else
8951 * in our code, like the register restore mess on resume. Clamp
8952 * things to off as a safer default. */
8953 list_for_each_entry(connector,
8954 &dev->mode_config.connector_list,
8955 base.head) {
8956 if (connector->encoder != encoder)
8957 continue;
8958
8959 intel_connector_break_all_links(connector);
8960 }
8961 }
8962 /* Enabled encoders without active connectors will be fixed in
8963 * the crtc fixup. */
8964}
8965
Daniel Vetter44cec742013-01-25 17:53:21 +01008966void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01008967{
8968 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008969 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01008970
8971 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
8972 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02008973 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01008974 }
8975}
8976
Daniel Vetter24929352012-07-02 20:28:59 +02008977/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8978 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01008979void intel_modeset_setup_hw_state(struct drm_device *dev,
8980 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02008981{
8982 struct drm_i915_private *dev_priv = dev->dev_private;
8983 enum pipe pipe;
8984 u32 tmp;
8985 struct intel_crtc *crtc;
8986 struct intel_encoder *encoder;
8987 struct intel_connector *connector;
8988
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008989 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008990 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8991
8992 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8993 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8994 case TRANS_DDI_EDP_INPUT_A_ON:
8995 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8996 pipe = PIPE_A;
8997 break;
8998 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8999 pipe = PIPE_B;
9000 break;
9001 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9002 pipe = PIPE_C;
9003 break;
9004 }
9005
9006 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9007 crtc->cpu_transcoder = TRANSCODER_EDP;
9008
9009 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9010 pipe_name(pipe));
9011 }
9012 }
9013
Daniel Vetter24929352012-07-02 20:28:59 +02009014 for_each_pipe(pipe) {
9015 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9016
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009017 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009018 if (tmp & PIPECONF_ENABLE)
9019 crtc->active = true;
9020 else
9021 crtc->active = false;
9022
9023 crtc->base.enabled = crtc->active;
9024
9025 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9026 crtc->base.base.id,
9027 crtc->active ? "enabled" : "disabled");
9028 }
9029
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009030 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009031 intel_ddi_setup_hw_pll_state(dev);
9032
Daniel Vetter24929352012-07-02 20:28:59 +02009033 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9034 base.head) {
9035 pipe = 0;
9036
9037 if (encoder->get_hw_state(encoder, &pipe)) {
9038 encoder->base.crtc =
9039 dev_priv->pipe_to_crtc_mapping[pipe];
9040 } else {
9041 encoder->base.crtc = NULL;
9042 }
9043
9044 encoder->connectors_active = false;
9045 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9046 encoder->base.base.id,
9047 drm_get_encoder_name(&encoder->base),
9048 encoder->base.crtc ? "enabled" : "disabled",
9049 pipe);
9050 }
9051
9052 list_for_each_entry(connector, &dev->mode_config.connector_list,
9053 base.head) {
9054 if (connector->get_hw_state(connector)) {
9055 connector->base.dpms = DRM_MODE_DPMS_ON;
9056 connector->encoder->connectors_active = true;
9057 connector->base.encoder = &connector->encoder->base;
9058 } else {
9059 connector->base.dpms = DRM_MODE_DPMS_OFF;
9060 connector->base.encoder = NULL;
9061 }
9062 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9063 connector->base.base.id,
9064 drm_get_connector_name(&connector->base),
9065 connector->base.encoder ? "enabled" : "disabled");
9066 }
9067
9068 /* HW state is read out, now we need to sanitize this mess. */
9069 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9070 base.head) {
9071 intel_sanitize_encoder(encoder);
9072 }
9073
9074 for_each_pipe(pipe) {
9075 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9076 intel_sanitize_crtc(crtc);
9077 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009078
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009079 if (force_restore) {
9080 for_each_pipe(pipe) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009081 intel_crtc_restore_mode(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009082 }
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009083
9084 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009085 } else {
9086 intel_modeset_update_staged_output_state(dev);
9087 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009088
9089 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009090
9091 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009092}
9093
9094void intel_modeset_gem_init(struct drm_device *dev)
9095{
Chris Wilson1833b132012-05-09 11:56:28 +01009096 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009097
9098 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009099
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009100 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009101}
9102
9103void intel_modeset_cleanup(struct drm_device *dev)
9104{
Jesse Barnes652c3932009-08-17 13:31:43 -07009105 struct drm_i915_private *dev_priv = dev->dev_private;
9106 struct drm_crtc *crtc;
9107 struct intel_crtc *intel_crtc;
9108
Keith Packardf87ea762010-10-03 19:36:26 -07009109 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009110 mutex_lock(&dev->struct_mutex);
9111
Jesse Barnes723bfd72010-10-07 16:01:13 -07009112 intel_unregister_dsm_handler();
9113
9114
Jesse Barnes652c3932009-08-17 13:31:43 -07009115 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9116 /* Skip inactive CRTCs */
9117 if (!crtc->fb)
9118 continue;
9119
9120 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009121 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009122 }
9123
Chris Wilson973d04f2011-07-08 12:22:37 +01009124 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009125
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009126 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009127
Daniel Vetter930ebb42012-06-29 23:32:16 +02009128 ironlake_teardown_rc6(dev);
9129
Jesse Barnes57f350b2012-03-28 13:39:25 -07009130 if (IS_VALLEYVIEW(dev))
9131 vlv_init_dpio(dev);
9132
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009133 mutex_unlock(&dev->struct_mutex);
9134
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009135 /* Disable the irq before mode object teardown, for the irq might
9136 * enqueue unpin/hotplug work. */
9137 drm_irq_uninstall(dev);
9138 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009139 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009140
Chris Wilson1630fe72011-07-08 12:22:42 +01009141 /* flush any delayed tasks or pending work */
9142 flush_scheduled_work();
9143
Jesse Barnes79e53942008-11-07 14:24:08 -08009144 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009145
9146 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009147}
9148
Dave Airlie28d52042009-09-21 14:33:58 +10009149/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009150 * Return which encoder is currently attached for connector.
9151 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009152struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009153{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009154 return &intel_attached_encoder(connector)->base;
9155}
Jesse Barnes79e53942008-11-07 14:24:08 -08009156
Chris Wilsondf0e9242010-09-09 16:20:55 +01009157void intel_connector_attach_encoder(struct intel_connector *connector,
9158 struct intel_encoder *encoder)
9159{
9160 connector->encoder = encoder;
9161 drm_mode_connector_attach_encoder(&connector->base,
9162 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009163}
Dave Airlie28d52042009-09-21 14:33:58 +10009164
9165/*
9166 * set vga decode state - true == enable VGA decode
9167 */
9168int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9169{
9170 struct drm_i915_private *dev_priv = dev->dev_private;
9171 u16 gmch_ctrl;
9172
9173 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9174 if (state)
9175 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9176 else
9177 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9178 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9179 return 0;
9180}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009181
9182#ifdef CONFIG_DEBUG_FS
9183#include <linux/seq_file.h>
9184
9185struct intel_display_error_state {
9186 struct intel_cursor_error_state {
9187 u32 control;
9188 u32 position;
9189 u32 base;
9190 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009191 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009192
9193 struct intel_pipe_error_state {
9194 u32 conf;
9195 u32 source;
9196
9197 u32 htotal;
9198 u32 hblank;
9199 u32 hsync;
9200 u32 vtotal;
9201 u32 vblank;
9202 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009203 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009204
9205 struct intel_plane_error_state {
9206 u32 control;
9207 u32 stride;
9208 u32 size;
9209 u32 pos;
9210 u32 addr;
9211 u32 surface;
9212 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009213 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009214};
9215
9216struct intel_display_error_state *
9217intel_display_capture_error_state(struct drm_device *dev)
9218{
Akshay Joshi0206e352011-08-16 15:34:10 -04009219 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009220 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009221 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009222 int i;
9223
9224 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9225 if (error == NULL)
9226 return NULL;
9227
Damien Lespiau52331302012-08-15 19:23:25 +01009228 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009229 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9230
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009231 error->cursor[i].control = I915_READ(CURCNTR(i));
9232 error->cursor[i].position = I915_READ(CURPOS(i));
9233 error->cursor[i].base = I915_READ(CURBASE(i));
9234
9235 error->plane[i].control = I915_READ(DSPCNTR(i));
9236 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9237 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009238 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009239 error->plane[i].addr = I915_READ(DSPADDR(i));
9240 if (INTEL_INFO(dev)->gen >= 4) {
9241 error->plane[i].surface = I915_READ(DSPSURF(i));
9242 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9243 }
9244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009245 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009246 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009247 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9248 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9249 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9250 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9251 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9252 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009253 }
9254
9255 return error;
9256}
9257
9258void
9259intel_display_print_error_state(struct seq_file *m,
9260 struct drm_device *dev,
9261 struct intel_display_error_state *error)
9262{
Damien Lespiau52331302012-08-15 19:23:25 +01009263 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009264 int i;
9265
Damien Lespiau52331302012-08-15 19:23:25 +01009266 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9267 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009268 seq_printf(m, "Pipe [%d]:\n", i);
9269 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9270 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9271 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9272 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9273 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9274 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9275 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9276 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9277
9278 seq_printf(m, "Plane [%d]:\n", i);
9279 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9280 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9281 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9282 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9283 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9284 if (INTEL_INFO(dev)->gen >= 4) {
9285 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9286 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9287 }
9288
9289 seq_printf(m, "Cursor [%d]:\n", i);
9290 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9291 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9292 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9293 }
9294}
9295#endif