blob: f8c24123dde0b33d877909f7e618feef7b6de67a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
630 struct drm_mode_config *mode_config = &dev->mode_config;
631 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632
Chris Wilson4ef69c72010-09-09 15:14:28 +0100633 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
634 if (encoder->base.crtc == crtc && encoder->type == type)
635 return true;
636
637 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800638}
639
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800640#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800641/**
642 * Returns whether the given set of divisors are valid for a given refclk with
643 * the given connectors.
644 */
645
Chris Wilson1b894b52010-12-14 20:04:54 +0000646static bool intel_PLL_is_valid(struct drm_device *dev,
647 const intel_limit_t *limit,
648 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800649{
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400651 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400653 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400657 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400661 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400663 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400665 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
667 * connector, etc., rather than just a single range.
668 */
669 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671
672 return true;
673}
674
Ma Lingd4906092009-03-18 20:13:27 +0800675static bool
676intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800677 int target, int refclk, intel_clock_t *match_clock,
678 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800679
Jesse Barnes79e53942008-11-07 14:24:08 -0800680{
681 struct drm_device *dev = crtc->dev;
682 struct drm_i915_private *dev_priv = dev->dev_private;
683 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684 int err = target;
685
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200686 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800687 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800688 /*
689 * For LVDS, if the panel is on, just rely on its current
690 * settings for dual-channel. We haven't figured out how to
691 * reliably set up different single/dual channel state, if we
692 * even can.
693 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100694 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 clock.p2 = limit->p2.p2_fast;
696 else
697 clock.p2 = limit->p2.p2_slow;
698 } else {
699 if (target < limit->p2.dot_limit)
700 clock.p2 = limit->p2.p2_slow;
701 else
702 clock.p2 = limit->p2.p2_fast;
703 }
704
Akshay Joshi0206e352011-08-16 15:34:10 -0400705 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706
Zhao Yakui42158662009-11-20 11:24:18 +0800707 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
708 clock.m1++) {
709 for (clock.m2 = limit->m2.min;
710 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 /* m1 is always 0 in Pineview */
712 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800713 break;
714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800718 int this_err;
719
Shaohua Li21778322009-02-23 15:19:16 +0800720 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000721 if (!intel_PLL_is_valid(dev, limit,
722 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800724 if (match_clock &&
725 clock.p != match_clock->p)
726 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800727
728 this_err = abs(clock.dot - target);
729 if (this_err < err) {
730 *best_clock = clock;
731 err = this_err;
732 }
733 }
734 }
735 }
736 }
737
738 return (err != target);
739}
740
Ma Lingd4906092009-03-18 20:13:27 +0800741static bool
742intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800743 int target, int refclk, intel_clock_t *match_clock,
744 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800745{
746 struct drm_device *dev = crtc->dev;
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 intel_clock_t clock;
749 int max_n;
750 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400751 /* approximately equals target * 0.00585 */
752 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800753 found = false;
754
755 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800756 int lvds_reg;
757
Eric Anholtc619eed2010-01-28 16:45:52 -0800758 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800759 lvds_reg = PCH_LVDS;
760 else
761 lvds_reg = LVDS;
762 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800763 LVDS_CLKB_POWER_UP)
764 clock.p2 = limit->p2.p2_fast;
765 else
766 clock.p2 = limit->p2.p2_slow;
767 } else {
768 if (target < limit->p2.dot_limit)
769 clock.p2 = limit->p2.p2_slow;
770 else
771 clock.p2 = limit->p2.p2_fast;
772 }
773
774 memset(best_clock, 0, sizeof(*best_clock));
775 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200776 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200778 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800779 for (clock.m1 = limit->m1.max;
780 clock.m1 >= limit->m1.min; clock.m1--) {
781 for (clock.m2 = limit->m2.max;
782 clock.m2 >= limit->m2.min; clock.m2--) {
783 for (clock.p1 = limit->p1.max;
784 clock.p1 >= limit->p1.min; clock.p1--) {
785 int this_err;
786
Shaohua Li21778322009-02-23 15:19:16 +0800787 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000788 if (!intel_PLL_is_valid(dev, limit,
789 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800790 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800791 if (match_clock &&
792 clock.p != match_clock->p)
793 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000794
795 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800796 if (this_err < err_most) {
797 *best_clock = clock;
798 err_most = this_err;
799 max_n = clock.n;
800 found = true;
801 }
802 }
803 }
804 }
805 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800806 return found;
807}
Ma Lingd4906092009-03-18 20:13:27 +0800808
Zhenyu Wang2c072452009-06-05 15:38:42 +0800809static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500810intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800811 int target, int refclk, intel_clock_t *match_clock,
812 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800813{
814 struct drm_device *dev = crtc->dev;
815 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800816
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800817 if (target < 200000) {
818 clock.n = 1;
819 clock.p1 = 2;
820 clock.p2 = 10;
821 clock.m1 = 12;
822 clock.m2 = 9;
823 } else {
824 clock.n = 2;
825 clock.p1 = 1;
826 clock.p2 = 10;
827 clock.m1 = 14;
828 clock.m2 = 8;
829 }
830 intel_clock(dev, refclk, &clock);
831 memcpy(best_clock, &clock, sizeof(intel_clock_t));
832 return true;
833}
834
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700835/* DisplayPort has only two frequencies, 162MHz and 270MHz */
836static bool
837intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800838 int target, int refclk, intel_clock_t *match_clock,
839 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700840{
Chris Wilson5eddb702010-09-11 13:48:45 +0100841 intel_clock_t clock;
842 if (target < 200000) {
843 clock.p1 = 2;
844 clock.p2 = 10;
845 clock.n = 2;
846 clock.m1 = 23;
847 clock.m2 = 8;
848 } else {
849 clock.p1 = 1;
850 clock.p2 = 10;
851 clock.n = 1;
852 clock.m1 = 14;
853 clock.m2 = 2;
854 }
855 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
856 clock.p = (clock.p1 * clock.p2);
857 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
858 clock.vco = 0;
859 memcpy(best_clock, &clock, sizeof(intel_clock_t));
860 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862static bool
863intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
864 int target, int refclk, intel_clock_t *match_clock,
865 intel_clock_t *best_clock)
866{
867 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
868 u32 m, n, fastclk;
869 u32 updrate, minupdate, fracbits, p;
870 unsigned long bestppm, ppm, absppm;
871 int dotclk, flag;
872
873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001009 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
1027 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
1379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1380 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001381}
1382
1383static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, int reg)
1385{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001386 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001387 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001388 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001390
1391 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1392 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001393}
1394
1395static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
1397{
1398 int reg;
1399 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001400
Keith Packardf0575e92011-07-25 22:12:43 -07001401 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1402 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001404
1405 reg = PCH_ADPA;
1406 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001407 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001408 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001410
1411 reg = PCH_LVDS;
1412 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001413 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
1417 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1418 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1420}
1421
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 * intel_enable_pll - enable a PLL
1424 * @dev_priv: i915 private structure
1425 * @pipe: pipe PLL to enable
1426 *
1427 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1428 * make sure the PLL reg is writable first though, since the panel write
1429 * protect mechanism may be enabled.
1430 *
1431 * Note! This is for pre-ILK only.
1432 */
1433static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1434{
1435 int reg;
1436 u32 val;
1437
1438 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001439 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440
1441 /* PLL is protected by panel, make sure we can write it */
1442 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1443 assert_panel_unlocked(dev_priv, pipe);
1444
1445 reg = DPLL(pipe);
1446 val = I915_READ(reg);
1447 val |= DPLL_VCO_ENABLE;
1448
1449 /* We do this three times for luck */
1450 I915_WRITE(reg, val);
1451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
1453 I915_WRITE(reg, val);
1454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
1456 I915_WRITE(reg, val);
1457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
1462 * intel_disable_pll - disable a PLL
1463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
1470static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
1474
1475 /* Don't disable pipe A or pipe A PLLs if needed */
1476 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1477 return;
1478
1479 /* Make sure the pipe isn't still relying on us */
1480 assert_pipe_disabled(dev_priv, pipe);
1481
1482 reg = DPLL(pipe);
1483 val = I915_READ(reg);
1484 val &= ~DPLL_VCO_ENABLE;
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487}
1488
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001489/* SBI access */
1490static void
1491intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1492{
1493 unsigned long flags;
1494
1495 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001496 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001497 100)) {
1498 DRM_ERROR("timeout waiting for SBI to become ready\n");
1499 goto out_unlock;
1500 }
1501
1502 I915_WRITE(SBI_ADDR,
1503 (reg << 16));
1504 I915_WRITE(SBI_DATA,
1505 value);
1506 I915_WRITE(SBI_CTL_STAT,
1507 SBI_BUSY |
1508 SBI_CTL_OP_CRWR);
1509
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001510 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001511 100)) {
1512 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1513 goto out_unlock;
1514 }
1515
1516out_unlock:
1517 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1518}
1519
1520static u32
1521intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1522{
1523 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001524 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001525
1526 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001527 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001528 100)) {
1529 DRM_ERROR("timeout waiting for SBI to become ready\n");
1530 goto out_unlock;
1531 }
1532
1533 I915_WRITE(SBI_ADDR,
1534 (reg << 16));
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRRD);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1542 goto out_unlock;
1543 }
1544
1545 value = I915_READ(SBI_DATA);
1546
1547out_unlock:
1548 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1549 return value;
1550}
1551
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001552/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 * intel_enable_pch_pll - enable PCH PLL
1554 * @dev_priv: i915 private structure
1555 * @pipe: pipe PLL to enable
1556 *
1557 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1558 * drives the transcoder clock.
1559 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001561{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001563 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001564 int reg;
1565 u32 val;
1566
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001568 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001569 pll = intel_crtc->pch_pll;
1570 if (pll == NULL)
1571 return;
1572
1573 if (WARN_ON(pll->refcount == 0))
1574 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001575
1576 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1577 pll->pll_reg, pll->active, pll->on,
1578 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001579
1580 /* PCH refclock must be enabled first */
1581 assert_pch_refclk_enabled(dev_priv);
1582
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001584 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001585 return;
1586 }
1587
1588 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1589
1590 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001591 val = I915_READ(reg);
1592 val |= DPLL_VCO_ENABLE;
1593 I915_WRITE(reg, val);
1594 POSTING_READ(reg);
1595 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
1597 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001598}
1599
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001601{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001602 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1603 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001604 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001606
Jesse Barnes92f25842011-01-04 15:09:34 -08001607 /* PCH only available on ILK+ */
1608 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 if (pll == NULL)
1610 return;
1611
Chris Wilson48da64a2012-05-13 20:16:12 +01001612 if (WARN_ON(pll->refcount == 0))
1613 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614
1615 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1616 pll->pll_reg, pll->active, pll->on,
1617 intel_crtc->base.base.id);
1618
Chris Wilson48da64a2012-05-13 20:16:12 +01001619 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001620 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001621 return;
1622 }
1623
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001624 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001625 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001626 return;
1627 }
1628
1629 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001630
1631 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001633
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001635 val = I915_READ(reg);
1636 val &= ~DPLL_VCO_ENABLE;
1637 I915_WRITE(reg, val);
1638 POSTING_READ(reg);
1639 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001640
1641 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001642}
1643
Jesse Barnes040484a2011-01-03 12:14:26 -08001644static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1645 enum pipe pipe)
1646{
1647 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001648 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001649 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001650
1651 /* PCH only available on ILK+ */
1652 BUG_ON(dev_priv->info->gen < 5);
1653
1654 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001655 assert_pch_pll_enabled(dev_priv,
1656 to_intel_crtc(crtc)->pch_pll,
1657 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001658
1659 /* FDI must be feeding us bits for PCH ports */
1660 assert_fdi_tx_enabled(dev_priv, pipe);
1661 assert_fdi_rx_enabled(dev_priv, pipe);
1662
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001663 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1664 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1665 return;
1666 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 reg = TRANSCONF(pipe);
1668 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001669 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001670
1671 if (HAS_PCH_IBX(dev_priv->dev)) {
1672 /*
1673 * make the BPC in transcoder be consistent with
1674 * that in pipeconf reg.
1675 */
1676 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001678 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679
1680 val &= ~TRANS_INTERLACE_MASK;
1681 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001682 if (HAS_PCH_IBX(dev_priv->dev) &&
1683 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1684 val |= TRANS_LEGACY_INTERLACED_ILK;
1685 else
1686 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001687 else
1688 val |= TRANS_PROGRESSIVE;
1689
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 I915_WRITE(reg, val | TRANS_ENABLE);
1691 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1692 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1693}
1694
1695static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1696 enum pipe pipe)
1697{
1698 int reg;
1699 u32 val;
1700
1701 /* FDI relies on the transcoder */
1702 assert_fdi_tx_disabled(dev_priv, pipe);
1703 assert_fdi_rx_disabled(dev_priv, pipe);
1704
Jesse Barnes291906f2011-02-02 12:28:03 -08001705 /* Ports must be off as well */
1706 assert_pch_ports_disabled(dev_priv, pipe);
1707
Jesse Barnes040484a2011-01-03 12:14:26 -08001708 reg = TRANSCONF(pipe);
1709 val = I915_READ(reg);
1710 val &= ~TRANS_ENABLE;
1711 I915_WRITE(reg, val);
1712 /* wait for PCH transcoder off, transcoder state */
1713 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001714 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001715}
1716
Jesse Barnes92f25842011-01-04 15:09:34 -08001717/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001718 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 * @dev_priv: i915 private structure
1720 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001721 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 *
1723 * Enable @pipe, making sure that various hardware specific requirements
1724 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1725 *
1726 * @pipe should be %PIPE_A or %PIPE_B.
1727 *
1728 * Will wait until the pipe is actually running (i.e. first vblank) before
1729 * returning.
1730 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001731static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1732 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001733{
1734 int reg;
1735 u32 val;
1736
1737 /*
1738 * A pipe without a PLL won't actually be able to drive bits from
1739 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1740 * need the check.
1741 */
1742 if (!HAS_PCH_SPLIT(dev_priv->dev))
1743 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 else {
1745 if (pch_port) {
1746 /* if driving the PCH, we need FDI enabled */
1747 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1748 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1749 }
1750 /* FIXME: assert CPU port conditions for SNB+ */
1751 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752
1753 reg = PIPECONF(pipe);
1754 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001755 if (val & PIPECONF_ENABLE)
1756 return;
1757
1758 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759 intel_wait_for_vblank(dev_priv->dev, pipe);
1760}
1761
1762/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001763 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe to disable
1766 *
1767 * Disable @pipe, making sure that various hardware specific requirements
1768 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1769 *
1770 * @pipe should be %PIPE_A or %PIPE_B.
1771 *
1772 * Will wait until the pipe has shut down before returning.
1773 */
1774static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1775 enum pipe pipe)
1776{
1777 int reg;
1778 u32 val;
1779
1780 /*
1781 * Make sure planes won't keep trying to pump pixels to us,
1782 * or we might hang the display.
1783 */
1784 assert_planes_disabled(dev_priv, pipe);
1785
1786 /* Don't disable pipe A or pipe A PLLs if needed */
1787 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1788 return;
1789
1790 reg = PIPECONF(pipe);
1791 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001792 if ((val & PIPECONF_ENABLE) == 0)
1793 return;
1794
1795 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1797}
1798
Keith Packardd74362c2011-07-28 14:47:14 -07001799/*
1800 * Plane regs are double buffered, going from enabled->disabled needs a
1801 * trigger in order to latch. The display address reg provides this.
1802 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001803void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001804 enum plane plane)
1805{
1806 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1807 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1808}
1809
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810/**
1811 * intel_enable_plane - enable a display plane on a given pipe
1812 * @dev_priv: i915 private structure
1813 * @plane: plane to enable
1814 * @pipe: pipe being fed
1815 *
1816 * Enable @plane on @pipe, making sure that @pipe is running first.
1817 */
1818static void intel_enable_plane(struct drm_i915_private *dev_priv,
1819 enum plane plane, enum pipe pipe)
1820{
1821 int reg;
1822 u32 val;
1823
1824 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1825 assert_pipe_enabled(dev_priv, pipe);
1826
1827 reg = DSPCNTR(plane);
1828 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001829 if (val & DISPLAY_PLANE_ENABLE)
1830 return;
1831
1832 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001833 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
Jesse Barnesb24e7172011-01-04 15:09:30 -08001837/**
1838 * intel_disable_plane - disable a display plane
1839 * @dev_priv: i915 private structure
1840 * @plane: plane to disable
1841 * @pipe: pipe consuming the data
1842 *
1843 * Disable @plane; should be an independent operation.
1844 */
1845static void intel_disable_plane(struct drm_i915_private *dev_priv,
1846 enum plane plane, enum pipe pipe)
1847{
1848 int reg;
1849 u32 val;
1850
1851 reg = DSPCNTR(plane);
1852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_flush_display_plane(dev_priv, plane);
1858 intel_wait_for_vblank(dev_priv->dev, pipe);
1859}
1860
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001861static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001862 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001863{
1864 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001865 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001866 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001867 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001868 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001869}
1870
1871static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1872 enum pipe pipe, int reg)
1873{
1874 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001875 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001876 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1877 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001878 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001879 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001880}
1881
1882/* Disable any ports connected to this transcoder */
1883static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1884 enum pipe pipe)
1885{
1886 u32 reg, val;
1887
1888 val = I915_READ(PCH_PP_CONTROL);
1889 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1890
Keith Packardf0575e92011-07-25 22:12:43 -07001891 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1892 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1893 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001894
1895 reg = PCH_ADPA;
1896 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001897 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001898 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1899
1900 reg = PCH_LVDS;
1901 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001902 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1903 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001904 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1905 POSTING_READ(reg);
1906 udelay(100);
1907 }
1908
1909 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1910 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1911 disable_pch_hdmi(dev_priv, pipe, HDMID);
1912}
1913
Chris Wilson127bd2a2010-07-23 23:32:05 +01001914int
Chris Wilson48b956c2010-09-14 12:50:34 +01001915intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001916 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001917 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918{
Chris Wilsonce453d82011-02-21 14:43:56 +00001919 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001920 u32 alignment;
1921 int ret;
1922
Chris Wilson05394f32010-11-08 19:18:58 +00001923 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001924 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001925 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1926 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001927 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001928 alignment = 4 * 1024;
1929 else
1930 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001931 break;
1932 case I915_TILING_X:
1933 /* pin() will align the object as required by fence */
1934 alignment = 0;
1935 break;
1936 case I915_TILING_Y:
1937 /* FIXME: Is this true? */
1938 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1939 return -EINVAL;
1940 default:
1941 BUG();
1942 }
1943
Chris Wilsonce453d82011-02-21 14:43:56 +00001944 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001945 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001946 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001947 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948
1949 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1950 * fence, whereas 965+ only requires a fence if using
1951 * framebuffer compression. For simplicity, we always install
1952 * a fence as the cost is not that onerous.
1953 */
Chris Wilson06d98132012-04-17 15:31:24 +01001954 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001955 if (ret)
1956 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001957
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001958 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959
Chris Wilsonce453d82011-02-21 14:43:56 +00001960 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001962
1963err_unpin:
1964 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001965err_interruptible:
1966 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001967 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968}
1969
Chris Wilson1690e1e2011-12-14 13:57:08 +01001970void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1971{
1972 i915_gem_object_unpin_fence(obj);
1973 i915_gem_object_unpin(obj);
1974}
1975
Jesse Barnes17638cd2011-06-24 12:19:23 -07001976static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1977 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001978{
1979 struct drm_device *dev = crtc->dev;
1980 struct drm_i915_private *dev_priv = dev->dev_private;
1981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1982 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001983 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001984 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001985 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001986 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001987 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001988
1989 switch (plane) {
1990 case 0:
1991 case 1:
1992 break;
1993 default:
1994 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1995 return -EINVAL;
1996 }
1997
1998 intel_fb = to_intel_framebuffer(fb);
1999 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002000
Chris Wilson5eddb702010-09-11 13:48:45 +01002001 reg = DSPCNTR(plane);
2002 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002003 /* Mask out pixel format bits in case we change it */
2004 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2005 switch (fb->bits_per_pixel) {
2006 case 8:
2007 dspcntr |= DISPPLANE_8BPP;
2008 break;
2009 case 16:
2010 if (fb->depth == 15)
2011 dspcntr |= DISPPLANE_15_16BPP;
2012 else
2013 dspcntr |= DISPPLANE_16BPP;
2014 break;
2015 case 24:
2016 case 32:
2017 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2018 break;
2019 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002020 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002021 return -EINVAL;
2022 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002023 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002024 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002025 dspcntr |= DISPPLANE_TILED;
2026 else
2027 dspcntr &= ~DISPPLANE_TILED;
2028 }
2029
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002031
Daniel Vettere506a0c2012-07-05 12:17:29 +02002032 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002033
Daniel Vettere506a0c2012-07-05 12:17:29 +02002034 if (INTEL_INFO(dev)->gen >= 4)
2035 intel_crtc->dspaddr_offset = 0;
2036 else
2037 intel_crtc->dspaddr_offset = linear_offset;
2038
2039 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2040 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002041 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002042 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002043 I915_MODIFY_DISPBASE(DSPSURF(plane), obj->gtt_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002044 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002045 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002047 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002049
Jesse Barnes17638cd2011-06-24 12:19:23 -07002050 return 0;
2051}
2052
2053static int ironlake_update_plane(struct drm_crtc *crtc,
2054 struct drm_framebuffer *fb, int x, int y)
2055{
2056 struct drm_device *dev = crtc->dev;
2057 struct drm_i915_private *dev_priv = dev->dev_private;
2058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2059 struct intel_framebuffer *intel_fb;
2060 struct drm_i915_gem_object *obj;
2061 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002062 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 u32 dspcntr;
2064 u32 reg;
2065
2066 switch (plane) {
2067 case 0:
2068 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002069 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002070 break;
2071 default:
2072 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2073 return -EINVAL;
2074 }
2075
2076 intel_fb = to_intel_framebuffer(fb);
2077 obj = intel_fb->obj;
2078
2079 reg = DSPCNTR(plane);
2080 dspcntr = I915_READ(reg);
2081 /* Mask out pixel format bits in case we change it */
2082 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2083 switch (fb->bits_per_pixel) {
2084 case 8:
2085 dspcntr |= DISPPLANE_8BPP;
2086 break;
2087 case 16:
2088 if (fb->depth != 16)
2089 return -EINVAL;
2090
2091 dspcntr |= DISPPLANE_16BPP;
2092 break;
2093 case 24:
2094 case 32:
2095 if (fb->depth == 24)
2096 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2097 else if (fb->depth == 30)
2098 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2099 else
2100 return -EINVAL;
2101 break;
2102 default:
2103 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2104 return -EINVAL;
2105 }
2106
2107 if (obj->tiling_mode != I915_TILING_NONE)
2108 dspcntr |= DISPPLANE_TILED;
2109 else
2110 dspcntr &= ~DISPPLANE_TILED;
2111
2112 /* must disable */
2113 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2114
2115 I915_WRITE(reg, dspcntr);
2116
Daniel Vettere506a0c2012-07-05 12:17:29 +02002117 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2118 intel_crtc->dspaddr_offset = 0;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002119
Daniel Vettere506a0c2012-07-05 12:17:29 +02002120 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2121 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002122 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002123 I915_MODIFY_DISPBASE(DSPSURF(plane), obj->gtt_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002124 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002125 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002126 POSTING_READ(reg);
2127
2128 return 0;
2129}
2130
2131/* Assume fb object is pinned & idle & fenced and just update base pointers */
2132static int
2133intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2134 int x, int y, enum mode_set_atomic state)
2135{
2136 struct drm_device *dev = crtc->dev;
2137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002138
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002139 if (dev_priv->display.disable_fbc)
2140 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002141 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002142
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002143 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002144}
2145
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002146static int
Chris Wilson14667a42012-04-03 17:58:35 +01002147intel_finish_fb(struct drm_framebuffer *old_fb)
2148{
2149 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2150 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2151 bool was_interruptible = dev_priv->mm.interruptible;
2152 int ret;
2153
2154 wait_event(dev_priv->pending_flip_queue,
2155 atomic_read(&dev_priv->mm.wedged) ||
2156 atomic_read(&obj->pending_flip) == 0);
2157
2158 /* Big Hammer, we also need to ensure that any pending
2159 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2160 * current scanout is retired before unpinning the old
2161 * framebuffer.
2162 *
2163 * This should only fail upon a hung GPU, in which case we
2164 * can safely continue.
2165 */
2166 dev_priv->mm.interruptible = false;
2167 ret = i915_gem_object_finish_gpu(obj);
2168 dev_priv->mm.interruptible = was_interruptible;
2169
2170 return ret;
2171}
2172
2173static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002174intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2175 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002176{
2177 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002178 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002179 struct drm_i915_master_private *master_priv;
2180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002181 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002182
2183 /* no fb bound */
2184 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002185 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002186 return 0;
2187 }
2188
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002189 if(intel_crtc->plane > dev_priv->num_pipe) {
2190 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2191 intel_crtc->plane,
2192 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002193 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 }
2195
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002196 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002197 ret = intel_pin_and_fence_fb_obj(dev,
2198 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002199 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002200 if (ret != 0) {
2201 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002202 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002203 return ret;
2204 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002205
Chris Wilson14667a42012-04-03 17:58:35 +01002206 if (old_fb)
2207 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002208
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002209 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002210 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002211 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002213 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002214 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002216
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002217 if (old_fb) {
2218 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002219 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002220 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002221
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002222 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002224
2225 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002227
2228 master_priv = dev->primary->master->driver_priv;
2229 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002231
Chris Wilson265db952010-09-20 15:41:01 +01002232 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002233 master_priv->sarea_priv->pipeB_x = x;
2234 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002235 } else {
2236 master_priv->sarea_priv->pipeA_x = x;
2237 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002238 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239
2240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002241}
2242
Chris Wilson5eddb702010-09-11 13:48:45 +01002243static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002244{
2245 struct drm_device *dev = crtc->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
2247 u32 dpa_ctl;
2248
Zhao Yakui28c97732009-10-09 11:39:41 +08002249 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002250 dpa_ctl = I915_READ(DP_A);
2251 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2252
2253 if (clock < 200000) {
2254 u32 temp;
2255 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2256 /* workaround for 160Mhz:
2257 1) program 0x4600c bits 15:0 = 0x8124
2258 2) program 0x46010 bit 0 = 1
2259 3) program 0x46034 bit 24 = 1
2260 4) program 0x64000 bit 14 = 1
2261 */
2262 temp = I915_READ(0x4600c);
2263 temp &= 0xffff0000;
2264 I915_WRITE(0x4600c, temp | 0x8124);
2265
2266 temp = I915_READ(0x46010);
2267 I915_WRITE(0x46010, temp | 1);
2268
2269 temp = I915_READ(0x46034);
2270 I915_WRITE(0x46034, temp | (1 << 24));
2271 } else {
2272 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2273 }
2274 I915_WRITE(DP_A, dpa_ctl);
2275
Chris Wilson5eddb702010-09-11 13:48:45 +01002276 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002277 udelay(500);
2278}
2279
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002280static void intel_fdi_normal_train(struct drm_crtc *crtc)
2281{
2282 struct drm_device *dev = crtc->dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2285 int pipe = intel_crtc->pipe;
2286 u32 reg, temp;
2287
2288 /* enable normal train */
2289 reg = FDI_TX_CTL(pipe);
2290 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002291 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002292 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2293 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002294 } else {
2295 temp &= ~FDI_LINK_TRAIN_NONE;
2296 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002297 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002298 I915_WRITE(reg, temp);
2299
2300 reg = FDI_RX_CTL(pipe);
2301 temp = I915_READ(reg);
2302 if (HAS_PCH_CPT(dev)) {
2303 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2304 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2305 } else {
2306 temp &= ~FDI_LINK_TRAIN_NONE;
2307 temp |= FDI_LINK_TRAIN_NONE;
2308 }
2309 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2310
2311 /* wait one idle pattern time */
2312 POSTING_READ(reg);
2313 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002314
2315 /* IVB wants error correction enabled */
2316 if (IS_IVYBRIDGE(dev))
2317 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2318 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002319}
2320
Jesse Barnes291427f2011-07-29 12:42:37 -07002321static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 u32 flags = I915_READ(SOUTH_CHICKEN1);
2325
2326 flags |= FDI_PHASE_SYNC_OVR(pipe);
2327 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2328 flags |= FDI_PHASE_SYNC_EN(pipe);
2329 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2330 POSTING_READ(SOUTH_CHICKEN1);
2331}
2332
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002333/* The FDI link training functions for ILK/Ibexpeak. */
2334static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2335{
2336 struct drm_device *dev = crtc->dev;
2337 struct drm_i915_private *dev_priv = dev->dev_private;
2338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2339 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002340 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002341 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002343 /* FDI needs bits from pipe & plane first */
2344 assert_pipe_enabled(dev_priv, pipe);
2345 assert_plane_enabled(dev_priv, plane);
2346
Adam Jacksone1a44742010-06-25 15:32:14 -04002347 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2348 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 reg = FDI_RX_IMR(pipe);
2350 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002351 temp &= ~FDI_RX_SYMBOL_LOCK;
2352 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 I915_WRITE(reg, temp);
2354 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002355 udelay(150);
2356
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 reg = FDI_TX_CTL(pipe);
2359 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002360 temp &= ~(7 << 19);
2361 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362 temp &= ~FDI_LINK_TRAIN_NONE;
2363 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 reg = FDI_RX_CTL(pipe);
2367 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002368 temp &= ~FDI_LINK_TRAIN_NONE;
2369 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2371
2372 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373 udelay(150);
2374
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002375 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002376 if (HAS_PCH_IBX(dev)) {
2377 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2378 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2379 FDI_RX_PHASE_SYNC_POINTER_EN);
2380 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002381
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002383 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002385 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2386
2387 if ((temp & FDI_RX_BIT_LOCK)) {
2388 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002390 break;
2391 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002393 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002394 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395
2396 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 reg = FDI_TX_CTL(pipe);
2398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 temp &= ~FDI_LINK_TRAIN_NONE;
2400 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 reg = FDI_RX_CTL(pipe);
2404 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405 temp &= ~FDI_LINK_TRAIN_NONE;
2406 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 I915_WRITE(reg, temp);
2408
2409 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002410 udelay(150);
2411
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002413 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2416
2417 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 DRM_DEBUG_KMS("FDI train 2 done.\n");
2420 break;
2421 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002422 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002423 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002425
2426 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002427
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428}
2429
Akshay Joshi0206e352011-08-16 15:34:10 -04002430static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2432 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2433 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2434 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2435};
2436
2437/* The FDI link training functions for SNB/Cougarpoint. */
2438static void gen6_fdi_link_train(struct drm_crtc *crtc)
2439{
2440 struct drm_device *dev = crtc->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2443 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002444 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445
Adam Jacksone1a44742010-06-25 15:32:14 -04002446 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2447 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 reg = FDI_RX_IMR(pipe);
2449 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002450 temp &= ~FDI_RX_SYMBOL_LOCK;
2451 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 I915_WRITE(reg, temp);
2453
2454 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002455 udelay(150);
2456
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 reg = FDI_TX_CTL(pipe);
2459 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002460 temp &= ~(7 << 19);
2461 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462 temp &= ~FDI_LINK_TRAIN_NONE;
2463 temp |= FDI_LINK_TRAIN_PATTERN_1;
2464 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2465 /* SNB-B */
2466 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002468
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 reg = FDI_RX_CTL(pipe);
2470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002471 if (HAS_PCH_CPT(dev)) {
2472 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2473 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2474 } else {
2475 temp &= ~FDI_LINK_TRAIN_NONE;
2476 temp |= FDI_LINK_TRAIN_PATTERN_1;
2477 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2479
2480 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 udelay(150);
2482
Jesse Barnes291427f2011-07-29 12:42:37 -07002483 if (HAS_PCH_CPT(dev))
2484 cpt_phase_pointer_enable(dev, pipe);
2485
Akshay Joshi0206e352011-08-16 15:34:10 -04002486 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2490 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 I915_WRITE(reg, temp);
2492
2493 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494 udelay(500);
2495
Sean Paulfa37d392012-03-02 12:53:39 -05002496 for (retry = 0; retry < 5; retry++) {
2497 reg = FDI_RX_IIR(pipe);
2498 temp = I915_READ(reg);
2499 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2500 if (temp & FDI_RX_BIT_LOCK) {
2501 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2502 DRM_DEBUG_KMS("FDI train 1 done.\n");
2503 break;
2504 }
2505 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 }
Sean Paulfa37d392012-03-02 12:53:39 -05002507 if (retry < 5)
2508 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 }
2510 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512
2513 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 reg = FDI_TX_CTL(pipe);
2515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 temp &= ~FDI_LINK_TRAIN_NONE;
2517 temp |= FDI_LINK_TRAIN_PATTERN_2;
2518 if (IS_GEN6(dev)) {
2519 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2520 /* SNB-B */
2521 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2522 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 reg = FDI_RX_CTL(pipe);
2526 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 if (HAS_PCH_CPT(dev)) {
2528 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2529 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2530 } else {
2531 temp &= ~FDI_LINK_TRAIN_NONE;
2532 temp |= FDI_LINK_TRAIN_PATTERN_2;
2533 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 I915_WRITE(reg, temp);
2535
2536 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 udelay(150);
2538
Akshay Joshi0206e352011-08-16 15:34:10 -04002539 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_TX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2543 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 I915_WRITE(reg, temp);
2545
2546 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 udelay(500);
2548
Sean Paulfa37d392012-03-02 12:53:39 -05002549 for (retry = 0; retry < 5; retry++) {
2550 reg = FDI_RX_IIR(pipe);
2551 temp = I915_READ(reg);
2552 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2553 if (temp & FDI_RX_SYMBOL_LOCK) {
2554 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2555 DRM_DEBUG_KMS("FDI train 2 done.\n");
2556 break;
2557 }
2558 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559 }
Sean Paulfa37d392012-03-02 12:53:39 -05002560 if (retry < 5)
2561 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 }
2563 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002565
2566 DRM_DEBUG_KMS("FDI train done.\n");
2567}
2568
Jesse Barnes357555c2011-04-28 15:09:55 -07002569/* Manual link training for Ivy Bridge A0 parts */
2570static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2571{
2572 struct drm_device *dev = crtc->dev;
2573 struct drm_i915_private *dev_priv = dev->dev_private;
2574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2575 int pipe = intel_crtc->pipe;
2576 u32 reg, temp, i;
2577
2578 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2579 for train result */
2580 reg = FDI_RX_IMR(pipe);
2581 temp = I915_READ(reg);
2582 temp &= ~FDI_RX_SYMBOL_LOCK;
2583 temp &= ~FDI_RX_BIT_LOCK;
2584 I915_WRITE(reg, temp);
2585
2586 POSTING_READ(reg);
2587 udelay(150);
2588
2589 /* enable CPU FDI TX and PCH FDI RX */
2590 reg = FDI_TX_CTL(pipe);
2591 temp = I915_READ(reg);
2592 temp &= ~(7 << 19);
2593 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2594 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2595 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2597 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002598 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002599 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2600
2601 reg = FDI_RX_CTL(pipe);
2602 temp = I915_READ(reg);
2603 temp &= ~FDI_LINK_TRAIN_AUTO;
2604 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2605 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002606 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002607 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2608
2609 POSTING_READ(reg);
2610 udelay(150);
2611
Jesse Barnes291427f2011-07-29 12:42:37 -07002612 if (HAS_PCH_CPT(dev))
2613 cpt_phase_pointer_enable(dev, pipe);
2614
Akshay Joshi0206e352011-08-16 15:34:10 -04002615 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002616 reg = FDI_TX_CTL(pipe);
2617 temp = I915_READ(reg);
2618 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2619 temp |= snb_b_fdi_train_param[i];
2620 I915_WRITE(reg, temp);
2621
2622 POSTING_READ(reg);
2623 udelay(500);
2624
2625 reg = FDI_RX_IIR(pipe);
2626 temp = I915_READ(reg);
2627 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2628
2629 if (temp & FDI_RX_BIT_LOCK ||
2630 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2631 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2632 DRM_DEBUG_KMS("FDI train 1 done.\n");
2633 break;
2634 }
2635 }
2636 if (i == 4)
2637 DRM_ERROR("FDI train 1 fail!\n");
2638
2639 /* Train 2 */
2640 reg = FDI_TX_CTL(pipe);
2641 temp = I915_READ(reg);
2642 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2643 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2645 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2646 I915_WRITE(reg, temp);
2647
2648 reg = FDI_RX_CTL(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2651 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Akshay Joshi0206e352011-08-16 15:34:10 -04002657 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002658 reg = FDI_TX_CTL(pipe);
2659 temp = I915_READ(reg);
2660 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2661 temp |= snb_b_fdi_train_param[i];
2662 I915_WRITE(reg, temp);
2663
2664 POSTING_READ(reg);
2665 udelay(500);
2666
2667 reg = FDI_RX_IIR(pipe);
2668 temp = I915_READ(reg);
2669 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2670
2671 if (temp & FDI_RX_SYMBOL_LOCK) {
2672 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2673 DRM_DEBUG_KMS("FDI train 2 done.\n");
2674 break;
2675 }
2676 }
2677 if (i == 4)
2678 DRM_ERROR("FDI train 2 fail!\n");
2679
2680 DRM_DEBUG_KMS("FDI train done.\n");
2681}
2682
2683static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002684{
2685 struct drm_device *dev = crtc->dev;
2686 struct drm_i915_private *dev_priv = dev->dev_private;
2687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2688 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002690
Jesse Barnesc64e3112010-09-10 11:27:03 -07002691 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2693 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002694
Jesse Barnes0e23b992010-09-10 11:10:00 -07002695 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 reg = FDI_RX_CTL(pipe);
2697 temp = I915_READ(reg);
2698 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002699 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002700 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2701 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2702
2703 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002704 udelay(200);
2705
2706 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 temp = I915_READ(reg);
2708 I915_WRITE(reg, temp | FDI_PCDCLK);
2709
2710 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002711 udelay(200);
2712
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002713 /* On Haswell, the PLL configuration for ports and pipes is handled
2714 * separately, as part of DDI setup */
2715 if (!IS_HASWELL(dev)) {
2716 /* Enable CPU FDI TX PLL, always on for Ironlake */
2717 reg = FDI_TX_CTL(pipe);
2718 temp = I915_READ(reg);
2719 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2720 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002721
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002722 POSTING_READ(reg);
2723 udelay(100);
2724 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 }
2726}
2727
Jesse Barnes291427f2011-07-29 12:42:37 -07002728static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2729{
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 u32 flags = I915_READ(SOUTH_CHICKEN1);
2732
2733 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2734 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2735 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2736 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2737 POSTING_READ(SOUTH_CHICKEN1);
2738}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002739static void ironlake_fdi_disable(struct drm_crtc *crtc)
2740{
2741 struct drm_device *dev = crtc->dev;
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2744 int pipe = intel_crtc->pipe;
2745 u32 reg, temp;
2746
2747 /* disable CPU FDI tx and PCH FDI rx */
2748 reg = FDI_TX_CTL(pipe);
2749 temp = I915_READ(reg);
2750 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2751 POSTING_READ(reg);
2752
2753 reg = FDI_RX_CTL(pipe);
2754 temp = I915_READ(reg);
2755 temp &= ~(0x7 << 16);
2756 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2757 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2758
2759 POSTING_READ(reg);
2760 udelay(100);
2761
2762 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002763 if (HAS_PCH_IBX(dev)) {
2764 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002765 I915_WRITE(FDI_RX_CHICKEN(pipe),
2766 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002767 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002768 } else if (HAS_PCH_CPT(dev)) {
2769 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002770 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002771
2772 /* still set train pattern 1 */
2773 reg = FDI_TX_CTL(pipe);
2774 temp = I915_READ(reg);
2775 temp &= ~FDI_LINK_TRAIN_NONE;
2776 temp |= FDI_LINK_TRAIN_PATTERN_1;
2777 I915_WRITE(reg, temp);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 if (HAS_PCH_CPT(dev)) {
2782 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 } else {
2785 temp &= ~FDI_LINK_TRAIN_NONE;
2786 temp |= FDI_LINK_TRAIN_PATTERN_1;
2787 }
2788 /* BPC in FDI rx is consistent with that in PIPECONF */
2789 temp &= ~(0x07 << 16);
2790 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2791 I915_WRITE(reg, temp);
2792
2793 POSTING_READ(reg);
2794 udelay(100);
2795}
2796
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002797static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2798{
Chris Wilson0f911282012-04-17 10:05:38 +01002799 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002800
2801 if (crtc->fb == NULL)
2802 return;
2803
Chris Wilson0f911282012-04-17 10:05:38 +01002804 mutex_lock(&dev->struct_mutex);
2805 intel_finish_fb(crtc->fb);
2806 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002807}
2808
Jesse Barnes040484a2011-01-03 12:14:26 -08002809static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2810{
2811 struct drm_device *dev = crtc->dev;
2812 struct drm_mode_config *mode_config = &dev->mode_config;
2813 struct intel_encoder *encoder;
2814
2815 /*
2816 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2817 * must be driven by its own crtc; no sharing is possible.
2818 */
2819 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2820 if (encoder->base.crtc != crtc)
2821 continue;
2822
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002823 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2824 * CPU handles all others */
2825 if (IS_HASWELL(dev)) {
2826 /* It is still unclear how this will work on PPT, so throw up a warning */
2827 WARN_ON(!HAS_PCH_LPT(dev));
2828
2829 if (encoder->type == DRM_MODE_ENCODER_DAC) {
2830 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2831 return true;
2832 } else {
2833 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
2834 encoder->type);
2835 return false;
2836 }
2837 }
2838
Jesse Barnes040484a2011-01-03 12:14:26 -08002839 switch (encoder->type) {
2840 case INTEL_OUTPUT_EDP:
2841 if (!intel_encoder_is_pch_edp(&encoder->base))
2842 return false;
2843 continue;
2844 }
2845 }
2846
2847 return true;
2848}
2849
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002850/* Program iCLKIP clock to the desired frequency */
2851static void lpt_program_iclkip(struct drm_crtc *crtc)
2852{
2853 struct drm_device *dev = crtc->dev;
2854 struct drm_i915_private *dev_priv = dev->dev_private;
2855 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2856 u32 temp;
2857
2858 /* It is necessary to ungate the pixclk gate prior to programming
2859 * the divisors, and gate it back when it is done.
2860 */
2861 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2862
2863 /* Disable SSCCTL */
2864 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2865 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2866 SBI_SSCCTL_DISABLE);
2867
2868 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2869 if (crtc->mode.clock == 20000) {
2870 auxdiv = 1;
2871 divsel = 0x41;
2872 phaseinc = 0x20;
2873 } else {
2874 /* The iCLK virtual clock root frequency is in MHz,
2875 * but the crtc->mode.clock in in KHz. To get the divisors,
2876 * it is necessary to divide one by another, so we
2877 * convert the virtual clock precision to KHz here for higher
2878 * precision.
2879 */
2880 u32 iclk_virtual_root_freq = 172800 * 1000;
2881 u32 iclk_pi_range = 64;
2882 u32 desired_divisor, msb_divisor_value, pi_value;
2883
2884 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2885 msb_divisor_value = desired_divisor / iclk_pi_range;
2886 pi_value = desired_divisor % iclk_pi_range;
2887
2888 auxdiv = 0;
2889 divsel = msb_divisor_value - 2;
2890 phaseinc = pi_value;
2891 }
2892
2893 /* This should not happen with any sane values */
2894 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2895 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2896 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2897 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2898
2899 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2900 crtc->mode.clock,
2901 auxdiv,
2902 divsel,
2903 phasedir,
2904 phaseinc);
2905
2906 /* Program SSCDIVINTPHASE6 */
2907 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2908 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2909 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2910 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2911 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2912 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2913 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2914
2915 intel_sbi_write(dev_priv,
2916 SBI_SSCDIVINTPHASE6,
2917 temp);
2918
2919 /* Program SSCAUXDIV */
2920 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2921 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2922 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2923 intel_sbi_write(dev_priv,
2924 SBI_SSCAUXDIV6,
2925 temp);
2926
2927
2928 /* Enable modulator and associated divider */
2929 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2930 temp &= ~SBI_SSCCTL_DISABLE;
2931 intel_sbi_write(dev_priv,
2932 SBI_SSCCTL6,
2933 temp);
2934
2935 /* Wait for initialization time */
2936 udelay(24);
2937
2938 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2939}
2940
Jesse Barnesf67a5592011-01-05 10:31:48 -08002941/*
2942 * Enable PCH resources required for PCH ports:
2943 * - PCH PLLs
2944 * - FDI training & RX/TX
2945 * - update transcoder timings
2946 * - DP transcoding bits
2947 * - transcoder
2948 */
2949static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002950{
2951 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002952 struct drm_i915_private *dev_priv = dev->dev_private;
2953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2954 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002955 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002956
Chris Wilsone7e164d2012-05-11 09:21:25 +01002957 assert_transcoder_disabled(dev_priv, pipe);
2958
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002959 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002960 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002961
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002962 intel_enable_pch_pll(intel_crtc);
2963
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002964 if (HAS_PCH_LPT(dev)) {
2965 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
2966 lpt_program_iclkip(crtc);
2967 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002968 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002969
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002970 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002971 switch (pipe) {
2972 default:
2973 case 0:
2974 temp |= TRANSA_DPLL_ENABLE;
2975 sel = TRANSA_DPLLB_SEL;
2976 break;
2977 case 1:
2978 temp |= TRANSB_DPLL_ENABLE;
2979 sel = TRANSB_DPLLB_SEL;
2980 break;
2981 case 2:
2982 temp |= TRANSC_DPLL_ENABLE;
2983 sel = TRANSC_DPLLB_SEL;
2984 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002985 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002986 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2987 temp |= sel;
2988 else
2989 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002990 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002991 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002992
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002993 /* set transcoder timing, panel must allow it */
2994 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2996 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2997 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2998
2999 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3000 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3001 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003002 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003004 if (!IS_HASWELL(dev))
3005 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003006
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007 /* For PCH DP, enable TRANS_DP_CTL */
3008 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003009 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3010 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003011 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 reg = TRANS_DP_CTL(pipe);
3013 temp = I915_READ(reg);
3014 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003015 TRANS_DP_SYNC_MASK |
3016 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003017 temp |= (TRANS_DP_OUTPUT_ENABLE |
3018 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003019 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020
3021 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025
3026 switch (intel_trans_dp_port_sel(crtc)) {
3027 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029 break;
3030 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 break;
3033 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003034 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035 break;
3036 default:
3037 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003039 break;
3040 }
3041
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003043 }
3044
Jesse Barnes040484a2011-01-03 12:14:26 -08003045 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003046}
3047
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003048static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3049{
3050 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3051
3052 if (pll == NULL)
3053 return;
3054
3055 if (pll->refcount == 0) {
3056 WARN(1, "bad PCH PLL refcount\n");
3057 return;
3058 }
3059
3060 --pll->refcount;
3061 intel_crtc->pch_pll = NULL;
3062}
3063
3064static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3065{
3066 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3067 struct intel_pch_pll *pll;
3068 int i;
3069
3070 pll = intel_crtc->pch_pll;
3071 if (pll) {
3072 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3073 intel_crtc->base.base.id, pll->pll_reg);
3074 goto prepare;
3075 }
3076
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003077 if (HAS_PCH_IBX(dev_priv->dev)) {
3078 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3079 i = intel_crtc->pipe;
3080 pll = &dev_priv->pch_plls[i];
3081
3082 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3083 intel_crtc->base.base.id, pll->pll_reg);
3084
3085 goto found;
3086 }
3087
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003088 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3089 pll = &dev_priv->pch_plls[i];
3090
3091 /* Only want to check enabled timings first */
3092 if (pll->refcount == 0)
3093 continue;
3094
3095 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3096 fp == I915_READ(pll->fp0_reg)) {
3097 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3098 intel_crtc->base.base.id,
3099 pll->pll_reg, pll->refcount, pll->active);
3100
3101 goto found;
3102 }
3103 }
3104
3105 /* Ok no matching timings, maybe there's a free one? */
3106 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3107 pll = &dev_priv->pch_plls[i];
3108 if (pll->refcount == 0) {
3109 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3110 intel_crtc->base.base.id, pll->pll_reg);
3111 goto found;
3112 }
3113 }
3114
3115 return NULL;
3116
3117found:
3118 intel_crtc->pch_pll = pll;
3119 pll->refcount++;
3120 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3121prepare: /* separate function? */
3122 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123
Chris Wilsone04c7352012-05-02 20:43:56 +01003124 /* Wait for the clocks to stabilize before rewriting the regs */
3125 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003126 POSTING_READ(pll->pll_reg);
3127 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003128
3129 I915_WRITE(pll->fp0_reg, fp);
3130 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003131 pll->on = false;
3132 return pll;
3133}
3134
Jesse Barnesd4270e52011-10-11 10:43:02 -07003135void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3136{
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3139 u32 temp;
3140
3141 temp = I915_READ(dslreg);
3142 udelay(500);
3143 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3144 /* Without this, mode sets may fail silently on FDI */
3145 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3146 udelay(250);
3147 I915_WRITE(tc2reg, 0);
3148 if (wait_for(I915_READ(dslreg) != temp, 5))
3149 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3150 }
3151}
3152
Jesse Barnesf67a5592011-01-05 10:31:48 -08003153static void ironlake_crtc_enable(struct drm_crtc *crtc)
3154{
3155 struct drm_device *dev = crtc->dev;
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3158 int pipe = intel_crtc->pipe;
3159 int plane = intel_crtc->plane;
3160 u32 temp;
3161 bool is_pch_port;
3162
3163 if (intel_crtc->active)
3164 return;
3165
3166 intel_crtc->active = true;
3167 intel_update_watermarks(dev);
3168
3169 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3170 temp = I915_READ(PCH_LVDS);
3171 if ((temp & LVDS_PORT_EN) == 0)
3172 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3173 }
3174
3175 is_pch_port = intel_crtc_driving_pch(crtc);
3176
3177 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003178 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003179 else
3180 ironlake_fdi_disable(crtc);
3181
3182 /* Enable panel fitting for LVDS */
3183 if (dev_priv->pch_pf_size &&
3184 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3185 /* Force use of hard-coded filter coefficients
3186 * as some pre-programmed values are broken,
3187 * e.g. x201.
3188 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003189 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3190 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3191 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003192 }
3193
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003194 /*
3195 * On ILK+ LUT must be loaded before the pipe is running but with
3196 * clocks enabled
3197 */
3198 intel_crtc_load_lut(crtc);
3199
Jesse Barnesf67a5592011-01-05 10:31:48 -08003200 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3201 intel_enable_plane(dev_priv, plane, pipe);
3202
3203 if (is_pch_port)
3204 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003205
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003206 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003207 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003208 mutex_unlock(&dev->struct_mutex);
3209
Chris Wilson6b383a72010-09-13 13:54:26 +01003210 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003211}
3212
3213static void ironlake_crtc_disable(struct drm_crtc *crtc)
3214{
3215 struct drm_device *dev = crtc->dev;
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3218 int pipe = intel_crtc->pipe;
3219 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003221
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003222 if (!intel_crtc->active)
3223 return;
3224
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003225 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003226 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003227 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003228
Jesse Barnesb24e7172011-01-04 15:09:30 -08003229 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003230
Chris Wilson973d04f2011-07-08 12:22:37 +01003231 if (dev_priv->cfb_plane == plane)
3232 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003233
Jesse Barnesb24e7172011-01-04 15:09:30 -08003234 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003235
Jesse Barnes6be4a602010-09-10 10:26:01 -07003236 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003237 I915_WRITE(PF_CTL(pipe), 0);
3238 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003239
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003240 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003241
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003242 /* This is a horrible layering violation; we should be doing this in
3243 * the connector/encoder ->prepare instead, but we don't always have
3244 * enough information there about the config to know whether it will
3245 * actually be necessary or just cause undesired flicker.
3246 */
3247 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003248
Jesse Barnes040484a2011-01-03 12:14:26 -08003249 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003250
Jesse Barnes6be4a602010-09-10 10:26:01 -07003251 if (HAS_PCH_CPT(dev)) {
3252 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003253 reg = TRANS_DP_CTL(pipe);
3254 temp = I915_READ(reg);
3255 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003256 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003257 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003258
3259 /* disable DPLL_SEL */
3260 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003261 switch (pipe) {
3262 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003263 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003264 break;
3265 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003266 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003267 break;
3268 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003269 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003270 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003271 break;
3272 default:
3273 BUG(); /* wtf */
3274 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003275 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003276 }
3277
3278 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003279 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003280
3281 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003282 reg = FDI_RX_CTL(pipe);
3283 temp = I915_READ(reg);
3284 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003285
3286 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003287 reg = FDI_TX_CTL(pipe);
3288 temp = I915_READ(reg);
3289 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3290
3291 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003292 udelay(100);
3293
Chris Wilson5eddb702010-09-11 13:48:45 +01003294 reg = FDI_RX_CTL(pipe);
3295 temp = I915_READ(reg);
3296 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003297
3298 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003301
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003302 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003303 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003304
3305 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003306 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003307 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003308}
3309
3310static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3311{
3312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3313 int pipe = intel_crtc->pipe;
3314 int plane = intel_crtc->plane;
3315
Zhenyu Wang2c072452009-06-05 15:38:42 +08003316 /* XXX: When our outputs are all unaware of DPMS modes other than off
3317 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3318 */
3319 switch (mode) {
3320 case DRM_MODE_DPMS_ON:
3321 case DRM_MODE_DPMS_STANDBY:
3322 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003323 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003324 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003325 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003326
Zhenyu Wang2c072452009-06-05 15:38:42 +08003327 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003328 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003329 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003330 break;
3331 }
3332}
3333
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003334static void ironlake_crtc_off(struct drm_crtc *crtc)
3335{
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 intel_put_pch_pll(intel_crtc);
3338}
3339
Daniel Vetter02e792f2009-09-15 22:57:34 +02003340static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3341{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003342 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003343 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003345
Chris Wilson23f09ce2010-08-12 13:53:37 +01003346 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003347 dev_priv->mm.interruptible = false;
3348 (void) intel_overlay_switch_off(intel_crtc->overlay);
3349 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003350 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003351 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003352
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003353 /* Let userspace switch the overlay on again. In most cases userspace
3354 * has to recompute where to put it anyway.
3355 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003356}
3357
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003358static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003359{
3360 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003361 struct drm_i915_private *dev_priv = dev->dev_private;
3362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3363 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003364 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003365
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003366 if (intel_crtc->active)
3367 return;
3368
3369 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003370 intel_update_watermarks(dev);
3371
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003372 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003373 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003374 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003375
3376 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003377 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003378
3379 /* Give the overlay scaler a chance to enable if it's on this pipe */
3380 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003381 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003382}
3383
3384static void i9xx_crtc_disable(struct drm_crtc *crtc)
3385{
3386 struct drm_device *dev = crtc->dev;
3387 struct drm_i915_private *dev_priv = dev->dev_private;
3388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3389 int pipe = intel_crtc->pipe;
3390 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003391
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003392 if (!intel_crtc->active)
3393 return;
3394
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003395 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003396 intel_crtc_wait_for_pending_flips(crtc);
3397 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003398 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003399 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003400
Chris Wilson973d04f2011-07-08 12:22:37 +01003401 if (dev_priv->cfb_plane == plane)
3402 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003403
Jesse Barnesb24e7172011-01-04 15:09:30 -08003404 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003405 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003406 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003407
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003408 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003409 intel_update_fbc(dev);
3410 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003411}
3412
3413static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3414{
Jesse Barnes79e53942008-11-07 14:24:08 -08003415 /* XXX: When our outputs are all unaware of DPMS modes other than off
3416 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3417 */
3418 switch (mode) {
3419 case DRM_MODE_DPMS_ON:
3420 case DRM_MODE_DPMS_STANDBY:
3421 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003422 i9xx_crtc_enable(crtc);
3423 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003424 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003425 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003426 break;
3427 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003428}
3429
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003430static void i9xx_crtc_off(struct drm_crtc *crtc)
3431{
3432}
3433
Zhenyu Wang2c072452009-06-05 15:38:42 +08003434/**
3435 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003436 */
3437static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3438{
3439 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003440 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003441 struct drm_i915_master_private *master_priv;
3442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3443 int pipe = intel_crtc->pipe;
3444 bool enabled;
3445
Chris Wilson032d2a02010-09-06 16:17:22 +01003446 if (intel_crtc->dpms_mode == mode)
3447 return;
3448
Chris Wilsondebcadd2010-08-07 11:01:33 +01003449 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003450
Jesse Barnese70236a2009-09-21 10:42:27 -07003451 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003452
3453 if (!dev->primary->master)
3454 return;
3455
3456 master_priv = dev->primary->master->driver_priv;
3457 if (!master_priv->sarea_priv)
3458 return;
3459
3460 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3461
3462 switch (pipe) {
3463 case 0:
3464 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3465 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3466 break;
3467 case 1:
3468 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3469 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3470 break;
3471 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003472 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003473 break;
3474 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003475}
3476
Chris Wilsoncdd59982010-09-08 16:30:16 +01003477static void intel_crtc_disable(struct drm_crtc *crtc)
3478{
3479 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3480 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003481 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003482
3483 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003484 dev_priv->display.off(crtc);
3485
Chris Wilson931872f2012-01-16 23:01:13 +00003486 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3487 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003488
3489 if (crtc->fb) {
3490 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003491 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003492 mutex_unlock(&dev->struct_mutex);
3493 }
3494}
3495
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003496/* Prepare for a mode set.
3497 *
3498 * Note we could be a lot smarter here. We need to figure out which outputs
3499 * will be enabled, which disabled (in short, how the config will changes)
3500 * and perform the minimum necessary steps to accomplish that, e.g. updating
3501 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3502 * panel fitting is in the proper state, etc.
3503 */
3504static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003505{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003506 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003507}
3508
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003509static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003510{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003511 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003512}
3513
3514static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3515{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003516 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003517}
3518
3519static void ironlake_crtc_commit(struct drm_crtc *crtc)
3520{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003521 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003522}
3523
Akshay Joshi0206e352011-08-16 15:34:10 -04003524void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003525{
3526 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3527 /* lvds has its own version of prepare see intel_lvds_prepare */
3528 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3529}
3530
Akshay Joshi0206e352011-08-16 15:34:10 -04003531void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003532{
3533 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003534 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003535 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003536
Jesse Barnes79e53942008-11-07 14:24:08 -08003537 /* lvds has its own version of commit see intel_lvds_commit */
3538 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003539
3540 if (HAS_PCH_CPT(dev))
3541 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003542}
3543
Chris Wilsonea5b2132010-08-04 13:50:23 +01003544void intel_encoder_destroy(struct drm_encoder *encoder)
3545{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003546 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003547
Chris Wilsonea5b2132010-08-04 13:50:23 +01003548 drm_encoder_cleanup(encoder);
3549 kfree(intel_encoder);
3550}
3551
Jesse Barnes79e53942008-11-07 14:24:08 -08003552static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3553 struct drm_display_mode *mode,
3554 struct drm_display_mode *adjusted_mode)
3555{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003556 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003557
Eric Anholtbad720f2009-10-22 16:11:14 -07003558 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003559 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003560 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3561 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003562 }
Chris Wilson89749352010-09-12 18:25:19 +01003563
Daniel Vetterf9bef082012-04-15 19:53:19 +02003564 /* All interlaced capable intel hw wants timings in frames. Note though
3565 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3566 * timings, so we need to be careful not to clobber these.*/
3567 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3568 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003569
Jesse Barnes79e53942008-11-07 14:24:08 -08003570 return true;
3571}
3572
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003573static int valleyview_get_display_clock_speed(struct drm_device *dev)
3574{
3575 return 400000; /* FIXME */
3576}
3577
Jesse Barnese70236a2009-09-21 10:42:27 -07003578static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003579{
Jesse Barnese70236a2009-09-21 10:42:27 -07003580 return 400000;
3581}
Jesse Barnes79e53942008-11-07 14:24:08 -08003582
Jesse Barnese70236a2009-09-21 10:42:27 -07003583static int i915_get_display_clock_speed(struct drm_device *dev)
3584{
3585 return 333000;
3586}
Jesse Barnes79e53942008-11-07 14:24:08 -08003587
Jesse Barnese70236a2009-09-21 10:42:27 -07003588static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3589{
3590 return 200000;
3591}
Jesse Barnes79e53942008-11-07 14:24:08 -08003592
Jesse Barnese70236a2009-09-21 10:42:27 -07003593static int i915gm_get_display_clock_speed(struct drm_device *dev)
3594{
3595 u16 gcfgc = 0;
3596
3597 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3598
3599 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003600 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003601 else {
3602 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3603 case GC_DISPLAY_CLOCK_333_MHZ:
3604 return 333000;
3605 default:
3606 case GC_DISPLAY_CLOCK_190_200_MHZ:
3607 return 190000;
3608 }
3609 }
3610}
Jesse Barnes79e53942008-11-07 14:24:08 -08003611
Jesse Barnese70236a2009-09-21 10:42:27 -07003612static int i865_get_display_clock_speed(struct drm_device *dev)
3613{
3614 return 266000;
3615}
3616
3617static int i855_get_display_clock_speed(struct drm_device *dev)
3618{
3619 u16 hpllcc = 0;
3620 /* Assume that the hardware is in the high speed state. This
3621 * should be the default.
3622 */
3623 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3624 case GC_CLOCK_133_200:
3625 case GC_CLOCK_100_200:
3626 return 200000;
3627 case GC_CLOCK_166_250:
3628 return 250000;
3629 case GC_CLOCK_100_133:
3630 return 133000;
3631 }
3632
3633 /* Shouldn't happen */
3634 return 0;
3635}
3636
3637static int i830_get_display_clock_speed(struct drm_device *dev)
3638{
3639 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003640}
3641
Zhenyu Wang2c072452009-06-05 15:38:42 +08003642struct fdi_m_n {
3643 u32 tu;
3644 u32 gmch_m;
3645 u32 gmch_n;
3646 u32 link_m;
3647 u32 link_n;
3648};
3649
3650static void
3651fdi_reduce_ratio(u32 *num, u32 *den)
3652{
3653 while (*num > 0xffffff || *den > 0xffffff) {
3654 *num >>= 1;
3655 *den >>= 1;
3656 }
3657}
3658
Zhenyu Wang2c072452009-06-05 15:38:42 +08003659static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003660ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3661 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003662{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003663 m_n->tu = 64; /* default size */
3664
Chris Wilson22ed1112010-12-04 01:01:29 +00003665 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3666 m_n->gmch_m = bits_per_pixel * pixel_clock;
3667 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003668 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3669
Chris Wilson22ed1112010-12-04 01:01:29 +00003670 m_n->link_m = pixel_clock;
3671 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003672 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3673}
3674
Chris Wilsona7615032011-01-12 17:04:08 +00003675static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3676{
Keith Packard72bbe58c2011-09-26 16:09:45 -07003677 if (i915_panel_use_ssc >= 0)
3678 return i915_panel_use_ssc != 0;
3679 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003680 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003681}
3682
Jesse Barnes5a354202011-06-24 12:19:22 -07003683/**
3684 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3685 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003686 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003687 *
3688 * A pipe may be connected to one or more outputs. Based on the depth of the
3689 * attached framebuffer, choose a good color depth to use on the pipe.
3690 *
3691 * If possible, match the pipe depth to the fb depth. In some cases, this
3692 * isn't ideal, because the connected output supports a lesser or restricted
3693 * set of depths. Resolve that here:
3694 * LVDS typically supports only 6bpc, so clamp down in that case
3695 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3696 * Displays may support a restricted set as well, check EDID and clamp as
3697 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003698 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003699 *
3700 * RETURNS:
3701 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3702 * true if they don't match).
3703 */
3704static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003705 unsigned int *pipe_bpp,
3706 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003707{
3708 struct drm_device *dev = crtc->dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct drm_encoder *encoder;
3711 struct drm_connector *connector;
3712 unsigned int display_bpc = UINT_MAX, bpc;
3713
3714 /* Walk the encoders & connectors on this crtc, get min bpc */
3715 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3716 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3717
3718 if (encoder->crtc != crtc)
3719 continue;
3720
3721 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3722 unsigned int lvds_bpc;
3723
3724 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3725 LVDS_A3_POWER_UP)
3726 lvds_bpc = 8;
3727 else
3728 lvds_bpc = 6;
3729
3730 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003731 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003732 display_bpc = lvds_bpc;
3733 }
3734 continue;
3735 }
3736
3737 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3738 /* Use VBT settings if we have an eDP panel */
3739 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3740
3741 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003742 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003743 display_bpc = edp_bpc;
3744 }
3745 continue;
3746 }
3747
3748 /* Not one of the known troublemakers, check the EDID */
3749 list_for_each_entry(connector, &dev->mode_config.connector_list,
3750 head) {
3751 if (connector->encoder != encoder)
3752 continue;
3753
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003754 /* Don't use an invalid EDID bpc value */
3755 if (connector->display_info.bpc &&
3756 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003757 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003758 display_bpc = connector->display_info.bpc;
3759 }
3760 }
3761
3762 /*
3763 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3764 * through, clamp it down. (Note: >12bpc will be caught below.)
3765 */
3766 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3767 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003768 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003769 display_bpc = 12;
3770 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003771 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003772 display_bpc = 8;
3773 }
3774 }
3775 }
3776
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003777 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3778 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3779 display_bpc = 6;
3780 }
3781
Jesse Barnes5a354202011-06-24 12:19:22 -07003782 /*
3783 * We could just drive the pipe at the highest bpc all the time and
3784 * enable dithering as needed, but that costs bandwidth. So choose
3785 * the minimum value that expresses the full color range of the fb but
3786 * also stays within the max display bpc discovered above.
3787 */
3788
3789 switch (crtc->fb->depth) {
3790 case 8:
3791 bpc = 8; /* since we go through a colormap */
3792 break;
3793 case 15:
3794 case 16:
3795 bpc = 6; /* min is 18bpp */
3796 break;
3797 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003798 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003799 break;
3800 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003801 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003802 break;
3803 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003804 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003805 break;
3806 default:
3807 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3808 bpc = min((unsigned int)8, display_bpc);
3809 break;
3810 }
3811
Keith Packard578393c2011-09-05 11:53:21 -07003812 display_bpc = min(display_bpc, bpc);
3813
Adam Jackson82820492011-10-10 16:33:34 -04003814 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3815 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003816
Keith Packard578393c2011-09-05 11:53:21 -07003817 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003818
3819 return display_bpc != bpc;
3820}
3821
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003822static int vlv_get_refclk(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 int refclk = 27000; /* for DP & HDMI */
3827
3828 return 100000; /* only one validated so far */
3829
3830 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3831 refclk = 96000;
3832 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3833 if (intel_panel_use_ssc(dev_priv))
3834 refclk = 100000;
3835 else
3836 refclk = 96000;
3837 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3838 refclk = 100000;
3839 }
3840
3841 return refclk;
3842}
3843
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003844static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3845{
3846 struct drm_device *dev = crtc->dev;
3847 struct drm_i915_private *dev_priv = dev->dev_private;
3848 int refclk;
3849
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003850 if (IS_VALLEYVIEW(dev)) {
3851 refclk = vlv_get_refclk(crtc);
3852 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003853 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3854 refclk = dev_priv->lvds_ssc_freq * 1000;
3855 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3856 refclk / 1000);
3857 } else if (!IS_GEN2(dev)) {
3858 refclk = 96000;
3859 } else {
3860 refclk = 48000;
3861 }
3862
3863 return refclk;
3864}
3865
3866static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3867 intel_clock_t *clock)
3868{
3869 /* SDVO TV has fixed PLL values depend on its clock range,
3870 this mirrors vbios setting. */
3871 if (adjusted_mode->clock >= 100000
3872 && adjusted_mode->clock < 140500) {
3873 clock->p1 = 2;
3874 clock->p2 = 10;
3875 clock->n = 3;
3876 clock->m1 = 16;
3877 clock->m2 = 8;
3878 } else if (adjusted_mode->clock >= 140500
3879 && adjusted_mode->clock <= 200000) {
3880 clock->p1 = 1;
3881 clock->p2 = 10;
3882 clock->n = 6;
3883 clock->m1 = 12;
3884 clock->m2 = 8;
3885 }
3886}
3887
Jesse Barnesa7516a02011-12-15 12:30:37 -08003888static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3889 intel_clock_t *clock,
3890 intel_clock_t *reduced_clock)
3891{
3892 struct drm_device *dev = crtc->dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3895 int pipe = intel_crtc->pipe;
3896 u32 fp, fp2 = 0;
3897
3898 if (IS_PINEVIEW(dev)) {
3899 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3900 if (reduced_clock)
3901 fp2 = (1 << reduced_clock->n) << 16 |
3902 reduced_clock->m1 << 8 | reduced_clock->m2;
3903 } else {
3904 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3905 if (reduced_clock)
3906 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3907 reduced_clock->m2;
3908 }
3909
3910 I915_WRITE(FP0(pipe), fp);
3911
3912 intel_crtc->lowfreq_avail = false;
3913 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3914 reduced_clock && i915_powersave) {
3915 I915_WRITE(FP1(pipe), fp2);
3916 intel_crtc->lowfreq_avail = true;
3917 } else {
3918 I915_WRITE(FP1(pipe), fp);
3919 }
3920}
3921
Daniel Vetter93e537a2012-03-28 23:11:26 +02003922static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3923 struct drm_display_mode *adjusted_mode)
3924{
3925 struct drm_device *dev = crtc->dev;
3926 struct drm_i915_private *dev_priv = dev->dev_private;
3927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3928 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003929 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003930
3931 temp = I915_READ(LVDS);
3932 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3933 if (pipe == 1) {
3934 temp |= LVDS_PIPEB_SELECT;
3935 } else {
3936 temp &= ~LVDS_PIPEB_SELECT;
3937 }
3938 /* set the corresponsding LVDS_BORDER bit */
3939 temp |= dev_priv->lvds_border_bits;
3940 /* Set the B0-B3 data pairs corresponding to whether we're going to
3941 * set the DPLLs for dual-channel mode or not.
3942 */
3943 if (clock->p2 == 7)
3944 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3945 else
3946 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3947
3948 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3949 * appropriately here, but we need to look more thoroughly into how
3950 * panels behave in the two modes.
3951 */
3952 /* set the dithering flag on LVDS as needed */
3953 if (INTEL_INFO(dev)->gen >= 4) {
3954 if (dev_priv->lvds_dither)
3955 temp |= LVDS_ENABLE_DITHER;
3956 else
3957 temp &= ~LVDS_ENABLE_DITHER;
3958 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003959 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003960 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003961 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003962 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003963 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003964 I915_WRITE(LVDS, temp);
3965}
3966
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003967static void vlv_update_pll(struct drm_crtc *crtc,
3968 struct drm_display_mode *mode,
3969 struct drm_display_mode *adjusted_mode,
3970 intel_clock_t *clock, intel_clock_t *reduced_clock,
3971 int refclk, int num_connectors)
3972{
3973 struct drm_device *dev = crtc->dev;
3974 struct drm_i915_private *dev_priv = dev->dev_private;
3975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3976 int pipe = intel_crtc->pipe;
3977 u32 dpll, mdiv, pdiv;
3978 u32 bestn, bestm1, bestm2, bestp1, bestp2;
3979 bool is_hdmi;
3980
3981 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3982
3983 bestn = clock->n;
3984 bestm1 = clock->m1;
3985 bestm2 = clock->m2;
3986 bestp1 = clock->p1;
3987 bestp2 = clock->p2;
3988
3989 /* Enable DPIO clock input */
3990 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
3991 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
3992 I915_WRITE(DPLL(pipe), dpll);
3993 POSTING_READ(DPLL(pipe));
3994
3995 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
3996 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
3997 mdiv |= ((bestn << DPIO_N_SHIFT));
3998 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
3999 mdiv |= (1 << DPIO_K_SHIFT);
4000 mdiv |= DPIO_ENABLE_CALIBRATION;
4001 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4002
4003 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4004
4005 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
4006 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4007 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4008 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4009
4010 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4011
4012 dpll |= DPLL_VCO_ENABLE;
4013 I915_WRITE(DPLL(pipe), dpll);
4014 POSTING_READ(DPLL(pipe));
4015 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4016 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4017
4018 if (is_hdmi) {
4019 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4020
4021 if (temp > 1)
4022 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4023 else
4024 temp = 0;
4025
4026 I915_WRITE(DPLL_MD(pipe), temp);
4027 POSTING_READ(DPLL_MD(pipe));
4028 }
4029
4030 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4031}
4032
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004033static void i9xx_update_pll(struct drm_crtc *crtc,
4034 struct drm_display_mode *mode,
4035 struct drm_display_mode *adjusted_mode,
4036 intel_clock_t *clock, intel_clock_t *reduced_clock,
4037 int num_connectors)
4038{
4039 struct drm_device *dev = crtc->dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4042 int pipe = intel_crtc->pipe;
4043 u32 dpll;
4044 bool is_sdvo;
4045
4046 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4047 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4048
4049 dpll = DPLL_VGA_MODE_DIS;
4050
4051 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4052 dpll |= DPLLB_MODE_LVDS;
4053 else
4054 dpll |= DPLLB_MODE_DAC_SERIAL;
4055 if (is_sdvo) {
4056 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4057 if (pixel_multiplier > 1) {
4058 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4059 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4060 }
4061 dpll |= DPLL_DVO_HIGH_SPEED;
4062 }
4063 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4064 dpll |= DPLL_DVO_HIGH_SPEED;
4065
4066 /* compute bitmask from p1 value */
4067 if (IS_PINEVIEW(dev))
4068 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4069 else {
4070 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4071 if (IS_G4X(dev) && reduced_clock)
4072 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4073 }
4074 switch (clock->p2) {
4075 case 5:
4076 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4077 break;
4078 case 7:
4079 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4080 break;
4081 case 10:
4082 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4083 break;
4084 case 14:
4085 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4086 break;
4087 }
4088 if (INTEL_INFO(dev)->gen >= 4)
4089 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4090
4091 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4092 dpll |= PLL_REF_INPUT_TVCLKINBC;
4093 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4094 /* XXX: just matching BIOS for now */
4095 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4096 dpll |= 3;
4097 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4098 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4099 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4100 else
4101 dpll |= PLL_REF_INPUT_DREFCLK;
4102
4103 dpll |= DPLL_VCO_ENABLE;
4104 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4105 POSTING_READ(DPLL(pipe));
4106 udelay(150);
4107
4108 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4109 * This is an exception to the general rule that mode_set doesn't turn
4110 * things on.
4111 */
4112 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4113 intel_update_lvds(crtc, clock, adjusted_mode);
4114
4115 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4116 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4117
4118 I915_WRITE(DPLL(pipe), dpll);
4119
4120 /* Wait for the clocks to stabilize. */
4121 POSTING_READ(DPLL(pipe));
4122 udelay(150);
4123
4124 if (INTEL_INFO(dev)->gen >= 4) {
4125 u32 temp = 0;
4126 if (is_sdvo) {
4127 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4128 if (temp > 1)
4129 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4130 else
4131 temp = 0;
4132 }
4133 I915_WRITE(DPLL_MD(pipe), temp);
4134 } else {
4135 /* The pixel multiplier can only be updated once the
4136 * DPLL is enabled and the clocks are stable.
4137 *
4138 * So write it again.
4139 */
4140 I915_WRITE(DPLL(pipe), dpll);
4141 }
4142}
4143
4144static void i8xx_update_pll(struct drm_crtc *crtc,
4145 struct drm_display_mode *adjusted_mode,
4146 intel_clock_t *clock,
4147 int num_connectors)
4148{
4149 struct drm_device *dev = crtc->dev;
4150 struct drm_i915_private *dev_priv = dev->dev_private;
4151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4152 int pipe = intel_crtc->pipe;
4153 u32 dpll;
4154
4155 dpll = DPLL_VGA_MODE_DIS;
4156
4157 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4158 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4159 } else {
4160 if (clock->p1 == 2)
4161 dpll |= PLL_P1_DIVIDE_BY_TWO;
4162 else
4163 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4164 if (clock->p2 == 4)
4165 dpll |= PLL_P2_DIVIDE_BY_4;
4166 }
4167
4168 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4169 /* XXX: just matching BIOS for now */
4170 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4171 dpll |= 3;
4172 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4173 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4174 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4175 else
4176 dpll |= PLL_REF_INPUT_DREFCLK;
4177
4178 dpll |= DPLL_VCO_ENABLE;
4179 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4180 POSTING_READ(DPLL(pipe));
4181 udelay(150);
4182
4183 I915_WRITE(DPLL(pipe), dpll);
4184
4185 /* Wait for the clocks to stabilize. */
4186 POSTING_READ(DPLL(pipe));
4187 udelay(150);
4188
4189 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4190 * This is an exception to the general rule that mode_set doesn't turn
4191 * things on.
4192 */
4193 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4194 intel_update_lvds(crtc, clock, adjusted_mode);
4195
4196 /* The pixel multiplier can only be updated once the
4197 * DPLL is enabled and the clocks are stable.
4198 *
4199 * So write it again.
4200 */
4201 I915_WRITE(DPLL(pipe), dpll);
4202}
4203
Eric Anholtf564048e2011-03-30 13:01:02 -07004204static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4205 struct drm_display_mode *mode,
4206 struct drm_display_mode *adjusted_mode,
4207 int x, int y,
4208 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004209{
4210 struct drm_device *dev = crtc->dev;
4211 struct drm_i915_private *dev_priv = dev->dev_private;
4212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4213 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004214 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004215 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004216 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004217 u32 dspcntr, pipeconf, vsyncshift;
4218 bool ok, has_reduced_clock = false, is_sdvo = false;
4219 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004220 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004221 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004222 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004223 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004224
Chris Wilson5eddb702010-09-11 13:48:45 +01004225 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4226 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004227 continue;
4228
Chris Wilson5eddb702010-09-11 13:48:45 +01004229 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004230 case INTEL_OUTPUT_LVDS:
4231 is_lvds = true;
4232 break;
4233 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004234 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004235 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004236 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004237 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004238 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004239 case INTEL_OUTPUT_TVOUT:
4240 is_tv = true;
4241 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004242 case INTEL_OUTPUT_DISPLAYPORT:
4243 is_dp = true;
4244 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004245 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004246
Eric Anholtc751ce42010-03-25 11:48:48 -07004247 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004248 }
4249
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004250 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004251
Ma Lingd4906092009-03-18 20:13:27 +08004252 /*
4253 * Returns a set of divisors for the desired target clock with the given
4254 * refclk, or FALSE. The returned values represent the clock equation:
4255 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4256 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004257 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004258 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4259 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004260 if (!ok) {
4261 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004262 return -EINVAL;
4263 }
4264
4265 /* Ensure that the cursor is valid for the new mode before changing... */
4266 intel_crtc_update_cursor(crtc, true);
4267
4268 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004269 /*
4270 * Ensure we match the reduced clock's P to the target clock.
4271 * If the clocks don't match, we can't switch the display clock
4272 * by using the FP0/FP1. In such case we will disable the LVDS
4273 * downclock feature.
4274 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004275 has_reduced_clock = limit->find_pll(limit, crtc,
4276 dev_priv->lvds_downclock,
4277 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004278 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004279 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004280 }
4281
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004282 if (is_sdvo && is_tv)
4283 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004284
Jesse Barnesa7516a02011-12-15 12:30:37 -08004285 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4286 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004287
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004288 if (IS_GEN2(dev))
4289 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004290 else if (IS_VALLEYVIEW(dev))
4291 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4292 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004293 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004294 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4295 has_reduced_clock ? &reduced_clock : NULL,
4296 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004297
4298 /* setup pipeconf */
4299 pipeconf = I915_READ(PIPECONF(pipe));
4300
4301 /* Set up the display plane register */
4302 dspcntr = DISPPLANE_GAMMA_ENABLE;
4303
Eric Anholt929c77f2011-03-30 13:01:04 -07004304 if (pipe == 0)
4305 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4306 else
4307 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004308
4309 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4310 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4311 * core speed.
4312 *
4313 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4314 * pipe == 0 check?
4315 */
4316 if (mode->clock >
4317 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4318 pipeconf |= PIPECONF_DOUBLE_WIDE;
4319 else
4320 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4321 }
4322
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004323 /* default to 8bpc */
4324 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4325 if (is_dp) {
4326 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4327 pipeconf |= PIPECONF_BPP_6 |
4328 PIPECONF_DITHER_EN |
4329 PIPECONF_DITHER_TYPE_SP;
4330 }
4331 }
4332
Eric Anholtf564048e2011-03-30 13:01:02 -07004333 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4334 drm_mode_debug_printmodeline(mode);
4335
Jesse Barnesa7516a02011-12-15 12:30:37 -08004336 if (HAS_PIPE_CXSR(dev)) {
4337 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004338 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4339 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004340 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004341 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4342 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4343 }
4344 }
4345
Keith Packard617cf882012-02-08 13:53:38 -08004346 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004347 if (!IS_GEN2(dev) &&
4348 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004349 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4350 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004351 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004352 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004353 vsyncshift = adjusted_mode->crtc_hsync_start
4354 - adjusted_mode->crtc_htotal/2;
4355 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004356 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004357 vsyncshift = 0;
4358 }
4359
4360 if (!IS_GEN3(dev))
4361 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004362
4363 I915_WRITE(HTOTAL(pipe),
4364 (adjusted_mode->crtc_hdisplay - 1) |
4365 ((adjusted_mode->crtc_htotal - 1) << 16));
4366 I915_WRITE(HBLANK(pipe),
4367 (adjusted_mode->crtc_hblank_start - 1) |
4368 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4369 I915_WRITE(HSYNC(pipe),
4370 (adjusted_mode->crtc_hsync_start - 1) |
4371 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4372
4373 I915_WRITE(VTOTAL(pipe),
4374 (adjusted_mode->crtc_vdisplay - 1) |
4375 ((adjusted_mode->crtc_vtotal - 1) << 16));
4376 I915_WRITE(VBLANK(pipe),
4377 (adjusted_mode->crtc_vblank_start - 1) |
4378 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4379 I915_WRITE(VSYNC(pipe),
4380 (adjusted_mode->crtc_vsync_start - 1) |
4381 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4382
4383 /* pipesrc and dspsize control the size that is scaled from,
4384 * which should always be the user's requested size.
4385 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004386 I915_WRITE(DSPSIZE(plane),
4387 ((mode->vdisplay - 1) << 16) |
4388 (mode->hdisplay - 1));
4389 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004390 I915_WRITE(PIPESRC(pipe),
4391 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4392
Eric Anholtf564048e2011-03-30 13:01:02 -07004393 I915_WRITE(PIPECONF(pipe), pipeconf);
4394 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004395 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004396
4397 intel_wait_for_vblank(dev, pipe);
4398
Eric Anholtf564048e2011-03-30 13:01:02 -07004399 I915_WRITE(DSPCNTR(plane), dspcntr);
4400 POSTING_READ(DSPCNTR(plane));
4401
4402 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4403
4404 intel_update_watermarks(dev);
4405
Eric Anholtf564048e2011-03-30 13:01:02 -07004406 return ret;
4407}
4408
Keith Packard9fb526d2011-09-26 22:24:57 -07004409/*
4410 * Initialize reference clocks when the driver loads
4411 */
4412void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004413{
4414 struct drm_i915_private *dev_priv = dev->dev_private;
4415 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004416 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004417 u32 temp;
4418 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004419 bool has_cpu_edp = false;
4420 bool has_pch_edp = false;
4421 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004422 bool has_ck505 = false;
4423 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004424
4425 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004426 list_for_each_entry(encoder, &mode_config->encoder_list,
4427 base.head) {
4428 switch (encoder->type) {
4429 case INTEL_OUTPUT_LVDS:
4430 has_panel = true;
4431 has_lvds = true;
4432 break;
4433 case INTEL_OUTPUT_EDP:
4434 has_panel = true;
4435 if (intel_encoder_is_pch_edp(&encoder->base))
4436 has_pch_edp = true;
4437 else
4438 has_cpu_edp = true;
4439 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004440 }
4441 }
4442
Keith Packard99eb6a02011-09-26 14:29:12 -07004443 if (HAS_PCH_IBX(dev)) {
4444 has_ck505 = dev_priv->display_clock_mode;
4445 can_ssc = has_ck505;
4446 } else {
4447 has_ck505 = false;
4448 can_ssc = true;
4449 }
4450
4451 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4452 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4453 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004454
4455 /* Ironlake: try to setup display ref clock before DPLL
4456 * enabling. This is only under driver's control after
4457 * PCH B stepping, previous chipset stepping should be
4458 * ignoring this setting.
4459 */
4460 temp = I915_READ(PCH_DREF_CONTROL);
4461 /* Always enable nonspread source */
4462 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004463
Keith Packard99eb6a02011-09-26 14:29:12 -07004464 if (has_ck505)
4465 temp |= DREF_NONSPREAD_CK505_ENABLE;
4466 else
4467 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004468
Keith Packard199e5d72011-09-22 12:01:57 -07004469 if (has_panel) {
4470 temp &= ~DREF_SSC_SOURCE_MASK;
4471 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004472
Keith Packard199e5d72011-09-22 12:01:57 -07004473 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004474 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004475 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004476 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004477 } else
4478 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004479
4480 /* Get SSC going before enabling the outputs */
4481 I915_WRITE(PCH_DREF_CONTROL, temp);
4482 POSTING_READ(PCH_DREF_CONTROL);
4483 udelay(200);
4484
Jesse Barnes13d83a62011-08-03 12:59:20 -07004485 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4486
4487 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004488 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004489 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004490 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004491 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004492 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004493 else
4494 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004495 } else
4496 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4497
4498 I915_WRITE(PCH_DREF_CONTROL, temp);
4499 POSTING_READ(PCH_DREF_CONTROL);
4500 udelay(200);
4501 } else {
4502 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4503
4504 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4505
4506 /* Turn off CPU output */
4507 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4508
4509 I915_WRITE(PCH_DREF_CONTROL, temp);
4510 POSTING_READ(PCH_DREF_CONTROL);
4511 udelay(200);
4512
4513 /* Turn off the SSC source */
4514 temp &= ~DREF_SSC_SOURCE_MASK;
4515 temp |= DREF_SSC_SOURCE_DISABLE;
4516
4517 /* Turn off SSC1 */
4518 temp &= ~ DREF_SSC1_ENABLE;
4519
Jesse Barnes13d83a62011-08-03 12:59:20 -07004520 I915_WRITE(PCH_DREF_CONTROL, temp);
4521 POSTING_READ(PCH_DREF_CONTROL);
4522 udelay(200);
4523 }
4524}
4525
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004526static int ironlake_get_refclk(struct drm_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->dev;
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 struct intel_encoder *encoder;
4531 struct drm_mode_config *mode_config = &dev->mode_config;
4532 struct intel_encoder *edp_encoder = NULL;
4533 int num_connectors = 0;
4534 bool is_lvds = false;
4535
4536 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4537 if (encoder->base.crtc != crtc)
4538 continue;
4539
4540 switch (encoder->type) {
4541 case INTEL_OUTPUT_LVDS:
4542 is_lvds = true;
4543 break;
4544 case INTEL_OUTPUT_EDP:
4545 edp_encoder = encoder;
4546 break;
4547 }
4548 num_connectors++;
4549 }
4550
4551 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4552 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4553 dev_priv->lvds_ssc_freq);
4554 return dev_priv->lvds_ssc_freq * 1000;
4555 }
4556
4557 return 120000;
4558}
4559
Eric Anholtf564048e2011-03-30 13:01:02 -07004560static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4561 struct drm_display_mode *mode,
4562 struct drm_display_mode *adjusted_mode,
4563 int x, int y,
4564 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004565{
4566 struct drm_device *dev = crtc->dev;
4567 struct drm_i915_private *dev_priv = dev->dev_private;
4568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4569 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004570 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 int refclk, num_connectors = 0;
4572 intel_clock_t clock, reduced_clock;
4573 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004574 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004575 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004576 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07004577 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 const intel_limit_t *limit;
4579 int ret;
4580 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004581 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004582 int target_clock, pixel_multiplier, lane, link_bw, factor;
4583 unsigned int pipe_bpp;
4584 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004585 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004586
Jesse Barnes79e53942008-11-07 14:24:08 -08004587 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4588 if (encoder->base.crtc != crtc)
4589 continue;
4590
4591 switch (encoder->type) {
4592 case INTEL_OUTPUT_LVDS:
4593 is_lvds = true;
4594 break;
4595 case INTEL_OUTPUT_SDVO:
4596 case INTEL_OUTPUT_HDMI:
4597 is_sdvo = true;
4598 if (encoder->needs_tv_clock)
4599 is_tv = true;
4600 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004601 case INTEL_OUTPUT_TVOUT:
4602 is_tv = true;
4603 break;
4604 case INTEL_OUTPUT_ANALOG:
4605 is_crt = true;
4606 break;
4607 case INTEL_OUTPUT_DISPLAYPORT:
4608 is_dp = true;
4609 break;
4610 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004611 is_dp = true;
4612 if (intel_encoder_is_pch_edp(&encoder->base))
4613 is_pch_edp = true;
4614 else
4615 is_cpu_edp = true;
4616 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004617 break;
4618 }
4619
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004620 num_connectors++;
4621 }
4622
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004623 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004624
4625 /*
4626 * Returns a set of divisors for the desired target clock with the given
4627 * refclk, or FALSE. The returned values represent the clock equation:
4628 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4629 */
4630 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004631 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4632 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004633 if (!ok) {
4634 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4635 return -EINVAL;
4636 }
4637
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004638 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004639 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004640
Zhao Yakuiddc90032010-01-06 22:05:56 +08004641 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004642 /*
4643 * Ensure we match the reduced clock's P to the target clock.
4644 * If the clocks don't match, we can't switch the display clock
4645 * by using the FP0/FP1. In such case we will disable the LVDS
4646 * downclock feature.
4647 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004648 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004649 dev_priv->lvds_downclock,
4650 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004651 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004652 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004653 }
Daniel Vetter61e96532012-05-30 14:52:26 +02004654
4655 if (is_sdvo && is_tv)
4656 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
4657
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004658
Zhenyu Wang2c072452009-06-05 15:38:42 +08004659 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004660 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4661 lane = 0;
4662 /* CPU eDP doesn't require FDI link, so just set DP M/N
4663 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004664 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07004665 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004666 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07004667 /* FDI is a binary signal running at ~2.7GHz, encoding
4668 * each output octet as 10 bits. The actual frequency
4669 * is stored as a divider into a 100MHz clock, and the
4670 * mode pixel clock is stored in units of 1KHz.
4671 * Hence the bw of each lane in terms of the mode signal
4672 * is:
4673 */
4674 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004675 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004676
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02004677 /* [e]DP over FDI requires target mode clock instead of link clock. */
4678 if (edp_encoder)
4679 target_clock = intel_edp_target_clock(edp_encoder, mode);
4680 else if (is_dp)
4681 target_clock = mode->clock;
4682 else
4683 target_clock = adjusted_mode->clock;
4684
Eric Anholt8febb292011-03-30 13:01:07 -07004685 /* determine panel color depth */
4686 temp = I915_READ(PIPECONF(pipe));
4687 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004688 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004689 switch (pipe_bpp) {
4690 case 18:
4691 temp |= PIPE_6BPC;
4692 break;
4693 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004694 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004695 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004696 case 30:
4697 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004698 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004699 case 36:
4700 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004701 break;
4702 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004703 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4704 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004705 temp |= PIPE_8BPC;
4706 pipe_bpp = 24;
4707 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004708 }
4709
Jesse Barnes5a354202011-06-24 12:19:22 -07004710 intel_crtc->bpp = pipe_bpp;
4711 I915_WRITE(PIPECONF(pipe), temp);
4712
Eric Anholt8febb292011-03-30 13:01:07 -07004713 if (!lane) {
4714 /*
4715 * Account for spread spectrum to avoid
4716 * oversubscribing the link. Max center spread
4717 * is 2.5%; use 5% for safety's sake.
4718 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004719 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004720 lane = bps / (link_bw * 8) + 1;
4721 }
4722
4723 intel_crtc->fdi_lanes = lane;
4724
4725 if (pixel_multiplier > 1)
4726 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004727 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4728 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004729
Eric Anholta07d6782011-03-30 13:01:08 -07004730 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4731 if (has_reduced_clock)
4732 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4733 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004734
Chris Wilsonc1858122010-12-03 21:35:48 +00004735 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004736 factor = 21;
4737 if (is_lvds) {
4738 if ((intel_panel_use_ssc(dev_priv) &&
4739 dev_priv->lvds_ssc_freq == 100) ||
4740 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4741 factor = 25;
4742 } else if (is_sdvo && is_tv)
4743 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004744
Jesse Barnescb0e0932011-07-28 14:50:30 -07004745 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004746 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004747
Chris Wilson5eddb702010-09-11 13:48:45 +01004748 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004749
Eric Anholta07d6782011-03-30 13:01:08 -07004750 if (is_lvds)
4751 dpll |= DPLLB_MODE_LVDS;
4752 else
4753 dpll |= DPLLB_MODE_DAC_SERIAL;
4754 if (is_sdvo) {
4755 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4756 if (pixel_multiplier > 1) {
4757 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004758 }
Eric Anholta07d6782011-03-30 13:01:08 -07004759 dpll |= DPLL_DVO_HIGH_SPEED;
4760 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004761 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004762 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004763
Eric Anholta07d6782011-03-30 13:01:08 -07004764 /* compute bitmask from p1 value */
4765 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4766 /* also FPA1 */
4767 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4768
4769 switch (clock.p2) {
4770 case 5:
4771 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4772 break;
4773 case 7:
4774 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4775 break;
4776 case 10:
4777 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4778 break;
4779 case 14:
4780 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4781 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004782 }
4783
4784 if (is_sdvo && is_tv)
4785 dpll |= PLL_REF_INPUT_TVCLKINBC;
4786 else if (is_tv)
4787 /* XXX: just matching BIOS for now */
4788 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4789 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004790 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004791 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4792 else
4793 dpll |= PLL_REF_INPUT_DREFCLK;
4794
4795 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004796 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004797
4798 /* Set up the display plane register */
4799 dspcntr = DISPPLANE_GAMMA_ENABLE;
4800
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004801 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004802 drm_mode_debug_printmodeline(mode);
4803
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004804 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4805 * pre-Haswell/LPT generation */
4806 if (HAS_PCH_LPT(dev)) {
4807 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4808 pipe);
4809 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004810 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004811
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004812 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4813 if (pll == NULL) {
4814 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4815 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004816 return -EINVAL;
4817 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004818 } else
4819 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004820
4821 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4822 * This is an exception to the general rule that mode_set doesn't turn
4823 * things on.
4824 */
4825 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004826 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004827 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004828 if (HAS_PCH_CPT(dev)) {
4829 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004830 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004831 } else {
4832 if (pipe == 1)
4833 temp |= LVDS_PIPEB_SELECT;
4834 else
4835 temp &= ~LVDS_PIPEB_SELECT;
4836 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004837
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004838 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004839 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004840 /* Set the B0-B3 data pairs corresponding to whether we're going to
4841 * set the DPLLs for dual-channel mode or not.
4842 */
4843 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004844 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004845 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004846 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004847
4848 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4849 * appropriately here, but we need to look more thoroughly into how
4850 * panels behave in the two modes.
4851 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004852 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004853 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004854 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004855 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004856 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004857 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004858 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004859
Eric Anholt8febb292011-03-30 13:01:07 -07004860 pipeconf &= ~PIPECONF_DITHER_EN;
4861 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004862 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004863 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004864 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004865 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004866 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004867 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004868 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004869 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004870 I915_WRITE(TRANSDATA_M1(pipe), 0);
4871 I915_WRITE(TRANSDATA_N1(pipe), 0);
4872 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4873 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004874 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004875
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004876 if (intel_crtc->pch_pll) {
4877 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004878
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004879 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004880 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004881 udelay(150);
4882
Eric Anholt8febb292011-03-30 13:01:07 -07004883 /* The pixel multiplier can only be updated once the
4884 * DPLL is enabled and the clocks are stable.
4885 *
4886 * So write it again.
4887 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004888 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004889 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004890
Chris Wilson5eddb702010-09-11 13:48:45 +01004891 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004892 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004893 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004894 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004895 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004896 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004897 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004898 }
4899 }
4900
Keith Packard617cf882012-02-08 13:53:38 -08004901 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004902 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004903 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004904 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004905 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004906 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004907 I915_WRITE(VSYNCSHIFT(pipe),
4908 adjusted_mode->crtc_hsync_start
4909 - adjusted_mode->crtc_htotal/2);
4910 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004911 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004912 I915_WRITE(VSYNCSHIFT(pipe), 0);
4913 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004914
Chris Wilson5eddb702010-09-11 13:48:45 +01004915 I915_WRITE(HTOTAL(pipe),
4916 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004917 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004918 I915_WRITE(HBLANK(pipe),
4919 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004920 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004921 I915_WRITE(HSYNC(pipe),
4922 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004923 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004924
4925 I915_WRITE(VTOTAL(pipe),
4926 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004927 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004928 I915_WRITE(VBLANK(pipe),
4929 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004930 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004931 I915_WRITE(VSYNC(pipe),
4932 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004933 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004934
Eric Anholt8febb292011-03-30 13:01:07 -07004935 /* pipesrc controls the size that is scaled from, which should
4936 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004937 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004938 I915_WRITE(PIPESRC(pipe),
4939 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004940
Eric Anholt8febb292011-03-30 13:01:07 -07004941 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4942 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4943 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4944 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004945
Jesse Barnese3aef172012-04-10 11:58:03 -07004946 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004947 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004948
Chris Wilson5eddb702010-09-11 13:48:45 +01004949 I915_WRITE(PIPECONF(pipe), pipeconf);
4950 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004951
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004952 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004953
Chris Wilson5eddb702010-09-11 13:48:45 +01004954 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004955 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004956
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004957 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004958
4959 intel_update_watermarks(dev);
4960
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03004961 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
4962
Chris Wilson1f803ee2009-06-06 09:45:59 +01004963 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004964}
4965
Eric Anholtf564048e2011-03-30 13:01:02 -07004966static int intel_crtc_mode_set(struct drm_crtc *crtc,
4967 struct drm_display_mode *mode,
4968 struct drm_display_mode *adjusted_mode,
4969 int x, int y,
4970 struct drm_framebuffer *old_fb)
4971{
4972 struct drm_device *dev = crtc->dev;
4973 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4975 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004976 int ret;
4977
Eric Anholt0b701d22011-03-30 13:01:03 -07004978 drm_vblank_pre_modeset(dev, pipe);
4979
Eric Anholtf564048e2011-03-30 13:01:02 -07004980 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4981 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004982 drm_vblank_post_modeset(dev, pipe);
4983
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004984 if (ret)
4985 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4986 else
4987 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004988
Jesse Barnes79e53942008-11-07 14:24:08 -08004989 return ret;
4990}
4991
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004992static bool intel_eld_uptodate(struct drm_connector *connector,
4993 int reg_eldv, uint32_t bits_eldv,
4994 int reg_elda, uint32_t bits_elda,
4995 int reg_edid)
4996{
4997 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4998 uint8_t *eld = connector->eld;
4999 uint32_t i;
5000
5001 i = I915_READ(reg_eldv);
5002 i &= bits_eldv;
5003
5004 if (!eld[0])
5005 return !i;
5006
5007 if (!i)
5008 return false;
5009
5010 i = I915_READ(reg_elda);
5011 i &= ~bits_elda;
5012 I915_WRITE(reg_elda, i);
5013
5014 for (i = 0; i < eld[2]; i++)
5015 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5016 return false;
5017
5018 return true;
5019}
5020
Wu Fengguange0dac652011-09-05 14:25:34 +08005021static void g4x_write_eld(struct drm_connector *connector,
5022 struct drm_crtc *crtc)
5023{
5024 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5025 uint8_t *eld = connector->eld;
5026 uint32_t eldv;
5027 uint32_t len;
5028 uint32_t i;
5029
5030 i = I915_READ(G4X_AUD_VID_DID);
5031
5032 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5033 eldv = G4X_ELDV_DEVCL_DEVBLC;
5034 else
5035 eldv = G4X_ELDV_DEVCTG;
5036
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005037 if (intel_eld_uptodate(connector,
5038 G4X_AUD_CNTL_ST, eldv,
5039 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5040 G4X_HDMIW_HDMIEDID))
5041 return;
5042
Wu Fengguange0dac652011-09-05 14:25:34 +08005043 i = I915_READ(G4X_AUD_CNTL_ST);
5044 i &= ~(eldv | G4X_ELD_ADDR);
5045 len = (i >> 9) & 0x1f; /* ELD buffer size */
5046 I915_WRITE(G4X_AUD_CNTL_ST, i);
5047
5048 if (!eld[0])
5049 return;
5050
5051 len = min_t(uint8_t, eld[2], len);
5052 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5053 for (i = 0; i < len; i++)
5054 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5055
5056 i = I915_READ(G4X_AUD_CNTL_ST);
5057 i |= eldv;
5058 I915_WRITE(G4X_AUD_CNTL_ST, i);
5059}
5060
5061static void ironlake_write_eld(struct drm_connector *connector,
5062 struct drm_crtc *crtc)
5063{
5064 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5065 uint8_t *eld = connector->eld;
5066 uint32_t eldv;
5067 uint32_t i;
5068 int len;
5069 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005070 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005071 int aud_cntl_st;
5072 int aud_cntrl_st2;
5073
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005074 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005075 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005076 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005077 aud_cntl_st = IBX_AUD_CNTL_ST_A;
5078 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005079 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005080 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005081 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005082 aud_cntl_st = CPT_AUD_CNTL_ST_A;
5083 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005084 }
5085
5086 i = to_intel_crtc(crtc)->pipe;
5087 hdmiw_hdmiedid += i * 0x100;
5088 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005089 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08005090
5091 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5092
5093 i = I915_READ(aud_cntl_st);
5094 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5095 if (!i) {
5096 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5097 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005098 eldv = IBX_ELD_VALIDB;
5099 eldv |= IBX_ELD_VALIDB << 4;
5100 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005101 } else {
5102 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005103 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005104 }
5105
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005106 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5107 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5108 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005109 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5110 } else
5111 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005112
5113 if (intel_eld_uptodate(connector,
5114 aud_cntrl_st2, eldv,
5115 aud_cntl_st, IBX_ELD_ADDRESS,
5116 hdmiw_hdmiedid))
5117 return;
5118
Wu Fengguange0dac652011-09-05 14:25:34 +08005119 i = I915_READ(aud_cntrl_st2);
5120 i &= ~eldv;
5121 I915_WRITE(aud_cntrl_st2, i);
5122
5123 if (!eld[0])
5124 return;
5125
Wu Fengguange0dac652011-09-05 14:25:34 +08005126 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005127 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005128 I915_WRITE(aud_cntl_st, i);
5129
5130 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5131 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5132 for (i = 0; i < len; i++)
5133 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5134
5135 i = I915_READ(aud_cntrl_st2);
5136 i |= eldv;
5137 I915_WRITE(aud_cntrl_st2, i);
5138}
5139
5140void intel_write_eld(struct drm_encoder *encoder,
5141 struct drm_display_mode *mode)
5142{
5143 struct drm_crtc *crtc = encoder->crtc;
5144 struct drm_connector *connector;
5145 struct drm_device *dev = encoder->dev;
5146 struct drm_i915_private *dev_priv = dev->dev_private;
5147
5148 connector = drm_select_eld(encoder, mode);
5149 if (!connector)
5150 return;
5151
5152 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5153 connector->base.id,
5154 drm_get_connector_name(connector),
5155 connector->encoder->base.id,
5156 drm_get_encoder_name(connector->encoder));
5157
5158 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5159
5160 if (dev_priv->display.write_eld)
5161 dev_priv->display.write_eld(connector, crtc);
5162}
5163
Jesse Barnes79e53942008-11-07 14:24:08 -08005164/** Loads the palette/gamma unit for the CRTC with the prepared values */
5165void intel_crtc_load_lut(struct drm_crtc *crtc)
5166{
5167 struct drm_device *dev = crtc->dev;
5168 struct drm_i915_private *dev_priv = dev->dev_private;
5169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005170 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005171 int i;
5172
5173 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005174 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005175 return;
5176
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005177 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005178 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005179 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005180
Jesse Barnes79e53942008-11-07 14:24:08 -08005181 for (i = 0; i < 256; i++) {
5182 I915_WRITE(palreg + 4 * i,
5183 (intel_crtc->lut_r[i] << 16) |
5184 (intel_crtc->lut_g[i] << 8) |
5185 intel_crtc->lut_b[i]);
5186 }
5187}
5188
Chris Wilson560b85b2010-08-07 11:01:38 +01005189static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5190{
5191 struct drm_device *dev = crtc->dev;
5192 struct drm_i915_private *dev_priv = dev->dev_private;
5193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5194 bool visible = base != 0;
5195 u32 cntl;
5196
5197 if (intel_crtc->cursor_visible == visible)
5198 return;
5199
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005200 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005201 if (visible) {
5202 /* On these chipsets we can only modify the base whilst
5203 * the cursor is disabled.
5204 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005205 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005206
5207 cntl &= ~(CURSOR_FORMAT_MASK);
5208 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5209 cntl |= CURSOR_ENABLE |
5210 CURSOR_GAMMA_ENABLE |
5211 CURSOR_FORMAT_ARGB;
5212 } else
5213 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005214 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005215
5216 intel_crtc->cursor_visible = visible;
5217}
5218
5219static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5220{
5221 struct drm_device *dev = crtc->dev;
5222 struct drm_i915_private *dev_priv = dev->dev_private;
5223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5224 int pipe = intel_crtc->pipe;
5225 bool visible = base != 0;
5226
5227 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005228 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005229 if (base) {
5230 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5231 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5232 cntl |= pipe << 28; /* Connect to correct pipe */
5233 } else {
5234 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5235 cntl |= CURSOR_MODE_DISABLE;
5236 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005237 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005238
5239 intel_crtc->cursor_visible = visible;
5240 }
5241 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005242 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005243}
5244
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005245static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5246{
5247 struct drm_device *dev = crtc->dev;
5248 struct drm_i915_private *dev_priv = dev->dev_private;
5249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5250 int pipe = intel_crtc->pipe;
5251 bool visible = base != 0;
5252
5253 if (intel_crtc->cursor_visible != visible) {
5254 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5255 if (base) {
5256 cntl &= ~CURSOR_MODE;
5257 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5258 } else {
5259 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5260 cntl |= CURSOR_MODE_DISABLE;
5261 }
5262 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5263
5264 intel_crtc->cursor_visible = visible;
5265 }
5266 /* and commit changes on next vblank */
5267 I915_WRITE(CURBASE_IVB(pipe), base);
5268}
5269
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005270/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005271static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5272 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005273{
5274 struct drm_device *dev = crtc->dev;
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5277 int pipe = intel_crtc->pipe;
5278 int x = intel_crtc->cursor_x;
5279 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005280 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005281 bool visible;
5282
5283 pos = 0;
5284
Chris Wilson6b383a72010-09-13 13:54:26 +01005285 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005286 base = intel_crtc->cursor_addr;
5287 if (x > (int) crtc->fb->width)
5288 base = 0;
5289
5290 if (y > (int) crtc->fb->height)
5291 base = 0;
5292 } else
5293 base = 0;
5294
5295 if (x < 0) {
5296 if (x + intel_crtc->cursor_width < 0)
5297 base = 0;
5298
5299 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5300 x = -x;
5301 }
5302 pos |= x << CURSOR_X_SHIFT;
5303
5304 if (y < 0) {
5305 if (y + intel_crtc->cursor_height < 0)
5306 base = 0;
5307
5308 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5309 y = -y;
5310 }
5311 pos |= y << CURSOR_Y_SHIFT;
5312
5313 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005314 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005315 return;
5316
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005317 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005318 I915_WRITE(CURPOS_IVB(pipe), pos);
5319 ivb_update_cursor(crtc, base);
5320 } else {
5321 I915_WRITE(CURPOS(pipe), pos);
5322 if (IS_845G(dev) || IS_I865G(dev))
5323 i845_update_cursor(crtc, base);
5324 else
5325 i9xx_update_cursor(crtc, base);
5326 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005327}
5328
Jesse Barnes79e53942008-11-07 14:24:08 -08005329static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005330 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005331 uint32_t handle,
5332 uint32_t width, uint32_t height)
5333{
5334 struct drm_device *dev = crtc->dev;
5335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005337 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005338 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005339 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005340
Zhao Yakui28c97732009-10-09 11:39:41 +08005341 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005342
5343 /* if we want to turn off the cursor ignore width and height */
5344 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005345 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005346 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005347 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005348 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005349 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005350 }
5351
5352 /* Currently we only support 64x64 cursors */
5353 if (width != 64 || height != 64) {
5354 DRM_ERROR("we currently only support 64x64 cursors\n");
5355 return -EINVAL;
5356 }
5357
Chris Wilson05394f32010-11-08 19:18:58 +00005358 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005359 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005360 return -ENOENT;
5361
Chris Wilson05394f32010-11-08 19:18:58 +00005362 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005363 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005364 ret = -ENOMEM;
5365 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005366 }
5367
Dave Airlie71acb5e2008-12-30 20:31:46 +10005368 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005369 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005370 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005371 if (obj->tiling_mode) {
5372 DRM_ERROR("cursor cannot be tiled\n");
5373 ret = -EINVAL;
5374 goto fail_locked;
5375 }
5376
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005377 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005378 if (ret) {
5379 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005380 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005381 }
5382
Chris Wilsond9e86c02010-11-10 16:40:20 +00005383 ret = i915_gem_object_put_fence(obj);
5384 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005385 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005386 goto fail_unpin;
5387 }
5388
Chris Wilson05394f32010-11-08 19:18:58 +00005389 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005390 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005391 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005392 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005393 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5394 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005395 if (ret) {
5396 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005397 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005398 }
Chris Wilson05394f32010-11-08 19:18:58 +00005399 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005400 }
5401
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005402 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04005403 I915_WRITE(CURSIZE, (height << 12) | width);
5404
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005405 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005406 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005407 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005408 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005409 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5410 } else
5411 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005412 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005413 }
Jesse Barnes80824002009-09-10 15:28:06 -07005414
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005415 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005416
5417 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005418 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005419 intel_crtc->cursor_width = width;
5420 intel_crtc->cursor_height = height;
5421
Chris Wilson6b383a72010-09-13 13:54:26 +01005422 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005423
Jesse Barnes79e53942008-11-07 14:24:08 -08005424 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005425fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005426 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005427fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005428 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005429fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005430 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005431 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005432}
5433
5434static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5435{
Jesse Barnes79e53942008-11-07 14:24:08 -08005436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005437
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005438 intel_crtc->cursor_x = x;
5439 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005440
Chris Wilson6b383a72010-09-13 13:54:26 +01005441 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005442
5443 return 0;
5444}
5445
5446/** Sets the color ramps on behalf of RandR */
5447void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5448 u16 blue, int regno)
5449{
5450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5451
5452 intel_crtc->lut_r[regno] = red >> 8;
5453 intel_crtc->lut_g[regno] = green >> 8;
5454 intel_crtc->lut_b[regno] = blue >> 8;
5455}
5456
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005457void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5458 u16 *blue, int regno)
5459{
5460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5461
5462 *red = intel_crtc->lut_r[regno] << 8;
5463 *green = intel_crtc->lut_g[regno] << 8;
5464 *blue = intel_crtc->lut_b[regno] << 8;
5465}
5466
Jesse Barnes79e53942008-11-07 14:24:08 -08005467static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005468 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005469{
James Simmons72034252010-08-03 01:33:19 +01005470 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005472
James Simmons72034252010-08-03 01:33:19 +01005473 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005474 intel_crtc->lut_r[i] = red[i] >> 8;
5475 intel_crtc->lut_g[i] = green[i] >> 8;
5476 intel_crtc->lut_b[i] = blue[i] >> 8;
5477 }
5478
5479 intel_crtc_load_lut(crtc);
5480}
5481
5482/**
5483 * Get a pipe with a simple mode set on it for doing load-based monitor
5484 * detection.
5485 *
5486 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005487 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005489 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005490 * configured for it. In the future, it could choose to temporarily disable
5491 * some outputs to free up a pipe for its use.
5492 *
5493 * \return crtc, or NULL if no pipes are available.
5494 */
5495
5496/* VESA 640x480x72Hz mode to set on the pipe */
5497static struct drm_display_mode load_detect_mode = {
5498 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5499 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5500};
5501
Chris Wilsond2dff872011-04-19 08:36:26 +01005502static struct drm_framebuffer *
5503intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005504 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005505 struct drm_i915_gem_object *obj)
5506{
5507 struct intel_framebuffer *intel_fb;
5508 int ret;
5509
5510 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5511 if (!intel_fb) {
5512 drm_gem_object_unreference_unlocked(&obj->base);
5513 return ERR_PTR(-ENOMEM);
5514 }
5515
5516 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5517 if (ret) {
5518 drm_gem_object_unreference_unlocked(&obj->base);
5519 kfree(intel_fb);
5520 return ERR_PTR(ret);
5521 }
5522
5523 return &intel_fb->base;
5524}
5525
5526static u32
5527intel_framebuffer_pitch_for_width(int width, int bpp)
5528{
5529 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5530 return ALIGN(pitch, 64);
5531}
5532
5533static u32
5534intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5535{
5536 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5537 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5538}
5539
5540static struct drm_framebuffer *
5541intel_framebuffer_create_for_mode(struct drm_device *dev,
5542 struct drm_display_mode *mode,
5543 int depth, int bpp)
5544{
5545 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005546 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005547
5548 obj = i915_gem_alloc_object(dev,
5549 intel_framebuffer_size_for_mode(mode, bpp));
5550 if (obj == NULL)
5551 return ERR_PTR(-ENOMEM);
5552
5553 mode_cmd.width = mode->hdisplay;
5554 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005555 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5556 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005557 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005558
5559 return intel_framebuffer_create(dev, &mode_cmd, obj);
5560}
5561
5562static struct drm_framebuffer *
5563mode_fits_in_fbdev(struct drm_device *dev,
5564 struct drm_display_mode *mode)
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 struct drm_i915_gem_object *obj;
5568 struct drm_framebuffer *fb;
5569
5570 if (dev_priv->fbdev == NULL)
5571 return NULL;
5572
5573 obj = dev_priv->fbdev->ifb.obj;
5574 if (obj == NULL)
5575 return NULL;
5576
5577 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005578 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5579 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005580 return NULL;
5581
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005582 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005583 return NULL;
5584
5585 return fb;
5586}
5587
Chris Wilson71731882011-04-19 23:10:58 +01005588bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5589 struct drm_connector *connector,
5590 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005591 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005592{
5593 struct intel_crtc *intel_crtc;
5594 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005595 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005596 struct drm_crtc *crtc = NULL;
5597 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005598 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005599 int i = -1;
5600
Chris Wilsond2dff872011-04-19 08:36:26 +01005601 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5602 connector->base.id, drm_get_connector_name(connector),
5603 encoder->base.id, drm_get_encoder_name(encoder));
5604
Jesse Barnes79e53942008-11-07 14:24:08 -08005605 /*
5606 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005607 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005608 * - if the connector already has an assigned crtc, use it (but make
5609 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005610 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005611 * - try to find the first unused crtc that can drive this connector,
5612 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005613 */
5614
5615 /* See if we already have a CRTC for this connector */
5616 if (encoder->crtc) {
5617 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005618
Jesse Barnes79e53942008-11-07 14:24:08 -08005619 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005620 old->dpms_mode = intel_crtc->dpms_mode;
5621 old->load_detect_temp = false;
5622
5623 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005624 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005625 struct drm_encoder_helper_funcs *encoder_funcs;
5626 struct drm_crtc_helper_funcs *crtc_funcs;
5627
Jesse Barnes79e53942008-11-07 14:24:08 -08005628 crtc_funcs = crtc->helper_private;
5629 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005630
5631 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005632 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5633 }
Chris Wilson8261b192011-04-19 23:18:09 +01005634
Chris Wilson71731882011-04-19 23:10:58 +01005635 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 }
5637
5638 /* Find an unused one (if possible) */
5639 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5640 i++;
5641 if (!(encoder->possible_crtcs & (1 << i)))
5642 continue;
5643 if (!possible_crtc->enabled) {
5644 crtc = possible_crtc;
5645 break;
5646 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005647 }
5648
5649 /*
5650 * If we didn't find an unused CRTC, don't use any.
5651 */
5652 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005653 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5654 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 }
5656
5657 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005658 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005659
5660 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005661 old->dpms_mode = intel_crtc->dpms_mode;
5662 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005663 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005664
Chris Wilson64927112011-04-20 07:25:26 +01005665 if (!mode)
5666 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005667
Chris Wilsond2dff872011-04-19 08:36:26 +01005668 old_fb = crtc->fb;
5669
5670 /* We need a framebuffer large enough to accommodate all accesses
5671 * that the plane may generate whilst we perform load detection.
5672 * We can not rely on the fbcon either being present (we get called
5673 * during its initialisation to detect all boot displays, or it may
5674 * not even exist) or that it is large enough to satisfy the
5675 * requested mode.
5676 */
5677 crtc->fb = mode_fits_in_fbdev(dev, mode);
5678 if (crtc->fb == NULL) {
5679 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5680 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5681 old->release_fb = crtc->fb;
5682 } else
5683 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5684 if (IS_ERR(crtc->fb)) {
5685 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5686 crtc->fb = old_fb;
5687 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005688 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005689
5690 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005691 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005692 if (old->release_fb)
5693 old->release_fb->funcs->destroy(old->release_fb);
5694 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005695 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 }
Chris Wilson71731882011-04-19 23:10:58 +01005697
Jesse Barnes79e53942008-11-07 14:24:08 -08005698 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005699 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005700
Chris Wilson71731882011-04-19 23:10:58 +01005701 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005702}
5703
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005704void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005705 struct drm_connector *connector,
5706 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005707{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005708 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005709 struct drm_device *dev = encoder->dev;
5710 struct drm_crtc *crtc = encoder->crtc;
5711 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5712 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5713
Chris Wilsond2dff872011-04-19 08:36:26 +01005714 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5715 connector->base.id, drm_get_connector_name(connector),
5716 encoder->base.id, drm_get_encoder_name(encoder));
5717
Chris Wilson8261b192011-04-19 23:18:09 +01005718 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005719 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005720 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005721
5722 if (old->release_fb)
5723 old->release_fb->funcs->destroy(old->release_fb);
5724
Chris Wilson0622a532011-04-21 09:32:11 +01005725 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005726 }
5727
Eric Anholtc751ce42010-03-25 11:48:48 -07005728 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005729 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5730 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005731 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005732 }
5733}
5734
5735/* Returns the clock of the currently programmed mode of the given pipe. */
5736static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5737{
5738 struct drm_i915_private *dev_priv = dev->dev_private;
5739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5740 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005741 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005742 u32 fp;
5743 intel_clock_t clock;
5744
5745 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005746 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005747 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005748 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005749
5750 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005751 if (IS_PINEVIEW(dev)) {
5752 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5753 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005754 } else {
5755 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5756 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5757 }
5758
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005759 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005760 if (IS_PINEVIEW(dev))
5761 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5762 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005763 else
5764 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005765 DPLL_FPA01_P1_POST_DIV_SHIFT);
5766
5767 switch (dpll & DPLL_MODE_MASK) {
5768 case DPLLB_MODE_DAC_SERIAL:
5769 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5770 5 : 10;
5771 break;
5772 case DPLLB_MODE_LVDS:
5773 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5774 7 : 14;
5775 break;
5776 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005777 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005778 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5779 return 0;
5780 }
5781
5782 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005783 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005784 } else {
5785 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5786
5787 if (is_lvds) {
5788 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5789 DPLL_FPA01_P1_POST_DIV_SHIFT);
5790 clock.p2 = 14;
5791
5792 if ((dpll & PLL_REF_INPUT_MASK) ==
5793 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5794 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005795 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005796 } else
Shaohua Li21778322009-02-23 15:19:16 +08005797 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005798 } else {
5799 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5800 clock.p1 = 2;
5801 else {
5802 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5803 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5804 }
5805 if (dpll & PLL_P2_DIVIDE_BY_4)
5806 clock.p2 = 4;
5807 else
5808 clock.p2 = 2;
5809
Shaohua Li21778322009-02-23 15:19:16 +08005810 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005811 }
5812 }
5813
5814 /* XXX: It would be nice to validate the clocks, but we can't reuse
5815 * i830PllIsValid() because it relies on the xf86_config connector
5816 * configuration being accurate, which it isn't necessarily.
5817 */
5818
5819 return clock.dot;
5820}
5821
5822/** Returns the currently programmed mode of the given pipe. */
5823struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5824 struct drm_crtc *crtc)
5825{
Jesse Barnes548f2452011-02-17 10:40:53 -08005826 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5828 int pipe = intel_crtc->pipe;
5829 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005830 int htot = I915_READ(HTOTAL(pipe));
5831 int hsync = I915_READ(HSYNC(pipe));
5832 int vtot = I915_READ(VTOTAL(pipe));
5833 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005834
5835 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5836 if (!mode)
5837 return NULL;
5838
5839 mode->clock = intel_crtc_clock_get(dev, crtc);
5840 mode->hdisplay = (htot & 0xffff) + 1;
5841 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5842 mode->hsync_start = (hsync & 0xffff) + 1;
5843 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5844 mode->vdisplay = (vtot & 0xffff) + 1;
5845 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5846 mode->vsync_start = (vsync & 0xffff) + 1;
5847 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5848
5849 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005850
5851 return mode;
5852}
5853
Jesse Barnes652c3932009-08-17 13:31:43 -07005854#define GPU_IDLE_TIMEOUT 500 /* ms */
5855
5856/* When this timer fires, we've been idle for awhile */
5857static void intel_gpu_idle_timer(unsigned long arg)
5858{
5859 struct drm_device *dev = (struct drm_device *)arg;
5860 drm_i915_private_t *dev_priv = dev->dev_private;
5861
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005862 if (!list_empty(&dev_priv->mm.active_list)) {
5863 /* Still processing requests, so just re-arm the timer. */
5864 mod_timer(&dev_priv->idle_timer, jiffies +
5865 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5866 return;
5867 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005868
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005869 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005870 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005871}
5872
Jesse Barnes652c3932009-08-17 13:31:43 -07005873#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5874
5875static void intel_crtc_idle_timer(unsigned long arg)
5876{
5877 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5878 struct drm_crtc *crtc = &intel_crtc->base;
5879 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005880 struct intel_framebuffer *intel_fb;
5881
5882 intel_fb = to_intel_framebuffer(crtc->fb);
5883 if (intel_fb && intel_fb->obj->active) {
5884 /* The framebuffer is still being accessed by the GPU. */
5885 mod_timer(&intel_crtc->idle_timer, jiffies +
5886 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5887 return;
5888 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005889
Jesse Barnes652c3932009-08-17 13:31:43 -07005890 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005891 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005892}
5893
Daniel Vetter3dec0092010-08-20 21:40:52 +02005894static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005895{
5896 struct drm_device *dev = crtc->dev;
5897 drm_i915_private_t *dev_priv = dev->dev_private;
5898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5899 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005900 int dpll_reg = DPLL(pipe);
5901 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005902
Eric Anholtbad720f2009-10-22 16:11:14 -07005903 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005904 return;
5905
5906 if (!dev_priv->lvds_downclock_avail)
5907 return;
5908
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005909 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005910 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005911 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005912
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005913 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005914
5915 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5916 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005917 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005918
Jesse Barnes652c3932009-08-17 13:31:43 -07005919 dpll = I915_READ(dpll_reg);
5920 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005921 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005922 }
5923
5924 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005925 mod_timer(&intel_crtc->idle_timer, jiffies +
5926 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005927}
5928
5929static void intel_decrease_pllclock(struct drm_crtc *crtc)
5930{
5931 struct drm_device *dev = crtc->dev;
5932 drm_i915_private_t *dev_priv = dev->dev_private;
5933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005934
Eric Anholtbad720f2009-10-22 16:11:14 -07005935 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005936 return;
5937
5938 if (!dev_priv->lvds_downclock_avail)
5939 return;
5940
5941 /*
5942 * Since this is called by a timer, we should never get here in
5943 * the manual case.
5944 */
5945 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005946 int pipe = intel_crtc->pipe;
5947 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005948 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005949
Zhao Yakui44d98a62009-10-09 11:39:40 +08005950 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005951
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005952 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005953
Chris Wilson074b5e12012-05-02 12:07:06 +01005954 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005955 dpll |= DISPLAY_RATE_SELECT_FPA1;
5956 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005957 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005958 dpll = I915_READ(dpll_reg);
5959 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005960 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005961 }
5962
5963}
5964
5965/**
5966 * intel_idle_update - adjust clocks for idleness
5967 * @work: work struct
5968 *
5969 * Either the GPU or display (or both) went idle. Check the busy status
5970 * here and adjust the CRTC and GPU clocks as necessary.
5971 */
5972static void intel_idle_update(struct work_struct *work)
5973{
5974 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5975 idle_work);
5976 struct drm_device *dev = dev_priv->dev;
5977 struct drm_crtc *crtc;
5978 struct intel_crtc *intel_crtc;
5979
5980 if (!i915_powersave)
5981 return;
5982
5983 mutex_lock(&dev->struct_mutex);
5984
Jesse Barnes7648fa92010-05-20 14:28:11 -07005985 i915_update_gfx_val(dev_priv);
5986
Jesse Barnes652c3932009-08-17 13:31:43 -07005987 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5988 /* Skip inactive CRTCs */
5989 if (!crtc->fb)
5990 continue;
5991
5992 intel_crtc = to_intel_crtc(crtc);
5993 if (!intel_crtc->busy)
5994 intel_decrease_pllclock(crtc);
5995 }
5996
Li Peng45ac22c2010-06-12 23:38:35 +08005997
Jesse Barnes652c3932009-08-17 13:31:43 -07005998 mutex_unlock(&dev->struct_mutex);
5999}
6000
6001/**
6002 * intel_mark_busy - mark the GPU and possibly the display busy
6003 * @dev: drm device
6004 * @obj: object we're operating on
6005 *
6006 * Callers can use this function to indicate that the GPU is busy processing
6007 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6008 * buffer), we'll also mark the display as busy, so we know to increase its
6009 * clock frequency.
6010 */
Chris Wilson05394f32010-11-08 19:18:58 +00006011void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006012{
6013 drm_i915_private_t *dev_priv = dev->dev_private;
6014 struct drm_crtc *crtc = NULL;
6015 struct intel_framebuffer *intel_fb;
6016 struct intel_crtc *intel_crtc;
6017
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006018 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6019 return;
6020
Chris Wilson91041832012-04-26 11:28:42 +01006021 if (!dev_priv->busy) {
6022 intel_sanitize_pm(dev);
Chris Wilson28cf7982009-11-30 01:08:56 +00006023 dev_priv->busy = true;
Chris Wilson91041832012-04-26 11:28:42 +01006024 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00006025 mod_timer(&dev_priv->idle_timer, jiffies +
6026 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006027
Chris Wilsonacb87df2012-05-03 15:47:57 +01006028 if (obj == NULL)
6029 return;
6030
Jesse Barnes652c3932009-08-17 13:31:43 -07006031 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6032 if (!crtc->fb)
6033 continue;
6034
6035 intel_crtc = to_intel_crtc(crtc);
6036 intel_fb = to_intel_framebuffer(crtc->fb);
6037 if (intel_fb->obj == obj) {
6038 if (!intel_crtc->busy) {
6039 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006040 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006041 intel_crtc->busy = true;
6042 } else {
6043 /* Busy -> busy, put off timer */
6044 mod_timer(&intel_crtc->idle_timer, jiffies +
6045 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6046 }
6047 }
6048 }
6049}
6050
Jesse Barnes79e53942008-11-07 14:24:08 -08006051static void intel_crtc_destroy(struct drm_crtc *crtc)
6052{
6053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006054 struct drm_device *dev = crtc->dev;
6055 struct intel_unpin_work *work;
6056 unsigned long flags;
6057
6058 spin_lock_irqsave(&dev->event_lock, flags);
6059 work = intel_crtc->unpin_work;
6060 intel_crtc->unpin_work = NULL;
6061 spin_unlock_irqrestore(&dev->event_lock, flags);
6062
6063 if (work) {
6064 cancel_work_sync(&work->work);
6065 kfree(work);
6066 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006067
6068 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006069
Jesse Barnes79e53942008-11-07 14:24:08 -08006070 kfree(intel_crtc);
6071}
6072
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006073static void intel_unpin_work_fn(struct work_struct *__work)
6074{
6075 struct intel_unpin_work *work =
6076 container_of(__work, struct intel_unpin_work, work);
6077
6078 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006079 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006080 drm_gem_object_unreference(&work->pending_flip_obj->base);
6081 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006082
Chris Wilson7782de32011-07-08 12:22:41 +01006083 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006084 mutex_unlock(&work->dev->struct_mutex);
6085 kfree(work);
6086}
6087
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006088static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006089 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006090{
6091 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6093 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006094 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006095 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006096 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006097 unsigned long flags;
6098
6099 /* Ignore early vblank irqs */
6100 if (intel_crtc == NULL)
6101 return;
6102
Mario Kleiner49b14a52010-12-09 07:00:07 +01006103 do_gettimeofday(&tnow);
6104
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006105 spin_lock_irqsave(&dev->event_lock, flags);
6106 work = intel_crtc->unpin_work;
6107 if (work == NULL || !work->pending) {
6108 spin_unlock_irqrestore(&dev->event_lock, flags);
6109 return;
6110 }
6111
6112 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006113
6114 if (work->event) {
6115 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006116 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006117
6118 /* Called before vblank count and timestamps have
6119 * been updated for the vblank interval of flip
6120 * completion? Need to increment vblank count and
6121 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006122 * to account for this. We assume this happened if we
6123 * get called over 0.9 frame durations after the last
6124 * timestamped vblank.
6125 *
6126 * This calculation can not be used with vrefresh rates
6127 * below 5Hz (10Hz to be on the safe side) without
6128 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006129 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006130 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6131 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006132 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006133 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6134 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006135 }
6136
Mario Kleiner49b14a52010-12-09 07:00:07 +01006137 e->event.tv_sec = tvbl.tv_sec;
6138 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006139
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006140 list_add_tail(&e->base.link,
6141 &e->base.file_priv->event_list);
6142 wake_up_interruptible(&e->base.file_priv->event_wait);
6143 }
6144
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006145 drm_vblank_put(dev, intel_crtc->pipe);
6146
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006147 spin_unlock_irqrestore(&dev->event_lock, flags);
6148
Chris Wilson05394f32010-11-08 19:18:58 +00006149 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006150
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006151 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006152 &obj->pending_flip.counter);
6153 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006154 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006155
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006156 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006157
6158 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006159}
6160
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006161void intel_finish_page_flip(struct drm_device *dev, int pipe)
6162{
6163 drm_i915_private_t *dev_priv = dev->dev_private;
6164 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6165
Mario Kleiner49b14a52010-12-09 07:00:07 +01006166 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006167}
6168
6169void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6170{
6171 drm_i915_private_t *dev_priv = dev->dev_private;
6172 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6173
Mario Kleiner49b14a52010-12-09 07:00:07 +01006174 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006175}
6176
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006177void intel_prepare_page_flip(struct drm_device *dev, int plane)
6178{
6179 drm_i915_private_t *dev_priv = dev->dev_private;
6180 struct intel_crtc *intel_crtc =
6181 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6182 unsigned long flags;
6183
6184 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006185 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006186 if ((++intel_crtc->unpin_work->pending) > 1)
6187 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006188 } else {
6189 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6190 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006191 spin_unlock_irqrestore(&dev->event_lock, flags);
6192}
6193
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006194static int intel_gen2_queue_flip(struct drm_device *dev,
6195 struct drm_crtc *crtc,
6196 struct drm_framebuffer *fb,
6197 struct drm_i915_gem_object *obj)
6198{
6199 struct drm_i915_private *dev_priv = dev->dev_private;
6200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006201 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006202 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006203 int ret;
6204
Daniel Vetter6d90c952012-04-26 23:28:05 +02006205 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006206 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006207 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006208
Daniel Vetter6d90c952012-04-26 23:28:05 +02006209 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006210 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006211 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006212
6213 /* Can't queue multiple flips, so wait for the previous
6214 * one to finish before executing the next.
6215 */
6216 if (intel_crtc->plane)
6217 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6218 else
6219 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006220 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6221 intel_ring_emit(ring, MI_NOOP);
6222 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6223 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6224 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006225 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006226 intel_ring_emit(ring, 0); /* aux display base address, unused */
6227 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006228 return 0;
6229
6230err_unpin:
6231 intel_unpin_fb_obj(obj);
6232err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006233 return ret;
6234}
6235
6236static int intel_gen3_queue_flip(struct drm_device *dev,
6237 struct drm_crtc *crtc,
6238 struct drm_framebuffer *fb,
6239 struct drm_i915_gem_object *obj)
6240{
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006243 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006244 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006245 int ret;
6246
Daniel Vetter6d90c952012-04-26 23:28:05 +02006247 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006248 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006249 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006250
Daniel Vetter6d90c952012-04-26 23:28:05 +02006251 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006252 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006253 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006254
6255 if (intel_crtc->plane)
6256 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6257 else
6258 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006259 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6260 intel_ring_emit(ring, MI_NOOP);
6261 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6262 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6263 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006264 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006265 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006266
Daniel Vetter6d90c952012-04-26 23:28:05 +02006267 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006268 return 0;
6269
6270err_unpin:
6271 intel_unpin_fb_obj(obj);
6272err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006273 return ret;
6274}
6275
6276static int intel_gen4_queue_flip(struct drm_device *dev,
6277 struct drm_crtc *crtc,
6278 struct drm_framebuffer *fb,
6279 struct drm_i915_gem_object *obj)
6280{
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6283 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006284 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006285 int ret;
6286
Daniel Vetter6d90c952012-04-26 23:28:05 +02006287 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006288 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006289 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006290
Daniel Vetter6d90c952012-04-26 23:28:05 +02006291 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006292 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006293 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006294
6295 /* i965+ uses the linear or tiled offsets from the
6296 * Display Registers (which do not change across a page-flip)
6297 * so we need only reprogram the base address.
6298 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006299 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6300 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6301 intel_ring_emit(ring, fb->pitches[0]);
6302 intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006303
6304 /* XXX Enabling the panel-fitter across page-flip is so far
6305 * untested on non-native modes, so ignore it for now.
6306 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6307 */
6308 pf = 0;
6309 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006310 intel_ring_emit(ring, pf | pipesrc);
6311 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006312 return 0;
6313
6314err_unpin:
6315 intel_unpin_fb_obj(obj);
6316err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006317 return ret;
6318}
6319
6320static int intel_gen6_queue_flip(struct drm_device *dev,
6321 struct drm_crtc *crtc,
6322 struct drm_framebuffer *fb,
6323 struct drm_i915_gem_object *obj)
6324{
6325 struct drm_i915_private *dev_priv = dev->dev_private;
6326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006327 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006328 uint32_t pf, pipesrc;
6329 int ret;
6330
Daniel Vetter6d90c952012-04-26 23:28:05 +02006331 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006332 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006333 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006334
Daniel Vetter6d90c952012-04-26 23:28:05 +02006335 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006336 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006337 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006338
Daniel Vetter6d90c952012-04-26 23:28:05 +02006339 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6340 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6341 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
6342 intel_ring_emit(ring, obj->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006343
Chris Wilson99d9acd2012-04-17 20:37:00 +01006344 /* Contrary to the suggestions in the documentation,
6345 * "Enable Panel Fitter" does not seem to be required when page
6346 * flipping with a non-native mode, and worse causes a normal
6347 * modeset to fail.
6348 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6349 */
6350 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006351 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006352 intel_ring_emit(ring, pf | pipesrc);
6353 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006354 return 0;
6355
6356err_unpin:
6357 intel_unpin_fb_obj(obj);
6358err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006359 return ret;
6360}
6361
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006362/*
6363 * On gen7 we currently use the blit ring because (in early silicon at least)
6364 * the render ring doesn't give us interrpts for page flip completion, which
6365 * means clients will hang after the first flip is queued. Fortunately the
6366 * blit ring generates interrupts properly, so use it instead.
6367 */
6368static int intel_gen7_queue_flip(struct drm_device *dev,
6369 struct drm_crtc *crtc,
6370 struct drm_framebuffer *fb,
6371 struct drm_i915_gem_object *obj)
6372{
6373 struct drm_i915_private *dev_priv = dev->dev_private;
6374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6375 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006376 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006377 int ret;
6378
6379 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6380 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006381 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006382
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006383 switch(intel_crtc->plane) {
6384 case PLANE_A:
6385 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6386 break;
6387 case PLANE_B:
6388 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6389 break;
6390 case PLANE_C:
6391 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6392 break;
6393 default:
6394 WARN_ONCE(1, "unknown plane in flip command\n");
6395 ret = -ENODEV;
6396 goto err;
6397 }
6398
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006399 ret = intel_ring_begin(ring, 4);
6400 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006401 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006402
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006403 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006404 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006405 intel_ring_emit(ring, (obj->gtt_offset));
6406 intel_ring_emit(ring, (MI_NOOP));
6407 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006408 return 0;
6409
6410err_unpin:
6411 intel_unpin_fb_obj(obj);
6412err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006413 return ret;
6414}
6415
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006416static int intel_default_queue_flip(struct drm_device *dev,
6417 struct drm_crtc *crtc,
6418 struct drm_framebuffer *fb,
6419 struct drm_i915_gem_object *obj)
6420{
6421 return -ENODEV;
6422}
6423
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006424static int intel_crtc_page_flip(struct drm_crtc *crtc,
6425 struct drm_framebuffer *fb,
6426 struct drm_pending_vblank_event *event)
6427{
6428 struct drm_device *dev = crtc->dev;
6429 struct drm_i915_private *dev_priv = dev->dev_private;
6430 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006431 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6433 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006434 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006435 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006436
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03006437 /* Can't change pixel format via MI display flips. */
6438 if (fb->pixel_format != crtc->fb->pixel_format)
6439 return -EINVAL;
6440
6441 /*
6442 * TILEOFF/LINOFF registers can't be changed via MI display flips.
6443 * Note that pitch changes could also affect these register.
6444 */
6445 if (INTEL_INFO(dev)->gen > 3 &&
6446 (fb->offsets[0] != crtc->fb->offsets[0] ||
6447 fb->pitches[0] != crtc->fb->pitches[0]))
6448 return -EINVAL;
6449
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006450 work = kzalloc(sizeof *work, GFP_KERNEL);
6451 if (work == NULL)
6452 return -ENOMEM;
6453
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006454 work->event = event;
6455 work->dev = crtc->dev;
6456 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006457 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006458 INIT_WORK(&work->work, intel_unpin_work_fn);
6459
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006460 ret = drm_vblank_get(dev, intel_crtc->pipe);
6461 if (ret)
6462 goto free_work;
6463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006464 /* We borrow the event spin lock for protecting unpin_work */
6465 spin_lock_irqsave(&dev->event_lock, flags);
6466 if (intel_crtc->unpin_work) {
6467 spin_unlock_irqrestore(&dev->event_lock, flags);
6468 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006469 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006470
6471 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006472 return -EBUSY;
6473 }
6474 intel_crtc->unpin_work = work;
6475 spin_unlock_irqrestore(&dev->event_lock, flags);
6476
6477 intel_fb = to_intel_framebuffer(fb);
6478 obj = intel_fb->obj;
6479
Chris Wilson468f0b42010-05-27 13:18:13 +01006480 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006481
Jesse Barnes75dfca82010-02-10 15:09:44 -08006482 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006483 drm_gem_object_reference(&work->old_fb_obj->base);
6484 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006485
6486 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006487
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006488 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006489
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006490 work->enable_stall_check = true;
6491
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006492 /* Block clients from rendering to the new back buffer until
6493 * the flip occurs and the object is no longer visible.
6494 */
Chris Wilson05394f32010-11-08 19:18:58 +00006495 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006496
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006497 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6498 if (ret)
6499 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006500
Chris Wilson7782de32011-07-08 12:22:41 +01006501 intel_disable_fbc(dev);
Chris Wilsonacb87df2012-05-03 15:47:57 +01006502 intel_mark_busy(dev, obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006503 mutex_unlock(&dev->struct_mutex);
6504
Jesse Barnese5510fa2010-07-01 16:48:37 -07006505 trace_i915_flip_request(intel_crtc->plane, obj);
6506
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006507 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006508
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006509cleanup_pending:
6510 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006511 drm_gem_object_unreference(&work->old_fb_obj->base);
6512 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006513 mutex_unlock(&dev->struct_mutex);
6514
6515 spin_lock_irqsave(&dev->event_lock, flags);
6516 intel_crtc->unpin_work = NULL;
6517 spin_unlock_irqrestore(&dev->event_lock, flags);
6518
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006519 drm_vblank_put(dev, intel_crtc->pipe);
6520free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006521 kfree(work);
6522
6523 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006524}
6525
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006526static void intel_sanitize_modesetting(struct drm_device *dev,
6527 int pipe, int plane)
6528{
6529 struct drm_i915_private *dev_priv = dev->dev_private;
6530 u32 reg, val;
Daniel Vettera9dcf842012-05-13 22:29:25 +02006531 int i;
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006532
Chris Wilsonf47166d2012-03-22 15:00:50 +00006533 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vettera9dcf842012-05-13 22:29:25 +02006534 for_each_pipe(i) {
6535 reg = PIPECONF(i);
Chris Wilsonf47166d2012-03-22 15:00:50 +00006536 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6537 }
6538
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006539 if (HAS_PCH_SPLIT(dev))
6540 return;
6541
6542 /* Who knows what state these registers were left in by the BIOS or
6543 * grub?
6544 *
6545 * If we leave the registers in a conflicting state (e.g. with the
6546 * display plane reading from the other pipe than the one we intend
6547 * to use) then when we attempt to teardown the active mode, we will
6548 * not disable the pipes and planes in the correct order -- leaving
6549 * a plane reading from a disabled pipe and possibly leading to
6550 * undefined behaviour.
6551 */
6552
6553 reg = DSPCNTR(plane);
6554 val = I915_READ(reg);
6555
6556 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6557 return;
6558 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6559 return;
6560
6561 /* This display plane is active and attached to the other CPU pipe. */
6562 pipe = !pipe;
6563
6564 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006565 intel_disable_plane(dev_priv, plane, pipe);
6566 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006567}
Jesse Barnes79e53942008-11-07 14:24:08 -08006568
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006569static void intel_crtc_reset(struct drm_crtc *crtc)
6570{
6571 struct drm_device *dev = crtc->dev;
6572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6573
6574 /* Reset flags back to the 'unknown' status so that they
6575 * will be correctly set on the initial modeset.
6576 */
6577 intel_crtc->dpms_mode = -1;
6578
6579 /* We need to fix up any BIOS configuration that conflicts with
6580 * our expectations.
6581 */
6582 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6583}
6584
6585static struct drm_crtc_helper_funcs intel_helper_funcs = {
6586 .dpms = intel_crtc_dpms,
6587 .mode_fixup = intel_crtc_mode_fixup,
6588 .mode_set = intel_crtc_mode_set,
6589 .mode_set_base = intel_pipe_set_base,
6590 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6591 .load_lut = intel_crtc_load_lut,
6592 .disable = intel_crtc_disable,
6593};
6594
6595static const struct drm_crtc_funcs intel_crtc_funcs = {
6596 .reset = intel_crtc_reset,
6597 .cursor_set = intel_crtc_cursor_set,
6598 .cursor_move = intel_crtc_cursor_move,
6599 .gamma_set = intel_crtc_gamma_set,
6600 .set_config = drm_crtc_helper_set_config,
6601 .destroy = intel_crtc_destroy,
6602 .page_flip = intel_crtc_page_flip,
6603};
6604
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006605static void intel_pch_pll_init(struct drm_device *dev)
6606{
6607 drm_i915_private_t *dev_priv = dev->dev_private;
6608 int i;
6609
6610 if (dev_priv->num_pch_pll == 0) {
6611 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6612 return;
6613 }
6614
6615 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6616 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6617 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6618 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6619 }
6620}
6621
Hannes Ederb358d0a2008-12-18 21:18:47 +01006622static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006623{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006624 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006625 struct intel_crtc *intel_crtc;
6626 int i;
6627
6628 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6629 if (intel_crtc == NULL)
6630 return;
6631
6632 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6633
6634 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006635 for (i = 0; i < 256; i++) {
6636 intel_crtc->lut_r[i] = i;
6637 intel_crtc->lut_g[i] = i;
6638 intel_crtc->lut_b[i] = i;
6639 }
6640
Jesse Barnes80824002009-09-10 15:28:06 -07006641 /* Swap pipes & planes for FBC on pre-965 */
6642 intel_crtc->pipe = pipe;
6643 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006644 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006645 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006646 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006647 }
6648
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006649 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6650 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6651 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6652 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6653
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006654 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006655 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006656 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006657
6658 if (HAS_PCH_SPLIT(dev)) {
6659 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6660 intel_helper_funcs.commit = ironlake_crtc_commit;
6661 } else {
6662 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6663 intel_helper_funcs.commit = i9xx_crtc_commit;
6664 }
6665
Jesse Barnes79e53942008-11-07 14:24:08 -08006666 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6667
Jesse Barnes652c3932009-08-17 13:31:43 -07006668 intel_crtc->busy = false;
6669
6670 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6671 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006672}
6673
Carl Worth08d7b3d2009-04-29 14:43:54 -07006674int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006675 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006676{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006677 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006678 struct drm_mode_object *drmmode_obj;
6679 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006680
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006681 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6682 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006683
Daniel Vetterc05422d2009-08-11 16:05:30 +02006684 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6685 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006686
Daniel Vetterc05422d2009-08-11 16:05:30 +02006687 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006688 DRM_ERROR("no such CRTC id\n");
6689 return -EINVAL;
6690 }
6691
Daniel Vetterc05422d2009-08-11 16:05:30 +02006692 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6693 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006694
Daniel Vetterc05422d2009-08-11 16:05:30 +02006695 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006696}
6697
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006698static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006699{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006700 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006701 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006702 int entry = 0;
6703
Chris Wilson4ef69c72010-09-09 15:14:28 +01006704 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6705 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006706 index_mask |= (1 << entry);
6707 entry++;
6708 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006709
Jesse Barnes79e53942008-11-07 14:24:08 -08006710 return index_mask;
6711}
6712
Chris Wilson4d302442010-12-14 19:21:29 +00006713static bool has_edp_a(struct drm_device *dev)
6714{
6715 struct drm_i915_private *dev_priv = dev->dev_private;
6716
6717 if (!IS_MOBILE(dev))
6718 return false;
6719
6720 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6721 return false;
6722
6723 if (IS_GEN5(dev) &&
6724 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6725 return false;
6726
6727 return true;
6728}
6729
Jesse Barnes79e53942008-11-07 14:24:08 -08006730static void intel_setup_outputs(struct drm_device *dev)
6731{
Eric Anholt725e30a2009-01-22 13:01:02 -08006732 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006733 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006734 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006735 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006737 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006738 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6739 /* disable the panel fitter on everything but LVDS */
6740 I915_WRITE(PFIT_CONTROL, 0);
6741 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006742
Eric Anholtbad720f2009-10-22 16:11:14 -07006743 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006744 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006745
Chris Wilson4d302442010-12-14 19:21:29 +00006746 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006747 intel_dp_init(dev, DP_A);
6748
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006749 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6750 intel_dp_init(dev, PCH_DP_D);
6751 }
6752
6753 intel_crt_init(dev);
6754
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03006755 if (IS_HASWELL(dev)) {
6756 int found;
6757
6758 /* Haswell uses DDI functions to detect digital outputs */
6759 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
6760 /* DDI A only supports eDP */
6761 if (found)
6762 intel_ddi_init(dev, PORT_A);
6763
6764 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
6765 * register */
6766 found = I915_READ(SFUSE_STRAP);
6767
6768 if (found & SFUSE_STRAP_DDIB_DETECTED)
6769 intel_ddi_init(dev, PORT_B);
6770 if (found & SFUSE_STRAP_DDIC_DETECTED)
6771 intel_ddi_init(dev, PORT_C);
6772 if (found & SFUSE_STRAP_DDID_DETECTED)
6773 intel_ddi_init(dev, PORT_D);
6774 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006775 int found;
6776
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006777 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006778 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006779 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006780 if (!found)
6781 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006782 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6783 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006784 }
6785
6786 if (I915_READ(HDMIC) & PORT_DETECTED)
6787 intel_hdmi_init(dev, HDMIC);
6788
Jesse Barnesb708a1d2012-06-11 14:39:56 -04006789 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006790 intel_hdmi_init(dev, HDMID);
6791
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006792 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6793 intel_dp_init(dev, PCH_DP_C);
6794
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006795 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006796 intel_dp_init(dev, PCH_DP_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006797 } else if (IS_VALLEYVIEW(dev)) {
6798 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006799
Jesse Barnes4a87d652012-06-15 11:55:16 -07006800 if (I915_READ(SDVOB) & PORT_DETECTED) {
6801 /* SDVOB multiplex with HDMIB */
6802 found = intel_sdvo_init(dev, SDVOB, true);
6803 if (!found)
6804 intel_hdmi_init(dev, SDVOB);
6805 if (!found && (I915_READ(DP_B) & DP_DETECTED))
6806 intel_dp_init(dev, DP_B);
6807 }
6808
6809 if (I915_READ(SDVOC) & PORT_DETECTED)
6810 intel_hdmi_init(dev, SDVOC);
6811
6812 /* Shares lanes with HDMI on SDVOC */
6813 if (I915_READ(DP_C) & DP_DETECTED)
6814 intel_dp_init(dev, DP_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08006815 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006816 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006817
Eric Anholt725e30a2009-01-22 13:01:02 -08006818 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006819 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006820 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006821 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6822 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006823 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006824 }
Ma Ling27185ae2009-08-24 13:50:23 +08006825
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006826 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6827 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006828 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006829 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006830 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006831
6832 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006833
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006834 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6835 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006836 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006837 }
Ma Ling27185ae2009-08-24 13:50:23 +08006838
6839 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6840
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006841 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6842 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006843 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006844 }
6845 if (SUPPORTS_INTEGRATED_DP(dev)) {
6846 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006847 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006848 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006849 }
Ma Ling27185ae2009-08-24 13:50:23 +08006850
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006851 if (SUPPORTS_INTEGRATED_DP(dev) &&
6852 (I915_READ(DP_D) & DP_DETECTED)) {
6853 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006854 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006855 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006856 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006857 intel_dvo_init(dev);
6858
Zhenyu Wang103a1962009-11-27 11:44:36 +08006859 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006860 intel_tv_init(dev);
6861
Chris Wilson4ef69c72010-09-09 15:14:28 +01006862 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6863 encoder->base.possible_crtcs = encoder->crtc_mask;
6864 encoder->base.possible_clones =
6865 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006866 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006867
Chris Wilson2c7111d2011-03-29 10:40:27 +01006868 /* disable all the possible outputs/crtcs before entering KMS mode */
6869 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006870
Paulo Zanoni40579ab2012-07-03 15:57:33 -03006871 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07006872 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006873}
6874
6875static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6876{
6877 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006878
6879 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006880 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006881
6882 kfree(intel_fb);
6883}
6884
6885static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006886 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006887 unsigned int *handle)
6888{
6889 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006890 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006891
Chris Wilson05394f32010-11-08 19:18:58 +00006892 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006893}
6894
6895static const struct drm_framebuffer_funcs intel_fb_funcs = {
6896 .destroy = intel_user_framebuffer_destroy,
6897 .create_handle = intel_user_framebuffer_create_handle,
6898};
6899
Dave Airlie38651672010-03-30 05:34:13 +00006900int intel_framebuffer_init(struct drm_device *dev,
6901 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006902 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006903 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006904{
Jesse Barnes79e53942008-11-07 14:24:08 -08006905 int ret;
6906
Chris Wilson05394f32010-11-08 19:18:58 +00006907 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006908 return -EINVAL;
6909
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006910 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006911 return -EINVAL;
6912
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006913 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006914 case DRM_FORMAT_RGB332:
6915 case DRM_FORMAT_RGB565:
6916 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006917 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006918 case DRM_FORMAT_ARGB8888:
6919 case DRM_FORMAT_XRGB2101010:
6920 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006921 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006922 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006923 case DRM_FORMAT_YUYV:
6924 case DRM_FORMAT_UYVY:
6925 case DRM_FORMAT_YVYU:
6926 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006927 break;
6928 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006929 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6930 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006931 return -EINVAL;
6932 }
6933
Jesse Barnes79e53942008-11-07 14:24:08 -08006934 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6935 if (ret) {
6936 DRM_ERROR("framebuffer init failed %d\n", ret);
6937 return ret;
6938 }
6939
6940 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006941 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006942 return 0;
6943}
6944
Jesse Barnes79e53942008-11-07 14:24:08 -08006945static struct drm_framebuffer *
6946intel_user_framebuffer_create(struct drm_device *dev,
6947 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006948 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006949{
Chris Wilson05394f32010-11-08 19:18:58 +00006950 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006951
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006952 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6953 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006954 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006955 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006956
Chris Wilsond2dff872011-04-19 08:36:26 +01006957 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006958}
6959
Jesse Barnes79e53942008-11-07 14:24:08 -08006960static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006961 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006962 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006963};
6964
Jesse Barnese70236a2009-09-21 10:42:27 -07006965/* Set up chip specific display functions */
6966static void intel_init_display(struct drm_device *dev)
6967{
6968 struct drm_i915_private *dev_priv = dev->dev_private;
6969
6970 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006971 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006972 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006973 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006974 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006975 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006976 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006977 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006978 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006979 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006980 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006981 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006982
Jesse Barnese70236a2009-09-21 10:42:27 -07006983 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006984 if (IS_VALLEYVIEW(dev))
6985 dev_priv->display.get_display_clock_speed =
6986 valleyview_get_display_clock_speed;
6987 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006988 dev_priv->display.get_display_clock_speed =
6989 i945_get_display_clock_speed;
6990 else if (IS_I915G(dev))
6991 dev_priv->display.get_display_clock_speed =
6992 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006993 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006994 dev_priv->display.get_display_clock_speed =
6995 i9xx_misc_get_display_clock_speed;
6996 else if (IS_I915GM(dev))
6997 dev_priv->display.get_display_clock_speed =
6998 i915gm_get_display_clock_speed;
6999 else if (IS_I865G(dev))
7000 dev_priv->display.get_display_clock_speed =
7001 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007002 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007003 dev_priv->display.get_display_clock_speed =
7004 i855_get_display_clock_speed;
7005 else /* 852, 830 */
7006 dev_priv->display.get_display_clock_speed =
7007 i830_get_display_clock_speed;
7008
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007009 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007010 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007011 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007012 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08007013 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007014 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007015 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07007016 } else if (IS_IVYBRIDGE(dev)) {
7017 /* FIXME: detect B0+ stepping and use auto training */
7018 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007019 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03007020 } else if (IS_HASWELL(dev)) {
7021 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Eugeni Dodonov4abb3c82012-05-09 15:37:22 -03007022 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007023 } else
7024 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007025 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007026 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007027 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007028
7029 /* Default just returns -ENODEV to indicate unsupported */
7030 dev_priv->display.queue_flip = intel_default_queue_flip;
7031
7032 switch (INTEL_INFO(dev)->gen) {
7033 case 2:
7034 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7035 break;
7036
7037 case 3:
7038 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7039 break;
7040
7041 case 4:
7042 case 5:
7043 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7044 break;
7045
7046 case 6:
7047 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7048 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007049 case 7:
7050 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7051 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007052 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007053}
7054
Jesse Barnesb690e962010-07-19 13:53:12 -07007055/*
7056 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7057 * resume, or other times. This quirk makes sure that's the case for
7058 * affected systems.
7059 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007060static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007061{
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063
7064 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007065 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007066}
7067
Keith Packard435793d2011-07-12 14:56:22 -07007068/*
7069 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7070 */
7071static void quirk_ssc_force_disable(struct drm_device *dev)
7072{
7073 struct drm_i915_private *dev_priv = dev->dev_private;
7074 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007075 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007076}
7077
Carsten Emde4dca20e2012-03-15 15:56:26 +01007078/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007079 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7080 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007081 */
7082static void quirk_invert_brightness(struct drm_device *dev)
7083{
7084 struct drm_i915_private *dev_priv = dev->dev_private;
7085 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007086 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007087}
7088
7089struct intel_quirk {
7090 int device;
7091 int subsystem_vendor;
7092 int subsystem_device;
7093 void (*hook)(struct drm_device *dev);
7094};
7095
Ben Widawskyc43b5632012-04-16 14:07:40 -07007096static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007097 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007098 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007099
7100 /* Thinkpad R31 needs pipe A force quirk */
7101 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7102 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7103 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7104
7105 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7106 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7107 /* ThinkPad X40 needs pipe A force quirk */
7108
7109 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7110 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7111
7112 /* 855 & before need to leave pipe A & dpll A up */
7113 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7114 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007115
7116 /* Lenovo U160 cannot use SSC on LVDS */
7117 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007118
7119 /* Sony Vaio Y cannot use SSC on LVDS */
7120 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007121
7122 /* Acer Aspire 5734Z must invert backlight brightness */
7123 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007124};
7125
7126static void intel_init_quirks(struct drm_device *dev)
7127{
7128 struct pci_dev *d = dev->pdev;
7129 int i;
7130
7131 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7132 struct intel_quirk *q = &intel_quirks[i];
7133
7134 if (d->device == q->device &&
7135 (d->subsystem_vendor == q->subsystem_vendor ||
7136 q->subsystem_vendor == PCI_ANY_ID) &&
7137 (d->subsystem_device == q->subsystem_device ||
7138 q->subsystem_device == PCI_ANY_ID))
7139 q->hook(dev);
7140 }
7141}
7142
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007143/* Disable the VGA plane that we never use */
7144static void i915_disable_vga(struct drm_device *dev)
7145{
7146 struct drm_i915_private *dev_priv = dev->dev_private;
7147 u8 sr1;
7148 u32 vga_reg;
7149
7150 if (HAS_PCH_SPLIT(dev))
7151 vga_reg = CPU_VGACNTRL;
7152 else
7153 vga_reg = VGACNTRL;
7154
7155 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007156 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007157 sr1 = inb(VGA_SR_DATA);
7158 outb(sr1 | 1<<5, VGA_SR_DATA);
7159 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7160 udelay(300);
7161
7162 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7163 POSTING_READ(vga_reg);
7164}
7165
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007166static void ivb_pch_pwm_override(struct drm_device *dev)
7167{
7168 struct drm_i915_private *dev_priv = dev->dev_private;
7169
7170 /*
7171 * IVB has CPU eDP backlight regs too, set things up to let the
7172 * PCH regs control the backlight
7173 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02007174 I915_WRITE(BLC_PWM_CPU_CTL2, BLM_PWM_ENABLE);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007175 I915_WRITE(BLC_PWM_CPU_CTL, 0);
Daniel Vetter7cf41602012-06-05 10:07:09 +02007176 I915_WRITE(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE | BLM_PCH_OVERRIDE_ENABLE);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007177}
7178
Daniel Vetterf8175862012-04-10 15:50:11 +02007179void intel_modeset_init_hw(struct drm_device *dev)
7180{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03007181 intel_prepare_ddi(dev);
7182
Daniel Vetterf8175862012-04-10 15:50:11 +02007183 intel_init_clock_gating(dev);
7184
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007185 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007186 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007187 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007188
7189 if (IS_IVYBRIDGE(dev))
7190 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02007191}
7192
Jesse Barnes79e53942008-11-07 14:24:08 -08007193void intel_modeset_init(struct drm_device *dev)
7194{
Jesse Barnes652c3932009-08-17 13:31:43 -07007195 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007196 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007197
7198 drm_mode_config_init(dev);
7199
7200 dev->mode_config.min_width = 0;
7201 dev->mode_config.min_height = 0;
7202
Dave Airlie019d96c2011-09-29 16:20:42 +01007203 dev->mode_config.preferred_depth = 24;
7204 dev->mode_config.prefer_shadow = 1;
7205
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02007206 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08007207
Jesse Barnesb690e962010-07-19 13:53:12 -07007208 intel_init_quirks(dev);
7209
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007210 intel_init_pm(dev);
7211
Jesse Barnese70236a2009-09-21 10:42:27 -07007212 intel_init_display(dev);
7213
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007214 if (IS_GEN2(dev)) {
7215 dev->mode_config.max_width = 2048;
7216 dev->mode_config.max_height = 2048;
7217 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007218 dev->mode_config.max_width = 4096;
7219 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007220 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007221 dev->mode_config.max_width = 8192;
7222 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007223 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02007224 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007225
Zhao Yakui28c97732009-10-09 11:39:41 +08007226 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007227 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007228
Dave Airliea3524f12010-06-06 18:59:41 +10007229 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007230 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08007231 ret = intel_plane_init(dev, i);
7232 if (ret)
7233 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08007234 }
7235
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007236 intel_pch_pll_init(dev);
7237
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007238 /* Just disable it once at startup */
7239 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007240 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007241
Jesse Barnes652c3932009-08-17 13:31:43 -07007242 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7243 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7244 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007245}
7246
7247void intel_modeset_gem_init(struct drm_device *dev)
7248{
Chris Wilson1833b132012-05-09 11:56:28 +01007249 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007250
7251 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007252}
7253
7254void intel_modeset_cleanup(struct drm_device *dev)
7255{
Jesse Barnes652c3932009-08-17 13:31:43 -07007256 struct drm_i915_private *dev_priv = dev->dev_private;
7257 struct drm_crtc *crtc;
7258 struct intel_crtc *intel_crtc;
7259
Keith Packardf87ea762010-10-03 19:36:26 -07007260 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007261 mutex_lock(&dev->struct_mutex);
7262
Jesse Barnes723bfd72010-10-07 16:01:13 -07007263 intel_unregister_dsm_handler();
7264
7265
Jesse Barnes652c3932009-08-17 13:31:43 -07007266 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7267 /* Skip inactive CRTCs */
7268 if (!crtc->fb)
7269 continue;
7270
7271 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007272 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007273 }
7274
Chris Wilson973d04f2011-07-08 12:22:37 +01007275 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07007276
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007277 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007278
Daniel Vetter930ebb42012-06-29 23:32:16 +02007279 ironlake_teardown_rc6(dev);
7280
Jesse Barnes57f350b2012-03-28 13:39:25 -07007281 if (IS_VALLEYVIEW(dev))
7282 vlv_init_dpio(dev);
7283
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007284 mutex_unlock(&dev->struct_mutex);
7285
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007286 /* Disable the irq before mode object teardown, for the irq might
7287 * enqueue unpin/hotplug work. */
7288 drm_irq_uninstall(dev);
7289 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007290 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007291
Chris Wilson1630fe72011-07-08 12:22:42 +01007292 /* flush any delayed tasks or pending work */
7293 flush_scheduled_work();
7294
Daniel Vetter3dec0092010-08-20 21:40:52 +02007295 /* Shut off idle work before the crtcs get freed. */
7296 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7297 intel_crtc = to_intel_crtc(crtc);
7298 del_timer_sync(&intel_crtc->idle_timer);
7299 }
7300 del_timer_sync(&dev_priv->idle_timer);
7301 cancel_work_sync(&dev_priv->idle_work);
7302
Jesse Barnes79e53942008-11-07 14:24:08 -08007303 drm_mode_config_cleanup(dev);
7304}
7305
Dave Airlie28d52042009-09-21 14:33:58 +10007306/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007307 * Return which encoder is currently attached for connector.
7308 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007309struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007310{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007311 return &intel_attached_encoder(connector)->base;
7312}
Jesse Barnes79e53942008-11-07 14:24:08 -08007313
Chris Wilsondf0e9242010-09-09 16:20:55 +01007314void intel_connector_attach_encoder(struct intel_connector *connector,
7315 struct intel_encoder *encoder)
7316{
7317 connector->encoder = encoder;
7318 drm_mode_connector_attach_encoder(&connector->base,
7319 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007320}
Dave Airlie28d52042009-09-21 14:33:58 +10007321
7322/*
7323 * set vga decode state - true == enable VGA decode
7324 */
7325int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7326{
7327 struct drm_i915_private *dev_priv = dev->dev_private;
7328 u16 gmch_ctrl;
7329
7330 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7331 if (state)
7332 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7333 else
7334 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7335 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7336 return 0;
7337}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007338
7339#ifdef CONFIG_DEBUG_FS
7340#include <linux/seq_file.h>
7341
7342struct intel_display_error_state {
7343 struct intel_cursor_error_state {
7344 u32 control;
7345 u32 position;
7346 u32 base;
7347 u32 size;
7348 } cursor[2];
7349
7350 struct intel_pipe_error_state {
7351 u32 conf;
7352 u32 source;
7353
7354 u32 htotal;
7355 u32 hblank;
7356 u32 hsync;
7357 u32 vtotal;
7358 u32 vblank;
7359 u32 vsync;
7360 } pipe[2];
7361
7362 struct intel_plane_error_state {
7363 u32 control;
7364 u32 stride;
7365 u32 size;
7366 u32 pos;
7367 u32 addr;
7368 u32 surface;
7369 u32 tile_offset;
7370 } plane[2];
7371};
7372
7373struct intel_display_error_state *
7374intel_display_capture_error_state(struct drm_device *dev)
7375{
Akshay Joshi0206e352011-08-16 15:34:10 -04007376 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007377 struct intel_display_error_state *error;
7378 int i;
7379
7380 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7381 if (error == NULL)
7382 return NULL;
7383
7384 for (i = 0; i < 2; i++) {
7385 error->cursor[i].control = I915_READ(CURCNTR(i));
7386 error->cursor[i].position = I915_READ(CURPOS(i));
7387 error->cursor[i].base = I915_READ(CURBASE(i));
7388
7389 error->plane[i].control = I915_READ(DSPCNTR(i));
7390 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7391 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04007392 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007393 error->plane[i].addr = I915_READ(DSPADDR(i));
7394 if (INTEL_INFO(dev)->gen >= 4) {
7395 error->plane[i].surface = I915_READ(DSPSURF(i));
7396 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7397 }
7398
7399 error->pipe[i].conf = I915_READ(PIPECONF(i));
7400 error->pipe[i].source = I915_READ(PIPESRC(i));
7401 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7402 error->pipe[i].hblank = I915_READ(HBLANK(i));
7403 error->pipe[i].hsync = I915_READ(HSYNC(i));
7404 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7405 error->pipe[i].vblank = I915_READ(VBLANK(i));
7406 error->pipe[i].vsync = I915_READ(VSYNC(i));
7407 }
7408
7409 return error;
7410}
7411
7412void
7413intel_display_print_error_state(struct seq_file *m,
7414 struct drm_device *dev,
7415 struct intel_display_error_state *error)
7416{
7417 int i;
7418
7419 for (i = 0; i < 2; i++) {
7420 seq_printf(m, "Pipe [%d]:\n", i);
7421 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7422 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7423 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7424 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7425 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7426 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7427 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7428 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7429
7430 seq_printf(m, "Plane [%d]:\n", i);
7431 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7432 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7433 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7434 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7435 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7436 if (INTEL_INFO(dev)->gen >= 4) {
7437 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7438 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7439 }
7440
7441 seq_printf(m, "Cursor [%d]:\n", i);
7442 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7443 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7444 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7445 }
7446}
7447#endif