blob: 3d969ab2ae3ffd08c1ab14060d55c0a096be8166 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100630 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200632 for_each_encoder_on_crtc(dev, crtc, encoder)
633 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100634 return true;
635
636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500657 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
666 * connector, etc., rather than just a single range.
667 */
668 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
671 return true;
672}
673
Ma Lingd4906092009-03-18 20:13:27 +0800674static bool
675intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800678
Jesse Barnes79e53942008-11-07 14:24:08 -0800679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int err = target;
684
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200685 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800686 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
688 * For LVDS, if the panel is on, just rely on its current
689 * settings for dual-channel. We haven't figured out how to
690 * reliably set up different single/dual channel state, if we
691 * even can.
692 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100693 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 clock.p2 = limit->p2.p2_fast;
695 else
696 clock.p2 = limit->p2.p2_slow;
697 } else {
698 if (target < limit->p2.dot_limit)
699 clock.p2 = limit->p2.p2_slow;
700 else
701 clock.p2 = limit->p2.p2_fast;
702 }
703
Akshay Joshi0206e352011-08-16 15:34:10 -0400704 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800705
Zhao Yakui42158662009-11-20 11:24:18 +0800706 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
707 clock.m1++) {
708 for (clock.m2 = limit->m2.min;
709 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710 /* m1 is always 0 in Pineview */
711 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800712 break;
713 for (clock.n = limit->n.min;
714 clock.n <= limit->n.max; clock.n++) {
715 for (clock.p1 = limit->p1.min;
716 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 int this_err;
718
Shaohua Li21778322009-02-23 15:19:16 +0800719 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000720 if (!intel_PLL_is_valid(dev, limit,
721 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800722 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800723 if (match_clock &&
724 clock.p != match_clock->p)
725 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
727 this_err = abs(clock.dot - target);
728 if (this_err < err) {
729 *best_clock = clock;
730 err = this_err;
731 }
732 }
733 }
734 }
735 }
736
737 return (err != target);
738}
739
Ma Lingd4906092009-03-18 20:13:27 +0800740static bool
741intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800742 int target, int refclk, intel_clock_t *match_clock,
743 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800744{
745 struct drm_device *dev = crtc->dev;
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 intel_clock_t clock;
748 int max_n;
749 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400750 /* approximately equals target * 0.00585 */
751 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800752 found = false;
753
754 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800755 int lvds_reg;
756
Eric Anholtc619eed2010-01-28 16:45:52 -0800757 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800758 lvds_reg = PCH_LVDS;
759 else
760 lvds_reg = LVDS;
761 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800762 LVDS_CLKB_POWER_UP)
763 clock.p2 = limit->p2.p2_fast;
764 else
765 clock.p2 = limit->p2.p2_slow;
766 } else {
767 if (target < limit->p2.dot_limit)
768 clock.p2 = limit->p2.p2_slow;
769 else
770 clock.p2 = limit->p2.p2_fast;
771 }
772
773 memset(best_clock, 0, sizeof(*best_clock));
774 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200775 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200777 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800778 for (clock.m1 = limit->m1.max;
779 clock.m1 >= limit->m1.min; clock.m1--) {
780 for (clock.m2 = limit->m2.max;
781 clock.m2 >= limit->m2.min; clock.m2--) {
782 for (clock.p1 = limit->p1.max;
783 clock.p1 >= limit->p1.min; clock.p1--) {
784 int this_err;
785
Shaohua Li21778322009-02-23 15:19:16 +0800786 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000787 if (!intel_PLL_is_valid(dev, limit,
788 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800789 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800790 if (match_clock &&
791 clock.p != match_clock->p)
792 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000793
794 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800795 if (this_err < err_most) {
796 *best_clock = clock;
797 err_most = this_err;
798 max_n = clock.n;
799 found = true;
800 }
801 }
802 }
803 }
804 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800805 return found;
806}
Ma Lingd4906092009-03-18 20:13:27 +0800807
Zhenyu Wang2c072452009-06-05 15:38:42 +0800808static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500809intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800815
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800816 if (target < 200000) {
817 clock.n = 1;
818 clock.p1 = 2;
819 clock.p2 = 10;
820 clock.m1 = 12;
821 clock.m2 = 9;
822 } else {
823 clock.n = 2;
824 clock.p1 = 1;
825 clock.p2 = 10;
826 clock.m1 = 14;
827 clock.m2 = 8;
828 }
829 intel_clock(dev, refclk, &clock);
830 memcpy(best_clock, &clock, sizeof(intel_clock_t));
831 return true;
832}
833
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834/* DisplayPort has only two frequencies, 162MHz and 270MHz */
835static bool
836intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839{
Chris Wilson5eddb702010-09-11 13:48:45 +0100840 intel_clock_t clock;
841 if (target < 200000) {
842 clock.p1 = 2;
843 clock.p2 = 10;
844 clock.n = 2;
845 clock.m1 = 23;
846 clock.m2 = 8;
847 } else {
848 clock.p1 = 1;
849 clock.p2 = 10;
850 clock.n = 1;
851 clock.m1 = 14;
852 clock.m2 = 2;
853 }
854 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
855 clock.p = (clock.p1 * clock.p2);
856 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
857 clock.vco = 0;
858 memcpy(best_clock, &clock, sizeof(intel_clock_t));
859 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860}
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700861static bool
862intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
865{
866 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
867 u32 m, n, fastclk;
868 u32 updrate, minupdate, fracbits, p;
869 unsigned long bestppm, ppm, absppm;
870 int dotclk, flag;
871
Alan Coxaf447bd2012-07-25 13:49:18 +0100872 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001009 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
1027 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
1379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1380 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001381}
1382
1383static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, int reg)
1385{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001386 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001387 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001388 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001389 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001390
1391 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
1392 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001393}
1394
1395static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
1397{
1398 int reg;
1399 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001400
Keith Packardf0575e92011-07-25 22:12:43 -07001401 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1402 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001404
1405 reg = PCH_ADPA;
1406 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001407 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001408 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001410
1411 reg = PCH_LVDS;
1412 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001413 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001414 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001416
1417 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1418 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1420}
1421
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 * intel_enable_pll - enable a PLL
1424 * @dev_priv: i915 private structure
1425 * @pipe: pipe PLL to enable
1426 *
1427 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1428 * make sure the PLL reg is writable first though, since the panel write
1429 * protect mechanism may be enabled.
1430 *
1431 * Note! This is for pre-ILK only.
1432 */
1433static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1434{
1435 int reg;
1436 u32 val;
1437
1438 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001439 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440
1441 /* PLL is protected by panel, make sure we can write it */
1442 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1443 assert_panel_unlocked(dev_priv, pipe);
1444
1445 reg = DPLL(pipe);
1446 val = I915_READ(reg);
1447 val |= DPLL_VCO_ENABLE;
1448
1449 /* We do this three times for luck */
1450 I915_WRITE(reg, val);
1451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
1453 I915_WRITE(reg, val);
1454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
1456 I915_WRITE(reg, val);
1457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
1462 * intel_disable_pll - disable a PLL
1463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
1470static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
1474
1475 /* Don't disable pipe A or pipe A PLLs if needed */
1476 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1477 return;
1478
1479 /* Make sure the pipe isn't still relying on us */
1480 assert_pipe_disabled(dev_priv, pipe);
1481
1482 reg = DPLL(pipe);
1483 val = I915_READ(reg);
1484 val &= ~DPLL_VCO_ENABLE;
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487}
1488
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001489/* SBI access */
1490static void
1491intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1492{
1493 unsigned long flags;
1494
1495 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001496 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001497 100)) {
1498 DRM_ERROR("timeout waiting for SBI to become ready\n");
1499 goto out_unlock;
1500 }
1501
1502 I915_WRITE(SBI_ADDR,
1503 (reg << 16));
1504 I915_WRITE(SBI_DATA,
1505 value);
1506 I915_WRITE(SBI_CTL_STAT,
1507 SBI_BUSY |
1508 SBI_CTL_OP_CRWR);
1509
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001510 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001511 100)) {
1512 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1513 goto out_unlock;
1514 }
1515
1516out_unlock:
1517 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1518}
1519
1520static u32
1521intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1522{
1523 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001524 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001525
1526 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001527 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001528 100)) {
1529 DRM_ERROR("timeout waiting for SBI to become ready\n");
1530 goto out_unlock;
1531 }
1532
1533 I915_WRITE(SBI_ADDR,
1534 (reg << 16));
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRRD);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1542 goto out_unlock;
1543 }
1544
1545 value = I915_READ(SBI_DATA);
1546
1547out_unlock:
1548 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1549 return value;
1550}
1551
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001552/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 * intel_enable_pch_pll - enable PCH PLL
1554 * @dev_priv: i915 private structure
1555 * @pipe: pipe PLL to enable
1556 *
1557 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1558 * drives the transcoder clock.
1559 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001561{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001563 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001564 int reg;
1565 u32 val;
1566
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001568 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001569 pll = intel_crtc->pch_pll;
1570 if (pll == NULL)
1571 return;
1572
1573 if (WARN_ON(pll->refcount == 0))
1574 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001575
1576 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1577 pll->pll_reg, pll->active, pll->on,
1578 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001579
1580 /* PCH refclock must be enabled first */
1581 assert_pch_refclk_enabled(dev_priv);
1582
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001584 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001585 return;
1586 }
1587
1588 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1589
1590 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001591 val = I915_READ(reg);
1592 val |= DPLL_VCO_ENABLE;
1593 I915_WRITE(reg, val);
1594 POSTING_READ(reg);
1595 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
1597 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001598}
1599
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001601{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001602 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1603 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001604 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001606
Jesse Barnes92f25842011-01-04 15:09:34 -08001607 /* PCH only available on ILK+ */
1608 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 if (pll == NULL)
1610 return;
1611
Chris Wilson48da64a2012-05-13 20:16:12 +01001612 if (WARN_ON(pll->refcount == 0))
1613 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614
1615 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1616 pll->pll_reg, pll->active, pll->on,
1617 intel_crtc->base.base.id);
1618
Chris Wilson48da64a2012-05-13 20:16:12 +01001619 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001620 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001621 return;
1622 }
1623
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001624 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001625 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001626 return;
1627 }
1628
1629 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001630
1631 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001633
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001635 val = I915_READ(reg);
1636 val &= ~DPLL_VCO_ENABLE;
1637 I915_WRITE(reg, val);
1638 POSTING_READ(reg);
1639 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001640
1641 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001642}
1643
Jesse Barnes040484a2011-01-03 12:14:26 -08001644static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1645 enum pipe pipe)
1646{
1647 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001648 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001649 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001650
1651 /* PCH only available on ILK+ */
1652 BUG_ON(dev_priv->info->gen < 5);
1653
1654 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001655 assert_pch_pll_enabled(dev_priv,
1656 to_intel_crtc(crtc)->pch_pll,
1657 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001658
1659 /* FDI must be feeding us bits for PCH ports */
1660 assert_fdi_tx_enabled(dev_priv, pipe);
1661 assert_fdi_rx_enabled(dev_priv, pipe);
1662
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001663 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1664 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1665 return;
1666 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 reg = TRANSCONF(pipe);
1668 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001669 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001670
1671 if (HAS_PCH_IBX(dev_priv->dev)) {
1672 /*
1673 * make the BPC in transcoder be consistent with
1674 * that in pipeconf reg.
1675 */
1676 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001678 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679
1680 val &= ~TRANS_INTERLACE_MASK;
1681 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001682 if (HAS_PCH_IBX(dev_priv->dev) &&
1683 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1684 val |= TRANS_LEGACY_INTERLACED_ILK;
1685 else
1686 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001687 else
1688 val |= TRANS_PROGRESSIVE;
1689
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 I915_WRITE(reg, val | TRANS_ENABLE);
1691 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1692 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1693}
1694
1695static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1696 enum pipe pipe)
1697{
1698 int reg;
1699 u32 val;
1700
1701 /* FDI relies on the transcoder */
1702 assert_fdi_tx_disabled(dev_priv, pipe);
1703 assert_fdi_rx_disabled(dev_priv, pipe);
1704
Jesse Barnes291906f2011-02-02 12:28:03 -08001705 /* Ports must be off as well */
1706 assert_pch_ports_disabled(dev_priv, pipe);
1707
Jesse Barnes040484a2011-01-03 12:14:26 -08001708 reg = TRANSCONF(pipe);
1709 val = I915_READ(reg);
1710 val &= ~TRANS_ENABLE;
1711 I915_WRITE(reg, val);
1712 /* wait for PCH transcoder off, transcoder state */
1713 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001714 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001715}
1716
Jesse Barnes92f25842011-01-04 15:09:34 -08001717/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001718 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 * @dev_priv: i915 private structure
1720 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001721 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 *
1723 * Enable @pipe, making sure that various hardware specific requirements
1724 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1725 *
1726 * @pipe should be %PIPE_A or %PIPE_B.
1727 *
1728 * Will wait until the pipe is actually running (i.e. first vblank) before
1729 * returning.
1730 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001731static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1732 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001733{
1734 int reg;
1735 u32 val;
1736
1737 /*
1738 * A pipe without a PLL won't actually be able to drive bits from
1739 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1740 * need the check.
1741 */
1742 if (!HAS_PCH_SPLIT(dev_priv->dev))
1743 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 else {
1745 if (pch_port) {
1746 /* if driving the PCH, we need FDI enabled */
1747 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1748 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1749 }
1750 /* FIXME: assert CPU port conditions for SNB+ */
1751 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752
1753 reg = PIPECONF(pipe);
1754 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001755 if (val & PIPECONF_ENABLE)
1756 return;
1757
1758 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759 intel_wait_for_vblank(dev_priv->dev, pipe);
1760}
1761
1762/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001763 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe to disable
1766 *
1767 * Disable @pipe, making sure that various hardware specific requirements
1768 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1769 *
1770 * @pipe should be %PIPE_A or %PIPE_B.
1771 *
1772 * Will wait until the pipe has shut down before returning.
1773 */
1774static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1775 enum pipe pipe)
1776{
1777 int reg;
1778 u32 val;
1779
1780 /*
1781 * Make sure planes won't keep trying to pump pixels to us,
1782 * or we might hang the display.
1783 */
1784 assert_planes_disabled(dev_priv, pipe);
1785
1786 /* Don't disable pipe A or pipe A PLLs if needed */
1787 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1788 return;
1789
1790 reg = PIPECONF(pipe);
1791 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001792 if ((val & PIPECONF_ENABLE) == 0)
1793 return;
1794
1795 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1797}
1798
Keith Packardd74362c2011-07-28 14:47:14 -07001799/*
1800 * Plane regs are double buffered, going from enabled->disabled needs a
1801 * trigger in order to latch. The display address reg provides this.
1802 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001803void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001804 enum plane plane)
1805{
1806 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1807 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1808}
1809
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810/**
1811 * intel_enable_plane - enable a display plane on a given pipe
1812 * @dev_priv: i915 private structure
1813 * @plane: plane to enable
1814 * @pipe: pipe being fed
1815 *
1816 * Enable @plane on @pipe, making sure that @pipe is running first.
1817 */
1818static void intel_enable_plane(struct drm_i915_private *dev_priv,
1819 enum plane plane, enum pipe pipe)
1820{
1821 int reg;
1822 u32 val;
1823
1824 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1825 assert_pipe_enabled(dev_priv, pipe);
1826
1827 reg = DSPCNTR(plane);
1828 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001829 if (val & DISPLAY_PLANE_ENABLE)
1830 return;
1831
1832 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001833 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
Jesse Barnesb24e7172011-01-04 15:09:30 -08001837/**
1838 * intel_disable_plane - disable a display plane
1839 * @dev_priv: i915 private structure
1840 * @plane: plane to disable
1841 * @pipe: pipe consuming the data
1842 *
1843 * Disable @plane; should be an independent operation.
1844 */
1845static void intel_disable_plane(struct drm_i915_private *dev_priv,
1846 enum plane plane, enum pipe pipe)
1847{
1848 int reg;
1849 u32 val;
1850
1851 reg = DSPCNTR(plane);
1852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_flush_display_plane(dev_priv, plane);
1858 intel_wait_for_vblank(dev_priv->dev, pipe);
1859}
1860
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001861static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001862 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001863{
1864 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001865 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001866 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001867 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001868 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001869}
1870
1871static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1872 enum pipe pipe, int reg)
1873{
1874 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001875 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001876 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1877 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001878 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001879 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001880}
1881
1882/* Disable any ports connected to this transcoder */
1883static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1884 enum pipe pipe)
1885{
1886 u32 reg, val;
1887
1888 val = I915_READ(PCH_PP_CONTROL);
1889 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1890
Keith Packardf0575e92011-07-25 22:12:43 -07001891 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1892 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1893 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001894
1895 reg = PCH_ADPA;
1896 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001897 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001898 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1899
1900 reg = PCH_LVDS;
1901 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001902 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1903 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001904 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1905 POSTING_READ(reg);
1906 udelay(100);
1907 }
1908
1909 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1910 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1911 disable_pch_hdmi(dev_priv, pipe, HDMID);
1912}
1913
Chris Wilson127bd2a2010-07-23 23:32:05 +01001914int
Chris Wilson48b956c2010-09-14 12:50:34 +01001915intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001916 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001917 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918{
Chris Wilsonce453d82011-02-21 14:43:56 +00001919 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001920 u32 alignment;
1921 int ret;
1922
Chris Wilson05394f32010-11-08 19:18:58 +00001923 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001924 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001925 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1926 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001927 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001928 alignment = 4 * 1024;
1929 else
1930 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001931 break;
1932 case I915_TILING_X:
1933 /* pin() will align the object as required by fence */
1934 alignment = 0;
1935 break;
1936 case I915_TILING_Y:
1937 /* FIXME: Is this true? */
1938 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1939 return -EINVAL;
1940 default:
1941 BUG();
1942 }
1943
Chris Wilsonce453d82011-02-21 14:43:56 +00001944 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001945 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001946 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001947 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948
1949 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1950 * fence, whereas 965+ only requires a fence if using
1951 * framebuffer compression. For simplicity, we always install
1952 * a fence as the cost is not that onerous.
1953 */
Chris Wilson06d98132012-04-17 15:31:24 +01001954 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001955 if (ret)
1956 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001957
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001958 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959
Chris Wilsonce453d82011-02-21 14:43:56 +00001960 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001961 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001962
1963err_unpin:
1964 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001965err_interruptible:
1966 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001967 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001968}
1969
Chris Wilson1690e1e2011-12-14 13:57:08 +01001970void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1971{
1972 i915_gem_object_unpin_fence(obj);
1973 i915_gem_object_unpin(obj);
1974}
1975
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1977 * is assumed to be a power-of-two. */
1978static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1979 unsigned int bpp,
1980 unsigned int pitch)
1981{
1982 int tile_rows, tiles;
1983
1984 tile_rows = *y / 8;
1985 *y %= 8;
1986 tiles = *x / (512/bpp);
1987 *x %= 512/bpp;
1988
1989 return tile_rows * pitch * 8 + tiles * 4096;
1990}
1991
Jesse Barnes17638cd2011-06-24 12:19:23 -07001992static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1993 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001994{
1995 struct drm_device *dev = crtc->dev;
1996 struct drm_i915_private *dev_priv = dev->dev_private;
1997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1998 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001999 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002000 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002001 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002002 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002003 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002004
2005 switch (plane) {
2006 case 0:
2007 case 1:
2008 break;
2009 default:
2010 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2011 return -EINVAL;
2012 }
2013
2014 intel_fb = to_intel_framebuffer(fb);
2015 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002016
Chris Wilson5eddb702010-09-11 13:48:45 +01002017 reg = DSPCNTR(plane);
2018 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002019 /* Mask out pixel format bits in case we change it */
2020 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2021 switch (fb->bits_per_pixel) {
2022 case 8:
2023 dspcntr |= DISPPLANE_8BPP;
2024 break;
2025 case 16:
2026 if (fb->depth == 15)
2027 dspcntr |= DISPPLANE_15_16BPP;
2028 else
2029 dspcntr |= DISPPLANE_16BPP;
2030 break;
2031 case 24:
2032 case 32:
2033 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2034 break;
2035 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002036 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002037 return -EINVAL;
2038 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002039 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002040 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002041 dspcntr |= DISPPLANE_TILED;
2042 else
2043 dspcntr &= ~DISPPLANE_TILED;
2044 }
2045
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002047
Daniel Vettere506a0c2012-07-05 12:17:29 +02002048 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002049
Daniel Vetterc2c75132012-07-05 12:17:30 +02002050 if (INTEL_INFO(dev)->gen >= 4) {
2051 intel_crtc->dspaddr_offset =
2052 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2053 fb->bits_per_pixel / 8,
2054 fb->pitches[0]);
2055 linear_offset -= intel_crtc->dspaddr_offset;
2056 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002057 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002058 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002059
2060 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2061 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002062 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002063 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002064 I915_MODIFY_DISPBASE(DSPSURF(plane),
2065 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002066 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002067 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002068 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002071
Jesse Barnes17638cd2011-06-24 12:19:23 -07002072 return 0;
2073}
2074
2075static int ironlake_update_plane(struct drm_crtc *crtc,
2076 struct drm_framebuffer *fb, int x, int y)
2077{
2078 struct drm_device *dev = crtc->dev;
2079 struct drm_i915_private *dev_priv = dev->dev_private;
2080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2081 struct intel_framebuffer *intel_fb;
2082 struct drm_i915_gem_object *obj;
2083 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002084 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002085 u32 dspcntr;
2086 u32 reg;
2087
2088 switch (plane) {
2089 case 0:
2090 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002091 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002092 break;
2093 default:
2094 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2095 return -EINVAL;
2096 }
2097
2098 intel_fb = to_intel_framebuffer(fb);
2099 obj = intel_fb->obj;
2100
2101 reg = DSPCNTR(plane);
2102 dspcntr = I915_READ(reg);
2103 /* Mask out pixel format bits in case we change it */
2104 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2105 switch (fb->bits_per_pixel) {
2106 case 8:
2107 dspcntr |= DISPPLANE_8BPP;
2108 break;
2109 case 16:
2110 if (fb->depth != 16)
2111 return -EINVAL;
2112
2113 dspcntr |= DISPPLANE_16BPP;
2114 break;
2115 case 24:
2116 case 32:
2117 if (fb->depth == 24)
2118 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2119 else if (fb->depth == 30)
2120 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2121 else
2122 return -EINVAL;
2123 break;
2124 default:
2125 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2126 return -EINVAL;
2127 }
2128
2129 if (obj->tiling_mode != I915_TILING_NONE)
2130 dspcntr |= DISPPLANE_TILED;
2131 else
2132 dspcntr &= ~DISPPLANE_TILED;
2133
2134 /* must disable */
2135 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2136
2137 I915_WRITE(reg, dspcntr);
2138
Daniel Vettere506a0c2012-07-05 12:17:29 +02002139 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002140 intel_crtc->dspaddr_offset =
2141 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2142 fb->bits_per_pixel / 8,
2143 fb->pitches[0]);
2144 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2147 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002148 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002149 I915_MODIFY_DISPBASE(DSPSURF(plane),
2150 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002151 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002152 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002153 POSTING_READ(reg);
2154
2155 return 0;
2156}
2157
2158/* Assume fb object is pinned & idle & fenced and just update base pointers */
2159static int
2160intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2161 int x, int y, enum mode_set_atomic state)
2162{
2163 struct drm_device *dev = crtc->dev;
2164 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002165
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002166 if (dev_priv->display.disable_fbc)
2167 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002168 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002169
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002170 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002171}
2172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173static int
Chris Wilson14667a42012-04-03 17:58:35 +01002174intel_finish_fb(struct drm_framebuffer *old_fb)
2175{
2176 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2177 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2178 bool was_interruptible = dev_priv->mm.interruptible;
2179 int ret;
2180
2181 wait_event(dev_priv->pending_flip_queue,
2182 atomic_read(&dev_priv->mm.wedged) ||
2183 atomic_read(&obj->pending_flip) == 0);
2184
2185 /* Big Hammer, we also need to ensure that any pending
2186 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2187 * current scanout is retired before unpinning the old
2188 * framebuffer.
2189 *
2190 * This should only fail upon a hung GPU, in which case we
2191 * can safely continue.
2192 */
2193 dev_priv->mm.interruptible = false;
2194 ret = i915_gem_object_finish_gpu(obj);
2195 dev_priv->mm.interruptible = was_interruptible;
2196
2197 return ret;
2198}
2199
2200static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002201intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2202 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002203{
2204 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002205 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002206 struct drm_i915_master_private *master_priv;
2207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002208 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002209
2210 /* no fb bound */
2211 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002212 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002213 return 0;
2214 }
2215
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002216 if(intel_crtc->plane > dev_priv->num_pipe) {
2217 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2218 intel_crtc->plane,
2219 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002221 }
2222
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002224 ret = intel_pin_and_fence_fb_obj(dev,
2225 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002226 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227 if (ret != 0) {
2228 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002229 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 return ret;
2231 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002232
Chris Wilson14667a42012-04-03 17:58:35 +01002233 if (old_fb)
2234 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002235
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002236 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002237 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002238 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002240 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002241 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002242 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002243
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002244 if (old_fb) {
2245 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002247 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002248
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002249 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002250 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002251
2252 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002253 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002254
2255 master_priv = dev->primary->master->driver_priv;
2256 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002257 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002258
Chris Wilson265db952010-09-20 15:41:01 +01002259 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002260 master_priv->sarea_priv->pipeB_x = x;
2261 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002262 } else {
2263 master_priv->sarea_priv->pipeA_x = x;
2264 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002266
2267 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002268}
2269
Chris Wilson5eddb702010-09-11 13:48:45 +01002270static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002271{
2272 struct drm_device *dev = crtc->dev;
2273 struct drm_i915_private *dev_priv = dev->dev_private;
2274 u32 dpa_ctl;
2275
Zhao Yakui28c97732009-10-09 11:39:41 +08002276 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002277 dpa_ctl = I915_READ(DP_A);
2278 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2279
2280 if (clock < 200000) {
2281 u32 temp;
2282 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2283 /* workaround for 160Mhz:
2284 1) program 0x4600c bits 15:0 = 0x8124
2285 2) program 0x46010 bit 0 = 1
2286 3) program 0x46034 bit 24 = 1
2287 4) program 0x64000 bit 14 = 1
2288 */
2289 temp = I915_READ(0x4600c);
2290 temp &= 0xffff0000;
2291 I915_WRITE(0x4600c, temp | 0x8124);
2292
2293 temp = I915_READ(0x46010);
2294 I915_WRITE(0x46010, temp | 1);
2295
2296 temp = I915_READ(0x46034);
2297 I915_WRITE(0x46034, temp | (1 << 24));
2298 } else {
2299 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2300 }
2301 I915_WRITE(DP_A, dpa_ctl);
2302
Chris Wilson5eddb702010-09-11 13:48:45 +01002303 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002304 udelay(500);
2305}
2306
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002307static void intel_fdi_normal_train(struct drm_crtc *crtc)
2308{
2309 struct drm_device *dev = crtc->dev;
2310 struct drm_i915_private *dev_priv = dev->dev_private;
2311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2312 int pipe = intel_crtc->pipe;
2313 u32 reg, temp;
2314
2315 /* enable normal train */
2316 reg = FDI_TX_CTL(pipe);
2317 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002318 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002319 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2320 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002321 } else {
2322 temp &= ~FDI_LINK_TRAIN_NONE;
2323 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002324 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002325 I915_WRITE(reg, temp);
2326
2327 reg = FDI_RX_CTL(pipe);
2328 temp = I915_READ(reg);
2329 if (HAS_PCH_CPT(dev)) {
2330 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2331 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2332 } else {
2333 temp &= ~FDI_LINK_TRAIN_NONE;
2334 temp |= FDI_LINK_TRAIN_NONE;
2335 }
2336 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2337
2338 /* wait one idle pattern time */
2339 POSTING_READ(reg);
2340 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002341
2342 /* IVB wants error correction enabled */
2343 if (IS_IVYBRIDGE(dev))
2344 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2345 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002346}
2347
Jesse Barnes291427f2011-07-29 12:42:37 -07002348static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2349{
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 u32 flags = I915_READ(SOUTH_CHICKEN1);
2352
2353 flags |= FDI_PHASE_SYNC_OVR(pipe);
2354 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2355 flags |= FDI_PHASE_SYNC_EN(pipe);
2356 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2357 POSTING_READ(SOUTH_CHICKEN1);
2358}
2359
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360/* The FDI link training functions for ILK/Ibexpeak. */
2361static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2362{
2363 struct drm_device *dev = crtc->dev;
2364 struct drm_i915_private *dev_priv = dev->dev_private;
2365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2366 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002367 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002370 /* FDI needs bits from pipe & plane first */
2371 assert_pipe_enabled(dev_priv, pipe);
2372 assert_plane_enabled(dev_priv, plane);
2373
Adam Jacksone1a44742010-06-25 15:32:14 -04002374 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2375 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 reg = FDI_RX_IMR(pipe);
2377 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002378 temp &= ~FDI_RX_SYMBOL_LOCK;
2379 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 I915_WRITE(reg, temp);
2381 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002382 udelay(150);
2383
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002384 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 reg = FDI_TX_CTL(pipe);
2386 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002387 temp &= ~(7 << 19);
2388 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_RX_CTL(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2398
2399 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400 udelay(150);
2401
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002402 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002403 if (HAS_PCH_IBX(dev)) {
2404 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2405 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2406 FDI_RX_PHASE_SYNC_POINTER_EN);
2407 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002408
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2413
2414 if ((temp & FDI_RX_BIT_LOCK)) {
2415 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417 break;
2418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002421 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002422
2423 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = FDI_TX_CTL(pipe);
2425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 reg = FDI_RX_CTL(pipe);
2431 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp);
2435
2436 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 udelay(150);
2438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002440 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2443
2444 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 DRM_DEBUG_KMS("FDI train 2 done.\n");
2447 break;
2448 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002449 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002450 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452
2453 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455}
2456
Akshay Joshi0206e352011-08-16 15:34:10 -04002457static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2459 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2460 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2461 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2462};
2463
2464/* The FDI link training functions for SNB/Cougarpoint. */
2465static void gen6_fdi_link_train(struct drm_crtc *crtc)
2466{
2467 struct drm_device *dev = crtc->dev;
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2470 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002471 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2474 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 reg = FDI_RX_IMR(pipe);
2476 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 temp &= ~FDI_RX_SYMBOL_LOCK;
2478 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 I915_WRITE(reg, temp);
2480
2481 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002482 udelay(150);
2483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_TX_CTL(pipe);
2486 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002487 temp &= ~(7 << 19);
2488 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 temp &= ~FDI_LINK_TRAIN_NONE;
2490 temp |= FDI_LINK_TRAIN_PATTERN_1;
2491 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2492 /* SNB-B */
2493 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 reg = FDI_RX_CTL(pipe);
2497 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498 if (HAS_PCH_CPT(dev)) {
2499 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2500 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2501 } else {
2502 temp &= ~FDI_LINK_TRAIN_NONE;
2503 temp |= FDI_LINK_TRAIN_PATTERN_1;
2504 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2506
2507 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 udelay(150);
2509
Jesse Barnes291427f2011-07-29 12:42:37 -07002510 if (HAS_PCH_CPT(dev))
2511 cpt_phase_pointer_enable(dev, pipe);
2512
Akshay Joshi0206e352011-08-16 15:34:10 -04002513 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 reg = FDI_TX_CTL(pipe);
2515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2517 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp);
2519
2520 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 udelay(500);
2522
Sean Paulfa37d392012-03-02 12:53:39 -05002523 for (retry = 0; retry < 5; retry++) {
2524 reg = FDI_RX_IIR(pipe);
2525 temp = I915_READ(reg);
2526 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2527 if (temp & FDI_RX_BIT_LOCK) {
2528 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2529 DRM_DEBUG_KMS("FDI train 1 done.\n");
2530 break;
2531 }
2532 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 }
Sean Paulfa37d392012-03-02 12:53:39 -05002534 if (retry < 5)
2535 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 }
2537 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539
2540 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 temp &= ~FDI_LINK_TRAIN_NONE;
2544 temp |= FDI_LINK_TRAIN_PATTERN_2;
2545 if (IS_GEN6(dev)) {
2546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2547 /* SNB-B */
2548 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2549 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 reg = FDI_RX_CTL(pipe);
2553 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 if (HAS_PCH_CPT(dev)) {
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
2560 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 I915_WRITE(reg, temp);
2562
2563 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564 udelay(150);
2565
Akshay Joshi0206e352011-08-16 15:34:10 -04002566 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 reg = FDI_TX_CTL(pipe);
2568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2570 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 I915_WRITE(reg, temp);
2572
2573 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 udelay(500);
2575
Sean Paulfa37d392012-03-02 12:53:39 -05002576 for (retry = 0; retry < 5; retry++) {
2577 reg = FDI_RX_IIR(pipe);
2578 temp = I915_READ(reg);
2579 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2580 if (temp & FDI_RX_SYMBOL_LOCK) {
2581 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2582 DRM_DEBUG_KMS("FDI train 2 done.\n");
2583 break;
2584 }
2585 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 }
Sean Paulfa37d392012-03-02 12:53:39 -05002587 if (retry < 5)
2588 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 }
2590 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
2593 DRM_DEBUG_KMS("FDI train done.\n");
2594}
2595
Jesse Barnes357555c2011-04-28 15:09:55 -07002596/* Manual link training for Ivy Bridge A0 parts */
2597static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
2603 u32 reg, temp, i;
2604
2605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
2607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
2609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
2611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
2614 udelay(150);
2615
2616 /* enable CPU FDI TX and PCH FDI RX */
2617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
2619 temp &= ~(7 << 19);
2620 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2621 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2622 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002625 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2627
2628 reg = FDI_RX_CTL(pipe);
2629 temp = I915_READ(reg);
2630 temp &= ~FDI_LINK_TRAIN_AUTO;
2631 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2632 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002633 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002634 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2635
2636 POSTING_READ(reg);
2637 udelay(150);
2638
Jesse Barnes291427f2011-07-29 12:42:37 -07002639 if (HAS_PCH_CPT(dev))
2640 cpt_phase_pointer_enable(dev, pipe);
2641
Akshay Joshi0206e352011-08-16 15:34:10 -04002642 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002643 reg = FDI_TX_CTL(pipe);
2644 temp = I915_READ(reg);
2645 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2646 temp |= snb_b_fdi_train_param[i];
2647 I915_WRITE(reg, temp);
2648
2649 POSTING_READ(reg);
2650 udelay(500);
2651
2652 reg = FDI_RX_IIR(pipe);
2653 temp = I915_READ(reg);
2654 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2655
2656 if (temp & FDI_RX_BIT_LOCK ||
2657 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2658 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2659 DRM_DEBUG_KMS("FDI train 1 done.\n");
2660 break;
2661 }
2662 }
2663 if (i == 4)
2664 DRM_ERROR("FDI train 1 fail!\n");
2665
2666 /* Train 2 */
2667 reg = FDI_TX_CTL(pipe);
2668 temp = I915_READ(reg);
2669 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2671 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2672 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2673 I915_WRITE(reg, temp);
2674
2675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2678 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2679 I915_WRITE(reg, temp);
2680
2681 POSTING_READ(reg);
2682 udelay(150);
2683
Akshay Joshi0206e352011-08-16 15:34:10 -04002684 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002685 reg = FDI_TX_CTL(pipe);
2686 temp = I915_READ(reg);
2687 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2688 temp |= snb_b_fdi_train_param[i];
2689 I915_WRITE(reg, temp);
2690
2691 POSTING_READ(reg);
2692 udelay(500);
2693
2694 reg = FDI_RX_IIR(pipe);
2695 temp = I915_READ(reg);
2696 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2697
2698 if (temp & FDI_RX_SYMBOL_LOCK) {
2699 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2700 DRM_DEBUG_KMS("FDI train 2 done.\n");
2701 break;
2702 }
2703 }
2704 if (i == 4)
2705 DRM_ERROR("FDI train 2 fail!\n");
2706
2707 DRM_DEBUG_KMS("FDI train done.\n");
2708}
2709
2710static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002717
Jesse Barnesc64e3112010-09-10 11:27:03 -07002718 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002719 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2720 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002721
Jesse Barnes0e23b992010-09-10 11:10:00 -07002722 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002723 reg = FDI_RX_CTL(pipe);
2724 temp = I915_READ(reg);
2725 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002726 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2728 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2729
2730 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002731 udelay(200);
2732
2733 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002734 temp = I915_READ(reg);
2735 I915_WRITE(reg, temp | FDI_PCDCLK);
2736
2737 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002738 udelay(200);
2739
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002740 /* On Haswell, the PLL configuration for ports and pipes is handled
2741 * separately, as part of DDI setup */
2742 if (!IS_HASWELL(dev)) {
2743 /* Enable CPU FDI TX PLL, always on for Ironlake */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
2746 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2747 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002748
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002749 POSTING_READ(reg);
2750 udelay(100);
2751 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002752 }
2753}
2754
Jesse Barnes291427f2011-07-29 12:42:37 -07002755static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2756{
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 u32 flags = I915_READ(SOUTH_CHICKEN1);
2759
2760 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2761 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2762 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2763 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2764 POSTING_READ(SOUTH_CHICKEN1);
2765}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002766static void ironlake_fdi_disable(struct drm_crtc *crtc)
2767{
2768 struct drm_device *dev = crtc->dev;
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2771 int pipe = intel_crtc->pipe;
2772 u32 reg, temp;
2773
2774 /* disable CPU FDI tx and PCH FDI rx */
2775 reg = FDI_TX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2778 POSTING_READ(reg);
2779
2780 reg = FDI_RX_CTL(pipe);
2781 temp = I915_READ(reg);
2782 temp &= ~(0x7 << 16);
2783 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2784 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2785
2786 POSTING_READ(reg);
2787 udelay(100);
2788
2789 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002790 if (HAS_PCH_IBX(dev)) {
2791 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002792 I915_WRITE(FDI_RX_CHICKEN(pipe),
2793 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002794 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002795 } else if (HAS_PCH_CPT(dev)) {
2796 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002797 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002798
2799 /* still set train pattern 1 */
2800 reg = FDI_TX_CTL(pipe);
2801 temp = I915_READ(reg);
2802 temp &= ~FDI_LINK_TRAIN_NONE;
2803 temp |= FDI_LINK_TRAIN_PATTERN_1;
2804 I915_WRITE(reg, temp);
2805
2806 reg = FDI_RX_CTL(pipe);
2807 temp = I915_READ(reg);
2808 if (HAS_PCH_CPT(dev)) {
2809 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2810 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2811 } else {
2812 temp &= ~FDI_LINK_TRAIN_NONE;
2813 temp |= FDI_LINK_TRAIN_PATTERN_1;
2814 }
2815 /* BPC in FDI rx is consistent with that in PIPECONF */
2816 temp &= ~(0x07 << 16);
2817 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2818 I915_WRITE(reg, temp);
2819
2820 POSTING_READ(reg);
2821 udelay(100);
2822}
2823
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002824static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2825{
Chris Wilson0f911282012-04-17 10:05:38 +01002826 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002827
2828 if (crtc->fb == NULL)
2829 return;
2830
Chris Wilson0f911282012-04-17 10:05:38 +01002831 mutex_lock(&dev->struct_mutex);
2832 intel_finish_fb(crtc->fb);
2833 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002834}
2835
Jesse Barnes040484a2011-01-03 12:14:26 -08002836static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
Jesse Barnes040484a2011-01-03 12:14:26 -08002839 struct intel_encoder *encoder;
2840
2841 /*
2842 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2843 * must be driven by its own crtc; no sharing is possible.
2844 */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02002845 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002846
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002847 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2848 * CPU handles all others */
2849 if (IS_HASWELL(dev)) {
2850 /* It is still unclear how this will work on PPT, so throw up a warning */
2851 WARN_ON(!HAS_PCH_LPT(dev));
2852
2853 if (encoder->type == DRM_MODE_ENCODER_DAC) {
2854 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2855 return true;
2856 } else {
2857 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
2858 encoder->type);
2859 return false;
2860 }
2861 }
2862
Jesse Barnes040484a2011-01-03 12:14:26 -08002863 switch (encoder->type) {
2864 case INTEL_OUTPUT_EDP:
2865 if (!intel_encoder_is_pch_edp(&encoder->base))
2866 return false;
2867 continue;
2868 }
2869 }
2870
2871 return true;
2872}
2873
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002874/* Program iCLKIP clock to the desired frequency */
2875static void lpt_program_iclkip(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
2879 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2880 u32 temp;
2881
2882 /* It is necessary to ungate the pixclk gate prior to programming
2883 * the divisors, and gate it back when it is done.
2884 */
2885 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2886
2887 /* Disable SSCCTL */
2888 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2889 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2890 SBI_SSCCTL_DISABLE);
2891
2892 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2893 if (crtc->mode.clock == 20000) {
2894 auxdiv = 1;
2895 divsel = 0x41;
2896 phaseinc = 0x20;
2897 } else {
2898 /* The iCLK virtual clock root frequency is in MHz,
2899 * but the crtc->mode.clock in in KHz. To get the divisors,
2900 * it is necessary to divide one by another, so we
2901 * convert the virtual clock precision to KHz here for higher
2902 * precision.
2903 */
2904 u32 iclk_virtual_root_freq = 172800 * 1000;
2905 u32 iclk_pi_range = 64;
2906 u32 desired_divisor, msb_divisor_value, pi_value;
2907
2908 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2909 msb_divisor_value = desired_divisor / iclk_pi_range;
2910 pi_value = desired_divisor % iclk_pi_range;
2911
2912 auxdiv = 0;
2913 divsel = msb_divisor_value - 2;
2914 phaseinc = pi_value;
2915 }
2916
2917 /* This should not happen with any sane values */
2918 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2919 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2920 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2921 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2922
2923 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2924 crtc->mode.clock,
2925 auxdiv,
2926 divsel,
2927 phasedir,
2928 phaseinc);
2929
2930 /* Program SSCDIVINTPHASE6 */
2931 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2932 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2933 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2934 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2935 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2936 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2937 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2938
2939 intel_sbi_write(dev_priv,
2940 SBI_SSCDIVINTPHASE6,
2941 temp);
2942
2943 /* Program SSCAUXDIV */
2944 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2945 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2946 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2947 intel_sbi_write(dev_priv,
2948 SBI_SSCAUXDIV6,
2949 temp);
2950
2951
2952 /* Enable modulator and associated divider */
2953 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2954 temp &= ~SBI_SSCCTL_DISABLE;
2955 intel_sbi_write(dev_priv,
2956 SBI_SSCCTL6,
2957 temp);
2958
2959 /* Wait for initialization time */
2960 udelay(24);
2961
2962 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2963}
2964
Jesse Barnesf67a5592011-01-05 10:31:48 -08002965/*
2966 * Enable PCH resources required for PCH ports:
2967 * - PCH PLLs
2968 * - FDI training & RX/TX
2969 * - update transcoder timings
2970 * - DP transcoding bits
2971 * - transcoder
2972 */
2973static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002974{
2975 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2978 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002979 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002980
Chris Wilsone7e164d2012-05-11 09:21:25 +01002981 assert_transcoder_disabled(dev_priv, pipe);
2982
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002983 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002984 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002985
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002986 intel_enable_pch_pll(intel_crtc);
2987
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002988 if (HAS_PCH_LPT(dev)) {
2989 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
2990 lpt_program_iclkip(crtc);
2991 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002992 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002993
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002994 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002995 switch (pipe) {
2996 default:
2997 case 0:
2998 temp |= TRANSA_DPLL_ENABLE;
2999 sel = TRANSA_DPLLB_SEL;
3000 break;
3001 case 1:
3002 temp |= TRANSB_DPLL_ENABLE;
3003 sel = TRANSB_DPLLB_SEL;
3004 break;
3005 case 2:
3006 temp |= TRANSC_DPLL_ENABLE;
3007 sel = TRANSC_DPLLB_SEL;
3008 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003009 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003010 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3011 temp |= sel;
3012 else
3013 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003015 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003017 /* set transcoder timing, panel must allow it */
3018 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3020 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3021 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3022
3023 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3024 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3025 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003026 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003027
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003028 if (!IS_HASWELL(dev))
3029 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003030
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003031 /* For PCH DP, enable TRANS_DP_CTL */
3032 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003033 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3034 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003035 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 reg = TRANS_DP_CTL(pipe);
3037 temp = I915_READ(reg);
3038 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003039 TRANS_DP_SYNC_MASK |
3040 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003041 temp |= (TRANS_DP_OUTPUT_ENABLE |
3042 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003043 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003044
3045 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003047 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003049
3050 switch (intel_trans_dp_port_sel(crtc)) {
3051 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003052 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003053 break;
3054 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 break;
3057 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059 break;
3060 default:
3061 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 break;
3064 }
3065
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003067 }
3068
Jesse Barnes040484a2011-01-03 12:14:26 -08003069 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003070}
3071
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003072static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3073{
3074 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3075
3076 if (pll == NULL)
3077 return;
3078
3079 if (pll->refcount == 0) {
3080 WARN(1, "bad PCH PLL refcount\n");
3081 return;
3082 }
3083
3084 --pll->refcount;
3085 intel_crtc->pch_pll = NULL;
3086}
3087
3088static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3089{
3090 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3091 struct intel_pch_pll *pll;
3092 int i;
3093
3094 pll = intel_crtc->pch_pll;
3095 if (pll) {
3096 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3097 intel_crtc->base.base.id, pll->pll_reg);
3098 goto prepare;
3099 }
3100
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003101 if (HAS_PCH_IBX(dev_priv->dev)) {
3102 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3103 i = intel_crtc->pipe;
3104 pll = &dev_priv->pch_plls[i];
3105
3106 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3107 intel_crtc->base.base.id, pll->pll_reg);
3108
3109 goto found;
3110 }
3111
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003112 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3113 pll = &dev_priv->pch_plls[i];
3114
3115 /* Only want to check enabled timings first */
3116 if (pll->refcount == 0)
3117 continue;
3118
3119 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3120 fp == I915_READ(pll->fp0_reg)) {
3121 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3122 intel_crtc->base.base.id,
3123 pll->pll_reg, pll->refcount, pll->active);
3124
3125 goto found;
3126 }
3127 }
3128
3129 /* Ok no matching timings, maybe there's a free one? */
3130 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3131 pll = &dev_priv->pch_plls[i];
3132 if (pll->refcount == 0) {
3133 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3134 intel_crtc->base.base.id, pll->pll_reg);
3135 goto found;
3136 }
3137 }
3138
3139 return NULL;
3140
3141found:
3142 intel_crtc->pch_pll = pll;
3143 pll->refcount++;
3144 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3145prepare: /* separate function? */
3146 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003147
Chris Wilsone04c7352012-05-02 20:43:56 +01003148 /* Wait for the clocks to stabilize before rewriting the regs */
3149 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003150 POSTING_READ(pll->pll_reg);
3151 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003152
3153 I915_WRITE(pll->fp0_reg, fp);
3154 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003155 pll->on = false;
3156 return pll;
3157}
3158
Jesse Barnesd4270e52011-10-11 10:43:02 -07003159void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3160{
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3163 u32 temp;
3164
3165 temp = I915_READ(dslreg);
3166 udelay(500);
3167 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3168 /* Without this, mode sets may fail silently on FDI */
3169 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3170 udelay(250);
3171 I915_WRITE(tc2reg, 0);
3172 if (wait_for(I915_READ(dslreg) != temp, 5))
3173 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3174 }
3175}
3176
Jesse Barnesf67a5592011-01-05 10:31:48 -08003177static void ironlake_crtc_enable(struct drm_crtc *crtc)
3178{
3179 struct drm_device *dev = crtc->dev;
3180 struct drm_i915_private *dev_priv = dev->dev_private;
3181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3182 int pipe = intel_crtc->pipe;
3183 int plane = intel_crtc->plane;
3184 u32 temp;
3185 bool is_pch_port;
3186
3187 if (intel_crtc->active)
3188 return;
3189
3190 intel_crtc->active = true;
3191 intel_update_watermarks(dev);
3192
3193 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3194 temp = I915_READ(PCH_LVDS);
3195 if ((temp & LVDS_PORT_EN) == 0)
3196 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3197 }
3198
3199 is_pch_port = intel_crtc_driving_pch(crtc);
3200
3201 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003202 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003203 else
3204 ironlake_fdi_disable(crtc);
3205
3206 /* Enable panel fitting for LVDS */
3207 if (dev_priv->pch_pf_size &&
3208 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3209 /* Force use of hard-coded filter coefficients
3210 * as some pre-programmed values are broken,
3211 * e.g. x201.
3212 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003213 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3214 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3215 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216 }
3217
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003218 /*
3219 * On ILK+ LUT must be loaded before the pipe is running but with
3220 * clocks enabled
3221 */
3222 intel_crtc_load_lut(crtc);
3223
Jesse Barnesf67a5592011-01-05 10:31:48 -08003224 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3225 intel_enable_plane(dev_priv, plane, pipe);
3226
3227 if (is_pch_port)
3228 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003229
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003230 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003231 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003232 mutex_unlock(&dev->struct_mutex);
3233
Chris Wilson6b383a72010-09-13 13:54:26 +01003234 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003235}
3236
3237static void ironlake_crtc_disable(struct drm_crtc *crtc)
3238{
3239 struct drm_device *dev = crtc->dev;
3240 struct drm_i915_private *dev_priv = dev->dev_private;
3241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3242 int pipe = intel_crtc->pipe;
3243 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003245
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003246 if (!intel_crtc->active)
3247 return;
3248
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003249 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003250 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003251 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003252
Jesse Barnesb24e7172011-01-04 15:09:30 -08003253 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003254
Chris Wilson973d04f2011-07-08 12:22:37 +01003255 if (dev_priv->cfb_plane == plane)
3256 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003257
Jesse Barnesb24e7172011-01-04 15:09:30 -08003258 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003259
Jesse Barnes6be4a602010-09-10 10:26:01 -07003260 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003261 I915_WRITE(PF_CTL(pipe), 0);
3262 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003263
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003264 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003265
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003266 /* This is a horrible layering violation; we should be doing this in
3267 * the connector/encoder ->prepare instead, but we don't always have
3268 * enough information there about the config to know whether it will
3269 * actually be necessary or just cause undesired flicker.
3270 */
3271 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003272
Jesse Barnes040484a2011-01-03 12:14:26 -08003273 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003274
Jesse Barnes6be4a602010-09-10 10:26:01 -07003275 if (HAS_PCH_CPT(dev)) {
3276 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003277 reg = TRANS_DP_CTL(pipe);
3278 temp = I915_READ(reg);
3279 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003280 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003281 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003282
3283 /* disable DPLL_SEL */
3284 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003285 switch (pipe) {
3286 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003287 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003288 break;
3289 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003290 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003291 break;
3292 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003293 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003294 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003295 break;
3296 default:
3297 BUG(); /* wtf */
3298 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003299 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300 }
3301
3302 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003303 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003304
3305 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003306 reg = FDI_RX_CTL(pipe);
3307 temp = I915_READ(reg);
3308 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003309
3310 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003311 reg = FDI_TX_CTL(pipe);
3312 temp = I915_READ(reg);
3313 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3314
3315 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003316 udelay(100);
3317
Chris Wilson5eddb702010-09-11 13:48:45 +01003318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
3320 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003321
3322 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003324 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003325
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003326 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003327 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003328
3329 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003330 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003331 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003332}
3333
3334static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3335{
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 int pipe = intel_crtc->pipe;
3338 int plane = intel_crtc->plane;
3339
Zhenyu Wang2c072452009-06-05 15:38:42 +08003340 /* XXX: When our outputs are all unaware of DPMS modes other than off
3341 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3342 */
3343 switch (mode) {
3344 case DRM_MODE_DPMS_ON:
3345 case DRM_MODE_DPMS_STANDBY:
3346 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003347 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003348 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003349 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003350
Zhenyu Wang2c072452009-06-05 15:38:42 +08003351 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003352 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003353 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003354 break;
3355 }
3356}
3357
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003358static void ironlake_crtc_off(struct drm_crtc *crtc)
3359{
3360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3361 intel_put_pch_pll(intel_crtc);
3362}
3363
Daniel Vetter02e792f2009-09-15 22:57:34 +02003364static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3365{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003366 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003367 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003368 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003369
Chris Wilson23f09ce2010-08-12 13:53:37 +01003370 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003371 dev_priv->mm.interruptible = false;
3372 (void) intel_overlay_switch_off(intel_crtc->overlay);
3373 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003374 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003375 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003376
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003377 /* Let userspace switch the overlay on again. In most cases userspace
3378 * has to recompute where to put it anyway.
3379 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003380}
3381
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003382static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003383{
3384 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003385 struct drm_i915_private *dev_priv = dev->dev_private;
3386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3387 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003388 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003389
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003390 if (intel_crtc->active)
3391 return;
3392
3393 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003394 intel_update_watermarks(dev);
3395
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003396 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003397 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003398 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003399
3400 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003401 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003402
3403 /* Give the overlay scaler a chance to enable if it's on this pipe */
3404 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003405 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003406}
3407
3408static void i9xx_crtc_disable(struct drm_crtc *crtc)
3409{
3410 struct drm_device *dev = crtc->dev;
3411 struct drm_i915_private *dev_priv = dev->dev_private;
3412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3413 int pipe = intel_crtc->pipe;
3414 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003415
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003416 if (!intel_crtc->active)
3417 return;
3418
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003419 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003420 intel_crtc_wait_for_pending_flips(crtc);
3421 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003422 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003423 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003424
Chris Wilson973d04f2011-07-08 12:22:37 +01003425 if (dev_priv->cfb_plane == plane)
3426 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003427
Jesse Barnesb24e7172011-01-04 15:09:30 -08003428 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003429 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003430 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003431
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003432 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003433 intel_update_fbc(dev);
3434 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003435}
3436
3437static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3438{
Jesse Barnes79e53942008-11-07 14:24:08 -08003439 /* XXX: When our outputs are all unaware of DPMS modes other than off
3440 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3441 */
3442 switch (mode) {
3443 case DRM_MODE_DPMS_ON:
3444 case DRM_MODE_DPMS_STANDBY:
3445 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003446 i9xx_crtc_enable(crtc);
3447 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003448 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003449 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003450 break;
3451 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003452}
3453
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003454static void i9xx_crtc_off(struct drm_crtc *crtc)
3455{
3456}
3457
Zhenyu Wang2c072452009-06-05 15:38:42 +08003458/**
3459 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003460 */
3461static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3462{
3463 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003464 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003465 struct drm_i915_master_private *master_priv;
3466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3467 int pipe = intel_crtc->pipe;
3468 bool enabled;
3469
Chris Wilson032d2a02010-09-06 16:17:22 +01003470 if (intel_crtc->dpms_mode == mode)
3471 return;
3472
Chris Wilsondebcadd2010-08-07 11:01:33 +01003473 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003474
Jesse Barnese70236a2009-09-21 10:42:27 -07003475 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003476
3477 if (!dev->primary->master)
3478 return;
3479
3480 master_priv = dev->primary->master->driver_priv;
3481 if (!master_priv->sarea_priv)
3482 return;
3483
3484 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3485
3486 switch (pipe) {
3487 case 0:
3488 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3489 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3490 break;
3491 case 1:
3492 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3493 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3494 break;
3495 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003496 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003497 break;
3498 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003499}
3500
Chris Wilsoncdd59982010-09-08 16:30:16 +01003501static void intel_crtc_disable(struct drm_crtc *crtc)
3502{
3503 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3504 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003506
3507 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003508 dev_priv->display.off(crtc);
3509
Chris Wilson931872f2012-01-16 23:01:13 +00003510 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3511 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003512
3513 if (crtc->fb) {
3514 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003515 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003516 mutex_unlock(&dev->struct_mutex);
3517 }
3518}
3519
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003520/* Prepare for a mode set.
3521 *
3522 * Note we could be a lot smarter here. We need to figure out which outputs
3523 * will be enabled, which disabled (in short, how the config will changes)
3524 * and perform the minimum necessary steps to accomplish that, e.g. updating
3525 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3526 * panel fitting is in the proper state, etc.
3527 */
3528static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003529{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003530 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003531}
3532
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003533static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003534{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003535 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003536}
3537
3538static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3539{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003540 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003541}
3542
3543static void ironlake_crtc_commit(struct drm_crtc *crtc)
3544{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003545 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003546}
3547
Akshay Joshi0206e352011-08-16 15:34:10 -04003548void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003549{
3550 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3551 /* lvds has its own version of prepare see intel_lvds_prepare */
3552 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3553}
3554
Akshay Joshi0206e352011-08-16 15:34:10 -04003555void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003556{
3557 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003558 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003559 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003560
Jesse Barnes79e53942008-11-07 14:24:08 -08003561 /* lvds has its own version of commit see intel_lvds_commit */
3562 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003563
3564 if (HAS_PCH_CPT(dev))
3565 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003566}
3567
Chris Wilsonea5b2132010-08-04 13:50:23 +01003568void intel_encoder_destroy(struct drm_encoder *encoder)
3569{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003570 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003571
Chris Wilsonea5b2132010-08-04 13:50:23 +01003572 drm_encoder_cleanup(encoder);
3573 kfree(intel_encoder);
3574}
3575
Jesse Barnes79e53942008-11-07 14:24:08 -08003576static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003577 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003578 struct drm_display_mode *adjusted_mode)
3579{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003580 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003581
Eric Anholtbad720f2009-10-22 16:11:14 -07003582 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003583 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003584 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3585 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003586 }
Chris Wilson89749352010-09-12 18:25:19 +01003587
Daniel Vetterf9bef082012-04-15 19:53:19 +02003588 /* All interlaced capable intel hw wants timings in frames. Note though
3589 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3590 * timings, so we need to be careful not to clobber these.*/
3591 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3592 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003593
Jesse Barnes79e53942008-11-07 14:24:08 -08003594 return true;
3595}
3596
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003597static int valleyview_get_display_clock_speed(struct drm_device *dev)
3598{
3599 return 400000; /* FIXME */
3600}
3601
Jesse Barnese70236a2009-09-21 10:42:27 -07003602static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003603{
Jesse Barnese70236a2009-09-21 10:42:27 -07003604 return 400000;
3605}
Jesse Barnes79e53942008-11-07 14:24:08 -08003606
Jesse Barnese70236a2009-09-21 10:42:27 -07003607static int i915_get_display_clock_speed(struct drm_device *dev)
3608{
3609 return 333000;
3610}
Jesse Barnes79e53942008-11-07 14:24:08 -08003611
Jesse Barnese70236a2009-09-21 10:42:27 -07003612static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3613{
3614 return 200000;
3615}
Jesse Barnes79e53942008-11-07 14:24:08 -08003616
Jesse Barnese70236a2009-09-21 10:42:27 -07003617static int i915gm_get_display_clock_speed(struct drm_device *dev)
3618{
3619 u16 gcfgc = 0;
3620
3621 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3622
3623 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003624 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003625 else {
3626 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3627 case GC_DISPLAY_CLOCK_333_MHZ:
3628 return 333000;
3629 default:
3630 case GC_DISPLAY_CLOCK_190_200_MHZ:
3631 return 190000;
3632 }
3633 }
3634}
Jesse Barnes79e53942008-11-07 14:24:08 -08003635
Jesse Barnese70236a2009-09-21 10:42:27 -07003636static int i865_get_display_clock_speed(struct drm_device *dev)
3637{
3638 return 266000;
3639}
3640
3641static int i855_get_display_clock_speed(struct drm_device *dev)
3642{
3643 u16 hpllcc = 0;
3644 /* Assume that the hardware is in the high speed state. This
3645 * should be the default.
3646 */
3647 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3648 case GC_CLOCK_133_200:
3649 case GC_CLOCK_100_200:
3650 return 200000;
3651 case GC_CLOCK_166_250:
3652 return 250000;
3653 case GC_CLOCK_100_133:
3654 return 133000;
3655 }
3656
3657 /* Shouldn't happen */
3658 return 0;
3659}
3660
3661static int i830_get_display_clock_speed(struct drm_device *dev)
3662{
3663 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003664}
3665
Zhenyu Wang2c072452009-06-05 15:38:42 +08003666struct fdi_m_n {
3667 u32 tu;
3668 u32 gmch_m;
3669 u32 gmch_n;
3670 u32 link_m;
3671 u32 link_n;
3672};
3673
3674static void
3675fdi_reduce_ratio(u32 *num, u32 *den)
3676{
3677 while (*num > 0xffffff || *den > 0xffffff) {
3678 *num >>= 1;
3679 *den >>= 1;
3680 }
3681}
3682
Zhenyu Wang2c072452009-06-05 15:38:42 +08003683static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003684ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3685 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003686{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003687 m_n->tu = 64; /* default size */
3688
Chris Wilson22ed1112010-12-04 01:01:29 +00003689 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3690 m_n->gmch_m = bits_per_pixel * pixel_clock;
3691 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003692 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3693
Chris Wilson22ed1112010-12-04 01:01:29 +00003694 m_n->link_m = pixel_clock;
3695 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003696 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3697}
3698
Chris Wilsona7615032011-01-12 17:04:08 +00003699static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3700{
Keith Packard72bbe58c2011-09-26 16:09:45 -07003701 if (i915_panel_use_ssc >= 0)
3702 return i915_panel_use_ssc != 0;
3703 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003704 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003705}
3706
Jesse Barnes5a354202011-06-24 12:19:22 -07003707/**
3708 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3709 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003710 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003711 *
3712 * A pipe may be connected to one or more outputs. Based on the depth of the
3713 * attached framebuffer, choose a good color depth to use on the pipe.
3714 *
3715 * If possible, match the pipe depth to the fb depth. In some cases, this
3716 * isn't ideal, because the connected output supports a lesser or restricted
3717 * set of depths. Resolve that here:
3718 * LVDS typically supports only 6bpc, so clamp down in that case
3719 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3720 * Displays may support a restricted set as well, check EDID and clamp as
3721 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003722 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003723 *
3724 * RETURNS:
3725 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3726 * true if they don't match).
3727 */
3728static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003729 unsigned int *pipe_bpp,
3730 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003731{
3732 struct drm_device *dev = crtc->dev;
3733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003734 struct drm_connector *connector;
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003735 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003736 unsigned int display_bpc = UINT_MAX, bpc;
3737
3738 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003739 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003740
3741 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3742 unsigned int lvds_bpc;
3743
3744 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3745 LVDS_A3_POWER_UP)
3746 lvds_bpc = 8;
3747 else
3748 lvds_bpc = 6;
3749
3750 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003751 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003752 display_bpc = lvds_bpc;
3753 }
3754 continue;
3755 }
3756
3757 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3758 /* Use VBT settings if we have an eDP panel */
3759 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3760
3761 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003762 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003763 display_bpc = edp_bpc;
3764 }
3765 continue;
3766 }
3767
3768 /* Not one of the known troublemakers, check the EDID */
3769 list_for_each_entry(connector, &dev->mode_config.connector_list,
3770 head) {
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02003771 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07003772 continue;
3773
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003774 /* Don't use an invalid EDID bpc value */
3775 if (connector->display_info.bpc &&
3776 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003777 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003778 display_bpc = connector->display_info.bpc;
3779 }
3780 }
3781
3782 /*
3783 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3784 * through, clamp it down. (Note: >12bpc will be caught below.)
3785 */
3786 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3787 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003788 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003789 display_bpc = 12;
3790 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003791 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003792 display_bpc = 8;
3793 }
3794 }
3795 }
3796
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003797 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3798 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3799 display_bpc = 6;
3800 }
3801
Jesse Barnes5a354202011-06-24 12:19:22 -07003802 /*
3803 * We could just drive the pipe at the highest bpc all the time and
3804 * enable dithering as needed, but that costs bandwidth. So choose
3805 * the minimum value that expresses the full color range of the fb but
3806 * also stays within the max display bpc discovered above.
3807 */
3808
3809 switch (crtc->fb->depth) {
3810 case 8:
3811 bpc = 8; /* since we go through a colormap */
3812 break;
3813 case 15:
3814 case 16:
3815 bpc = 6; /* min is 18bpp */
3816 break;
3817 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003818 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003819 break;
3820 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003821 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003822 break;
3823 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003824 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003825 break;
3826 default:
3827 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3828 bpc = min((unsigned int)8, display_bpc);
3829 break;
3830 }
3831
Keith Packard578393c2011-09-05 11:53:21 -07003832 display_bpc = min(display_bpc, bpc);
3833
Adam Jackson82820492011-10-10 16:33:34 -04003834 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3835 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003836
Keith Packard578393c2011-09-05 11:53:21 -07003837 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003838
3839 return display_bpc != bpc;
3840}
3841
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003842static int vlv_get_refclk(struct drm_crtc *crtc)
3843{
3844 struct drm_device *dev = crtc->dev;
3845 struct drm_i915_private *dev_priv = dev->dev_private;
3846 int refclk = 27000; /* for DP & HDMI */
3847
3848 return 100000; /* only one validated so far */
3849
3850 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3851 refclk = 96000;
3852 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3853 if (intel_panel_use_ssc(dev_priv))
3854 refclk = 100000;
3855 else
3856 refclk = 96000;
3857 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3858 refclk = 100000;
3859 }
3860
3861 return refclk;
3862}
3863
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003864static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3865{
3866 struct drm_device *dev = crtc->dev;
3867 struct drm_i915_private *dev_priv = dev->dev_private;
3868 int refclk;
3869
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003870 if (IS_VALLEYVIEW(dev)) {
3871 refclk = vlv_get_refclk(crtc);
3872 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003873 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3874 refclk = dev_priv->lvds_ssc_freq * 1000;
3875 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3876 refclk / 1000);
3877 } else if (!IS_GEN2(dev)) {
3878 refclk = 96000;
3879 } else {
3880 refclk = 48000;
3881 }
3882
3883 return refclk;
3884}
3885
3886static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3887 intel_clock_t *clock)
3888{
3889 /* SDVO TV has fixed PLL values depend on its clock range,
3890 this mirrors vbios setting. */
3891 if (adjusted_mode->clock >= 100000
3892 && adjusted_mode->clock < 140500) {
3893 clock->p1 = 2;
3894 clock->p2 = 10;
3895 clock->n = 3;
3896 clock->m1 = 16;
3897 clock->m2 = 8;
3898 } else if (adjusted_mode->clock >= 140500
3899 && adjusted_mode->clock <= 200000) {
3900 clock->p1 = 1;
3901 clock->p2 = 10;
3902 clock->n = 6;
3903 clock->m1 = 12;
3904 clock->m2 = 8;
3905 }
3906}
3907
Jesse Barnesa7516a02011-12-15 12:30:37 -08003908static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3909 intel_clock_t *clock,
3910 intel_clock_t *reduced_clock)
3911{
3912 struct drm_device *dev = crtc->dev;
3913 struct drm_i915_private *dev_priv = dev->dev_private;
3914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3915 int pipe = intel_crtc->pipe;
3916 u32 fp, fp2 = 0;
3917
3918 if (IS_PINEVIEW(dev)) {
3919 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3920 if (reduced_clock)
3921 fp2 = (1 << reduced_clock->n) << 16 |
3922 reduced_clock->m1 << 8 | reduced_clock->m2;
3923 } else {
3924 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3925 if (reduced_clock)
3926 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3927 reduced_clock->m2;
3928 }
3929
3930 I915_WRITE(FP0(pipe), fp);
3931
3932 intel_crtc->lowfreq_avail = false;
3933 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3934 reduced_clock && i915_powersave) {
3935 I915_WRITE(FP1(pipe), fp2);
3936 intel_crtc->lowfreq_avail = true;
3937 } else {
3938 I915_WRITE(FP1(pipe), fp);
3939 }
3940}
3941
Daniel Vetter93e537a2012-03-28 23:11:26 +02003942static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3943 struct drm_display_mode *adjusted_mode)
3944{
3945 struct drm_device *dev = crtc->dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3948 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003949 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003950
3951 temp = I915_READ(LVDS);
3952 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3953 if (pipe == 1) {
3954 temp |= LVDS_PIPEB_SELECT;
3955 } else {
3956 temp &= ~LVDS_PIPEB_SELECT;
3957 }
3958 /* set the corresponsding LVDS_BORDER bit */
3959 temp |= dev_priv->lvds_border_bits;
3960 /* Set the B0-B3 data pairs corresponding to whether we're going to
3961 * set the DPLLs for dual-channel mode or not.
3962 */
3963 if (clock->p2 == 7)
3964 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3965 else
3966 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3967
3968 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3969 * appropriately here, but we need to look more thoroughly into how
3970 * panels behave in the two modes.
3971 */
3972 /* set the dithering flag on LVDS as needed */
3973 if (INTEL_INFO(dev)->gen >= 4) {
3974 if (dev_priv->lvds_dither)
3975 temp |= LVDS_ENABLE_DITHER;
3976 else
3977 temp &= ~LVDS_ENABLE_DITHER;
3978 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003979 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003980 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003981 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003982 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003983 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003984 I915_WRITE(LVDS, temp);
3985}
3986
Jesse Barnesa0c4da242012-06-15 11:55:13 -07003987static void vlv_update_pll(struct drm_crtc *crtc,
3988 struct drm_display_mode *mode,
3989 struct drm_display_mode *adjusted_mode,
3990 intel_clock_t *clock, intel_clock_t *reduced_clock,
3991 int refclk, int num_connectors)
3992{
3993 struct drm_device *dev = crtc->dev;
3994 struct drm_i915_private *dev_priv = dev->dev_private;
3995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3996 int pipe = intel_crtc->pipe;
3997 u32 dpll, mdiv, pdiv;
3998 u32 bestn, bestm1, bestm2, bestp1, bestp2;
3999 bool is_hdmi;
4000
4001 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4002
4003 bestn = clock->n;
4004 bestm1 = clock->m1;
4005 bestm2 = clock->m2;
4006 bestp1 = clock->p1;
4007 bestp2 = clock->p2;
4008
4009 /* Enable DPIO clock input */
4010 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4011 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4012 I915_WRITE(DPLL(pipe), dpll);
4013 POSTING_READ(DPLL(pipe));
4014
4015 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4016 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4017 mdiv |= ((bestn << DPIO_N_SHIFT));
4018 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4019 mdiv |= (1 << DPIO_K_SHIFT);
4020 mdiv |= DPIO_ENABLE_CALIBRATION;
4021 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4022
4023 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4024
4025 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
4026 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4027 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4028 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4029
4030 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4031
4032 dpll |= DPLL_VCO_ENABLE;
4033 I915_WRITE(DPLL(pipe), dpll);
4034 POSTING_READ(DPLL(pipe));
4035 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4036 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4037
4038 if (is_hdmi) {
4039 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4040
4041 if (temp > 1)
4042 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4043 else
4044 temp = 0;
4045
4046 I915_WRITE(DPLL_MD(pipe), temp);
4047 POSTING_READ(DPLL_MD(pipe));
4048 }
4049
4050 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4051}
4052
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004053static void i9xx_update_pll(struct drm_crtc *crtc,
4054 struct drm_display_mode *mode,
4055 struct drm_display_mode *adjusted_mode,
4056 intel_clock_t *clock, intel_clock_t *reduced_clock,
4057 int num_connectors)
4058{
4059 struct drm_device *dev = crtc->dev;
4060 struct drm_i915_private *dev_priv = dev->dev_private;
4061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4062 int pipe = intel_crtc->pipe;
4063 u32 dpll;
4064 bool is_sdvo;
4065
4066 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4067 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4068
4069 dpll = DPLL_VGA_MODE_DIS;
4070
4071 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4072 dpll |= DPLLB_MODE_LVDS;
4073 else
4074 dpll |= DPLLB_MODE_DAC_SERIAL;
4075 if (is_sdvo) {
4076 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4077 if (pixel_multiplier > 1) {
4078 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4079 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4080 }
4081 dpll |= DPLL_DVO_HIGH_SPEED;
4082 }
4083 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4084 dpll |= DPLL_DVO_HIGH_SPEED;
4085
4086 /* compute bitmask from p1 value */
4087 if (IS_PINEVIEW(dev))
4088 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4089 else {
4090 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4091 if (IS_G4X(dev) && reduced_clock)
4092 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4093 }
4094 switch (clock->p2) {
4095 case 5:
4096 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4097 break;
4098 case 7:
4099 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4100 break;
4101 case 10:
4102 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4103 break;
4104 case 14:
4105 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4106 break;
4107 }
4108 if (INTEL_INFO(dev)->gen >= 4)
4109 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4110
4111 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4112 dpll |= PLL_REF_INPUT_TVCLKINBC;
4113 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4114 /* XXX: just matching BIOS for now */
4115 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4116 dpll |= 3;
4117 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4118 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4119 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4120 else
4121 dpll |= PLL_REF_INPUT_DREFCLK;
4122
4123 dpll |= DPLL_VCO_ENABLE;
4124 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4125 POSTING_READ(DPLL(pipe));
4126 udelay(150);
4127
4128 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4129 * This is an exception to the general rule that mode_set doesn't turn
4130 * things on.
4131 */
4132 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4133 intel_update_lvds(crtc, clock, adjusted_mode);
4134
4135 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4136 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4137
4138 I915_WRITE(DPLL(pipe), dpll);
4139
4140 /* Wait for the clocks to stabilize. */
4141 POSTING_READ(DPLL(pipe));
4142 udelay(150);
4143
4144 if (INTEL_INFO(dev)->gen >= 4) {
4145 u32 temp = 0;
4146 if (is_sdvo) {
4147 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4148 if (temp > 1)
4149 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4150 else
4151 temp = 0;
4152 }
4153 I915_WRITE(DPLL_MD(pipe), temp);
4154 } else {
4155 /* The pixel multiplier can only be updated once the
4156 * DPLL is enabled and the clocks are stable.
4157 *
4158 * So write it again.
4159 */
4160 I915_WRITE(DPLL(pipe), dpll);
4161 }
4162}
4163
4164static void i8xx_update_pll(struct drm_crtc *crtc,
4165 struct drm_display_mode *adjusted_mode,
4166 intel_clock_t *clock,
4167 int num_connectors)
4168{
4169 struct drm_device *dev = crtc->dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4172 int pipe = intel_crtc->pipe;
4173 u32 dpll;
4174
4175 dpll = DPLL_VGA_MODE_DIS;
4176
4177 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4178 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4179 } else {
4180 if (clock->p1 == 2)
4181 dpll |= PLL_P1_DIVIDE_BY_TWO;
4182 else
4183 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4184 if (clock->p2 == 4)
4185 dpll |= PLL_P2_DIVIDE_BY_4;
4186 }
4187
4188 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4189 /* XXX: just matching BIOS for now */
4190 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4191 dpll |= 3;
4192 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4193 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4194 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4195 else
4196 dpll |= PLL_REF_INPUT_DREFCLK;
4197
4198 dpll |= DPLL_VCO_ENABLE;
4199 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4200 POSTING_READ(DPLL(pipe));
4201 udelay(150);
4202
4203 I915_WRITE(DPLL(pipe), dpll);
4204
4205 /* Wait for the clocks to stabilize. */
4206 POSTING_READ(DPLL(pipe));
4207 udelay(150);
4208
4209 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4210 * This is an exception to the general rule that mode_set doesn't turn
4211 * things on.
4212 */
4213 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4214 intel_update_lvds(crtc, clock, adjusted_mode);
4215
4216 /* The pixel multiplier can only be updated once the
4217 * DPLL is enabled and the clocks are stable.
4218 *
4219 * So write it again.
4220 */
4221 I915_WRITE(DPLL(pipe), dpll);
4222}
4223
Eric Anholtf564048e2011-03-30 13:01:02 -07004224static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4225 struct drm_display_mode *mode,
4226 struct drm_display_mode *adjusted_mode,
4227 int x, int y,
4228 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004229{
4230 struct drm_device *dev = crtc->dev;
4231 struct drm_i915_private *dev_priv = dev->dev_private;
4232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4233 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004234 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004235 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004236 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004237 u32 dspcntr, pipeconf, vsyncshift;
4238 bool ok, has_reduced_clock = false, is_sdvo = false;
4239 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004240 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004241 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004242 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004243
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004244 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004245 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004246 case INTEL_OUTPUT_LVDS:
4247 is_lvds = true;
4248 break;
4249 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004250 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004251 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004252 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004253 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004254 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004255 case INTEL_OUTPUT_TVOUT:
4256 is_tv = true;
4257 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004258 case INTEL_OUTPUT_DISPLAYPORT:
4259 is_dp = true;
4260 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004261 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004262
Eric Anholtc751ce42010-03-25 11:48:48 -07004263 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004264 }
4265
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004266 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004267
Ma Lingd4906092009-03-18 20:13:27 +08004268 /*
4269 * Returns a set of divisors for the desired target clock with the given
4270 * refclk, or FALSE. The returned values represent the clock equation:
4271 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4272 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004273 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004274 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4275 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004276 if (!ok) {
4277 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004278 return -EINVAL;
4279 }
4280
4281 /* Ensure that the cursor is valid for the new mode before changing... */
4282 intel_crtc_update_cursor(crtc, true);
4283
4284 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004285 /*
4286 * Ensure we match the reduced clock's P to the target clock.
4287 * If the clocks don't match, we can't switch the display clock
4288 * by using the FP0/FP1. In such case we will disable the LVDS
4289 * downclock feature.
4290 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004291 has_reduced_clock = limit->find_pll(limit, crtc,
4292 dev_priv->lvds_downclock,
4293 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004294 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004295 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004296 }
4297
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004298 if (is_sdvo && is_tv)
4299 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004300
Jesse Barnesa7516a02011-12-15 12:30:37 -08004301 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4302 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004303
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004304 if (IS_GEN2(dev))
4305 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004306 else if (IS_VALLEYVIEW(dev))
4307 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4308 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004309 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004310 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4311 has_reduced_clock ? &reduced_clock : NULL,
4312 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004313
4314 /* setup pipeconf */
4315 pipeconf = I915_READ(PIPECONF(pipe));
4316
4317 /* Set up the display plane register */
4318 dspcntr = DISPPLANE_GAMMA_ENABLE;
4319
Eric Anholt929c77f2011-03-30 13:01:04 -07004320 if (pipe == 0)
4321 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4322 else
4323 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004324
4325 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4326 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4327 * core speed.
4328 *
4329 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4330 * pipe == 0 check?
4331 */
4332 if (mode->clock >
4333 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4334 pipeconf |= PIPECONF_DOUBLE_WIDE;
4335 else
4336 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4337 }
4338
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004339 /* default to 8bpc */
4340 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4341 if (is_dp) {
4342 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4343 pipeconf |= PIPECONF_BPP_6 |
4344 PIPECONF_DITHER_EN |
4345 PIPECONF_DITHER_TYPE_SP;
4346 }
4347 }
4348
Eric Anholtf564048e2011-03-30 13:01:02 -07004349 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4350 drm_mode_debug_printmodeline(mode);
4351
Jesse Barnesa7516a02011-12-15 12:30:37 -08004352 if (HAS_PIPE_CXSR(dev)) {
4353 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004354 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4355 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004356 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004357 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4358 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4359 }
4360 }
4361
Keith Packard617cf882012-02-08 13:53:38 -08004362 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004363 if (!IS_GEN2(dev) &&
4364 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004365 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4366 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004367 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004368 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004369 vsyncshift = adjusted_mode->crtc_hsync_start
4370 - adjusted_mode->crtc_htotal/2;
4371 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004372 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004373 vsyncshift = 0;
4374 }
4375
4376 if (!IS_GEN3(dev))
4377 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004378
4379 I915_WRITE(HTOTAL(pipe),
4380 (adjusted_mode->crtc_hdisplay - 1) |
4381 ((adjusted_mode->crtc_htotal - 1) << 16));
4382 I915_WRITE(HBLANK(pipe),
4383 (adjusted_mode->crtc_hblank_start - 1) |
4384 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4385 I915_WRITE(HSYNC(pipe),
4386 (adjusted_mode->crtc_hsync_start - 1) |
4387 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4388
4389 I915_WRITE(VTOTAL(pipe),
4390 (adjusted_mode->crtc_vdisplay - 1) |
4391 ((adjusted_mode->crtc_vtotal - 1) << 16));
4392 I915_WRITE(VBLANK(pipe),
4393 (adjusted_mode->crtc_vblank_start - 1) |
4394 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4395 I915_WRITE(VSYNC(pipe),
4396 (adjusted_mode->crtc_vsync_start - 1) |
4397 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4398
4399 /* pipesrc and dspsize control the size that is scaled from,
4400 * which should always be the user's requested size.
4401 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004402 I915_WRITE(DSPSIZE(plane),
4403 ((mode->vdisplay - 1) << 16) |
4404 (mode->hdisplay - 1));
4405 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004406 I915_WRITE(PIPESRC(pipe),
4407 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4408
Eric Anholtf564048e2011-03-30 13:01:02 -07004409 I915_WRITE(PIPECONF(pipe), pipeconf);
4410 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004411 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004412
4413 intel_wait_for_vblank(dev, pipe);
4414
Eric Anholtf564048e2011-03-30 13:01:02 -07004415 I915_WRITE(DSPCNTR(plane), dspcntr);
4416 POSTING_READ(DSPCNTR(plane));
4417
4418 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4419
4420 intel_update_watermarks(dev);
4421
Eric Anholtf564048e2011-03-30 13:01:02 -07004422 return ret;
4423}
4424
Keith Packard9fb526d2011-09-26 22:24:57 -07004425/*
4426 * Initialize reference clocks when the driver loads
4427 */
4428void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004429{
4430 struct drm_i915_private *dev_priv = dev->dev_private;
4431 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004432 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004433 u32 temp;
4434 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004435 bool has_cpu_edp = false;
4436 bool has_pch_edp = false;
4437 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004438 bool has_ck505 = false;
4439 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004440
4441 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004442 list_for_each_entry(encoder, &mode_config->encoder_list,
4443 base.head) {
4444 switch (encoder->type) {
4445 case INTEL_OUTPUT_LVDS:
4446 has_panel = true;
4447 has_lvds = true;
4448 break;
4449 case INTEL_OUTPUT_EDP:
4450 has_panel = true;
4451 if (intel_encoder_is_pch_edp(&encoder->base))
4452 has_pch_edp = true;
4453 else
4454 has_cpu_edp = true;
4455 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004456 }
4457 }
4458
Keith Packard99eb6a02011-09-26 14:29:12 -07004459 if (HAS_PCH_IBX(dev)) {
4460 has_ck505 = dev_priv->display_clock_mode;
4461 can_ssc = has_ck505;
4462 } else {
4463 has_ck505 = false;
4464 can_ssc = true;
4465 }
4466
4467 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4468 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4469 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004470
4471 /* Ironlake: try to setup display ref clock before DPLL
4472 * enabling. This is only under driver's control after
4473 * PCH B stepping, previous chipset stepping should be
4474 * ignoring this setting.
4475 */
4476 temp = I915_READ(PCH_DREF_CONTROL);
4477 /* Always enable nonspread source */
4478 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004479
Keith Packard99eb6a02011-09-26 14:29:12 -07004480 if (has_ck505)
4481 temp |= DREF_NONSPREAD_CK505_ENABLE;
4482 else
4483 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004484
Keith Packard199e5d72011-09-22 12:01:57 -07004485 if (has_panel) {
4486 temp &= ~DREF_SSC_SOURCE_MASK;
4487 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004488
Keith Packard199e5d72011-09-22 12:01:57 -07004489 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004490 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004491 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004492 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004493 } else
4494 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004495
4496 /* Get SSC going before enabling the outputs */
4497 I915_WRITE(PCH_DREF_CONTROL, temp);
4498 POSTING_READ(PCH_DREF_CONTROL);
4499 udelay(200);
4500
Jesse Barnes13d83a62011-08-03 12:59:20 -07004501 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4502
4503 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004504 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004505 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004506 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004507 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004508 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004509 else
4510 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004511 } else
4512 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4513
4514 I915_WRITE(PCH_DREF_CONTROL, temp);
4515 POSTING_READ(PCH_DREF_CONTROL);
4516 udelay(200);
4517 } else {
4518 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4519
4520 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4521
4522 /* Turn off CPU output */
4523 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4524
4525 I915_WRITE(PCH_DREF_CONTROL, temp);
4526 POSTING_READ(PCH_DREF_CONTROL);
4527 udelay(200);
4528
4529 /* Turn off the SSC source */
4530 temp &= ~DREF_SSC_SOURCE_MASK;
4531 temp |= DREF_SSC_SOURCE_DISABLE;
4532
4533 /* Turn off SSC1 */
4534 temp &= ~ DREF_SSC1_ENABLE;
4535
Jesse Barnes13d83a62011-08-03 12:59:20 -07004536 I915_WRITE(PCH_DREF_CONTROL, temp);
4537 POSTING_READ(PCH_DREF_CONTROL);
4538 udelay(200);
4539 }
4540}
4541
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004542static int ironlake_get_refclk(struct drm_crtc *crtc)
4543{
4544 struct drm_device *dev = crtc->dev;
4545 struct drm_i915_private *dev_priv = dev->dev_private;
4546 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004547 struct intel_encoder *edp_encoder = NULL;
4548 int num_connectors = 0;
4549 bool is_lvds = false;
4550
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004551 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004552 switch (encoder->type) {
4553 case INTEL_OUTPUT_LVDS:
4554 is_lvds = true;
4555 break;
4556 case INTEL_OUTPUT_EDP:
4557 edp_encoder = encoder;
4558 break;
4559 }
4560 num_connectors++;
4561 }
4562
4563 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4564 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4565 dev_priv->lvds_ssc_freq);
4566 return dev_priv->lvds_ssc_freq * 1000;
4567 }
4568
4569 return 120000;
4570}
4571
Eric Anholtf564048e2011-03-30 13:01:02 -07004572static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4573 struct drm_display_mode *mode,
4574 struct drm_display_mode *adjusted_mode,
4575 int x, int y,
4576 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004577{
4578 struct drm_device *dev = crtc->dev;
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4581 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004582 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004583 int refclk, num_connectors = 0;
4584 intel_clock_t clock, reduced_clock;
4585 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004586 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004587 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnese3aef172012-04-10 11:58:03 -07004588 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004589 const intel_limit_t *limit;
4590 int ret;
4591 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004592 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004593 int target_clock, pixel_multiplier, lane, link_bw, factor;
4594 unsigned int pipe_bpp;
4595 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004596 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004597
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004598 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004599 switch (encoder->type) {
4600 case INTEL_OUTPUT_LVDS:
4601 is_lvds = true;
4602 break;
4603 case INTEL_OUTPUT_SDVO:
4604 case INTEL_OUTPUT_HDMI:
4605 is_sdvo = true;
4606 if (encoder->needs_tv_clock)
4607 is_tv = true;
4608 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004609 case INTEL_OUTPUT_TVOUT:
4610 is_tv = true;
4611 break;
4612 case INTEL_OUTPUT_ANALOG:
4613 is_crt = true;
4614 break;
4615 case INTEL_OUTPUT_DISPLAYPORT:
4616 is_dp = true;
4617 break;
4618 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004619 is_dp = true;
4620 if (intel_encoder_is_pch_edp(&encoder->base))
4621 is_pch_edp = true;
4622 else
4623 is_cpu_edp = true;
4624 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004625 break;
4626 }
4627
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004628 num_connectors++;
4629 }
4630
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004631 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004632
4633 /*
4634 * Returns a set of divisors for the desired target clock with the given
4635 * refclk, or FALSE. The returned values represent the clock equation:
4636 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4637 */
4638 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004639 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4640 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004641 if (!ok) {
4642 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4643 return -EINVAL;
4644 }
4645
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004646 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004647 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004648
Zhao Yakuiddc90032010-01-06 22:05:56 +08004649 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004650 /*
4651 * Ensure we match the reduced clock's P to the target clock.
4652 * If the clocks don't match, we can't switch the display clock
4653 * by using the FP0/FP1. In such case we will disable the LVDS
4654 * downclock feature.
4655 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004656 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004657 dev_priv->lvds_downclock,
4658 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004659 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004660 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004661 }
Daniel Vetter61e96532012-05-30 14:52:26 +02004662
4663 if (is_sdvo && is_tv)
4664 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
4665
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004666
Zhenyu Wang2c072452009-06-05 15:38:42 +08004667 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004668 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4669 lane = 0;
4670 /* CPU eDP doesn't require FDI link, so just set DP M/N
4671 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004672 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07004673 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004674 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07004675 /* FDI is a binary signal running at ~2.7GHz, encoding
4676 * each output octet as 10 bits. The actual frequency
4677 * is stored as a divider into a 100MHz clock, and the
4678 * mode pixel clock is stored in units of 1KHz.
4679 * Hence the bw of each lane in terms of the mode signal
4680 * is:
4681 */
4682 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004683 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004684
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02004685 /* [e]DP over FDI requires target mode clock instead of link clock. */
4686 if (edp_encoder)
4687 target_clock = intel_edp_target_clock(edp_encoder, mode);
4688 else if (is_dp)
4689 target_clock = mode->clock;
4690 else
4691 target_clock = adjusted_mode->clock;
4692
Eric Anholt8febb292011-03-30 13:01:07 -07004693 /* determine panel color depth */
4694 temp = I915_READ(PIPECONF(pipe));
4695 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004696 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004697 switch (pipe_bpp) {
4698 case 18:
4699 temp |= PIPE_6BPC;
4700 break;
4701 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004702 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004703 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004704 case 30:
4705 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004706 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004707 case 36:
4708 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004709 break;
4710 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004711 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4712 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004713 temp |= PIPE_8BPC;
4714 pipe_bpp = 24;
4715 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004716 }
4717
Jesse Barnes5a354202011-06-24 12:19:22 -07004718 intel_crtc->bpp = pipe_bpp;
4719 I915_WRITE(PIPECONF(pipe), temp);
4720
Eric Anholt8febb292011-03-30 13:01:07 -07004721 if (!lane) {
4722 /*
4723 * Account for spread spectrum to avoid
4724 * oversubscribing the link. Max center spread
4725 * is 2.5%; use 5% for safety's sake.
4726 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004727 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004728 lane = bps / (link_bw * 8) + 1;
4729 }
4730
4731 intel_crtc->fdi_lanes = lane;
4732
4733 if (pixel_multiplier > 1)
4734 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004735 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4736 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004737
Eric Anholta07d6782011-03-30 13:01:08 -07004738 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4739 if (has_reduced_clock)
4740 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4741 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004742
Chris Wilsonc1858122010-12-03 21:35:48 +00004743 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004744 factor = 21;
4745 if (is_lvds) {
4746 if ((intel_panel_use_ssc(dev_priv) &&
4747 dev_priv->lvds_ssc_freq == 100) ||
4748 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4749 factor = 25;
4750 } else if (is_sdvo && is_tv)
4751 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004752
Jesse Barnescb0e0932011-07-28 14:50:30 -07004753 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004754 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004755
Chris Wilson5eddb702010-09-11 13:48:45 +01004756 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004757
Eric Anholta07d6782011-03-30 13:01:08 -07004758 if (is_lvds)
4759 dpll |= DPLLB_MODE_LVDS;
4760 else
4761 dpll |= DPLLB_MODE_DAC_SERIAL;
4762 if (is_sdvo) {
4763 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4764 if (pixel_multiplier > 1) {
4765 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004766 }
Eric Anholta07d6782011-03-30 13:01:08 -07004767 dpll |= DPLL_DVO_HIGH_SPEED;
4768 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004769 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004770 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004771
Eric Anholta07d6782011-03-30 13:01:08 -07004772 /* compute bitmask from p1 value */
4773 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4774 /* also FPA1 */
4775 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4776
4777 switch (clock.p2) {
4778 case 5:
4779 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4780 break;
4781 case 7:
4782 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4783 break;
4784 case 10:
4785 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4786 break;
4787 case 14:
4788 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4789 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004790 }
4791
4792 if (is_sdvo && is_tv)
4793 dpll |= PLL_REF_INPUT_TVCLKINBC;
4794 else if (is_tv)
4795 /* XXX: just matching BIOS for now */
4796 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4797 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004798 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004799 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4800 else
4801 dpll |= PLL_REF_INPUT_DREFCLK;
4802
4803 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004804 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004805
4806 /* Set up the display plane register */
4807 dspcntr = DISPPLANE_GAMMA_ENABLE;
4808
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004809 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004810 drm_mode_debug_printmodeline(mode);
4811
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004812 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4813 * pre-Haswell/LPT generation */
4814 if (HAS_PCH_LPT(dev)) {
4815 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4816 pipe);
4817 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004818 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004819
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004820 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4821 if (pll == NULL) {
4822 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4823 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004824 return -EINVAL;
4825 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004826 } else
4827 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004828
4829 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4830 * This is an exception to the general rule that mode_set doesn't turn
4831 * things on.
4832 */
4833 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004834 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004835 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004836 if (HAS_PCH_CPT(dev)) {
4837 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004838 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004839 } else {
4840 if (pipe == 1)
4841 temp |= LVDS_PIPEB_SELECT;
4842 else
4843 temp &= ~LVDS_PIPEB_SELECT;
4844 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004845
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004846 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004847 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004848 /* Set the B0-B3 data pairs corresponding to whether we're going to
4849 * set the DPLLs for dual-channel mode or not.
4850 */
4851 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004852 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004853 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004854 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004855
4856 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4857 * appropriately here, but we need to look more thoroughly into how
4858 * panels behave in the two modes.
4859 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004860 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004861 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004862 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004863 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004864 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004865 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004866 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004867
Eric Anholt8febb292011-03-30 13:01:07 -07004868 pipeconf &= ~PIPECONF_DITHER_EN;
4869 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004870 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004871 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004872 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004873 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004874 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004875 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004876 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004877 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004878 I915_WRITE(TRANSDATA_M1(pipe), 0);
4879 I915_WRITE(TRANSDATA_N1(pipe), 0);
4880 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4881 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004882 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004883
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004884 if (intel_crtc->pch_pll) {
4885 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004886
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004887 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004888 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004889 udelay(150);
4890
Eric Anholt8febb292011-03-30 13:01:07 -07004891 /* The pixel multiplier can only be updated once the
4892 * DPLL is enabled and the clocks are stable.
4893 *
4894 * So write it again.
4895 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004896 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004897 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004898
Chris Wilson5eddb702010-09-11 13:48:45 +01004899 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004900 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004901 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004902 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004903 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004904 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004905 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004906 }
4907 }
4908
Keith Packard617cf882012-02-08 13:53:38 -08004909 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004910 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004911 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004912 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004913 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004914 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004915 I915_WRITE(VSYNCSHIFT(pipe),
4916 adjusted_mode->crtc_hsync_start
4917 - adjusted_mode->crtc_htotal/2);
4918 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004919 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004920 I915_WRITE(VSYNCSHIFT(pipe), 0);
4921 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004922
Chris Wilson5eddb702010-09-11 13:48:45 +01004923 I915_WRITE(HTOTAL(pipe),
4924 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004925 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004926 I915_WRITE(HBLANK(pipe),
4927 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004928 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004929 I915_WRITE(HSYNC(pipe),
4930 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004931 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004932
4933 I915_WRITE(VTOTAL(pipe),
4934 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004935 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004936 I915_WRITE(VBLANK(pipe),
4937 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004938 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004939 I915_WRITE(VSYNC(pipe),
4940 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004941 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004942
Eric Anholt8febb292011-03-30 13:01:07 -07004943 /* pipesrc controls the size that is scaled from, which should
4944 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004945 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004946 I915_WRITE(PIPESRC(pipe),
4947 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004948
Eric Anholt8febb292011-03-30 13:01:07 -07004949 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4950 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4951 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4952 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004953
Jesse Barnese3aef172012-04-10 11:58:03 -07004954 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004955 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004956
Chris Wilson5eddb702010-09-11 13:48:45 +01004957 I915_WRITE(PIPECONF(pipe), pipeconf);
4958 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004959
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004960 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004961
Chris Wilson5eddb702010-09-11 13:48:45 +01004962 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004963 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004964
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004965 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004966
4967 intel_update_watermarks(dev);
4968
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03004969 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
4970
Chris Wilson1f803ee2009-06-06 09:45:59 +01004971 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004972}
4973
Eric Anholtf564048e2011-03-30 13:01:02 -07004974static int intel_crtc_mode_set(struct drm_crtc *crtc,
4975 struct drm_display_mode *mode,
4976 struct drm_display_mode *adjusted_mode,
4977 int x, int y,
4978 struct drm_framebuffer *old_fb)
4979{
4980 struct drm_device *dev = crtc->dev;
4981 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4983 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004984 int ret;
4985
Eric Anholt0b701d22011-03-30 13:01:03 -07004986 drm_vblank_pre_modeset(dev, pipe);
4987
Eric Anholtf564048e2011-03-30 13:01:02 -07004988 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4989 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004990 drm_vblank_post_modeset(dev, pipe);
4991
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004992 if (ret)
4993 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4994 else
4995 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004996
Jesse Barnes79e53942008-11-07 14:24:08 -08004997 return ret;
4998}
4999
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005000static bool intel_eld_uptodate(struct drm_connector *connector,
5001 int reg_eldv, uint32_t bits_eldv,
5002 int reg_elda, uint32_t bits_elda,
5003 int reg_edid)
5004{
5005 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5006 uint8_t *eld = connector->eld;
5007 uint32_t i;
5008
5009 i = I915_READ(reg_eldv);
5010 i &= bits_eldv;
5011
5012 if (!eld[0])
5013 return !i;
5014
5015 if (!i)
5016 return false;
5017
5018 i = I915_READ(reg_elda);
5019 i &= ~bits_elda;
5020 I915_WRITE(reg_elda, i);
5021
5022 for (i = 0; i < eld[2]; i++)
5023 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5024 return false;
5025
5026 return true;
5027}
5028
Wu Fengguange0dac652011-09-05 14:25:34 +08005029static void g4x_write_eld(struct drm_connector *connector,
5030 struct drm_crtc *crtc)
5031{
5032 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5033 uint8_t *eld = connector->eld;
5034 uint32_t eldv;
5035 uint32_t len;
5036 uint32_t i;
5037
5038 i = I915_READ(G4X_AUD_VID_DID);
5039
5040 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5041 eldv = G4X_ELDV_DEVCL_DEVBLC;
5042 else
5043 eldv = G4X_ELDV_DEVCTG;
5044
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005045 if (intel_eld_uptodate(connector,
5046 G4X_AUD_CNTL_ST, eldv,
5047 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5048 G4X_HDMIW_HDMIEDID))
5049 return;
5050
Wu Fengguange0dac652011-09-05 14:25:34 +08005051 i = I915_READ(G4X_AUD_CNTL_ST);
5052 i &= ~(eldv | G4X_ELD_ADDR);
5053 len = (i >> 9) & 0x1f; /* ELD buffer size */
5054 I915_WRITE(G4X_AUD_CNTL_ST, i);
5055
5056 if (!eld[0])
5057 return;
5058
5059 len = min_t(uint8_t, eld[2], len);
5060 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5061 for (i = 0; i < len; i++)
5062 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5063
5064 i = I915_READ(G4X_AUD_CNTL_ST);
5065 i |= eldv;
5066 I915_WRITE(G4X_AUD_CNTL_ST, i);
5067}
5068
5069static void ironlake_write_eld(struct drm_connector *connector,
5070 struct drm_crtc *crtc)
5071{
5072 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5073 uint8_t *eld = connector->eld;
5074 uint32_t eldv;
5075 uint32_t i;
5076 int len;
5077 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005078 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005079 int aud_cntl_st;
5080 int aud_cntrl_st2;
5081
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005082 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005083 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005084 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005085 aud_cntl_st = IBX_AUD_CNTL_ST_A;
5086 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005087 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005088 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005089 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005090 aud_cntl_st = CPT_AUD_CNTL_ST_A;
5091 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005092 }
5093
5094 i = to_intel_crtc(crtc)->pipe;
5095 hdmiw_hdmiedid += i * 0x100;
5096 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005097 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08005098
5099 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5100
5101 i = I915_READ(aud_cntl_st);
5102 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5103 if (!i) {
5104 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5105 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005106 eldv = IBX_ELD_VALIDB;
5107 eldv |= IBX_ELD_VALIDB << 4;
5108 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005109 } else {
5110 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005111 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005112 }
5113
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005114 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5115 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5116 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005117 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5118 } else
5119 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005120
5121 if (intel_eld_uptodate(connector,
5122 aud_cntrl_st2, eldv,
5123 aud_cntl_st, IBX_ELD_ADDRESS,
5124 hdmiw_hdmiedid))
5125 return;
5126
Wu Fengguange0dac652011-09-05 14:25:34 +08005127 i = I915_READ(aud_cntrl_st2);
5128 i &= ~eldv;
5129 I915_WRITE(aud_cntrl_st2, i);
5130
5131 if (!eld[0])
5132 return;
5133
Wu Fengguange0dac652011-09-05 14:25:34 +08005134 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005135 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005136 I915_WRITE(aud_cntl_st, i);
5137
5138 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5139 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5140 for (i = 0; i < len; i++)
5141 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5142
5143 i = I915_READ(aud_cntrl_st2);
5144 i |= eldv;
5145 I915_WRITE(aud_cntrl_st2, i);
5146}
5147
5148void intel_write_eld(struct drm_encoder *encoder,
5149 struct drm_display_mode *mode)
5150{
5151 struct drm_crtc *crtc = encoder->crtc;
5152 struct drm_connector *connector;
5153 struct drm_device *dev = encoder->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
5155
5156 connector = drm_select_eld(encoder, mode);
5157 if (!connector)
5158 return;
5159
5160 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5161 connector->base.id,
5162 drm_get_connector_name(connector),
5163 connector->encoder->base.id,
5164 drm_get_encoder_name(connector->encoder));
5165
5166 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5167
5168 if (dev_priv->display.write_eld)
5169 dev_priv->display.write_eld(connector, crtc);
5170}
5171
Jesse Barnes79e53942008-11-07 14:24:08 -08005172/** Loads the palette/gamma unit for the CRTC with the prepared values */
5173void intel_crtc_load_lut(struct drm_crtc *crtc)
5174{
5175 struct drm_device *dev = crtc->dev;
5176 struct drm_i915_private *dev_priv = dev->dev_private;
5177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005178 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005179 int i;
5180
5181 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005182 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005183 return;
5184
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005185 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005186 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005187 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005188
Jesse Barnes79e53942008-11-07 14:24:08 -08005189 for (i = 0; i < 256; i++) {
5190 I915_WRITE(palreg + 4 * i,
5191 (intel_crtc->lut_r[i] << 16) |
5192 (intel_crtc->lut_g[i] << 8) |
5193 intel_crtc->lut_b[i]);
5194 }
5195}
5196
Chris Wilson560b85b2010-08-07 11:01:38 +01005197static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5198{
5199 struct drm_device *dev = crtc->dev;
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5202 bool visible = base != 0;
5203 u32 cntl;
5204
5205 if (intel_crtc->cursor_visible == visible)
5206 return;
5207
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005208 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005209 if (visible) {
5210 /* On these chipsets we can only modify the base whilst
5211 * the cursor is disabled.
5212 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005213 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005214
5215 cntl &= ~(CURSOR_FORMAT_MASK);
5216 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5217 cntl |= CURSOR_ENABLE |
5218 CURSOR_GAMMA_ENABLE |
5219 CURSOR_FORMAT_ARGB;
5220 } else
5221 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005222 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005223
5224 intel_crtc->cursor_visible = visible;
5225}
5226
5227static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5228{
5229 struct drm_device *dev = crtc->dev;
5230 struct drm_i915_private *dev_priv = dev->dev_private;
5231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5232 int pipe = intel_crtc->pipe;
5233 bool visible = base != 0;
5234
5235 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005236 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005237 if (base) {
5238 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5239 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5240 cntl |= pipe << 28; /* Connect to correct pipe */
5241 } else {
5242 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5243 cntl |= CURSOR_MODE_DISABLE;
5244 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005245 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005246
5247 intel_crtc->cursor_visible = visible;
5248 }
5249 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005250 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005251}
5252
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005253static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5254{
5255 struct drm_device *dev = crtc->dev;
5256 struct drm_i915_private *dev_priv = dev->dev_private;
5257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5258 int pipe = intel_crtc->pipe;
5259 bool visible = base != 0;
5260
5261 if (intel_crtc->cursor_visible != visible) {
5262 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5263 if (base) {
5264 cntl &= ~CURSOR_MODE;
5265 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5266 } else {
5267 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5268 cntl |= CURSOR_MODE_DISABLE;
5269 }
5270 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5271
5272 intel_crtc->cursor_visible = visible;
5273 }
5274 /* and commit changes on next vblank */
5275 I915_WRITE(CURBASE_IVB(pipe), base);
5276}
5277
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005278/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005279static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5280 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005281{
5282 struct drm_device *dev = crtc->dev;
5283 struct drm_i915_private *dev_priv = dev->dev_private;
5284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5285 int pipe = intel_crtc->pipe;
5286 int x = intel_crtc->cursor_x;
5287 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005288 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005289 bool visible;
5290
5291 pos = 0;
5292
Chris Wilson6b383a72010-09-13 13:54:26 +01005293 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005294 base = intel_crtc->cursor_addr;
5295 if (x > (int) crtc->fb->width)
5296 base = 0;
5297
5298 if (y > (int) crtc->fb->height)
5299 base = 0;
5300 } else
5301 base = 0;
5302
5303 if (x < 0) {
5304 if (x + intel_crtc->cursor_width < 0)
5305 base = 0;
5306
5307 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5308 x = -x;
5309 }
5310 pos |= x << CURSOR_X_SHIFT;
5311
5312 if (y < 0) {
5313 if (y + intel_crtc->cursor_height < 0)
5314 base = 0;
5315
5316 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5317 y = -y;
5318 }
5319 pos |= y << CURSOR_Y_SHIFT;
5320
5321 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005322 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005323 return;
5324
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005325 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005326 I915_WRITE(CURPOS_IVB(pipe), pos);
5327 ivb_update_cursor(crtc, base);
5328 } else {
5329 I915_WRITE(CURPOS(pipe), pos);
5330 if (IS_845G(dev) || IS_I865G(dev))
5331 i845_update_cursor(crtc, base);
5332 else
5333 i9xx_update_cursor(crtc, base);
5334 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005335}
5336
Jesse Barnes79e53942008-11-07 14:24:08 -08005337static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005338 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005339 uint32_t handle,
5340 uint32_t width, uint32_t height)
5341{
5342 struct drm_device *dev = crtc->dev;
5343 struct drm_i915_private *dev_priv = dev->dev_private;
5344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005345 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005346 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005347 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005348
Zhao Yakui28c97732009-10-09 11:39:41 +08005349 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005350
5351 /* if we want to turn off the cursor ignore width and height */
5352 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005353 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005354 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005355 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005356 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005357 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005358 }
5359
5360 /* Currently we only support 64x64 cursors */
5361 if (width != 64 || height != 64) {
5362 DRM_ERROR("we currently only support 64x64 cursors\n");
5363 return -EINVAL;
5364 }
5365
Chris Wilson05394f32010-11-08 19:18:58 +00005366 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005367 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 return -ENOENT;
5369
Chris Wilson05394f32010-11-08 19:18:58 +00005370 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005371 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005372 ret = -ENOMEM;
5373 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005374 }
5375
Dave Airlie71acb5e2008-12-30 20:31:46 +10005376 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005377 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005378 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005379 if (obj->tiling_mode) {
5380 DRM_ERROR("cursor cannot be tiled\n");
5381 ret = -EINVAL;
5382 goto fail_locked;
5383 }
5384
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005385 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005386 if (ret) {
5387 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005388 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005389 }
5390
Chris Wilsond9e86c02010-11-10 16:40:20 +00005391 ret = i915_gem_object_put_fence(obj);
5392 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005393 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005394 goto fail_unpin;
5395 }
5396
Chris Wilson05394f32010-11-08 19:18:58 +00005397 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005398 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005399 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005400 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005401 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5402 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005403 if (ret) {
5404 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005405 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005406 }
Chris Wilson05394f32010-11-08 19:18:58 +00005407 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005408 }
5409
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005410 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04005411 I915_WRITE(CURSIZE, (height << 12) | width);
5412
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005413 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005414 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005415 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005416 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005417 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5418 } else
5419 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005420 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005421 }
Jesse Barnes80824002009-09-10 15:28:06 -07005422
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005423 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005424
5425 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005426 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005427 intel_crtc->cursor_width = width;
5428 intel_crtc->cursor_height = height;
5429
Chris Wilson6b383a72010-09-13 13:54:26 +01005430 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005431
Jesse Barnes79e53942008-11-07 14:24:08 -08005432 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005433fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005434 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005435fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005436 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005437fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005438 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005439 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005440}
5441
5442static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5443{
Jesse Barnes79e53942008-11-07 14:24:08 -08005444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005445
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005446 intel_crtc->cursor_x = x;
5447 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005448
Chris Wilson6b383a72010-09-13 13:54:26 +01005449 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005450
5451 return 0;
5452}
5453
5454/** Sets the color ramps on behalf of RandR */
5455void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5456 u16 blue, int regno)
5457{
5458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5459
5460 intel_crtc->lut_r[regno] = red >> 8;
5461 intel_crtc->lut_g[regno] = green >> 8;
5462 intel_crtc->lut_b[regno] = blue >> 8;
5463}
5464
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005465void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5466 u16 *blue, int regno)
5467{
5468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5469
5470 *red = intel_crtc->lut_r[regno] << 8;
5471 *green = intel_crtc->lut_g[regno] << 8;
5472 *blue = intel_crtc->lut_b[regno] << 8;
5473}
5474
Jesse Barnes79e53942008-11-07 14:24:08 -08005475static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005476 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005477{
James Simmons72034252010-08-03 01:33:19 +01005478 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005480
James Simmons72034252010-08-03 01:33:19 +01005481 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005482 intel_crtc->lut_r[i] = red[i] >> 8;
5483 intel_crtc->lut_g[i] = green[i] >> 8;
5484 intel_crtc->lut_b[i] = blue[i] >> 8;
5485 }
5486
5487 intel_crtc_load_lut(crtc);
5488}
5489
5490/**
5491 * Get a pipe with a simple mode set on it for doing load-based monitor
5492 * detection.
5493 *
5494 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005495 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005496 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005497 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005498 * configured for it. In the future, it could choose to temporarily disable
5499 * some outputs to free up a pipe for its use.
5500 *
5501 * \return crtc, or NULL if no pipes are available.
5502 */
5503
5504/* VESA 640x480x72Hz mode to set on the pipe */
5505static struct drm_display_mode load_detect_mode = {
5506 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5507 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5508};
5509
Chris Wilsond2dff872011-04-19 08:36:26 +01005510static struct drm_framebuffer *
5511intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005512 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005513 struct drm_i915_gem_object *obj)
5514{
5515 struct intel_framebuffer *intel_fb;
5516 int ret;
5517
5518 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5519 if (!intel_fb) {
5520 drm_gem_object_unreference_unlocked(&obj->base);
5521 return ERR_PTR(-ENOMEM);
5522 }
5523
5524 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5525 if (ret) {
5526 drm_gem_object_unreference_unlocked(&obj->base);
5527 kfree(intel_fb);
5528 return ERR_PTR(ret);
5529 }
5530
5531 return &intel_fb->base;
5532}
5533
5534static u32
5535intel_framebuffer_pitch_for_width(int width, int bpp)
5536{
5537 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5538 return ALIGN(pitch, 64);
5539}
5540
5541static u32
5542intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5543{
5544 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5545 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5546}
5547
5548static struct drm_framebuffer *
5549intel_framebuffer_create_for_mode(struct drm_device *dev,
5550 struct drm_display_mode *mode,
5551 int depth, int bpp)
5552{
5553 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005554 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005555
5556 obj = i915_gem_alloc_object(dev,
5557 intel_framebuffer_size_for_mode(mode, bpp));
5558 if (obj == NULL)
5559 return ERR_PTR(-ENOMEM);
5560
5561 mode_cmd.width = mode->hdisplay;
5562 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005563 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5564 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005565 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005566
5567 return intel_framebuffer_create(dev, &mode_cmd, obj);
5568}
5569
5570static struct drm_framebuffer *
5571mode_fits_in_fbdev(struct drm_device *dev,
5572 struct drm_display_mode *mode)
5573{
5574 struct drm_i915_private *dev_priv = dev->dev_private;
5575 struct drm_i915_gem_object *obj;
5576 struct drm_framebuffer *fb;
5577
5578 if (dev_priv->fbdev == NULL)
5579 return NULL;
5580
5581 obj = dev_priv->fbdev->ifb.obj;
5582 if (obj == NULL)
5583 return NULL;
5584
5585 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005586 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5587 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005588 return NULL;
5589
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005590 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005591 return NULL;
5592
5593 return fb;
5594}
5595
Chris Wilson71731882011-04-19 23:10:58 +01005596bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5597 struct drm_connector *connector,
5598 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005599 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005600{
5601 struct intel_crtc *intel_crtc;
5602 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005603 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005604 struct drm_crtc *crtc = NULL;
5605 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005606 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005607 int i = -1;
5608
Chris Wilsond2dff872011-04-19 08:36:26 +01005609 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5610 connector->base.id, drm_get_connector_name(connector),
5611 encoder->base.id, drm_get_encoder_name(encoder));
5612
Jesse Barnes79e53942008-11-07 14:24:08 -08005613 /*
5614 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005615 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005616 * - if the connector already has an assigned crtc, use it (but make
5617 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005618 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005619 * - try to find the first unused crtc that can drive this connector,
5620 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005621 */
5622
5623 /* See if we already have a CRTC for this connector */
5624 if (encoder->crtc) {
5625 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005626
Jesse Barnes79e53942008-11-07 14:24:08 -08005627 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005628 old->dpms_mode = intel_crtc->dpms_mode;
5629 old->load_detect_temp = false;
5630
5631 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005632 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005633 struct drm_encoder_helper_funcs *encoder_funcs;
5634 struct drm_crtc_helper_funcs *crtc_funcs;
5635
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 crtc_funcs = crtc->helper_private;
5637 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005638
5639 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005640 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5641 }
Chris Wilson8261b192011-04-19 23:18:09 +01005642
Chris Wilson71731882011-04-19 23:10:58 +01005643 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005644 }
5645
5646 /* Find an unused one (if possible) */
5647 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5648 i++;
5649 if (!(encoder->possible_crtcs & (1 << i)))
5650 continue;
5651 if (!possible_crtc->enabled) {
5652 crtc = possible_crtc;
5653 break;
5654 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005655 }
5656
5657 /*
5658 * If we didn't find an unused CRTC, don't use any.
5659 */
5660 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005661 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5662 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005663 }
5664
5665 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005666 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005667
5668 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005669 old->dpms_mode = intel_crtc->dpms_mode;
5670 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005671 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005672
Chris Wilson64927112011-04-20 07:25:26 +01005673 if (!mode)
5674 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005675
Chris Wilsond2dff872011-04-19 08:36:26 +01005676 old_fb = crtc->fb;
5677
5678 /* We need a framebuffer large enough to accommodate all accesses
5679 * that the plane may generate whilst we perform load detection.
5680 * We can not rely on the fbcon either being present (we get called
5681 * during its initialisation to detect all boot displays, or it may
5682 * not even exist) or that it is large enough to satisfy the
5683 * requested mode.
5684 */
5685 crtc->fb = mode_fits_in_fbdev(dev, mode);
5686 if (crtc->fb == NULL) {
5687 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5688 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5689 old->release_fb = crtc->fb;
5690 } else
5691 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5692 if (IS_ERR(crtc->fb)) {
5693 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5694 crtc->fb = old_fb;
5695 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005697
5698 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005699 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005700 if (old->release_fb)
5701 old->release_fb->funcs->destroy(old->release_fb);
5702 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005703 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005704 }
Chris Wilson71731882011-04-19 23:10:58 +01005705
Jesse Barnes79e53942008-11-07 14:24:08 -08005706 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005707 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005708
Chris Wilson71731882011-04-19 23:10:58 +01005709 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005710}
5711
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005712void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005713 struct drm_connector *connector,
5714 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005715{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005716 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005717 struct drm_device *dev = encoder->dev;
5718 struct drm_crtc *crtc = encoder->crtc;
5719 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5720 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5721
Chris Wilsond2dff872011-04-19 08:36:26 +01005722 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5723 connector->base.id, drm_get_connector_name(connector),
5724 encoder->base.id, drm_get_encoder_name(encoder));
5725
Chris Wilson8261b192011-04-19 23:18:09 +01005726 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005727 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005728 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005729
5730 if (old->release_fb)
5731 old->release_fb->funcs->destroy(old->release_fb);
5732
Chris Wilson0622a532011-04-21 09:32:11 +01005733 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005734 }
5735
Eric Anholtc751ce42010-03-25 11:48:48 -07005736 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005737 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5738 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005739 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005740 }
5741}
5742
5743/* Returns the clock of the currently programmed mode of the given pipe. */
5744static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5745{
5746 struct drm_i915_private *dev_priv = dev->dev_private;
5747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5748 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005749 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005750 u32 fp;
5751 intel_clock_t clock;
5752
5753 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005754 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005756 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005757
5758 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005759 if (IS_PINEVIEW(dev)) {
5760 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5761 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005762 } else {
5763 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5764 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5765 }
5766
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005767 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005768 if (IS_PINEVIEW(dev))
5769 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5770 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005771 else
5772 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005773 DPLL_FPA01_P1_POST_DIV_SHIFT);
5774
5775 switch (dpll & DPLL_MODE_MASK) {
5776 case DPLLB_MODE_DAC_SERIAL:
5777 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5778 5 : 10;
5779 break;
5780 case DPLLB_MODE_LVDS:
5781 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5782 7 : 14;
5783 break;
5784 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005785 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005786 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5787 return 0;
5788 }
5789
5790 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005791 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 } else {
5793 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5794
5795 if (is_lvds) {
5796 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5797 DPLL_FPA01_P1_POST_DIV_SHIFT);
5798 clock.p2 = 14;
5799
5800 if ((dpll & PLL_REF_INPUT_MASK) ==
5801 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5802 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005803 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005804 } else
Shaohua Li21778322009-02-23 15:19:16 +08005805 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005806 } else {
5807 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5808 clock.p1 = 2;
5809 else {
5810 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5811 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5812 }
5813 if (dpll & PLL_P2_DIVIDE_BY_4)
5814 clock.p2 = 4;
5815 else
5816 clock.p2 = 2;
5817
Shaohua Li21778322009-02-23 15:19:16 +08005818 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005819 }
5820 }
5821
5822 /* XXX: It would be nice to validate the clocks, but we can't reuse
5823 * i830PllIsValid() because it relies on the xf86_config connector
5824 * configuration being accurate, which it isn't necessarily.
5825 */
5826
5827 return clock.dot;
5828}
5829
5830/** Returns the currently programmed mode of the given pipe. */
5831struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5832 struct drm_crtc *crtc)
5833{
Jesse Barnes548f2452011-02-17 10:40:53 -08005834 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5836 int pipe = intel_crtc->pipe;
5837 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005838 int htot = I915_READ(HTOTAL(pipe));
5839 int hsync = I915_READ(HSYNC(pipe));
5840 int vtot = I915_READ(VTOTAL(pipe));
5841 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005842
5843 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5844 if (!mode)
5845 return NULL;
5846
5847 mode->clock = intel_crtc_clock_get(dev, crtc);
5848 mode->hdisplay = (htot & 0xffff) + 1;
5849 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5850 mode->hsync_start = (hsync & 0xffff) + 1;
5851 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5852 mode->vdisplay = (vtot & 0xffff) + 1;
5853 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5854 mode->vsync_start = (vsync & 0xffff) + 1;
5855 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5856
5857 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005858
5859 return mode;
5860}
5861
Jesse Barnes652c3932009-08-17 13:31:43 -07005862#define GPU_IDLE_TIMEOUT 500 /* ms */
5863
5864/* When this timer fires, we've been idle for awhile */
5865static void intel_gpu_idle_timer(unsigned long arg)
5866{
5867 struct drm_device *dev = (struct drm_device *)arg;
5868 drm_i915_private_t *dev_priv = dev->dev_private;
5869
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005870 if (!list_empty(&dev_priv->mm.active_list)) {
5871 /* Still processing requests, so just re-arm the timer. */
5872 mod_timer(&dev_priv->idle_timer, jiffies +
5873 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5874 return;
5875 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005876
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005877 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005878 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005879}
5880
Jesse Barnes652c3932009-08-17 13:31:43 -07005881#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5882
5883static void intel_crtc_idle_timer(unsigned long arg)
5884{
5885 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5886 struct drm_crtc *crtc = &intel_crtc->base;
5887 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005888 struct intel_framebuffer *intel_fb;
5889
5890 intel_fb = to_intel_framebuffer(crtc->fb);
5891 if (intel_fb && intel_fb->obj->active) {
5892 /* The framebuffer is still being accessed by the GPU. */
5893 mod_timer(&intel_crtc->idle_timer, jiffies +
5894 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5895 return;
5896 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005897
Jesse Barnes652c3932009-08-17 13:31:43 -07005898 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005899 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005900}
5901
Daniel Vetter3dec0092010-08-20 21:40:52 +02005902static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005903{
5904 struct drm_device *dev = crtc->dev;
5905 drm_i915_private_t *dev_priv = dev->dev_private;
5906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5907 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005908 int dpll_reg = DPLL(pipe);
5909 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005910
Eric Anholtbad720f2009-10-22 16:11:14 -07005911 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005912 return;
5913
5914 if (!dev_priv->lvds_downclock_avail)
5915 return;
5916
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005917 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005918 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005919 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005920
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005921 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005922
5923 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5924 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005925 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005926
Jesse Barnes652c3932009-08-17 13:31:43 -07005927 dpll = I915_READ(dpll_reg);
5928 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005929 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005930 }
5931
5932 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005933 mod_timer(&intel_crtc->idle_timer, jiffies +
5934 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005935}
5936
5937static void intel_decrease_pllclock(struct drm_crtc *crtc)
5938{
5939 struct drm_device *dev = crtc->dev;
5940 drm_i915_private_t *dev_priv = dev->dev_private;
5941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005942
Eric Anholtbad720f2009-10-22 16:11:14 -07005943 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005944 return;
5945
5946 if (!dev_priv->lvds_downclock_avail)
5947 return;
5948
5949 /*
5950 * Since this is called by a timer, we should never get here in
5951 * the manual case.
5952 */
5953 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005954 int pipe = intel_crtc->pipe;
5955 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005956 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005957
Zhao Yakui44d98a62009-10-09 11:39:40 +08005958 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005959
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005960 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005961
Chris Wilson074b5e12012-05-02 12:07:06 +01005962 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005963 dpll |= DISPLAY_RATE_SELECT_FPA1;
5964 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005965 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005966 dpll = I915_READ(dpll_reg);
5967 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005968 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005969 }
5970
5971}
5972
5973/**
5974 * intel_idle_update - adjust clocks for idleness
5975 * @work: work struct
5976 *
5977 * Either the GPU or display (or both) went idle. Check the busy status
5978 * here and adjust the CRTC and GPU clocks as necessary.
5979 */
5980static void intel_idle_update(struct work_struct *work)
5981{
5982 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5983 idle_work);
5984 struct drm_device *dev = dev_priv->dev;
5985 struct drm_crtc *crtc;
5986 struct intel_crtc *intel_crtc;
5987
5988 if (!i915_powersave)
5989 return;
5990
5991 mutex_lock(&dev->struct_mutex);
5992
Jesse Barnes7648fa92010-05-20 14:28:11 -07005993 i915_update_gfx_val(dev_priv);
5994
Jesse Barnes652c3932009-08-17 13:31:43 -07005995 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5996 /* Skip inactive CRTCs */
5997 if (!crtc->fb)
5998 continue;
5999
6000 intel_crtc = to_intel_crtc(crtc);
6001 if (!intel_crtc->busy)
6002 intel_decrease_pllclock(crtc);
6003 }
6004
Li Peng45ac22c2010-06-12 23:38:35 +08006005
Jesse Barnes652c3932009-08-17 13:31:43 -07006006 mutex_unlock(&dev->struct_mutex);
6007}
6008
6009/**
6010 * intel_mark_busy - mark the GPU and possibly the display busy
6011 * @dev: drm device
6012 * @obj: object we're operating on
6013 *
6014 * Callers can use this function to indicate that the GPU is busy processing
6015 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6016 * buffer), we'll also mark the display as busy, so we know to increase its
6017 * clock frequency.
6018 */
Chris Wilson05394f32010-11-08 19:18:58 +00006019void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006020{
6021 drm_i915_private_t *dev_priv = dev->dev_private;
6022 struct drm_crtc *crtc = NULL;
6023 struct intel_framebuffer *intel_fb;
6024 struct intel_crtc *intel_crtc;
6025
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006026 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6027 return;
6028
Chris Wilson91041832012-04-26 11:28:42 +01006029 if (!dev_priv->busy) {
6030 intel_sanitize_pm(dev);
Chris Wilson28cf7982009-11-30 01:08:56 +00006031 dev_priv->busy = true;
Chris Wilson91041832012-04-26 11:28:42 +01006032 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00006033 mod_timer(&dev_priv->idle_timer, jiffies +
6034 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006035
Chris Wilsonacb87df2012-05-03 15:47:57 +01006036 if (obj == NULL)
6037 return;
6038
Jesse Barnes652c3932009-08-17 13:31:43 -07006039 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6040 if (!crtc->fb)
6041 continue;
6042
6043 intel_crtc = to_intel_crtc(crtc);
6044 intel_fb = to_intel_framebuffer(crtc->fb);
6045 if (intel_fb->obj == obj) {
6046 if (!intel_crtc->busy) {
6047 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006048 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006049 intel_crtc->busy = true;
6050 } else {
6051 /* Busy -> busy, put off timer */
6052 mod_timer(&intel_crtc->idle_timer, jiffies +
6053 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6054 }
6055 }
6056 }
6057}
6058
Jesse Barnes79e53942008-11-07 14:24:08 -08006059static void intel_crtc_destroy(struct drm_crtc *crtc)
6060{
6061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006062 struct drm_device *dev = crtc->dev;
6063 struct intel_unpin_work *work;
6064 unsigned long flags;
6065
6066 spin_lock_irqsave(&dev->event_lock, flags);
6067 work = intel_crtc->unpin_work;
6068 intel_crtc->unpin_work = NULL;
6069 spin_unlock_irqrestore(&dev->event_lock, flags);
6070
6071 if (work) {
6072 cancel_work_sync(&work->work);
6073 kfree(work);
6074 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006075
6076 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006077
Jesse Barnes79e53942008-11-07 14:24:08 -08006078 kfree(intel_crtc);
6079}
6080
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006081static void intel_unpin_work_fn(struct work_struct *__work)
6082{
6083 struct intel_unpin_work *work =
6084 container_of(__work, struct intel_unpin_work, work);
6085
6086 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006087 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006088 drm_gem_object_unreference(&work->pending_flip_obj->base);
6089 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006090
Chris Wilson7782de32011-07-08 12:22:41 +01006091 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006092 mutex_unlock(&work->dev->struct_mutex);
6093 kfree(work);
6094}
6095
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006096static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006097 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006098{
6099 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6101 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006102 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006103 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006104 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006105 unsigned long flags;
6106
6107 /* Ignore early vblank irqs */
6108 if (intel_crtc == NULL)
6109 return;
6110
Mario Kleiner49b14a52010-12-09 07:00:07 +01006111 do_gettimeofday(&tnow);
6112
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006113 spin_lock_irqsave(&dev->event_lock, flags);
6114 work = intel_crtc->unpin_work;
6115 if (work == NULL || !work->pending) {
6116 spin_unlock_irqrestore(&dev->event_lock, flags);
6117 return;
6118 }
6119
6120 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006121
6122 if (work->event) {
6123 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006124 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006125
6126 /* Called before vblank count and timestamps have
6127 * been updated for the vblank interval of flip
6128 * completion? Need to increment vblank count and
6129 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006130 * to account for this. We assume this happened if we
6131 * get called over 0.9 frame durations after the last
6132 * timestamped vblank.
6133 *
6134 * This calculation can not be used with vrefresh rates
6135 * below 5Hz (10Hz to be on the safe side) without
6136 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006137 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006138 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6139 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006140 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006141 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6142 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006143 }
6144
Mario Kleiner49b14a52010-12-09 07:00:07 +01006145 e->event.tv_sec = tvbl.tv_sec;
6146 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006147
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006148 list_add_tail(&e->base.link,
6149 &e->base.file_priv->event_list);
6150 wake_up_interruptible(&e->base.file_priv->event_wait);
6151 }
6152
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006153 drm_vblank_put(dev, intel_crtc->pipe);
6154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006155 spin_unlock_irqrestore(&dev->event_lock, flags);
6156
Chris Wilson05394f32010-11-08 19:18:58 +00006157 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006158
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006159 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006160 &obj->pending_flip.counter);
6161 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006162 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006164 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006165
6166 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006167}
6168
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006169void intel_finish_page_flip(struct drm_device *dev, int pipe)
6170{
6171 drm_i915_private_t *dev_priv = dev->dev_private;
6172 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6173
Mario Kleiner49b14a52010-12-09 07:00:07 +01006174 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006175}
6176
6177void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6178{
6179 drm_i915_private_t *dev_priv = dev->dev_private;
6180 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6181
Mario Kleiner49b14a52010-12-09 07:00:07 +01006182 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006183}
6184
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006185void intel_prepare_page_flip(struct drm_device *dev, int plane)
6186{
6187 drm_i915_private_t *dev_priv = dev->dev_private;
6188 struct intel_crtc *intel_crtc =
6189 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6190 unsigned long flags;
6191
6192 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006193 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006194 if ((++intel_crtc->unpin_work->pending) > 1)
6195 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006196 } else {
6197 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6198 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006199 spin_unlock_irqrestore(&dev->event_lock, flags);
6200}
6201
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006202static int intel_gen2_queue_flip(struct drm_device *dev,
6203 struct drm_crtc *crtc,
6204 struct drm_framebuffer *fb,
6205 struct drm_i915_gem_object *obj)
6206{
6207 struct drm_i915_private *dev_priv = dev->dev_private;
6208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006209 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006210 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006211 int ret;
6212
Daniel Vetter6d90c952012-04-26 23:28:05 +02006213 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006214 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006215 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006216
Daniel Vetter6d90c952012-04-26 23:28:05 +02006217 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006218 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006219 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006220
6221 /* Can't queue multiple flips, so wait for the previous
6222 * one to finish before executing the next.
6223 */
6224 if (intel_crtc->plane)
6225 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6226 else
6227 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006228 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6229 intel_ring_emit(ring, MI_NOOP);
6230 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6231 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6232 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006233 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006234 intel_ring_emit(ring, 0); /* aux display base address, unused */
6235 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006236 return 0;
6237
6238err_unpin:
6239 intel_unpin_fb_obj(obj);
6240err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006241 return ret;
6242}
6243
6244static int intel_gen3_queue_flip(struct drm_device *dev,
6245 struct drm_crtc *crtc,
6246 struct drm_framebuffer *fb,
6247 struct drm_i915_gem_object *obj)
6248{
6249 struct drm_i915_private *dev_priv = dev->dev_private;
6250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006251 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006252 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006253 int ret;
6254
Daniel Vetter6d90c952012-04-26 23:28:05 +02006255 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006256 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006257 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006258
Daniel Vetter6d90c952012-04-26 23:28:05 +02006259 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006260 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006261 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006262
6263 if (intel_crtc->plane)
6264 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6265 else
6266 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006267 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6268 intel_ring_emit(ring, MI_NOOP);
6269 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6270 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6271 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006272 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006273 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006274
Daniel Vetter6d90c952012-04-26 23:28:05 +02006275 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006276 return 0;
6277
6278err_unpin:
6279 intel_unpin_fb_obj(obj);
6280err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006281 return ret;
6282}
6283
6284static int intel_gen4_queue_flip(struct drm_device *dev,
6285 struct drm_crtc *crtc,
6286 struct drm_framebuffer *fb,
6287 struct drm_i915_gem_object *obj)
6288{
6289 struct drm_i915_private *dev_priv = dev->dev_private;
6290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6291 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006292 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006293 int ret;
6294
Daniel Vetter6d90c952012-04-26 23:28:05 +02006295 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006296 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006297 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006298
Daniel Vetter6d90c952012-04-26 23:28:05 +02006299 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006300 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006301 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006302
6303 /* i965+ uses the linear or tiled offsets from the
6304 * Display Registers (which do not change across a page-flip)
6305 * so we need only reprogram the base address.
6306 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006307 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6308 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6309 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006310 intel_ring_emit(ring,
6311 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6312 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006313
6314 /* XXX Enabling the panel-fitter across page-flip is so far
6315 * untested on non-native modes, so ignore it for now.
6316 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6317 */
6318 pf = 0;
6319 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006320 intel_ring_emit(ring, pf | pipesrc);
6321 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006322 return 0;
6323
6324err_unpin:
6325 intel_unpin_fb_obj(obj);
6326err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006327 return ret;
6328}
6329
6330static int intel_gen6_queue_flip(struct drm_device *dev,
6331 struct drm_crtc *crtc,
6332 struct drm_framebuffer *fb,
6333 struct drm_i915_gem_object *obj)
6334{
6335 struct drm_i915_private *dev_priv = dev->dev_private;
6336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006337 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006338 uint32_t pf, pipesrc;
6339 int ret;
6340
Daniel Vetter6d90c952012-04-26 23:28:05 +02006341 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006342 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006343 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006344
Daniel Vetter6d90c952012-04-26 23:28:05 +02006345 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006346 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006347 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006348
Daniel Vetter6d90c952012-04-26 23:28:05 +02006349 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6350 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6351 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006352 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006353
Chris Wilson99d9acd2012-04-17 20:37:00 +01006354 /* Contrary to the suggestions in the documentation,
6355 * "Enable Panel Fitter" does not seem to be required when page
6356 * flipping with a non-native mode, and worse causes a normal
6357 * modeset to fail.
6358 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6359 */
6360 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006361 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006362 intel_ring_emit(ring, pf | pipesrc);
6363 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006364 return 0;
6365
6366err_unpin:
6367 intel_unpin_fb_obj(obj);
6368err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006369 return ret;
6370}
6371
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006372/*
6373 * On gen7 we currently use the blit ring because (in early silicon at least)
6374 * the render ring doesn't give us interrpts for page flip completion, which
6375 * means clients will hang after the first flip is queued. Fortunately the
6376 * blit ring generates interrupts properly, so use it instead.
6377 */
6378static int intel_gen7_queue_flip(struct drm_device *dev,
6379 struct drm_crtc *crtc,
6380 struct drm_framebuffer *fb,
6381 struct drm_i915_gem_object *obj)
6382{
6383 struct drm_i915_private *dev_priv = dev->dev_private;
6384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6385 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006386 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006387 int ret;
6388
6389 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6390 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006391 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006392
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006393 switch(intel_crtc->plane) {
6394 case PLANE_A:
6395 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6396 break;
6397 case PLANE_B:
6398 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6399 break;
6400 case PLANE_C:
6401 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6402 break;
6403 default:
6404 WARN_ONCE(1, "unknown plane in flip command\n");
6405 ret = -ENODEV;
6406 goto err;
6407 }
6408
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006409 ret = intel_ring_begin(ring, 4);
6410 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006411 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006412
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006413 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006414 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006415 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006416 intel_ring_emit(ring, (MI_NOOP));
6417 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006418 return 0;
6419
6420err_unpin:
6421 intel_unpin_fb_obj(obj);
6422err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006423 return ret;
6424}
6425
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006426static int intel_default_queue_flip(struct drm_device *dev,
6427 struct drm_crtc *crtc,
6428 struct drm_framebuffer *fb,
6429 struct drm_i915_gem_object *obj)
6430{
6431 return -ENODEV;
6432}
6433
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006434static int intel_crtc_page_flip(struct drm_crtc *crtc,
6435 struct drm_framebuffer *fb,
6436 struct drm_pending_vblank_event *event)
6437{
6438 struct drm_device *dev = crtc->dev;
6439 struct drm_i915_private *dev_priv = dev->dev_private;
6440 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006441 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6443 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006444 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006445 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006446
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03006447 /* Can't change pixel format via MI display flips. */
6448 if (fb->pixel_format != crtc->fb->pixel_format)
6449 return -EINVAL;
6450
6451 /*
6452 * TILEOFF/LINOFF registers can't be changed via MI display flips.
6453 * Note that pitch changes could also affect these register.
6454 */
6455 if (INTEL_INFO(dev)->gen > 3 &&
6456 (fb->offsets[0] != crtc->fb->offsets[0] ||
6457 fb->pitches[0] != crtc->fb->pitches[0]))
6458 return -EINVAL;
6459
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006460 work = kzalloc(sizeof *work, GFP_KERNEL);
6461 if (work == NULL)
6462 return -ENOMEM;
6463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006464 work->event = event;
6465 work->dev = crtc->dev;
6466 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006467 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006468 INIT_WORK(&work->work, intel_unpin_work_fn);
6469
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006470 ret = drm_vblank_get(dev, intel_crtc->pipe);
6471 if (ret)
6472 goto free_work;
6473
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006474 /* We borrow the event spin lock for protecting unpin_work */
6475 spin_lock_irqsave(&dev->event_lock, flags);
6476 if (intel_crtc->unpin_work) {
6477 spin_unlock_irqrestore(&dev->event_lock, flags);
6478 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006479 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006480
6481 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006482 return -EBUSY;
6483 }
6484 intel_crtc->unpin_work = work;
6485 spin_unlock_irqrestore(&dev->event_lock, flags);
6486
6487 intel_fb = to_intel_framebuffer(fb);
6488 obj = intel_fb->obj;
6489
Chris Wilson79158102012-05-23 11:13:58 +01006490 ret = i915_mutex_lock_interruptible(dev);
6491 if (ret)
6492 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006493
Jesse Barnes75dfca82010-02-10 15:09:44 -08006494 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006495 drm_gem_object_reference(&work->old_fb_obj->base);
6496 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006497
6498 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006499
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006500 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006501
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006502 work->enable_stall_check = true;
6503
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006504 /* Block clients from rendering to the new back buffer until
6505 * the flip occurs and the object is no longer visible.
6506 */
Chris Wilson05394f32010-11-08 19:18:58 +00006507 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006508
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006509 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6510 if (ret)
6511 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006512
Chris Wilson7782de32011-07-08 12:22:41 +01006513 intel_disable_fbc(dev);
Chris Wilsonacb87df2012-05-03 15:47:57 +01006514 intel_mark_busy(dev, obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006515 mutex_unlock(&dev->struct_mutex);
6516
Jesse Barnese5510fa2010-07-01 16:48:37 -07006517 trace_i915_flip_request(intel_crtc->plane, obj);
6518
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006519 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006520
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006521cleanup_pending:
6522 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006523 drm_gem_object_unreference(&work->old_fb_obj->base);
6524 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006525 mutex_unlock(&dev->struct_mutex);
6526
Chris Wilson79158102012-05-23 11:13:58 +01006527cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01006528 spin_lock_irqsave(&dev->event_lock, flags);
6529 intel_crtc->unpin_work = NULL;
6530 spin_unlock_irqrestore(&dev->event_lock, flags);
6531
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006532 drm_vblank_put(dev, intel_crtc->pipe);
6533free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006534 kfree(work);
6535
6536 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006537}
6538
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006539static void intel_sanitize_modesetting(struct drm_device *dev,
6540 int pipe, int plane)
6541{
6542 struct drm_i915_private *dev_priv = dev->dev_private;
6543 u32 reg, val;
Daniel Vettera9dcf842012-05-13 22:29:25 +02006544 int i;
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006545
Chris Wilsonf47166d2012-03-22 15:00:50 +00006546 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vettera9dcf842012-05-13 22:29:25 +02006547 for_each_pipe(i) {
6548 reg = PIPECONF(i);
Chris Wilsonf47166d2012-03-22 15:00:50 +00006549 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6550 }
6551
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006552 if (HAS_PCH_SPLIT(dev))
6553 return;
6554
6555 /* Who knows what state these registers were left in by the BIOS or
6556 * grub?
6557 *
6558 * If we leave the registers in a conflicting state (e.g. with the
6559 * display plane reading from the other pipe than the one we intend
6560 * to use) then when we attempt to teardown the active mode, we will
6561 * not disable the pipes and planes in the correct order -- leaving
6562 * a plane reading from a disabled pipe and possibly leading to
6563 * undefined behaviour.
6564 */
6565
6566 reg = DSPCNTR(plane);
6567 val = I915_READ(reg);
6568
6569 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6570 return;
6571 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6572 return;
6573
6574 /* This display plane is active and attached to the other CPU pipe. */
6575 pipe = !pipe;
6576
6577 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006578 intel_disable_plane(dev_priv, plane, pipe);
6579 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006580}
Jesse Barnes79e53942008-11-07 14:24:08 -08006581
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006582static void intel_crtc_reset(struct drm_crtc *crtc)
6583{
6584 struct drm_device *dev = crtc->dev;
6585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6586
6587 /* Reset flags back to the 'unknown' status so that they
6588 * will be correctly set on the initial modeset.
6589 */
6590 intel_crtc->dpms_mode = -1;
6591
6592 /* We need to fix up any BIOS configuration that conflicts with
6593 * our expectations.
6594 */
6595 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6596}
6597
6598static struct drm_crtc_helper_funcs intel_helper_funcs = {
6599 .dpms = intel_crtc_dpms,
6600 .mode_fixup = intel_crtc_mode_fixup,
6601 .mode_set = intel_crtc_mode_set,
6602 .mode_set_base = intel_pipe_set_base,
6603 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6604 .load_lut = intel_crtc_load_lut,
6605 .disable = intel_crtc_disable,
6606};
6607
6608static const struct drm_crtc_funcs intel_crtc_funcs = {
6609 .reset = intel_crtc_reset,
6610 .cursor_set = intel_crtc_cursor_set,
6611 .cursor_move = intel_crtc_cursor_move,
6612 .gamma_set = intel_crtc_gamma_set,
6613 .set_config = drm_crtc_helper_set_config,
6614 .destroy = intel_crtc_destroy,
6615 .page_flip = intel_crtc_page_flip,
6616};
6617
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006618static void intel_pch_pll_init(struct drm_device *dev)
6619{
6620 drm_i915_private_t *dev_priv = dev->dev_private;
6621 int i;
6622
6623 if (dev_priv->num_pch_pll == 0) {
6624 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6625 return;
6626 }
6627
6628 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6629 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6630 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6631 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6632 }
6633}
6634
Hannes Ederb358d0a2008-12-18 21:18:47 +01006635static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006636{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006637 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006638 struct intel_crtc *intel_crtc;
6639 int i;
6640
6641 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6642 if (intel_crtc == NULL)
6643 return;
6644
6645 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6646
6647 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006648 for (i = 0; i < 256; i++) {
6649 intel_crtc->lut_r[i] = i;
6650 intel_crtc->lut_g[i] = i;
6651 intel_crtc->lut_b[i] = i;
6652 }
6653
Jesse Barnes80824002009-09-10 15:28:06 -07006654 /* Swap pipes & planes for FBC on pre-965 */
6655 intel_crtc->pipe = pipe;
6656 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006657 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006658 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006659 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006660 }
6661
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006662 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6663 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6664 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6665 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6666
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006667 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006668 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006669 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006670
6671 if (HAS_PCH_SPLIT(dev)) {
6672 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6673 intel_helper_funcs.commit = ironlake_crtc_commit;
6674 } else {
6675 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6676 intel_helper_funcs.commit = i9xx_crtc_commit;
6677 }
6678
Jesse Barnes79e53942008-11-07 14:24:08 -08006679 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6680
Jesse Barnes652c3932009-08-17 13:31:43 -07006681 intel_crtc->busy = false;
6682
6683 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6684 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006685}
6686
Carl Worth08d7b3d2009-04-29 14:43:54 -07006687int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006688 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006689{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006690 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006691 struct drm_mode_object *drmmode_obj;
6692 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006693
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006694 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6695 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006696
Daniel Vetterc05422d2009-08-11 16:05:30 +02006697 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6698 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006699
Daniel Vetterc05422d2009-08-11 16:05:30 +02006700 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006701 DRM_ERROR("no such CRTC id\n");
6702 return -EINVAL;
6703 }
6704
Daniel Vetterc05422d2009-08-11 16:05:30 +02006705 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6706 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006707
Daniel Vetterc05422d2009-08-11 16:05:30 +02006708 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006709}
6710
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006711static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006712{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006713 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006714 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 int entry = 0;
6716
Chris Wilson4ef69c72010-09-09 15:14:28 +01006717 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6718 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006719 index_mask |= (1 << entry);
6720 entry++;
6721 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006722
Jesse Barnes79e53942008-11-07 14:24:08 -08006723 return index_mask;
6724}
6725
Chris Wilson4d302442010-12-14 19:21:29 +00006726static bool has_edp_a(struct drm_device *dev)
6727{
6728 struct drm_i915_private *dev_priv = dev->dev_private;
6729
6730 if (!IS_MOBILE(dev))
6731 return false;
6732
6733 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6734 return false;
6735
6736 if (IS_GEN5(dev) &&
6737 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6738 return false;
6739
6740 return true;
6741}
6742
Jesse Barnes79e53942008-11-07 14:24:08 -08006743static void intel_setup_outputs(struct drm_device *dev)
6744{
Eric Anholt725e30a2009-01-22 13:01:02 -08006745 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006746 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006747 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006748 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006749
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006750 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006751 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6752 /* disable the panel fitter on everything but LVDS */
6753 I915_WRITE(PFIT_CONTROL, 0);
6754 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006755
Eric Anholtbad720f2009-10-22 16:11:14 -07006756 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006757 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006758
Chris Wilson4d302442010-12-14 19:21:29 +00006759 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006760 intel_dp_init(dev, DP_A);
6761
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006762 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6763 intel_dp_init(dev, PCH_DP_D);
6764 }
6765
6766 intel_crt_init(dev);
6767
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03006768 if (IS_HASWELL(dev)) {
6769 int found;
6770
6771 /* Haswell uses DDI functions to detect digital outputs */
6772 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
6773 /* DDI A only supports eDP */
6774 if (found)
6775 intel_ddi_init(dev, PORT_A);
6776
6777 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
6778 * register */
6779 found = I915_READ(SFUSE_STRAP);
6780
6781 if (found & SFUSE_STRAP_DDIB_DETECTED)
6782 intel_ddi_init(dev, PORT_B);
6783 if (found & SFUSE_STRAP_DDIC_DETECTED)
6784 intel_ddi_init(dev, PORT_C);
6785 if (found & SFUSE_STRAP_DDID_DETECTED)
6786 intel_ddi_init(dev, PORT_D);
6787 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006788 int found;
6789
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006790 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006791 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006792 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006793 if (!found)
6794 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006795 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6796 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006797 }
6798
6799 if (I915_READ(HDMIC) & PORT_DETECTED)
6800 intel_hdmi_init(dev, HDMIC);
6801
Jesse Barnesb708a1d2012-06-11 14:39:56 -04006802 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006803 intel_hdmi_init(dev, HDMID);
6804
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006805 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6806 intel_dp_init(dev, PCH_DP_C);
6807
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006808 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006809 intel_dp_init(dev, PCH_DP_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07006810 } else if (IS_VALLEYVIEW(dev)) {
6811 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006812
Jesse Barnes4a87d652012-06-15 11:55:16 -07006813 if (I915_READ(SDVOB) & PORT_DETECTED) {
6814 /* SDVOB multiplex with HDMIB */
6815 found = intel_sdvo_init(dev, SDVOB, true);
6816 if (!found)
6817 intel_hdmi_init(dev, SDVOB);
6818 if (!found && (I915_READ(DP_B) & DP_DETECTED))
6819 intel_dp_init(dev, DP_B);
6820 }
6821
6822 if (I915_READ(SDVOC) & PORT_DETECTED)
6823 intel_hdmi_init(dev, SDVOC);
6824
6825 /* Shares lanes with HDMI on SDVOC */
6826 if (I915_READ(DP_C) & DP_DETECTED)
6827 intel_dp_init(dev, DP_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08006828 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006829 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006830
Eric Anholt725e30a2009-01-22 13:01:02 -08006831 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006832 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006833 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006834 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6835 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006836 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006837 }
Ma Ling27185ae2009-08-24 13:50:23 +08006838
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006839 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6840 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006841 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006842 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006843 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006844
6845 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006846
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006847 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6848 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006849 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006850 }
Ma Ling27185ae2009-08-24 13:50:23 +08006851
6852 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6853
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006854 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6855 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006856 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006857 }
6858 if (SUPPORTS_INTEGRATED_DP(dev)) {
6859 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006860 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006861 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006862 }
Ma Ling27185ae2009-08-24 13:50:23 +08006863
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006864 if (SUPPORTS_INTEGRATED_DP(dev) &&
6865 (I915_READ(DP_D) & DP_DETECTED)) {
6866 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006867 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006868 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006869 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006870 intel_dvo_init(dev);
6871
Zhenyu Wang103a1962009-11-27 11:44:36 +08006872 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006873 intel_tv_init(dev);
6874
Chris Wilson4ef69c72010-09-09 15:14:28 +01006875 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6876 encoder->base.possible_crtcs = encoder->crtc_mask;
6877 encoder->base.possible_clones =
6878 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006879 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006880
Chris Wilson2c7111d2011-03-29 10:40:27 +01006881 /* disable all the possible outputs/crtcs before entering KMS mode */
6882 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006883
Paulo Zanoni40579ab2012-07-03 15:57:33 -03006884 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07006885 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006886}
6887
6888static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6889{
6890 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006891
6892 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006893 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006894
6895 kfree(intel_fb);
6896}
6897
6898static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006899 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006900 unsigned int *handle)
6901{
6902 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006903 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006904
Chris Wilson05394f32010-11-08 19:18:58 +00006905 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006906}
6907
6908static const struct drm_framebuffer_funcs intel_fb_funcs = {
6909 .destroy = intel_user_framebuffer_destroy,
6910 .create_handle = intel_user_framebuffer_create_handle,
6911};
6912
Dave Airlie38651672010-03-30 05:34:13 +00006913int intel_framebuffer_init(struct drm_device *dev,
6914 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006915 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006916 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006917{
Jesse Barnes79e53942008-11-07 14:24:08 -08006918 int ret;
6919
Chris Wilson05394f32010-11-08 19:18:58 +00006920 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006921 return -EINVAL;
6922
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006923 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006924 return -EINVAL;
6925
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006926 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006927 case DRM_FORMAT_RGB332:
6928 case DRM_FORMAT_RGB565:
6929 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006930 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006931 case DRM_FORMAT_ARGB8888:
6932 case DRM_FORMAT_XRGB2101010:
6933 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006934 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006935 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006936 case DRM_FORMAT_YUYV:
6937 case DRM_FORMAT_UYVY:
6938 case DRM_FORMAT_YVYU:
6939 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006940 break;
6941 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006942 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6943 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006944 return -EINVAL;
6945 }
6946
Jesse Barnes79e53942008-11-07 14:24:08 -08006947 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6948 if (ret) {
6949 DRM_ERROR("framebuffer init failed %d\n", ret);
6950 return ret;
6951 }
6952
6953 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006954 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006955 return 0;
6956}
6957
Jesse Barnes79e53942008-11-07 14:24:08 -08006958static struct drm_framebuffer *
6959intel_user_framebuffer_create(struct drm_device *dev,
6960 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006961 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006962{
Chris Wilson05394f32010-11-08 19:18:58 +00006963 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006964
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006965 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6966 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006967 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006968 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006969
Chris Wilsond2dff872011-04-19 08:36:26 +01006970 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006971}
6972
Jesse Barnes79e53942008-11-07 14:24:08 -08006973static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006974 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006975 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006976};
6977
Jesse Barnese70236a2009-09-21 10:42:27 -07006978/* Set up chip specific display functions */
6979static void intel_init_display(struct drm_device *dev)
6980{
6981 struct drm_i915_private *dev_priv = dev->dev_private;
6982
6983 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006984 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006985 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006986 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006987 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006988 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006989 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006990 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006991 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006992 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006993 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006994 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006995
Jesse Barnese70236a2009-09-21 10:42:27 -07006996 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006997 if (IS_VALLEYVIEW(dev))
6998 dev_priv->display.get_display_clock_speed =
6999 valleyview_get_display_clock_speed;
7000 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007001 dev_priv->display.get_display_clock_speed =
7002 i945_get_display_clock_speed;
7003 else if (IS_I915G(dev))
7004 dev_priv->display.get_display_clock_speed =
7005 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007006 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007007 dev_priv->display.get_display_clock_speed =
7008 i9xx_misc_get_display_clock_speed;
7009 else if (IS_I915GM(dev))
7010 dev_priv->display.get_display_clock_speed =
7011 i915gm_get_display_clock_speed;
7012 else if (IS_I865G(dev))
7013 dev_priv->display.get_display_clock_speed =
7014 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007015 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007016 dev_priv->display.get_display_clock_speed =
7017 i855_get_display_clock_speed;
7018 else /* 852, 830 */
7019 dev_priv->display.get_display_clock_speed =
7020 i830_get_display_clock_speed;
7021
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007022 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007023 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007024 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007025 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08007026 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007027 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007028 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07007029 } else if (IS_IVYBRIDGE(dev)) {
7030 /* FIXME: detect B0+ stepping and use auto training */
7031 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007032 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03007033 } else if (IS_HASWELL(dev)) {
7034 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Eugeni Dodonov4abb3c82012-05-09 15:37:22 -03007035 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007036 } else
7037 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007038 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007039 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007040 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007041
7042 /* Default just returns -ENODEV to indicate unsupported */
7043 dev_priv->display.queue_flip = intel_default_queue_flip;
7044
7045 switch (INTEL_INFO(dev)->gen) {
7046 case 2:
7047 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7048 break;
7049
7050 case 3:
7051 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7052 break;
7053
7054 case 4:
7055 case 5:
7056 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7057 break;
7058
7059 case 6:
7060 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7061 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007062 case 7:
7063 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7064 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007065 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007066}
7067
Jesse Barnesb690e962010-07-19 13:53:12 -07007068/*
7069 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7070 * resume, or other times. This quirk makes sure that's the case for
7071 * affected systems.
7072 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007073static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007074{
7075 struct drm_i915_private *dev_priv = dev->dev_private;
7076
7077 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007078 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007079}
7080
Keith Packard435793d2011-07-12 14:56:22 -07007081/*
7082 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7083 */
7084static void quirk_ssc_force_disable(struct drm_device *dev)
7085{
7086 struct drm_i915_private *dev_priv = dev->dev_private;
7087 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007088 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007089}
7090
Carsten Emde4dca20e2012-03-15 15:56:26 +01007091/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007092 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7093 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007094 */
7095static void quirk_invert_brightness(struct drm_device *dev)
7096{
7097 struct drm_i915_private *dev_priv = dev->dev_private;
7098 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007099 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007100}
7101
7102struct intel_quirk {
7103 int device;
7104 int subsystem_vendor;
7105 int subsystem_device;
7106 void (*hook)(struct drm_device *dev);
7107};
7108
Ben Widawskyc43b5632012-04-16 14:07:40 -07007109static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007110 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007111 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007112
7113 /* Thinkpad R31 needs pipe A force quirk */
7114 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7115 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7116 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7117
7118 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7119 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7120 /* ThinkPad X40 needs pipe A force quirk */
7121
7122 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7123 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7124
7125 /* 855 & before need to leave pipe A & dpll A up */
7126 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7127 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007128
7129 /* Lenovo U160 cannot use SSC on LVDS */
7130 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007131
7132 /* Sony Vaio Y cannot use SSC on LVDS */
7133 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007134
7135 /* Acer Aspire 5734Z must invert backlight brightness */
7136 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007137};
7138
7139static void intel_init_quirks(struct drm_device *dev)
7140{
7141 struct pci_dev *d = dev->pdev;
7142 int i;
7143
7144 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7145 struct intel_quirk *q = &intel_quirks[i];
7146
7147 if (d->device == q->device &&
7148 (d->subsystem_vendor == q->subsystem_vendor ||
7149 q->subsystem_vendor == PCI_ANY_ID) &&
7150 (d->subsystem_device == q->subsystem_device ||
7151 q->subsystem_device == PCI_ANY_ID))
7152 q->hook(dev);
7153 }
7154}
7155
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007156/* Disable the VGA plane that we never use */
7157static void i915_disable_vga(struct drm_device *dev)
7158{
7159 struct drm_i915_private *dev_priv = dev->dev_private;
7160 u8 sr1;
7161 u32 vga_reg;
7162
7163 if (HAS_PCH_SPLIT(dev))
7164 vga_reg = CPU_VGACNTRL;
7165 else
7166 vga_reg = VGACNTRL;
7167
7168 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007169 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007170 sr1 = inb(VGA_SR_DATA);
7171 outb(sr1 | 1<<5, VGA_SR_DATA);
7172 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7173 udelay(300);
7174
7175 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7176 POSTING_READ(vga_reg);
7177}
7178
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007179static void ivb_pch_pwm_override(struct drm_device *dev)
7180{
7181 struct drm_i915_private *dev_priv = dev->dev_private;
7182
7183 /*
7184 * IVB has CPU eDP backlight regs too, set things up to let the
7185 * PCH regs control the backlight
7186 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02007187 I915_WRITE(BLC_PWM_CPU_CTL2, BLM_PWM_ENABLE);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007188 I915_WRITE(BLC_PWM_CPU_CTL, 0);
Daniel Vetter7cf41602012-06-05 10:07:09 +02007189 I915_WRITE(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE | BLM_PCH_OVERRIDE_ENABLE);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007190}
7191
Daniel Vetterf8175862012-04-10 15:50:11 +02007192void intel_modeset_init_hw(struct drm_device *dev)
7193{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03007194 /* We attempt to init the necessary power wells early in the initialization
7195 * time, so the subsystems that expect power to be enabled can work.
7196 */
7197 intel_init_power_wells(dev);
7198
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03007199 intel_prepare_ddi(dev);
7200
Daniel Vetterf8175862012-04-10 15:50:11 +02007201 intel_init_clock_gating(dev);
7202
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007203 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007204 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02007205 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf82cfb62012-04-11 09:23:35 -07007206
7207 if (IS_IVYBRIDGE(dev))
7208 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02007209}
7210
Jesse Barnes79e53942008-11-07 14:24:08 -08007211void intel_modeset_init(struct drm_device *dev)
7212{
Jesse Barnes652c3932009-08-17 13:31:43 -07007213 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08007214 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007215
7216 drm_mode_config_init(dev);
7217
7218 dev->mode_config.min_width = 0;
7219 dev->mode_config.min_height = 0;
7220
Dave Airlie019d96c2011-09-29 16:20:42 +01007221 dev->mode_config.preferred_depth = 24;
7222 dev->mode_config.prefer_shadow = 1;
7223
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02007224 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08007225
Jesse Barnesb690e962010-07-19 13:53:12 -07007226 intel_init_quirks(dev);
7227
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007228 intel_init_pm(dev);
7229
Jesse Barnese70236a2009-09-21 10:42:27 -07007230 intel_init_display(dev);
7231
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007232 if (IS_GEN2(dev)) {
7233 dev->mode_config.max_width = 2048;
7234 dev->mode_config.max_height = 2048;
7235 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007236 dev->mode_config.max_width = 4096;
7237 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007238 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007239 dev->mode_config.max_width = 8192;
7240 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007241 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02007242 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007243
Zhao Yakui28c97732009-10-09 11:39:41 +08007244 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007245 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007246
Dave Airliea3524f12010-06-06 18:59:41 +10007247 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007248 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08007249 ret = intel_plane_init(dev, i);
7250 if (ret)
7251 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08007252 }
7253
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007254 intel_pch_pll_init(dev);
7255
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007256 /* Just disable it once at startup */
7257 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007258 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007259
Jesse Barnes652c3932009-08-17 13:31:43 -07007260 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7261 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7262 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007263}
7264
7265void intel_modeset_gem_init(struct drm_device *dev)
7266{
Chris Wilson1833b132012-05-09 11:56:28 +01007267 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007268
7269 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007270}
7271
7272void intel_modeset_cleanup(struct drm_device *dev)
7273{
Jesse Barnes652c3932009-08-17 13:31:43 -07007274 struct drm_i915_private *dev_priv = dev->dev_private;
7275 struct drm_crtc *crtc;
7276 struct intel_crtc *intel_crtc;
7277
Keith Packardf87ea762010-10-03 19:36:26 -07007278 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007279 mutex_lock(&dev->struct_mutex);
7280
Jesse Barnes723bfd72010-10-07 16:01:13 -07007281 intel_unregister_dsm_handler();
7282
7283
Jesse Barnes652c3932009-08-17 13:31:43 -07007284 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7285 /* Skip inactive CRTCs */
7286 if (!crtc->fb)
7287 continue;
7288
7289 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007290 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007291 }
7292
Chris Wilson973d04f2011-07-08 12:22:37 +01007293 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07007294
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007295 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007296
Daniel Vetter930ebb42012-06-29 23:32:16 +02007297 ironlake_teardown_rc6(dev);
7298
Jesse Barnes57f350b2012-03-28 13:39:25 -07007299 if (IS_VALLEYVIEW(dev))
7300 vlv_init_dpio(dev);
7301
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007302 mutex_unlock(&dev->struct_mutex);
7303
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007304 /* Disable the irq before mode object teardown, for the irq might
7305 * enqueue unpin/hotplug work. */
7306 drm_irq_uninstall(dev);
7307 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007308 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007309
Chris Wilson1630fe72011-07-08 12:22:42 +01007310 /* flush any delayed tasks or pending work */
7311 flush_scheduled_work();
7312
Daniel Vetter3dec0092010-08-20 21:40:52 +02007313 /* Shut off idle work before the crtcs get freed. */
7314 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7315 intel_crtc = to_intel_crtc(crtc);
7316 del_timer_sync(&intel_crtc->idle_timer);
7317 }
7318 del_timer_sync(&dev_priv->idle_timer);
7319 cancel_work_sync(&dev_priv->idle_work);
7320
Jesse Barnes79e53942008-11-07 14:24:08 -08007321 drm_mode_config_cleanup(dev);
7322}
7323
Dave Airlie28d52042009-09-21 14:33:58 +10007324/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007325 * Return which encoder is currently attached for connector.
7326 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007327struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007328{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007329 return &intel_attached_encoder(connector)->base;
7330}
Jesse Barnes79e53942008-11-07 14:24:08 -08007331
Chris Wilsondf0e9242010-09-09 16:20:55 +01007332void intel_connector_attach_encoder(struct intel_connector *connector,
7333 struct intel_encoder *encoder)
7334{
7335 connector->encoder = encoder;
7336 drm_mode_connector_attach_encoder(&connector->base,
7337 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007338}
Dave Airlie28d52042009-09-21 14:33:58 +10007339
7340/*
7341 * set vga decode state - true == enable VGA decode
7342 */
7343int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7344{
7345 struct drm_i915_private *dev_priv = dev->dev_private;
7346 u16 gmch_ctrl;
7347
7348 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7349 if (state)
7350 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7351 else
7352 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7353 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7354 return 0;
7355}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007356
7357#ifdef CONFIG_DEBUG_FS
7358#include <linux/seq_file.h>
7359
7360struct intel_display_error_state {
7361 struct intel_cursor_error_state {
7362 u32 control;
7363 u32 position;
7364 u32 base;
7365 u32 size;
7366 } cursor[2];
7367
7368 struct intel_pipe_error_state {
7369 u32 conf;
7370 u32 source;
7371
7372 u32 htotal;
7373 u32 hblank;
7374 u32 hsync;
7375 u32 vtotal;
7376 u32 vblank;
7377 u32 vsync;
7378 } pipe[2];
7379
7380 struct intel_plane_error_state {
7381 u32 control;
7382 u32 stride;
7383 u32 size;
7384 u32 pos;
7385 u32 addr;
7386 u32 surface;
7387 u32 tile_offset;
7388 } plane[2];
7389};
7390
7391struct intel_display_error_state *
7392intel_display_capture_error_state(struct drm_device *dev)
7393{
Akshay Joshi0206e352011-08-16 15:34:10 -04007394 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007395 struct intel_display_error_state *error;
7396 int i;
7397
7398 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7399 if (error == NULL)
7400 return NULL;
7401
7402 for (i = 0; i < 2; i++) {
7403 error->cursor[i].control = I915_READ(CURCNTR(i));
7404 error->cursor[i].position = I915_READ(CURPOS(i));
7405 error->cursor[i].base = I915_READ(CURBASE(i));
7406
7407 error->plane[i].control = I915_READ(DSPCNTR(i));
7408 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7409 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04007410 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007411 error->plane[i].addr = I915_READ(DSPADDR(i));
7412 if (INTEL_INFO(dev)->gen >= 4) {
7413 error->plane[i].surface = I915_READ(DSPSURF(i));
7414 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7415 }
7416
7417 error->pipe[i].conf = I915_READ(PIPECONF(i));
7418 error->pipe[i].source = I915_READ(PIPESRC(i));
7419 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7420 error->pipe[i].hblank = I915_READ(HBLANK(i));
7421 error->pipe[i].hsync = I915_READ(HSYNC(i));
7422 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7423 error->pipe[i].vblank = I915_READ(VBLANK(i));
7424 error->pipe[i].vsync = I915_READ(VSYNC(i));
7425 }
7426
7427 return error;
7428}
7429
7430void
7431intel_display_print_error_state(struct seq_file *m,
7432 struct drm_device *dev,
7433 struct intel_display_error_state *error)
7434{
7435 int i;
7436
7437 for (i = 0; i < 2; i++) {
7438 seq_printf(m, "Pipe [%d]:\n", i);
7439 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7440 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7441 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7442 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7443 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7444 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7445 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7446 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7447
7448 seq_printf(m, "Plane [%d]:\n", i);
7449 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7450 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7451 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7452 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7453 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7454 if (INTEL_INFO(dev)->gen >= 4) {
7455 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7456 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7457 }
7458
7459 seq_printf(m, "Cursor [%d]:\n", i);
7460 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7461 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7462 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7463 }
7464}
7465#endif