blob: dd07ca140d12ffcfcb61244e5606bca782e31bb5 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs4dc28132016-05-20 09:22:55 +100033#include "nouveau_drv.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +100051 struct nvkm_device *device = nvxx_device(&drm->device);
52 struct nvkm_fb *fb = device->fb;
Ben Skeggsb1e45532015-08-20 14:54:06 +100053 struct nvkm_fb_tile *tile = &fb->tile.region[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100058 nvkm_fb_tile_fini(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100061 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggs03c89522015-08-20 14:54:20 +100063 nvkm_fb_tile_prog(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064}
65
Ben Skeggsebb945a2012-07-20 08:17:34 +100066static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067nv10_bo_get_tile_region(struct drm_device *dev, int i)
68{
Ben Skeggs77145f12012-07-31 16:16:21 +100069 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100070 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100071
Ben Skeggsebb945a2012-07-20 08:17:34 +100072 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073
74 if (!tile->used &&
75 (!tile->fence || nouveau_fence_done(tile->fence)))
76 tile->used = true;
77 else
78 tile = NULL;
79
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100081 return tile;
82}
83
84static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100085nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Chris Wilsonf54d1862016-10-25 13:00:45 +010086 struct dma_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100087{
Ben Skeggs77145f12012-07-31 16:16:21 +100088 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100089
90 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100091 spin_lock(&drm->tile.lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +010092 tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100093 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100094 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100095 }
96}
97
Ben Skeggsebb945a2012-07-20 08:17:34 +100098static struct nouveau_drm_tile *
99nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
100 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000101{
Ben Skeggs77145f12012-07-31 16:16:21 +1000102 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsb1e45532015-08-20 14:54:06 +1000103 struct nvkm_fb *fb = nvxx_fb(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000104 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000105 int i;
106
Ben Skeggsb1e45532015-08-20 14:54:06 +1000107 for (i = 0; i < fb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000108 tile = nv10_bo_get_tile_region(dev, i);
109
110 if (pitch && !found) {
111 found = tile;
112 continue;
113
Ben Skeggsb1e45532015-08-20 14:54:06 +1000114 } else if (tile && fb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000115 /* Kill an unused tile region. */
116 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
117 }
118
119 nv10_bo_put_tile_region(dev, tile, NULL);
120 }
121
122 if (found)
123 nv10_bo_update_tile_region(dev, found, addr, size,
124 pitch, flags);
125 return found;
126}
127
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128static void
129nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
130{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
132 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 struct nouveau_bo *nvbo = nouveau_bo(bo);
134
David Herrmann55fb74a2013-10-02 10:15:17 +0200135 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200137 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000138 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 kfree(nvbo);
140}
141
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100142static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000143nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000144 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100145{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000146 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000147 struct nvif_device *device = &drm->device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100148
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000149 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000150 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000151 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100152 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000153 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000155 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100156 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000157 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100158
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000159 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000161 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100162
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000163 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000165 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166 }
167 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000168 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000169 *size = roundup(*size, (1 << nvbo->page_shift));
170 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100171 }
172
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100173 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174}
175
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176int
Ben Skeggs7375c952011-06-07 14:21:29 +1000177nouveau_bo_new(struct drm_device *dev, int size, int align,
178 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100179 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000180 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000181{
Ben Skeggs77145f12012-07-31 16:16:21 +1000182 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500184 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000185 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100186 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200187 int lpg_shift = 12;
188 int max_size;
189
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000190 if (drm->client.vm)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000191 lpg_shift = drm->client.vm->mmu->lpg_shift;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200192 max_size = INT_MAX & ~((1 << lpg_shift) - 1);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200193
194 if (size <= 0 || size > max_size) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000195 NV_WARN(drm, "skipped size %x\n", (u32)size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200196 return -EINVAL;
197 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100198
199 if (sg)
200 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201
202 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
203 if (!nvbo)
204 return -ENOMEM;
205 INIT_LIST_HEAD(&nvbo->head);
206 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000207 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208 nvbo->tile_mode = tile_mode;
209 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000210 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211
Karol Herbstbad3d802016-09-18 12:21:56 +0200212 if (!nvxx_device(&drm->device)->func->cpu_coherent)
213 nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900214
Ben Skeggsf91bac52011-06-06 14:15:46 +1000215 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000216 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000218 nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000219 }
220
221 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000222 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
223 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224
Ben Skeggsebb945a2012-07-20 08:17:34 +1000225 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500226 sizeof(struct nouveau_bo));
227
Ben Skeggsebb945a2012-07-20 08:17:34 +1000228 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100229 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000230 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100231 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 if (ret) {
233 /* ttm will call nouveau_bo_del_ttm if it fails.. */
234 return ret;
235 }
236
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 *pnvbo = nvbo;
238 return 0;
239}
240
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100241static void
Christian Königf1217ed2014-08-27 13:16:04 +0200242set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100244 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100246 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200247 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100248 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200249 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100250 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200251 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100252}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000253
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200254static void
255set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
256{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000257 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000258 u32 vram_pages = drm->device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200259 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200260
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000261 if (drm->device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100262 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100263 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200264 /*
265 * Make sure that the color and depth buffers are handled
266 * by independent memory controller units. Up to a 9x
267 * speed up when alpha-blending and depth-test are enabled
268 * at the same time.
269 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200270 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
Christian Königf1217ed2014-08-27 13:16:04 +0200271 fpfn = vram_pages / 2;
272 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200273 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200274 fpfn = 0;
275 lpfn = vram_pages / 2;
276 }
277 for (i = 0; i < nvbo->placement.num_placement; ++i) {
278 nvbo->placements[i].fpfn = fpfn;
279 nvbo->placements[i].lpfn = lpfn;
280 }
281 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
282 nvbo->busy_placements[i].fpfn = fpfn;
283 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200284 }
285 }
286}
287
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100288void
289nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
290{
291 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900292 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
293 TTM_PL_MASK_CACHING) |
294 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100295
296 pl->placement = nvbo->placements;
297 set_placement_list(nvbo->placements, &pl->num_placement,
298 type, flags);
299
300 pl->busy_placement = nvbo->busy_placements;
301 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
302 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200303
304 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305}
306
307int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000308nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000310 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000312 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100313 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314
Christian Königdfd5e502016-04-06 11:12:03 +0200315 ret = ttm_bo_reserve(bo, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100316 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000317 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100318
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000319 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
320 memtype == TTM_PL_FLAG_VRAM && contig) {
321 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
322 if (bo->mem.mem_type == TTM_PL_VRAM) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000323 struct nvkm_mem *mem = bo->mem.mm_node;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000324 if (!list_is_singular(&mem->regions))
325 evict = true;
326 }
327 nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
328 force = true;
329 }
330 }
331
332 if (nvbo->pin_refcnt) {
333 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
334 NV_ERROR(drm, "bo %p pinned elsewhere: "
335 "0x%08x vs 0x%08x\n", bo,
336 1 << bo->mem.mem_type, memtype);
337 ret = -EBUSY;
338 }
339 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100340 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341 }
342
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000343 if (evict) {
344 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
345 ret = nouveau_bo_validate(nvbo, false, false);
346 if (ret)
347 goto out;
348 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000350 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100351 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000353 /* drop pin_refcnt temporarily, so we don't trip the assertion
354 * in nouveau_bo_move() that makes sure we're not trying to
355 * move a pinned buffer
356 */
357 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000358 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000359 if (ret)
360 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000361 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000362
363 switch (bo->mem.mem_type) {
364 case TTM_PL_VRAM:
365 drm->gem.vram_available -= bo->mem.size;
366 break;
367 case TTM_PL_TT:
368 drm->gem.gart_available -= bo->mem.size;
369 break;
370 default:
371 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000372 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900373
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000375 if (force && ret)
376 nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100377 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378 return ret;
379}
380
381int
382nouveau_bo_unpin(struct nouveau_bo *nvbo)
383{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000384 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000385 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200386 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387
Christian Königdfd5e502016-04-06 11:12:03 +0200388 ret = ttm_bo_reserve(bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000389 if (ret)
390 return ret;
391
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200392 ref = --nvbo->pin_refcnt;
393 WARN_ON_ONCE(ref < 0);
394 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100395 goto out;
396
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100397 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000399 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000400 if (ret == 0) {
401 switch (bo->mem.mem_type) {
402 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000403 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000404 break;
405 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000406 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407 break;
408 default:
409 break;
410 }
411 }
412
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100413out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414 ttm_bo_unreserve(bo);
415 return ret;
416}
417
418int
419nouveau_bo_map(struct nouveau_bo *nvbo)
420{
421 int ret;
422
Christian Königdfd5e502016-04-06 11:12:03 +0200423 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000424 if (ret)
425 return ret;
426
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900427 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900428
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 ttm_bo_unreserve(&nvbo->bo);
430 return ret;
431}
432
433void
434nouveau_bo_unmap(struct nouveau_bo *nvbo)
435{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900436 if (!nvbo)
437 return;
438
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900439 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000440}
441
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900442void
443nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
444{
445 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000446 struct nvkm_device *device = nvxx_device(&drm->device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900447 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
448 int i;
449
450 if (!ttm_dma)
451 return;
452
453 /* Don't waste time looping if the object is coherent */
454 if (nvbo->force_coherent)
455 return;
456
457 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000458 dma_sync_single_for_device(device->dev, ttm_dma->dma_address[i],
459 PAGE_SIZE, DMA_TO_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900460}
461
462void
463nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
464{
465 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000466 struct nvkm_device *device = nvxx_device(&drm->device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900467 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
468 int i;
469
470 if (!ttm_dma)
471 return;
472
473 /* Don't waste time looping if the object is coherent */
474 if (nvbo->force_coherent)
475 return;
476
477 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000478 dma_sync_single_for_cpu(device->dev, ttm_dma->dma_address[i],
479 PAGE_SIZE, DMA_FROM_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900480}
481
Ben Skeggs7a45d762010-11-22 08:50:27 +1000482int
483nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000484 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000485{
486 int ret;
487
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000488 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
489 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000490 if (ret)
491 return ret;
492
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900493 nouveau_bo_sync_for_device(nvbo);
494
Ben Skeggs7a45d762010-11-22 08:50:27 +1000495 return 0;
496}
497
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498void
499nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
500{
501 bool is_iomem;
502 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900503
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900504 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900505
Ben Skeggs6ee73862009-12-11 19:24:15 +1000506 if (is_iomem)
507 iowrite16_native(val, (void __force __iomem *)mem);
508 else
509 *mem = val;
510}
511
512u32
513nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
514{
515 bool is_iomem;
516 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900517
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900518 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900519
Ben Skeggs6ee73862009-12-11 19:24:15 +1000520 if (is_iomem)
521 return ioread32_native((void __force __iomem *)mem);
522 else
523 return *mem;
524}
525
526void
527nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
528{
529 bool is_iomem;
530 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900531
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900532 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900533
Ben Skeggs6ee73862009-12-11 19:24:15 +1000534 if (is_iomem)
535 iowrite32_native(val, (void __force __iomem *)mem);
536 else
537 *mem = val;
538}
539
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400540static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000541nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
542 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000543{
Daniel Vettera7fb8a22015-09-09 16:45:52 +0200544#if IS_ENABLED(CONFIG_AGP)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000545 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000546
Ben Skeggs340b0e72015-08-20 14:54:23 +1000547 if (drm->agp.bridge) {
548 return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000549 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000550 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400551#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000552
Ben Skeggsebb945a2012-07-20 08:17:34 +1000553 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000554}
555
556static int
557nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
558{
559 /* We'll do this from user space. */
560 return 0;
561}
562
563static int
564nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
565 struct ttm_mem_type_manager *man)
566{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000567 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000568
569 switch (type) {
570 case TTM_PL_SYSTEM:
571 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
572 man->available_caching = TTM_PL_MASK_CACHING;
573 man->default_caching = TTM_PL_FLAG_CACHED;
574 break;
575 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900576 man->flags = TTM_MEMTYPE_FLAG_FIXED |
577 TTM_MEMTYPE_FLAG_MAPPABLE;
578 man->available_caching = TTM_PL_FLAG_UNCACHED |
579 TTM_PL_FLAG_WC;
580 man->default_caching = TTM_PL_FLAG_WC;
581
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000582 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900583 /* Some BARs do not support being ioremapped WC */
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000584 if (nvxx_bar(&drm->device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900585 man->available_caching = TTM_PL_FLAG_UNCACHED;
586 man->default_caching = TTM_PL_FLAG_UNCACHED;
587 }
588
Ben Skeggs573a2a32010-08-25 15:26:04 +1000589 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000590 man->io_reserve_fastpath = false;
591 man->use_io_reserve_lru = true;
592 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000593 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000594 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595 break;
596 case TTM_PL_TT:
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000597 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000598 man->func = &nouveau_gart_manager;
599 else
Ben Skeggs340b0e72015-08-20 14:54:23 +1000600 if (!drm->agp.bridge)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000601 man->func = &nv04_gart_manager;
602 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000603 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000604
Ben Skeggs340b0e72015-08-20 14:54:23 +1000605 if (drm->agp.bridge) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200606 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100607 man->available_caching = TTM_PL_FLAG_UNCACHED |
608 TTM_PL_FLAG_WC;
609 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000610 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000611 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
612 TTM_MEMTYPE_FLAG_CMA;
613 man->available_caching = TTM_PL_MASK_CACHING;
614 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000615 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000616
Ben Skeggs6ee73862009-12-11 19:24:15 +1000617 break;
618 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000619 return -EINVAL;
620 }
621 return 0;
622}
623
624static void
625nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
626{
627 struct nouveau_bo *nvbo = nouveau_bo(bo);
628
629 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100630 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100631 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
632 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100633 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000634 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100635 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000636 break;
637 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100638
639 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000640}
641
642
Ben Skeggs6ee73862009-12-11 19:24:15 +1000643static int
Ben Skeggs49981042012-08-06 19:38:25 +1000644nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
645{
646 int ret = RING_SPACE(chan, 2);
647 if (ret == 0) {
648 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000649 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000650 FIRE_RING (chan);
651 }
652 return ret;
653}
654
655static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000656nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
657 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
658{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000659 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000660 int ret = RING_SPACE(chan, 10);
661 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000662 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000663 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
664 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
665 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
666 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
667 OUT_RING (chan, PAGE_SIZE);
668 OUT_RING (chan, PAGE_SIZE);
669 OUT_RING (chan, PAGE_SIZE);
670 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000671 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000672 }
673 return ret;
674}
675
676static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000677nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
678{
679 int ret = RING_SPACE(chan, 2);
680 if (ret == 0) {
681 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
682 OUT_RING (chan, handle);
683 }
684 return ret;
685}
686
687static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000688nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
689 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
690{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000691 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs1a460982012-05-04 15:17:28 +1000692 u64 src_offset = node->vma[0].offset;
693 u64 dst_offset = node->vma[1].offset;
694 u32 page_count = new_mem->num_pages;
695 int ret;
696
697 page_count = new_mem->num_pages;
698 while (page_count) {
699 int line_count = (page_count > 8191) ? 8191 : page_count;
700
701 ret = RING_SPACE(chan, 11);
702 if (ret)
703 return ret;
704
705 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
706 OUT_RING (chan, upper_32_bits(src_offset));
707 OUT_RING (chan, lower_32_bits(src_offset));
708 OUT_RING (chan, upper_32_bits(dst_offset));
709 OUT_RING (chan, lower_32_bits(dst_offset));
710 OUT_RING (chan, PAGE_SIZE);
711 OUT_RING (chan, PAGE_SIZE);
712 OUT_RING (chan, PAGE_SIZE);
713 OUT_RING (chan, line_count);
714 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
715 OUT_RING (chan, 0x00000110);
716
717 page_count -= line_count;
718 src_offset += (PAGE_SIZE * line_count);
719 dst_offset += (PAGE_SIZE * line_count);
720 }
721
722 return 0;
723}
724
725static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000726nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
727 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
728{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000729 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsd2f966662011-06-06 20:54:42 +1000730 u64 src_offset = node->vma[0].offset;
731 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000732 u32 page_count = new_mem->num_pages;
733 int ret;
734
Ben Skeggs183720b2010-12-09 15:17:10 +1000735 page_count = new_mem->num_pages;
736 while (page_count) {
737 int line_count = (page_count > 2047) ? 2047 : page_count;
738
739 ret = RING_SPACE(chan, 12);
740 if (ret)
741 return ret;
742
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000743 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000744 OUT_RING (chan, upper_32_bits(dst_offset));
745 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000746 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000747 OUT_RING (chan, upper_32_bits(src_offset));
748 OUT_RING (chan, lower_32_bits(src_offset));
749 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
750 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
751 OUT_RING (chan, PAGE_SIZE); /* line_length */
752 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000753 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000754 OUT_RING (chan, 0x00100110);
755
756 page_count -= line_count;
757 src_offset += (PAGE_SIZE * line_count);
758 dst_offset += (PAGE_SIZE * line_count);
759 }
760
761 return 0;
762}
763
764static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000765nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
766 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
767{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000768 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000769 u64 src_offset = node->vma[0].offset;
770 u64 dst_offset = node->vma[1].offset;
771 u32 page_count = new_mem->num_pages;
772 int ret;
773
774 page_count = new_mem->num_pages;
775 while (page_count) {
776 int line_count = (page_count > 8191) ? 8191 : page_count;
777
778 ret = RING_SPACE(chan, 11);
779 if (ret)
780 return ret;
781
782 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
783 OUT_RING (chan, upper_32_bits(src_offset));
784 OUT_RING (chan, lower_32_bits(src_offset));
785 OUT_RING (chan, upper_32_bits(dst_offset));
786 OUT_RING (chan, lower_32_bits(dst_offset));
787 OUT_RING (chan, PAGE_SIZE);
788 OUT_RING (chan, PAGE_SIZE);
789 OUT_RING (chan, PAGE_SIZE);
790 OUT_RING (chan, line_count);
791 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
792 OUT_RING (chan, 0x00000110);
793
794 page_count -= line_count;
795 src_offset += (PAGE_SIZE * line_count);
796 dst_offset += (PAGE_SIZE * line_count);
797 }
798
799 return 0;
800}
801
802static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000803nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
804 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
805{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000806 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000807 int ret = RING_SPACE(chan, 7);
808 if (ret == 0) {
809 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
810 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
811 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
812 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
813 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
814 OUT_RING (chan, 0x00000000 /* COPY */);
815 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
816 }
817 return ret;
818}
819
820static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000821nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
822 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
823{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000824 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggs4c193d22012-05-04 14:21:15 +1000825 int ret = RING_SPACE(chan, 7);
826 if (ret == 0) {
827 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
828 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
829 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
830 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
831 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
832 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
833 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
834 }
835 return ret;
836}
837
838static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000839nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
840{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000841 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000842 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000843 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
844 OUT_RING (chan, handle);
845 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000846 OUT_RING (chan, chan->drm->ntfy.handle);
847 OUT_RING (chan, chan->vram.handle);
848 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000849 }
850
851 return ret;
852}
853
854static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000855nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
856 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000857{
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000858 struct nvkm_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000859 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000860 u64 src_offset = node->vma[0].offset;
861 u64 dst_offset = node->vma[1].offset;
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100862 int src_tiled = !!node->memtype;
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000863 int dst_tiled = !!((struct nvkm_mem *)new_mem->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000864 int ret;
865
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000866 while (length) {
867 u32 amount, stride, height;
868
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100869 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
870 if (ret)
871 return ret;
872
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000873 amount = min(length, (u64)(4 * 1024 * 1024));
874 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000875 height = amount / stride;
876
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100877 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000878 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000879 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000880 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000881 OUT_RING (chan, stride);
882 OUT_RING (chan, height);
883 OUT_RING (chan, 1);
884 OUT_RING (chan, 0);
885 OUT_RING (chan, 0);
886 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000887 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000888 OUT_RING (chan, 1);
889 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100890 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000891 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000892 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000893 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000894 OUT_RING (chan, stride);
895 OUT_RING (chan, height);
896 OUT_RING (chan, 1);
897 OUT_RING (chan, 0);
898 OUT_RING (chan, 0);
899 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000900 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000901 OUT_RING (chan, 1);
902 }
903
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000904 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000905 OUT_RING (chan, upper_32_bits(src_offset));
906 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000907 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908 OUT_RING (chan, lower_32_bits(src_offset));
909 OUT_RING (chan, lower_32_bits(dst_offset));
910 OUT_RING (chan, stride);
911 OUT_RING (chan, stride);
912 OUT_RING (chan, stride);
913 OUT_RING (chan, height);
914 OUT_RING (chan, 0x00000101);
915 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000916 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000917 OUT_RING (chan, 0);
918
919 length -= amount;
920 src_offset += amount;
921 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000922 }
923
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000924 return 0;
925}
926
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000927static int
928nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
929{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000930 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000931 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000932 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
933 OUT_RING (chan, handle);
934 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000935 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000936 }
937
938 return ret;
939}
940
Ben Skeggsa6704782011-02-16 09:10:20 +1000941static inline uint32_t
942nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
943 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
944{
945 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000946 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000947 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000948}
949
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000950static int
951nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
952 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
953{
Ben Skeggsd961db72010-08-05 10:48:18 +1000954 u32 src_offset = old_mem->start << PAGE_SHIFT;
955 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000956 u32 page_count = new_mem->num_pages;
957 int ret;
958
959 ret = RING_SPACE(chan, 3);
960 if (ret)
961 return ret;
962
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000963 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000964 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
965 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
966
Ben Skeggs6ee73862009-12-11 19:24:15 +1000967 page_count = new_mem->num_pages;
968 while (page_count) {
969 int line_count = (page_count > 2047) ? 2047 : page_count;
970
Ben Skeggs6ee73862009-12-11 19:24:15 +1000971 ret = RING_SPACE(chan, 11);
972 if (ret)
973 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000974
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000975 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000976 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000977 OUT_RING (chan, src_offset);
978 OUT_RING (chan, dst_offset);
979 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
980 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
981 OUT_RING (chan, PAGE_SIZE); /* line_length */
982 OUT_RING (chan, line_count);
983 OUT_RING (chan, 0x00000101);
984 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000985 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000986 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000987
988 page_count -= line_count;
989 src_offset += (PAGE_SIZE * line_count);
990 dst_offset += (PAGE_SIZE * line_count);
991 }
992
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000993 return 0;
994}
995
996static int
Ben Skeggs3c57d852013-11-22 10:35:25 +1000997nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
998 struct ttm_mem_reg *mem)
Ben Skeggsd2f966662011-06-06 20:54:42 +1000999{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001000 struct nvkm_mem *old_node = bo->mem.mm_node;
1001 struct nvkm_mem *new_node = mem->mm_node;
Ben Skeggs3c57d852013-11-22 10:35:25 +10001002 u64 size = (u64)mem->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001003 int ret;
1004
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001005 ret = nvkm_vm_get(drm->client.vm, size, old_node->page_shift,
1006 NV_MEM_ACCESS_RW, &old_node->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001007 if (ret)
1008 return ret;
1009
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001010 ret = nvkm_vm_get(drm->client.vm, size, new_node->page_shift,
1011 NV_MEM_ACCESS_RW, &old_node->vma[1]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001012 if (ret) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001013 nvkm_vm_put(&old_node->vma[0]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001014 return ret;
1015 }
1016
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001017 nvkm_vm_map(&old_node->vma[0], old_node);
1018 nvkm_vm_map(&old_node->vma[1], new_node);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001019 return 0;
1020}
1021
1022static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001023nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001024 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001025{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001026 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001027 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggsa01ca782015-08-20 14:54:15 +10001028 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggs35b81412013-11-22 10:39:57 +10001029 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001030 int ret;
1031
Ben Skeggsd2f966662011-06-06 20:54:42 +10001032 /* create temporary vmas for the transfer and attach them to the
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001033 * old nvkm_mem node, these will get cleaned up after ttm has
Ben Skeggsd2f966662011-06-06 20:54:42 +10001034 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001035 */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001036 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs3c57d852013-11-22 10:35:25 +10001037 ret = nouveau_bo_move_prep(drm, bo, new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001038 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001039 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001040 }
1041
Ben Skeggs0ad72862014-08-10 04:10:22 +10001042 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001043 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001044 if (ret == 0) {
Ben Skeggs35b81412013-11-22 10:39:57 +10001045 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
1046 if (ret == 0) {
1047 ret = nouveau_fence_new(chan, false, &fence);
1048 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001049 ret = ttm_bo_move_accel_cleanup(bo,
1050 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001051 evict,
Ben Skeggs35b81412013-11-22 10:39:57 +10001052 new_mem);
1053 nouveau_fence_unref(&fence);
1054 }
1055 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001056 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001057 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001058 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001059}
1060
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001061void
Ben Skeggs49981042012-08-06 19:38:25 +10001062nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001063{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001064 static const struct {
1065 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001066 int engine;
Ben Skeggs315a8b22015-08-20 14:54:16 +10001067 s32 oclass;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001068 int (*exec)(struct nouveau_channel *,
1069 struct ttm_buffer_object *,
1070 struct ttm_mem_reg *, struct ttm_mem_reg *);
1071 int (*init)(struct nouveau_channel *, u32 handle);
1072 } _methods[] = {
Ben Skeggs146cfe22016-07-09 10:41:01 +10001073 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
1074 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs8e7e15862016-07-09 10:41:01 +10001075 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
1076 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs990b4542015-04-14 11:50:35 +10001077 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
1078 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001079 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001080 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001081 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1082 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1083 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1084 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1085 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1086 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1087 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001088 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001089 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001090 }, *mthd = _methods;
1091 const char *name = "CPU";
1092 int ret;
1093
1094 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001095 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001096
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001097 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001098 chan = drm->cechan;
1099 else
1100 chan = drm->channel;
1101 if (chan == NULL)
1102 continue;
1103
Ben Skeggsa01ca782015-08-20 14:54:15 +10001104 ret = nvif_object_init(&chan->user,
Ben Skeggs0ad72862014-08-10 04:10:22 +10001105 mthd->oclass | (mthd->engine << 16),
1106 mthd->oclass, NULL, 0,
1107 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001108 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001109 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001110 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001111 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001112 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001113 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001114
1115 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001116 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001117 name = mthd->name;
1118 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001119 }
1120 } while ((++mthd)->exec);
1121
Ben Skeggsebb945a2012-07-20 08:17:34 +10001122 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001123}
1124
Ben Skeggs6ee73862009-12-11 19:24:15 +10001125static int
1126nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001127 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001128{
Christian Königf1217ed2014-08-27 13:16:04 +02001129 struct ttm_place placement_memtype = {
1130 .fpfn = 0,
1131 .lpfn = 0,
1132 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1133 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001134 struct ttm_placement placement;
1135 struct ttm_mem_reg tmp_mem;
1136 int ret;
1137
Ben Skeggs6ee73862009-12-11 19:24:15 +10001138 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001139 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001140
1141 tmp_mem = *new_mem;
1142 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001143 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001144 if (ret)
1145 return ret;
1146
1147 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1148 if (ret)
1149 goto out;
1150
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001151 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001152 if (ret)
1153 goto out;
1154
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +09001155 ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001156out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001157 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001158 return ret;
1159}
1160
1161static int
1162nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001163 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001164{
Christian Königf1217ed2014-08-27 13:16:04 +02001165 struct ttm_place placement_memtype = {
1166 .fpfn = 0,
1167 .lpfn = 0,
1168 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1169 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001170 struct ttm_placement placement;
1171 struct ttm_mem_reg tmp_mem;
1172 int ret;
1173
Ben Skeggs6ee73862009-12-11 19:24:15 +10001174 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001175 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001176
1177 tmp_mem = *new_mem;
1178 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001179 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001180 if (ret)
1181 return ret;
1182
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +09001183 ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001184 if (ret)
1185 goto out;
1186
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001187 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001188 if (ret)
1189 goto out;
1190
1191out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001192 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001193 return ret;
1194}
1195
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001196static void
1197nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1198{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001199 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001200 struct nvkm_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001201
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001202 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1203 if (bo->destroy != nouveau_bo_del_ttm)
1204 return;
1205
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001206 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001207 if (new_mem && new_mem->mem_type != TTM_PL_SYSTEM &&
1208 (new_mem->mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001209 nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001210 nvkm_vm_map(vma, new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001211 } else {
Ben Skeggs10dcab32016-12-12 17:52:45 +10001212 WARN_ON(ttm_bo_wait(bo, false, false));
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001213 nvkm_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001214 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001215 }
1216}
1217
Ben Skeggs6ee73862009-12-11 19:24:15 +10001218static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001219nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001220 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001221{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001222 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1223 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001224 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001225 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001226
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001227 *new_tile = NULL;
1228 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001229 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001230
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001231 if (drm->device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001232 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001233 nvbo->tile_mode,
1234 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001235 }
1236
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001237 return 0;
1238}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001239
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001240static void
1241nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001242 struct nouveau_drm_tile *new_tile,
1243 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001244{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001245 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1246 struct drm_device *dev = drm->dev;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001247 struct dma_fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001248
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001249 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001250 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001251}
1252
1253static int
1254nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001255 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001256{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001257 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001258 struct nouveau_bo *nvbo = nouveau_bo(bo);
1259 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001260 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001261 int ret = 0;
1262
Christian König88932a72016-06-06 10:17:53 +02001263 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1264 if (ret)
1265 return ret;
1266
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001267 if (nvbo->pin_refcnt)
1268 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1269
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001270 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001271 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1272 if (ret)
1273 return ret;
1274 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001275
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001276 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001277 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1278 BUG_ON(bo->mem.mm_node != NULL);
1279 bo->mem = *new_mem;
1280 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001281 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001282 }
1283
Ben Skeggscef9e992013-11-22 10:52:54 +10001284 /* Hardware assisted copy. */
1285 if (drm->ttm.move) {
1286 if (new_mem->mem_type == TTM_PL_SYSTEM)
1287 ret = nouveau_bo_move_flipd(bo, evict, intr,
1288 no_wait_gpu, new_mem);
1289 else if (old_mem->mem_type == TTM_PL_SYSTEM)
1290 ret = nouveau_bo_move_flips(bo, evict, intr,
1291 no_wait_gpu, new_mem);
1292 else
1293 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1294 no_wait_gpu, new_mem);
1295 if (!ret)
1296 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001297 }
1298
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001299 /* Fallback to software copy. */
Christian König8aa6d4f2016-04-06 11:12:04 +02001300 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001301 if (ret == 0)
Michel Dänzer4499f2a2016-08-08 12:28:26 +09001302 ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001303
1304out:
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001305 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001306 if (ret)
1307 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1308 else
1309 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1310 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001311
1312 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001313}
1314
1315static int
1316nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1317{
David Herrmannacb46522013-08-25 18:28:59 +02001318 struct nouveau_bo *nvbo = nouveau_bo(bo);
1319
David Herrmannd9a1f0b2016-09-01 14:48:33 +02001320 return drm_vma_node_verify_access(&nvbo->gem.vma_node,
1321 filp->private_data);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001322}
1323
Jerome Glissef32f02f2010-04-09 14:39:25 +02001324static int
1325nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1326{
1327 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001328 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001329 struct nvkm_device *device = nvxx_device(&drm->device);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001330 struct nvkm_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001331 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001332
1333 mem->bus.addr = NULL;
1334 mem->bus.offset = 0;
1335 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1336 mem->bus.base = 0;
1337 mem->bus.is_iomem = false;
1338 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1339 return -EINVAL;
1340 switch (mem->mem_type) {
1341 case TTM_PL_SYSTEM:
1342 /* System memory */
1343 return 0;
1344 case TTM_PL_TT:
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001345#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001346 if (drm->agp.bridge) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001347 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001348 mem->bus.base = drm->agp.base;
Ben Skeggs340b0e72015-08-20 14:54:23 +10001349 mem->bus.is_iomem = !drm->agp.cma;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001350 }
1351#endif
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001352 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA || !node->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001353 /* untiled */
1354 break;
1355 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001356 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001357 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001358 mem->bus.base = device->func->resource_addr(device, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001359 mem->bus.is_iomem = true;
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001360 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001361 struct nvkm_bar *bar = nvxx_bar(&drm->device);
Ben Skeggsd8e83992015-08-20 14:54:17 +10001362 int page_shift = 12;
1363 if (drm->device.info.family >= NV_DEVICE_INFO_V0_FERMI)
1364 page_shift = node->page_shift;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001365
Ben Skeggs32932282015-08-20 14:54:20 +10001366 ret = nvkm_bar_umap(bar, node->size << 12, page_shift,
1367 &node->bar_vma);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001368 if (ret)
1369 return ret;
1370
Ben Skeggsd8e83992015-08-20 14:54:17 +10001371 nvkm_vm_map(&node->bar_vma, node);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001372 mem->bus.offset = node->bar_vma.offset;
1373 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001374 break;
1375 default:
1376 return -EINVAL;
1377 }
1378 return 0;
1379}
1380
1381static void
1382nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1383{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001384 struct nvkm_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001385
Ben Skeggsd5f42392011-02-10 12:22:52 +10001386 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001387 return;
1388
Ben Skeggs32932282015-08-20 14:54:20 +10001389 nvkm_vm_unmap(&node->bar_vma);
1390 nvkm_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001391}
1392
1393static int
1394nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1395{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001396 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001397 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001398 struct nvkm_device *device = nvxx_device(&drm->device);
1399 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001400 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001401
1402 /* as long as the bo isn't in vram, and isn't tiled, we've got
1403 * nothing to do here.
1404 */
1405 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001406 if (drm->device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001407 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001408 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001409
1410 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1411 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1412
1413 ret = nouveau_bo_validate(nvbo, false, false);
1414 if (ret)
1415 return ret;
1416 }
1417 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001418 }
1419
1420 /* make sure bo is in mappable vram */
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001421 if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001422 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001423 return 0;
1424
Christian Königf1217ed2014-08-27 13:16:04 +02001425 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1426 nvbo->placements[i].fpfn = 0;
1427 nvbo->placements[i].lpfn = mappable;
1428 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001429
Christian Königf1217ed2014-08-27 13:16:04 +02001430 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1431 nvbo->busy_placements[i].fpfn = 0;
1432 nvbo->busy_placements[i].lpfn = mappable;
1433 }
1434
Dave Airliec2848152012-05-18 15:31:12 +01001435 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001436 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001437}
1438
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001439static int
1440nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1441{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001442 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001443 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001444 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001445 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001446 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001447 unsigned i;
1448 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001449 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001450
1451 if (ttm->state != tt_unpopulated)
1452 return 0;
1453
Dave Airlie22b33e82012-04-02 11:53:06 +01001454 if (slave && ttm->sg) {
1455 /* make userspace faulting work */
1456 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1457 ttm_dma->dma_address, ttm->num_pages);
1458 ttm->state = tt_unbound;
1459 return 0;
1460 }
1461
Ben Skeggsebb945a2012-07-20 08:17:34 +10001462 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs989aa5b2015-01-12 12:33:37 +10001463 device = nvxx_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001464 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001465 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001466
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001467#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001468 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001469 return ttm_agp_tt_populate(ttm);
1470 }
1471#endif
1472
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001473#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001474 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001475 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001476 }
1477#endif
1478
1479 r = ttm_pool_populate(ttm);
1480 if (r) {
1481 return r;
1482 }
1483
1484 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001485 dma_addr_t addr;
1486
1487 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1488 DMA_BIDIRECTIONAL);
1489
1490 if (dma_mapping_error(pdev, addr)) {
Rasmus Villemoes4fbbed42016-02-15 19:41:46 +01001491 while (i--) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001492 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1493 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001494 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001495 }
1496 ttm_pool_unpopulate(ttm);
1497 return -EFAULT;
1498 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001499
1500 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001501 }
1502 return 0;
1503}
1504
1505static void
1506nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1507{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001508 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001509 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001510 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001511 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001512 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001513 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001514 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1515
1516 if (slave)
1517 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001518
Ben Skeggsebb945a2012-07-20 08:17:34 +10001519 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs989aa5b2015-01-12 12:33:37 +10001520 device = nvxx_device(&drm->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001521 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001522 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001523
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001524#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001525 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001526 ttm_agp_tt_unpopulate(ttm);
1527 return;
1528 }
1529#endif
1530
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001531#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001532 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001533 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001534 return;
1535 }
1536#endif
1537
1538 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001539 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001540 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1541 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001542 }
1543 }
1544
1545 ttm_pool_unpopulate(ttm);
1546}
1547
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001548void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001549nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001550{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001551 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001552
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001553 if (exclusive)
1554 reservation_object_add_excl_fence(resv, &fence->base);
1555 else if (fence)
1556 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001557}
1558
Ben Skeggs6ee73862009-12-11 19:24:15 +10001559struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001560 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001561 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1562 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001563 .invalidate_caches = nouveau_bo_invalidate_caches,
1564 .init_mem_type = nouveau_bo_init_mem_type,
Christian Königa2ab19fe2016-08-30 17:26:04 +02001565 .eviction_valuable = ttm_bo_eviction_valuable,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001566 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001567 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001568 .move = nouveau_bo_move,
1569 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001570 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1571 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1572 .io_mem_free = &nouveau_ttm_io_mem_free,
Christian König98c28722016-04-06 11:12:07 +02001573 .lru_tail = &ttm_bo_default_lru_tail,
1574 .swap_lru_tail = &ttm_bo_default_swap_lru_tail,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001575};
1576
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001577struct nvkm_vma *
1578nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001579{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001580 struct nvkm_vma *vma;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001581 list_for_each_entry(vma, &nvbo->vma_list, head) {
1582 if (vma->vm == vm)
1583 return vma;
1584 }
1585
1586 return NULL;
1587}
1588
1589int
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001590nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
1591 struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001592{
1593 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001594 int ret;
1595
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001596 ret = nvkm_vm_get(vm, size, nvbo->page_shift,
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001597 NV_MEM_ACCESS_RW, vma);
1598 if (ret)
1599 return ret;
1600
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001601 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1602 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001603 nvbo->page_shift != vma->vm->mmu->lpg_shift))
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001604 nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001605
1606 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001607 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001608 return 0;
1609}
1610
1611void
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001612nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001613{
1614 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001615 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001616 nvkm_vm_unmap(vma);
1617 nvkm_vm_put(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001618 list_del(&vma->head);
1619 }
1620}