blob: fe3d46ee4ddc2fcb5e61ae4799386bf2c973966d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700142 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700143 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700144 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100145 }
146
147 return ret;
148}
149
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000150static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800151{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200152 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800153
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
155 * (which really amounts to a PCH but no South Display).
156 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000157 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700159 return;
160 }
161
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800162 /*
163 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
164 * make graphics device passthrough work easy for VMM, that only
165 * need to expose ISA bridge to let driver know the real hardware
166 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800167 *
168 * In some virtualized environments (e.g. XEN), there is irrelevant
169 * ISA bridge in the system. To work reliably, we should scan trhough
170 * all the ISA bridge devices and check for the first match, instead
171 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800172 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200173 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200175 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700176 unsigned short id_ext = pch->device &
177 INTEL_PCH_DEVICE_ID_MASK_EXT;
178
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700180 dev_priv->pch_id = id;
Jesse Barnes90711d52011-04-28 14:48:02 -0700181 dev_priv->pch_type = PCH_IBX;
182 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100183 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700184 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700185 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800186 dev_priv->pch_type = PCH_CPT;
187 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700190 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
191 /* PantherPoint is CPT compatible */
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700192 dev_priv->pch_id = id;
Jesse Barnesc7925132011-04-07 12:33:56 -0700193 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300194 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100195 WARN_ON(!(IS_GEN6(dev_priv) ||
196 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300197 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700198 dev_priv->pch_id = id;
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700206 dev_priv->pch_id = id;
Ben Widawskye76e0632013-11-07 21:40:41 -0800207 dev_priv->pch_type = PCH_LPT;
208 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100209 WARN_ON(!IS_HASWELL(dev_priv) &&
210 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100211 WARN_ON(!IS_HSW_ULT(dev_priv) &&
212 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530213 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700214 dev_priv->pch_id = id;
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530215 dev_priv->pch_type = PCH_SPT;
216 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700219 } else if (id_ext == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700220 dev_priv->pch_id = id_ext;
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530221 dev_priv->pch_type = PCH_SPT;
222 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100223 WARN_ON(!IS_SKYLAKE(dev_priv) &&
224 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700225 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700226 dev_priv->pch_id = id;
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700227 dev_priv->pch_type = PCH_KBP;
228 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200229 WARN_ON(!IS_SKYLAKE(dev_priv) &&
230 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700231 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700232 dev_priv->pch_id = id;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700233 dev_priv->pch_type = PCH_CNP;
234 DRM_DEBUG_KMS("Found CannonPoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700235 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
236 !IS_COFFEELAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700237 } else if (id_ext == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700238 dev_priv->pch_id = id_ext;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700239 dev_priv->pch_type = PCH_CNP;
240 DRM_DEBUG_KMS("Found CannonPoint LP PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700241 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
242 !IS_COFFEELAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100243 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700244 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100245 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200246 pch->subsystem_vendor ==
247 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
248 pch->subsystem_device ==
249 PCI_SUBDEVICE_ID_QEMU)) {
Dhinakaran Pandiyan28e0f4e2017-06-16 12:36:14 -0700250 dev_priv->pch_id = id;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100251 dev_priv->pch_type =
252 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200253 } else
254 continue;
255
Rui Guo6a9c4b32013-06-19 21:10:23 +0800256 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800257 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800258 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800259 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200260 DRM_DEBUG_KMS("No PCH found.\n");
261
262 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800263}
264
Chris Wilson0673ad42016-06-24 14:00:22 +0100265static int i915_getparam(struct drm_device *dev, void *data,
266 struct drm_file *file_priv)
267{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100268 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300269 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 drm_i915_getparam_t *param = data;
271 int value;
272
273 switch (param->param) {
274 case I915_PARAM_IRQ_ACTIVE:
275 case I915_PARAM_ALLOW_BATCHBUFFER:
276 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800277 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 /* Reject all old ums/dri params. */
279 return -ENODEV;
280 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300281 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100282 break;
283 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300284 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100286 case I915_PARAM_NUM_FENCES_AVAIL:
287 value = dev_priv->num_fence_regs;
288 break;
289 case I915_PARAM_HAS_OVERLAY:
290 value = dev_priv->overlay ? 1 : 0;
291 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530293 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 break;
295 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530296 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 break;
298 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530299 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 break;
301 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530302 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100303 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300305 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 break;
307 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300308 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100309 break;
310 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
313 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100314 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 case I915_PARAM_HAS_SECURE_BATCHES:
317 value = capable(CAP_SYS_ADMIN);
318 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 case I915_PARAM_CMD_PARSER_VERSION:
320 value = i915_cmd_parser_get_version(dev_priv);
321 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300323 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 if (!value)
325 return -ENODEV;
326 break;
327 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300328 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 if (!value)
330 return -ENODEV;
331 break;
332 case I915_PARAM_HAS_GPU_RESET:
333 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
334 break;
335 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300336 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100338 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300339 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100340 break;
341 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300342 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100343 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800344 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530345 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800346 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530347 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800348 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100349 case I915_PARAM_MMAP_GTT_VERSION:
350 /* Though we've started our numbering from 1, and so class all
351 * earlier versions as 0, in effect their value is undefined as
352 * the ioctl will report EINVAL for the unknown param!
353 */
354 value = i915_gem_mmap_gtt_version();
355 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000356 case I915_PARAM_HAS_SCHEDULER:
357 value = dev_priv->engine[RCS] &&
358 dev_priv->engine[RCS]->schedule;
359 break;
David Weinehall16162472016-09-02 13:46:17 +0300360 case I915_PARAM_MMAP_VERSION:
361 /* Remember to bump this if the version changes! */
362 case I915_PARAM_HAS_GEM:
363 case I915_PARAM_HAS_PAGEFLIPPING:
364 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
365 case I915_PARAM_HAS_RELAXED_FENCING:
366 case I915_PARAM_HAS_COHERENT_RINGS:
367 case I915_PARAM_HAS_RELAXED_DELTA:
368 case I915_PARAM_HAS_GEN7_SOL_RESET:
369 case I915_PARAM_HAS_WAIT_TIMEOUT:
370 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
371 case I915_PARAM_HAS_PINNED_BATCHES:
372 case I915_PARAM_HAS_EXEC_NO_RELOC:
373 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
374 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
375 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000376 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000377 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100378 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100379 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
David Weinehall16162472016-09-02 13:46:17 +0300380 /* For the time being all of these are always true;
381 * if some supported hardware does not have one of these
382 * features this value needs to be provided from
383 * INTEL_INFO(), a feature macro, or similar.
384 */
385 value = 1;
386 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100387 case I915_PARAM_SLICE_MASK:
388 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
389 if (!value)
390 return -ENODEV;
391 break;
Robert Braggf5320232017-06-13 12:23:00 +0100392 case I915_PARAM_SUBSLICE_MASK:
393 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
394 if (!value)
395 return -ENODEV;
396 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100397 default:
398 DRM_DEBUG("Unknown parameter %d\n", param->param);
399 return -EINVAL;
400 }
401
Chris Wilsondda33002016-06-24 14:00:23 +0100402 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100403 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100404
405 return 0;
406}
407
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000408static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100409{
Chris Wilson0673ad42016-06-24 14:00:22 +0100410 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
411 if (!dev_priv->bridge_dev) {
412 DRM_ERROR("bridge device not found\n");
413 return -1;
414 }
415 return 0;
416}
417
418/* Allocate space for the MCH regs if needed, return nonzero on error */
419static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000420intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100421{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000422 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100423 u32 temp_lo, temp_hi = 0;
424 u64 mchbar_addr;
425 int ret;
426
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000427 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
429 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
430 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
431
432 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
433#ifdef CONFIG_PNP
434 if (mchbar_addr &&
435 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
436 return 0;
437#endif
438
439 /* Get some space for it */
440 dev_priv->mch_res.name = "i915 MCHBAR";
441 dev_priv->mch_res.flags = IORESOURCE_MEM;
442 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
443 &dev_priv->mch_res,
444 MCHBAR_SIZE, MCHBAR_SIZE,
445 PCIBIOS_MIN_MEM,
446 0, pcibios_align_resource,
447 dev_priv->bridge_dev);
448 if (ret) {
449 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
450 dev_priv->mch_res.start = 0;
451 return ret;
452 }
453
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000454 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
456 upper_32_bits(dev_priv->mch_res.start));
457
458 pci_write_config_dword(dev_priv->bridge_dev, reg,
459 lower_32_bits(dev_priv->mch_res.start));
460 return 0;
461}
462
463/* Setup MCHBAR if possible, return true if we should disable it again */
464static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000465intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100466{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000467 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100468 u32 temp;
469 bool enabled;
470
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100471 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100472 return;
473
474 dev_priv->mchbar_need_disable = false;
475
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100476 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100477 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
478 enabled = !!(temp & DEVEN_MCHBAR_EN);
479 } else {
480 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
481 enabled = temp & 1;
482 }
483
484 /* If it's already enabled, don't have to do anything */
485 if (enabled)
486 return;
487
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000488 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100489 return;
490
491 dev_priv->mchbar_need_disable = true;
492
493 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100494 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100495 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
496 temp | DEVEN_MCHBAR_EN);
497 } else {
498 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
499 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
500 }
501}
502
503static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000504intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100505{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000506 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100507
508 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100509 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100510 u32 deven_val;
511
512 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
513 &deven_val);
514 deven_val &= ~DEVEN_MCHBAR_EN;
515 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
516 deven_val);
517 } else {
518 u32 mchbar_val;
519
520 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
521 &mchbar_val);
522 mchbar_val &= ~1;
523 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
524 mchbar_val);
525 }
526 }
527
528 if (dev_priv->mch_res.start)
529 release_resource(&dev_priv->mch_res);
530}
531
532/* true = enable decode, false = disable decoder */
533static unsigned int i915_vga_set_decode(void *cookie, bool state)
534{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000535 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100536
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000537 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100538 if (state)
539 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
540 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
541 else
542 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
543}
544
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000545static int i915_resume_switcheroo(struct drm_device *dev);
546static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
547
Chris Wilson0673ad42016-06-24 14:00:22 +0100548static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
549{
550 struct drm_device *dev = pci_get_drvdata(pdev);
551 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
552
553 if (state == VGA_SWITCHEROO_ON) {
554 pr_info("switched on\n");
555 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
556 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300557 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100558 i915_resume_switcheroo(dev);
559 dev->switch_power_state = DRM_SWITCH_POWER_ON;
560 } else {
561 pr_info("switched off\n");
562 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
563 i915_suspend_switcheroo(dev, pmm);
564 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
565 }
566}
567
568static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
569{
570 struct drm_device *dev = pci_get_drvdata(pdev);
571
572 /*
573 * FIXME: open_count is protected by drm_global_mutex but that would lead to
574 * locking inversion with the driver load path. And the access here is
575 * completely racy anyway. So don't bother with locking for now.
576 */
577 return dev->open_count == 0;
578}
579
580static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
581 .set_gpu_state = i915_switcheroo_set_state,
582 .reprobe = NULL,
583 .can_switch = i915_switcheroo_can_switch,
584};
585
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100586static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100587{
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100588 flush_workqueue(dev_priv->wq);
589
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100590 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700591 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000592 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100593 i915_gem_contexts_fini(dev_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +0100594 i915_gem_cleanup_userptr(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100595 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100596
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000597 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100598
Chris Wilson829a0af2017-06-20 12:05:45 +0100599 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100600}
601
602static int i915_load_modeset_init(struct drm_device *dev)
603{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100604 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300605 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100606 int ret;
607
608 if (i915_inject_load_failure())
609 return -ENODEV;
610
Jani Nikula66578852017-03-10 15:27:57 +0200611 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
613 /* If we have > 1 VGA cards, then we need to arbitrate access
614 * to the common VGA resources.
615 *
616 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
617 * then we do not take part in VGA arbitration and the
618 * vga_client_register() fails with -ENODEV.
619 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000620 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100621 if (ret && ret != -ENODEV)
622 goto out;
623
624 intel_register_dsm_handler();
625
David Weinehall52a05c32016-08-22 13:32:44 +0300626 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100627 if (ret)
628 goto cleanup_vga_client;
629
630 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
631 intel_update_rawclk(dev_priv);
632
633 intel_power_domains_init_hw(dev_priv, false);
634
635 intel_csr_ucode_init(dev_priv);
636
637 ret = intel_irq_install(dev_priv);
638 if (ret)
639 goto cleanup_csr;
640
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000641 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642
643 /* Important: The output setup functions called by modeset_init need
644 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300645 ret = intel_modeset_init(dev);
646 if (ret)
647 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100648
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100649 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000651 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100652 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700653 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100654
655 intel_modeset_gem_init(dev);
656
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000657 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100658 return 0;
659
660 ret = intel_fbdev_init(dev);
661 if (ret)
662 goto cleanup_gem;
663
664 /* Only enable hotplug handling once the fbdev is fully set up. */
665 intel_hpd_init(dev_priv);
666
667 drm_kms_helper_poll_init(dev);
668
669 return 0;
670
671cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000672 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300673 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100674 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700675cleanup_uc:
676 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100677cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100678 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000679 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100680cleanup_csr:
681 intel_csr_ucode_fini(dev_priv);
682 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300683 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100684cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300685 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100686out:
687 return ret;
688}
689
Chris Wilson0673ad42016-06-24 14:00:22 +0100690static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
691{
692 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100693 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100694 struct i915_ggtt *ggtt = &dev_priv->ggtt;
695 bool primary;
696 int ret;
697
698 ap = alloc_apertures(1);
699 if (!ap)
700 return -ENOMEM;
701
702 ap->ranges[0].base = ggtt->mappable_base;
703 ap->ranges[0].size = ggtt->mappable_end;
704
705 primary =
706 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
707
Daniel Vetter44adece2016-08-10 18:52:34 +0200708 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100709
710 kfree(ap);
711
712 return ret;
713}
Chris Wilson0673ad42016-06-24 14:00:22 +0100714
715#if !defined(CONFIG_VGA_CONSOLE)
716static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
717{
718 return 0;
719}
720#elif !defined(CONFIG_DUMMY_CONSOLE)
721static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
722{
723 return -ENODEV;
724}
725#else
726static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
727{
728 int ret = 0;
729
730 DRM_INFO("Replacing VGA console driver\n");
731
732 console_lock();
733 if (con_is_bound(&vga_con))
734 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
735 if (ret == 0) {
736 ret = do_unregister_con_driver(&vga_con);
737
738 /* Ignore "already unregistered". */
739 if (ret == -ENODEV)
740 ret = 0;
741 }
742 console_unlock();
743
744 return ret;
745}
746#endif
747
Chris Wilson0673ad42016-06-24 14:00:22 +0100748static void intel_init_dpio(struct drm_i915_private *dev_priv)
749{
750 /*
751 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
752 * CHV x1 PHY (DP/HDMI D)
753 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
754 */
755 if (IS_CHERRYVIEW(dev_priv)) {
756 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
757 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
758 } else if (IS_VALLEYVIEW(dev_priv)) {
759 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
760 }
761}
762
763static int i915_workqueues_init(struct drm_i915_private *dev_priv)
764{
765 /*
766 * The i915 workqueue is primarily used for batched retirement of
767 * requests (and thus managing bo) once the task has been completed
768 * by the GPU. i915_gem_retire_requests() is called directly when we
769 * need high-priority retirement, such as waiting for an explicit
770 * bo.
771 *
772 * It is also used for periodic low-priority events, such as
773 * idle-timers and recording error state.
774 *
775 * All tasks on the workqueue are expected to acquire the dev mutex
776 * so there is no point in running more than one instance of the
777 * workqueue at any time. Use an ordered one.
778 */
779 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
780 if (dev_priv->wq == NULL)
781 goto out_err;
782
783 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
784 if (dev_priv->hotplug.dp_wq == NULL)
785 goto out_free_wq;
786
Chris Wilson0673ad42016-06-24 14:00:22 +0100787 return 0;
788
Chris Wilson0673ad42016-06-24 14:00:22 +0100789out_free_wq:
790 destroy_workqueue(dev_priv->wq);
791out_err:
792 DRM_ERROR("Failed to allocate workqueues.\n");
793
794 return -ENOMEM;
795}
796
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000797static void i915_engines_cleanup(struct drm_i915_private *i915)
798{
799 struct intel_engine_cs *engine;
800 enum intel_engine_id id;
801
802 for_each_engine(engine, i915, id)
803 kfree(engine);
804}
805
Chris Wilson0673ad42016-06-24 14:00:22 +0100806static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
807{
Chris Wilson0673ad42016-06-24 14:00:22 +0100808 destroy_workqueue(dev_priv->hotplug.dp_wq);
809 destroy_workqueue(dev_priv->wq);
810}
811
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300812/*
813 * We don't keep the workarounds for pre-production hardware, so we expect our
814 * driver to fail on these machines in one way or another. A little warning on
815 * dmesg may help both the user and the bug triagers.
816 */
817static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
818{
Chris Wilson248a1242017-01-30 10:44:56 +0000819 bool pre = false;
820
821 pre |= IS_HSW_EARLY_SDV(dev_priv);
822 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000823 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000824
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000825 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300826 DRM_ERROR("This is a pre-production stepping. "
827 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000828 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
829 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300830}
831
Chris Wilson0673ad42016-06-24 14:00:22 +0100832/**
833 * i915_driver_init_early - setup state not requiring device access
834 * @dev_priv: device private
835 *
836 * Initialize everything that is a "SW-only" state, that is state not
837 * requiring accessing the device or exposing the driver via kernel internal
838 * or userspace interfaces. Example steps belonging here: lock initialization,
839 * system memory allocation, setting up device specific attributes and
840 * function hooks not requiring accessing the device.
841 */
842static int i915_driver_init_early(struct drm_i915_private *dev_priv,
843 const struct pci_device_id *ent)
844{
845 const struct intel_device_info *match_info =
846 (struct intel_device_info *)ent->driver_data;
847 struct intel_device_info *device_info;
848 int ret = 0;
849
850 if (i915_inject_load_failure())
851 return -ENODEV;
852
853 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100854 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100855 memcpy(device_info, match_info, sizeof(*device_info));
856 device_info->device_id = dev_priv->drm.pdev->device;
857
858 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
859 device_info->gen_mask = BIT(device_info->gen - 1);
860
861 spin_lock_init(&dev_priv->irq_lock);
862 spin_lock_init(&dev_priv->gpu_error.lock);
863 mutex_init(&dev_priv->backlight_lock);
864 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500865
Chris Wilson0673ad42016-06-24 14:00:22 +0100866 spin_lock_init(&dev_priv->mm.object_stat_lock);
867 spin_lock_init(&dev_priv->mmio_flip_lock);
868 mutex_init(&dev_priv->sb_lock);
869 mutex_init(&dev_priv->modeset_restore_lock);
870 mutex_init(&dev_priv->av_mutex);
871 mutex_init(&dev_priv->wm.wm_mutex);
872 mutex_init(&dev_priv->pps_mutex);
873
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100874 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100875 i915_memcpy_init_early(dev_priv);
876
Chris Wilson0673ad42016-06-24 14:00:22 +0100877 ret = i915_workqueues_init(dev_priv);
878 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000879 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100880
Chris Wilson0673ad42016-06-24 14:00:22 +0100881 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000882 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100883
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000884 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 intel_init_dpio(dev_priv);
886 intel_power_domains_init(dev_priv);
887 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200888 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100889 intel_init_display_hooks(dev_priv);
890 intel_init_clock_gating_hooks(dev_priv);
891 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000892 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100893 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300894 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100895
David Weinehall36cdd012016-08-22 13:59:31 +0300896 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100898 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300900 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100901
Robert Braggeec688e2016-11-07 19:49:47 +0000902 i915_perf_init(dev_priv);
903
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 return 0;
905
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300906err_irq:
907 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100908 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000909err_engines:
910 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 return ret;
912}
913
914/**
915 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
916 * @dev_priv: device private
917 */
918static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
919{
Robert Braggeec688e2016-11-07 19:49:47 +0000920 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000921 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300922 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000924 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925}
926
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000927static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100928{
David Weinehall52a05c32016-08-22 13:32:44 +0300929 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100930 int mmio_bar;
931 int mmio_size;
932
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100933 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100934 /*
935 * Before gen4, the registers and the GTT are behind different BARs.
936 * However, from gen4 onwards, the registers and the GTT are shared
937 * in the same BAR, so we want to restrict this ioremap from
938 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
939 * the register BAR remains the same size for all the earlier
940 * generations up to Ironlake.
941 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000942 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100943 mmio_size = 512 * 1024;
944 else
945 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300946 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947 if (dev_priv->regs == NULL) {
948 DRM_ERROR("failed to map registers\n");
949
950 return -EIO;
951 }
952
953 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000954 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955
956 return 0;
957}
958
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000959static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100960{
David Weinehall52a05c32016-08-22 13:32:44 +0300961 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100962
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000963 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300964 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100965}
966
967/**
968 * i915_driver_init_mmio - setup device MMIO
969 * @dev_priv: device private
970 *
971 * Setup minimal device state necessary for MMIO accesses later in the
972 * initialization sequence. The setup here should avoid any other device-wide
973 * side effects or exposing the driver via kernel internal or user space
974 * interfaces.
975 */
976static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
977{
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 int ret;
979
980 if (i915_inject_load_failure())
981 return -ENODEV;
982
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000983 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100984 return -EIO;
985
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000986 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100987 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300988 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100989
990 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300991
992 ret = intel_engines_init_mmio(dev_priv);
993 if (ret)
994 goto err_uncore;
995
Chris Wilson24145512017-01-24 11:01:35 +0000996 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100997
998 return 0;
999
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001000err_uncore:
1001 intel_uncore_fini(dev_priv);
1002err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001003 pci_dev_put(dev_priv->bridge_dev);
1004
1005 return ret;
1006}
1007
1008/**
1009 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1010 * @dev_priv: device private
1011 */
1012static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1013{
Chris Wilson0673ad42016-06-24 14:00:22 +01001014 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001015 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 pci_dev_put(dev_priv->bridge_dev);
1017}
1018
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001019static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1020{
1021 i915.enable_execlists =
1022 intel_sanitize_enable_execlists(dev_priv,
1023 i915.enable_execlists);
1024
1025 /*
1026 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1027 * user's requested state against the hardware/driver capabilities. We
1028 * do this now so that we can print out any log messages once rather
1029 * than every time we check intel_enable_ppgtt().
1030 */
1031 i915.enable_ppgtt =
1032 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1033 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001034
1035 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001036 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001037
1038 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001039
1040 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001041}
1042
Chris Wilson0673ad42016-06-24 14:00:22 +01001043/**
1044 * i915_driver_init_hw - setup state requiring device access
1045 * @dev_priv: device private
1046 *
1047 * Setup state that requires accessing the device, but doesn't require
1048 * exposing the driver via kernel internal or userspace interfaces.
1049 */
1050static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1051{
David Weinehall52a05c32016-08-22 13:32:44 +03001052 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001053 int ret;
1054
1055 if (i915_inject_load_failure())
1056 return -ENODEV;
1057
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001058 intel_device_info_runtime_init(dev_priv);
1059
1060 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001061
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001062 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001063 if (ret)
1064 return ret;
1065
Chris Wilson0673ad42016-06-24 14:00:22 +01001066 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1067 * otherwise the vga fbdev driver falls over. */
1068 ret = i915_kick_out_firmware_fb(dev_priv);
1069 if (ret) {
1070 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1071 goto out_ggtt;
1072 }
1073
1074 ret = i915_kick_out_vgacon(dev_priv);
1075 if (ret) {
1076 DRM_ERROR("failed to remove conflicting VGA console\n");
1077 goto out_ggtt;
1078 }
1079
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001080 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001081 if (ret)
1082 return ret;
1083
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001084 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001085 if (ret) {
1086 DRM_ERROR("failed to enable GGTT\n");
1087 goto out_ggtt;
1088 }
1089
David Weinehall52a05c32016-08-22 13:32:44 +03001090 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001091
1092 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001093 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001094 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 if (ret) {
1096 DRM_ERROR("failed to set DMA mask\n");
1097
1098 goto out_ggtt;
1099 }
1100 }
1101
Chris Wilson0673ad42016-06-24 14:00:22 +01001102 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1103 * using 32bit addressing, overwriting memory if HWS is located
1104 * above 4GB.
1105 *
1106 * The documentation also mentions an issue with undefined
1107 * behaviour if any general state is accessed within a page above 4GB,
1108 * which also needs to be handled carefully.
1109 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001110 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001111 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001112
1113 if (ret) {
1114 DRM_ERROR("failed to set DMA mask\n");
1115
1116 goto out_ggtt;
1117 }
1118 }
1119
Chris Wilson0673ad42016-06-24 14:00:22 +01001120 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1121 PM_QOS_DEFAULT_VALUE);
1122
1123 intel_uncore_sanitize(dev_priv);
1124
1125 intel_opregion_setup(dev_priv);
1126
1127 i915_gem_load_init_fences(dev_priv);
1128
1129 /* On the 945G/GM, the chipset reports the MSI capability on the
1130 * integrated graphics even though the support isn't actually there
1131 * according to the published specs. It doesn't appear to function
1132 * correctly in testing on 945G.
1133 * This may be a side effect of MSI having been made available for PEG
1134 * and the registers being closely associated.
1135 *
1136 * According to chipset errata, on the 965GM, MSI interrupts may
1137 * be lost or delayed, but we use them anyways to avoid
1138 * stuck interrupts on some machines.
1139 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001140 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001141 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001142 DRM_DEBUG_DRIVER("can't enable MSI");
1143 }
1144
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001145 ret = intel_gvt_init(dev_priv);
1146 if (ret)
1147 goto out_ggtt;
1148
Chris Wilson0673ad42016-06-24 14:00:22 +01001149 return 0;
1150
1151out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001152 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001153
1154 return ret;
1155}
1156
1157/**
1158 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1159 * @dev_priv: device private
1160 */
1161static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1162{
David Weinehall52a05c32016-08-22 13:32:44 +03001163 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001164
David Weinehall52a05c32016-08-22 13:32:44 +03001165 if (pdev->msi_enabled)
1166 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001167
1168 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001169 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001170}
1171
1172/**
1173 * i915_driver_register - register the driver with the rest of the system
1174 * @dev_priv: device private
1175 *
1176 * Perform any steps necessary to make the driver available via kernel
1177 * internal or userspace interfaces.
1178 */
1179static void i915_driver_register(struct drm_i915_private *dev_priv)
1180{
Chris Wilson91c8a322016-07-05 10:40:23 +01001181 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001182
1183 i915_gem_shrinker_init(dev_priv);
1184
1185 /*
1186 * Notify a valid surface after modesetting,
1187 * when running inside a VM.
1188 */
1189 if (intel_vgpu_active(dev_priv))
1190 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1191
1192 /* Reveal our presence to userspace */
1193 if (drm_dev_register(dev, 0) == 0) {
1194 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001195 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001196 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001197
1198 /* Depends on sysfs having been initialized */
1199 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001200 } else
1201 DRM_ERROR("Failed to register driver for userspace access!\n");
1202
1203 if (INTEL_INFO(dev_priv)->num_pipes) {
1204 /* Must be done after probing outputs */
1205 intel_opregion_register(dev_priv);
1206 acpi_video_register();
1207 }
1208
1209 if (IS_GEN5(dev_priv))
1210 intel_gpu_ips_init(dev_priv);
1211
Jerome Anandeef57322017-01-25 04:27:49 +05301212 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001213
1214 /*
1215 * Some ports require correctly set-up hpd registers for detection to
1216 * work properly (leading to ghost connected connector status), e.g. VGA
1217 * on gm45. Hence we can only set up the initial fbdev config after hpd
1218 * irqs are fully enabled. We do it last so that the async config
1219 * cannot run before the connectors are registered.
1220 */
1221 intel_fbdev_initial_config_async(dev);
1222}
1223
1224/**
1225 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1226 * @dev_priv: device private
1227 */
1228static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1229{
Jerome Anandeef57322017-01-25 04:27:49 +05301230 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001231
1232 intel_gpu_ips_teardown();
1233 acpi_video_unregister();
1234 intel_opregion_unregister(dev_priv);
1235
Robert Bragg442b8c02016-11-07 19:49:53 +00001236 i915_perf_unregister(dev_priv);
1237
David Weinehall694c2822016-08-22 13:32:43 +03001238 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001239 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001240 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001241
1242 i915_gem_shrinker_cleanup(dev_priv);
1243}
1244
1245/**
1246 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001247 * @pdev: PCI device
1248 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001249 *
1250 * The driver load routine has to do several things:
1251 * - drive output discovery via intel_modeset_init()
1252 * - initialize the memory manager
1253 * - allocate initial config memory
1254 * - setup the DRM framebuffer with the allocated memory
1255 */
Chris Wilson42f55512016-06-24 14:00:26 +01001256int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001257{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001258 const struct intel_device_info *match_info =
1259 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001260 struct drm_i915_private *dev_priv;
1261 int ret;
1262
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001263 /* Enable nuclear pageflip on ILK+ */
1264 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001265 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001266
Chris Wilson0673ad42016-06-24 14:00:22 +01001267 ret = -ENOMEM;
1268 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1269 if (dev_priv)
1270 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1271 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001272 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001273 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001274 }
1275
Chris Wilson0673ad42016-06-24 14:00:22 +01001276 dev_priv->drm.pdev = pdev;
1277 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001278
1279 ret = pci_enable_device(pdev);
1280 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001281 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001282
1283 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001284 /*
1285 * Disable the system suspend direct complete optimization, which can
1286 * leave the device suspended skipping the driver's suspend handlers
1287 * if the device was already runtime suspended. This is needed due to
1288 * the difference in our runtime and system suspend sequence and
1289 * becaue the HDA driver may require us to enable the audio power
1290 * domain during system suspend.
1291 */
1292 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001293
1294 ret = i915_driver_init_early(dev_priv, ent);
1295 if (ret < 0)
1296 goto out_pci_disable;
1297
1298 intel_runtime_pm_get(dev_priv);
1299
1300 ret = i915_driver_init_mmio(dev_priv);
1301 if (ret < 0)
1302 goto out_runtime_pm_put;
1303
1304 ret = i915_driver_init_hw(dev_priv);
1305 if (ret < 0)
1306 goto out_cleanup_mmio;
1307
1308 /*
1309 * TODO: move the vblank init and parts of modeset init steps into one
1310 * of the i915_driver_init_/i915_driver_register functions according
1311 * to the role/effect of the given init step.
1312 */
1313 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001314 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001315 INTEL_INFO(dev_priv)->num_pipes);
1316 if (ret)
1317 goto out_cleanup_hw;
1318 }
1319
Chris Wilson91c8a322016-07-05 10:40:23 +01001320 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001321 if (ret < 0)
1322 goto out_cleanup_vblank;
1323
1324 i915_driver_register(dev_priv);
1325
1326 intel_runtime_pm_enable(dev_priv);
1327
Mahesh Kumara3a89862016-12-01 21:19:34 +05301328 dev_priv->ipc_enabled = false;
1329
Chris Wilson0525a062016-10-14 14:27:07 +01001330 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1331 DRM_INFO("DRM_I915_DEBUG enabled\n");
1332 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1333 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001334
Chris Wilson0673ad42016-06-24 14:00:22 +01001335 intel_runtime_pm_put(dev_priv);
1336
1337 return 0;
1338
1339out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001340 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001341out_cleanup_hw:
1342 i915_driver_cleanup_hw(dev_priv);
1343out_cleanup_mmio:
1344 i915_driver_cleanup_mmio(dev_priv);
1345out_runtime_pm_put:
1346 intel_runtime_pm_put(dev_priv);
1347 i915_driver_cleanup_early(dev_priv);
1348out_pci_disable:
1349 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001350out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001351 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001352 drm_dev_fini(&dev_priv->drm);
1353out_free:
1354 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001355 return ret;
1356}
1357
Chris Wilson42f55512016-06-24 14:00:26 +01001358void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001359{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001360 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001361 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001362
1363 intel_fbdev_fini(dev);
1364
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001365 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001366 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001367
1368 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1369
Daniel Vetter18dddad2017-03-21 17:41:49 +01001370 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001371
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001372 intel_gvt_cleanup(dev_priv);
1373
Chris Wilson0673ad42016-06-24 14:00:22 +01001374 i915_driver_unregister(dev_priv);
1375
1376 drm_vblank_cleanup(dev);
1377
1378 intel_modeset_cleanup(dev);
1379
1380 /*
1381 * free the memory space allocated for the child device
1382 * config parsed from VBT
1383 */
1384 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1385 kfree(dev_priv->vbt.child_dev);
1386 dev_priv->vbt.child_dev = NULL;
1387 dev_priv->vbt.child_dev_num = 0;
1388 }
1389 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1390 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1391 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1392 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1393
David Weinehall52a05c32016-08-22 13:32:44 +03001394 vga_switcheroo_unregister_client(pdev);
1395 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001396
1397 intel_csr_ucode_fini(dev_priv);
1398
1399 /* Free error state after interrupts are fully disabled. */
1400 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001401 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001402
1403 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001404 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001405
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001406 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001407 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001408 intel_fbc_cleanup_cfb(dev_priv);
1409
1410 intel_power_domains_fini(dev_priv);
1411
1412 i915_driver_cleanup_hw(dev_priv);
1413 i915_driver_cleanup_mmio(dev_priv);
1414
1415 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001416}
1417
1418static void i915_driver_release(struct drm_device *dev)
1419{
1420 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001421
1422 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001423 drm_dev_fini(&dev_priv->drm);
1424
1425 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001426}
1427
1428static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1429{
Chris Wilson829a0af2017-06-20 12:05:45 +01001430 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001431 int ret;
1432
Chris Wilson829a0af2017-06-20 12:05:45 +01001433 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001434 if (ret)
1435 return ret;
1436
1437 return 0;
1438}
1439
1440/**
1441 * i915_driver_lastclose - clean up after all DRM clients have exited
1442 * @dev: DRM device
1443 *
1444 * Take care of cleaning up after all DRM clients have exited. In the
1445 * mode setting case, we want to restore the kernel's initial mode (just
1446 * in case the last client left us in a bad state).
1447 *
1448 * Additionally, in the non-mode setting case, we'll tear down the GTT
1449 * and DMA structures, since the kernel won't be using them, and clea
1450 * up any GEM state.
1451 */
1452static void i915_driver_lastclose(struct drm_device *dev)
1453{
1454 intel_fbdev_restore_mode(dev);
1455 vga_switcheroo_process_delayed_switch();
1456}
1457
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001458static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001459{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001460 struct drm_i915_file_private *file_priv = file->driver_priv;
1461
Chris Wilson0673ad42016-06-24 14:00:22 +01001462 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001463 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001464 i915_gem_release(dev, file);
1465 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001466
1467 kfree(file_priv);
1468}
1469
Imre Deak07f9cd02014-08-18 14:42:45 +03001470static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1471{
Chris Wilson91c8a322016-07-05 10:40:23 +01001472 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001473 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001474
1475 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001476 for_each_intel_encoder(dev, encoder)
1477 if (encoder->suspend)
1478 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001479 drm_modeset_unlock_all(dev);
1480}
1481
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001482static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1483 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001484static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301485
Imre Deakbc872292015-11-18 17:32:30 +02001486static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1487{
1488#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1489 if (acpi_target_system_state() < ACPI_STATE_S3)
1490 return true;
1491#endif
1492 return false;
1493}
Sagar Kambleebc32822014-08-13 23:07:05 +05301494
Imre Deak5e365c32014-10-23 19:23:25 +03001495static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001496{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001497 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001498 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001499 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001500 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001501
Zhang Ruib8efb172013-02-05 15:41:53 +08001502 /* ignore lid events during suspend */
1503 mutex_lock(&dev_priv->modeset_restore_lock);
1504 dev_priv->modeset_restore = MODESET_SUSPENDED;
1505 mutex_unlock(&dev_priv->modeset_restore_lock);
1506
Imre Deak1f814da2015-12-16 02:52:19 +02001507 disable_rpm_wakeref_asserts(dev_priv);
1508
Paulo Zanonic67a4702013-08-19 13:18:09 -03001509 /* We do a lot of poking in a lot of registers, make sure they work
1510 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001511 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001512
Dave Airlie5bcf7192010-12-07 09:20:40 +10001513 drm_kms_helper_poll_disable(dev);
1514
David Weinehall52a05c32016-08-22 13:32:44 +03001515 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001516
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001517 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001518 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001519 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001520 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001521 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001522 }
1523
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001524 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001525
1526 intel_dp_mst_suspend(dev);
1527
1528 intel_runtime_pm_disable_interrupts(dev_priv);
1529 intel_hpd_cancel_work(dev_priv);
1530
1531 intel_suspend_encoders(dev_priv);
1532
Ville Syrjälä712bf362016-10-31 22:37:23 +02001533 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001534
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001535 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001536
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001537 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001538
Imre Deakbc872292015-11-18 17:32:30 +02001539 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001540 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001541
Hans de Goede68f60942017-02-10 11:28:01 +01001542 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001543 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001544
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001545 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001546
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001547 dev_priv->suspend_count++;
1548
Imre Deakf74ed082016-04-18 14:48:21 +03001549 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001550
Imre Deak1f814da2015-12-16 02:52:19 +02001551out:
1552 enable_rpm_wakeref_asserts(dev_priv);
1553
1554 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001555}
1556
David Weinehallc49d13e2016-08-22 13:32:42 +03001557static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001558{
David Weinehallc49d13e2016-08-22 13:32:42 +03001559 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001560 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001561 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001562 int ret;
1563
Imre Deak1f814da2015-12-16 02:52:19 +02001564 disable_rpm_wakeref_asserts(dev_priv);
1565
Imre Deak4c494a52016-10-13 14:34:06 +03001566 intel_display_set_init_power(dev_priv, false);
1567
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001568 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001569 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001570 /*
1571 * In case of firmware assisted context save/restore don't manually
1572 * deinit the power domains. This also means the CSR/DMC firmware will
1573 * stay active, it will power down any HW resources as required and
1574 * also enable deeper system power states that would be blocked if the
1575 * firmware was inactive.
1576 */
1577 if (!fw_csr)
1578 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001579
Imre Deak507e1262016-04-20 20:27:54 +03001580 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001581 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001582 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001583 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001584 hsw_enable_pc8(dev_priv);
1585 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1586 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001587
1588 if (ret) {
1589 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001590 if (!fw_csr)
1591 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001592
Imre Deak1f814da2015-12-16 02:52:19 +02001593 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001594 }
1595
David Weinehall52a05c32016-08-22 13:32:44 +03001596 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001597 /*
Imre Deak54875572015-06-30 17:06:47 +03001598 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001599 * the device even though it's already in D3 and hang the machine. So
1600 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001601 * power down the device properly. The issue was seen on multiple old
1602 * GENs with different BIOS vendors, so having an explicit blacklist
1603 * is inpractical; apply the workaround on everything pre GEN6. The
1604 * platforms where the issue was seen:
1605 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1606 * Fujitsu FSC S7110
1607 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001608 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001609 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001610 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001611
Imre Deakbc872292015-11-18 17:32:30 +02001612 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1613
Imre Deak1f814da2015-12-16 02:52:19 +02001614out:
1615 enable_rpm_wakeref_asserts(dev_priv);
1616
1617 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001618}
1619
Matthew Aulda9a251c2016-12-02 10:24:11 +00001620static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001621{
1622 int error;
1623
Chris Wilsonded8b072016-07-05 10:40:22 +01001624 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001625 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001626 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001627 return -ENODEV;
1628 }
1629
Imre Deak0b14cbd2014-09-10 18:16:55 +03001630 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1631 state.event != PM_EVENT_FREEZE))
1632 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001633
1634 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1635 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001636
Imre Deak5e365c32014-10-23 19:23:25 +03001637 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001638 if (error)
1639 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001640
Imre Deakab3be732015-03-02 13:04:41 +02001641 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001642}
1643
Imre Deak5e365c32014-10-23 19:23:25 +03001644static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001645{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001646 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001647 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001648
Imre Deak1f814da2015-12-16 02:52:19 +02001649 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001650 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001651
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001652 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001653 if (ret)
1654 DRM_ERROR("failed to re-enable GGTT\n");
1655
Imre Deakf74ed082016-04-18 14:48:21 +03001656 intel_csr_ucode_resume(dev_priv);
1657
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001658 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001659
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001660 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001661 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001662 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001663
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001664 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001665
Peter Antoine364aece2015-05-11 08:50:45 +01001666 /*
1667 * Interrupts have to be enabled before any batches are run. If not the
1668 * GPU will hang. i915_gem_init_hw() will initiate batches to
1669 * update/restore the context.
1670 *
Imre Deak908764f2016-11-29 21:40:29 +02001671 * drm_mode_config_reset() needs AUX interrupts.
1672 *
Peter Antoine364aece2015-05-11 08:50:45 +01001673 * Modeset enabling in intel_modeset_init_hw() also needs working
1674 * interrupts.
1675 */
1676 intel_runtime_pm_enable_interrupts(dev_priv);
1677
Imre Deak908764f2016-11-29 21:40:29 +02001678 drm_mode_config_reset(dev);
1679
Daniel Vetterd5818932015-02-23 12:03:26 +01001680 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001681 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001682 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001683 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001684 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001685 mutex_unlock(&dev->struct_mutex);
1686
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001687 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001688
Daniel Vetterd5818932015-02-23 12:03:26 +01001689 intel_modeset_init_hw(dev);
1690
1691 spin_lock_irq(&dev_priv->irq_lock);
1692 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001693 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001694 spin_unlock_irq(&dev_priv->irq_lock);
1695
Daniel Vetterd5818932015-02-23 12:03:26 +01001696 intel_dp_mst_resume(dev);
1697
Lyudea16b7652016-03-11 10:57:01 -05001698 intel_display_resume(dev);
1699
Lyudee0b70062016-11-01 21:06:30 -04001700 drm_kms_helper_poll_enable(dev);
1701
Daniel Vetterd5818932015-02-23 12:03:26 +01001702 /*
1703 * ... but also need to make sure that hotplug processing
1704 * doesn't cause havoc. Like in the driver load code we don't
1705 * bother with the tiny race here where we might loose hotplug
1706 * notifications.
1707 * */
1708 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001709
Chris Wilson03d92e42016-05-23 15:08:10 +01001710 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001711
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001712 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001713
Zhang Ruib8efb172013-02-05 15:41:53 +08001714 mutex_lock(&dev_priv->modeset_restore_lock);
1715 dev_priv->modeset_restore = MODESET_DONE;
1716 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001717
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001718 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001719
Chris Wilson54b4f682016-07-21 21:16:19 +01001720 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001721
Imre Deak1f814da2015-12-16 02:52:19 +02001722 enable_rpm_wakeref_asserts(dev_priv);
1723
Chris Wilson074c6ad2014-04-09 09:19:43 +01001724 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001725}
1726
Imre Deak5e365c32014-10-23 19:23:25 +03001727static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001728{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001729 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001730 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001731 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001732
Imre Deak76c4b252014-04-01 19:55:22 +03001733 /*
1734 * We have a resume ordering issue with the snd-hda driver also
1735 * requiring our device to be power up. Due to the lack of a
1736 * parent/child relationship we currently solve this with an early
1737 * resume hook.
1738 *
1739 * FIXME: This should be solved with a special hdmi sink device or
1740 * similar so that power domains can be employed.
1741 */
Imre Deak44410cd2016-04-18 14:45:54 +03001742
1743 /*
1744 * Note that we need to set the power state explicitly, since we
1745 * powered off the device during freeze and the PCI core won't power
1746 * it back up for us during thaw. Powering off the device during
1747 * freeze is not a hard requirement though, and during the
1748 * suspend/resume phases the PCI core makes sure we get here with the
1749 * device powered on. So in case we change our freeze logic and keep
1750 * the device powered we can also remove the following set power state
1751 * call.
1752 */
David Weinehall52a05c32016-08-22 13:32:44 +03001753 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001754 if (ret) {
1755 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1756 goto out;
1757 }
1758
1759 /*
1760 * Note that pci_enable_device() first enables any parent bridge
1761 * device and only then sets the power state for this device. The
1762 * bridge enabling is a nop though, since bridge devices are resumed
1763 * first. The order of enabling power and enabling the device is
1764 * imposed by the PCI core as described above, so here we preserve the
1765 * same order for the freeze/thaw phases.
1766 *
1767 * TODO: eventually we should remove pci_disable_device() /
1768 * pci_enable_enable_device() from suspend/resume. Due to how they
1769 * depend on the device enable refcount we can't anyway depend on them
1770 * disabling/enabling the device.
1771 */
David Weinehall52a05c32016-08-22 13:32:44 +03001772 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001773 ret = -EIO;
1774 goto out;
1775 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001776
David Weinehall52a05c32016-08-22 13:32:44 +03001777 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001778
Imre Deak1f814da2015-12-16 02:52:19 +02001779 disable_rpm_wakeref_asserts(dev_priv);
1780
Wayne Boyer666a4532015-12-09 12:29:35 -08001781 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001782 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001783 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001784 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1785 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001786
Hans de Goede68f60942017-02-10 11:28:01 +01001787 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001788
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001789 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001790 if (!dev_priv->suspended_to_idle)
1791 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001792 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001793 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001794 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001795 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001796
Chris Wilsondc979972016-05-10 14:10:04 +01001797 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001798
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001799 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001800 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001801 intel_power_domains_init_hw(dev_priv, true);
1802
Chris Wilson24145512017-01-24 11:01:35 +00001803 i915_gem_sanitize(dev_priv);
1804
Imre Deak6e35e8a2016-04-18 10:04:19 +03001805 enable_rpm_wakeref_asserts(dev_priv);
1806
Imre Deakbc872292015-11-18 17:32:30 +02001807out:
1808 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001809
1810 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001811}
1812
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001813static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001814{
Imre Deak50a00722014-10-23 19:23:17 +03001815 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001816
Imre Deak097dd832014-10-23 19:23:19 +03001817 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1818 return 0;
1819
Imre Deak5e365c32014-10-23 19:23:25 +03001820 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001821 if (ret)
1822 return ret;
1823
Imre Deak5a175142014-10-23 19:23:18 +03001824 return i915_drm_resume(dev);
1825}
1826
Ben Gamari11ed50e2009-09-14 17:48:45 -04001827/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001828 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001829 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001830 *
Chris Wilson780f2622016-09-09 14:11:52 +01001831 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1832 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001833 *
Chris Wilson221fe792016-09-09 14:11:51 +01001834 * Caller must hold the struct_mutex.
1835 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001836 * Procedure is fairly simple:
1837 * - reset the chip using the reset reg
1838 * - re-init context state
1839 * - re-init hardware status page
1840 * - re-init ring buffer
1841 * - re-init interrupt state
1842 * - re-init display
1843 */
Chris Wilson780f2622016-09-09 14:11:52 +01001844void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001845{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001846 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001847 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001848
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001849 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001850 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001851
Chris Wilson8c185ec2017-03-16 17:13:02 +00001852 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001853 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001854
Chris Wilsond98c52c2016-04-13 17:35:05 +01001855 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001856 if (!i915_gem_unset_wedged(dev_priv))
1857 goto wakeup;
1858
Chris Wilson8af29b02016-09-09 14:11:47 +01001859 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001860
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001861 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001862 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001863 ret = i915_gem_reset_prepare(dev_priv);
1864 if (ret) {
1865 DRM_ERROR("GPU recovery failed\n");
1866 intel_gpu_reset(dev_priv, ALL_ENGINES);
1867 goto error;
1868 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001869
Chris Wilsondc979972016-05-10 14:10:04 +01001870 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001871 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001872 if (ret != -ENODEV)
1873 DRM_ERROR("Failed to reset chip: %i\n", ret);
1874 else
1875 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001876 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001877 }
1878
Chris Wilsond8027092017-02-08 14:30:32 +00001879 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001880 intel_overlay_reset(dev_priv);
1881
Ben Gamari11ed50e2009-09-14 17:48:45 -04001882 /* Ok, now get things going again... */
1883
1884 /*
1885 * Everything depends on having the GTT running, so we need to start
1886 * there. Fortunately we don't need to do this unless we reset the
1887 * chip at a PCI level.
1888 *
1889 * Next we need to restore the context, but we don't use those
1890 * yet either...
1891 *
1892 * Ring buffer needs to be re-initialized in the KMS case, or if X
1893 * was running at the time of the reset (i.e. we weren't VT
1894 * switched away).
1895 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001896 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001897 if (ret) {
1898 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001899 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001900 }
1901
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001902 i915_queue_hangcheck(dev_priv);
1903
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001904finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001905 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001906 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001907
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001908wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001909 clear_bit(I915_RESET_HANDOFF, &error->flags);
1910 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001911 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001912
1913error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001914 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001915 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001916}
1917
David Weinehallc49d13e2016-08-22 13:32:42 +03001918static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001919{
David Weinehallc49d13e2016-08-22 13:32:42 +03001920 struct pci_dev *pdev = to_pci_dev(kdev);
1921 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001922
David Weinehallc49d13e2016-08-22 13:32:42 +03001923 if (!dev) {
1924 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001925 return -ENODEV;
1926 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001929 return 0;
1930
David Weinehallc49d13e2016-08-22 13:32:42 +03001931 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001932}
1933
David Weinehallc49d13e2016-08-22 13:32:42 +03001934static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001935{
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001937
1938 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001939 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001940 * requiring our device to be power up. Due to the lack of a
1941 * parent/child relationship we currently solve this with an late
1942 * suspend hook.
1943 *
1944 * FIXME: This should be solved with a special hdmi sink device or
1945 * similar so that power domains can be employed.
1946 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001947 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001948 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001949
David Weinehallc49d13e2016-08-22 13:32:42 +03001950 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001951}
1952
David Weinehallc49d13e2016-08-22 13:32:42 +03001953static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001954{
David Weinehallc49d13e2016-08-22 13:32:42 +03001955 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001956
David Weinehallc49d13e2016-08-22 13:32:42 +03001957 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001958 return 0;
1959
David Weinehallc49d13e2016-08-22 13:32:42 +03001960 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001961}
1962
David Weinehallc49d13e2016-08-22 13:32:42 +03001963static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001964{
David Weinehallc49d13e2016-08-22 13:32:42 +03001965 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001966
David Weinehallc49d13e2016-08-22 13:32:42 +03001967 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001968 return 0;
1969
David Weinehallc49d13e2016-08-22 13:32:42 +03001970 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001971}
1972
David Weinehallc49d13e2016-08-22 13:32:42 +03001973static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001974{
David Weinehallc49d13e2016-08-22 13:32:42 +03001975 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001976
David Weinehallc49d13e2016-08-22 13:32:42 +03001977 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001978 return 0;
1979
David Weinehallc49d13e2016-08-22 13:32:42 +03001980 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001981}
1982
Chris Wilson1f19ac22016-05-14 07:26:32 +01001983/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001984static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001985{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001986 int ret;
1987
1988 ret = i915_pm_suspend(kdev);
1989 if (ret)
1990 return ret;
1991
1992 ret = i915_gem_freeze(kdev_to_i915(kdev));
1993 if (ret)
1994 return ret;
1995
1996 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001997}
1998
David Weinehallc49d13e2016-08-22 13:32:42 +03001999static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002000{
Chris Wilson461fb992016-05-14 07:26:33 +01002001 int ret;
2002
David Weinehallc49d13e2016-08-22 13:32:42 +03002003 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01002004 if (ret)
2005 return ret;
2006
David Weinehallc49d13e2016-08-22 13:32:42 +03002007 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002008 if (ret)
2009 return ret;
2010
2011 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002012}
2013
2014/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002015static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002016{
David Weinehallc49d13e2016-08-22 13:32:42 +03002017 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002018}
2019
David Weinehallc49d13e2016-08-22 13:32:42 +03002020static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002021{
David Weinehallc49d13e2016-08-22 13:32:42 +03002022 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002023}
2024
2025/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002026static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002027{
David Weinehallc49d13e2016-08-22 13:32:42 +03002028 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002029}
2030
David Weinehallc49d13e2016-08-22 13:32:42 +03002031static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002032{
David Weinehallc49d13e2016-08-22 13:32:42 +03002033 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002034}
2035
Imre Deakddeea5b2014-05-05 15:19:56 +03002036/*
2037 * Save all Gunit registers that may be lost after a D3 and a subsequent
2038 * S0i[R123] transition. The list of registers needing a save/restore is
2039 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2040 * registers in the following way:
2041 * - Driver: saved/restored by the driver
2042 * - Punit : saved/restored by the Punit firmware
2043 * - No, w/o marking: no need to save/restore, since the register is R/O or
2044 * used internally by the HW in a way that doesn't depend
2045 * keeping the content across a suspend/resume.
2046 * - Debug : used for debugging
2047 *
2048 * We save/restore all registers marked with 'Driver', with the following
2049 * exceptions:
2050 * - Registers out of use, including also registers marked with 'Debug'.
2051 * These have no effect on the driver's operation, so we don't save/restore
2052 * them to reduce the overhead.
2053 * - Registers that are fully setup by an initialization function called from
2054 * the resume path. For example many clock gating and RPS/RC6 registers.
2055 * - Registers that provide the right functionality with their reset defaults.
2056 *
2057 * TODO: Except for registers that based on the above 3 criteria can be safely
2058 * ignored, we save/restore all others, practically treating the HW context as
2059 * a black-box for the driver. Further investigation is needed to reduce the
2060 * saved/restored registers even further, by following the same 3 criteria.
2061 */
2062static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2063{
2064 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2065 int i;
2066
2067 /* GAM 0x4000-0x4770 */
2068 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2069 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2070 s->arb_mode = I915_READ(ARB_MODE);
2071 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2072 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2073
2074 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002075 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002076
2077 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002078 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002079
2080 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2081 s->ecochk = I915_READ(GAM_ECOCHK);
2082 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2083 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2084
2085 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2086
2087 /* MBC 0x9024-0x91D0, 0x8500 */
2088 s->g3dctl = I915_READ(VLV_G3DCTL);
2089 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2090 s->mbctl = I915_READ(GEN6_MBCTL);
2091
2092 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2093 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2094 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2095 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2096 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2097 s->rstctl = I915_READ(GEN6_RSTCTL);
2098 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2099
2100 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2101 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2102 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2103 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2104 s->ecobus = I915_READ(ECOBUS);
2105 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2106 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2107 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2108 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2109 s->rcedata = I915_READ(VLV_RCEDATA);
2110 s->spare2gh = I915_READ(VLV_SPAREG2H);
2111
2112 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2113 s->gt_imr = I915_READ(GTIMR);
2114 s->gt_ier = I915_READ(GTIER);
2115 s->pm_imr = I915_READ(GEN6_PMIMR);
2116 s->pm_ier = I915_READ(GEN6_PMIER);
2117
2118 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002119 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002120
2121 /* GT SA CZ domain, 0x100000-0x138124 */
2122 s->tilectl = I915_READ(TILECTL);
2123 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2124 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2125 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2126 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2127
2128 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2129 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2130 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002131 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002132 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2133
2134 /*
2135 * Not saving any of:
2136 * DFT, 0x9800-0x9EC0
2137 * SARB, 0xB000-0xB1FC
2138 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2139 * PCI CFG
2140 */
2141}
2142
2143static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2144{
2145 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2146 u32 val;
2147 int i;
2148
2149 /* GAM 0x4000-0x4770 */
2150 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2151 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2152 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2153 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2154 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2155
2156 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002157 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002158
2159 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002160 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002161
2162 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2163 I915_WRITE(GAM_ECOCHK, s->ecochk);
2164 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2165 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2166
2167 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2168
2169 /* MBC 0x9024-0x91D0, 0x8500 */
2170 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2171 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2172 I915_WRITE(GEN6_MBCTL, s->mbctl);
2173
2174 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2175 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2176 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2177 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2178 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2179 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2180 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2181
2182 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2183 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2184 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2185 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2186 I915_WRITE(ECOBUS, s->ecobus);
2187 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2188 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2189 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2190 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2191 I915_WRITE(VLV_RCEDATA, s->rcedata);
2192 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2193
2194 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2195 I915_WRITE(GTIMR, s->gt_imr);
2196 I915_WRITE(GTIER, s->gt_ier);
2197 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2198 I915_WRITE(GEN6_PMIER, s->pm_ier);
2199
2200 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002201 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002202
2203 /* GT SA CZ domain, 0x100000-0x138124 */
2204 I915_WRITE(TILECTL, s->tilectl);
2205 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2206 /*
2207 * Preserve the GT allow wake and GFX force clock bit, they are not
2208 * be restored, as they are used to control the s0ix suspend/resume
2209 * sequence by the caller.
2210 */
2211 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2212 val &= VLV_GTLC_ALLOWWAKEREQ;
2213 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2214 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2215
2216 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2217 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2218 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2219 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2220
2221 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2222
2223 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2224 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2225 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002226 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002227 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2228}
2229
Chris Wilson3dd14c02017-04-21 14:58:15 +01002230static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2231 u32 mask, u32 val)
2232{
2233 /* The HW does not like us polling for PW_STATUS frequently, so
2234 * use the sleeping loop rather than risk the busy spin within
2235 * intel_wait_for_register().
2236 *
2237 * Transitioning between RC6 states should be at most 2ms (see
2238 * valleyview_enable_rps) so use a 3ms timeout.
2239 */
2240 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2241 3);
2242}
2243
Imre Deak650ad972014-04-18 16:35:02 +03002244int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2245{
2246 u32 val;
2247 int err;
2248
Imre Deak650ad972014-04-18 16:35:02 +03002249 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2250 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2251 if (force_on)
2252 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2253 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2254
2255 if (!force_on)
2256 return 0;
2257
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002258 err = intel_wait_for_register(dev_priv,
2259 VLV_GTLC_SURVIVABILITY_REG,
2260 VLV_GFX_CLK_STATUS_BIT,
2261 VLV_GFX_CLK_STATUS_BIT,
2262 20);
Imre Deak650ad972014-04-18 16:35:02 +03002263 if (err)
2264 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2265 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2266
2267 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002268}
2269
Imre Deakddeea5b2014-05-05 15:19:56 +03002270static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2271{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002272 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002273 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002274 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002275
2276 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2277 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2278 if (allow)
2279 val |= VLV_GTLC_ALLOWWAKEREQ;
2280 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2281 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2282
Chris Wilson3dd14c02017-04-21 14:58:15 +01002283 mask = VLV_GTLC_ALLOWWAKEACK;
2284 val = allow ? mask : 0;
2285
2286 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002287 if (err)
2288 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002289
Imre Deakddeea5b2014-05-05 15:19:56 +03002290 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002291}
2292
Chris Wilson3dd14c02017-04-21 14:58:15 +01002293static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2294 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002295{
2296 u32 mask;
2297 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002298
2299 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2300 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002301
2302 /*
2303 * RC6 transitioning can be delayed up to 2 msec (see
2304 * valleyview_enable_rps), use 3 msec for safety.
2305 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002306 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002307 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002308 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002309}
2310
2311static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2312{
2313 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2314 return;
2315
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002316 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002317 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2318}
2319
Sagar Kambleebc32822014-08-13 23:07:05 +05302320static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002321{
2322 u32 mask;
2323 int err;
2324
2325 /*
2326 * Bspec defines the following GT well on flags as debug only, so
2327 * don't treat them as hard failures.
2328 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002329 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002330
2331 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2332 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2333
2334 vlv_check_no_gt_access(dev_priv);
2335
2336 err = vlv_force_gfx_clock(dev_priv, true);
2337 if (err)
2338 goto err1;
2339
2340 err = vlv_allow_gt_wake(dev_priv, false);
2341 if (err)
2342 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002344 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302345 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002346
2347 err = vlv_force_gfx_clock(dev_priv, false);
2348 if (err)
2349 goto err2;
2350
2351 return 0;
2352
2353err2:
2354 /* For safety always re-enable waking and disable gfx clock forcing */
2355 vlv_allow_gt_wake(dev_priv, true);
2356err1:
2357 vlv_force_gfx_clock(dev_priv, false);
2358
2359 return err;
2360}
2361
Sagar Kamble016970b2014-08-13 23:07:06 +05302362static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2363 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002364{
Imre Deakddeea5b2014-05-05 15:19:56 +03002365 int err;
2366 int ret;
2367
2368 /*
2369 * If any of the steps fail just try to continue, that's the best we
2370 * can do at this point. Return the first error code (which will also
2371 * leave RPM permanently disabled).
2372 */
2373 ret = vlv_force_gfx_clock(dev_priv, true);
2374
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002375 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302376 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002377
2378 err = vlv_allow_gt_wake(dev_priv, true);
2379 if (!ret)
2380 ret = err;
2381
2382 err = vlv_force_gfx_clock(dev_priv, false);
2383 if (!ret)
2384 ret = err;
2385
2386 vlv_check_no_gt_access(dev_priv);
2387
Chris Wilson7c108fd2016-10-24 13:42:18 +01002388 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002389 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002390
2391 return ret;
2392}
2393
David Weinehallc49d13e2016-08-22 13:32:42 +03002394static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002395{
David Weinehallc49d13e2016-08-22 13:32:42 +03002396 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002397 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002398 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002399 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002400
Chris Wilsondc979972016-05-10 14:10:04 +01002401 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002402 return -ENODEV;
2403
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002404 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002405 return -ENODEV;
2406
Paulo Zanoni8a187452013-12-06 20:32:13 -02002407 DRM_DEBUG_KMS("Suspending device\n");
2408
Imre Deak1f814da2015-12-16 02:52:19 +02002409 disable_rpm_wakeref_asserts(dev_priv);
2410
Imre Deakd6102972014-05-07 19:57:49 +03002411 /*
2412 * We are safe here against re-faults, since the fault handler takes
2413 * an RPM reference.
2414 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002415 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002416
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002417 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002418
Imre Deak2eb52522014-11-19 15:30:05 +02002419 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002420
Imre Deak507e1262016-04-20 20:27:54 +03002421 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002422 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002423 bxt_display_core_uninit(dev_priv);
2424 bxt_enable_dc9(dev_priv);
2425 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2426 hsw_enable_pc8(dev_priv);
2427 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2428 ret = vlv_suspend_complete(dev_priv);
2429 }
2430
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002431 if (ret) {
2432 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002433 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002434
Imre Deak1f814da2015-12-16 02:52:19 +02002435 enable_rpm_wakeref_asserts(dev_priv);
2436
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002437 return ret;
2438 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002439
Hans de Goede68f60942017-02-10 11:28:01 +01002440 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002441
2442 enable_rpm_wakeref_asserts(dev_priv);
2443 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002444
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002445 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002446 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2447
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002449
2450 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002451 * FIXME: We really should find a document that references the arguments
2452 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002453 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002454 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002455 /*
2456 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2457 * being detected, and the call we do at intel_runtime_resume()
2458 * won't be able to restore them. Since PCI_D3hot matches the
2459 * actual specification and appears to be working, use it.
2460 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002461 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002462 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002463 /*
2464 * current versions of firmware which depend on this opregion
2465 * notification have repurposed the D1 definition to mean
2466 * "runtime suspended" vs. what you would normally expect (D3)
2467 * to distinguish it from notifications that might be sent via
2468 * the suspend path.
2469 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002470 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002471 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002472
Mika Kuoppala59bad942015-01-16 11:34:40 +02002473 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002474
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002475 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002476 intel_hpd_poll_init(dev_priv);
2477
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002478 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002479 return 0;
2480}
2481
David Weinehallc49d13e2016-08-22 13:32:42 +03002482static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002483{
David Weinehallc49d13e2016-08-22 13:32:42 +03002484 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002485 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002486 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002487 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002488
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002489 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002490 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002491
2492 DRM_DEBUG_KMS("Resuming device\n");
2493
Imre Deak1f814da2015-12-16 02:52:19 +02002494 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2495 disable_rpm_wakeref_asserts(dev_priv);
2496
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002497 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002498 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002499 if (intel_uncore_unclaimed_mmio(dev_priv))
2500 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002501
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002502 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002503
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002504 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002505 bxt_disable_dc9(dev_priv);
2506 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002507 if (dev_priv->csr.dmc_payload &&
2508 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2509 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002510 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002511 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002512 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002513 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002514 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002515
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002516 /*
2517 * No point of rolling back things in case of an error, as the best
2518 * we can do is to hope that things will still work (and disable RPM).
2519 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002520 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002521 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002522
Daniel Vetterb9632912014-09-30 10:56:44 +02002523 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002524
2525 /*
2526 * On VLV/CHV display interrupts are part of the display
2527 * power well, so hpd is reinitialized from there. For
2528 * everyone else do it here.
2529 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002530 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002531 intel_hpd_init(dev_priv);
2532
Imre Deak1f814da2015-12-16 02:52:19 +02002533 enable_rpm_wakeref_asserts(dev_priv);
2534
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002535 if (ret)
2536 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2537 else
2538 DRM_DEBUG_KMS("Device resumed\n");
2539
2540 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002541}
2542
Chris Wilson42f55512016-06-24 14:00:26 +01002543const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002544 /*
2545 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2546 * PMSG_RESUME]
2547 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002548 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002549 .suspend_late = i915_pm_suspend_late,
2550 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002551 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002552
2553 /*
2554 * S4 event handlers
2555 * @freeze, @freeze_late : called (1) before creating the
2556 * hibernation image [PMSG_FREEZE] and
2557 * (2) after rebooting, before restoring
2558 * the image [PMSG_QUIESCE]
2559 * @thaw, @thaw_early : called (1) after creating the hibernation
2560 * image, before writing it [PMSG_THAW]
2561 * and (2) after failing to create or
2562 * restore the image [PMSG_RECOVER]
2563 * @poweroff, @poweroff_late: called after writing the hibernation
2564 * image, before rebooting [PMSG_HIBERNATE]
2565 * @restore, @restore_early : called after rebooting and restoring the
2566 * hibernation image [PMSG_RESTORE]
2567 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002568 .freeze = i915_pm_freeze,
2569 .freeze_late = i915_pm_freeze_late,
2570 .thaw_early = i915_pm_thaw_early,
2571 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002572 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002573 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002574 .restore_early = i915_pm_restore_early,
2575 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002576
2577 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002578 .runtime_suspend = intel_runtime_suspend,
2579 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002580};
2581
Laurent Pinchart78b68552012-05-17 13:27:22 +02002582static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002584 .open = drm_gem_vm_open,
2585 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586};
2587
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002588static const struct file_operations i915_driver_fops = {
2589 .owner = THIS_MODULE,
2590 .open = drm_open,
2591 .release = drm_release,
2592 .unlocked_ioctl = drm_ioctl,
2593 .mmap = drm_gem_mmap,
2594 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002595 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002596 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002597 .llseek = noop_llseek,
2598};
2599
Chris Wilson0673ad42016-06-24 14:00:22 +01002600static int
2601i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2602 struct drm_file *file)
2603{
2604 return -ENODEV;
2605}
2606
2607static const struct drm_ioctl_desc i915_ioctls[] = {
2608 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2609 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2610 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2611 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2612 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2613 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2614 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2616 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2617 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2618 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2619 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2620 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2621 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2622 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2623 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2624 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2625 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2626 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002627 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002628 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2629 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2630 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2631 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2632 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2633 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2634 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2635 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2636 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2637 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2638 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2639 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2640 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2641 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2642 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002643 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2644 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002645 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2646 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2647 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2648 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2649 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2650 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2651 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2652 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2653 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2654 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2655 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2656 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2657 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2658 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2659 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002660 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002661};
2662
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002664 /* Don't use MTRRs here; the Xserver or userspace app should
2665 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002666 */
Eric Anholt673a3942008-07-30 12:06:12 -07002667 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002668 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002669 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002670 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002671 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002672 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002673 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002674 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002675
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002676 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002677 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002678 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002679
2680 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2681 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2682 .gem_prime_export = i915_gem_prime_export,
2683 .gem_prime_import = i915_gem_prime_import,
2684
Dave Airlieff72145b2011-02-07 12:16:14 +10002685 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002686 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002687 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002689 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002690 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002691 .name = DRIVER_NAME,
2692 .desc = DRIVER_DESC,
2693 .date = DRIVER_DATE,
2694 .major = DRIVER_MAJOR,
2695 .minor = DRIVER_MINOR,
2696 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002698
2699#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2700#include "selftests/mock_drm.c"
2701#endif