blob: 90b646c51759e960265e8ea843679c161b911b80 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700173 unsigned short id_ext = pch->device &
174 INTEL_PCH_DEVICE_ID_MASK_EXT;
175
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200176 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800177
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
179 dev_priv->pch_type = PCH_IBX;
180 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100181 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700182 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800183 dev_priv->pch_type = PCH_CPT;
184 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100185 WARN_ON(!(IS_GEN6(dev_priv) ||
186 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700187 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
188 /* PantherPoint is CPT compatible */
189 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300190 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100191 WARN_ON(!(IS_GEN6(dev_priv) ||
192 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300193 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
194 dev_priv->pch_type = PCH_LPT;
195 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100196 WARN_ON(!IS_HASWELL(dev_priv) &&
197 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100198 WARN_ON(IS_HSW_ULT(dev_priv) ||
199 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800200 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
201 dev_priv->pch_type = PCH_LPT;
202 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100203 WARN_ON(!IS_HASWELL(dev_priv) &&
204 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100205 WARN_ON(!IS_HSW_ULT(dev_priv) &&
206 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530207 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
208 dev_priv->pch_type = PCH_SPT;
209 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100210 WARN_ON(!IS_SKYLAKE(dev_priv) &&
211 !IS_KABYLAKE(dev_priv));
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700212 } else if (id_ext == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530213 dev_priv->pch_type = PCH_SPT;
214 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100215 WARN_ON(!IS_SKYLAKE(dev_priv) &&
216 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700217 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
218 dev_priv->pch_type = PCH_KBP;
219 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200220 WARN_ON(!IS_SKYLAKE(dev_priv) &&
221 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700222 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
223 dev_priv->pch_type = PCH_CNP;
224 DRM_DEBUG_KMS("Found CannonPoint PCH\n");
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700225 } else if (id_ext == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
226 dev_priv->pch_type = PCH_CNP;
227 DRM_DEBUG_KMS("Found CannonPoint LP PCH\n");
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100228 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700229 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100230 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200231 pch->subsystem_vendor ==
232 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
233 pch->subsystem_device ==
234 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100235 dev_priv->pch_type =
236 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200237 } else
238 continue;
239
Rui Guo6a9c4b32013-06-19 21:10:23 +0800240 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800241 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800242 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800243 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200244 DRM_DEBUG_KMS("No PCH found.\n");
245
246 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800247}
248
Chris Wilson0673ad42016-06-24 14:00:22 +0100249static int i915_getparam(struct drm_device *dev, void *data,
250 struct drm_file *file_priv)
251{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100252 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300253 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 drm_i915_getparam_t *param = data;
255 int value;
256
257 switch (param->param) {
258 case I915_PARAM_IRQ_ACTIVE:
259 case I915_PARAM_ALLOW_BATCHBUFFER:
260 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800261 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100262 /* Reject all old ums/dri params. */
263 return -ENODEV;
264 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300265 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300268 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 case I915_PARAM_NUM_FENCES_AVAIL:
271 value = dev_priv->num_fence_regs;
272 break;
273 case I915_PARAM_HAS_OVERLAY:
274 value = dev_priv->overlay ? 1 : 0;
275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530277 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530280 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530283 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530286 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300289 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
291 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300292 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100293 break;
294 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300295 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 break;
297 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100298 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 case I915_PARAM_HAS_SECURE_BATCHES:
301 value = capable(CAP_SYS_ADMIN);
302 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100303 case I915_PARAM_CMD_PARSER_VERSION:
304 value = i915_cmd_parser_get_version(dev_priv);
305 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100306 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300307 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100308 if (!value)
309 return -ENODEV;
310 break;
311 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300312 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 if (!value)
314 return -ENODEV;
315 break;
316 case I915_PARAM_HAS_GPU_RESET:
317 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
318 break;
319 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300320 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100321 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100322 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300323 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100324 break;
325 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300326 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100327 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800328 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530329 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800330 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530331 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800332 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100333 case I915_PARAM_MMAP_GTT_VERSION:
334 /* Though we've started our numbering from 1, and so class all
335 * earlier versions as 0, in effect their value is undefined as
336 * the ioctl will report EINVAL for the unknown param!
337 */
338 value = i915_gem_mmap_gtt_version();
339 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000340 case I915_PARAM_HAS_SCHEDULER:
341 value = dev_priv->engine[RCS] &&
342 dev_priv->engine[RCS]->schedule;
343 break;
David Weinehall16162472016-09-02 13:46:17 +0300344 case I915_PARAM_MMAP_VERSION:
345 /* Remember to bump this if the version changes! */
346 case I915_PARAM_HAS_GEM:
347 case I915_PARAM_HAS_PAGEFLIPPING:
348 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
349 case I915_PARAM_HAS_RELAXED_FENCING:
350 case I915_PARAM_HAS_COHERENT_RINGS:
351 case I915_PARAM_HAS_RELAXED_DELTA:
352 case I915_PARAM_HAS_GEN7_SOL_RESET:
353 case I915_PARAM_HAS_WAIT_TIMEOUT:
354 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
355 case I915_PARAM_HAS_PINNED_BATCHES:
356 case I915_PARAM_HAS_EXEC_NO_RELOC:
357 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
358 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
359 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000360 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000361 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100362 case I915_PARAM_HAS_EXEC_CAPTURE:
David Weinehall16162472016-09-02 13:46:17 +0300363 /* For the time being all of these are always true;
364 * if some supported hardware does not have one of these
365 * features this value needs to be provided from
366 * INTEL_INFO(), a feature macro, or similar.
367 */
368 value = 1;
369 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100370 default:
371 DRM_DEBUG("Unknown parameter %d\n", param->param);
372 return -EINVAL;
373 }
374
Chris Wilsondda33002016-06-24 14:00:23 +0100375 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100376 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100377
378 return 0;
379}
380
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000381static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100382{
Chris Wilson0673ad42016-06-24 14:00:22 +0100383 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
384 if (!dev_priv->bridge_dev) {
385 DRM_ERROR("bridge device not found\n");
386 return -1;
387 }
388 return 0;
389}
390
391/* Allocate space for the MCH regs if needed, return nonzero on error */
392static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000393intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100394{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000395 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100396 u32 temp_lo, temp_hi = 0;
397 u64 mchbar_addr;
398 int ret;
399
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000400 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100401 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
402 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
403 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
404
405 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
406#ifdef CONFIG_PNP
407 if (mchbar_addr &&
408 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
409 return 0;
410#endif
411
412 /* Get some space for it */
413 dev_priv->mch_res.name = "i915 MCHBAR";
414 dev_priv->mch_res.flags = IORESOURCE_MEM;
415 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
416 &dev_priv->mch_res,
417 MCHBAR_SIZE, MCHBAR_SIZE,
418 PCIBIOS_MIN_MEM,
419 0, pcibios_align_resource,
420 dev_priv->bridge_dev);
421 if (ret) {
422 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
423 dev_priv->mch_res.start = 0;
424 return ret;
425 }
426
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000427 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
429 upper_32_bits(dev_priv->mch_res.start));
430
431 pci_write_config_dword(dev_priv->bridge_dev, reg,
432 lower_32_bits(dev_priv->mch_res.start));
433 return 0;
434}
435
436/* Setup MCHBAR if possible, return true if we should disable it again */
437static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000438intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100439{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000440 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100441 u32 temp;
442 bool enabled;
443
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100444 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100445 return;
446
447 dev_priv->mchbar_need_disable = false;
448
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100449 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100450 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
451 enabled = !!(temp & DEVEN_MCHBAR_EN);
452 } else {
453 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
454 enabled = temp & 1;
455 }
456
457 /* If it's already enabled, don't have to do anything */
458 if (enabled)
459 return;
460
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000461 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 return;
463
464 dev_priv->mchbar_need_disable = true;
465
466 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100467 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100468 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
469 temp | DEVEN_MCHBAR_EN);
470 } else {
471 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
472 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
473 }
474}
475
476static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000477intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100478{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000479 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100480
481 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100482 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100483 u32 deven_val;
484
485 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
486 &deven_val);
487 deven_val &= ~DEVEN_MCHBAR_EN;
488 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
489 deven_val);
490 } else {
491 u32 mchbar_val;
492
493 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
494 &mchbar_val);
495 mchbar_val &= ~1;
496 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
497 mchbar_val);
498 }
499 }
500
501 if (dev_priv->mch_res.start)
502 release_resource(&dev_priv->mch_res);
503}
504
505/* true = enable decode, false = disable decoder */
506static unsigned int i915_vga_set_decode(void *cookie, bool state)
507{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000508 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100509
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000510 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100511 if (state)
512 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
513 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
514 else
515 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
516}
517
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000518static int i915_resume_switcheroo(struct drm_device *dev);
519static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
520
Chris Wilson0673ad42016-06-24 14:00:22 +0100521static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
522{
523 struct drm_device *dev = pci_get_drvdata(pdev);
524 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
525
526 if (state == VGA_SWITCHEROO_ON) {
527 pr_info("switched on\n");
528 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
529 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300530 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100531 i915_resume_switcheroo(dev);
532 dev->switch_power_state = DRM_SWITCH_POWER_ON;
533 } else {
534 pr_info("switched off\n");
535 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
536 i915_suspend_switcheroo(dev, pmm);
537 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
538 }
539}
540
541static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
542{
543 struct drm_device *dev = pci_get_drvdata(pdev);
544
545 /*
546 * FIXME: open_count is protected by drm_global_mutex but that would lead to
547 * locking inversion with the driver load path. And the access here is
548 * completely racy anyway. So don't bother with locking for now.
549 */
550 return dev->open_count == 0;
551}
552
553static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
554 .set_gpu_state = i915_switcheroo_set_state,
555 .reprobe = NULL,
556 .can_switch = i915_switcheroo_can_switch,
557};
558
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100559static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100560{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100561 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700562 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000563 i915_gem_cleanup_engines(dev_priv);
564 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100565 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100566
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000567 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100568
569 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100570}
571
572static int i915_load_modeset_init(struct drm_device *dev)
573{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100574 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300575 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100576 int ret;
577
578 if (i915_inject_load_failure())
579 return -ENODEV;
580
Jani Nikula66578852017-03-10 15:27:57 +0200581 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100582
583 /* If we have > 1 VGA cards, then we need to arbitrate access
584 * to the common VGA resources.
585 *
586 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
587 * then we do not take part in VGA arbitration and the
588 * vga_client_register() fails with -ENODEV.
589 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100591 if (ret && ret != -ENODEV)
592 goto out;
593
594 intel_register_dsm_handler();
595
David Weinehall52a05c32016-08-22 13:32:44 +0300596 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100597 if (ret)
598 goto cleanup_vga_client;
599
600 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
601 intel_update_rawclk(dev_priv);
602
603 intel_power_domains_init_hw(dev_priv, false);
604
605 intel_csr_ucode_init(dev_priv);
606
607 ret = intel_irq_install(dev_priv);
608 if (ret)
609 goto cleanup_csr;
610
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000611 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100612
613 /* Important: The output setup functions called by modeset_init need
614 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300615 ret = intel_modeset_init(dev);
616 if (ret)
617 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100618
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100619 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100620
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000621 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100622 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700623 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100624
625 intel_modeset_gem_init(dev);
626
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000627 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100628 return 0;
629
630 ret = intel_fbdev_init(dev);
631 if (ret)
632 goto cleanup_gem;
633
634 /* Only enable hotplug handling once the fbdev is fully set up. */
635 intel_hpd_init(dev_priv);
636
637 drm_kms_helper_poll_init(dev);
638
639 return 0;
640
641cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000642 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300643 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100644 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700645cleanup_uc:
646 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100647cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100648 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000649 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650cleanup_csr:
651 intel_csr_ucode_fini(dev_priv);
652 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300653 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100654cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300655 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656out:
657 return ret;
658}
659
Chris Wilson0673ad42016-06-24 14:00:22 +0100660static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
661{
662 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100663 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100664 struct i915_ggtt *ggtt = &dev_priv->ggtt;
665 bool primary;
666 int ret;
667
668 ap = alloc_apertures(1);
669 if (!ap)
670 return -ENOMEM;
671
672 ap->ranges[0].base = ggtt->mappable_base;
673 ap->ranges[0].size = ggtt->mappable_end;
674
675 primary =
676 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
677
Daniel Vetter44adece2016-08-10 18:52:34 +0200678 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100679
680 kfree(ap);
681
682 return ret;
683}
Chris Wilson0673ad42016-06-24 14:00:22 +0100684
685#if !defined(CONFIG_VGA_CONSOLE)
686static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
687{
688 return 0;
689}
690#elif !defined(CONFIG_DUMMY_CONSOLE)
691static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
692{
693 return -ENODEV;
694}
695#else
696static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
697{
698 int ret = 0;
699
700 DRM_INFO("Replacing VGA console driver\n");
701
702 console_lock();
703 if (con_is_bound(&vga_con))
704 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
705 if (ret == 0) {
706 ret = do_unregister_con_driver(&vga_con);
707
708 /* Ignore "already unregistered". */
709 if (ret == -ENODEV)
710 ret = 0;
711 }
712 console_unlock();
713
714 return ret;
715}
716#endif
717
Chris Wilson0673ad42016-06-24 14:00:22 +0100718static void intel_init_dpio(struct drm_i915_private *dev_priv)
719{
720 /*
721 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
722 * CHV x1 PHY (DP/HDMI D)
723 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
724 */
725 if (IS_CHERRYVIEW(dev_priv)) {
726 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
727 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
728 } else if (IS_VALLEYVIEW(dev_priv)) {
729 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
730 }
731}
732
733static int i915_workqueues_init(struct drm_i915_private *dev_priv)
734{
735 /*
736 * The i915 workqueue is primarily used for batched retirement of
737 * requests (and thus managing bo) once the task has been completed
738 * by the GPU. i915_gem_retire_requests() is called directly when we
739 * need high-priority retirement, such as waiting for an explicit
740 * bo.
741 *
742 * It is also used for periodic low-priority events, such as
743 * idle-timers and recording error state.
744 *
745 * All tasks on the workqueue are expected to acquire the dev mutex
746 * so there is no point in running more than one instance of the
747 * workqueue at any time. Use an ordered one.
748 */
749 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
750 if (dev_priv->wq == NULL)
751 goto out_err;
752
753 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
754 if (dev_priv->hotplug.dp_wq == NULL)
755 goto out_free_wq;
756
Chris Wilson0673ad42016-06-24 14:00:22 +0100757 return 0;
758
Chris Wilson0673ad42016-06-24 14:00:22 +0100759out_free_wq:
760 destroy_workqueue(dev_priv->wq);
761out_err:
762 DRM_ERROR("Failed to allocate workqueues.\n");
763
764 return -ENOMEM;
765}
766
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000767static void i915_engines_cleanup(struct drm_i915_private *i915)
768{
769 struct intel_engine_cs *engine;
770 enum intel_engine_id id;
771
772 for_each_engine(engine, i915, id)
773 kfree(engine);
774}
775
Chris Wilson0673ad42016-06-24 14:00:22 +0100776static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
777{
Chris Wilson0673ad42016-06-24 14:00:22 +0100778 destroy_workqueue(dev_priv->hotplug.dp_wq);
779 destroy_workqueue(dev_priv->wq);
780}
781
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300782/*
783 * We don't keep the workarounds for pre-production hardware, so we expect our
784 * driver to fail on these machines in one way or another. A little warning on
785 * dmesg may help both the user and the bug triagers.
786 */
787static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
788{
Chris Wilson248a1242017-01-30 10:44:56 +0000789 bool pre = false;
790
791 pre |= IS_HSW_EARLY_SDV(dev_priv);
792 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000793 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000794
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000795 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300796 DRM_ERROR("This is a pre-production stepping. "
797 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000798 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
799 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300800}
801
Chris Wilson0673ad42016-06-24 14:00:22 +0100802/**
803 * i915_driver_init_early - setup state not requiring device access
804 * @dev_priv: device private
805 *
806 * Initialize everything that is a "SW-only" state, that is state not
807 * requiring accessing the device or exposing the driver via kernel internal
808 * or userspace interfaces. Example steps belonging here: lock initialization,
809 * system memory allocation, setting up device specific attributes and
810 * function hooks not requiring accessing the device.
811 */
812static int i915_driver_init_early(struct drm_i915_private *dev_priv,
813 const struct pci_device_id *ent)
814{
815 const struct intel_device_info *match_info =
816 (struct intel_device_info *)ent->driver_data;
817 struct intel_device_info *device_info;
818 int ret = 0;
819
820 if (i915_inject_load_failure())
821 return -ENODEV;
822
823 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100824 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100825 memcpy(device_info, match_info, sizeof(*device_info));
826 device_info->device_id = dev_priv->drm.pdev->device;
827
828 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
829 device_info->gen_mask = BIT(device_info->gen - 1);
830
831 spin_lock_init(&dev_priv->irq_lock);
832 spin_lock_init(&dev_priv->gpu_error.lock);
833 mutex_init(&dev_priv->backlight_lock);
834 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500835
Chris Wilson0673ad42016-06-24 14:00:22 +0100836 spin_lock_init(&dev_priv->mm.object_stat_lock);
837 spin_lock_init(&dev_priv->mmio_flip_lock);
838 mutex_init(&dev_priv->sb_lock);
839 mutex_init(&dev_priv->modeset_restore_lock);
840 mutex_init(&dev_priv->av_mutex);
841 mutex_init(&dev_priv->wm.wm_mutex);
842 mutex_init(&dev_priv->pps_mutex);
843
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100844 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100845 i915_memcpy_init_early(dev_priv);
846
Chris Wilson0673ad42016-06-24 14:00:22 +0100847 ret = i915_workqueues_init(dev_priv);
848 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000849 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100850
Chris Wilson0673ad42016-06-24 14:00:22 +0100851 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000852 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100853
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000854 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100855 intel_init_dpio(dev_priv);
856 intel_power_domains_init(dev_priv);
857 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200858 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100859 intel_init_display_hooks(dev_priv);
860 intel_init_clock_gating_hooks(dev_priv);
861 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000862 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100863 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300864 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100865
David Weinehall36cdd012016-08-22 13:59:31 +0300866 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100867
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100868 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100869
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300870 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100871
Robert Braggeec688e2016-11-07 19:49:47 +0000872 i915_perf_init(dev_priv);
873
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 return 0;
875
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300876err_irq:
877 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100878 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000879err_engines:
880 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100881 return ret;
882}
883
884/**
885 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
886 * @dev_priv: device private
887 */
888static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
889{
Robert Braggeec688e2016-11-07 19:49:47 +0000890 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000891 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300892 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100893 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000894 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100895}
896
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000897static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100898{
David Weinehall52a05c32016-08-22 13:32:44 +0300899 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 int mmio_bar;
901 int mmio_size;
902
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100903 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 /*
905 * Before gen4, the registers and the GTT are behind different BARs.
906 * However, from gen4 onwards, the registers and the GTT are shared
907 * in the same BAR, so we want to restrict this ioremap from
908 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
909 * the register BAR remains the same size for all the earlier
910 * generations up to Ironlake.
911 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000912 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 mmio_size = 512 * 1024;
914 else
915 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300916 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 if (dev_priv->regs == NULL) {
918 DRM_ERROR("failed to map registers\n");
919
920 return -EIO;
921 }
922
923 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000924 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925
926 return 0;
927}
928
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000929static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100930{
David Weinehall52a05c32016-08-22 13:32:44 +0300931 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100932
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000933 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300934 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935}
936
937/**
938 * i915_driver_init_mmio - setup device MMIO
939 * @dev_priv: device private
940 *
941 * Setup minimal device state necessary for MMIO accesses later in the
942 * initialization sequence. The setup here should avoid any other device-wide
943 * side effects or exposing the driver via kernel internal or user space
944 * interfaces.
945 */
946static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
947{
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 int ret;
949
950 if (i915_inject_load_failure())
951 return -ENODEV;
952
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000953 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100954 return -EIO;
955
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000956 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300958 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +0100959
960 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300961
962 ret = intel_engines_init_mmio(dev_priv);
963 if (ret)
964 goto err_uncore;
965
Chris Wilson24145512017-01-24 11:01:35 +0000966 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100967
968 return 0;
969
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300970err_uncore:
971 intel_uncore_fini(dev_priv);
972err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 pci_dev_put(dev_priv->bridge_dev);
974
975 return ret;
976}
977
978/**
979 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
980 * @dev_priv: device private
981 */
982static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
983{
Chris Wilson0673ad42016-06-24 14:00:22 +0100984 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000985 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100986 pci_dev_put(dev_priv->bridge_dev);
987}
988
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100989static void intel_sanitize_options(struct drm_i915_private *dev_priv)
990{
991 i915.enable_execlists =
992 intel_sanitize_enable_execlists(dev_priv,
993 i915.enable_execlists);
994
995 /*
996 * i915.enable_ppgtt is read-only, so do an early pass to validate the
997 * user's requested state against the hardware/driver capabilities. We
998 * do this now so that we can print out any log messages once rather
999 * than every time we check intel_enable_ppgtt().
1000 */
1001 i915.enable_ppgtt =
1002 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1003 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001004
1005 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +00001006 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001007
1008 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001009
1010 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001011}
1012
Chris Wilson0673ad42016-06-24 14:00:22 +01001013/**
1014 * i915_driver_init_hw - setup state requiring device access
1015 * @dev_priv: device private
1016 *
1017 * Setup state that requires accessing the device, but doesn't require
1018 * exposing the driver via kernel internal or userspace interfaces.
1019 */
1020static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1021{
David Weinehall52a05c32016-08-22 13:32:44 +03001022 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001023 int ret;
1024
1025 if (i915_inject_load_failure())
1026 return -ENODEV;
1027
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001028 intel_device_info_runtime_init(dev_priv);
1029
1030 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001031
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001032 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001033 if (ret)
1034 return ret;
1035
Chris Wilson0673ad42016-06-24 14:00:22 +01001036 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1037 * otherwise the vga fbdev driver falls over. */
1038 ret = i915_kick_out_firmware_fb(dev_priv);
1039 if (ret) {
1040 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1041 goto out_ggtt;
1042 }
1043
1044 ret = i915_kick_out_vgacon(dev_priv);
1045 if (ret) {
1046 DRM_ERROR("failed to remove conflicting VGA console\n");
1047 goto out_ggtt;
1048 }
1049
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001050 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001051 if (ret)
1052 return ret;
1053
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001054 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001055 if (ret) {
1056 DRM_ERROR("failed to enable GGTT\n");
1057 goto out_ggtt;
1058 }
1059
David Weinehall52a05c32016-08-22 13:32:44 +03001060 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001061
1062 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001063 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001064 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001065 if (ret) {
1066 DRM_ERROR("failed to set DMA mask\n");
1067
1068 goto out_ggtt;
1069 }
1070 }
1071
Chris Wilson0673ad42016-06-24 14:00:22 +01001072 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1073 * using 32bit addressing, overwriting memory if HWS is located
1074 * above 4GB.
1075 *
1076 * The documentation also mentions an issue with undefined
1077 * behaviour if any general state is accessed within a page above 4GB,
1078 * which also needs to be handled carefully.
1079 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001080 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001081 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001082
1083 if (ret) {
1084 DRM_ERROR("failed to set DMA mask\n");
1085
1086 goto out_ggtt;
1087 }
1088 }
1089
Chris Wilson0673ad42016-06-24 14:00:22 +01001090 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1091 PM_QOS_DEFAULT_VALUE);
1092
1093 intel_uncore_sanitize(dev_priv);
1094
1095 intel_opregion_setup(dev_priv);
1096
1097 i915_gem_load_init_fences(dev_priv);
1098
1099 /* On the 945G/GM, the chipset reports the MSI capability on the
1100 * integrated graphics even though the support isn't actually there
1101 * according to the published specs. It doesn't appear to function
1102 * correctly in testing on 945G.
1103 * This may be a side effect of MSI having been made available for PEG
1104 * and the registers being closely associated.
1105 *
1106 * According to chipset errata, on the 965GM, MSI interrupts may
1107 * be lost or delayed, but we use them anyways to avoid
1108 * stuck interrupts on some machines.
1109 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001110 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001111 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001112 DRM_DEBUG_DRIVER("can't enable MSI");
1113 }
1114
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001115 ret = intel_gvt_init(dev_priv);
1116 if (ret)
1117 goto out_ggtt;
1118
Chris Wilson0673ad42016-06-24 14:00:22 +01001119 return 0;
1120
1121out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001122 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001123
1124 return ret;
1125}
1126
1127/**
1128 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1129 * @dev_priv: device private
1130 */
1131static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1132{
David Weinehall52a05c32016-08-22 13:32:44 +03001133 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001134
David Weinehall52a05c32016-08-22 13:32:44 +03001135 if (pdev->msi_enabled)
1136 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001137
1138 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001139 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001140}
1141
1142/**
1143 * i915_driver_register - register the driver with the rest of the system
1144 * @dev_priv: device private
1145 *
1146 * Perform any steps necessary to make the driver available via kernel
1147 * internal or userspace interfaces.
1148 */
1149static void i915_driver_register(struct drm_i915_private *dev_priv)
1150{
Chris Wilson91c8a322016-07-05 10:40:23 +01001151 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001152
1153 i915_gem_shrinker_init(dev_priv);
1154
1155 /*
1156 * Notify a valid surface after modesetting,
1157 * when running inside a VM.
1158 */
1159 if (intel_vgpu_active(dev_priv))
1160 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1161
1162 /* Reveal our presence to userspace */
1163 if (drm_dev_register(dev, 0) == 0) {
1164 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001165 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001166 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001167
1168 /* Depends on sysfs having been initialized */
1169 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001170 } else
1171 DRM_ERROR("Failed to register driver for userspace access!\n");
1172
1173 if (INTEL_INFO(dev_priv)->num_pipes) {
1174 /* Must be done after probing outputs */
1175 intel_opregion_register(dev_priv);
1176 acpi_video_register();
1177 }
1178
1179 if (IS_GEN5(dev_priv))
1180 intel_gpu_ips_init(dev_priv);
1181
Jerome Anandeef57322017-01-25 04:27:49 +05301182 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001183
1184 /*
1185 * Some ports require correctly set-up hpd registers for detection to
1186 * work properly (leading to ghost connected connector status), e.g. VGA
1187 * on gm45. Hence we can only set up the initial fbdev config after hpd
1188 * irqs are fully enabled. We do it last so that the async config
1189 * cannot run before the connectors are registered.
1190 */
1191 intel_fbdev_initial_config_async(dev);
1192}
1193
1194/**
1195 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1196 * @dev_priv: device private
1197 */
1198static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1199{
Jerome Anandeef57322017-01-25 04:27:49 +05301200 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001201
1202 intel_gpu_ips_teardown();
1203 acpi_video_unregister();
1204 intel_opregion_unregister(dev_priv);
1205
Robert Bragg442b8c02016-11-07 19:49:53 +00001206 i915_perf_unregister(dev_priv);
1207
David Weinehall694c2822016-08-22 13:32:43 +03001208 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001209 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001210 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001211
1212 i915_gem_shrinker_cleanup(dev_priv);
1213}
1214
1215/**
1216 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001217 * @pdev: PCI device
1218 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001219 *
1220 * The driver load routine has to do several things:
1221 * - drive output discovery via intel_modeset_init()
1222 * - initialize the memory manager
1223 * - allocate initial config memory
1224 * - setup the DRM framebuffer with the allocated memory
1225 */
Chris Wilson42f55512016-06-24 14:00:26 +01001226int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001227{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001228 const struct intel_device_info *match_info =
1229 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001230 struct drm_i915_private *dev_priv;
1231 int ret;
1232
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001233 /* Enable nuclear pageflip on ILK+ */
1234 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001235 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001236
Chris Wilson0673ad42016-06-24 14:00:22 +01001237 ret = -ENOMEM;
1238 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1239 if (dev_priv)
1240 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1241 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001242 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001243 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001244 }
1245
Chris Wilson0673ad42016-06-24 14:00:22 +01001246 dev_priv->drm.pdev = pdev;
1247 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001248
1249 ret = pci_enable_device(pdev);
1250 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001251 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001252
1253 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001254 /*
1255 * Disable the system suspend direct complete optimization, which can
1256 * leave the device suspended skipping the driver's suspend handlers
1257 * if the device was already runtime suspended. This is needed due to
1258 * the difference in our runtime and system suspend sequence and
1259 * becaue the HDA driver may require us to enable the audio power
1260 * domain during system suspend.
1261 */
1262 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001263
1264 ret = i915_driver_init_early(dev_priv, ent);
1265 if (ret < 0)
1266 goto out_pci_disable;
1267
1268 intel_runtime_pm_get(dev_priv);
1269
1270 ret = i915_driver_init_mmio(dev_priv);
1271 if (ret < 0)
1272 goto out_runtime_pm_put;
1273
1274 ret = i915_driver_init_hw(dev_priv);
1275 if (ret < 0)
1276 goto out_cleanup_mmio;
1277
1278 /*
1279 * TODO: move the vblank init and parts of modeset init steps into one
1280 * of the i915_driver_init_/i915_driver_register functions according
1281 * to the role/effect of the given init step.
1282 */
1283 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001284 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001285 INTEL_INFO(dev_priv)->num_pipes);
1286 if (ret)
1287 goto out_cleanup_hw;
1288 }
1289
Chris Wilson91c8a322016-07-05 10:40:23 +01001290 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001291 if (ret < 0)
1292 goto out_cleanup_vblank;
1293
1294 i915_driver_register(dev_priv);
1295
1296 intel_runtime_pm_enable(dev_priv);
1297
Mahesh Kumara3a89862016-12-01 21:19:34 +05301298 dev_priv->ipc_enabled = false;
1299
Chris Wilson0525a062016-10-14 14:27:07 +01001300 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1301 DRM_INFO("DRM_I915_DEBUG enabled\n");
1302 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1303 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001304
Chris Wilson0673ad42016-06-24 14:00:22 +01001305 intel_runtime_pm_put(dev_priv);
1306
1307 return 0;
1308
1309out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001310 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001311out_cleanup_hw:
1312 i915_driver_cleanup_hw(dev_priv);
1313out_cleanup_mmio:
1314 i915_driver_cleanup_mmio(dev_priv);
1315out_runtime_pm_put:
1316 intel_runtime_pm_put(dev_priv);
1317 i915_driver_cleanup_early(dev_priv);
1318out_pci_disable:
1319 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001320out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001321 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001322 drm_dev_fini(&dev_priv->drm);
1323out_free:
1324 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001325 return ret;
1326}
1327
Chris Wilson42f55512016-06-24 14:00:26 +01001328void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001329{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001330 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001331 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001332
1333 intel_fbdev_fini(dev);
1334
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001335 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001336 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001337
1338 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1339
Daniel Vetter18dddad2017-03-21 17:41:49 +01001340 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001341
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001342 intel_gvt_cleanup(dev_priv);
1343
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 i915_driver_unregister(dev_priv);
1345
1346 drm_vblank_cleanup(dev);
1347
1348 intel_modeset_cleanup(dev);
1349
1350 /*
1351 * free the memory space allocated for the child device
1352 * config parsed from VBT
1353 */
1354 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1355 kfree(dev_priv->vbt.child_dev);
1356 dev_priv->vbt.child_dev = NULL;
1357 dev_priv->vbt.child_dev_num = 0;
1358 }
1359 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1360 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1361 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1362 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1363
David Weinehall52a05c32016-08-22 13:32:44 +03001364 vga_switcheroo_unregister_client(pdev);
1365 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 intel_csr_ucode_fini(dev_priv);
1368
1369 /* Free error state after interrupts are fully disabled. */
1370 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001371 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001372
1373 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001374 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001375
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001376 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001377 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001378 intel_fbc_cleanup_cfb(dev_priv);
1379
1380 intel_power_domains_fini(dev_priv);
1381
1382 i915_driver_cleanup_hw(dev_priv);
1383 i915_driver_cleanup_mmio(dev_priv);
1384
1385 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001386}
1387
1388static void i915_driver_release(struct drm_device *dev)
1389{
1390 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001391
1392 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001393 drm_dev_fini(&dev_priv->drm);
1394
1395 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001396}
1397
1398static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1399{
1400 int ret;
1401
1402 ret = i915_gem_open(dev, file);
1403 if (ret)
1404 return ret;
1405
1406 return 0;
1407}
1408
1409/**
1410 * i915_driver_lastclose - clean up after all DRM clients have exited
1411 * @dev: DRM device
1412 *
1413 * Take care of cleaning up after all DRM clients have exited. In the
1414 * mode setting case, we want to restore the kernel's initial mode (just
1415 * in case the last client left us in a bad state).
1416 *
1417 * Additionally, in the non-mode setting case, we'll tear down the GTT
1418 * and DMA structures, since the kernel won't be using them, and clea
1419 * up any GEM state.
1420 */
1421static void i915_driver_lastclose(struct drm_device *dev)
1422{
1423 intel_fbdev_restore_mode(dev);
1424 vga_switcheroo_process_delayed_switch();
1425}
1426
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001427static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001428{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001429 struct drm_i915_file_private *file_priv = file->driver_priv;
1430
Chris Wilson0673ad42016-06-24 14:00:22 +01001431 mutex_lock(&dev->struct_mutex);
1432 i915_gem_context_close(dev, file);
1433 i915_gem_release(dev, file);
1434 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001435
1436 kfree(file_priv);
1437}
1438
Imre Deak07f9cd02014-08-18 14:42:45 +03001439static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1440{
Chris Wilson91c8a322016-07-05 10:40:23 +01001441 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001442 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001443
1444 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001445 for_each_intel_encoder(dev, encoder)
1446 if (encoder->suspend)
1447 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001448 drm_modeset_unlock_all(dev);
1449}
1450
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001451static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1452 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001453static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301454
Imre Deakbc872292015-11-18 17:32:30 +02001455static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1456{
1457#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1458 if (acpi_target_system_state() < ACPI_STATE_S3)
1459 return true;
1460#endif
1461 return false;
1462}
Sagar Kambleebc32822014-08-13 23:07:05 +05301463
Imre Deak5e365c32014-10-23 19:23:25 +03001464static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001465{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001466 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001467 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001468 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001469 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001470
Zhang Ruib8efb172013-02-05 15:41:53 +08001471 /* ignore lid events during suspend */
1472 mutex_lock(&dev_priv->modeset_restore_lock);
1473 dev_priv->modeset_restore = MODESET_SUSPENDED;
1474 mutex_unlock(&dev_priv->modeset_restore_lock);
1475
Imre Deak1f814da2015-12-16 02:52:19 +02001476 disable_rpm_wakeref_asserts(dev_priv);
1477
Paulo Zanonic67a4702013-08-19 13:18:09 -03001478 /* We do a lot of poking in a lot of registers, make sure they work
1479 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001480 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001481
Dave Airlie5bcf7192010-12-07 09:20:40 +10001482 drm_kms_helper_poll_disable(dev);
1483
David Weinehall52a05c32016-08-22 13:32:44 +03001484 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001485
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001486 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001487 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001488 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001489 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001490 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001491 }
1492
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001493 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001494
1495 intel_dp_mst_suspend(dev);
1496
1497 intel_runtime_pm_disable_interrupts(dev_priv);
1498 intel_hpd_cancel_work(dev_priv);
1499
1500 intel_suspend_encoders(dev_priv);
1501
Ville Syrjälä712bf362016-10-31 22:37:23 +02001502 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001503
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001504 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001505
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001506 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001507
Imre Deakbc872292015-11-18 17:32:30 +02001508 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001509 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001510
Hans de Goede68f60942017-02-10 11:28:01 +01001511 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001512 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001513
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001514 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001515
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001516 dev_priv->suspend_count++;
1517
Imre Deakf74ed082016-04-18 14:48:21 +03001518 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001519
Imre Deak1f814da2015-12-16 02:52:19 +02001520out:
1521 enable_rpm_wakeref_asserts(dev_priv);
1522
1523 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001524}
1525
David Weinehallc49d13e2016-08-22 13:32:42 +03001526static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001527{
David Weinehallc49d13e2016-08-22 13:32:42 +03001528 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001529 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001530 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001531 int ret;
1532
Imre Deak1f814da2015-12-16 02:52:19 +02001533 disable_rpm_wakeref_asserts(dev_priv);
1534
Imre Deak4c494a52016-10-13 14:34:06 +03001535 intel_display_set_init_power(dev_priv, false);
1536
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001537 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001538 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001539 /*
1540 * In case of firmware assisted context save/restore don't manually
1541 * deinit the power domains. This also means the CSR/DMC firmware will
1542 * stay active, it will power down any HW resources as required and
1543 * also enable deeper system power states that would be blocked if the
1544 * firmware was inactive.
1545 */
1546 if (!fw_csr)
1547 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001548
Imre Deak507e1262016-04-20 20:27:54 +03001549 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001550 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001551 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001552 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001553 hsw_enable_pc8(dev_priv);
1554 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1555 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001556
1557 if (ret) {
1558 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001559 if (!fw_csr)
1560 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001561
Imre Deak1f814da2015-12-16 02:52:19 +02001562 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001563 }
1564
David Weinehall52a05c32016-08-22 13:32:44 +03001565 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001566 /*
Imre Deak54875572015-06-30 17:06:47 +03001567 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001568 * the device even though it's already in D3 and hang the machine. So
1569 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001570 * power down the device properly. The issue was seen on multiple old
1571 * GENs with different BIOS vendors, so having an explicit blacklist
1572 * is inpractical; apply the workaround on everything pre GEN6. The
1573 * platforms where the issue was seen:
1574 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1575 * Fujitsu FSC S7110
1576 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001577 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001578 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001579 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001580
Imre Deakbc872292015-11-18 17:32:30 +02001581 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1582
Imre Deak1f814da2015-12-16 02:52:19 +02001583out:
1584 enable_rpm_wakeref_asserts(dev_priv);
1585
1586 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001587}
1588
Matthew Aulda9a251c2016-12-02 10:24:11 +00001589static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001590{
1591 int error;
1592
Chris Wilsonded8b072016-07-05 10:40:22 +01001593 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001594 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001595 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001596 return -ENODEV;
1597 }
1598
Imre Deak0b14cbd2014-09-10 18:16:55 +03001599 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1600 state.event != PM_EVENT_FREEZE))
1601 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001602
1603 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1604 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001605
Imre Deak5e365c32014-10-23 19:23:25 +03001606 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001607 if (error)
1608 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001609
Imre Deakab3be732015-03-02 13:04:41 +02001610 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001611}
1612
Imre Deak5e365c32014-10-23 19:23:25 +03001613static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001614{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001615 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001616 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001617
Imre Deak1f814da2015-12-16 02:52:19 +02001618 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001619 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001620
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001621 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001622 if (ret)
1623 DRM_ERROR("failed to re-enable GGTT\n");
1624
Imre Deakf74ed082016-04-18 14:48:21 +03001625 intel_csr_ucode_resume(dev_priv);
1626
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001627 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001628
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001629 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001630 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001631 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001632
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001633 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001634
Peter Antoine364aece2015-05-11 08:50:45 +01001635 /*
1636 * Interrupts have to be enabled before any batches are run. If not the
1637 * GPU will hang. i915_gem_init_hw() will initiate batches to
1638 * update/restore the context.
1639 *
Imre Deak908764f2016-11-29 21:40:29 +02001640 * drm_mode_config_reset() needs AUX interrupts.
1641 *
Peter Antoine364aece2015-05-11 08:50:45 +01001642 * Modeset enabling in intel_modeset_init_hw() also needs working
1643 * interrupts.
1644 */
1645 intel_runtime_pm_enable_interrupts(dev_priv);
1646
Imre Deak908764f2016-11-29 21:40:29 +02001647 drm_mode_config_reset(dev);
1648
Daniel Vetterd5818932015-02-23 12:03:26 +01001649 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001650 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001651 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001652 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001653 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001654 mutex_unlock(&dev->struct_mutex);
1655
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001656 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001657
Daniel Vetterd5818932015-02-23 12:03:26 +01001658 intel_modeset_init_hw(dev);
1659
1660 spin_lock_irq(&dev_priv->irq_lock);
1661 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001662 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001663 spin_unlock_irq(&dev_priv->irq_lock);
1664
Daniel Vetterd5818932015-02-23 12:03:26 +01001665 intel_dp_mst_resume(dev);
1666
Lyudea16b7652016-03-11 10:57:01 -05001667 intel_display_resume(dev);
1668
Lyudee0b70062016-11-01 21:06:30 -04001669 drm_kms_helper_poll_enable(dev);
1670
Daniel Vetterd5818932015-02-23 12:03:26 +01001671 /*
1672 * ... but also need to make sure that hotplug processing
1673 * doesn't cause havoc. Like in the driver load code we don't
1674 * bother with the tiny race here where we might loose hotplug
1675 * notifications.
1676 * */
1677 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001678
Chris Wilson03d92e42016-05-23 15:08:10 +01001679 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001680
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001681 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001682
Zhang Ruib8efb172013-02-05 15:41:53 +08001683 mutex_lock(&dev_priv->modeset_restore_lock);
1684 dev_priv->modeset_restore = MODESET_DONE;
1685 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001686
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001687 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001688
Chris Wilson54b4f682016-07-21 21:16:19 +01001689 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001690
Imre Deak1f814da2015-12-16 02:52:19 +02001691 enable_rpm_wakeref_asserts(dev_priv);
1692
Chris Wilson074c6ad2014-04-09 09:19:43 +01001693 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001694}
1695
Imre Deak5e365c32014-10-23 19:23:25 +03001696static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001697{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001698 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001699 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001700 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001701
Imre Deak76c4b252014-04-01 19:55:22 +03001702 /*
1703 * We have a resume ordering issue with the snd-hda driver also
1704 * requiring our device to be power up. Due to the lack of a
1705 * parent/child relationship we currently solve this with an early
1706 * resume hook.
1707 *
1708 * FIXME: This should be solved with a special hdmi sink device or
1709 * similar so that power domains can be employed.
1710 */
Imre Deak44410cd2016-04-18 14:45:54 +03001711
1712 /*
1713 * Note that we need to set the power state explicitly, since we
1714 * powered off the device during freeze and the PCI core won't power
1715 * it back up for us during thaw. Powering off the device during
1716 * freeze is not a hard requirement though, and during the
1717 * suspend/resume phases the PCI core makes sure we get here with the
1718 * device powered on. So in case we change our freeze logic and keep
1719 * the device powered we can also remove the following set power state
1720 * call.
1721 */
David Weinehall52a05c32016-08-22 13:32:44 +03001722 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001723 if (ret) {
1724 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1725 goto out;
1726 }
1727
1728 /*
1729 * Note that pci_enable_device() first enables any parent bridge
1730 * device and only then sets the power state for this device. The
1731 * bridge enabling is a nop though, since bridge devices are resumed
1732 * first. The order of enabling power and enabling the device is
1733 * imposed by the PCI core as described above, so here we preserve the
1734 * same order for the freeze/thaw phases.
1735 *
1736 * TODO: eventually we should remove pci_disable_device() /
1737 * pci_enable_enable_device() from suspend/resume. Due to how they
1738 * depend on the device enable refcount we can't anyway depend on them
1739 * disabling/enabling the device.
1740 */
David Weinehall52a05c32016-08-22 13:32:44 +03001741 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001742 ret = -EIO;
1743 goto out;
1744 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001745
David Weinehall52a05c32016-08-22 13:32:44 +03001746 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001747
Imre Deak1f814da2015-12-16 02:52:19 +02001748 disable_rpm_wakeref_asserts(dev_priv);
1749
Wayne Boyer666a4532015-12-09 12:29:35 -08001750 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001751 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001752 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001753 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1754 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001755
Hans de Goede68f60942017-02-10 11:28:01 +01001756 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001757
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001758 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001759 if (!dev_priv->suspended_to_idle)
1760 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001761 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001762 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001763 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001764 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001765
Chris Wilsondc979972016-05-10 14:10:04 +01001766 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001767
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001768 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001769 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001770 intel_power_domains_init_hw(dev_priv, true);
1771
Chris Wilson24145512017-01-24 11:01:35 +00001772 i915_gem_sanitize(dev_priv);
1773
Imre Deak6e35e8a2016-04-18 10:04:19 +03001774 enable_rpm_wakeref_asserts(dev_priv);
1775
Imre Deakbc872292015-11-18 17:32:30 +02001776out:
1777 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001778
1779 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001780}
1781
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001782static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001783{
Imre Deak50a00722014-10-23 19:23:17 +03001784 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001785
Imre Deak097dd832014-10-23 19:23:19 +03001786 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1787 return 0;
1788
Imre Deak5e365c32014-10-23 19:23:25 +03001789 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001790 if (ret)
1791 return ret;
1792
Imre Deak5a175142014-10-23 19:23:18 +03001793 return i915_drm_resume(dev);
1794}
1795
Ben Gamari11ed50e2009-09-14 17:48:45 -04001796/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001797 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001798 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001799 *
Chris Wilson780f2622016-09-09 14:11:52 +01001800 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1801 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001802 *
Chris Wilson221fe792016-09-09 14:11:51 +01001803 * Caller must hold the struct_mutex.
1804 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001805 * Procedure is fairly simple:
1806 * - reset the chip using the reset reg
1807 * - re-init context state
1808 * - re-init hardware status page
1809 * - re-init ring buffer
1810 * - re-init interrupt state
1811 * - re-init display
1812 */
Chris Wilson780f2622016-09-09 14:11:52 +01001813void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001814{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001815 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001816 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001817
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001818 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001819 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001820
Chris Wilson8c185ec2017-03-16 17:13:02 +00001821 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001822 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001823
Chris Wilsond98c52c2016-04-13 17:35:05 +01001824 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001825 if (!i915_gem_unset_wedged(dev_priv))
1826 goto wakeup;
1827
Chris Wilson8af29b02016-09-09 14:11:47 +01001828 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001829
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001830 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001831 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001832 ret = i915_gem_reset_prepare(dev_priv);
1833 if (ret) {
1834 DRM_ERROR("GPU recovery failed\n");
1835 intel_gpu_reset(dev_priv, ALL_ENGINES);
1836 goto error;
1837 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001838
Chris Wilsondc979972016-05-10 14:10:04 +01001839 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001840 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001841 if (ret != -ENODEV)
1842 DRM_ERROR("Failed to reset chip: %i\n", ret);
1843 else
1844 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001845 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001846 }
1847
Chris Wilsond8027092017-02-08 14:30:32 +00001848 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001849 intel_overlay_reset(dev_priv);
1850
Ben Gamari11ed50e2009-09-14 17:48:45 -04001851 /* Ok, now get things going again... */
1852
1853 /*
1854 * Everything depends on having the GTT running, so we need to start
1855 * there. Fortunately we don't need to do this unless we reset the
1856 * chip at a PCI level.
1857 *
1858 * Next we need to restore the context, but we don't use those
1859 * yet either...
1860 *
1861 * Ring buffer needs to be re-initialized in the KMS case, or if X
1862 * was running at the time of the reset (i.e. we weren't VT
1863 * switched away).
1864 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001865 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001866 if (ret) {
1867 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001868 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001869 }
1870
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001871 i915_queue_hangcheck(dev_priv);
1872
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001873finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001874 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001875 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001876
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001877wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001878 clear_bit(I915_RESET_HANDOFF, &error->flags);
1879 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001880 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001881
1882error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001883 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001884 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001885}
1886
David Weinehallc49d13e2016-08-22 13:32:42 +03001887static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001888{
David Weinehallc49d13e2016-08-22 13:32:42 +03001889 struct pci_dev *pdev = to_pci_dev(kdev);
1890 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001891
David Weinehallc49d13e2016-08-22 13:32:42 +03001892 if (!dev) {
1893 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001894 return -ENODEV;
1895 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001896
David Weinehallc49d13e2016-08-22 13:32:42 +03001897 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001898 return 0;
1899
David Weinehallc49d13e2016-08-22 13:32:42 +03001900 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001901}
1902
David Weinehallc49d13e2016-08-22 13:32:42 +03001903static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001904{
David Weinehallc49d13e2016-08-22 13:32:42 +03001905 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001906
1907 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001908 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001909 * requiring our device to be power up. Due to the lack of a
1910 * parent/child relationship we currently solve this with an late
1911 * suspend hook.
1912 *
1913 * FIXME: This should be solved with a special hdmi sink device or
1914 * similar so that power domains can be employed.
1915 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001916 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001917 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001918
David Weinehallc49d13e2016-08-22 13:32:42 +03001919 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001920}
1921
David Weinehallc49d13e2016-08-22 13:32:42 +03001922static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001923{
David Weinehallc49d13e2016-08-22 13:32:42 +03001924 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001925
David Weinehallc49d13e2016-08-22 13:32:42 +03001926 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001927 return 0;
1928
David Weinehallc49d13e2016-08-22 13:32:42 +03001929 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001930}
1931
David Weinehallc49d13e2016-08-22 13:32:42 +03001932static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001933{
David Weinehallc49d13e2016-08-22 13:32:42 +03001934 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001935
David Weinehallc49d13e2016-08-22 13:32:42 +03001936 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001937 return 0;
1938
David Weinehallc49d13e2016-08-22 13:32:42 +03001939 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001940}
1941
David Weinehallc49d13e2016-08-22 13:32:42 +03001942static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001943{
David Weinehallc49d13e2016-08-22 13:32:42 +03001944 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001945
David Weinehallc49d13e2016-08-22 13:32:42 +03001946 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001947 return 0;
1948
David Weinehallc49d13e2016-08-22 13:32:42 +03001949 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001950}
1951
Chris Wilson1f19ac22016-05-14 07:26:32 +01001952/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001953static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001954{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001955 int ret;
1956
1957 ret = i915_pm_suspend(kdev);
1958 if (ret)
1959 return ret;
1960
1961 ret = i915_gem_freeze(kdev_to_i915(kdev));
1962 if (ret)
1963 return ret;
1964
1965 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001966}
1967
David Weinehallc49d13e2016-08-22 13:32:42 +03001968static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001969{
Chris Wilson461fb992016-05-14 07:26:33 +01001970 int ret;
1971
David Weinehallc49d13e2016-08-22 13:32:42 +03001972 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001973 if (ret)
1974 return ret;
1975
David Weinehallc49d13e2016-08-22 13:32:42 +03001976 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001977 if (ret)
1978 return ret;
1979
1980 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001981}
1982
1983/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001984static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001985{
David Weinehallc49d13e2016-08-22 13:32:42 +03001986 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001987}
1988
David Weinehallc49d13e2016-08-22 13:32:42 +03001989static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001990{
David Weinehallc49d13e2016-08-22 13:32:42 +03001991 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001992}
1993
1994/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001995static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001996{
David Weinehallc49d13e2016-08-22 13:32:42 +03001997 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001998}
1999
David Weinehallc49d13e2016-08-22 13:32:42 +03002000static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002001{
David Weinehallc49d13e2016-08-22 13:32:42 +03002002 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002003}
2004
Imre Deakddeea5b2014-05-05 15:19:56 +03002005/*
2006 * Save all Gunit registers that may be lost after a D3 and a subsequent
2007 * S0i[R123] transition. The list of registers needing a save/restore is
2008 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2009 * registers in the following way:
2010 * - Driver: saved/restored by the driver
2011 * - Punit : saved/restored by the Punit firmware
2012 * - No, w/o marking: no need to save/restore, since the register is R/O or
2013 * used internally by the HW in a way that doesn't depend
2014 * keeping the content across a suspend/resume.
2015 * - Debug : used for debugging
2016 *
2017 * We save/restore all registers marked with 'Driver', with the following
2018 * exceptions:
2019 * - Registers out of use, including also registers marked with 'Debug'.
2020 * These have no effect on the driver's operation, so we don't save/restore
2021 * them to reduce the overhead.
2022 * - Registers that are fully setup by an initialization function called from
2023 * the resume path. For example many clock gating and RPS/RC6 registers.
2024 * - Registers that provide the right functionality with their reset defaults.
2025 *
2026 * TODO: Except for registers that based on the above 3 criteria can be safely
2027 * ignored, we save/restore all others, practically treating the HW context as
2028 * a black-box for the driver. Further investigation is needed to reduce the
2029 * saved/restored registers even further, by following the same 3 criteria.
2030 */
2031static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2032{
2033 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2034 int i;
2035
2036 /* GAM 0x4000-0x4770 */
2037 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2038 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2039 s->arb_mode = I915_READ(ARB_MODE);
2040 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2041 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2042
2043 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002044 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002045
2046 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002047 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002048
2049 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2050 s->ecochk = I915_READ(GAM_ECOCHK);
2051 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2052 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2053
2054 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2055
2056 /* MBC 0x9024-0x91D0, 0x8500 */
2057 s->g3dctl = I915_READ(VLV_G3DCTL);
2058 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2059 s->mbctl = I915_READ(GEN6_MBCTL);
2060
2061 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2062 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2063 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2064 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2065 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2066 s->rstctl = I915_READ(GEN6_RSTCTL);
2067 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2068
2069 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2070 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2071 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2072 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2073 s->ecobus = I915_READ(ECOBUS);
2074 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2075 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2076 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2077 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2078 s->rcedata = I915_READ(VLV_RCEDATA);
2079 s->spare2gh = I915_READ(VLV_SPAREG2H);
2080
2081 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2082 s->gt_imr = I915_READ(GTIMR);
2083 s->gt_ier = I915_READ(GTIER);
2084 s->pm_imr = I915_READ(GEN6_PMIMR);
2085 s->pm_ier = I915_READ(GEN6_PMIER);
2086
2087 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002088 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002089
2090 /* GT SA CZ domain, 0x100000-0x138124 */
2091 s->tilectl = I915_READ(TILECTL);
2092 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2093 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2094 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2095 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2096
2097 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2098 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2099 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002100 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002101 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2102
2103 /*
2104 * Not saving any of:
2105 * DFT, 0x9800-0x9EC0
2106 * SARB, 0xB000-0xB1FC
2107 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2108 * PCI CFG
2109 */
2110}
2111
2112static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2113{
2114 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2115 u32 val;
2116 int i;
2117
2118 /* GAM 0x4000-0x4770 */
2119 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2120 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2121 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2122 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2123 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2124
2125 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002126 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002127
2128 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002129 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002130
2131 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2132 I915_WRITE(GAM_ECOCHK, s->ecochk);
2133 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2134 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2135
2136 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2137
2138 /* MBC 0x9024-0x91D0, 0x8500 */
2139 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2140 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2141 I915_WRITE(GEN6_MBCTL, s->mbctl);
2142
2143 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2144 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2145 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2146 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2147 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2148 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2149 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2150
2151 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2152 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2153 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2154 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2155 I915_WRITE(ECOBUS, s->ecobus);
2156 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2157 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2158 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2159 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2160 I915_WRITE(VLV_RCEDATA, s->rcedata);
2161 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2162
2163 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2164 I915_WRITE(GTIMR, s->gt_imr);
2165 I915_WRITE(GTIER, s->gt_ier);
2166 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2167 I915_WRITE(GEN6_PMIER, s->pm_ier);
2168
2169 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002170 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002171
2172 /* GT SA CZ domain, 0x100000-0x138124 */
2173 I915_WRITE(TILECTL, s->tilectl);
2174 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2175 /*
2176 * Preserve the GT allow wake and GFX force clock bit, they are not
2177 * be restored, as they are used to control the s0ix suspend/resume
2178 * sequence by the caller.
2179 */
2180 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2181 val &= VLV_GTLC_ALLOWWAKEREQ;
2182 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2183 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2184
2185 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2186 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2187 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2188 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2189
2190 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2191
2192 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2193 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2194 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002195 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002196 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2197}
2198
Chris Wilson3dd14c02017-04-21 14:58:15 +01002199static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2200 u32 mask, u32 val)
2201{
2202 /* The HW does not like us polling for PW_STATUS frequently, so
2203 * use the sleeping loop rather than risk the busy spin within
2204 * intel_wait_for_register().
2205 *
2206 * Transitioning between RC6 states should be at most 2ms (see
2207 * valleyview_enable_rps) so use a 3ms timeout.
2208 */
2209 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2210 3);
2211}
2212
Imre Deak650ad972014-04-18 16:35:02 +03002213int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2214{
2215 u32 val;
2216 int err;
2217
Imre Deak650ad972014-04-18 16:35:02 +03002218 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2219 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2220 if (force_on)
2221 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2222 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2223
2224 if (!force_on)
2225 return 0;
2226
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002227 err = intel_wait_for_register(dev_priv,
2228 VLV_GTLC_SURVIVABILITY_REG,
2229 VLV_GFX_CLK_STATUS_BIT,
2230 VLV_GFX_CLK_STATUS_BIT,
2231 20);
Imre Deak650ad972014-04-18 16:35:02 +03002232 if (err)
2233 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2234 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2235
2236 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002237}
2238
Imre Deakddeea5b2014-05-05 15:19:56 +03002239static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2240{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002241 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002242 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002243 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002244
2245 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2246 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2247 if (allow)
2248 val |= VLV_GTLC_ALLOWWAKEREQ;
2249 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2250 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2251
Chris Wilson3dd14c02017-04-21 14:58:15 +01002252 mask = VLV_GTLC_ALLOWWAKEACK;
2253 val = allow ? mask : 0;
2254
2255 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002256 if (err)
2257 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002258
Imre Deakddeea5b2014-05-05 15:19:56 +03002259 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002260}
2261
Chris Wilson3dd14c02017-04-21 14:58:15 +01002262static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2263 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002264{
2265 u32 mask;
2266 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002267
2268 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2269 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002270
2271 /*
2272 * RC6 transitioning can be delayed up to 2 msec (see
2273 * valleyview_enable_rps), use 3 msec for safety.
2274 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002275 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002276 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002277 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002278}
2279
2280static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2281{
2282 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2283 return;
2284
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002285 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002286 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2287}
2288
Sagar Kambleebc32822014-08-13 23:07:05 +05302289static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002290{
2291 u32 mask;
2292 int err;
2293
2294 /*
2295 * Bspec defines the following GT well on flags as debug only, so
2296 * don't treat them as hard failures.
2297 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002298 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002299
2300 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2301 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2302
2303 vlv_check_no_gt_access(dev_priv);
2304
2305 err = vlv_force_gfx_clock(dev_priv, true);
2306 if (err)
2307 goto err1;
2308
2309 err = vlv_allow_gt_wake(dev_priv, false);
2310 if (err)
2311 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002313 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302314 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002315
2316 err = vlv_force_gfx_clock(dev_priv, false);
2317 if (err)
2318 goto err2;
2319
2320 return 0;
2321
2322err2:
2323 /* For safety always re-enable waking and disable gfx clock forcing */
2324 vlv_allow_gt_wake(dev_priv, true);
2325err1:
2326 vlv_force_gfx_clock(dev_priv, false);
2327
2328 return err;
2329}
2330
Sagar Kamble016970b2014-08-13 23:07:06 +05302331static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2332 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002333{
Imre Deakddeea5b2014-05-05 15:19:56 +03002334 int err;
2335 int ret;
2336
2337 /*
2338 * If any of the steps fail just try to continue, that's the best we
2339 * can do at this point. Return the first error code (which will also
2340 * leave RPM permanently disabled).
2341 */
2342 ret = vlv_force_gfx_clock(dev_priv, true);
2343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002344 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302345 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002346
2347 err = vlv_allow_gt_wake(dev_priv, true);
2348 if (!ret)
2349 ret = err;
2350
2351 err = vlv_force_gfx_clock(dev_priv, false);
2352 if (!ret)
2353 ret = err;
2354
2355 vlv_check_no_gt_access(dev_priv);
2356
Chris Wilson7c108fd2016-10-24 13:42:18 +01002357 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002358 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002359
2360 return ret;
2361}
2362
David Weinehallc49d13e2016-08-22 13:32:42 +03002363static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002364{
David Weinehallc49d13e2016-08-22 13:32:42 +03002365 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002366 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002367 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002368 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002369
Chris Wilsondc979972016-05-10 14:10:04 +01002370 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002371 return -ENODEV;
2372
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002373 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002374 return -ENODEV;
2375
Paulo Zanoni8a187452013-12-06 20:32:13 -02002376 DRM_DEBUG_KMS("Suspending device\n");
2377
Imre Deak1f814da2015-12-16 02:52:19 +02002378 disable_rpm_wakeref_asserts(dev_priv);
2379
Imre Deakd6102972014-05-07 19:57:49 +03002380 /*
2381 * We are safe here against re-faults, since the fault handler takes
2382 * an RPM reference.
2383 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002384 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002385
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002386 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002387
Imre Deak2eb52522014-11-19 15:30:05 +02002388 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002389
Imre Deak507e1262016-04-20 20:27:54 +03002390 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002391 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002392 bxt_display_core_uninit(dev_priv);
2393 bxt_enable_dc9(dev_priv);
2394 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2395 hsw_enable_pc8(dev_priv);
2396 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2397 ret = vlv_suspend_complete(dev_priv);
2398 }
2399
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002400 if (ret) {
2401 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002402 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002403
Imre Deak1f814da2015-12-16 02:52:19 +02002404 enable_rpm_wakeref_asserts(dev_priv);
2405
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002406 return ret;
2407 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002408
Hans de Goede68f60942017-02-10 11:28:01 +01002409 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002410
2411 enable_rpm_wakeref_asserts(dev_priv);
2412 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002413
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002414 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002415 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2416
Paulo Zanoni8a187452013-12-06 20:32:13 -02002417 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002418
2419 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002420 * FIXME: We really should find a document that references the arguments
2421 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002422 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002423 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002424 /*
2425 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2426 * being detected, and the call we do at intel_runtime_resume()
2427 * won't be able to restore them. Since PCI_D3hot matches the
2428 * actual specification and appears to be working, use it.
2429 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002430 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002431 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002432 /*
2433 * current versions of firmware which depend on this opregion
2434 * notification have repurposed the D1 definition to mean
2435 * "runtime suspended" vs. what you would normally expect (D3)
2436 * to distinguish it from notifications that might be sent via
2437 * the suspend path.
2438 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002439 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002440 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002441
Mika Kuoppala59bad942015-01-16 11:34:40 +02002442 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002443
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002444 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002445 intel_hpd_poll_init(dev_priv);
2446
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002447 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448 return 0;
2449}
2450
David Weinehallc49d13e2016-08-22 13:32:42 +03002451static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002452{
David Weinehallc49d13e2016-08-22 13:32:42 +03002453 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002454 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002455 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002456 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002457
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002458 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002459 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002460
2461 DRM_DEBUG_KMS("Resuming device\n");
2462
Imre Deak1f814da2015-12-16 02:52:19 +02002463 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2464 disable_rpm_wakeref_asserts(dev_priv);
2465
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002466 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002467 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002468 if (intel_uncore_unclaimed_mmio(dev_priv))
2469 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002470
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002471 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002472
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002473 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002474 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302475
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002476 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002477 bxt_disable_dc9(dev_priv);
2478 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002479 if (dev_priv->csr.dmc_payload &&
2480 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2481 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002482 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002483 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002484 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002485 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002486 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002487
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002488 /*
2489 * No point of rolling back things in case of an error, as the best
2490 * we can do is to hope that things will still work (and disable RPM).
2491 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002492 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002493 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002494
Daniel Vetterb9632912014-09-30 10:56:44 +02002495 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002496
2497 /*
2498 * On VLV/CHV display interrupts are part of the display
2499 * power well, so hpd is reinitialized from there. For
2500 * everyone else do it here.
2501 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002502 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002503 intel_hpd_init(dev_priv);
2504
Imre Deak1f814da2015-12-16 02:52:19 +02002505 enable_rpm_wakeref_asserts(dev_priv);
2506
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002507 if (ret)
2508 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2509 else
2510 DRM_DEBUG_KMS("Device resumed\n");
2511
2512 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002513}
2514
Chris Wilson42f55512016-06-24 14:00:26 +01002515const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002516 /*
2517 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2518 * PMSG_RESUME]
2519 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002520 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002521 .suspend_late = i915_pm_suspend_late,
2522 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002523 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002524
2525 /*
2526 * S4 event handlers
2527 * @freeze, @freeze_late : called (1) before creating the
2528 * hibernation image [PMSG_FREEZE] and
2529 * (2) after rebooting, before restoring
2530 * the image [PMSG_QUIESCE]
2531 * @thaw, @thaw_early : called (1) after creating the hibernation
2532 * image, before writing it [PMSG_THAW]
2533 * and (2) after failing to create or
2534 * restore the image [PMSG_RECOVER]
2535 * @poweroff, @poweroff_late: called after writing the hibernation
2536 * image, before rebooting [PMSG_HIBERNATE]
2537 * @restore, @restore_early : called after rebooting and restoring the
2538 * hibernation image [PMSG_RESTORE]
2539 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002540 .freeze = i915_pm_freeze,
2541 .freeze_late = i915_pm_freeze_late,
2542 .thaw_early = i915_pm_thaw_early,
2543 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002544 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002545 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002546 .restore_early = i915_pm_restore_early,
2547 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002548
2549 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002550 .runtime_suspend = intel_runtime_suspend,
2551 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002552};
2553
Laurent Pinchart78b68552012-05-17 13:27:22 +02002554static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002555 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002556 .open = drm_gem_vm_open,
2557 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558};
2559
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002560static const struct file_operations i915_driver_fops = {
2561 .owner = THIS_MODULE,
2562 .open = drm_open,
2563 .release = drm_release,
2564 .unlocked_ioctl = drm_ioctl,
2565 .mmap = drm_gem_mmap,
2566 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002567 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002568 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002569 .llseek = noop_llseek,
2570};
2571
Chris Wilson0673ad42016-06-24 14:00:22 +01002572static int
2573i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2574 struct drm_file *file)
2575{
2576 return -ENODEV;
2577}
2578
2579static const struct drm_ioctl_desc i915_ioctls[] = {
2580 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2581 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2582 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2583 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2584 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2585 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2587 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2589 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2590 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2591 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2592 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2593 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2594 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2595 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2596 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2597 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002599 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002600 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2607 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2608 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2612 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002615 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2616 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002617 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2619 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2622 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2623 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2624 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2625 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2626 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2627 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2628 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2629 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2630 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2631 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002632 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002633};
2634
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002636 /* Don't use MTRRs here; the Xserver or userspace app should
2637 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002638 */
Eric Anholt673a3942008-07-30 12:06:12 -07002639 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002640 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002641 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002642 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002643 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002644 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002645 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002646 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002647
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002648 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002649 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002650 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002651
2652 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2653 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2654 .gem_prime_export = i915_gem_prime_export,
2655 .gem_prime_import = i915_gem_prime_import,
2656
Dave Airlieff72145b2011-02-07 12:16:14 +10002657 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002658 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002659 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002661 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002662 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002663 .name = DRIVER_NAME,
2664 .desc = DRIVER_DESC,
2665 .date = DRIVER_DATE,
2666 .major = DRIVER_MAJOR,
2667 .minor = DRIVER_MINOR,
2668 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002670
2671#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2672#include "selftests/mock_drm.c"
2673#endif