blob: e4c57a3981b35ec78409a546762af75cc482320d [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Ben Widawsky40521052012-06-04 14:42:43 -070093/* This is a HW constraint. The value below is the largest known requirement
94 * I've seen in a spec to date, and that was a workaround for a non-shipping
95 * part. It should be safe to decrease this, but it's more future proof as is.
96 */
Ben Widawskyb731d332013-12-06 14:10:59 -080097#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070099
Ben Widawskyb731d332013-12-06 14:10:59 -0800100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
Ben Widawsky254f9652012-06-04 14:42:42 -0700108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700120 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700121 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700122 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700125 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
Mika Kuoppaladce32712013-04-30 13:30:33 +0300136void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700137{
Oscar Mateo273497e2014-05-22 14:13:37 +0100138 struct intel_context *ctx = container_of(ctx_ref,
Daniel Vetterae6c4802014-08-06 15:04:53 +0200139 typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700140
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000141 trace_i915_context_free(ctx);
142
Daniel Vetterae6c4802014-08-06 15:04:53 +0200143 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100144 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Ben Widawsky2f295792014-07-01 11:17:47 -0700148 if (ctx->legacy_hw_ctx.rcs_state)
149 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800150 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700151 kfree(ctx);
152}
153
Oscar Mateo8c8579172014-07-24 17:04:14 +0100154struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100155i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
156{
157 struct drm_i915_gem_object *obj;
158 int ret;
159
Chris Wilson149c86e2015-04-07 16:21:11 +0100160 obj = i915_gem_object_create_stolen(dev, size);
161 if (obj == NULL)
162 obj = i915_gem_alloc_object(dev, size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100163 if (obj == NULL)
164 return ERR_PTR(-ENOMEM);
165
166 /*
167 * Try to make the context utilize L3 as well as LLC.
168 *
169 * On VLV we don't have L3 controls in the PTEs so we
170 * shouldn't touch the cache level, especially as that
171 * would make the object snooped which might have a
172 * negative performance impact.
173 */
174 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
175 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
176 /* Failure shouldn't ever happen this early */
177 if (WARN_ON(ret)) {
178 drm_gem_object_unreference(&obj->base);
179 return ERR_PTR(ret);
180 }
181 }
182
183 return obj;
184}
185
Oscar Mateo273497e2014-05-22 14:13:37 +0100186static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800187__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200188 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700189{
190 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100191 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800192 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700193
Ben Widawskyf94982b2012-11-10 10:56:04 -0800194 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700195 if (ctx == NULL)
196 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700197
Mika Kuoppaladce32712013-04-30 13:30:33 +0300198 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700199 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700200
Chris Wilson691e6412014-04-09 09:07:36 +0100201 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100202 struct drm_i915_gem_object *obj =
203 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
204 if (IS_ERR(obj)) {
205 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100206 goto err_out;
207 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100208 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100209 }
210
211 /* Default context will never have a file_priv */
212 if (file_priv != NULL) {
213 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100214 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100215 if (ret < 0)
216 goto err_out;
217 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100218 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300219
220 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100221 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700222 /* NB: Mark all slices as needing a remap so that when the context first
223 * loads it will restore whatever remap state already exists. If there
224 * is no remap info, it will be a NOP. */
225 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700226
Chris Wilson676fa572014-12-24 08:13:39 -0800227 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
228
Ben Widawsky146937e2012-06-29 10:30:39 -0700229 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700230
231err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300232 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700233 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700234}
235
Ben Widawsky254f9652012-06-04 14:42:42 -0700236/**
237 * The default context needs to exist per ring that uses contexts. It stores the
238 * context state of the GPU for applications that don't utilize HW contexts, as
239 * well as an idle case.
240 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100241static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800242i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200243 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700244{
Chris Wilson42c3b602014-01-23 19:40:02 +0000245 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100246 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800247 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700248
Ben Widawskyb731d332013-12-06 14:10:59 -0800249 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700250
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800251 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700252 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800253 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700254
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100255 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000256 /* We may need to do things with the shrinker which
257 * require us to immediately switch back to the default
258 * context. This can cause a problem as pinning the
259 * default context also requires GTT space which may not
260 * be available. To avoid this we always pin the default
261 * context.
262 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100263 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100264 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000265 if (ret) {
266 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
267 goto err_destroy;
268 }
269 }
270
Daniel Vetterd624d862014-08-06 15:04:54 +0200271 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200272 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800273
274 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800275 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
276 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800277 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000278 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200279 }
280
281 ctx->ppgtt = ppgtt;
282 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800283
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000284 trace_i915_context_create(ctx);
285
Ben Widawskya45d0f62013-12-06 14:11:05 -0800286 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100287
Chris Wilson42c3b602014-01-23 19:40:02 +0000288err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100289 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
290 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100291err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300292 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800293 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700294}
295
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800296void i915_gem_context_reset(struct drm_device *dev)
297{
298 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800299 int i;
300
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000301 if (i915.enable_execlists) {
302 struct intel_context *ctx;
303
304 list_for_each_entry(ctx, &dev_priv->context_list, link) {
305 intel_lr_context_reset(dev, ctx);
306 }
307
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100308 return;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000309 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100310
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800311 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100312 struct intel_engine_cs *ring = &dev_priv->ring[i];
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100313 struct intel_context *lctx = ring->last_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800314
McAulay, Alistair6689c162014-08-15 18:51:35 +0100315 if (lctx) {
316 if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
317 i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800318
McAulay, Alistair6689c162014-08-15 18:51:35 +0100319 i915_gem_context_unreference(lctx);
320 ring->last_context = NULL;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800321 }
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800322 }
323}
324
Ben Widawsky8245be32013-11-06 13:56:29 -0200325int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700326{
327 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100328 struct intel_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800329 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700330
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800331 /* Init should only be called once per module load. Eventually the
332 * restriction on the context_disabled check can be loosened. */
333 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200334 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700335
Oscar Mateoede7d422014-07-24 17:04:12 +0100336 if (i915.enable_execlists) {
337 /* NB: intentionally left blank. We will allocate our own
338 * backing objects as we need them, thank you very much */
339 dev_priv->hw_context_size = 0;
340 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100341 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
342 if (dev_priv->hw_context_size > (1<<20)) {
343 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
344 dev_priv->hw_context_size);
345 dev_priv->hw_context_size = 0;
346 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700347 }
348
Daniel Vetterd624d862014-08-06 15:04:54 +0200349 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100350 if (IS_ERR(ctx)) {
351 DRM_ERROR("Failed to create default global context (error %ld)\n",
352 PTR_ERR(ctx));
353 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700354 }
355
Oscar Mateoede7d422014-07-24 17:04:12 +0100356 for (i = 0; i < I915_NUM_RINGS; i++) {
357 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800358
Oscar Mateoede7d422014-07-24 17:04:12 +0100359 /* NB: RCS will hold a ref for all rings */
360 ring->default_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100361 }
362
363 DRM_DEBUG_DRIVER("%s context support initialized\n",
364 i915.enable_execlists ? "LR" :
365 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200366 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700367}
368
369void i915_gem_context_fini(struct drm_device *dev)
370{
371 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100372 struct intel_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800373 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700374
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100375 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100376 /* The only known way to stop the gpu from accessing the hw context is
377 * to reset it. Do this as the very last operation to avoid confusing
378 * other code, leading to spurious errors. */
379 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700380
Chris Wilson691e6412014-04-09 09:07:36 +0100381 /* When default context is created and switched to, base object refcount
382 * will be 2 (+1 from object creation and +1 from do_switch()).
383 * i915_gem_context_fini() will be called after gpu_idle() has switched
384 * to default context. So we need to unreference the base object once
385 * to offset the do_switch part, so that i915_gem_context_unreference()
386 * can then free the base object correctly. */
387 WARN_ON(!dev_priv->ring[RCS].last_context);
388 if (dev_priv->ring[RCS].last_context == dctx) {
389 /* Fake switch to NULL context */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100390 WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
391 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Chris Wilson691e6412014-04-09 09:07:36 +0100392 i915_gem_context_unreference(dctx);
393 dev_priv->ring[RCS].last_context = NULL;
394 }
Chris Wilsond3b448d2014-05-16 18:59:00 +0100395
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100396 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800397 }
398
399 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100400 struct intel_engine_cs *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800401
402 if (ring->last_context)
403 i915_gem_context_unreference(ring->last_context);
404
405 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800406 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700407 }
408
Mika Kuoppaladce32712013-04-30 13:30:33 +0300409 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700410}
411
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800412int i915_gem_context_enable(struct drm_i915_private *dev_priv)
413{
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100414 struct intel_engine_cs *ring;
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800415 int ret, i;
416
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800417 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800418
Thomas Daniele7778be2014-12-02 12:50:48 +0000419 if (i915.enable_execlists) {
420 for_each_ring(ring, dev_priv, i) {
421 if (ring->init_context) {
422 ret = ring->init_context(ring,
423 ring->default_context);
424 if (ret) {
425 DRM_ERROR("ring init context: %d\n",
426 ret);
427 return ret;
428 }
429 }
430 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100431
Thomas Daniele7778be2014-12-02 12:50:48 +0000432 } else
433 for_each_ring(ring, dev_priv, i) {
434 ret = i915_switch_context(ring, ring->default_context);
435 if (ret)
436 return ret;
437 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800438
439 return 0;
440}
441
Ben Widawsky40521052012-06-04 14:42:43 -0700442static int context_idr_cleanup(int id, void *p, void *data)
443{
Oscar Mateo273497e2014-05-22 14:13:37 +0100444 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700445
Mika Kuoppaladce32712013-04-30 13:30:33 +0300446 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700447 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700448}
449
Ben Widawskye422b882013-12-06 14:10:58 -0800450int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
451{
452 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100453 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800454
455 idr_init(&file_priv->context_idr);
456
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800457 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200458 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800459 mutex_unlock(&dev->struct_mutex);
460
Oscar Mateof83d6512014-05-22 14:13:38 +0100461 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800462 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100463 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800464 }
465
Ben Widawskye422b882013-12-06 14:10:58 -0800466 return 0;
467}
468
Ben Widawsky254f9652012-06-04 14:42:42 -0700469void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
470{
Ben Widawsky40521052012-06-04 14:42:43 -0700471 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700472
Daniel Vetter73c273e2012-06-19 20:27:39 +0200473 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700474 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700475}
476
Oscar Mateo273497e2014-05-22 14:13:37 +0100477struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700478i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
479{
Oscar Mateo273497e2014-05-22 14:13:37 +0100480 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000481
Oscar Mateo273497e2014-05-22 14:13:37 +0100482 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000483 if (!ctx)
484 return ERR_PTR(-ENOENT);
485
486 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700487}
Ben Widawskye0556842012-06-04 14:42:46 -0700488
489static inline int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100490mi_set_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100491 struct intel_context *new_context,
Ben Widawskye0556842012-06-04 14:42:46 -0700492 u32 hw_flags)
493{
Ben Widawskye80f14b2014-08-18 10:35:28 -0700494 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000495 const int num_rings =
496 /* Use an extended w/a on ivb+ if signalling from other rings */
497 i915_semaphore_is_enabled(ring->dev) ?
498 hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 :
499 0;
500 int len, i, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700501
Ben Widawsky12b02862012-06-04 14:42:50 -0700502 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
503 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
504 * explicitly, so we rely on the value at ring init, stored in
505 * itlb_before_ctx_switch.
506 */
Ben Widawsky057f6a82014-04-02 22:30:23 -0700507 if (IS_GEN6(ring->dev)) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100508 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700509 if (ret)
510 return ret;
511 }
512
Ben Widawskye80f14b2014-08-18 10:35:28 -0700513 /* These flags are for resource streamer on HSW+ */
514 if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8)
515 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
516
Chris Wilson2c550182014-12-16 10:02:27 +0000517
518 len = 4;
519 if (INTEL_INFO(ring->dev)->gen >= 7)
520 len += 2 + (num_rings ? 4*num_rings + 2 : 0);
521
522 ret = intel_ring_begin(ring, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700523 if (ret)
524 return ret;
525
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300526 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilson2c550182014-12-16 10:02:27 +0000527 if (INTEL_INFO(ring->dev)->gen >= 7) {
Ben Widawskye37ec392012-06-04 14:42:48 -0700528 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000529 if (num_rings) {
530 struct intel_engine_cs *signaller;
531
532 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
533 for_each_ring(signaller, to_i915(ring->dev), i) {
534 if (signaller == ring)
535 continue;
536
537 intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
538 intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
539 }
540 }
541 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700542
Ben Widawskye0556842012-06-04 14:42:46 -0700543 intel_ring_emit(ring, MI_NOOP);
544 intel_ring_emit(ring, MI_SET_CONTEXT);
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100545 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700546 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200547 /*
548 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
549 * WaMiSetContext_Hang:snb,ivb,vlv
550 */
Ben Widawskye0556842012-06-04 14:42:46 -0700551 intel_ring_emit(ring, MI_NOOP);
552
Chris Wilson2c550182014-12-16 10:02:27 +0000553 if (INTEL_INFO(ring->dev)->gen >= 7) {
554 if (num_rings) {
555 struct intel_engine_cs *signaller;
556
557 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
558 for_each_ring(signaller, to_i915(ring->dev), i) {
559 if (signaller == ring)
560 continue;
561
562 intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
563 intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
564 }
565 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700566 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000567 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700568
Ben Widawskye0556842012-06-04 14:42:46 -0700569 intel_ring_advance(ring);
570
571 return ret;
572}
573
Ben Widawsky317b4e92015-03-16 16:00:55 +0000574static inline bool should_skip_switch(struct intel_engine_cs *ring,
575 struct intel_context *from,
576 struct intel_context *to)
577{
Ben Widawsky563222a2015-03-19 12:53:28 +0000578 struct drm_i915_private *dev_priv = ring->dev->dev_private;
579
580 if (to->remap_slice)
581 return false;
582
583 if (to->ppgtt) {
584 if (from == to && !test_bit(ring->id,
585 &to->ppgtt->pd_dirty_rings))
586 return true;
587 } else if (dev_priv->mm.aliasing_ppgtt) {
588 if (from == to && !test_bit(ring->id,
589 &dev_priv->mm.aliasing_ppgtt->pd_dirty_rings))
590 return true;
591 }
Ben Widawsky317b4e92015-03-16 16:00:55 +0000592
593 return false;
594}
595
596static bool
597needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to)
598{
599 struct drm_i915_private *dev_priv = ring->dev->dev_private;
600
601 if (!to->ppgtt)
602 return false;
603
604 if (INTEL_INFO(ring->dev)->gen < 8)
605 return true;
606
607 if (ring != &dev_priv->ring[RCS])
608 return true;
609
610 return false;
611}
612
613static bool
Ben Widawsky6702cf12015-03-16 16:00:58 +0000614needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to,
615 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000616{
617 struct drm_i915_private *dev_priv = ring->dev->dev_private;
618
619 if (!to->ppgtt)
620 return false;
621
622 if (!IS_GEN8(ring->dev))
623 return false;
624
625 if (ring != &dev_priv->ring[RCS])
626 return false;
627
Ben Widawsky6702cf12015-03-16 16:00:58 +0000628 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000629 return true;
630
631 return false;
632}
633
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100634static int do_switch(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100635 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700636{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800637 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100638 struct intel_context *from = ring->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700639 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100640 bool uninitialized = false;
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100641 struct i915_vma *vma;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700642 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700643
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800644 if (from != NULL && ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100645 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
646 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800647 }
Ben Widawskye0556842012-06-04 14:42:46 -0700648
Ben Widawsky317b4e92015-03-16 16:00:55 +0000649 if (should_skip_switch(ring, from, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100650 return 0;
651
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800652 /* Trying to pin first makes error handling easier. */
653 if (ring == &dev_priv->ring[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100654 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100655 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800656 if (ret)
657 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800658 }
659
Daniel Vetteracc240d2013-12-05 15:42:34 +0100660 /*
661 * Pin can switch back to the default context if we end up calling into
662 * evict_everything - as a last ditch gtt defrag effort that also
663 * switches to the default context. Hence we need to reload from here.
664 */
665 from = ring->last_context;
666
Ben Widawsky317b4e92015-03-16 16:00:55 +0000667 if (needs_pd_load_pre(ring, to)) {
668 /* Older GENs and non render rings still want the load first,
669 * "PP_DCLV followed by PP_DIR_BASE register through Load
670 * Register Immediate commands in Ring Buffer before submitting
671 * a context."*/
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000672 trace_switch_mm(ring, to);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100673 ret = to->ppgtt->switch_mm(to->ppgtt, ring);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800674 if (ret)
675 goto unpin_out;
Ben Widawsky563222a2015-03-19 12:53:28 +0000676
677 /* Doing a PD load always reloads the page dirs */
678 clear_bit(ring->id, &to->ppgtt->pd_dirty_rings);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800679 }
680
681 if (ring != &dev_priv->ring[RCS]) {
682 if (from)
683 i915_gem_context_unreference(from);
684 goto done;
685 }
686
Daniel Vetteracc240d2013-12-05 15:42:34 +0100687 /*
688 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100689 * that thanks to write = false in this call and us not setting any gpu
690 * write domains when putting a context object onto the active list
691 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100692 *
693 * XXX: We need a real interface to do this instead of trickery.
694 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100695 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800696 if (ret)
697 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100698
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100699 vma = i915_gem_obj_to_ggtt(to->legacy_hw_ctx.rcs_state);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000700 if (!(vma->bound & GLOBAL_BIND)) {
701 ret = i915_vma_bind(vma,
702 to->legacy_hw_ctx.rcs_state->cache_level,
703 GLOBAL_BIND);
704 /* This shouldn't ever fail. */
705 if (WARN_ONCE(ret, "GGTT context bind failed!"))
706 goto unpin_out;
707 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200708
Ben Widawsky6702cf12015-03-16 16:00:58 +0000709 if (!to->legacy_hw_ctx.initialized) {
Ben Widawskye0556842012-06-04 14:42:46 -0700710 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawsky6702cf12015-03-16 16:00:58 +0000711 /* NB: If we inhibit the restore, the context is not allowed to
712 * die because future work may end up depending on valid address
713 * space. This means we must enforce that a page table load
714 * occur when this occurs. */
715 } else if (to->ppgtt &&
716 test_and_clear_bit(ring->id, &to->ppgtt->pd_dirty_rings))
Ben Widawsky563222a2015-03-19 12:53:28 +0000717 hw_flags |= MI_FORCE_RESTORE;
Ben Widawskye0556842012-06-04 14:42:46 -0700718
Ben Widawsky6702cf12015-03-16 16:00:58 +0000719 /* We should never emit switch_mm more than once */
720 WARN_ON(needs_pd_load_pre(ring, to) &&
721 needs_pd_load_post(ring, to, hw_flags));
722
Ben Widawskye0556842012-06-04 14:42:46 -0700723 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800724 if (ret)
725 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700726
Ben Widawsky6702cf12015-03-16 16:00:58 +0000727 /* GEN8 does *not* require an explicit reload if the PDPs have been
728 * setup, and we do not wish to move them.
729 */
730 if (needs_pd_load_post(ring, to, hw_flags)) {
Ben Widawsky317b4e92015-03-16 16:00:55 +0000731 trace_switch_mm(ring, to);
732 ret = to->ppgtt->switch_mm(to->ppgtt, ring);
733 /* The hardware context switch is emitted, but we haven't
734 * actually changed the state - so it's probably safe to bail
735 * here. Still, let the user know something dangerous has
736 * happened.
737 */
738 if (ret) {
739 DRM_ERROR("Failed to change address space on context switch\n");
740 goto unpin_out;
741 }
742 }
743
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700744 for (i = 0; i < MAX_L3_SLICES; i++) {
745 if (!(to->remap_slice & (1<<i)))
746 continue;
747
748 ret = i915_gem_l3_remap(ring, i);
749 /* If it failed, try again next round */
750 if (ret)
751 DRM_DEBUG_DRIVER("L3 remapping failed\n");
752 else
753 to->remap_slice &= ~(1<<i);
754 }
755
Ben Widawskye0556842012-06-04 14:42:46 -0700756 /* The backing object for the context is done after switching to the
757 * *next* context. Therefore we cannot retire the previous context until
758 * the next context has already started running. In fact, the below code
759 * is a bit suboptimal because the retiring can occur simply after the
760 * MI_SET_CONTEXT instead of when the next seqno has completed.
761 */
Chris Wilson112522f2013-05-02 16:48:07 +0300762 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100763 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
764 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700765 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
766 * whole damn pipeline, we don't need to explicitly mark the
767 * object dirty. The only exception is that the context must be
768 * correct in case the object gets swapped out. Ideally we'd be
769 * able to defer doing this until we know the object would be
770 * swapped, but there is no way to do that yet.
771 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100772 from->legacy_hw_ctx.rcs_state->dirty = 1;
John Harrison41c52412014-11-24 18:49:43 +0000773 BUG_ON(i915_gem_request_get_ring(
774 from->legacy_hw_ctx.rcs_state->last_read_req) != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100775
Chris Wilsonc0321e22013-08-26 19:50:53 -0300776 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100777 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300778 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700779 }
780
Ben Widawsky6702cf12015-03-16 16:00:58 +0000781 uninitialized = !to->legacy_hw_ctx.initialized;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100782 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100783
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800784done:
Chris Wilson112522f2013-05-02 16:48:07 +0300785 i915_gem_context_reference(to);
786 ring->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700787
Chris Wilson967ab6b2014-05-30 14:16:30 +0100788 if (uninitialized) {
Arun Siluvery86d7f232014-08-26 14:44:50 +0100789 if (ring->init_context) {
Michel Thierry771b9a52014-11-11 16:47:33 +0000790 ret = ring->init_context(ring, to);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100791 if (ret)
792 DRM_ERROR("ring init context: %d\n", ret);
793 }
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300794 }
795
Ben Widawskye0556842012-06-04 14:42:46 -0700796 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800797
798unpin_out:
799 if (ring->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100800 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800801 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700802}
803
804/**
805 * i915_switch_context() - perform a GPU context switch.
806 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000807 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700808 *
809 * The context life cycle is simple. The context refcount is incremented and
810 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100811 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700812 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100813 *
814 * This function should not be used in execlists mode. Instead the context is
815 * switched by writing to the ELSP and requests keep a reference to their
816 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700817 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100818int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +0100819 struct intel_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700820{
821 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700822
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100823 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800824 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
825
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100826 if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Chris Wilson691e6412014-04-09 09:07:36 +0100827 if (to != ring->last_context) {
828 i915_gem_context_reference(to);
829 if (ring->last_context)
830 i915_gem_context_unreference(ring->last_context);
831 ring->last_context = to;
832 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800833 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200834 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800835
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800836 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700837}
Ben Widawsky84624812012-06-04 14:42:54 -0700838
Oscar Mateoec3e9962014-07-24 17:04:18 +0100839static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100840{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100841 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100842}
843
Ben Widawsky84624812012-06-04 14:42:54 -0700844int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
845 struct drm_file *file)
846{
Ben Widawsky84624812012-06-04 14:42:54 -0700847 struct drm_i915_gem_context_create *args = data;
848 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100849 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700850 int ret;
851
Oscar Mateoec3e9962014-07-24 17:04:18 +0100852 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200853 return -ENODEV;
854
Ben Widawsky84624812012-06-04 14:42:54 -0700855 ret = i915_mutex_lock_interruptible(dev);
856 if (ret)
857 return ret;
858
Daniel Vetterd624d862014-08-06 15:04:54 +0200859 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700860 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300861 if (IS_ERR(ctx))
862 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700863
Oscar Mateo821d66d2014-07-03 16:28:00 +0100864 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700865 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
866
Dan Carpenterbe636382012-07-17 09:44:49 +0300867 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700868}
869
870int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
871 struct drm_file *file)
872{
873 struct drm_i915_gem_context_destroy *args = data;
874 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100875 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700876 int ret;
877
Oscar Mateo821d66d2014-07-03 16:28:00 +0100878 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800879 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800880
Ben Widawsky84624812012-06-04 14:42:54 -0700881 ret = i915_mutex_lock_interruptible(dev);
882 if (ret)
883 return ret;
884
885 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000886 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700887 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000888 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700889 }
890
Oscar Mateo821d66d2014-07-03 16:28:00 +0100891 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300892 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700893 mutex_unlock(&dev->struct_mutex);
894
895 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
896 return 0;
897}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800898
899int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
900 struct drm_file *file)
901{
902 struct drm_i915_file_private *file_priv = file->driver_priv;
903 struct drm_i915_gem_context_param *args = data;
904 struct intel_context *ctx;
905 int ret;
906
907 ret = i915_mutex_lock_interruptible(dev);
908 if (ret)
909 return ret;
910
911 ctx = i915_gem_context_get(file_priv, args->ctx_id);
912 if (IS_ERR(ctx)) {
913 mutex_unlock(&dev->struct_mutex);
914 return PTR_ERR(ctx);
915 }
916
917 args->size = 0;
918 switch (args->param) {
919 case I915_CONTEXT_PARAM_BAN_PERIOD:
920 args->value = ctx->hang_stats.ban_period_seconds;
921 break;
922 default:
923 ret = -EINVAL;
924 break;
925 }
926 mutex_unlock(&dev->struct_mutex);
927
928 return ret;
929}
930
931int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
932 struct drm_file *file)
933{
934 struct drm_i915_file_private *file_priv = file->driver_priv;
935 struct drm_i915_gem_context_param *args = data;
936 struct intel_context *ctx;
937 int ret;
938
939 ret = i915_mutex_lock_interruptible(dev);
940 if (ret)
941 return ret;
942
943 ctx = i915_gem_context_get(file_priv, args->ctx_id);
944 if (IS_ERR(ctx)) {
945 mutex_unlock(&dev->struct_mutex);
946 return PTR_ERR(ctx);
947 }
948
949 switch (args->param) {
950 case I915_CONTEXT_PARAM_BAN_PERIOD:
951 if (args->size)
952 ret = -EINVAL;
953 else if (args->value < ctx->hang_stats.ban_period_seconds &&
954 !capable(CAP_SYS_ADMIN))
955 ret = -EPERM;
956 else
957 ctx->hang_stats.ban_period_seconds = args->value;
958 break;
959 default:
960 ret = -EINVAL;
961 break;
962 }
963 mutex_unlock(&dev->struct_mutex);
964
965 return ret;
966}