blob: 8d4a60dcb32acb8ea7f8229905b207ad80cd8e5a [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Sara Sharon26d535a2015-04-28 12:56:54 +03004 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Sara Sharonbce97732016-01-25 18:14:49 +02005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachd01c5362015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#include <linux/sched.h>
32#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070033#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034
Johannes Berg1b29dc92012-03-06 13:30:50 -080035#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070036#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020037#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070039
40/******************************************************************************
41 *
42 * RX path functions
43 *
44 ******************************************************************************/
45
46/*
47 * Rx theory of operation
48 *
49 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
50 * each of which point to Receive Buffers to be filled by the NIC. These get
51 * used not only for Rx frames, but for any command response or notification
52 * from the NIC. The driver and NIC manage the Rx buffers by means
53 * of indexes into the circular buffer.
54 *
55 * Rx Queue Indexes
56 * The host/firmware share two index registers for managing the Rx buffers.
57 *
58 * The READ index maps to the first position that the firmware may be writing
59 * to -- the driver can read up to (but not including) this position and get
60 * good data.
61 * The READ index is managed by the firmware once the card is enabled.
62 *
63 * The WRITE index maps to the last position the driver has read from -- the
64 * position preceding WRITE is the last slot the firmware can place a packet.
65 *
66 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
67 * WRITE = READ.
68 *
69 * During initialization, the host sets up the READ queue position to the first
70 * INDEX position, and WRITE to the last (READ - 1 wrapped)
71 *
72 * When the firmware places a packet in a buffer, it will advance the READ index
73 * and fire the RX interrupt. The driver can then query the READ index and
74 * process as many packets as possible, moving the WRITE index forward as it
75 * resets the Rx queue buffers with new memory.
76 *
77 * The management in the driver is as follows:
Sara Sharon26d535a2015-04-28 12:56:54 +030078 * + A list of pre-allocated RBDs is stored in iwl->rxq->rx_free.
79 * When the interrupt handler is called, the request is processed.
80 * The page is either stolen - transferred to the upper layer
81 * or reused - added immediately to the iwl->rxq->rx_free list.
82 * + When the page is stolen - the driver updates the matching queue's used
83 * count, detaches the RBD and transfers it to the queue used list.
84 * When there are two used RBDs - they are transferred to the allocator empty
85 * list. Work is then scheduled for the allocator to start allocating
86 * eight buffers.
87 * When there are another 6 used RBDs - they are transferred to the allocator
88 * empty list and the driver tries to claim the pre-allocated buffers and
89 * add them to iwl->rxq->rx_free. If it fails - it continues to claim them
90 * until ready.
91 * When there are 8+ buffers in the free list - either from allocation or from
92 * 8 reused unstolen pages - restock is called to update the FW and indexes.
93 * + In order to make sure the allocator always has RBDs to use for allocation
94 * the allocator has initial pool in the size of num_queues*(8-2) - the
95 * maximum missing RBDs per allocation request (request posted with 2
96 * empty RBDs, there is no guarantee when the other 6 RBDs are supplied).
97 * The queues supplies the recycle of the rest of the RBDs.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070098 * + A received packet is processed and handed to the kernel network stack,
99 * detached from the iwl->rxq. The driver 'processed' index is updated.
Sara Sharon26d535a2015-04-28 12:56:54 +0300100 * + If there are no allocated buffers in iwl->rxq->rx_free,
Johannes Berg2bfb5092012-12-27 21:43:48 +0100101 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
102 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700103 *
104 *
105 * Driver sequence:
106 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200107 * iwl_rxq_alloc() Allocates rx_free
108 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
Sara Sharon26d535a2015-04-28 12:56:54 +0300109 * iwl_pcie_rxq_restock.
110 * Used only during initialization.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200111 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 * queue, updates firmware pointers, and updates
Sara Sharon26d535a2015-04-28 12:56:54 +0300113 * the WRITE index.
114 * iwl_pcie_rx_allocator() Background work for allocating pages.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700115 *
116 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200117 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700118 * READ INDEX, detaching the SKB from the pool.
119 * Moves the packet buffer from queue to rx_used.
Sara Sharon26d535a2015-04-28 12:56:54 +0300120 * Posts and claims requests to the allocator.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200121 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700122 * slots.
Sara Sharon26d535a2015-04-28 12:56:54 +0300123 *
124 * RBD life-cycle:
125 *
126 * Init:
127 * rxq.pool -> rxq.rx_used -> rxq.rx_free -> rxq.queue
128 *
129 * Regular Receive interrupt:
130 * Page Stolen:
131 * rxq.queue -> rxq.rx_used -> allocator.rbd_empty ->
132 * allocator.rbd_allocated -> rxq.rx_free -> rxq.queue
133 * Page not Stolen:
134 * rxq.queue -> rxq.rx_free -> rxq.queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700135 * ...
136 *
137 */
138
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200139/*
140 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700141 */
Johannes Bergfecba092013-06-20 21:56:49 +0200142static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143{
Sara Sharon96a64972015-12-23 15:10:03 +0200144 /* Make sure rx queue size is a power of 2 */
145 WARN_ON(rxq->queue_size & (rxq->queue_size - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200146
Ido Yariv351746c2013-07-15 12:41:27 -0400147 /*
148 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
149 * between empty and completely full queues.
150 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
151 * defined for negative dividends.
152 */
Sara Sharon96a64972015-12-23 15:10:03 +0200153 return (rxq->read - rxq->write - 1) & (rxq->queue_size - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154}
155
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200156/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200157 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200159static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
160{
161 return cpu_to_le32((u32)(dma_addr >> 8));
162}
163
Sara Sharondfcfeef2016-04-12 18:41:32 +0300164static void iwl_pcie_write_prph_64_no_grab(struct iwl_trans *trans, u64 ofs,
165 u64 val)
Sara Sharon96a64972015-12-23 15:10:03 +0200166{
Sara Sharondfcfeef2016-04-12 18:41:32 +0300167 iwl_write_prph_no_grab(trans, ofs, val & 0xffffffff);
168 iwl_write_prph_no_grab(trans, ofs + 4, val >> 32);
Sara Sharon96a64972015-12-23 15:10:03 +0200169}
170
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200171/*
172 * iwl_pcie_rx_stop - stops the Rx DMA
173 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200174int iwl_pcie_rx_stop(struct iwl_trans *trans)
175{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200176 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
177 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
178 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
179}
180
181/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200182 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183 */
Sara Sharon78485052015-12-14 17:44:11 +0200184static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
185 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700186{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 u32 reg;
188
Johannes Berg5d63f922014-02-27 11:20:07 +0100189 lockdep_assert_held(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190
Eliad Peller50453882014-02-05 19:12:24 +0200191 /*
192 * explicitly wake up the NIC if:
193 * 1. shadow registers aren't enabled
194 * 2. there is a chance that the NIC is asleep
195 */
196 if (!trans->cfg->base_params->shadow_reg_enable &&
197 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
198 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700199
Eliad Peller50453882014-02-05 19:12:24 +0200200 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
201 IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n",
202 reg);
203 iwl_set_bit(trans, CSR_GP_CNTRL,
204 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg5d63f922014-02-27 11:20:07 +0100205 rxq->need_update = true;
206 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700207 }
208 }
Eliad Peller50453882014-02-05 19:12:24 +0200209
210 rxq->write_actual = round_down(rxq->write, 8);
Sara Sharon96a64972015-12-23 15:10:03 +0200211 if (trans->cfg->mq_rx_supported)
Sara Sharon1554ed22016-04-17 15:08:59 +0300212 iwl_write32(trans, RFH_Q_FRBDCB_WIDX_TRG(rxq->id),
213 rxq->write_actual);
Sara Sharon1316d592016-04-17 16:28:18 +0300214 else
215 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Johannes Berg5d63f922014-02-27 11:20:07 +0100216}
217
218static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans)
219{
220 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200221 int i;
Johannes Berg5d63f922014-02-27 11:20:07 +0100222
Sara Sharon78485052015-12-14 17:44:11 +0200223 for (i = 0; i < trans->num_rx_queues; i++) {
224 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Johannes Berg5d63f922014-02-27 11:20:07 +0100225
Sara Sharon78485052015-12-14 17:44:11 +0200226 if (!rxq->need_update)
227 continue;
228 spin_lock(&rxq->lock);
229 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
230 rxq->need_update = false;
231 spin_unlock(&rxq->lock);
232 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700233}
234
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200235/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300236 * iwl_pcie_rxmq_restock - restock implementation for multi-queue rx
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200237 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300238static void iwl_pcie_rxmq_restock(struct iwl_trans *trans,
239 struct iwl_rxq *rxq)
Sara Sharon96a64972015-12-23 15:10:03 +0200240{
241 struct iwl_rx_mem_buffer *rxb;
242
243 /*
244 * If the device isn't enabled - no need to try to add buffers...
245 * This can happen when we stop the device and still have an interrupt
246 * pending. We stop the APM before we sync the interrupts because we
247 * have to (see comment there). On the other hand, since the APM is
248 * stopped, we cannot access the HW (in particular not prph).
249 * So don't try to restock if the APM has been already stopped.
250 */
251 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
252 return;
253
254 spin_lock(&rxq->lock);
255 while (rxq->free_count) {
256 __le64 *bd = (__le64 *)rxq->bd;
257
258 /* Get next free Rx buffer, remove from free list */
259 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
260 list);
261 list_del(&rxb->list);
262
263 /* 12 first bits are expected to be empty */
264 WARN_ON(rxb->page_dma & DMA_BIT_MASK(12));
265 /* Point to Rx buffer via next RBD in circular buffer */
266 bd[rxq->write] = cpu_to_le64(rxb->page_dma | rxb->vid);
267 rxq->write = (rxq->write + 1) & MQ_RX_TABLE_MASK;
268 rxq->free_count--;
269 }
270 spin_unlock(&rxq->lock);
271
272 /*
273 * If we've added more space for the firmware to place data, tell it.
274 * Increment device's write pointer in multiples of 8.
275 */
276 if (rxq->write_actual != (rxq->write & ~0x7)) {
277 spin_lock(&rxq->lock);
278 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
279 spin_unlock(&rxq->lock);
280 }
281}
282
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200283/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300284 * iwl_pcie_rxsq_restock - restock implementation for single queue rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700285 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300286static void iwl_pcie_rxsq_restock(struct iwl_trans *trans,
287 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700289 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700290
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300291 /*
292 * If the device isn't enabled - not need to try to add buffers...
293 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100294 * pending. We stop the APM before we sync the interrupts because we
295 * have to (see comment there). On the other hand, since the APM is
296 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300297 * So don't try to restock if the APM has been already stopped.
298 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200299 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300300 return;
301
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200302 spin_lock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200303 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Sara Sharon96a64972015-12-23 15:10:03 +0200304 __le32 *bd = (__le32 *)rxq->bd;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700305 /* The overwritten rxb must be a used one */
306 rxb = rxq->queue[rxq->write];
307 BUG_ON(rxb && rxb->page);
308
309 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100310 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
311 list);
312 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700313
314 /* Point to Rx buffer via next RBD in circular buffer */
Sara Sharon96a64972015-12-23 15:10:03 +0200315 bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700316 rxq->queue[rxq->write] = rxb;
317 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
318 rxq->free_count--;
319 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200320 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700321
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700322 /* If we've added more space for the firmware to place data, tell it.
323 * Increment device's write pointer in multiples of 8. */
324 if (rxq->write_actual != (rxq->write & ~0x7)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200325 spin_lock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +0200326 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200327 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700328 }
329}
330
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300331/*
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200332 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
333 *
334 * If there are slots in the RX queue that need to be restocked,
335 * and we have free pre-allocated buffers, fill the ranks as much
336 * as we can, pulling from rx_free.
337 *
338 * This moves the 'write' index forward to catch up with 'processed', and
339 * also updates the memory address in the firmware to reference the new
340 * target buffer.
341 */
342static
343void iwl_pcie_rxq_restock(struct iwl_trans *trans, struct iwl_rxq *rxq)
344{
345 if (trans->cfg->mq_rx_supported)
Sara Sharon2047fa52016-05-01 11:40:49 +0300346 iwl_pcie_rxmq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200347 else
Sara Sharon2047fa52016-05-01 11:40:49 +0300348 iwl_pcie_rxsq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200349}
350
351/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300352 * iwl_pcie_rx_alloc_page - allocates and returns a page.
353 *
354 */
355static struct page *iwl_pcie_rx_alloc_page(struct iwl_trans *trans,
356 gfp_t priority)
357{
358 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300359 struct page *page;
360 gfp_t gfp_mask = priority;
361
Sara Sharon26d535a2015-04-28 12:56:54 +0300362 if (trans_pcie->rx_page_order > 0)
363 gfp_mask |= __GFP_COMP;
364
365 /* Alloc a new receive buffer */
366 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
367 if (!page) {
368 if (net_ratelimit())
369 IWL_DEBUG_INFO(trans, "alloc_pages failed, order: %d\n",
370 trans_pcie->rx_page_order);
Sara Sharon78485052015-12-14 17:44:11 +0200371 /*
372 * Issue an error if we don't have enough pre-allocated
373 * buffers.
Sara Sharon26d535a2015-04-28 12:56:54 +0300374` */
Sara Sharon78485052015-12-14 17:44:11 +0200375 if (!(gfp_mask & __GFP_NOWARN) && net_ratelimit())
Sara Sharon26d535a2015-04-28 12:56:54 +0300376 IWL_CRIT(trans,
Sara Sharon78485052015-12-14 17:44:11 +0200377 "Failed to alloc_pages\n");
Sara Sharon26d535a2015-04-28 12:56:54 +0300378 return NULL;
379 }
380 return page;
381}
382
383/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200384 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700385 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300386 * A used RBD is an Rx buffer that has been given to the stack. To use it again
387 * a page must be allocated and the RBD must point to the page. This function
388 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200389 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300390 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700391 */
Sara Sharon78485052015-12-14 17:44:11 +0200392static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority,
393 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700394{
Johannes Berg20d3b642012-05-16 22:54:29 +0200395 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700396 struct iwl_rx_mem_buffer *rxb;
397 struct page *page;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700398
399 while (1) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200400 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700401 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200402 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700403 return;
404 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200405 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700406
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700407 /* Alloc a new receive buffer */
Sara Sharon26d535a2015-04-28 12:56:54 +0300408 page = iwl_pcie_rx_alloc_page(trans, priority);
409 if (!page)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700410 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700411
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200412 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700413
414 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200415 spin_unlock(&rxq->lock);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700416 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700417 return;
418 }
Johannes Berge2b19302012-11-04 09:31:25 +0100419 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
420 list);
421 list_del(&rxb->list);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200422 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700423
424 BUG_ON(rxb->page);
425 rxb->page = page;
426 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200427 rxb->page_dma =
428 dma_map_page(trans->dev, page, 0,
429 PAGE_SIZE << trans_pcie->rx_page_order,
430 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100431 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
432 rxb->page = NULL;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200433 spin_lock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100434 list_add(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200435 spin_unlock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100436 __free_pages(page, trans_pcie->rx_page_order);
437 return;
438 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700439
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200440 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700441
442 list_add_tail(&rxb->list, &rxq->rx_free);
443 rxq->free_count++;
444
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200445 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700446 }
447}
448
Sara Sharon78485052015-12-14 17:44:11 +0200449static void iwl_pcie_free_rbs_pool(struct iwl_trans *trans)
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200450{
451 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200452 int i;
453
Sara Sharon7b542432016-02-01 13:46:06 +0200454 for (i = 0; i < RX_POOL_SIZE; i++) {
Sara Sharon78485052015-12-14 17:44:11 +0200455 if (!trans_pcie->rx_pool[i].page)
Johannes Bergc7df1f42013-06-20 20:59:34 +0200456 continue;
Sara Sharon78485052015-12-14 17:44:11 +0200457 dma_unmap_page(trans->dev, trans_pcie->rx_pool[i].page_dma,
Johannes Bergc7df1f42013-06-20 20:59:34 +0200458 PAGE_SIZE << trans_pcie->rx_page_order,
459 DMA_FROM_DEVICE);
Sara Sharon78485052015-12-14 17:44:11 +0200460 __free_pages(trans_pcie->rx_pool[i].page,
461 trans_pcie->rx_page_order);
462 trans_pcie->rx_pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200463 }
464}
465
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300466/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300467 * iwl_pcie_rx_allocator - Allocates pages in the background for RX queues
468 *
469 * Allocates for each received request 8 pages
470 * Called as a scheduled work item.
471 */
472static void iwl_pcie_rx_allocator(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700473{
Sara Sharon26d535a2015-04-28 12:56:54 +0300474 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
475 struct iwl_rb_allocator *rba = &trans_pcie->rba;
476 struct list_head local_empty;
477 int pending = atomic_xchg(&rba->req_pending, 0);
Sara Sharon5f175702015-04-28 12:56:54 +0300478
Sara Sharon26d535a2015-04-28 12:56:54 +0300479 IWL_DEBUG_RX(trans, "Pending allocation requests = %d\n", pending);
480
481 /* If we were scheduled - there is at least one request */
482 spin_lock(&rba->lock);
483 /* swap out the rba->rbd_empty to a local list */
484 list_replace_init(&rba->rbd_empty, &local_empty);
485 spin_unlock(&rba->lock);
486
487 while (pending) {
488 int i;
489 struct list_head local_allocated;
Sara Sharon78485052015-12-14 17:44:11 +0200490 gfp_t gfp_mask = GFP_KERNEL;
491
492 /* Do not post a warning if there are only a few requests */
493 if (pending < RX_PENDING_WATERMARK)
494 gfp_mask |= __GFP_NOWARN;
Sara Sharon26d535a2015-04-28 12:56:54 +0300495
496 INIT_LIST_HEAD(&local_allocated);
497
498 for (i = 0; i < RX_CLAIM_REQ_ALLOC;) {
499 struct iwl_rx_mem_buffer *rxb;
500 struct page *page;
501
502 /* List should never be empty - each reused RBD is
503 * returned to the list, and initial pool covers any
504 * possible gap between the time the page is allocated
505 * to the time the RBD is added.
506 */
507 BUG_ON(list_empty(&local_empty));
508 /* Get the first rxb from the rbd list */
509 rxb = list_first_entry(&local_empty,
510 struct iwl_rx_mem_buffer, list);
511 BUG_ON(rxb->page);
512
513 /* Alloc a new receive buffer */
Sara Sharon78485052015-12-14 17:44:11 +0200514 page = iwl_pcie_rx_alloc_page(trans, gfp_mask);
Sara Sharon26d535a2015-04-28 12:56:54 +0300515 if (!page)
516 continue;
517 rxb->page = page;
518
519 /* Get physical address of the RB */
520 rxb->page_dma = dma_map_page(trans->dev, page, 0,
521 PAGE_SIZE << trans_pcie->rx_page_order,
522 DMA_FROM_DEVICE);
523 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
524 rxb->page = NULL;
525 __free_pages(page, trans_pcie->rx_page_order);
526 continue;
527 }
Sara Sharon26d535a2015-04-28 12:56:54 +0300528
529 /* move the allocated entry to the out list */
530 list_move(&rxb->list, &local_allocated);
531 i++;
532 }
533
534 pending--;
535 if (!pending) {
536 pending = atomic_xchg(&rba->req_pending, 0);
537 IWL_DEBUG_RX(trans,
538 "Pending allocation requests = %d\n",
539 pending);
540 }
541
542 spin_lock(&rba->lock);
543 /* add the allocated rbds to the allocator allocated list */
544 list_splice_tail(&local_allocated, &rba->rbd_allocated);
545 /* get more empty RBDs for current pending requests */
546 list_splice_tail_init(&rba->rbd_empty, &local_empty);
547 spin_unlock(&rba->lock);
548
549 atomic_inc(&rba->req_ready);
550 }
551
552 spin_lock(&rba->lock);
553 /* return unused rbds to the allocator empty list */
554 list_splice_tail(&local_empty, &rba->rbd_empty);
555 spin_unlock(&rba->lock);
556}
557
558/*
Sara Sharond56daea2016-02-15 19:30:49 +0200559 * iwl_pcie_rx_allocator_get - returns the pre-allocated pages
Sara Sharon26d535a2015-04-28 12:56:54 +0300560.*
561.* Called by queue when the queue posted allocation request and
562 * has freed 8 RBDs in order to restock itself.
Sara Sharond56daea2016-02-15 19:30:49 +0200563 * This function directly moves the allocated RBs to the queue's ownership
564 * and updates the relevant counters.
Sara Sharon26d535a2015-04-28 12:56:54 +0300565 */
Sara Sharond56daea2016-02-15 19:30:49 +0200566static void iwl_pcie_rx_allocator_get(struct iwl_trans *trans,
567 struct iwl_rxq *rxq)
Sara Sharon26d535a2015-04-28 12:56:54 +0300568{
569 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
570 struct iwl_rb_allocator *rba = &trans_pcie->rba;
571 int i;
572
Sara Sharond56daea2016-02-15 19:30:49 +0200573 lockdep_assert_held(&rxq->lock);
574
Sara Sharon26d535a2015-04-28 12:56:54 +0300575 /*
576 * atomic_dec_if_positive returns req_ready - 1 for any scenario.
577 * If req_ready is 0 atomic_dec_if_positive will return -1 and this
Sara Sharond56daea2016-02-15 19:30:49 +0200578 * function will return early, as there are no ready requests.
Sara Sharon26d535a2015-04-28 12:56:54 +0300579 * atomic_dec_if_positive will perofrm the *actual* decrement only if
580 * req_ready > 0, i.e. - there are ready requests and the function
581 * hands one request to the caller.
582 */
583 if (atomic_dec_if_positive(&rba->req_ready) < 0)
Sara Sharond56daea2016-02-15 19:30:49 +0200584 return;
Sara Sharon26d535a2015-04-28 12:56:54 +0300585
586 spin_lock(&rba->lock);
587 for (i = 0; i < RX_CLAIM_REQ_ALLOC; i++) {
588 /* Get next free Rx buffer, remove it from free list */
Sara Sharond56daea2016-02-15 19:30:49 +0200589 struct iwl_rx_mem_buffer *rxb =
590 list_first_entry(&rba->rbd_allocated,
591 struct iwl_rx_mem_buffer, list);
592
593 list_move(&rxb->list, &rxq->rx_free);
Sara Sharon26d535a2015-04-28 12:56:54 +0300594 }
595 spin_unlock(&rba->lock);
596
Sara Sharond56daea2016-02-15 19:30:49 +0200597 rxq->used_count -= RX_CLAIM_REQ_ALLOC;
598 rxq->free_count += RX_CLAIM_REQ_ALLOC;
Sara Sharon26d535a2015-04-28 12:56:54 +0300599}
600
601static void iwl_pcie_rx_allocator_work(struct work_struct *data)
602{
603 struct iwl_rb_allocator *rba_p =
604 container_of(data, struct iwl_rb_allocator, rx_alloc);
605 struct iwl_trans_pcie *trans_pcie =
606 container_of(rba_p, struct iwl_trans_pcie, rba);
607
608 iwl_pcie_rx_allocator(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700609}
610
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200611static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
612{
613 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300614 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200615 struct device *dev = trans->dev;
Sara Sharon78485052015-12-14 17:44:11 +0200616 int i;
Sara Sharon96a64972015-12-23 15:10:03 +0200617 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
618 sizeof(__le32);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200619
Sara Sharon78485052015-12-14 17:44:11 +0200620 if (WARN_ON(trans_pcie->rxq))
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200621 return -EINVAL;
622
Sara Sharon78485052015-12-14 17:44:11 +0200623 trans_pcie->rxq = kcalloc(trans->num_rx_queues, sizeof(struct iwl_rxq),
624 GFP_KERNEL);
625 if (!trans_pcie->rxq)
626 return -EINVAL;
627
628 spin_lock_init(&rba->lock);
629
630 for (i = 0; i < trans->num_rx_queues; i++) {
631 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
632
633 spin_lock_init(&rxq->lock);
Sara Sharon96a64972015-12-23 15:10:03 +0200634 if (trans->cfg->mq_rx_supported)
635 rxq->queue_size = MQ_RX_TABLE_SIZE;
636 else
637 rxq->queue_size = RX_QUEUE_SIZE;
638
Sara Sharon78485052015-12-14 17:44:11 +0200639 /*
640 * Allocate the circular buffer of Read Buffer Descriptors
641 * (RBDs)
642 */
643 rxq->bd = dma_zalloc_coherent(dev,
Sara Sharon96a64972015-12-23 15:10:03 +0200644 free_size * rxq->queue_size,
645 &rxq->bd_dma, GFP_KERNEL);
Sara Sharon78485052015-12-14 17:44:11 +0200646 if (!rxq->bd)
647 goto err;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200648
Sara Sharon96a64972015-12-23 15:10:03 +0200649 if (trans->cfg->mq_rx_supported) {
650 rxq->used_bd = dma_zalloc_coherent(dev,
651 sizeof(__le32) *
652 rxq->queue_size,
653 &rxq->used_bd_dma,
654 GFP_KERNEL);
655 if (!rxq->used_bd)
656 goto err;
657 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200658
Sara Sharon78485052015-12-14 17:44:11 +0200659 /*Allocate the driver's pointer to receive buffer status */
660 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
661 &rxq->rb_stts_dma,
662 GFP_KERNEL);
663 if (!rxq->rb_stts)
664 goto err;
665 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200666 return 0;
667
Sara Sharon78485052015-12-14 17:44:11 +0200668err:
669 for (i = 0; i < trans->num_rx_queues; i++) {
670 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
671
672 if (rxq->bd)
Sara Sharon96a64972015-12-23 15:10:03 +0200673 dma_free_coherent(dev, free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +0200674 rxq->bd, rxq->bd_dma);
675 rxq->bd_dma = 0;
676 rxq->bd = NULL;
677
678 if (rxq->rb_stts)
679 dma_free_coherent(trans->dev,
680 sizeof(struct iwl_rb_status),
681 rxq->rb_stts, rxq->rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200682
683 if (rxq->used_bd)
684 dma_free_coherent(dev, sizeof(__le32) * rxq->queue_size,
685 rxq->used_bd, rxq->used_bd_dma);
686 rxq->used_bd_dma = 0;
687 rxq->used_bd = NULL;
Sara Sharon78485052015-12-14 17:44:11 +0200688 }
689 kfree(trans_pcie->rxq);
Sara Sharon96a64972015-12-23 15:10:03 +0200690
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200691 return -ENOMEM;
692}
693
694static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
695{
696 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
697 u32 rb_size;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300698 unsigned long flags;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200699 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
700
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200701 switch (trans_pcie->rx_buf_size) {
702 case IWL_AMSDU_4K:
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200703 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200704 break;
705 case IWL_AMSDU_8K:
706 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
707 break;
708 case IWL_AMSDU_12K:
709 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K;
710 break;
711 default:
712 WARN_ON(1);
713 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
714 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200715
Sara Sharondfcfeef2016-04-12 18:41:32 +0300716 if (!iwl_trans_grab_nic_access(trans, &flags))
717 return;
718
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200719 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300720 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100721 /* reset and flush pointers */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300722 iwl_write32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
723 iwl_write32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
724 iwl_write32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200725
726 /* Reset driver's Rx queue write index */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300727 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200728
729 /* Tell device where to find RBD circular buffer in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300730 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
731 (u32)(rxq->bd_dma >> 8));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200732
733 /* Tell device where in DRAM to update its Rx status */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300734 iwl_write32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
735 rxq->rb_stts_dma >> 4);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200736
737 /* Enable Rx DMA
738 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
739 * the credit mechanism in 5000 HW RX FIFO
740 * Direct rx interrupts to hosts
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200741 * Rx buffer size 4 or 8k or 12k
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200742 * RB timeout 0x10
743 * 256 RBDs
744 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300745 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
746 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
747 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
748 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
749 rb_size |
750 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
751 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
752
753 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200754
755 /* Set interrupt coalescing timer to default (2048 usecs) */
756 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200757
758 /* W/A for interrupt coalescing bug in 7260 and 3160 */
759 if (trans->cfg->host_interrupt_operation_mode)
760 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200761}
762
Sara Sharon1316d592016-04-17 16:28:18 +0300763void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable)
764{
765 /*
766 * Turn on the chicken-bits that cause MAC wakeup for RX-related
767 * values.
768 * This costs some power, but needed for W/A 9000 integrated A-step
769 * bug where shadow registers are not in the retention list and their
770 * value is lost when NIC powers down
771 */
772 if (trans->cfg->integrated) {
773 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
774 CSR_MAC_SHADOW_REG_CTRL_RX_WAKE);
775 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTL2,
776 CSR_MAC_SHADOW_REG_CTL2_RX_WAKE);
777 }
778}
779
Sara Sharonbce97732016-01-25 18:14:49 +0200780static void iwl_pcie_rx_mq_hw_init(struct iwl_trans *trans)
Sara Sharon96a64972015-12-23 15:10:03 +0200781{
782 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
783 u32 rb_size, enabled = 0;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300784 unsigned long flags;
Sara Sharon96a64972015-12-23 15:10:03 +0200785 int i;
786
787 switch (trans_pcie->rx_buf_size) {
788 case IWL_AMSDU_4K:
789 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
790 break;
791 case IWL_AMSDU_8K:
792 rb_size = RFH_RXF_DMA_RB_SIZE_8K;
793 break;
794 case IWL_AMSDU_12K:
795 rb_size = RFH_RXF_DMA_RB_SIZE_12K;
796 break;
797 default:
798 WARN_ON(1);
799 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
800 }
801
Sara Sharondfcfeef2016-04-12 18:41:32 +0300802 if (!iwl_trans_grab_nic_access(trans, &flags))
803 return;
804
Sara Sharon96a64972015-12-23 15:10:03 +0200805 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300806 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200807 /* disable free amd used rx queue operation */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300808 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200809
810 for (i = 0; i < trans->num_rx_queues; i++) {
811 /* Tell device where to find RBD free table in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300812 iwl_pcie_write_prph_64_no_grab(trans,
813 RFH_Q_FRBDCB_BA_LSB(i),
814 trans_pcie->rxq[i].bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200815 /* Tell device where to find RBD used table in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300816 iwl_pcie_write_prph_64_no_grab(trans,
817 RFH_Q_URBDCB_BA_LSB(i),
818 trans_pcie->rxq[i].used_bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200819 /* Tell device where in DRAM to update its Rx status */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300820 iwl_pcie_write_prph_64_no_grab(trans,
821 RFH_Q_URBD_STTS_WPTR_LSB(i),
822 trans_pcie->rxq[i].rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200823 /* Reset device indice tables */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300824 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_WIDX(i), 0);
825 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_RIDX(i), 0);
826 iwl_write_prph_no_grab(trans, RFH_Q_URBDCB_WIDX(i), 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200827
828 enabled |= BIT(i) | BIT(i + 16);
829 }
830
Sara Sharon96a64972015-12-23 15:10:03 +0200831 /*
832 * Enable Rx DMA
Sara Sharon96a64972015-12-23 15:10:03 +0200833 * Rx buffer size 4 or 8k or 12k
834 * Min RB size 4 or 8
Sara Sharon88076012016-02-15 17:26:48 +0200835 * Drop frames that exceed RB size
Sara Sharon96a64972015-12-23 15:10:03 +0200836 * 512 RBDs
837 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300838 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG,
Sara Sharon63044332016-04-21 17:41:39 +0300839 RFH_DMA_EN_ENABLE_VAL | rb_size |
Sara Sharondfcfeef2016-04-12 18:41:32 +0300840 RFH_RXF_DMA_MIN_RB_4_8 |
841 RFH_RXF_DMA_DROP_TOO_LARGE_MASK |
842 RFH_RXF_DMA_RBDCB_SIZE_512);
Sara Sharon96a64972015-12-23 15:10:03 +0200843
Sara Sharon88076012016-02-15 17:26:48 +0200844 /*
845 * Activate DMA snooping.
Sara Sharonb0262f02016-04-21 16:38:43 +0300846 * Set RX DMA chunk size to 64B for IOSF and 128B for PCIe
Sara Sharon88076012016-02-15 17:26:48 +0200847 * Default queue is 0
848 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300849 iwl_write_prph_no_grab(trans, RFH_GEN_CFG, RFH_GEN_CFG_RFH_DMA_SNOOP |
850 (DEFAULT_RXQ_NUM <<
851 RFH_GEN_CFG_DEFAULT_RXQ_NUM_POS) |
Sara Sharonb0262f02016-04-21 16:38:43 +0300852 RFH_GEN_CFG_SERVICE_DMA_SNOOP |
853 (trans->cfg->integrated ?
854 RFH_GEN_CFG_RB_CHUNK_SIZE_64 :
855 RFH_GEN_CFG_RB_CHUNK_SIZE_128) <<
856 RFH_GEN_CFG_RB_CHUNK_SIZE_POS);
Sara Sharon88076012016-02-15 17:26:48 +0200857 /* Enable the relevant rx queues */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300858 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, enabled);
859
860 iwl_trans_release_nic_access(trans, &flags);
Sara Sharon96a64972015-12-23 15:10:03 +0200861
862 /* Set interrupt coalescing timer to default (2048 usecs) */
863 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Sara Sharon1316d592016-04-17 16:28:18 +0300864
865 iwl_pcie_enable_rx_wake(trans, true);
Sara Sharon96a64972015-12-23 15:10:03 +0200866}
867
Johannes Bergc7df1f42013-06-20 20:59:34 +0200868static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
869{
Johannes Bergc7df1f42013-06-20 20:59:34 +0200870 lockdep_assert_held(&rxq->lock);
871
872 INIT_LIST_HEAD(&rxq->rx_free);
873 INIT_LIST_HEAD(&rxq->rx_used);
874 rxq->free_count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +0300875 rxq->used_count = 0;
Johannes Bergc7df1f42013-06-20 20:59:34 +0200876}
877
Sara Sharonbce97732016-01-25 18:14:49 +0200878static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
879{
880 WARN_ON(1);
881 return 0;
882}
883
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200884int iwl_pcie_rx_init(struct iwl_trans *trans)
885{
886 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200887 struct iwl_rxq *def_rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300888 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon7b542432016-02-01 13:46:06 +0200889 int i, err, queue_size, allocator_pool_size, num_alloc;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200890
Sara Sharon78485052015-12-14 17:44:11 +0200891 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200892 err = iwl_pcie_rx_alloc(trans);
893 if (err)
894 return err;
895 }
Sara Sharon78485052015-12-14 17:44:11 +0200896 def_rxq = trans_pcie->rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300897 if (!rba->alloc_wq)
898 rba->alloc_wq = alloc_workqueue("rb_allocator",
899 WQ_HIGHPRI | WQ_UNBOUND, 1);
900 INIT_WORK(&rba->rx_alloc, iwl_pcie_rx_allocator_work);
901
902 spin_lock(&rba->lock);
903 atomic_set(&rba->req_pending, 0);
904 atomic_set(&rba->req_ready, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200905 INIT_LIST_HEAD(&rba->rbd_allocated);
906 INIT_LIST_HEAD(&rba->rbd_empty);
Sara Sharon26d535a2015-04-28 12:56:54 +0300907 spin_unlock(&rba->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200908
Johannes Bergc7df1f42013-06-20 20:59:34 +0200909 /* free all first - we might be reconfigured for a different size */
Sara Sharon78485052015-12-14 17:44:11 +0200910 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200911
912 for (i = 0; i < RX_QUEUE_SIZE; i++)
Sara Sharon78485052015-12-14 17:44:11 +0200913 def_rxq->queue[i] = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200914
Sara Sharon78485052015-12-14 17:44:11 +0200915 for (i = 0; i < trans->num_rx_queues; i++) {
916 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200917
Sara Sharon96a64972015-12-23 15:10:03 +0200918 rxq->id = i;
919
Sara Sharon78485052015-12-14 17:44:11 +0200920 spin_lock(&rxq->lock);
921 /*
922 * Set read write pointer to reflect that we have processed
923 * and used all buffers, but have not restocked the Rx queue
924 * with fresh buffers
925 */
926 rxq->read = 0;
927 rxq->write = 0;
928 rxq->write_actual = 0;
929 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200930
Sara Sharon78485052015-12-14 17:44:11 +0200931 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200932
Sara Sharonbce97732016-01-25 18:14:49 +0200933 if (!rxq->napi.poll)
934 netif_napi_add(&trans_pcie->napi_dev, &rxq->napi,
935 iwl_pcie_dummy_napi_poll, 64);
936
Sara Sharon78485052015-12-14 17:44:11 +0200937 spin_unlock(&rxq->lock);
938 }
939
Sara Sharon96a64972015-12-23 15:10:03 +0200940 /* move the pool to the default queue and allocator ownerships */
Sara Sharon7b542432016-02-01 13:46:06 +0200941 queue_size = trans->cfg->mq_rx_supported ?
942 MQ_RX_NUM_RBDS : RX_QUEUE_SIZE;
Sara Sharon96a64972015-12-23 15:10:03 +0200943 allocator_pool_size = trans->num_rx_queues *
944 (RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC);
Sara Sharon7b542432016-02-01 13:46:06 +0200945 num_alloc = queue_size + allocator_pool_size;
Sara Sharon43146922016-03-14 13:11:47 +0200946 BUILD_BUG_ON(ARRAY_SIZE(trans_pcie->global_table) !=
947 ARRAY_SIZE(trans_pcie->rx_pool));
Sara Sharon7b542432016-02-01 13:46:06 +0200948 for (i = 0; i < num_alloc; i++) {
Sara Sharon96a64972015-12-23 15:10:03 +0200949 struct iwl_rx_mem_buffer *rxb = &trans_pcie->rx_pool[i];
950
951 if (i < allocator_pool_size)
952 list_add(&rxb->list, &rba->rbd_empty);
953 else
954 list_add(&rxb->list, &def_rxq->rx_used);
955 trans_pcie->global_table[i] = rxb;
956 rxb->vid = (u16)i;
957 }
Sara Sharon78485052015-12-14 17:44:11 +0200958
959 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300960
961 if (trans->cfg->mq_rx_supported)
Sara Sharonbce97732016-01-25 18:14:49 +0200962 iwl_pcie_rx_mq_hw_init(trans);
Sara Sharon2047fa52016-05-01 11:40:49 +0300963 else
Sara Sharon96a64972015-12-23 15:10:03 +0200964 iwl_pcie_rx_hw_init(trans, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300965
966 iwl_pcie_rxq_restock(trans, def_rxq);
Sara Sharon78485052015-12-14 17:44:11 +0200967
968 spin_lock(&def_rxq->lock);
969 iwl_pcie_rxq_inc_wr_ptr(trans, def_rxq);
970 spin_unlock(&def_rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200971
972 return 0;
973}
974
975void iwl_pcie_rx_free(struct iwl_trans *trans)
976{
977 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300978 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon96a64972015-12-23 15:10:03 +0200979 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
980 sizeof(__le32);
Sara Sharon78485052015-12-14 17:44:11 +0200981 int i;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200982
Sara Sharon78485052015-12-14 17:44:11 +0200983 /*
984 * if rxq is NULL, it means that nothing has been allocated,
985 * exit now
986 */
987 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200988 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
989 return;
990 }
991
Sara Sharon26d535a2015-04-28 12:56:54 +0300992 cancel_work_sync(&rba->rx_alloc);
993 if (rba->alloc_wq) {
994 destroy_workqueue(rba->alloc_wq);
995 rba->alloc_wq = NULL;
996 }
997
Sara Sharon78485052015-12-14 17:44:11 +0200998 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200999
Sara Sharon78485052015-12-14 17:44:11 +02001000 for (i = 0; i < trans->num_rx_queues; i++) {
1001 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001002
Sara Sharon78485052015-12-14 17:44:11 +02001003 if (rxq->bd)
1004 dma_free_coherent(trans->dev,
Sara Sharon96a64972015-12-23 15:10:03 +02001005 free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +02001006 rxq->bd, rxq->bd_dma);
1007 rxq->bd_dma = 0;
1008 rxq->bd = NULL;
1009
1010 if (rxq->rb_stts)
1011 dma_free_coherent(trans->dev,
1012 sizeof(struct iwl_rb_status),
1013 rxq->rb_stts, rxq->rb_stts_dma);
1014 else
1015 IWL_DEBUG_INFO(trans,
1016 "Free rxq->rb_stts which is NULL\n");
Sara Sharon78485052015-12-14 17:44:11 +02001017
Sara Sharon96a64972015-12-23 15:10:03 +02001018 if (rxq->used_bd)
1019 dma_free_coherent(trans->dev,
1020 sizeof(__le32) * rxq->queue_size,
1021 rxq->used_bd, rxq->used_bd_dma);
1022 rxq->used_bd_dma = 0;
1023 rxq->used_bd = NULL;
Sara Sharonbce97732016-01-25 18:14:49 +02001024
1025 if (rxq->napi.poll)
1026 netif_napi_del(&rxq->napi);
Sara Sharon96a64972015-12-23 15:10:03 +02001027 }
Sara Sharon78485052015-12-14 17:44:11 +02001028 kfree(trans_pcie->rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001029}
1030
Sara Sharon26d535a2015-04-28 12:56:54 +03001031/*
1032 * iwl_pcie_rx_reuse_rbd - Recycle used RBDs
1033 *
1034 * Called when a RBD can be reused. The RBD is transferred to the allocator.
1035 * When there are 2 empty RBDs - a request for allocation is posted
1036 */
1037static void iwl_pcie_rx_reuse_rbd(struct iwl_trans *trans,
1038 struct iwl_rx_mem_buffer *rxb,
1039 struct iwl_rxq *rxq, bool emergency)
1040{
1041 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1042 struct iwl_rb_allocator *rba = &trans_pcie->rba;
1043
1044 /* Move the RBD to the used list, will be moved to allocator in batches
1045 * before claiming or posting a request*/
1046 list_add_tail(&rxb->list, &rxq->rx_used);
1047
1048 if (unlikely(emergency))
1049 return;
1050
1051 /* Count the allocator owned RBDs */
1052 rxq->used_count++;
1053
1054 /* If we have RX_POST_REQ_ALLOC new released rx buffers -
1055 * issue a request for allocator. Modulo RX_CLAIM_REQ_ALLOC is
1056 * used for the case we failed to claim RX_CLAIM_REQ_ALLOC,
1057 * after but we still need to post another request.
1058 */
1059 if ((rxq->used_count % RX_CLAIM_REQ_ALLOC) == RX_POST_REQ_ALLOC) {
1060 /* Move the 2 RBDs to the allocator ownership.
1061 Allocator has another 6 from pool for the request completion*/
1062 spin_lock(&rba->lock);
1063 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1064 spin_unlock(&rba->lock);
1065
1066 atomic_inc(&rba->req_pending);
1067 queue_work(rba->alloc_wq, &rba->rx_alloc);
1068 }
1069}
1070
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001071static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Sara Sharon78485052015-12-14 17:44:11 +02001072 struct iwl_rxq *rxq,
Sara Sharon26d535a2015-04-28 12:56:54 +03001073 struct iwl_rx_mem_buffer *rxb,
1074 bool emergency)
Johannes Bergdf2f3212012-03-05 11:24:40 -08001075{
1076 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001077 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Berg0c197442012-03-15 13:26:43 -07001078 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -07001079 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -07001080 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001081
1082 if (WARN_ON(!rxb))
1083 return;
1084
Johannes Berg0c197442012-03-15 13:26:43 -07001085 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001086
Johannes Berg0c197442012-03-15 13:26:43 -07001087 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
1088 struct iwl_rx_packet *pkt;
Johannes Berg0c197442012-03-15 13:26:43 -07001089 u16 sequence;
1090 bool reclaim;
Johannes Bergf7e64692015-06-23 21:58:17 +02001091 int index, cmd_index, len;
Johannes Berg0c197442012-03-15 13:26:43 -07001092 struct iwl_rx_cmd_buffer rxcb = {
1093 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +02001094 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -07001095 ._page = rxb->page,
1096 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -04001097 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -07001098 };
Johannes Bergdf2f3212012-03-05 11:24:40 -08001099
Johannes Berg0c197442012-03-15 13:26:43 -07001100 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001101
Johannes Berg0c197442012-03-15 13:26:43 -07001102 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
1103 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001104
Sara Sharonab2e6962016-04-21 20:15:40 +03001105 WARN_ON((le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_RXQ_MASK) >>
1106 FH_RSCSR_RXQ_POS != rxq->id);
1107
Liad Kaufman9243efc2015-03-15 17:38:22 +02001108 IWL_DEBUG_RX(trans,
1109 "cmd at offset %d: %s (0x%.2x, seq 0x%x)\n",
1110 rxcb._offset,
Sharon Dvir39bdb172015-10-15 18:18:09 +03001111 iwl_get_cmd_string(trans,
1112 iwl_cmd_id(pkt->hdr.cmd,
1113 pkt->hdr.group_id,
1114 0)),
Liad Kaufman9243efc2015-03-15 17:38:22 +02001115 pkt->hdr.cmd, le16_to_cpu(pkt->hdr.sequence));
Johannes Bergdf2f3212012-03-05 11:24:40 -08001116
Johannes Berg65b30342014-01-08 13:16:33 +01001117 len = iwl_rx_packet_len(pkt);
Johannes Berg0c197442012-03-15 13:26:43 -07001118 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +02001119 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
1120 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -08001121
Johannes Berg0c197442012-03-15 13:26:43 -07001122 /* Reclaim a command buffer only if this packet is a response
1123 * to a (driver-originated) command.
1124 * If the packet (e.g. Rx frame) originated from uCode,
1125 * there is no command buffer to reclaim.
1126 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
1127 * but apparently a few don't get set; catch them here. */
1128 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
1129 if (reclaim) {
1130 int i;
1131
1132 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
1133 if (trans_pcie->no_reclaim_cmds[i] ==
1134 pkt->hdr.cmd) {
1135 reclaim = false;
1136 break;
1137 }
Johannes Bergd663ee72012-03-10 13:00:07 -08001138 }
1139 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001140
Johannes Berg0c197442012-03-15 13:26:43 -07001141 sequence = le16_to_cpu(pkt->hdr.sequence);
1142 index = SEQ_TO_INDEX(sequence);
1143 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001144
Sara Sharonbce97732016-01-25 18:14:49 +02001145 if (rxq->id == 0)
1146 iwl_op_mode_rx(trans->op_mode, &rxq->napi,
1147 &rxcb);
1148 else
1149 iwl_op_mode_rx_rss(trans->op_mode, &rxq->napi,
1150 &rxcb, rxq->id);
Johannes Berg0c197442012-03-15 13:26:43 -07001151
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001152 if (reclaim) {
Johannes Berg5d4185a2014-09-09 21:16:06 +02001153 kzfree(txq->entries[cmd_index].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001154 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001155 }
1156
Johannes Berg0c197442012-03-15 13:26:43 -07001157 /*
1158 * After here, we should always check rxcb._page_stolen,
1159 * if it is true then one of the handlers took the page.
1160 */
1161
1162 if (reclaim) {
1163 /* Invoke any callbacks, transfer the buffer to caller,
1164 * and fire off the (possibly) blocking
1165 * iwl_trans_send_cmd()
1166 * as we reclaim the driver command queue */
1167 if (!rxcb._page_stolen)
Johannes Bergf7e64692015-06-23 21:58:17 +02001168 iwl_pcie_hcmd_complete(trans, &rxcb);
Johannes Berg0c197442012-03-15 13:26:43 -07001169 else
1170 IWL_WARN(trans, "Claim null rxb?\n");
1171 }
1172
1173 page_stolen |= rxcb._page_stolen;
1174 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001175 }
1176
Johannes Berg0c197442012-03-15 13:26:43 -07001177 /* page was stolen from us -- free our reference */
1178 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -07001179 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001180 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -07001181 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001182
1183 /* Reuse the page if possible. For notification packets and
1184 * SKBs that fail to Rx correctly, add them back into the
1185 * rx_free list for reuse later. */
Johannes Bergdf2f3212012-03-05 11:24:40 -08001186 if (rxb->page != NULL) {
1187 rxb->page_dma =
1188 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +02001189 PAGE_SIZE << trans_pcie->rx_page_order,
1190 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +01001191 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
1192 /*
1193 * free the page(s) as well to not break
1194 * the invariant that the items on the used
1195 * list have no page(s)
1196 */
1197 __free_pages(rxb->page, trans_pcie->rx_page_order);
1198 rxb->page = NULL;
Sara Sharon26d535a2015-04-28 12:56:54 +03001199 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Berg7c3415822012-11-04 09:29:17 +01001200 } else {
1201 list_add_tail(&rxb->list, &rxq->rx_free);
1202 rxq->free_count++;
1203 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001204 } else
Sara Sharon26d535a2015-04-28 12:56:54 +03001205 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001206}
1207
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001208/*
1209 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001210 */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001211static void iwl_pcie_rx_handle(struct iwl_trans *trans, int queue)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001212{
Johannes Bergdf2f3212012-03-05 11:24:40 -08001213 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001214 struct iwl_rxq *rxq = &trans_pcie->rxq[queue];
Sara Sharond56daea2016-02-15 19:30:49 +02001215 u32 r, i, count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +03001216 bool emergency = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001217
Johannes Bergf14d6b32014-03-21 13:30:03 +01001218restart:
1219 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001220 /* uCode's read index (stored in shared DRAM) indicates the last Rx
1221 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +02001222 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001223 i = rxq->read;
1224
Sara Sharon5eae4432016-02-24 14:56:21 +02001225 /* W/A 9000 device step A0 wrap-around bug */
1226 r &= (rxq->queue_size - 1);
1227
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001228 /* Rx interrupt, but nothing sent from uCode */
1229 if (i == r)
Sara Sharon5eae4432016-02-24 14:56:21 +02001230 IWL_DEBUG_RX(trans, "Q %d: HW = SW = %d\n", rxq->id, r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001231
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001232 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001233 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001234
Sara Sharon96a64972015-12-23 15:10:03 +02001235 if (unlikely(rxq->used_count == rxq->queue_size / 2))
Sara Sharon26d535a2015-04-28 12:56:54 +03001236 emergency = true;
1237
Sara Sharon96a64972015-12-23 15:10:03 +02001238 if (trans->cfg->mq_rx_supported) {
1239 /*
1240 * used_bd is a 32 bit but only 12 are used to retrieve
1241 * the vid
1242 */
Sara Sharon5eae4432016-02-24 14:56:21 +02001243 u16 vid = le32_to_cpu(rxq->used_bd[i]) & 0x0FFF;
Sara Sharon96a64972015-12-23 15:10:03 +02001244
Sara Sharon5eae4432016-02-24 14:56:21 +02001245 if (WARN(vid >= ARRAY_SIZE(trans_pcie->global_table),
1246 "Invalid rxb index from HW %u\n", (u32)vid))
1247 goto out;
Sara Sharon96a64972015-12-23 15:10:03 +02001248 rxb = trans_pcie->global_table[vid];
1249 } else {
1250 rxb = rxq->queue[i];
1251 rxq->queue[i] = NULL;
1252 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001253
Sara Sharon5eae4432016-02-24 14:56:21 +02001254 IWL_DEBUG_RX(trans, "Q %d: HW = %d, SW = %d\n", rxq->id, r, i);
Sara Sharon78485052015-12-14 17:44:11 +02001255 iwl_pcie_rx_handle_rb(trans, rxq, rxb, emergency);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001256
Sara Sharon96a64972015-12-23 15:10:03 +02001257 i = (i + 1) & (rxq->queue_size - 1);
Sara Sharon26d535a2015-04-28 12:56:54 +03001258
Sara Sharond56daea2016-02-15 19:30:49 +02001259 /*
1260 * If we have RX_CLAIM_REQ_ALLOC released rx buffers -
1261 * try to claim the pre-allocated buffers from the allocator.
1262 * If not ready - will try to reclaim next time.
1263 * There is no need to reschedule work - allocator exits only
1264 * on success
1265 */
1266 if (rxq->used_count >= RX_CLAIM_REQ_ALLOC)
1267 iwl_pcie_rx_allocator_get(trans, rxq);
1268
1269 if (rxq->used_count % RX_CLAIM_REQ_ALLOC == 0 && !emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001270 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon26d535a2015-04-28 12:56:54 +03001271
Sara Sharond56daea2016-02-15 19:30:49 +02001272 /* Add the remaining empty RBDs for allocator use */
1273 spin_lock(&rba->lock);
1274 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1275 spin_unlock(&rba->lock);
1276 } else if (emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001277 count++;
1278 if (count == 8) {
1279 count = 0;
Sara Sharon96a64972015-12-23 15:10:03 +02001280 if (rxq->used_count < rxq->queue_size / 3)
Sara Sharon26d535a2015-04-28 12:56:54 +03001281 emergency = false;
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001282
1283 rxq->read = i;
Sara Sharon26d535a2015-04-28 12:56:54 +03001284 spin_unlock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +02001285 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Sara Sharon96a64972015-12-23 15:10:03 +02001286 iwl_pcie_rxq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001287 goto restart;
1288 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001289 }
1290 }
Sara Sharon5eae4432016-02-24 14:56:21 +02001291out:
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001292 /* Backtrack one entry */
1293 rxq->read = i;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001294 spin_unlock(&rxq->lock);
1295
Sara Sharon26d535a2015-04-28 12:56:54 +03001296 /*
1297 * handle a case where in emergency there are some unallocated RBDs.
1298 * those RBDs are in the used list, but are not tracked by the queue's
1299 * used_count which counts allocator owned RBDs.
1300 * unallocated emergency RBDs must be allocated on exit, otherwise
1301 * when called again the function may not be in emergency mode and
1302 * they will be handed to the allocator with no tracking in the RBD
1303 * allocator counters, which will lead to them never being claimed back
1304 * by the queue.
1305 * by allocating them here, they are now in the queue free list, and
1306 * will be restocked by the next call of iwl_pcie_rxq_restock.
1307 */
1308 if (unlikely(emergency && count))
Sara Sharon78485052015-12-14 17:44:11 +02001309 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Emmanuel Grumbach255ba062015-07-11 22:30:49 +03001310
Sara Sharonbce97732016-01-25 18:14:49 +02001311 if (rxq->napi.poll)
1312 napi_gro_flush(&rxq->napi, false);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001313
1314 iwl_pcie_rxq_restock(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001315}
1316
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001317static struct iwl_trans_pcie *iwl_pcie_get_trans_pcie(struct msix_entry *entry)
1318{
1319 u8 queue = entry->entry;
1320 struct msix_entry *entries = entry - queue;
1321
1322 return container_of(entries, struct iwl_trans_pcie, msix_entries[0]);
1323}
1324
1325static inline void iwl_pcie_clear_irq(struct iwl_trans *trans,
1326 struct msix_entry *entry)
1327{
1328 /*
1329 * Before sending the interrupt the HW disables it to prevent
1330 * a nested interrupt. This is done by writing 1 to the corresponding
1331 * bit in the mask register. After handling the interrupt, it should be
1332 * re-enabled by clearing this bit. This register is defined as
1333 * write 1 clear (W1C) register, meaning that it's being clear
1334 * by writing 1 to the bit.
1335 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001336 iwl_write32(trans, CSR_MSIX_AUTOMASK_ST_AD, BIT(entry->entry));
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001337}
1338
1339/*
1340 * iwl_pcie_rx_msix_handle - Main entry function for receiving responses from fw
1341 * This interrupt handler should be used with RSS queue only.
1342 */
1343irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id)
1344{
1345 struct msix_entry *entry = dev_id;
1346 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1347 struct iwl_trans *trans = trans_pcie->trans;
1348
Sara Sharon5eae4432016-02-24 14:56:21 +02001349 if (WARN_ON(entry->entry >= trans->num_rx_queues))
1350 return IRQ_NONE;
1351
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001352 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1353
1354 local_bh_disable();
1355 iwl_pcie_rx_handle(trans, entry->entry);
1356 local_bh_enable();
1357
1358 iwl_pcie_clear_irq(trans, entry);
1359
1360 lock_map_release(&trans->sync_cmd_lockdep_map);
1361
1362 return IRQ_HANDLED;
1363}
1364
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001365/*
1366 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001367 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001368static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001369{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001370 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001371 int i;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001372
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001373 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001374 if (trans->cfg->internal_wimax_coex &&
Avri Altman95411d02015-05-11 11:04:34 +03001375 !trans->cfg->apmg_not_supported &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001376 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001377 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001378 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001379 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001380 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -07001381 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001382 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001383 return;
1384 }
1385
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001386 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001387 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001388
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001389 local_bh_disable();
1390 /* The STATUS_FW_ERROR bit is set in this function. This must happen
1391 * before we wake up the command caller, to ensure a proper cleanup. */
1392 iwl_trans_fw_error(trans);
1393 local_bh_enable();
1394
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001395 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
1396 del_timer(&trans_pcie->txq[i].stuck_timer);
1397
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001398 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001399 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001400}
1401
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001402static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001403{
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001404 u32 inta;
1405
Emmanuel Grumbach46e81af2014-01-14 10:33:54 +02001406 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001407
1408 trace_iwlwifi_dev_irq(trans->dev);
1409
1410 /* Discover which interrupts are active/pending */
1411 inta = iwl_read32(trans, CSR_INT);
1412
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001413 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001414 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001415}
1416
1417/* a device (PCI-E) page is 4096 bytes long */
1418#define ICT_SHIFT 12
1419#define ICT_SIZE (1 << ICT_SHIFT)
1420#define ICT_COUNT (ICT_SIZE / sizeof(u32))
1421
1422/* interrupt handler using ict table, with this interrupt driver will
1423 * stop using INTA register to get device's interrupt, reading this register
1424 * is expensive, device will write interrupts in ICT dram table, increment
1425 * index then will fire interrupt to driver, driver will OR all ICT table
1426 * entries from current index up to table entry with 0 value. the result is
1427 * the interrupt we need to service, driver will set the entries back to 0 and
1428 * set index.
1429 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001430static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001431{
1432 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001433 u32 inta;
1434 u32 val = 0;
1435 u32 read;
1436
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001437 trace_iwlwifi_dev_irq(trans->dev);
1438
1439 /* Ignore interrupt if there's nothing in NIC to service.
1440 * This may be due to IRQ shared with another device,
1441 * or due to sporadic interrupts thrown from our NIC. */
1442 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1443 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001444 if (!read)
1445 return 0;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001446
1447 /*
1448 * Collect all entries up to the first 0, starting from ict_index;
1449 * note we already read at ict_index.
1450 */
1451 do {
1452 val |= read;
1453 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
1454 trans_pcie->ict_index, read);
1455 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1456 trans_pcie->ict_index =
Johannes Berg83f32a42014-04-24 09:57:40 +02001457 ((trans_pcie->ict_index + 1) & (ICT_COUNT - 1));
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001458
1459 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1460 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
1461 read);
1462 } while (read);
1463
1464 /* We should not get this value, just ignore it. */
1465 if (val == 0xffffffff)
1466 val = 0;
1467
1468 /*
1469 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1470 * (bit 15 before shifting it to 31) to clear when using interrupt
1471 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1472 * so we use them to decide on the real state of the Rx bit.
1473 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1474 */
1475 if (val & 0xC0000)
1476 val |= 0x8000;
1477
1478 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001479 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001480}
1481
Johannes Berg2bfb5092012-12-27 21:43:48 +01001482irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001483{
Johannes Berg2bfb5092012-12-27 21:43:48 +01001484 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +02001485 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1486 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001487 u32 inta = 0;
1488 u32 handled = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001489
Johannes Berg2bfb5092012-12-27 21:43:48 +01001490 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1491
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001492 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001493
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001494 /* dram interrupt table not set yet,
1495 * use legacy interrupt.
1496 */
1497 if (likely(trans_pcie->use_ict))
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001498 inta = iwl_pcie_int_cause_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001499 else
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001500 inta = iwl_pcie_int_cause_non_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001501
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001502 if (iwl_have_debug_level(IWL_DL_ISR)) {
1503 IWL_DEBUG_ISR(trans,
1504 "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
1505 inta, trans_pcie->inta_mask,
1506 iwl_read32(trans, CSR_INT_MASK),
1507 iwl_read32(trans, CSR_FH_INT_STATUS));
1508 if (inta & (~trans_pcie->inta_mask))
1509 IWL_DEBUG_ISR(trans,
1510 "We got a masked interrupt (0x%08x)\n",
1511 inta & (~trans_pcie->inta_mask));
1512 }
1513
1514 inta &= trans_pcie->inta_mask;
1515
1516 /*
1517 * Ignore interrupt if there's nothing in NIC to service.
1518 * This may be due to IRQ shared with another device,
1519 * or due to sporadic interrupts thrown from our NIC.
1520 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001521 if (unlikely(!inta)) {
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001522 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1523 /*
1524 * Re-enable interrupts here since we don't
1525 * have anything to service
1526 */
1527 if (test_bit(STATUS_INT_ENABLED, &trans->status))
1528 iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001529 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001530 lock_map_release(&trans->sync_cmd_lockdep_map);
1531 return IRQ_NONE;
1532 }
1533
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001534 if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1535 /*
1536 * Hardware disappeared. It might have
1537 * already raised an interrupt.
1538 */
1539 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001540 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001541 goto out;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001542 }
1543
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001544 /* Ack/clear/reset pending uCode interrupts.
1545 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1546 */
1547 /* There is a hardware bug in the interrupt mask function that some
1548 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1549 * they are disabled in the CSR_INT_MASK register. Furthermore the
1550 * ICT interrupt handling mechanism has another bug that might cause
1551 * these unmasked interrupts fail to be detected. We workaround the
1552 * hardware bugs here by ACKing all the possible interrupts so that
1553 * interrupt coalescing can still be achieved.
1554 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001555 iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001556
Johannes Berg51cd53a2013-06-12 09:56:51 +02001557 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -07001558 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +02001559 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001560
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001561 spin_unlock(&trans_pcie->irq_lock);
Johannes Bergb49ba042012-01-19 08:20:57 -08001562
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001563 /* Now service all interrupt bits discovered above. */
1564 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001565 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001566
1567 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001568 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001569
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001570 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001571 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001572
1573 handled |= CSR_INT_BIT_HW_ERR;
1574
Johannes Berg2bfb5092012-12-27 21:43:48 +01001575 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001576 }
1577
Johannes Berga8bceb32012-03-05 11:24:30 -08001578 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001579 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1580 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +02001581 IWL_DEBUG_ISR(trans,
1582 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001583 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001584 }
1585
1586 /* Alive notification via Rx interrupt will do the real work */
1587 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001588 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001589 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001590 }
1591 }
Johannes Berg51cd53a2013-06-12 09:56:51 +02001592
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001593 /* Safely ignore these bits for debug checks below */
1594 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1595
1596 /* HW RF KILL switch toggled */
1597 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -08001598 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001599
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001600 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001601 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001602 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001603
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001604 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001605
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001606 mutex_lock(&trans_pcie->mutex);
Johannes Berg14cfca72014-02-25 20:50:53 +01001607 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001608 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001609 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001610 set_bit(STATUS_RFKILL, &trans->status);
1611 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1612 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001613 IWL_DEBUG_RF_KILL(trans,
1614 "Rfkill while SYNC HCMD in flight\n");
1615 wake_up(&trans_pcie->wait_command_queue);
1616 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001617 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001618 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001619
1620 handled |= CSR_INT_BIT_RF_KILL;
1621 }
1622
1623 /* Chip got too hot and stopped itself */
1624 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001625 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001626 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001627 handled |= CSR_INT_BIT_CT_KILL;
1628 }
1629
1630 /* Error detected by uCode */
1631 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001632 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001633 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001634 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001635 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001636 handled |= CSR_INT_BIT_SW_ERR;
1637 }
1638
1639 /* uCode wakes up after power-down sleep */
1640 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001641 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Johannes Berg5d63f922014-02-27 11:20:07 +01001642 iwl_pcie_rxq_check_wrptr(trans);
Johannes Bergea68f462014-02-27 14:36:55 +01001643 iwl_pcie_txq_check_wrptrs(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001644
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001645 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001646
1647 handled |= CSR_INT_BIT_WAKEUP;
1648 }
1649
1650 /* All uCode command responses, including Tx command responses,
1651 * Rx "responses" (frame-received notification), and other
1652 * notifications from uCode come through here*/
1653 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001654 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001655 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001656 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1657 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001658 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001659 CSR_FH_INT_RX_MASK);
1660 }
1661 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1662 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001663 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001664 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001665 }
1666 /* Sending RX interrupt require many steps to be done in the
1667 * the device:
1668 * 1- write interrupt to current index in ICT table.
1669 * 2- dma RX frame.
1670 * 3- update RX shared data to indicate last write index.
1671 * 4- send interrupt.
1672 * This could lead to RX race, driver could receive RX interrupt
1673 * but the shared data changes does not reflect this;
1674 * periodic interrupt will detect any dangling Rx activity.
1675 */
1676
1677 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001678 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001679 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001680
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001681 /*
1682 * Enable periodic interrupt in 8 msec only if we received
1683 * real RX interrupt (instead of just periodic int), to catch
1684 * any dangling Rx interrupt. If it was just the periodic
1685 * interrupt, there was no dangling Rx activity, and no need
1686 * to extend the periodic interrupt; one-shot is enough.
1687 */
1688 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001689 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001690 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001691
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001692 isr_stats->rx++;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001693
1694 local_bh_disable();
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001695 iwl_pcie_rx_handle(trans, 0);
Johannes Bergf14d6b32014-03-21 13:30:03 +01001696 local_bh_enable();
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001697 }
1698
1699 /* This "Tx" DMA channel is used only for loading uCode */
1700 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001701 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001702 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001703 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001704 handled |= CSR_INT_BIT_FH_TX;
1705 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001706 trans_pcie->ucode_write_complete = true;
1707 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001708 }
1709
1710 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001711 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001712 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001713 }
1714
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001715 if (inta & ~(trans_pcie->inta_mask)) {
1716 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1717 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001718 }
1719
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001720 /* we are loading the firmware, enable FH_TX interrupt only */
1721 if (handled & CSR_INT_BIT_FH_TX)
1722 iwl_enable_fw_load_int(trans);
1723 /* only Re-enable all interrupt if disabled by irq */
1724 else if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001725 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001726 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001727 else if (handled & CSR_INT_BIT_RF_KILL)
1728 iwl_enable_rfkill_int(trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001729
1730out:
1731 lock_map_release(&trans->sync_cmd_lockdep_map);
1732 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001733}
1734
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001735/******************************************************************************
1736 *
1737 * ICT functions
1738 *
1739 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001740
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001741/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001742void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001743{
Johannes Berg20d3b642012-05-16 22:54:29 +02001744 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001745
Johannes Berg10667132011-12-19 14:00:59 -08001746 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001747 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001748 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001749 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001750 trans_pcie->ict_tbl = NULL;
1751 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001752 }
1753}
1754
Johannes Berg10667132011-12-19 14:00:59 -08001755/*
1756 * allocate dram shared table, it is an aligned memory
1757 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001758 * also reset all data related to ICT table interrupt.
1759 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001760int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001761{
Johannes Berg20d3b642012-05-16 22:54:29 +02001762 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001763
Johannes Berg10667132011-12-19 14:00:59 -08001764 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001765 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001766 &trans_pcie->ict_tbl_dma,
1767 GFP_KERNEL);
1768 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001769 return -ENOMEM;
1770
Johannes Berg10667132011-12-19 14:00:59 -08001771 /* just an API sanity check ... it is guaranteed to be aligned */
1772 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001773 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001774 return -EINVAL;
1775 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001776
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001777 return 0;
1778}
1779
1780/* Device is going up inform it about using ICT interrupt table,
1781 * also we need to tell the driver to start using ICT interrupt.
1782 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001783void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001784{
Johannes Berg20d3b642012-05-16 22:54:29 +02001785 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001786 u32 val;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001787
Johannes Berg10667132011-12-19 14:00:59 -08001788 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001789 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001790
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001791 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001792 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001793
Johannes Berg10667132011-12-19 14:00:59 -08001794 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001795
Johannes Berg10667132011-12-19 14:00:59 -08001796 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001797
Eliad Peller18f5a372015-07-16 20:17:42 +03001798 val |= CSR_DRAM_INT_TBL_ENABLE |
1799 CSR_DRAM_INIT_TBL_WRAP_CHECK |
1800 CSR_DRAM_INIT_TBL_WRITE_POINTER;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001801
Johannes Berg10667132011-12-19 14:00:59 -08001802 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001803
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001804 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001805 trans_pcie->use_ict = true;
1806 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001807 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001808 iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001809 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001810}
1811
1812/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001813void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001814{
Johannes Berg20d3b642012-05-16 22:54:29 +02001815 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001816
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001817 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001818 trans_pcie->use_ict = false;
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001819 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001820}
1821
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001822irqreturn_t iwl_pcie_isr(int irq, void *data)
1823{
1824 struct iwl_trans *trans = data;
1825
1826 if (!trans)
1827 return IRQ_NONE;
1828
1829 /* Disable (but don't clear!) interrupts here to avoid
1830 * back-to-back ISRs and sporadic interrupts from our NIC.
1831 * If we have something to service, the tasklet will re-enable ints.
1832 * If we *don't* have something, we'll re-enable before leaving here.
1833 */
1834 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1835
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001836 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001837}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001838
1839irqreturn_t iwl_pcie_msix_isr(int irq, void *data)
1840{
1841 return IRQ_WAKE_THREAD;
1842}
1843
1844irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id)
1845{
1846 struct msix_entry *entry = dev_id;
1847 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1848 struct iwl_trans *trans = trans_pcie->trans;
Colin Ian King46167a82016-03-28 12:33:44 +01001849 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001850 u32 inta_fh, inta_hw;
1851
1852 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1853
1854 spin_lock(&trans_pcie->irq_lock);
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001855 inta_fh = iwl_read32(trans, CSR_MSIX_FH_INT_CAUSES_AD);
1856 inta_hw = iwl_read32(trans, CSR_MSIX_HW_INT_CAUSES_AD);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001857 /*
1858 * Clear causes registers to avoid being handling the same cause.
1859 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001860 iwl_write32(trans, CSR_MSIX_FH_INT_CAUSES_AD, inta_fh);
1861 iwl_write32(trans, CSR_MSIX_HW_INT_CAUSES_AD, inta_hw);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001862 spin_unlock(&trans_pcie->irq_lock);
1863
1864 if (unlikely(!(inta_fh | inta_hw))) {
1865 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1866 lock_map_release(&trans->sync_cmd_lockdep_map);
1867 return IRQ_NONE;
1868 }
1869
1870 if (iwl_have_debug_level(IWL_DL_ISR))
1871 IWL_DEBUG_ISR(trans, "ISR inta_fh 0x%08x, enabled 0x%08x\n",
1872 inta_fh,
1873 iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD));
1874
1875 /* This "Tx" DMA channel is used only for loading uCode */
1876 if (inta_fh & MSIX_FH_INT_CAUSES_D2S_CH0_NUM) {
1877 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
1878 isr_stats->tx++;
1879 /*
1880 * Wake up uCode load routine,
1881 * now that load is complete
1882 */
1883 trans_pcie->ucode_write_complete = true;
1884 wake_up(&trans_pcie->ucode_write_waitq);
1885 }
1886
1887 /* Error detected by uCode */
1888 if ((inta_fh & MSIX_FH_INT_CAUSES_FH_ERR) ||
1889 (inta_hw & MSIX_HW_INT_CAUSES_REG_SW_ERR)) {
1890 IWL_ERR(trans,
1891 "Microcode SW error detected. Restarting 0x%X.\n",
1892 inta_fh);
1893 isr_stats->sw++;
1894 iwl_pcie_irq_handle_error(trans);
1895 }
1896
1897 /* After checking FH register check HW register */
1898 if (iwl_have_debug_level(IWL_DL_ISR))
1899 IWL_DEBUG_ISR(trans,
1900 "ISR inta_hw 0x%08x, enabled 0x%08x\n",
1901 inta_hw,
1902 iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD));
1903
1904 /* Alive notification via Rx interrupt will do the real work */
1905 if (inta_hw & MSIX_HW_INT_CAUSES_REG_ALIVE) {
1906 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
1907 isr_stats->alive++;
1908 }
1909
1910 /* uCode wakes up after power-down sleep */
1911 if (inta_hw & MSIX_HW_INT_CAUSES_REG_WAKEUP) {
1912 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
1913 iwl_pcie_rxq_check_wrptr(trans);
1914 iwl_pcie_txq_check_wrptrs(trans);
1915
1916 isr_stats->wakeup++;
1917 }
1918
1919 /* Chip got too hot and stopped itself */
1920 if (inta_hw & MSIX_HW_INT_CAUSES_REG_CT_KILL) {
1921 IWL_ERR(trans, "Microcode CT kill error detected.\n");
1922 isr_stats->ctkill++;
1923 }
1924
1925 /* HW RF KILL switch toggled */
1926 if (inta_hw & MSIX_HW_INT_CAUSES_REG_RF_KILL) {
1927 bool hw_rfkill;
1928
1929 hw_rfkill = iwl_is_rfkill_set(trans);
1930 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
1931 hw_rfkill ? "disable radio" : "enable radio");
1932
1933 isr_stats->rfkill++;
1934
1935 mutex_lock(&trans_pcie->mutex);
1936 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
1937 mutex_unlock(&trans_pcie->mutex);
1938 if (hw_rfkill) {
1939 set_bit(STATUS_RFKILL, &trans->status);
1940 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1941 &trans->status))
1942 IWL_DEBUG_RF_KILL(trans,
1943 "Rfkill while SYNC HCMD in flight\n");
1944 wake_up(&trans_pcie->wait_command_queue);
1945 } else {
1946 clear_bit(STATUS_RFKILL, &trans->status);
1947 }
1948 }
1949
1950 if (inta_hw & MSIX_HW_INT_CAUSES_REG_HW_ERR) {
1951 IWL_ERR(trans,
1952 "Hardware error detected. Restarting.\n");
1953
1954 isr_stats->hw++;
1955 iwl_pcie_irq_handle_error(trans);
1956 }
1957
1958 iwl_pcie_clear_irq(trans, entry);
1959
1960 lock_map_release(&trans->sync_cmd_lockdep_map);
1961
1962 return IRQ_HANDLED;
1963}