blob: 87bc910f97722dd525cd3379f77de51dda348599 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Dhananjay Phadke13af7a62009-09-11 11:28:15 +00003 * Copyright (C) 2009 - QLogic Corporation.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04004 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08005 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080010 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040011 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080015 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040016 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
19 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080020 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040021 * The full GNU General Public License is included in this distribution
Amit Kumar Salecha4d21fef2010-01-14 01:53:23 +000022 * in the file called "COPYING".
Amit S. Kale80922fb2006-12-04 09:18:00 -080023 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040024 */
25
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040027#include "netxen_nic.h"
28#include "netxen_nic_hw.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030030#include <net/ip.h>
31
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070032#define MASK(n) ((1ULL<<(n))-1)
33#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
34#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +000035#define OCM_WIN_P3P(addr) (addr & 0xffc0000)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070036#define MS_WIN(addr) (addr & 0x0ffc0000)
37
38#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
39
40#define CRB_BLK(off) ((off >> 20) & 0x3f)
41#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
42#define CRB_WINDOW_2M (0x130060)
43#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
44#define CRB_INDIRECT_2M (0x1e0000UL)
45
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +000046static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
47 void __iomem *addr, u32 data);
48static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
49 void __iomem *addr);
50
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000051#ifndef readq
52static inline u64 readq(void __iomem *addr)
53{
54 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
55}
56#endif
57
58#ifndef writeq
59static inline void writeq(u64 val, void __iomem *addr)
60{
61 writel(((u32) (val)), (addr));
62 writel(((u32) (val >> 32)), (addr + 4));
63}
64#endif
65
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000066#define ADDR_IN_RANGE(addr, low, high) \
67 (((addr) < (high)) && ((addr) >= (low)))
68
69#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
70 ((adapter)->ahw.pci_base0 + (off))
71#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
72 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
73#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
74 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
75
76static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
77 unsigned long off)
78{
79 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
80 return PCI_OFFSET_FIRST_RANGE(adapter, off);
81
82 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
83 return PCI_OFFSET_SECOND_RANGE(adapter, off);
84
85 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
86 return PCI_OFFSET_THIRD_RANGE(adapter, off);
87
88 return NULL;
89}
90
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000091static crb_128M_2M_block_map_t
92crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070093 {{{0, 0, 0, 0} } }, /* 0: PCI */
94 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
95 {1, 0x0110000, 0x0120000, 0x130000},
96 {1, 0x0120000, 0x0122000, 0x124000},
97 {1, 0x0130000, 0x0132000, 0x126000},
98 {1, 0x0140000, 0x0142000, 0x128000},
99 {1, 0x0150000, 0x0152000, 0x12a000},
100 {1, 0x0160000, 0x0170000, 0x110000},
101 {1, 0x0170000, 0x0172000, 0x12e000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {1, 0x01e0000, 0x01e0800, 0x122000},
109 {0, 0x0000000, 0x0000000, 0x000000} } },
110 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
111 {{{0, 0, 0, 0} } }, /* 3: */
112 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
113 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
114 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
115 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
116 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {1, 0x08f0000, 0x08f2000, 0x172000} } },
132 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {1, 0x09f0000, 0x09f2000, 0x176000} } },
148 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
164 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
180 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
181 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
182 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
183 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
184 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
185 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
186 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
187 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
188 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
189 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
190 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
191 {{{0, 0, 0, 0} } }, /* 23: */
192 {{{0, 0, 0, 0} } }, /* 24: */
193 {{{0, 0, 0, 0} } }, /* 25: */
194 {{{0, 0, 0, 0} } }, /* 26: */
195 {{{0, 0, 0, 0} } }, /* 27: */
196 {{{0, 0, 0, 0} } }, /* 28: */
197 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
198 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
199 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
200 {{{0} } }, /* 32: PCI */
201 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
202 {1, 0x2110000, 0x2120000, 0x130000},
203 {1, 0x2120000, 0x2122000, 0x124000},
204 {1, 0x2130000, 0x2132000, 0x126000},
205 {1, 0x2140000, 0x2142000, 0x128000},
206 {1, 0x2150000, 0x2152000, 0x12a000},
207 {1, 0x2160000, 0x2170000, 0x110000},
208 {1, 0x2170000, 0x2172000, 0x12e000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000},
216 {0, 0x0000000, 0x0000000, 0x000000} } },
217 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
218 {{{0} } }, /* 35: */
219 {{{0} } }, /* 36: */
220 {{{0} } }, /* 37: */
221 {{{0} } }, /* 38: */
222 {{{0} } }, /* 39: */
223 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
224 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
225 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
226 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
227 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
228 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
229 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
230 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
231 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
232 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
233 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
234 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
235 {{{0} } }, /* 52: */
236 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
237 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
238 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
239 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
240 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
241 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
242 {{{0} } }, /* 59: I2C0 */
243 {{{0} } }, /* 60: I2C1 */
244 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
245 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
246 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
247};
248
249/*
250 * top 12 bits of crb internal address (hub, agent)
251 */
252static unsigned crb_hub_agt[64] =
253{
254 0,
255 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
257 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
258 0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
260 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
261 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
265 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
266 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
267 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
268 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
270 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
281 0,
282 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
283 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
284 0,
285 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
286 0,
287 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
288 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
289 0,
290 0,
291 0,
292 0,
293 0,
294 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
295 0,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
302 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
303 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
304 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
305 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
306 0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
309 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
310 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
311 0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
314 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
315 0,
316 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
317 0,
318};
319
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400320/* PCI Windowing for DDR regions. */
321
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700322#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000324#define NETXEN_PCIE_SEM_TIMEOUT 10000
325
326int
327netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
328{
329 int done = 0, timeout = 0;
330
331 while (!done) {
332 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
333 if (done == 1)
334 break;
335 if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +0000336 return -EIO;
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000337 msleep(1);
338 }
339
340 if (id_reg)
341 NXWR32(adapter, id_reg, adapter->portnum);
342
343 return 0;
344}
345
346void
347netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
348{
Amit Kumar Salecha581e8ae2010-01-07 22:10:15 +0000349 NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000350}
351
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000352int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
353{
354 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
355 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
356 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
357 }
358
359 return 0;
360}
361
362/* Disable an XG interface */
363int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
364{
365 __u32 mac_cfg;
366 u32 port = adapter->physical_port;
367
368 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
369 return 0;
370
371 if (port > NETXEN_NIU_MAX_XG_PORTS)
372 return -EINVAL;
373
374 mac_cfg = 0;
375 if (NXWR32(adapter,
376 NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
377 return -EIO;
378 return 0;
379}
380
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700381#define NETXEN_UNICAST_ADDR(port, index) \
382 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
383#define NETXEN_MCAST_ADDR(port, index) \
384 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
385#define MAC_HI(addr) \
386 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
387#define MAC_LO(addr) \
388 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
389
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000390int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
391{
Narender Kumara7483b02009-11-20 15:09:33 +0000392 u32 mac_cfg;
393 u32 cnt = 0;
394 __u32 reg = 0x0200;
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000395 u32 port = adapter->physical_port;
Narender Kumara7483b02009-11-20 15:09:33 +0000396 u16 board_type = adapter->ahw.board_type;
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000397
398 if (port > NETXEN_NIU_MAX_XG_PORTS)
399 return -EINVAL;
400
Narender Kumara7483b02009-11-20 15:09:33 +0000401 mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
402 mac_cfg &= ~0x4;
403 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000404
Narender Kumara7483b02009-11-20 15:09:33 +0000405 if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
406 (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
407 reg = (0x20 << port);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000408
Narender Kumara7483b02009-11-20 15:09:33 +0000409 NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
410
411 mdelay(10);
412
413 while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
414 mdelay(10);
415
416 if (cnt < 20) {
417
418 reg = NXRD32(adapter,
419 NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
420
421 if (mode == NETXEN_NIU_PROMISC_MODE)
422 reg = (reg | 0x2000UL);
423 else
424 reg = (reg & ~0x2000UL);
425
426 if (mode == NETXEN_NIU_ALLMULTI_MODE)
427 reg = (reg | 0x1000UL);
428 else
429 reg = (reg & ~0x1000UL);
430
431 NXWR32(adapter,
432 NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
433 }
434
435 mac_cfg |= 0x4;
436 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000437
438 return 0;
439}
440
441int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
442{
443 u32 mac_hi, mac_lo;
444 u32 reg_hi, reg_lo;
445
446 u8 phy = adapter->physical_port;
447
448 if (phy >= NETXEN_NIU_MAX_XG_PORTS)
449 return -EINVAL;
450
451 mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
452 mac_hi = addr[2] | ((u32)addr[3] << 8) |
453 ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
454
455 reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
456 reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
457
458 /* write twice to flush */
459 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
460 return -EIO;
461 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
462 return -EIO;
463
464 return 0;
465}
466
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700467static int
468netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
469{
470 u32 val = 0;
471 u16 port = adapter->physical_port;
Narender Kumar5d09e532009-11-20 22:08:57 +0000472 u8 *addr = adapter->mac_addr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700473
474 if (adapter->mc_enabled)
475 return 0;
476
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000477 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700478 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000479 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700480
481 /* add broadcast addr to filter */
482 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000483 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
484 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700485
486 /* add station addr to filter */
487 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000488 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700489 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000490 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700491
492 adapter->mc_enabled = 1;
493 return 0;
494}
495
496static int
497netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
498{
499 u32 val = 0;
500 u16 port = adapter->physical_port;
Narender Kumar5d09e532009-11-20 22:08:57 +0000501 u8 *addr = adapter->mac_addr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700502
503 if (!adapter->mc_enabled)
504 return 0;
505
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000506 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700507 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000508 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700509
510 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000511 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700512 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000513 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700514
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000515 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
516 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700517
518 adapter->mc_enabled = 0;
519 return 0;
520}
521
522static int
523netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
524 int index, u8 *addr)
525{
526 u32 hi = 0, lo = 0;
527 u16 port = adapter->physical_port;
528
529 lo = MAC_LO(addr);
530 hi = MAC_HI(addr);
531
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000532 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
533 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700534
535 return 0;
536}
537
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700538void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400539{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700540 struct netxen_adapter *adapter = netdev_priv(netdev);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000541 struct netdev_hw_addr *ha;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700542 u8 null_addr[6];
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000543 int i;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400544
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700545 memset(null_addr, 0, 6);
546
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400547 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700548
549 adapter->set_promisc(adapter,
550 NETXEN_NIU_PROMISC_MODE);
551
552 /* Full promiscuous mode */
553 netxen_nic_disable_mcast_filter(adapter);
554
555 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400556 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700557
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000558 if (netdev_mc_empty(netdev)) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700559 adapter->set_promisc(adapter,
560 NETXEN_NIU_NON_PROMISC_MODE);
561 netxen_nic_disable_mcast_filter(adapter);
562 return;
563 }
564
565 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
566 if (netdev->flags & IFF_ALLMULTI ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000567 netdev_mc_count(netdev) > adapter->max_mc_count) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700568 netxen_nic_disable_mcast_filter(adapter);
569 return;
570 }
571
572 netxen_nic_enable_mcast_filter(adapter);
573
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000574 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000575 netdev_for_each_mc_addr(ha, netdev)
576 netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700577
578 /* Clear out remaining addresses */
Jiri Pirkof9dcbcc2010-02-23 09:19:49 +0000579 while (i < adapter->max_mc_count)
580 netxen_nic_set_mcast_addr(adapter, i++, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400581}
582
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700583static int
584netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000585 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700586{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000587 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700588 struct netxen_cmd_buffer *pbuf;
589 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000590 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700591
592 i = 0;
593
Dhananjay Phadkedb4cfd82009-09-05 17:43:07 +0000594 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
595 return -EIO;
596
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000597 tx_ring = adapter->tx_ring;
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000598 __netif_tx_lock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800599
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000600 producer = tx_ring->producer;
601 consumer = tx_ring->sw_consumer;
602
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000603 if (nr_desc >= netxen_tx_avail(tx_ring)) {
604 netif_tx_stop_queue(tx_ring->txq);
605 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000606 return -EBUSY;
607 }
608
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700609 do {
610 cmd_desc = &cmd_desc_arr[i];
611
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000612 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700613 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700614 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700615
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000616 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700617 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
618
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000619 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700620 i++;
621
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000622 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700623
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000624 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700625
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000626 netxen_nic_update_cmd_producer(adapter, tx_ring);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700627
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000628 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800629
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700630 return 0;
631}
632
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000633static int
634nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700635{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700636 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800637 nx_mac_req_t *mac_req;
638 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700639
640 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800641 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
642
643 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
644 req.req_hdr = cpu_to_le64(word);
645
646 mac_req = (nx_mac_req_t *)&req.words[0];
647 mac_req->op = op;
648 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700649
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000650 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
651}
652
653static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
654 u8 *addr, struct list_head *del_list)
655{
656 struct list_head *head;
657 nx_mac_list_t *cur;
658
659 /* look up if already exists */
660 list_for_each(head, del_list) {
661 cur = list_entry(head, nx_mac_list_t, list);
662
663 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
664 list_move_tail(head, &adapter->mac_list);
665 return 0;
666 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700667 }
668
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000669 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
670 if (cur == NULL) {
671 printk(KERN_ERR "%s: failed to add mac address filter\n",
672 adapter->netdev->name);
673 return -ENOMEM;
674 }
675 memcpy(cur->mac_addr, addr, ETH_ALEN);
676 list_add_tail(&cur->list, &adapter->mac_list);
677 return nx_p3_sre_macaddr_change(adapter,
678 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700679}
680
681void netxen_p3_nic_set_multi(struct net_device *netdev)
682{
683 struct netxen_adapter *adapter = netdev_priv(netdev);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000684 struct netdev_hw_addr *ha;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700685 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700686 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000687 LIST_HEAD(del_list);
688 struct list_head *head;
689 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700690
Amit Kumar Salechad49c9642010-01-07 22:10:16 +0000691 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
692 return;
693
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000694 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700695
Narender Kumar5d09e532009-11-20 22:08:57 +0000696 nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000697 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700698
699 if (netdev->flags & IFF_PROMISC) {
700 mode = VPORT_MISS_MODE_ACCEPT_ALL;
701 goto send_fw_cmd;
702 }
703
704 if ((netdev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000705 (netdev_mc_count(netdev) > adapter->max_mc_count)) {
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700706 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
707 goto send_fw_cmd;
708 }
709
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000710 if (!netdev_mc_empty(netdev)) {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000711 netdev_for_each_mc_addr(ha, netdev)
712 nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700713 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700714
715send_fw_cmd:
716 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000717 head = &del_list;
718 while (!list_empty(head)) {
719 cur = list_entry(head->next, nx_mac_list_t, list);
720
721 nx_p3_sre_macaddr_change(adapter,
722 cur->mac_addr, NETXEN_MAC_DEL);
723 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700724 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700725 }
726}
727
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700728int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
729{
730 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800731 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700732
733 memset(&req, 0, sizeof(nx_nic_req_t));
734
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800735 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
736
737 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
738 ((u64)adapter->portnum << 16);
739 req.req_hdr = cpu_to_le64(word);
740
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700741 req.words[0] = cpu_to_le64(mode);
742
743 return netxen_send_cmd_descs(adapter,
744 (struct cmd_desc_type0 *)&req, 1);
745}
746
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800747void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
748{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000749 nx_mac_list_t *cur;
750 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800751
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000752 while (!list_empty(head)) {
753 cur = list_entry(head->next, nx_mac_list_t, list);
754 nx_p3_sre_macaddr_change(adapter,
755 cur->mac_addr, NETXEN_MAC_DEL);
756 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800757 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800758 }
759}
760
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000761int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
762{
763 /* assuming caller has already copied new addr to netdev */
764 netxen_p3_nic_set_multi(adapter->netdev);
765 return 0;
766}
767
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700768#define NETXEN_CONFIG_INTR_COALESCE 3
769
770/*
771 * Send the interrupt coalescing parameter set by ethtool to the card.
772 */
773int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
774{
775 nx_nic_req_t req;
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000776 u64 word[6];
777 int rv, i;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700778
779 memset(&req, 0, sizeof(nx_nic_req_t));
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000780 memset(word, 0, sizeof(word));
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700781
Narender Kumar1bb482f2009-08-23 08:35:09 +0000782 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800783
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000784 word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
785 req.req_hdr = cpu_to_le64(word[0]);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700786
Amit Kumar Salechac0703952010-01-14 01:53:22 +0000787 memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
788 for (i = 0; i < 6; i++)
789 req.words[i] = cpu_to_le64(word[i]);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700790
791 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
792 if (rv != 0) {
793 printk(KERN_ERR "ERROR. Could not send "
794 "interrupt coalescing parameters\n");
795 }
796
797 return rv;
798}
799
Narender Kumar1bb482f2009-08-23 08:35:09 +0000800int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
801{
802 nx_nic_req_t req;
803 u64 word;
804 int rv = 0;
805
806 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
807 return 0;
808
809 memset(&req, 0, sizeof(nx_nic_req_t));
810
811 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
812
813 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
814 req.req_hdr = cpu_to_le64(word);
815
816 req.words[0] = cpu_to_le64(enable);
817
818 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
819 if (rv != 0) {
820 printk(KERN_ERR "ERROR. Could not send "
821 "configure hw lro request\n");
822 }
823
824 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
825
826 return rv;
827}
828
Narender Kumarfa3ce352009-08-24 19:23:28 +0000829int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
830{
831 nx_nic_req_t req;
832 u64 word;
833 int rv = 0;
834
835 if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
836 return rv;
837
838 memset(&req, 0, sizeof(nx_nic_req_t));
839
840 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
841
842 word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
843 ((u64)adapter->portnum << 16);
844 req.req_hdr = cpu_to_le64(word);
845
846 req.words[0] = cpu_to_le64(enable);
847
848 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
849 if (rv != 0) {
850 printk(KERN_ERR "ERROR. Could not send "
851 "configure bridge mode request\n");
852 }
853
854 adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
855
856 return rv;
857}
858
859
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000860#define RSS_HASHTYPE_IP_TCP 0x3
861
862int netxen_config_rss(struct netxen_adapter *adapter, int enable)
863{
864 nx_nic_req_t req;
865 u64 word;
866 int i, rv;
867
868 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
869 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
870 0x255b0ec26d5a56daULL };
871
872
873 memset(&req, 0, sizeof(nx_nic_req_t));
874 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
875
876 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
877 req.req_hdr = cpu_to_le64(word);
878
879 /*
880 * RSS request:
881 * bits 3-0: hash_method
882 * 5-4: hash_type_ipv4
883 * 7-6: hash_type_ipv6
884 * 8: enable
885 * 9: use indirection table
886 * 47-10: reserved
887 * 63-48: indirection table mask
888 */
889 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
890 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
891 ((u64)(enable & 0x1) << 8) |
892 ((0x7ULL) << 48);
893 req.words[0] = cpu_to_le64(word);
894 for (i = 0; i < 5; i++)
895 req.words[i+1] = cpu_to_le64(key[i]);
896
897
898 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
899 if (rv != 0) {
900 printk(KERN_ERR "%s: could not configure RSS\n",
901 adapter->netdev->name);
902 }
903
904 return rv;
905}
906
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000907int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
908{
909 nx_nic_req_t req;
910 u64 word;
911 int rv;
912
913 memset(&req, 0, sizeof(nx_nic_req_t));
914 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
915
916 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
917 req.req_hdr = cpu_to_le64(word);
918
919 req.words[0] = cpu_to_le64(cmd);
920 req.words[1] = cpu_to_le64(ip);
921
922 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
923 if (rv != 0) {
924 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
925 adapter->netdev->name,
926 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
927 }
928 return rv;
929}
930
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000931int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
932{
933 nx_nic_req_t req;
934 u64 word;
935 int rv;
936
937 memset(&req, 0, sizeof(nx_nic_req_t));
938 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
939
940 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
941 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000942 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000943
944 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
945 if (rv != 0) {
946 printk(KERN_ERR "%s: could not configure link notification\n",
947 adapter->netdev->name);
948 }
949
950 return rv;
951}
952
Narender Kumar1bb482f2009-08-23 08:35:09 +0000953int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
954{
955 nx_nic_req_t req;
956 u64 word;
957 int rv;
958
959 memset(&req, 0, sizeof(nx_nic_req_t));
960 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
961
962 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
963 ((u64)adapter->portnum << 16) |
964 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
965
966 req.req_hdr = cpu_to_le64(word);
967
968 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
969 if (rv != 0) {
970 printk(KERN_ERR "%s: could not cleanup lro flows\n",
971 adapter->netdev->name);
972 }
973 return rv;
974}
975
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400976/*
977 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
978 * @returns 0 on success, negative on failure
979 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700980
981#define MTU_FUDGE_FACTOR 100
982
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400983int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
984{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700985 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700986 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700987 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400988
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700989 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
990 max_mtu = P3_MAX_MTU;
991 else
992 max_mtu = P2_MAX_MTU;
993
994 if (mtu > max_mtu) {
995 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
996 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400997 return -EINVAL;
998 }
999
Amit S. Kale80922fb2006-12-04 09:18:00 -08001000 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001001 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001002
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001003 if (!rc)
1004 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001005
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001006 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001007}
1008
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001009static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +00001010 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001011{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001012 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +00001013 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001014
1015 addr = base;
1016 ptr32 = buf;
1017 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +00001018 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001019 return -1;
Al Virof305f782007-12-22 19:44:00 +00001020 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001021 ptr32++;
1022 addr += sizeof(u32);
1023 }
1024 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +00001025 __le32 local;
1026 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001027 return -1;
Al Virof305f782007-12-22 19:44:00 +00001028 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001029 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
1030 }
1031
1032 return 0;
1033}
1034
Amit Kumar Salechaa03d2452010-01-14 01:53:21 +00001035int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001036{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001037 __le32 *pmac = (__le32 *) mac;
1038 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001039
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001040 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001041
1042 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001043 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001044
Al Virof305f782007-12-22 19:44:00 +00001045 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001046
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001047 offset = NX_OLD_MAC_ADDR_OFFSET +
1048 (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001049
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001050 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001051 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001052 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001053
Al Virof305f782007-12-22 19:44:00 +00001054 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001055 return -1;
1056 }
1057 return 0;
1058}
1059
Amit Kumar Salechaa03d2452010-01-14 01:53:21 +00001060int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001061{
1062 uint32_t crbaddr, mac_hi, mac_lo;
1063 int pci_func = adapter->ahw.pci_func;
1064
1065 crbaddr = CRB_MAC_BLOCK_START +
1066 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
1067
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001068 mac_lo = NXRD32(adapter, crbaddr);
1069 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001070
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001071 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001072 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001073 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001074 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001075
1076 return 0;
1077}
1078
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001079/*
1080 * Changes the CRB window to the specified window.
1081 */
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001082static void
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001083netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
1084 u32 window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001085{
1086 void __iomem *offset;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001087 int count = 10;
1088 u8 func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001089
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001090 if (adapter->ahw.crb_win == window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001091 return;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001092
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001093 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1094 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001095
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001096 writel(window, offset);
1097 do {
1098 if (window == readl(offset))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001099 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001100
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001101 if (printk_ratelimit())
1102 dev_warn(&adapter->pdev->dev,
1103 "failed to set CRB window to %d\n",
1104 (window == NETXEN_WINDOW_ONE));
1105 udelay(1);
1106
1107 } while (--count > 0);
1108
1109 if (count > 0)
1110 adapter->ahw.crb_win = window;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001111}
1112
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001113/*
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001114 * Returns < 0 if off is not valid,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001115 * 1 if window access is needed. 'off' is set to offset from
1116 * CRB space in 128M pci map
1117 * 0 if no window access is needed. 'off' is set to 2M addr
1118 * In: 'off' is offset from base in 128M pci map
1119 */
1120static int
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001121netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
1122 ulong off, void __iomem **addr)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001123{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001124 crb_128M_2M_sub_block_map_t *m;
1125
1126
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001127 if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001128 return -EINVAL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001129
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001130 off -= NETXEN_PCI_CRBSPACE;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001131
1132 /*
1133 * Try direct map
1134 */
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001135 m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001136
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001137 if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
1138 *addr = adapter->ahw.pci_base0 + m->start_2M +
1139 (off - m->start_128M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001140 return 0;
1141 }
1142
1143 /*
1144 * Not in direct map, use crb window
1145 */
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001146 *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
1147 (off & MASK(16));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001148 return 1;
1149}
1150
1151/*
1152 * In: 'off' is offset from CRB space in 128M pci map
1153 * Out: 'off' is 2M pci map addr
1154 * side effect: lock crb window
1155 */
1156static void
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001157netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001158{
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001159 u32 window;
1160 void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001161
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001162 off -= NETXEN_PCI_CRBSPACE;
1163
1164 window = CRB_HI(off);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001165
1166 if (adapter->ahw.crb_win == window)
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001167 return;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001168
1169 writel(window, addr);
1170 if (readl(addr) != window) {
1171 if (printk_ratelimit())
1172 dev_warn(&adapter->pdev->dev,
1173 "failed to set CRB window to %d off 0x%lx\n",
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001174 window, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001175 }
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001176 adapter->ahw.crb_win = window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001177}
1178
Narender Kumarf58dbd72009-12-02 15:46:18 +00001179static void __iomem *
1180netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
1181 ulong win_off, void __iomem **mem_ptr)
1182{
1183 ulong off = win_off;
1184 void __iomem *addr;
1185 resource_size_t mem_base;
1186
1187 if (ADDR_IN_WINDOW1(win_off))
1188 off = NETXEN_CRB_NORMAL(win_off);
1189
1190 addr = pci_base_offset(adapter, off);
1191 if (addr)
1192 return addr;
1193
1194 if (adapter->ahw.pci_len0 == 0)
1195 off -= NETXEN_PCI_CRBSPACE;
1196
1197 mem_base = pci_resource_start(adapter->pdev, 0);
1198 *mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
1199 if (*mem_ptr)
1200 addr = *mem_ptr + (off & (PAGE_SIZE - 1));
1201
1202 return addr;
1203}
1204
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001205static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001206netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001207{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001208 unsigned long flags;
Narender Kumarf58dbd72009-12-02 15:46:18 +00001209 void __iomem *addr, *mem_ptr = NULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001210
Narender Kumarf58dbd72009-12-02 15:46:18 +00001211 addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
1212 if (!addr)
1213 return -EIO;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001214
Narender Kumarf58dbd72009-12-02 15:46:18 +00001215 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001216 netxen_nic_io_write_128M(adapter, addr, data);
Narender Kumarf58dbd72009-12-02 15:46:18 +00001217 } else { /* Window 0 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001218 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001219 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001220 writel(data, addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001221 netxen_nic_pci_set_crbwindow_128M(adapter,
1222 NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001223 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001224 }
1225
Narender Kumarf58dbd72009-12-02 15:46:18 +00001226 if (mem_ptr)
1227 iounmap(mem_ptr);
1228
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001229 return 0;
1230}
1231
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001232static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001233netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001234{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001235 unsigned long flags;
Narender Kumarf58dbd72009-12-02 15:46:18 +00001236 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001237 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001238
Narender Kumarf58dbd72009-12-02 15:46:18 +00001239 addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
1240 if (!addr)
1241 return -EIO;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001242
Narender Kumarf58dbd72009-12-02 15:46:18 +00001243 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001244 data = netxen_nic_io_read_128M(adapter, addr);
Narender Kumarf58dbd72009-12-02 15:46:18 +00001245 } else { /* Window 0 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001246 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001247 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001248 data = readl(addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001249 netxen_nic_pci_set_crbwindow_128M(adapter,
1250 NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001251 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001252 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001253
Narender Kumarf58dbd72009-12-02 15:46:18 +00001254 if (mem_ptr)
1255 iounmap(mem_ptr);
1256
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001257 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001258}
1259
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001260static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001261netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001262{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001263 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001264 int rv;
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001265 void __iomem *addr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001266
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001267 rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001268
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001269 if (rv == 0) {
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001270 writel(data, addr);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001271 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001272 }
1273
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001274 if (rv > 0) {
1275 /* indirect access */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001276 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001277 crb_win_lock(adapter);
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001278 netxen_nic_pci_set_crbwindow_2M(adapter, off);
1279 writel(data, addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001280 crb_win_unlock(adapter);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001281 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001282 return 0;
1283 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001284
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001285 dev_err(&adapter->pdev->dev,
1286 "%s: invalid offset: 0x%016lx\n", __func__, off);
1287 dump_stack();
1288 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001289}
1290
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001291static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001292netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001293{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001294 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001295 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001296 u32 data;
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001297 void __iomem *addr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001298
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001299 rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001300
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001301 if (rv == 0)
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001302 return readl(addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001303
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001304 if (rv > 0) {
1305 /* indirect access */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001306 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001307 crb_win_lock(adapter);
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001308 netxen_nic_pci_set_crbwindow_2M(adapter, off);
1309 data = readl(addr);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001310 crb_win_unlock(adapter);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001311 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001312 return data;
1313 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001314
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001315 dev_err(&adapter->pdev->dev,
1316 "%s: invalid offset: 0x%016lx\n", __func__, off);
1317 dump_stack();
1318 return -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001319}
1320
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001321/* window 1 registers only */
1322static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
1323 void __iomem *addr, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001324{
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001325 read_lock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001326 writel(data, addr);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001327 read_unlock(&adapter->ahw.crb_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001328}
1329
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001330static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
1331 void __iomem *addr)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001332{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001333 u32 val;
1334
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001335 read_lock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001336 val = readl(addr);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001337 read_unlock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001338
1339 return val;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001340}
1341
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001342static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
1343 void __iomem *addr, u32 data)
1344{
1345 writel(data, addr);
1346}
1347
1348static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
1349 void __iomem *addr)
1350{
1351 return readl(addr);
1352}
1353
1354void __iomem *
1355netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
1356{
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001357 void __iomem *addr = NULL;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001358
1359 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001360 if ((offset < NETXEN_CRB_PCIX_HOST2) &&
1361 (offset > NETXEN_CRB_PCIX_HOST))
1362 addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
1363 else
1364 addr = NETXEN_CRB_NORMALIZE(adapter, offset);
1365 } else {
1366 WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
1367 offset, &addr));
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001368 }
1369
Dhananjay Phadkea9ac07d2009-10-24 16:03:59 +00001370 return addr;
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001371}
1372
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001373static int
1374netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1375 u64 addr, u32 *start)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001376{
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001377 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1378 *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
1379 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001380 } else if (ADDR_IN_RANGE(addr,
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001381 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1382 *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
1383 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001384 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001385
1386 return -EIO;
1387}
1388
1389static int
1390netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1391 u64 addr, u32 *start)
1392{
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001393 u32 window;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001394 struct pci_dev *pdev = adapter->pdev;
1395
1396 if ((addr & 0x00ff800) == 0xff800) {
1397 if (printk_ratelimit())
1398 dev_warn(&pdev->dev, "QM access not handled\n");
1399 return -EIO;
1400 }
1401
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001402 if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
1403 window = OCM_WIN_P3P(addr);
1404 else
1405 window = OCM_WIN(addr);
1406
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001407 writel(window, adapter->ahw.ocm_win_crb);
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001408 /* read back to flush */
1409 readl(adapter->ahw.ocm_win_crb);
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001410
1411 adapter->ahw.ocm_win = window;
1412 *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
1413 return 0;
1414}
1415
1416static int
1417netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
1418 u64 *data, int op)
1419{
1420 void __iomem *addr, *mem_ptr = NULL;
1421 resource_size_t mem_base;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001422 int ret = -EIO;
1423 u32 start;
1424
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001425 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001426
1427 ret = adapter->pci_set_window(adapter, off, &start);
1428 if (ret != 0)
1429 goto unlock;
1430
1431 addr = pci_base_offset(adapter, start);
1432 if (addr)
1433 goto noremap;
1434
1435 mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
1436
1437 mem_ptr = ioremap(mem_base, PAGE_SIZE);
1438 if (mem_ptr == NULL) {
1439 ret = -EIO;
1440 goto unlock;
1441 }
1442
1443 addr = mem_ptr + (start & (PAGE_SIZE - 1));
1444
1445noremap:
1446 if (op == 0) /* read */
1447 *data = readq(addr);
1448 else /* write */
1449 writeq(*data, addr);
1450
1451unlock:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001452 spin_unlock(&adapter->ahw.mem_lock);
1453
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001454 if (mem_ptr)
1455 iounmap(mem_ptr);
1456 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001457}
1458
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001459#define MAX_CTL_CHECK 1000
1460
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001461static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001462netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001463 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001464{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001465 int j, ret;
1466 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001467 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001468
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001469 /* Only 64-bit aligned access */
1470 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001471 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001472
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001473 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001474 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1475 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001476 mem_crb = pci_base_offset(adapter,
1477 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1478 addr_hi = SIU_TEST_AGT_ADDR_HI;
1479 data_lo = SIU_TEST_AGT_WRDATA_LO;
1480 data_hi = SIU_TEST_AGT_WRDATA_HI;
1481 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1482 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001483 goto correct;
1484 }
1485
1486 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001487 mem_crb = pci_base_offset(adapter,
1488 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1489 addr_hi = MIU_TEST_AGT_ADDR_HI;
1490 data_lo = MIU_TEST_AGT_WRDATA_LO;
1491 data_hi = MIU_TEST_AGT_WRDATA_HI;
1492 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1493 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001494 goto correct;
1495 }
1496
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001497 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1498 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1499 if (adapter->ahw.pci_len0 != 0) {
1500 return netxen_nic_pci_mem_access_direct(adapter,
1501 off, &data, 1);
1502 }
1503 }
1504
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001505 return -EIO;
1506
1507correct:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001508 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001509 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001510
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001511 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1512 writel(off_hi, (mem_crb + addr_hi));
1513 writel(data & 0xffffffff, (mem_crb + data_lo));
1514 writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
1515 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1516 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1517 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001518
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001519 for (j = 0; j < MAX_CTL_CHECK; j++) {
1520 temp = readl((mem_crb + TEST_AGT_CTRL));
1521 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001522 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001523 }
1524
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001525 if (j >= MAX_CTL_CHECK) {
1526 if (printk_ratelimit())
1527 dev_err(&adapter->pdev->dev,
1528 "failed to write through agent\n");
1529 ret = -EIO;
1530 } else
1531 ret = 0;
1532
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001533 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001534 spin_unlock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001535 return ret;
1536}
1537
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001538static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001539netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001540 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001541{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001542 int j, ret;
1543 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
1544 u64 val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001545 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001546
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001547 /* Only 64-bit aligned access */
1548 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001549 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001550
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001551 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001552 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1553 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001554 mem_crb = pci_base_offset(adapter,
1555 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1556 addr_hi = SIU_TEST_AGT_ADDR_HI;
1557 data_lo = SIU_TEST_AGT_RDDATA_LO;
1558 data_hi = SIU_TEST_AGT_RDDATA_HI;
1559 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1560 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001561 goto correct;
1562 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001563
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001564 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001565 mem_crb = pci_base_offset(adapter,
1566 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1567 addr_hi = MIU_TEST_AGT_ADDR_HI;
1568 data_lo = MIU_TEST_AGT_RDDATA_LO;
1569 data_hi = MIU_TEST_AGT_RDDATA_HI;
1570 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1571 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001572 goto correct;
1573 }
1574
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001575 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1576 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1577 if (adapter->ahw.pci_len0 != 0) {
1578 return netxen_nic_pci_mem_access_direct(adapter,
1579 off, data, 0);
1580 }
1581 }
1582
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001583 return -EIO;
1584
1585correct:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001586 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001587 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001588
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001589 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1590 writel(off_hi, (mem_crb + addr_hi));
1591 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1592 writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001593
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001594 for (j = 0; j < MAX_CTL_CHECK; j++) {
1595 temp = readl(mem_crb + TEST_AGT_CTRL);
1596 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001597 break;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001598 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001599
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001600 if (j >= MAX_CTL_CHECK) {
1601 if (printk_ratelimit())
1602 dev_err(&adapter->pdev->dev,
1603 "failed to read through agent\n");
1604 ret = -EIO;
1605 } else {
1606
1607 temp = readl(mem_crb + data_hi);
1608 val = ((u64)temp << 32);
1609 val |= readl(mem_crb + data_lo);
1610 *data = val;
1611 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001612 }
1613
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001614 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001615 spin_unlock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001616
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001617 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001618}
1619
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001620static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001621netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001622 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001623{
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001624 int j, ret;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001625 u32 temp, off8;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001626 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001627
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001628 /* Only 64-bit aligned access */
1629 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001630 return -EIO;
1631
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001632 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001633 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1634 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001635 mem_crb = netxen_get_ioaddr(adapter,
1636 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001637 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001638 }
1639
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001640 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001641 mem_crb = netxen_get_ioaddr(adapter,
1642 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001643 goto correct;
1644 }
1645
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001646 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
1647 return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
1648
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001649 return -EIO;
1650
1651correct:
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001652 off8 = off & 0xfffffff8;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001653
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001654 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001655
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001656 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1657 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001658
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001659 writel(data & 0xffffffff,
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001660 mem_crb + MIU_TEST_AGT_WRDATA_LO);
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001661 writel((data >> 32) & 0xffffffff,
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001662 mem_crb + MIU_TEST_AGT_WRDATA_HI);
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001663
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001664 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1665 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1666 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001667
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001668 for (j = 0; j < MAX_CTL_CHECK; j++) {
1669 temp = readl(mem_crb + TEST_AGT_CTRL);
1670 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001671 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001672 }
1673
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001674 if (j >= MAX_CTL_CHECK) {
1675 if (printk_ratelimit())
1676 dev_err(&adapter->pdev->dev,
1677 "failed to write through agent\n");
1678 ret = -EIO;
1679 } else
1680 ret = 0;
1681
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001682 spin_unlock(&adapter->ahw.mem_lock);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001683
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001684 return ret;
1685}
1686
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001687static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001688netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001689 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001690{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001691 int j, ret;
1692 u32 temp, off8;
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001693 u64 val;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001694 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001695
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001696 /* Only 64-bit aligned access */
1697 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001698 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001699
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001700 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001701 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1702 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001703 mem_crb = netxen_get_ioaddr(adapter,
1704 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001705 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001706 }
1707
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001708 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001709 mem_crb = netxen_get_ioaddr(adapter,
1710 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001711 goto correct;
1712 }
1713
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001714 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1715 return netxen_nic_pci_mem_access_direct(adapter,
1716 off, data, 0);
1717 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001718
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001719 return -EIO;
1720
1721correct:
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001722 off8 = off & 0xfffffff8;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001723
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001724 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001725
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001726 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1727 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1728 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1729 writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001730
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001731 for (j = 0; j < MAX_CTL_CHECK; j++) {
1732 temp = readl(mem_crb + TEST_AGT_CTRL);
1733 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001734 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001735 }
1736
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001737 if (j >= MAX_CTL_CHECK) {
1738 if (printk_ratelimit())
1739 dev_err(&adapter->pdev->dev,
1740 "failed to read through agent\n");
1741 ret = -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001742 } else {
Sucheta Chakraborty215387a2010-05-11 23:53:03 +00001743 val = (u64)(readl(mem_crb + MIU_TEST_AGT_RDDATA_HI)) << 32;
1744 val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001745 *data = val;
1746 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001747 }
1748
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001749 spin_unlock(&adapter->ahw.mem_lock);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001750
1751 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001752}
1753
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001754void
1755netxen_setup_hwops(struct netxen_adapter *adapter)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001756{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001757 adapter->init_port = netxen_niu_xg_init_port;
1758 adapter->stop_port = netxen_niu_disable_xg_port;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001759
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001760 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1761 adapter->crb_read = netxen_nic_hw_read_wx_128M,
1762 adapter->crb_write = netxen_nic_hw_write_wx_128M,
1763 adapter->pci_set_window = netxen_nic_pci_set_window_128M,
1764 adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
1765 adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
1766 adapter->io_read = netxen_nic_io_read_128M,
1767 adapter->io_write = netxen_nic_io_write_128M,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001768
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001769 adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
1770 adapter->set_multi = netxen_p2_nic_set_multi;
1771 adapter->set_mtu = netxen_nic_set_mtu_xgb;
1772 adapter->set_promisc = netxen_p2_nic_set_promisc;
1773
1774 } else {
1775 adapter->crb_read = netxen_nic_hw_read_wx_2M,
1776 adapter->crb_write = netxen_nic_hw_write_wx_2M,
1777 adapter->pci_set_window = netxen_nic_pci_set_window_2M,
1778 adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
1779 adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
1780 adapter->io_read = netxen_nic_io_read_2M,
1781 adapter->io_write = netxen_nic_io_write_2M,
1782
1783 adapter->set_mtu = nx_fw_cmd_set_mtu;
1784 adapter->set_promisc = netxen_p3_nic_set_promisc;
1785 adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
1786 adapter->set_multi = netxen_p3_nic_set_multi;
1787
1788 adapter->phy_read = nx_fw_cmd_query_phy;
1789 adapter->phy_write = nx_fw_cmd_set_phy;
1790 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001791}
1792
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001793int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1794{
Dhananjay Phadke0dc6d9c2009-10-21 19:39:03 +00001795 int offset, board_type, magic;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001796 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001797
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001798 offset = NX_FW_MAGIC_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001799 if (netxen_rom_fast_read(adapter, offset, &magic))
1800 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001801
Dhananjay Phadke0dc6d9c2009-10-21 19:39:03 +00001802 if (magic != NETXEN_BDINFO_MAGIC) {
1803 dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
1804 magic);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001805 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001806 }
1807
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001808 offset = NX_BRDTYPE_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001809 if (netxen_rom_fast_read(adapter, offset, &board_type))
1810 return -EIO;
1811
1812 adapter->ahw.board_type = board_type;
1813
1814 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001815 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001816 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001817 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001818 }
1819
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001820 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001821 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001822 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001823 break;
1824 case NETXEN_BRDTYPE_P2_SB31_10G:
1825 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1826 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1827 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001828 case NETXEN_BRDTYPE_P3_HMEZ:
1829 case NETXEN_BRDTYPE_P3_XG_LOM:
1830 case NETXEN_BRDTYPE_P3_10G_CX4:
1831 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1832 case NETXEN_BRDTYPE_P3_IMEZ:
1833 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001834 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1835 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001836 case NETXEN_BRDTYPE_P3_10G_XFP:
1837 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001838 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001839 break;
1840 case NETXEN_BRDTYPE_P1_BD:
1841 case NETXEN_BRDTYPE_P1_SB:
1842 case NETXEN_BRDTYPE_P1_SMAX:
1843 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001844 case NETXEN_BRDTYPE_P3_REF_QG:
1845 case NETXEN_BRDTYPE_P3_4_GB:
1846 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001847 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001848 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001849 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001850 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001851 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1852 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001853 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001854 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1855 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001856 break;
1857 }
1858
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001859 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001860}
1861
1862/* NIU access sections */
1863
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001864int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001865{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001866 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001867 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001868 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001869 return 0;
1870}
1871
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001872int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001873{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001874 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001875 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001876 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001877 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001878 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001879 return 0;
1880}
1881
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001882void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001883{
Al Viroa608ab9c2007-01-02 10:39:10 +00001884 __u32 status;
1885 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001886 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001887
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001888 if (!netif_carrier_ok(adapter->netdev)) {
1889 adapter->link_speed = 0;
1890 adapter->link_duplex = -1;
1891 adapter->link_autoneg = AUTONEG_ENABLE;
1892 return;
1893 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001894
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001895 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001896 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001897 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1898 adapter->link_speed = SPEED_1000;
1899 adapter->link_duplex = DUPLEX_FULL;
1900 adapter->link_autoneg = AUTONEG_DISABLE;
1901 return;
1902 }
1903
Joe Perches8e95a202009-12-03 07:58:21 +00001904 if (adapter->phy_read &&
1905 adapter->phy_read(adapter,
1906 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1907 &status) == 0) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001908 if (netxen_get_phy_link(status)) {
1909 switch (netxen_get_phy_speed(status)) {
1910 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001911 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001912 break;
1913 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001914 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001915 break;
1916 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001917 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001918 break;
1919 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001920 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001921 break;
1922 }
1923 switch (netxen_get_phy_duplex(status)) {
1924 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001925 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001926 break;
1927 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001928 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001929 break;
1930 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001931 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001932 break;
1933 }
Joe Perches8e95a202009-12-03 07:58:21 +00001934 if (adapter->phy_read &&
1935 adapter->phy_read(adapter,
1936 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
1937 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001938 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001939 } else
1940 goto link_down;
1941 } else {
1942 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001943 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001944 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001945 }
1946 }
1947}
1948
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001949int
1950netxen_nic_wol_supported(struct netxen_adapter *adapter)
1951{
1952 u32 wol_cfg;
1953
1954 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1955 return 0;
1956
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001957 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001958 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001959 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001960 if (wol_cfg & (1 << adapter->portnum))
1961 return 1;
1962 }
1963
1964 return 0;
1965}