blob: b7b4cfdeb974a67c7eba222504ea8474d8bcd0df [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
Sean Paul20f24d72018-01-08 14:55:43 -050039#include <drm/drm_dp_helper.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Sean Paul20f24d72018-01-08 14:55:43 -050041#include <drm/drm_hdcp.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070045
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070047#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070048
Todd Previte559be302015-05-04 07:48:20 -070049/* Compliance test status bits */
50#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
51#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
53#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
54
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 struct dpll dpll;
58};
59
60static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
65};
66
67static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080071 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
72};
73
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080074static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080076 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030077 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080078 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
79};
80
Chon Ming Leeef9348c2014-04-09 13:28:18 +030081/*
82 * CHV supports eDP 1.4 that have more link rates.
83 * Below only provides the fixed rate but exclude variable rate.
84 */
85static const struct dp_link_dpll chv_dpll[] = {
86 /*
87 * CHV requires to program fractional division for m2.
88 * m2 is stored in fixed point format using formula below
89 * (m2_int << 22) | m2_fraction
90 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030095 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030096 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
97};
Sonika Jindal637a9c62015-05-07 09:52:08 +053098
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099/**
Jani Nikula1853a9d2017-08-18 12:30:20 +0300100 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101 * @intel_dp: DP struct
102 *
103 * If a CPU or PCH DP output is attached to an eDP panel, this function
104 * will return true, and false otherwise.
105 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300106bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200108 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
109
110 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700111}
112
Imre Deak68b4d822013-05-08 13:14:06 +0300113static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114{
Imre Deak68b4d822013-05-08 13:14:06 +0300115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
116
117 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118}
119
Chris Wilsondf0e9242010-09-09 16:20:55 +0100120static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
121{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200122 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100123}
124
Ville Syrjäläadc10302017-10-31 22:51:14 +0200125static void intel_dp_link_down(struct intel_encoder *encoder,
126 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200129static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
130 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200131static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300132 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530133static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700134
Jani Nikula68f357c2017-03-28 17:59:05 +0300135/* update sink rates from dpcd */
136static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
137{
Jani Nikula229675d2018-02-27 12:59:11 +0200138 static const int dp_rates[] = {
Manasi Navarec71b53c2018-02-28 14:31:50 -0800139 162000, 270000, 540000, 810000
Jani Nikula229675d2018-02-27 12:59:11 +0200140 };
Jani Nikulaa8a08882017-10-09 12:29:59 +0300141 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300142
Jani Nikulaa8a08882017-10-09 12:29:59 +0300143 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300144
Jani Nikula229675d2018-02-27 12:59:11 +0200145 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
146 if (dp_rates[i] > max_rate)
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 break;
Jani Nikula229675d2018-02-27 12:59:11 +0200148 intel_dp->sink_rates[i] = dp_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300150
Jani Nikulaa8a08882017-10-09 12:29:59 +0300151 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300152}
153
Jani Nikula10ebb732018-02-01 13:03:41 +0200154/* Get length of rates array potentially limited by max_rate. */
155static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
156{
157 int i;
158
159 /* Limit results by potentially reduced max rate */
160 for (i = 0; i < len; i++) {
161 if (rates[len - i - 1] <= max_rate)
162 return len - i;
163 }
164
165 return 0;
166}
167
168/* Get length of common rates array potentially limited by max_rate. */
169static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
170 int max_rate)
171{
172 return intel_dp_rate_limit_len(intel_dp->common_rates,
173 intel_dp->num_common_rates, max_rate);
174}
175
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300176/* Theoretical max between source and sink */
177static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700178{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300179 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180}
181
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300182/* Theoretical max between source and sink */
183static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300184{
185 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300186 int source_max = intel_dig_port->max_lanes;
187 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300188
189 return min(source_max, sink_max);
190}
191
Jani Nikula3d65a732017-04-06 16:44:14 +0300192int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300193{
194 return intel_dp->max_link_lane_count;
195}
196
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800197int
Keith Packardc8982612012-01-25 08:16:25 -0800198intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800200 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
201 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700202}
203
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800204int
Dave Airliefe27d532010-06-30 11:46:17 +1000205intel_dp_max_data_rate(int max_link_clock, int max_lanes)
206{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800207 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
208 * link rate that is generally expressed in Gbps. Since, 8 bits of data
209 * is transmitted every LS_Clk per lane, there is no need to account for
210 * the channel encoding that is done in the PHY layer here.
211 */
212
213 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000214}
215
Mika Kahola70ec0642016-09-09 14:10:55 +0300216static int
217intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
218{
219 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
220 struct intel_encoder *encoder = &intel_dig_port->base;
221 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
222 int max_dotclk = dev_priv->max_dotclk_freq;
223 int ds_max_dotclk;
224
225 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
226
227 if (type != DP_DS_PORT_TYPE_VGA)
228 return max_dotclk;
229
230 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
231 intel_dp->downstream_ports);
232
233 if (ds_max_dotclk != 0)
234 max_dotclk = min(max_dotclk, ds_max_dotclk);
235
236 return max_dotclk;
237}
238
Jani Nikula4ba285d2018-02-01 13:03:42 +0200239static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800240{
241 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
242 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
243 enum port port = dig_port->base.port;
244
245 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
246
247 /* Low voltage SKUs are limited to max of 5.4G */
248 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200249 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800250
251 /* For this SKU 8.1G is supported in all ports */
252 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200253 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800254
David Weinehall3758d962018-02-09 15:07:55 +0200255 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800256 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200257 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800258
Jani Nikula4ba285d2018-02-01 13:03:42 +0200259 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800260}
261
Jani Nikula55cfc582017-03-28 17:59:04 +0300262static void
263intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700264{
Jani Nikula229675d2018-02-27 12:59:11 +0200265 /* The values must be in increasing order */
266 static const int cnl_rates[] = {
267 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
268 };
269 static const int bxt_rates[] = {
270 162000, 216000, 243000, 270000, 324000, 432000, 540000
271 };
272 static const int skl_rates[] = {
273 162000, 216000, 270000, 324000, 432000, 540000
274 };
275 static const int hsw_rates[] = {
276 162000, 270000, 540000
277 };
278 static const int g4x_rates[] = {
279 162000, 270000
280 };
Navare, Manasi D40dba342016-10-26 16:25:55 -0700281 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
282 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200283 const struct ddi_vbt_port_info *info =
284 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300285 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200286 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700287
Jani Nikula55cfc582017-03-28 17:59:04 +0300288 /* This should only be done once */
289 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
290
Manasi Navareba1c06a2018-02-26 19:11:15 -0800291 if (IS_CANNONLAKE(dev_priv)) {
Rodrigo Vivid907b662017-08-10 15:40:08 -0700292 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200293 size = ARRAY_SIZE(cnl_rates);
294 max_rate = cnl_max_source_rate(intel_dp);
Manasi Navareba1c06a2018-02-26 19:11:15 -0800295 } else if (IS_GEN9_LP(dev_priv)) {
296 source_rates = bxt_rates;
297 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800298 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300299 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700300 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300301 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
302 IS_BROADWELL(dev_priv)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200303 source_rates = hsw_rates;
304 size = ARRAY_SIZE(hsw_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300305 } else {
Jani Nikula229675d2018-02-27 12:59:11 +0200306 source_rates = g4x_rates;
307 size = ARRAY_SIZE(g4x_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700308 }
309
Jani Nikula99b91bd2018-02-01 13:03:43 +0200310 if (max_rate && vbt_max_rate)
311 max_rate = min(max_rate, vbt_max_rate);
312 else if (vbt_max_rate)
313 max_rate = vbt_max_rate;
314
Jani Nikula4ba285d2018-02-01 13:03:42 +0200315 if (max_rate)
316 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
317
Jani Nikula55cfc582017-03-28 17:59:04 +0300318 intel_dp->source_rates = source_rates;
319 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700320}
321
322static int intersect_rates(const int *source_rates, int source_len,
323 const int *sink_rates, int sink_len,
324 int *common_rates)
325{
326 int i = 0, j = 0, k = 0;
327
328 while (i < source_len && j < sink_len) {
329 if (source_rates[i] == sink_rates[j]) {
330 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
331 return k;
332 common_rates[k] = source_rates[i];
333 ++k;
334 ++i;
335 ++j;
336 } else if (source_rates[i] < sink_rates[j]) {
337 ++i;
338 } else {
339 ++j;
340 }
341 }
342 return k;
343}
344
Jani Nikula8001b752017-03-28 17:59:03 +0300345/* return index of rate in rates array, or -1 if not found */
346static int intel_dp_rate_index(const int *rates, int len, int rate)
347{
348 int i;
349
350 for (i = 0; i < len; i++)
351 if (rate == rates[i])
352 return i;
353
354 return -1;
355}
356
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300357static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700358{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300359 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700360
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300361 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
362 intel_dp->num_source_rates,
363 intel_dp->sink_rates,
364 intel_dp->num_sink_rates,
365 intel_dp->common_rates);
366
367 /* Paranoia, there should always be something in common. */
368 if (WARN_ON(intel_dp->num_common_rates == 0)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200369 intel_dp->common_rates[0] = 162000;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300370 intel_dp->num_common_rates = 1;
371 }
372}
373
Manasi Navare1a92c702017-06-08 13:41:02 -0700374static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
375 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700376{
377 /*
378 * FIXME: we need to synchronize the current link parameters with
379 * hardware readout. Currently fast link training doesn't work on
380 * boot-up.
381 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700382 if (link_rate == 0 ||
383 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700384 return false;
385
Manasi Navare1a92c702017-06-08 13:41:02 -0700386 if (lane_count == 0 ||
387 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700388 return false;
389
390 return true;
391}
392
Manasi Navarefdb14d32016-12-08 19:05:12 -0800393int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
394 int link_rate, uint8_t lane_count)
395{
Jani Nikulab1810a72017-04-06 16:44:11 +0300396 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800397
Jani Nikulab1810a72017-04-06 16:44:11 +0300398 index = intel_dp_rate_index(intel_dp->common_rates,
399 intel_dp->num_common_rates,
400 link_rate);
401 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300402 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
403 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800404 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300405 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300406 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800407 } else {
408 DRM_ERROR("Link Training Unsuccessful\n");
409 return -1;
410 }
411
412 return 0;
413}
414
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000415static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700416intel_dp_mode_valid(struct drm_connector *connector,
417 struct drm_display_mode *mode)
418{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100419 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300420 struct intel_connector *intel_connector = to_intel_connector(connector);
421 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100422 int target_clock = mode->clock;
423 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300424 int max_dotclk;
425
426 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700427
Jani Nikula1853a9d2017-08-18 12:30:20 +0300428 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300429 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100430 return MODE_PANEL;
431
Jani Nikuladd06f902012-10-19 14:51:50 +0300432 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100433 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200434
435 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100436 }
437
Ville Syrjälä50fec212015-03-12 17:10:34 +0200438 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300439 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100440
441 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
442 mode_rate = intel_dp_link_required(target_clock, 18);
443
Mika Kahola799487f2016-02-02 15:16:38 +0200444 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200445 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446
447 if (mode->clock < 10000)
448 return MODE_CLOCK_LOW;
449
Daniel Vetter0af78a22012-05-23 11:30:55 +0200450 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
451 return MODE_H_ILLEGAL;
452
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700453 return MODE_OK;
454}
455
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800456uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457{
458 int i;
459 uint32_t v = 0;
460
461 if (src_bytes > 4)
462 src_bytes = 4;
463 for (i = 0; i < src_bytes; i++)
464 v |= ((uint32_t) src[i]) << ((3-i) * 8);
465 return v;
466}
467
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000468static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469{
470 int i;
471 if (dst_bytes > 4)
472 dst_bytes = 4;
473 for (i = 0; i < dst_bytes; i++)
474 dst[i] = src >> ((3-i) * 8);
475}
476
Jani Nikulabf13e812013-09-06 07:40:05 +0300477static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200478intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300479static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200480intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200481 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300482static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200483intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300484
Ville Syrjälä773538e82014-09-04 14:54:56 +0300485static void pps_lock(struct intel_dp *intel_dp)
486{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200487 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300488
489 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800490 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300491 * a power domain reference here.
492 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200493 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300494
495 mutex_lock(&dev_priv->pps_mutex);
496}
497
498static void pps_unlock(struct intel_dp *intel_dp)
499{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200500 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300501
502 mutex_unlock(&dev_priv->pps_mutex);
503
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200504 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300505}
506
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300507static void
508vlv_power_sequencer_kick(struct intel_dp *intel_dp)
509{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200510 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300511 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300512 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300513 bool pll_enabled, release_cl_override = false;
514 enum dpio_phy phy = DPIO_PHY(pipe);
515 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300516 uint32_t DP;
517
518 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
519 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200520 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300521 return;
522
523 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200524 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300525
526 /* Preserve the BIOS-computed detected bit. This is
527 * supposed to be read-only.
528 */
529 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
530 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
531 DP |= DP_PORT_WIDTH(1);
532 DP |= DP_LINK_TRAIN_PAT_1;
533
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100534 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300535 DP |= DP_PIPE_SELECT_CHV(pipe);
536 else if (pipe == PIPE_B)
537 DP |= DP_PIPEB_SELECT;
538
Ville Syrjäläd288f652014-10-28 13:20:22 +0200539 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
540
541 /*
542 * The DPLL for the pipe must be enabled for this to work.
543 * So enable temporarily it if it's not already enabled.
544 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300545 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100546 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300547 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
548
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200549 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000550 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
551 DRM_ERROR("Failed to force on pll for pipe %c!\n",
552 pipe_name(pipe));
553 return;
554 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300555 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200556
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300557 /*
558 * Similar magic as in intel_dp_enable_port().
559 * We _must_ do this port enable + disable trick
560 * to make this power seqeuencer lock onto the port.
561 * Otherwise even VDD force bit won't work.
562 */
563 I915_WRITE(intel_dp->output_reg, DP);
564 POSTING_READ(intel_dp->output_reg);
565
566 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
567 POSTING_READ(intel_dp->output_reg);
568
569 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
570 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200571
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300572 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200573 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300574
575 if (release_cl_override)
576 chv_phy_powergate_ch(dev_priv, phy, ch, false);
577 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300578}
579
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200580static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
581{
582 struct intel_encoder *encoder;
583 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
584
585 /*
586 * We don't have power sequencer currently.
587 * Pick one that's not used by other ports.
588 */
589 for_each_intel_encoder(&dev_priv->drm, encoder) {
590 struct intel_dp *intel_dp;
591
592 if (encoder->type != INTEL_OUTPUT_DP &&
593 encoder->type != INTEL_OUTPUT_EDP)
594 continue;
595
596 intel_dp = enc_to_intel_dp(&encoder->base);
597
598 if (encoder->type == INTEL_OUTPUT_EDP) {
599 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
600 intel_dp->active_pipe != intel_dp->pps_pipe);
601
602 if (intel_dp->pps_pipe != INVALID_PIPE)
603 pipes &= ~(1 << intel_dp->pps_pipe);
604 } else {
605 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
606
607 if (intel_dp->active_pipe != INVALID_PIPE)
608 pipes &= ~(1 << intel_dp->active_pipe);
609 }
610 }
611
612 if (pipes == 0)
613 return INVALID_PIPE;
614
615 return ffs(pipes) - 1;
616}
617
Jani Nikulabf13e812013-09-06 07:40:05 +0300618static enum pipe
619vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
620{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200621 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300622 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300623 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300627 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300628 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300629
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200630 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
631 intel_dp->active_pipe != intel_dp->pps_pipe);
632
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300633 if (intel_dp->pps_pipe != INVALID_PIPE)
634 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300635
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200636 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300637
638 /*
639 * Didn't find one. This should not happen since there
640 * are two power sequencers and up to two eDP ports.
641 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200642 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300643 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300644
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200645 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300646 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300647
648 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
649 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200650 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300651
652 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200653 intel_dp_init_panel_power_sequencer(intel_dp);
654 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300655
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300656 /*
657 * Even vdd force doesn't work until we've made
658 * the power sequencer lock in on the port.
659 */
660 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300661
662 return intel_dp->pps_pipe;
663}
664
Imre Deak78597992016-06-16 16:37:20 +0300665static int
666bxt_power_sequencer_idx(struct intel_dp *intel_dp)
667{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200668 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800669 int backlight_controller = dev_priv->vbt.backlight.controller;
Imre Deak78597992016-06-16 16:37:20 +0300670
671 lockdep_assert_held(&dev_priv->pps_mutex);
672
673 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300674 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300675
Imre Deak78597992016-06-16 16:37:20 +0300676 if (!intel_dp->pps_reset)
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800677 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300678
679 intel_dp->pps_reset = false;
680
681 /*
682 * Only the HW needs to be reprogrammed, the SW state is fixed and
683 * has been setup during connector init.
684 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200685 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300686
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800687 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300688}
689
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300690typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
691 enum pipe pipe);
692
693static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
694 enum pipe pipe)
695{
Imre Deak44cb7342016-08-10 14:07:29 +0300696 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300697}
698
699static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
700 enum pipe pipe)
701{
Imre Deak44cb7342016-08-10 14:07:29 +0300702 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300703}
704
705static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
706 enum pipe pipe)
707{
708 return true;
709}
710
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300711static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300712vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
713 enum port port,
714 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300715{
Jani Nikulabf13e812013-09-06 07:40:05 +0300716 enum pipe pipe;
717
Jani Nikulabf13e812013-09-06 07:40:05 +0300718 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300719 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300720 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300721
722 if (port_sel != PANEL_PORT_SELECT_VLV(port))
723 continue;
724
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300725 if (!pipe_check(dev_priv, pipe))
726 continue;
727
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300728 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300729 }
730
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300731 return INVALID_PIPE;
732}
733
734static void
735vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
736{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200737 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300738 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200739 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300740
741 lockdep_assert_held(&dev_priv->pps_mutex);
742
743 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300744 /* first pick one where the panel is on */
745 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
746 vlv_pipe_has_pp_on);
747 /* didn't find one? pick one where vdd is on */
748 if (intel_dp->pps_pipe == INVALID_PIPE)
749 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
750 vlv_pipe_has_vdd_on);
751 /* didn't find one? pick one with just the correct port */
752 if (intel_dp->pps_pipe == INVALID_PIPE)
753 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
754 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300755
756 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
757 if (intel_dp->pps_pipe == INVALID_PIPE) {
758 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
759 port_name(port));
760 return;
761 }
762
763 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
764 port_name(port), pipe_name(intel_dp->pps_pipe));
765
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200766 intel_dp_init_panel_power_sequencer(intel_dp);
767 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300768}
769
Imre Deak78597992016-06-16 16:37:20 +0300770void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300771{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300772 struct intel_encoder *encoder;
773
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100774 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200775 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300776 return;
777
778 /*
779 * We can't grab pps_mutex here due to deadlock with power_domain
780 * mutex when power_domain functions are called while holding pps_mutex.
781 * That also means that in order to use pps_pipe the code needs to
782 * hold both a power domain reference and pps_mutex, and the power domain
783 * reference get/put must be done while _not_ holding pps_mutex.
784 * pps_{lock,unlock}() do these steps in the correct order, so one
785 * should use them always.
786 */
787
Ville Syrjälä2f773472017-11-09 17:27:58 +0200788 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300789 struct intel_dp *intel_dp;
790
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200791 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300792 encoder->type != INTEL_OUTPUT_EDP &&
793 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300794 continue;
795
796 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200797
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300798 /* Skip pure DVI/HDMI DDI encoders */
799 if (!i915_mmio_reg_valid(intel_dp->output_reg))
800 continue;
801
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200802 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
803
804 if (encoder->type != INTEL_OUTPUT_EDP)
805 continue;
806
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200807 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300808 intel_dp->pps_reset = true;
809 else
810 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300811 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300812}
813
Imre Deak8e8232d2016-06-16 16:37:21 +0300814struct pps_registers {
815 i915_reg_t pp_ctrl;
816 i915_reg_t pp_stat;
817 i915_reg_t pp_on;
818 i915_reg_t pp_off;
819 i915_reg_t pp_div;
820};
821
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200822static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300823 struct pps_registers *regs)
824{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200825 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300826 int pps_idx = 0;
827
Imre Deak8e8232d2016-06-16 16:37:21 +0300828 memset(regs, 0, sizeof(*regs));
829
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200830 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300831 pps_idx = bxt_power_sequencer_idx(intel_dp);
832 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
833 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300834
Imre Deak44cb7342016-08-10 14:07:29 +0300835 regs->pp_ctrl = PP_CONTROL(pps_idx);
836 regs->pp_stat = PP_STATUS(pps_idx);
837 regs->pp_on = PP_ON_DELAYS(pps_idx);
838 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200839 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
840 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300841 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300842}
843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200844static i915_reg_t
845_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300846{
Imre Deak8e8232d2016-06-16 16:37:21 +0300847 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300848
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200849 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300850
851 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300852}
853
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200854static i915_reg_t
855_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300856{
Imre Deak8e8232d2016-06-16 16:37:21 +0300857 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300858
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200859 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300860
861 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300862}
863
Clint Taylor01527b32014-07-07 13:01:46 -0700864/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
865 This function only applicable when panel PM state is not to be tracked */
866static int edp_notify_handler(struct notifier_block *this, unsigned long code,
867 void *unused)
868{
869 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
870 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200871 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700872
Jani Nikula1853a9d2017-08-18 12:30:20 +0300873 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700874 return 0;
875
Ville Syrjälä773538e82014-09-04 14:54:56 +0300876 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300877
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100878 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300879 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200880 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300881 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300882
Imre Deak44cb7342016-08-10 14:07:29 +0300883 pp_ctrl_reg = PP_CONTROL(pipe);
884 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700885 pp_div = I915_READ(pp_div_reg);
886 pp_div &= PP_REFERENCE_DIVIDER_MASK;
887
888 /* 0x1F write to PP_DIV_REG sets max cycle delay */
889 I915_WRITE(pp_div_reg, pp_div | 0x1F);
890 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
891 msleep(intel_dp->panel_power_cycle_delay);
892 }
893
Ville Syrjälä773538e82014-09-04 14:54:56 +0300894 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300895
Clint Taylor01527b32014-07-07 13:01:46 -0700896 return 0;
897}
898
Daniel Vetter4be73782014-01-17 14:39:48 +0100899static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700900{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200901 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700902
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300903 lockdep_assert_held(&dev_priv->pps_mutex);
904
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100905 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300906 intel_dp->pps_pipe == INVALID_PIPE)
907 return false;
908
Jani Nikulabf13e812013-09-06 07:40:05 +0300909 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700910}
911
Daniel Vetter4be73782014-01-17 14:39:48 +0100912static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700913{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200914 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700915
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300916 lockdep_assert_held(&dev_priv->pps_mutex);
917
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100918 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300919 intel_dp->pps_pipe == INVALID_PIPE)
920 return false;
921
Ville Syrjälä773538e82014-09-04 14:54:56 +0300922 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700923}
924
Keith Packard9b984da2011-09-19 13:54:47 -0700925static void
926intel_dp_check_edp(struct intel_dp *intel_dp)
927{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200928 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700929
Jani Nikula1853a9d2017-08-18 12:30:20 +0300930 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700931 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700932
Daniel Vetter4be73782014-01-17 14:39:48 +0100933 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700934 WARN(1, "eDP powered off while attempting aux channel communication.\n");
935 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300936 I915_READ(_pp_stat_reg(intel_dp)),
937 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700938 }
939}
940
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941static uint32_t
942intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
943{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200944 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä4904fa62018-02-22 20:10:31 +0200945 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 uint32_t status;
947 bool done;
948
Daniel Vetteref04f002012-12-01 21:03:59 +0100949#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100950 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300951 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300952 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 else
Imre Deak713a6b662016-06-28 13:37:33 +0300954 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100955 if (!done)
956 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
957 has_aux_irq);
958#undef C
959
960 return status;
961}
962
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200963static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000964{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200965 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000966
Ville Syrjäläa457f542016-03-02 17:22:17 +0200967 if (index)
968 return 0;
969
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000970 /*
971 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200972 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000973 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200974 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000975}
976
977static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
978{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200979 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000980
981 if (index)
982 return 0;
983
Ville Syrjäläa457f542016-03-02 17:22:17 +0200984 /*
985 * The clock divider is based off the cdclk or PCH rawclk, and would
986 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
987 * divide by 2000 and use that
988 */
Ville Syrjälä449059a2018-02-22 20:10:33 +0200989 if (intel_dp->aux_ch == AUX_CH_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200990 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200991 else
992 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000993}
994
995static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300996{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200997 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300998
Ville Syrjälä449059a2018-02-22 20:10:33 +0200999 if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001000 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +01001001 switch (index) {
1002 case 0: return 63;
1003 case 1: return 72;
1004 default: return 0;
1005 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001006 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001007
1008 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001009}
1010
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001011static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1012{
1013 /*
1014 * SKL doesn't need us to program the AUX clock divider (Hardware will
1015 * derive the clock from CDCLK automatically). We still implement the
1016 * get_aux_clock_divider vfunc to plug-in into the existing code.
1017 */
1018 return index ? 0 : 1;
1019}
1020
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001021static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1022 bool has_aux_irq,
1023 int send_bytes,
1024 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001025{
1026 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001027 struct drm_i915_private *dev_priv =
1028 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001029 uint32_t precharge, timeout;
1030
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001031 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001032 precharge = 3;
1033 else
1034 precharge = 5;
1035
James Ausmus8f5f63d2017-10-12 14:30:37 -07001036 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001037 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1038 else
1039 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1040
1041 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001042 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001043 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001046 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001047 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1048 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001049 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001050}
1051
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001052static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1053 bool has_aux_irq,
1054 int send_bytes,
1055 uint32_t unused)
1056{
1057 return DP_AUX_CH_CTL_SEND_BUSY |
1058 DP_AUX_CH_CTL_DONE |
1059 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1060 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001061 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001062 DP_AUX_CH_CTL_RECEIVE_ERROR |
1063 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001064 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001065 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1066}
1067
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001068static int
Ville Syrjäläf7606262018-02-22 20:10:34 +02001069intel_dp_aux_xfer(struct intel_dp *intel_dp,
1070 const uint8_t *send, int send_bytes,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001071 uint8_t *recv, int recv_size,
1072 u32 aux_send_ctl_flags)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001073{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001074 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001075 struct drm_i915_private *dev_priv =
1076 to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001077 i915_reg_t ch_ctl, ch_data[5];
Chris Wilsonbc866252013-07-21 16:00:03 +01001078 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001079 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001080 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001081 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001082 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001083 bool vdd;
1084
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001085 ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1086 for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1087 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1088
Ville Syrjälä773538e82014-09-04 14:54:56 +03001089 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001090
Ville Syrjälä72c35002014-08-18 22:16:00 +03001091 /*
1092 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1093 * In such cases we want to leave VDD enabled and it's up to upper layers
1094 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1095 * ourselves.
1096 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001097 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001098
1099 /* dp aux is extremely sensitive to irq latency, hence request the
1100 * lowest possible wakeup latency and so prevent the cpu from going into
1101 * deep sleep states.
1102 */
1103 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001104
Keith Packard9b984da2011-09-19 13:54:47 -07001105 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001106
Jesse Barnes11bee432011-08-01 15:02:20 -07001107 /* Try to wait for any previous AUX channel activity */
1108 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001109 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001110 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1111 break;
1112 msleep(1);
1113 }
1114
1115 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001116 static u32 last_status = -1;
1117 const u32 status = I915_READ(ch_ctl);
1118
1119 if (status != last_status) {
1120 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1121 status);
1122 last_status = status;
1123 }
1124
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001125 ret = -EBUSY;
1126 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001127 }
1128
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001129 /* Only 5 data registers! */
1130 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1131 ret = -E2BIG;
1132 goto out;
1133 }
1134
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001135 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Ville Syrjälä8159c792018-02-22 23:27:32 +02001136 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1137 has_aux_irq,
1138 send_bytes,
1139 aux_clock_divider);
1140
1141 send_ctl |= aux_send_ctl_flags;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001142
Chris Wilsonbc866252013-07-21 16:00:03 +01001143 /* Must try at least 3 times according to DP spec */
1144 for (try = 0; try < 5; try++) {
1145 /* Load the send data into the aux channel data registers */
1146 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001147 I915_WRITE(ch_data[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001148 intel_dp_pack_aux(send + i,
1149 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001150
Chris Wilsonbc866252013-07-21 16:00:03 +01001151 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001152 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001153
Chris Wilsonbc866252013-07-21 16:00:03 +01001154 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001155
Chris Wilsonbc866252013-07-21 16:00:03 +01001156 /* Clear done status and any errors */
1157 I915_WRITE(ch_ctl,
1158 status |
1159 DP_AUX_CH_CTL_DONE |
1160 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1161 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001162
Todd Previte74ebf292015-04-15 08:38:41 -07001163 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1164 * 400us delay required for errors and timeouts
1165 * Timeout errors from the HW already meet this
1166 * requirement so skip to next iteration
1167 */
Dhinakaran Pandiyan3975f0a2018-02-23 14:15:20 -08001168 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1169 continue;
1170
Todd Previte74ebf292015-04-15 08:38:41 -07001171 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1172 usleep_range(400, 500);
1173 continue;
1174 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001175 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001176 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001177 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001178 }
1179
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001180 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001181 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001182 ret = -EBUSY;
1183 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001184 }
1185
Jim Bridee058c942015-05-27 10:21:48 -07001186done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001187 /* Check for timeout or receive error.
1188 * Timeouts occur when the sink is not connected
1189 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001190 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001191 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001192 ret = -EIO;
1193 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001194 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001195
1196 /* Timeouts occur when the device isn't connected, so they're
1197 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001198 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001199 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001200 ret = -ETIMEDOUT;
1201 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001202 }
1203
1204 /* Unload any bytes sent back from the other side */
1205 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1206 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001207
1208 /*
1209 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1210 * We have no idea of what happened so we return -EBUSY so
1211 * drm layer takes care for the necessary retries.
1212 */
1213 if (recv_bytes == 0 || recv_bytes > 20) {
1214 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1215 recv_bytes);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001216 ret = -EBUSY;
1217 goto out;
1218 }
1219
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220 if (recv_bytes > recv_size)
1221 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001222
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001223 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001224 intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001225 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001226
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001227 ret = recv_bytes;
1228out:
1229 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1230
Jani Nikula884f19e2014-03-14 16:51:14 +02001231 if (vdd)
1232 edp_panel_vdd_off(intel_dp, false);
1233
Ville Syrjälä773538e82014-09-04 14:54:56 +03001234 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001235
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001236 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001237}
1238
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001239#define BARE_ADDRESS_SIZE 3
1240#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Ville Syrjälä32078b722018-02-22 23:28:02 +02001241
1242static void
1243intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
1244 const struct drm_dp_aux_msg *msg)
1245{
1246 txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
1247 txbuf[1] = (msg->address >> 8) & 0xff;
1248 txbuf[2] = msg->address & 0xff;
1249 txbuf[3] = msg->size - 1;
1250}
1251
Jani Nikula9d1a1032014-03-14 16:51:15 +02001252static ssize_t
1253intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001254{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001255 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1256 uint8_t txbuf[20], rxbuf[20];
1257 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001258 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259
Ville Syrjälä32078b722018-02-22 23:28:02 +02001260 intel_dp_aux_header(txbuf, msg);
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001261
Jani Nikula9d1a1032014-03-14 16:51:15 +02001262 switch (msg->request & ~DP_AUX_I2C_MOT) {
1263 case DP_AUX_NATIVE_WRITE:
1264 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001265 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001266 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001267 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001268
Jani Nikula9d1a1032014-03-14 16:51:15 +02001269 if (WARN_ON(txsize > 20))
1270 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001271
Ville Syrjälädd788092016-07-28 17:55:04 +03001272 WARN_ON(!msg->buffer != !msg->size);
1273
Imre Deakd81a67c2016-01-29 14:52:26 +02001274 if (msg->buffer)
1275 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001276
Ville Syrjäläf7606262018-02-22 20:10:34 +02001277 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001278 rxbuf, rxsize, 0);
Jani Nikula9d1a1032014-03-14 16:51:15 +02001279 if (ret > 0) {
1280 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001281
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001282 if (ret > 1) {
1283 /* Number of bytes written in a short write. */
1284 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1285 } else {
1286 /* Return payload size. */
1287 ret = msg->size;
1288 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001289 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001290 break;
1291
1292 case DP_AUX_NATIVE_READ:
1293 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001294 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001295 rxsize = msg->size + 1;
1296
1297 if (WARN_ON(rxsize > 20))
1298 return -E2BIG;
1299
Ville Syrjäläf7606262018-02-22 20:10:34 +02001300 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001301 rxbuf, rxsize, 0);
Jani Nikula9d1a1032014-03-14 16:51:15 +02001302 if (ret > 0) {
1303 msg->reply = rxbuf[0] >> 4;
1304 /*
1305 * Assume happy day, and copy the data. The caller is
1306 * expected to check msg->reply before touching it.
1307 *
1308 * Return payload size.
1309 */
1310 ret--;
1311 memcpy(msg->buffer, rxbuf + 1, ret);
1312 }
1313 break;
1314
1315 default:
1316 ret = -EINVAL;
1317 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001318 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001319
Jani Nikula9d1a1032014-03-14 16:51:15 +02001320 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001321}
1322
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001323static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001324{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001325 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1326 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1327 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001328 const struct ddi_vbt_port_info *info =
1329 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001330 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001331
1332 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001333 aux_ch = (enum aux_ch) port;
1334
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001335 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001336 aux_ch_name(aux_ch), port_name(port));
1337 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001338 }
1339
1340 switch (info->alternate_aux_channel) {
1341 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001342 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001343 break;
1344 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001345 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001346 break;
1347 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001348 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001349 break;
1350 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001351 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001352 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001353 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001354 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001355 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001356 default:
1357 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001358 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001359 break;
1360 }
1361
1362 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001363 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001364
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001365 return aux_ch;
1366}
1367
1368static enum intel_display_power_domain
1369intel_aux_power_domain(struct intel_dp *intel_dp)
1370{
1371 switch (intel_dp->aux_ch) {
1372 case AUX_CH_A:
1373 return POWER_DOMAIN_AUX_A;
1374 case AUX_CH_B:
1375 return POWER_DOMAIN_AUX_B;
1376 case AUX_CH_C:
1377 return POWER_DOMAIN_AUX_C;
1378 case AUX_CH_D:
1379 return POWER_DOMAIN_AUX_D;
1380 case AUX_CH_F:
1381 return POWER_DOMAIN_AUX_F;
1382 default:
1383 MISSING_CASE(intel_dp->aux_ch);
1384 return POWER_DOMAIN_AUX_A;
1385 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001386}
1387
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001388static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001389{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001390 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1391 enum aux_ch aux_ch = intel_dp->aux_ch;
1392
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001393 switch (aux_ch) {
1394 case AUX_CH_B:
1395 case AUX_CH_C:
1396 case AUX_CH_D:
1397 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001398 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001399 MISSING_CASE(aux_ch);
1400 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001401 }
1402}
1403
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001404static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001405{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001406 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1407 enum aux_ch aux_ch = intel_dp->aux_ch;
1408
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001409 switch (aux_ch) {
1410 case AUX_CH_B:
1411 case AUX_CH_C:
1412 case AUX_CH_D:
1413 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001414 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001415 MISSING_CASE(aux_ch);
1416 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001417 }
1418}
1419
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001420static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001421{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001422 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1423 enum aux_ch aux_ch = intel_dp->aux_ch;
1424
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001425 switch (aux_ch) {
1426 case AUX_CH_A:
1427 return DP_AUX_CH_CTL(aux_ch);
1428 case AUX_CH_B:
1429 case AUX_CH_C:
1430 case AUX_CH_D:
1431 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001432 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001433 MISSING_CASE(aux_ch);
1434 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001435 }
1436}
1437
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001438static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001439{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001440 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1441 enum aux_ch aux_ch = intel_dp->aux_ch;
1442
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001443 switch (aux_ch) {
1444 case AUX_CH_A:
1445 return DP_AUX_CH_DATA(aux_ch, index);
1446 case AUX_CH_B:
1447 case AUX_CH_C:
1448 case AUX_CH_D:
1449 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001450 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001451 MISSING_CASE(aux_ch);
1452 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001453 }
1454}
1455
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001456static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001457{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001458 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1459 enum aux_ch aux_ch = intel_dp->aux_ch;
1460
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001461 switch (aux_ch) {
1462 case AUX_CH_A:
1463 case AUX_CH_B:
1464 case AUX_CH_C:
1465 case AUX_CH_D:
1466 case AUX_CH_F:
1467 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001468 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001469 MISSING_CASE(aux_ch);
1470 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001471 }
1472}
1473
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001474static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001475{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001476 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1477 enum aux_ch aux_ch = intel_dp->aux_ch;
1478
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001479 switch (aux_ch) {
1480 case AUX_CH_A:
1481 case AUX_CH_B:
1482 case AUX_CH_C:
1483 case AUX_CH_D:
1484 case AUX_CH_F:
1485 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001486 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001487 MISSING_CASE(aux_ch);
1488 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001489 }
1490}
1491
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001492static void
1493intel_dp_aux_fini(struct intel_dp *intel_dp)
1494{
1495 kfree(intel_dp->aux.name);
1496}
1497
1498static void
1499intel_dp_aux_init(struct intel_dp *intel_dp)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001500{
1501 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001502 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1503
1504 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1505 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001506
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001507 if (INTEL_GEN(dev_priv) >= 9) {
1508 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1509 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1510 } else if (HAS_PCH_SPLIT(dev_priv)) {
1511 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1512 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1513 } else {
1514 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1515 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1516 }
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001517
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001518 if (INTEL_GEN(dev_priv) >= 9)
1519 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
1520 else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1521 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
1522 else if (HAS_PCH_SPLIT(dev_priv))
1523 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
1524 else
1525 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001526
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001527 if (INTEL_GEN(dev_priv) >= 9)
1528 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
1529 else
1530 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001531
Chris Wilson7a418e32016-06-24 14:00:14 +01001532 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001533
Chris Wilson7a418e32016-06-24 14:00:14 +01001534 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001535 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1536 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001537 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001538}
1539
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001540bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301541{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001542 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001543
Jani Nikulafc603ca2017-10-09 12:29:58 +03001544 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301545}
1546
Daniel Vetter0e503382014-07-04 11:26:04 -03001547static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001548intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001549 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001550{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001551 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001552 const struct dp_link_dpll *divisor = NULL;
1553 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001554
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001555 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001556 divisor = gen4_dpll;
1557 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001558 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001559 divisor = pch_dpll;
1560 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001561 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001562 divisor = chv_dpll;
1563 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001564 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001565 divisor = vlv_dpll;
1566 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001567 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001568
1569 if (divisor && count) {
1570 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001571 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001572 pipe_config->dpll = divisor[i].dpll;
1573 pipe_config->clock_set = true;
1574 break;
1575 }
1576 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001577 }
1578}
1579
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001580static void snprintf_int_array(char *str, size_t len,
1581 const int *array, int nelem)
1582{
1583 int i;
1584
1585 str[0] = '\0';
1586
1587 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001588 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001589 if (r >= len)
1590 return;
1591 str += r;
1592 len -= r;
1593 }
1594}
1595
1596static void intel_dp_print_rates(struct intel_dp *intel_dp)
1597{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001598 char str[128]; /* FIXME: too big for stack? */
1599
1600 if ((drm_debug & DRM_UT_KMS) == 0)
1601 return;
1602
Jani Nikula55cfc582017-03-28 17:59:04 +03001603 snprintf_int_array(str, sizeof(str),
1604 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001605 DRM_DEBUG_KMS("source rates: %s\n", str);
1606
Jani Nikula68f357c2017-03-28 17:59:05 +03001607 snprintf_int_array(str, sizeof(str),
1608 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001609 DRM_DEBUG_KMS("sink rates: %s\n", str);
1610
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001611 snprintf_int_array(str, sizeof(str),
1612 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001613 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001614}
1615
Ville Syrjälä50fec212015-03-12 17:10:34 +02001616int
1617intel_dp_max_link_rate(struct intel_dp *intel_dp)
1618{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001619 int len;
1620
Jani Nikulae6c0c642017-04-06 16:44:12 +03001621 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001622 if (WARN_ON(len <= 0))
1623 return 162000;
1624
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001625 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001626}
1627
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001628int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1629{
Jani Nikula8001b752017-03-28 17:59:03 +03001630 int i = intel_dp_rate_index(intel_dp->sink_rates,
1631 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001632
1633 if (WARN_ON(i < 0))
1634 i = 0;
1635
1636 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001637}
1638
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001639void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1640 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001641{
Jani Nikula68f357c2017-03-28 17:59:05 +03001642 /* eDP 1.4 rate select method. */
1643 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001644 *link_bw = 0;
1645 *rate_select =
1646 intel_dp_rate_select(intel_dp, port_clock);
1647 } else {
1648 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1649 *rate_select = 0;
1650 }
1651}
1652
Jani Nikulaf580bea2016-09-15 16:28:52 +03001653static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1654 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001655{
1656 int bpp, bpc;
1657
1658 bpp = pipe_config->pipe_bpp;
1659 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1660
1661 if (bpc > 0)
1662 bpp = min(bpp, 3*bpc);
1663
Manasi Navare611032b2017-01-24 08:21:49 -08001664 /* For DP Compliance we override the computed bpp for the pipe */
1665 if (intel_dp->compliance.test_data.bpc != 0) {
1666 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1667 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1668 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1669 pipe_config->pipe_bpp);
1670 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001671 return bpp;
1672}
1673
Jim Bridedc911f52017-08-09 12:48:53 -07001674static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1675 struct drm_display_mode *m2)
1676{
1677 bool bres = false;
1678
1679 if (m1 && m2)
1680 bres = (m1->hdisplay == m2->hdisplay &&
1681 m1->hsync_start == m2->hsync_start &&
1682 m1->hsync_end == m2->hsync_end &&
1683 m1->htotal == m2->htotal &&
1684 m1->vdisplay == m2->vdisplay &&
1685 m1->vsync_start == m2->vsync_start &&
1686 m1->vsync_end == m2->vsync_end &&
1687 m1->vtotal == m2->vtotal);
1688 return bres;
1689}
1690
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001691bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001692intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001693 struct intel_crtc_state *pipe_config,
1694 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001696 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001697 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001698 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001699 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001700 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001701 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001702 struct intel_digital_connector_state *intel_conn_state =
1703 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001704 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001705 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001706 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001707 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001708 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301709 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001710 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001711 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001712 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001713 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001714 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1715 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301716
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001717 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001718 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301719
1720 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001721 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301722
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001723 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001724
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001725 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001726 pipe_config->has_pch_encoder = true;
1727
Vandana Kannanf769cd22014-08-05 07:51:22 -07001728 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001729 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001730 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001731 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001732 pipe_config->has_audio = intel_dp->has_audio;
1733 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001734 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001735
Jani Nikula1853a9d2017-08-18 12:30:20 +03001736 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001737 struct drm_display_mode *panel_mode =
1738 intel_connector->panel.alt_fixed_mode;
1739 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1740
1741 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1742 panel_mode = intel_connector->panel.fixed_mode;
1743
1744 drm_mode_debug_printmodeline(panel_mode);
1745
1746 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001747
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001748 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001749 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001750 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001751 if (ret)
1752 return ret;
1753 }
1754
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001755 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001756 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001757 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001758 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001759 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001760 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001761 }
1762
Ville Syrjälä050213892017-11-29 20:08:47 +02001763 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1764 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1765 return false;
1766
Daniel Vettercb1793c2012-06-04 18:39:21 +02001767 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001768 return false;
1769
Manasi Navareda15f7c2017-01-24 08:16:34 -08001770 /* Use values requested by Compliance Test Request */
1771 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001772 int index;
1773
Manasi Navare140ef132017-06-08 13:41:03 -07001774 /* Validate the compliance test data since max values
1775 * might have changed due to link train fallback.
1776 */
1777 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1778 intel_dp->compliance.test_lane_count)) {
1779 index = intel_dp_rate_index(intel_dp->common_rates,
1780 intel_dp->num_common_rates,
1781 intel_dp->compliance.test_link_rate);
1782 if (index >= 0)
1783 min_clock = max_clock = index;
1784 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1785 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001786 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001787 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301788 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001789 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001790 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001791
Daniel Vetter36008362013-03-27 00:44:59 +01001792 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1793 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001794 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001795 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301796
1797 /* Get bpp from vbt only for panels that dont have bpp in edid */
1798 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001799 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001800 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001801 dev_priv->vbt.edp.bpp);
1802 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001803 }
1804
Jani Nikula344c5bb2014-09-09 11:25:13 +03001805 /*
1806 * Use the maximum clock and number of lanes the eDP panel
1807 * advertizes being capable of. The panels are generally
1808 * designed to support only a single clock and lane
1809 * configuration, and typically these values correspond to the
1810 * native resolution of the panel.
1811 */
1812 min_lane_count = max_lane_count;
1813 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001814 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001815
Daniel Vetter36008362013-03-27 00:44:59 +01001816 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001817 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1818 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001819
Dave Airliec6930992014-07-14 11:04:39 +10001820 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301821 for (lane_count = min_lane_count;
1822 lane_count <= max_lane_count;
1823 lane_count <<= 1) {
1824
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001825 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001826 link_avail = intel_dp_max_data_rate(link_clock,
1827 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001828
Daniel Vetter36008362013-03-27 00:44:59 +01001829 if (mode_rate <= link_avail) {
1830 goto found;
1831 }
1832 }
1833 }
1834 }
1835
1836 return false;
1837
1838found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001839 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001840 /*
1841 * See:
1842 * CEA-861-E - 5.1 Default Encoding Parameters
1843 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1844 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001845 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001846 bpp != 18 &&
1847 drm_default_rgb_quant_range(adjusted_mode) ==
1848 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001849 } else {
1850 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001851 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001852 }
1853
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001854 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301855
Daniel Vetter657445f2013-05-04 10:09:18 +02001856 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001857 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001858
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001859 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1860 &link_bw, &rate_select);
1861
1862 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1863 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001864 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001865 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1866 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001868 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001869 adjusted_mode->crtc_clock,
1870 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001871 &pipe_config->dp_m_n,
1872 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001873
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301874 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301875 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001876 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301877 intel_link_compute_m_n(bpp, lane_count,
1878 intel_connector->panel.downclock_mode->clock,
1879 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001880 &pipe_config->dp_m2_n2,
1881 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301882 }
1883
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001884 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001885 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001886
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001887 intel_psr_compute_config(intel_dp, pipe_config);
1888
Daniel Vetter36008362013-03-27 00:44:59 +01001889 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001890}
1891
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001892void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001893 int link_rate, uint8_t lane_count,
1894 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001895{
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001896 intel_dp->link_trained = false;
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001897 intel_dp->link_rate = link_rate;
1898 intel_dp->lane_count = lane_count;
1899 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001900}
1901
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001902static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001903 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001905 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001906 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001907 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001908 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001909 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001910
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001911 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1912 pipe_config->lane_count,
1913 intel_crtc_has_type(pipe_config,
1914 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001915
Keith Packard417e8222011-11-01 19:54:11 -07001916 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001917 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001918 *
1919 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001920 * SNB CPU
1921 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001922 * CPT PCH
1923 *
1924 * IBX PCH and CPU are the same for almost everything,
1925 * except that the CPU DP PLL is configured in this
1926 * register
1927 *
1928 * CPT PCH is quite different, having many bits moved
1929 * to the TRANS_DP_CTL register instead. That
1930 * configuration happens (oddly) in ironlake_pch_enable
1931 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001932
Keith Packard417e8222011-11-01 19:54:11 -07001933 /* Preserve the BIOS-computed detected bit. This is
1934 * supposed to be read-only.
1935 */
1936 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937
Keith Packard417e8222011-11-01 19:54:11 -07001938 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001939 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001940 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001941
Keith Packard417e8222011-11-01 19:54:11 -07001942 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001943
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001944 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001945 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1946 intel_dp->DP |= DP_SYNC_HS_HIGH;
1947 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1948 intel_dp->DP |= DP_SYNC_VS_HIGH;
1949 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1950
Jani Nikula6aba5b62013-10-04 15:08:10 +03001951 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001952 intel_dp->DP |= DP_ENHANCED_FRAMING;
1953
Daniel Vetter7c62a162013-06-01 17:16:20 +02001954 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001955 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001956 u32 trans_dp;
1957
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001958 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001959
1960 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1961 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1962 trans_dp |= TRANS_DP_ENH_FRAMING;
1963 else
1964 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1965 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001966 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001967 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001968 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001969
1970 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1971 intel_dp->DP |= DP_SYNC_HS_HIGH;
1972 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1973 intel_dp->DP |= DP_SYNC_VS_HIGH;
1974 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1975
Jani Nikula6aba5b62013-10-04 15:08:10 +03001976 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001977 intel_dp->DP |= DP_ENHANCED_FRAMING;
1978
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001979 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001980 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001981 else if (crtc->pipe == PIPE_B)
1982 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001983 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001984}
1985
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001986#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1987#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001988
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001989#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1990#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001991
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001992#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1993#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001994
Ville Syrjälä46bd8382017-10-31 22:51:22 +02001995static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03001996
Daniel Vetter4be73782014-01-17 14:39:48 +01001997static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001998 u32 mask,
1999 u32 value)
2000{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002001 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002002 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002003
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002004 lockdep_assert_held(&dev_priv->pps_mutex);
2005
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002006 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002007
Jani Nikulabf13e812013-09-06 07:40:05 +03002008 pp_stat_reg = _pp_stat_reg(intel_dp);
2009 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002010
2011 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002012 mask, value,
2013 I915_READ(pp_stat_reg),
2014 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002015
Chris Wilson9036ff02016-06-30 15:33:09 +01002016 if (intel_wait_for_register(dev_priv,
2017 pp_stat_reg, mask, value,
2018 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002019 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002020 I915_READ(pp_stat_reg),
2021 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002022
2023 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002024}
2025
Daniel Vetter4be73782014-01-17 14:39:48 +01002026static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002027{
2028 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002029 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002030}
2031
Daniel Vetter4be73782014-01-17 14:39:48 +01002032static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002033{
Keith Packardbd943152011-09-18 23:09:52 -07002034 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002035 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002036}
Keith Packardbd943152011-09-18 23:09:52 -07002037
Daniel Vetter4be73782014-01-17 14:39:48 +01002038static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002039{
Abhay Kumard28d4732016-01-22 17:39:04 -08002040 ktime_t panel_power_on_time;
2041 s64 panel_power_off_duration;
2042
Keith Packard99ea7122011-11-01 19:57:50 -07002043 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002044
Abhay Kumard28d4732016-01-22 17:39:04 -08002045 /* take the difference of currrent time and panel power off time
2046 * and then make panel wait for t11_t12 if needed. */
2047 panel_power_on_time = ktime_get_boottime();
2048 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2049
Paulo Zanonidce56b32013-12-19 14:29:40 -02002050 /* When we disable the VDD override bit last we have to do the manual
2051 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002052 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2053 wait_remaining_ms_from_jiffies(jiffies,
2054 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002055
Daniel Vetter4be73782014-01-17 14:39:48 +01002056 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002057}
Keith Packardbd943152011-09-18 23:09:52 -07002058
Daniel Vetter4be73782014-01-17 14:39:48 +01002059static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002060{
2061 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2062 intel_dp->backlight_on_delay);
2063}
2064
Daniel Vetter4be73782014-01-17 14:39:48 +01002065static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002066{
2067 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2068 intel_dp->backlight_off_delay);
2069}
Keith Packard99ea7122011-11-01 19:57:50 -07002070
Keith Packard832dd3c2011-11-01 19:34:06 -07002071/* Read the current pp_control value, unlocking the register if it
2072 * is locked
2073 */
2074
Jesse Barnes453c5422013-03-28 09:55:41 -07002075static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002076{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002077 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002078 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002079
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002080 lockdep_assert_held(&dev_priv->pps_mutex);
2081
Jani Nikulabf13e812013-09-06 07:40:05 +03002082 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002083 if (WARN_ON(!HAS_DDI(dev_priv) &&
2084 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302085 control &= ~PANEL_UNLOCK_MASK;
2086 control |= PANEL_UNLOCK_REGS;
2087 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002088 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002089}
2090
Ville Syrjälä951468f2014-09-04 14:55:31 +03002091/*
2092 * Must be paired with edp_panel_vdd_off().
2093 * Must hold pps_mutex around the whole on/off sequence.
2094 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2095 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002096static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002097{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002098 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002099 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002100 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002101 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002102 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002103
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002104 lockdep_assert_held(&dev_priv->pps_mutex);
2105
Jani Nikula1853a9d2017-08-18 12:30:20 +03002106 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002107 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002108
Egbert Eich2c623c12014-11-25 12:54:57 +01002109 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002110 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002111
Daniel Vetter4be73782014-01-17 14:39:48 +01002112 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002113 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002114
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002115 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002116
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002117 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002118 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002119
Daniel Vetter4be73782014-01-17 14:39:48 +01002120 if (!edp_have_panel_power(intel_dp))
2121 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002122
Jesse Barnes453c5422013-03-28 09:55:41 -07002123 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002124 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002125
Jani Nikulabf13e812013-09-06 07:40:05 +03002126 pp_stat_reg = _pp_stat_reg(intel_dp);
2127 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002128
2129 I915_WRITE(pp_ctrl_reg, pp);
2130 POSTING_READ(pp_ctrl_reg);
2131 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2132 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002133 /*
2134 * If the panel wasn't on, delay before accessing aux channel
2135 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002136 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002137 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002138 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002139 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002140 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002141
2142 return need_to_disable;
2143}
2144
Ville Syrjälä951468f2014-09-04 14:55:31 +03002145/*
2146 * Must be paired with intel_edp_panel_vdd_off() or
2147 * intel_edp_panel_off().
2148 * Nested calls to these functions are not allowed since
2149 * we drop the lock. Caller must use some higher level
2150 * locking to prevent nested calls from other threads.
2151 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002152void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002153{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002154 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002155
Jani Nikula1853a9d2017-08-18 12:30:20 +03002156 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002157 return;
2158
Ville Syrjälä773538e82014-09-04 14:54:56 +03002159 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002160 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002161 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002162
Rob Clarke2c719b2014-12-15 13:56:32 -05002163 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002164 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002165}
2166
Daniel Vetter4be73782014-01-17 14:39:48 +01002167static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002168{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002169 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002170 struct intel_digital_port *intel_dig_port =
2171 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002172 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002173 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002174
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002175 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002176
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002177 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002178
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002179 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002180 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002181
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002182 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002183 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002184
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002185 pp = ironlake_get_pp_control(intel_dp);
2186 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002187
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002188 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2189 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002190
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002191 I915_WRITE(pp_ctrl_reg, pp);
2192 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002193
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002194 /* Make sure sequencer is idle before allowing subsequent activity */
2195 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2196 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002197
Imre Deak5a162e22016-08-10 14:07:30 +03002198 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002199 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002200
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002201 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002202}
2203
Daniel Vetter4be73782014-01-17 14:39:48 +01002204static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002205{
2206 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2207 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002208
Ville Syrjälä773538e82014-09-04 14:54:56 +03002209 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002210 if (!intel_dp->want_panel_vdd)
2211 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002212 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002213}
2214
Imre Deakaba86892014-07-30 15:57:31 +03002215static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2216{
2217 unsigned long delay;
2218
2219 /*
2220 * Queue the timer to fire a long time from now (relative to the power
2221 * down delay) to keep the panel power up across a sequence of
2222 * operations.
2223 */
2224 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2225 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2226}
2227
Ville Syrjälä951468f2014-09-04 14:55:31 +03002228/*
2229 * Must be paired with edp_panel_vdd_on().
2230 * Must hold pps_mutex around the whole on/off sequence.
2231 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2232 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002233static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002234{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002235 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002236
2237 lockdep_assert_held(&dev_priv->pps_mutex);
2238
Jani Nikula1853a9d2017-08-18 12:30:20 +03002239 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002240 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002241
Rob Clarke2c719b2014-12-15 13:56:32 -05002242 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002243 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002244
Keith Packardbd943152011-09-18 23:09:52 -07002245 intel_dp->want_panel_vdd = false;
2246
Imre Deakaba86892014-07-30 15:57:31 +03002247 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002248 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002249 else
2250 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002251}
2252
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002253static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002254{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002255 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002256 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002257 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002258
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002259 lockdep_assert_held(&dev_priv->pps_mutex);
2260
Jani Nikula1853a9d2017-08-18 12:30:20 +03002261 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002262 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002263
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002264 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002265 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002266
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002267 if (WARN(edp_have_panel_power(intel_dp),
2268 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002269 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002270 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002271
Daniel Vetter4be73782014-01-17 14:39:48 +01002272 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002273
Jani Nikulabf13e812013-09-06 07:40:05 +03002274 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002275 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002276 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002277 /* ILK workaround: disable reset around power sequence */
2278 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002279 I915_WRITE(pp_ctrl_reg, pp);
2280 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002281 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002282
Imre Deak5a162e22016-08-10 14:07:30 +03002283 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002284 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002285 pp |= PANEL_POWER_RESET;
2286
Jesse Barnes453c5422013-03-28 09:55:41 -07002287 I915_WRITE(pp_ctrl_reg, pp);
2288 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002289
Daniel Vetter4be73782014-01-17 14:39:48 +01002290 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002291 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002292
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002293 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002294 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002295 I915_WRITE(pp_ctrl_reg, pp);
2296 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002297 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002298}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002299
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002300void intel_edp_panel_on(struct intel_dp *intel_dp)
2301{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002302 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002303 return;
2304
2305 pps_lock(intel_dp);
2306 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002307 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002308}
2309
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002310
2311static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002312{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002313 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002314 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002315 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002316
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002317 lockdep_assert_held(&dev_priv->pps_mutex);
2318
Jani Nikula1853a9d2017-08-18 12:30:20 +03002319 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002320 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002321
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002322 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002323 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002324
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002325 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002326 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002327
Jesse Barnes453c5422013-03-28 09:55:41 -07002328 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002329 /* We need to switch off panel power _and_ force vdd, for otherwise some
2330 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002331 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002332 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002333
Jani Nikulabf13e812013-09-06 07:40:05 +03002334 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002335
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002336 intel_dp->want_panel_vdd = false;
2337
Jesse Barnes453c5422013-03-28 09:55:41 -07002338 I915_WRITE(pp_ctrl_reg, pp);
2339 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002340
Daniel Vetter4be73782014-01-17 14:39:48 +01002341 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002342 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002343
2344 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002345 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002346}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002347
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002348void intel_edp_panel_off(struct intel_dp *intel_dp)
2349{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002350 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002351 return;
2352
2353 pps_lock(intel_dp);
2354 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002355 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002356}
2357
Jani Nikula1250d102014-08-12 17:11:39 +03002358/* Enable backlight in the panel power control. */
2359static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002360{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002361 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002362 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002363 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002364
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002365 /*
2366 * If we enable the backlight right away following a panel power
2367 * on, we may see slight flicker as the panel syncs with the eDP
2368 * link. So delay a bit to make sure the image is solid before
2369 * allowing it to appear.
2370 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002371 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002372
Ville Syrjälä773538e82014-09-04 14:54:56 +03002373 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002374
Jesse Barnes453c5422013-03-28 09:55:41 -07002375 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002376 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002377
Jani Nikulabf13e812013-09-06 07:40:05 +03002378 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002379
2380 I915_WRITE(pp_ctrl_reg, pp);
2381 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002382
Ville Syrjälä773538e82014-09-04 14:54:56 +03002383 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002384}
2385
Jani Nikula1250d102014-08-12 17:11:39 +03002386/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002387void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2388 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002389{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002390 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2391
Jani Nikula1853a9d2017-08-18 12:30:20 +03002392 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002393 return;
2394
2395 DRM_DEBUG_KMS("\n");
2396
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002397 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002398 _intel_edp_backlight_on(intel_dp);
2399}
2400
2401/* Disable backlight in the panel power control. */
2402static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002403{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002404 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002405 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002406 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002407
Jani Nikula1853a9d2017-08-18 12:30:20 +03002408 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002409 return;
2410
Ville Syrjälä773538e82014-09-04 14:54:56 +03002411 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002412
Jesse Barnes453c5422013-03-28 09:55:41 -07002413 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002414 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002415
Jani Nikulabf13e812013-09-06 07:40:05 +03002416 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002417
2418 I915_WRITE(pp_ctrl_reg, pp);
2419 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002420
Ville Syrjälä773538e82014-09-04 14:54:56 +03002421 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002422
Paulo Zanonidce56b32013-12-19 14:29:40 -02002423 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002424 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002425}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002426
Jani Nikula1250d102014-08-12 17:11:39 +03002427/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002428void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002429{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002430 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2431
Jani Nikula1853a9d2017-08-18 12:30:20 +03002432 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002433 return;
2434
2435 DRM_DEBUG_KMS("\n");
2436
2437 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002438 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002439}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002440
Jani Nikula73580fb72014-08-12 17:11:41 +03002441/*
2442 * Hook for controlling the panel power control backlight through the bl_power
2443 * sysfs attribute. Take care to handle multiple calls.
2444 */
2445static void intel_edp_backlight_power(struct intel_connector *connector,
2446 bool enable)
2447{
2448 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002449 bool is_enabled;
2450
Ville Syrjälä773538e82014-09-04 14:54:56 +03002451 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002452 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002453 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002454
2455 if (is_enabled == enable)
2456 return;
2457
Jani Nikula23ba9372014-08-27 14:08:43 +03002458 DRM_DEBUG_KMS("panel power control backlight %s\n",
2459 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002460
2461 if (enable)
2462 _intel_edp_backlight_on(intel_dp);
2463 else
2464 _intel_edp_backlight_off(intel_dp);
2465}
2466
Ville Syrjälä64e10772015-10-29 21:26:01 +02002467static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2468{
2469 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2470 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2471 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2472
2473 I915_STATE_WARN(cur_state != state,
2474 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002475 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002476 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002477}
2478#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2479
2480static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2481{
2482 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2483
2484 I915_STATE_WARN(cur_state != state,
2485 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002486 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002487}
2488#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2489#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2490
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002491static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002492 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002493{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002494 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002495 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002496
Ville Syrjälä64e10772015-10-29 21:26:01 +02002497 assert_pipe_disabled(dev_priv, crtc->pipe);
2498 assert_dp_port_disabled(intel_dp);
2499 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002500
Ville Syrjäläabfce942015-10-29 21:26:03 +02002501 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002502 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002503
2504 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2505
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002506 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002507 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2508 else
2509 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2510
2511 I915_WRITE(DP_A, intel_dp->DP);
2512 POSTING_READ(DP_A);
2513 udelay(500);
2514
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002515 /*
2516 * [DevILK] Work around required when enabling DP PLL
2517 * while a pipe is enabled going to FDI:
2518 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2519 * 2. Program DP PLL enable
2520 */
2521 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002522 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002523
Daniel Vetter07679352012-09-06 22:15:42 +02002524 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002525
Daniel Vetter07679352012-09-06 22:15:42 +02002526 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002527 POSTING_READ(DP_A);
2528 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002529}
2530
Ville Syrjäläadc10302017-10-31 22:51:14 +02002531static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2532 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002533{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002534 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002536
Ville Syrjälä64e10772015-10-29 21:26:01 +02002537 assert_pipe_disabled(dev_priv, crtc->pipe);
2538 assert_dp_port_disabled(intel_dp);
2539 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002540
Ville Syrjäläabfce942015-10-29 21:26:03 +02002541 DRM_DEBUG_KMS("disabling eDP PLL\n");
2542
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002543 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002544
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002545 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002546 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002547 udelay(200);
2548}
2549
Ville Syrjälä857c4162017-10-27 12:45:23 +03002550static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2551{
2552 /*
2553 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2554 * be capable of signalling downstream hpd with a long pulse.
2555 * Whether or not that means D3 is safe to use is not clear,
2556 * but let's assume so until proven otherwise.
2557 *
2558 * FIXME should really check all downstream ports...
2559 */
2560 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2561 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2562 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2563}
2564
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002565/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002566void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002567{
2568 int ret, i;
2569
2570 /* Should have a valid DPCD by this point */
2571 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2572 return;
2573
2574 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002575 if (downstream_hpd_needs_d0(intel_dp))
2576 return;
2577
Jani Nikula9d1a1032014-03-14 16:51:15 +02002578 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2579 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002580 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002581 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2582
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002583 /*
2584 * When turning on, we need to retry for 1ms to give the sink
2585 * time to wake up.
2586 */
2587 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002588 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2589 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002590 if (ret == 1)
2591 break;
2592 msleep(1);
2593 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002594
2595 if (ret == 1 && lspcon->active)
2596 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002597 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002598
2599 if (ret != 1)
2600 DRM_DEBUG_KMS("failed to %s sink power state\n",
2601 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002602}
2603
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002604static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2605 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002606{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002607 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002608 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002609 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002610 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002611 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002612
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002613 if (!intel_display_power_get_if_enabled(dev_priv,
2614 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002615 return false;
2616
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002617 ret = false;
2618
Imre Deak6d129be2014-03-05 16:20:54 +02002619 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002620
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002621 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002622 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002623
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002624 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002625 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002626 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002627 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002628
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002629 for_each_pipe(dev_priv, p) {
2630 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2631 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2632 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002633 ret = true;
2634
2635 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002636 }
2637 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002638
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002639 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002640 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002641 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002642 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2643 } else {
2644 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002645 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002646
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002647 ret = true;
2648
2649out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002650 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002651
2652 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002653}
2654
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002655static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002656 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002657{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002658 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002659 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002660 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002661 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002662 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002663
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002664 if (encoder->type == INTEL_OUTPUT_EDP)
2665 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2666 else
2667 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002668
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002669 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002670
2671 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002672
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002673 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002674 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2675
2676 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002677 flags |= DRM_MODE_FLAG_PHSYNC;
2678 else
2679 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002680
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002681 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002682 flags |= DRM_MODE_FLAG_PVSYNC;
2683 else
2684 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002685 } else {
2686 if (tmp & DP_SYNC_HS_HIGH)
2687 flags |= DRM_MODE_FLAG_PHSYNC;
2688 else
2689 flags |= DRM_MODE_FLAG_NHSYNC;
2690
2691 if (tmp & DP_SYNC_VS_HIGH)
2692 flags |= DRM_MODE_FLAG_PVSYNC;
2693 else
2694 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002695 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002696
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002697 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002698
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002699 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002700 pipe_config->limited_color_range = true;
2701
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002702 pipe_config->lane_count =
2703 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2704
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002705 intel_dp_get_m_n(crtc, pipe_config);
2706
Ville Syrjälä18442d02013-09-13 16:00:08 +03002707 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002708 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002709 pipe_config->port_clock = 162000;
2710 else
2711 pipe_config->port_clock = 270000;
2712 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002713
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002714 pipe_config->base.adjusted_mode.crtc_clock =
2715 intel_dotclock_calculate(pipe_config->port_clock,
2716 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002717
Jani Nikula1853a9d2017-08-18 12:30:20 +03002718 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002719 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002720 /*
2721 * This is a big fat ugly hack.
2722 *
2723 * Some machines in UEFI boot mode provide us a VBT that has 18
2724 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2725 * unknown we fail to light up. Yet the same BIOS boots up with
2726 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2727 * max, not what it tells us to use.
2728 *
2729 * Note: This will still be broken if the eDP panel is not lit
2730 * up by the BIOS, and thus we can't get the mode at module
2731 * load.
2732 */
2733 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002734 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2735 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002736 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002737}
2738
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002739static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002740 const struct intel_crtc_state *old_crtc_state,
2741 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002742{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002743 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002744
Ville Syrjäläedb2e532018-01-17 21:21:49 +02002745 intel_dp->link_trained = false;
2746
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002747 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002748 intel_audio_codec_disable(encoder,
2749 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002750
2751 /* Make sure the panel is off before trying to change the mode. But also
2752 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002753 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002754 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002755 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002756 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002757}
2758
2759static void g4x_disable_dp(struct intel_encoder *encoder,
2760 const struct intel_crtc_state *old_crtc_state,
2761 const struct drm_connector_state *old_conn_state)
2762{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002763 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002764
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002765 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002766 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002767}
2768
2769static void ilk_disable_dp(struct intel_encoder *encoder,
2770 const struct intel_crtc_state *old_crtc_state,
2771 const struct drm_connector_state *old_conn_state)
2772{
2773 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2774}
2775
2776static void vlv_disable_dp(struct intel_encoder *encoder,
2777 const struct intel_crtc_state *old_crtc_state,
2778 const struct drm_connector_state *old_conn_state)
2779{
2780 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2781
2782 intel_psr_disable(intel_dp, old_crtc_state);
2783
2784 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002785}
2786
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002787static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002788 const struct intel_crtc_state *old_crtc_state,
2789 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002790{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002791 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002792 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002793
Ville Syrjäläadc10302017-10-31 22:51:14 +02002794 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002795
2796 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002797 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002798 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002799}
2800
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002801static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002802 const struct intel_crtc_state *old_crtc_state,
2803 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002804{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002805 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002806}
2807
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002808static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002809 const struct intel_crtc_state *old_crtc_state,
2810 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002811{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002812 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002813
Ville Syrjäläadc10302017-10-31 22:51:14 +02002814 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002815
Ville Syrjäläa5805162015-05-26 20:42:30 +03002816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002817
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002818 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002819 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002820
Ville Syrjäläa5805162015-05-26 20:42:30 +03002821 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002822}
2823
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002824static void
2825_intel_dp_set_link_train(struct intel_dp *intel_dp,
2826 uint32_t *DP,
2827 uint8_t dp_train_pat)
2828{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002829 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002830 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002831 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002832
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002833 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2834 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2835 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2836
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002837 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002838 uint32_t temp = I915_READ(DP_TP_CTL(port));
2839
2840 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2841 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2842 else
2843 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2844
2845 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2846 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2847 case DP_TRAINING_PATTERN_DISABLE:
2848 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2849
2850 break;
2851 case DP_TRAINING_PATTERN_1:
2852 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2853 break;
2854 case DP_TRAINING_PATTERN_2:
2855 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2856 break;
2857 case DP_TRAINING_PATTERN_3:
2858 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2859 break;
2860 }
2861 I915_WRITE(DP_TP_CTL(port), temp);
2862
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002863 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002864 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002865 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2866
2867 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2868 case DP_TRAINING_PATTERN_DISABLE:
2869 *DP |= DP_LINK_TRAIN_OFF_CPT;
2870 break;
2871 case DP_TRAINING_PATTERN_1:
2872 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2873 break;
2874 case DP_TRAINING_PATTERN_2:
2875 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2876 break;
2877 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002878 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002879 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2880 break;
2881 }
2882
2883 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002884 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002885 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2886 else
2887 *DP &= ~DP_LINK_TRAIN_MASK;
2888
2889 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2890 case DP_TRAINING_PATTERN_DISABLE:
2891 *DP |= DP_LINK_TRAIN_OFF;
2892 break;
2893 case DP_TRAINING_PATTERN_1:
2894 *DP |= DP_LINK_TRAIN_PAT_1;
2895 break;
2896 case DP_TRAINING_PATTERN_2:
2897 *DP |= DP_LINK_TRAIN_PAT_2;
2898 break;
2899 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002900 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002901 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2902 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002903 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002904 *DP |= DP_LINK_TRAIN_PAT_2;
2905 }
2906 break;
2907 }
2908 }
2909}
2910
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002911static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002912 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002913{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002914 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002915
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002916 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002917
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002918 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002919
2920 /*
2921 * Magic for VLV/CHV. We _must_ first set up the register
2922 * without actually enabling the port, and then do another
2923 * write to enable the port. Otherwise link training will
2924 * fail when the power sequencer is freshly used for this port.
2925 */
2926 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002927 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002928 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002929
2930 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2931 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002932}
2933
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002934static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002935 const struct intel_crtc_state *pipe_config,
2936 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002937{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002938 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002939 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002940 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002941 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002942 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002943
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002944 if (WARN_ON(dp_reg & DP_PORT_EN))
2945 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002946
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002947 pps_lock(intel_dp);
2948
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002949 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002950 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002951
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002952 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002953
2954 edp_panel_vdd_on(intel_dp);
2955 edp_panel_on(intel_dp);
2956 edp_panel_vdd_off(intel_dp, true);
2957
2958 pps_unlock(intel_dp);
2959
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002960 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002961 unsigned int lane_mask = 0x0;
2962
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002963 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002964 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002965
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002966 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2967 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002968 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002969
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002970 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2971 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002972 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002973
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002974 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002975 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002976 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002977 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002978 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002979}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002980
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002981static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002982 const struct intel_crtc_state *pipe_config,
2983 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002984{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002985 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002986 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002987}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002988
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002989static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002990 const struct intel_crtc_state *pipe_config,
2991 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002992{
Jani Nikula828f5c62013-09-05 16:44:45 +03002993 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2994
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002995 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002996 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002997}
2998
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002999static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003000 const struct intel_crtc_state *pipe_config,
3001 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003002{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003003 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003004 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003005
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003006 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003007
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003008 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003009 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003010 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003011}
3012
Ville Syrjälä83b84592014-10-16 21:29:51 +03003013static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3014{
3015 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003016 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003017 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003018 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003019
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003020 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3021
Ville Syrjäläd1586942017-02-08 19:52:54 +02003022 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3023 return;
3024
Ville Syrjälä83b84592014-10-16 21:29:51 +03003025 edp_panel_vdd_off_sync(intel_dp);
3026
3027 /*
3028 * VLV seems to get confused when multiple power seqeuencers
3029 * have the same port selected (even if only one has power/vdd
3030 * enabled). The failure manifests as vlv_wait_port_ready() failing
3031 * CHV on the other hand doesn't seem to mind having the same port
3032 * selected in multiple power seqeuencers, but let's clear the
3033 * port select always when logically disconnecting a power sequencer
3034 * from a port.
3035 */
3036 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003037 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003038 I915_WRITE(pp_on_reg, 0);
3039 POSTING_READ(pp_on_reg);
3040
3041 intel_dp->pps_pipe = INVALID_PIPE;
3042}
3043
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003044static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003045 enum pipe pipe)
3046{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003047 struct intel_encoder *encoder;
3048
3049 lockdep_assert_held(&dev_priv->pps_mutex);
3050
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003051 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003052 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003053 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003054
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003055 if (encoder->type != INTEL_OUTPUT_DP &&
3056 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003057 continue;
3058
3059 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003060 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003061
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003062 WARN(intel_dp->active_pipe == pipe,
3063 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3064 pipe_name(pipe), port_name(port));
3065
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003066 if (intel_dp->pps_pipe != pipe)
3067 continue;
3068
3069 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003070 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003071
3072 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003073 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003074 }
3075}
3076
Ville Syrjäläadc10302017-10-31 22:51:14 +02003077static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3078 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003079{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003080 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003081 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003082 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003083
3084 lockdep_assert_held(&dev_priv->pps_mutex);
3085
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003086 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003087
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003088 if (intel_dp->pps_pipe != INVALID_PIPE &&
3089 intel_dp->pps_pipe != crtc->pipe) {
3090 /*
3091 * If another power sequencer was being used on this
3092 * port previously make sure to turn off vdd there while
3093 * we still have control of it.
3094 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003095 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003096 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003097
3098 /*
3099 * We may be stealing the power
3100 * sequencer from another port.
3101 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003102 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003103
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003104 intel_dp->active_pipe = crtc->pipe;
3105
Jani Nikula1853a9d2017-08-18 12:30:20 +03003106 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003107 return;
3108
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003109 /* now it's all ours */
3110 intel_dp->pps_pipe = crtc->pipe;
3111
3112 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003113 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003114
3115 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003116 intel_dp_init_panel_power_sequencer(intel_dp);
3117 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003118}
3119
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003120static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003121 const struct intel_crtc_state *pipe_config,
3122 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003123{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003124 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003125
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003126 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003127}
3128
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003129static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003130 const struct intel_crtc_state *pipe_config,
3131 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003132{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003133 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003134
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003135 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136}
3137
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003138static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003139 const struct intel_crtc_state *pipe_config,
3140 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003141{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003142 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003144 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003145
3146 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003147 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148}
3149
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003150static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003151 const struct intel_crtc_state *pipe_config,
3152 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003153{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003154 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003155
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003156 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003157}
3158
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003159static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003160 const struct intel_crtc_state *old_crtc_state,
3161 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003162{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003163 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003164}
3165
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166/*
3167 * Fetch AUX CH registers 0x202 - 0x207 which contain
3168 * link status information
3169 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003170bool
Keith Packard93f62da2011-11-01 19:45:03 -07003171intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172{
Lyude9f085eb2016-04-13 10:58:33 -04003173 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3174 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175}
3176
Paulo Zanoni11002442014-06-13 18:45:41 -03003177/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003178uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003179intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003181 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003182 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003183
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003184 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003185 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3186 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003187 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003189 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003191 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303192 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003193 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003195}
3196
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003197uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003198intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3199{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003200 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003201 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003202
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003203 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003204 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3206 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3208 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3210 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3212 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003213 default:
3214 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3215 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003216 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003217 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3219 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3220 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3221 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3223 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003225 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303226 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003227 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003228 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003229 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303230 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3231 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3233 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3235 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3236 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003237 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003239 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003240 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003241 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3243 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3244 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3246 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003247 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003249 }
3250 } else {
3251 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3253 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3255 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3257 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003259 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003261 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003262 }
3263}
3264
Daniel Vetter5829975c2015-04-16 11:36:52 +02003265static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003266{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003267 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003268 unsigned long demph_reg_value, preemph_reg_value,
3269 uniqtranscale_reg_value;
3270 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003271
3272 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303273 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003274 preemph_reg_value = 0x0004000;
3275 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003277 demph_reg_value = 0x2B405555;
3278 uniqtranscale_reg_value = 0x552AB83A;
3279 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003281 demph_reg_value = 0x2B404040;
3282 uniqtranscale_reg_value = 0x5548B83A;
3283 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303284 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003285 demph_reg_value = 0x2B245555;
3286 uniqtranscale_reg_value = 0x5560B83A;
3287 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303288 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289 demph_reg_value = 0x2B405555;
3290 uniqtranscale_reg_value = 0x5598DA3A;
3291 break;
3292 default:
3293 return 0;
3294 }
3295 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003297 preemph_reg_value = 0x0002000;
3298 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 demph_reg_value = 0x2B404040;
3301 uniqtranscale_reg_value = 0x5552B83A;
3302 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303303 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003304 demph_reg_value = 0x2B404848;
3305 uniqtranscale_reg_value = 0x5580B83A;
3306 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003308 demph_reg_value = 0x2B404040;
3309 uniqtranscale_reg_value = 0x55ADDA3A;
3310 break;
3311 default:
3312 return 0;
3313 }
3314 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003316 preemph_reg_value = 0x0000000;
3317 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003319 demph_reg_value = 0x2B305555;
3320 uniqtranscale_reg_value = 0x5570B83A;
3321 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003323 demph_reg_value = 0x2B2B4040;
3324 uniqtranscale_reg_value = 0x55ADDA3A;
3325 break;
3326 default:
3327 return 0;
3328 }
3329 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003331 preemph_reg_value = 0x0006000;
3332 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 demph_reg_value = 0x1B405555;
3335 uniqtranscale_reg_value = 0x55ADDA3A;
3336 break;
3337 default:
3338 return 0;
3339 }
3340 break;
3341 default:
3342 return 0;
3343 }
3344
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003345 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3346 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003347
3348 return 0;
3349}
3350
Daniel Vetter5829975c2015-04-16 11:36:52 +02003351static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003352{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003353 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3354 u32 deemph_reg_value, margin_reg_value;
3355 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003356 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003357
3358 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003360 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003362 deemph_reg_value = 128;
3363 margin_reg_value = 52;
3364 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003366 deemph_reg_value = 128;
3367 margin_reg_value = 77;
3368 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003370 deemph_reg_value = 128;
3371 margin_reg_value = 102;
3372 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003374 deemph_reg_value = 128;
3375 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003376 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003377 break;
3378 default:
3379 return 0;
3380 }
3381 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003383 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003385 deemph_reg_value = 85;
3386 margin_reg_value = 78;
3387 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003389 deemph_reg_value = 85;
3390 margin_reg_value = 116;
3391 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003393 deemph_reg_value = 85;
3394 margin_reg_value = 154;
3395 break;
3396 default:
3397 return 0;
3398 }
3399 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003401 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 deemph_reg_value = 64;
3404 margin_reg_value = 104;
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003407 deemph_reg_value = 64;
3408 margin_reg_value = 154;
3409 break;
3410 default:
3411 return 0;
3412 }
3413 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303414 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003415 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003417 deemph_reg_value = 43;
3418 margin_reg_value = 154;
3419 break;
3420 default:
3421 return 0;
3422 }
3423 break;
3424 default:
3425 return 0;
3426 }
3427
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003428 chv_set_phy_signal_level(encoder, deemph_reg_value,
3429 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003430
3431 return 0;
3432}
3433
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003434static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003435gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003436{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003437 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003438
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003439 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441 default:
3442 signal_levels |= DP_VOLTAGE_0_4;
3443 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003445 signal_levels |= DP_VOLTAGE_0_6;
3446 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448 signal_levels |= DP_VOLTAGE_0_8;
3449 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 signal_levels |= DP_VOLTAGE_1_2;
3452 break;
3453 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003454 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303455 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003456 default:
3457 signal_levels |= DP_PRE_EMPHASIS_0;
3458 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003460 signal_levels |= DP_PRE_EMPHASIS_3_5;
3461 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463 signal_levels |= DP_PRE_EMPHASIS_6;
3464 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303465 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003466 signal_levels |= DP_PRE_EMPHASIS_9_5;
3467 break;
3468 }
3469 return signal_levels;
3470}
3471
Zhenyu Wange3421a12010-04-08 09:43:27 +08003472/* Gen6's DP voltage swing and pre-emphasis control */
3473static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003474gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003475{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003476 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3477 DP_TRAIN_PRE_EMPHASIS_MASK);
3478 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003481 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003483 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3485 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003486 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3488 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003489 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003492 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003493 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003494 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3495 "0x%x\n", signal_levels);
3496 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003497 }
3498}
3499
Keith Packard1a2eb462011-11-16 16:26:07 -08003500/* Gen7's DP voltage swing and pre-emphasis control */
3501static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003502gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003503{
3504 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3505 DP_TRAIN_PRE_EMPHASIS_MASK);
3506 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003508 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003510 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003512 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3513
Sonika Jindalbd600182014-08-08 16:23:41 +05303514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003515 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003517 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3518
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003520 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303521 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003522 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3523
3524 default:
3525 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3526 "0x%x\n", signal_levels);
3527 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3528 }
3529}
3530
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003531void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003532intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003533{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003534 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003535 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003536 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003537 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003538 uint8_t train_set = intel_dp->train_set[0];
3539
Rodrigo Vivid509af62017-08-29 16:22:24 -07003540 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3541 signal_levels = bxt_signal_levels(intel_dp);
3542 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003543 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003544 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003545 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003546 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003547 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003548 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003549 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003550 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003551 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003552 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003553 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003554 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3555 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003556 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003557 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3558 }
3559
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303560 if (mask)
3561 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3562
3563 DRM_DEBUG_KMS("Using vswing level %d\n",
3564 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3565 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3566 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3567 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003568
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003569 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003570
3571 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3572 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003573}
3574
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003575void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003576intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3577 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003579 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003580 struct drm_i915_private *dev_priv =
3581 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003582
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003583 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003584
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003585 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003586 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003587}
3588
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003589void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003590{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003591 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003592 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003593 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003594 uint32_t val;
3595
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003596 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003597 return;
3598
3599 val = I915_READ(DP_TP_CTL(port));
3600 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3601 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3602 I915_WRITE(DP_TP_CTL(port), val);
3603
3604 /*
3605 * On PORT_A we can have only eDP in SST mode. There the only reason
3606 * we need to set idle transmission mode is to work around a HW issue
3607 * where we enable the pipe while not in idle link-training mode.
3608 * In this case there is requirement to wait for a minimum number of
3609 * idle patterns to be sent.
3610 */
3611 if (port == PORT_A)
3612 return;
3613
Chris Wilsona7670172016-06-30 15:33:10 +01003614 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3615 DP_TP_STATUS_IDLE_DONE,
3616 DP_TP_STATUS_IDLE_DONE,
3617 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003618 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3619}
3620
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003622intel_dp_link_down(struct intel_encoder *encoder,
3623 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003625 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3626 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3627 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3628 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003629 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003630
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003631 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003632 return;
3633
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003634 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003635 return;
3636
Zhao Yakui28c97732009-10-09 11:39:41 +08003637 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003638
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003639 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003640 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003641 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003642 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003643 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003644 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003645 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3646 else
3647 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003648 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003649 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003650 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003651 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003652
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003653 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3654 I915_WRITE(intel_dp->output_reg, DP);
3655 POSTING_READ(intel_dp->output_reg);
3656
3657 /*
3658 * HW workaround for IBX, we need to move the port
3659 * to transcoder A after disabling it to allow the
3660 * matching HDMI port to be enabled on transcoder A.
3661 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003662 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003663 /*
3664 * We get CPU/PCH FIFO underruns on the other pipe when
3665 * doing the workaround. Sweep them under the rug.
3666 */
3667 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3668 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3669
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003670 /* always enable with pattern 1 (as per spec) */
3671 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3672 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3673 I915_WRITE(intel_dp->output_reg, DP);
3674 POSTING_READ(intel_dp->output_reg);
3675
3676 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003677 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003678 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003679
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003680 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003681 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3682 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003683 }
3684
Keith Packardf01eca22011-09-28 16:48:10 -07003685 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003686
3687 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003688
3689 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3690 pps_lock(intel_dp);
3691 intel_dp->active_pipe = INVALID_PIPE;
3692 pps_unlock(intel_dp);
3693 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003694}
3695
Imre Deak24e807e2016-10-24 19:33:28 +03003696bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003697intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003698{
Lyude9f085eb2016-04-13 10:58:33 -04003699 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3700 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003701 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003702
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003703 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003704
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003705 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3706}
3707
3708static bool
3709intel_edp_init_dpcd(struct intel_dp *intel_dp)
3710{
3711 struct drm_i915_private *dev_priv =
3712 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3713
3714 /* this function is meant to be called only once */
3715 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3716
3717 if (!intel_dp_read_dpcd(intel_dp))
3718 return false;
3719
Jani Nikula84c36752017-05-18 14:10:23 +03003720 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3721 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003722
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003723 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3724 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3725 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3726
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08003727 intel_psr_init_dpcd(intel_dp);
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003728
Jani Nikula7c838e22017-10-26 17:29:31 +03003729 /*
3730 * Read the eDP display control registers.
3731 *
3732 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3733 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3734 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3735 * method). The display control registers should read zero if they're
3736 * not supported anyway.
3737 */
3738 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003739 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3740 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003741 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003742 intel_dp->edp_dpcd);
3743
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003744 /* Read the eDP 1.4+ supported link rates. */
3745 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003746 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3747 int i;
3748
3749 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3750 sink_rates, sizeof(sink_rates));
3751
3752 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3753 int val = le16_to_cpu(sink_rates[i]);
3754
3755 if (val == 0)
3756 break;
3757
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003758 /* Value read multiplied by 200kHz gives the per-lane
3759 * link rate in kHz. The source rates are, however,
3760 * stored in terms of LS_Clk kHz. The full conversion
3761 * back to symbols is
3762 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3763 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003764 intel_dp->sink_rates[i] = (val * 200) / 10;
3765 }
3766 intel_dp->num_sink_rates = i;
3767 }
3768
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003769 /*
3770 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3771 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3772 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003773 if (intel_dp->num_sink_rates)
3774 intel_dp->use_rate_select = true;
3775 else
3776 intel_dp_set_sink_rates(intel_dp);
3777
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003778 intel_dp_set_common_rates(intel_dp);
3779
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003780 return true;
3781}
3782
3783
3784static bool
3785intel_dp_get_dpcd(struct intel_dp *intel_dp)
3786{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003787 u8 sink_count;
3788
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003789 if (!intel_dp_read_dpcd(intel_dp))
3790 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003791
Jani Nikula68f357c2017-03-28 17:59:05 +03003792 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003793 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003794 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003795 intel_dp_set_common_rates(intel_dp);
3796 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003797
Jani Nikula27dbefb2017-04-06 16:44:17 +03003798 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303799 return false;
3800
3801 /*
3802 * Sink count can change between short pulse hpd hence
3803 * a member variable in intel_dp will track any changes
3804 * between short pulse interrupts.
3805 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003806 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303807
3808 /*
3809 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3810 * a dongle is present but no display. Unless we require to know
3811 * if a dongle is present or not, we don't need to update
3812 * downstream port information. So, an early return here saves
3813 * time from performing other operations which are not required.
3814 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003815 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303816 return false;
3817
Imre Deakc726ad02016-10-24 19:33:24 +03003818 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003819 return true; /* native DP sink */
3820
3821 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3822 return true; /* no per-port downstream info */
3823
Lyude9f085eb2016-04-13 10:58:33 -04003824 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3825 intel_dp->downstream_ports,
3826 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003827 return false; /* downstream port status fetch failed */
3828
3829 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003830}
3831
Dave Airlie0e32b392014-05-02 14:02:48 +10003832static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003833intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003834{
Jani Nikula010b9b32017-04-06 16:44:16 +03003835 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003836
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003837 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003838 return false;
3839
Dave Airlie0e32b392014-05-02 14:02:48 +10003840 if (!intel_dp->can_mst)
3841 return false;
3842
3843 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3844 return false;
3845
Jani Nikula010b9b32017-04-06 16:44:16 +03003846 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003847 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003848
Jani Nikula010b9b32017-04-06 16:44:16 +03003849 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003850}
3851
3852static void
3853intel_dp_configure_mst(struct intel_dp *intel_dp)
3854{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003855 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003856 return;
3857
3858 if (!intel_dp->can_mst)
3859 return;
3860
3861 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3862
3863 if (intel_dp->is_mst)
3864 DRM_DEBUG_KMS("Sink is MST capable\n");
3865 else
3866 DRM_DEBUG_KMS("Sink is not MST capable\n");
3867
3868 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3869 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003870}
3871
Maarten Lankhorst93313532017-11-10 12:34:59 +01003872static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3873 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003874{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003875 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003876 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003878 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003879 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003880 int count = 0;
3881 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003882
3883 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003884 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003885 ret = -EIO;
3886 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003887 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003888
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003889 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003890 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003891 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003892 ret = -EIO;
3893 goto out;
3894 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003895
Rodrigo Vivic6297842015-11-05 10:50:20 -08003896 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003897 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003898
3899 if (drm_dp_dpcd_readb(&intel_dp->aux,
3900 DP_TEST_SINK_MISC, &buf) < 0) {
3901 ret = -EIO;
3902 goto out;
3903 }
3904 count = buf & DP_TEST_COUNT_MASK;
3905 } while (--attempts && count);
3906
3907 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003908 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003909 ret = -ETIMEDOUT;
3910 }
3911
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003912 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003913 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003914 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003915 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003916}
3917
Maarten Lankhorst93313532017-11-10 12:34:59 +01003918static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3919 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003920{
3921 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003922 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003924 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003925 int ret;
3926
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003927 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3928 return -EIO;
3929
3930 if (!(buf & DP_TEST_CRC_SUPPORTED))
3931 return -ENOTTY;
3932
3933 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3934 return -EIO;
3935
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003936 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003937 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003938 if (ret)
3939 return ret;
3940 }
3941
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003942 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003943
3944 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3945 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003946 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003947 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003948 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003949
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003950 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003951 return 0;
3952}
3953
Maarten Lankhorst93313532017-11-10 12:34:59 +01003954int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003955{
3956 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003957 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003959 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003960 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003961 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003962
Maarten Lankhorst93313532017-11-10 12:34:59 +01003963 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003964 if (ret)
3965 return ret;
3966
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003967 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003968 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003969
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003970 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003971 DP_TEST_SINK_MISC, &buf) < 0) {
3972 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003973 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003974 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003975 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003976
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003977 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003978
3979 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003980 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3981 ret = -ETIMEDOUT;
3982 goto stop;
3983 }
3984
3985 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3986 ret = -EIO;
3987 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003988 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003989
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003990stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003991 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003992 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003993}
3994
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003995static bool
3996intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3997{
Jani Nikula010b9b32017-04-06 16:44:16 +03003998 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
3999 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004000}
4001
Dave Airlie0e32b392014-05-02 14:02:48 +10004002static bool
4003intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4004{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004005 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4006 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4007 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004008}
4009
Todd Previtec5d5ab72015-04-15 08:38:38 -07004010static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004011{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004012 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004013 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004014 uint8_t test_lane_count, test_link_bw;
4015 /* (DP CTS 1.2)
4016 * 4.3.1.11
4017 */
4018 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4019 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4020 &test_lane_count);
4021
4022 if (status <= 0) {
4023 DRM_DEBUG_KMS("Lane count read failed\n");
4024 return DP_TEST_NAK;
4025 }
4026 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004027
4028 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4029 &test_link_bw);
4030 if (status <= 0) {
4031 DRM_DEBUG_KMS("Link Rate read failed\n");
4032 return DP_TEST_NAK;
4033 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004034 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004035
4036 /* Validate the requested link rate and lane count */
4037 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4038 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004039 return DP_TEST_NAK;
4040
4041 intel_dp->compliance.test_lane_count = test_lane_count;
4042 intel_dp->compliance.test_link_rate = test_link_rate;
4043
4044 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004045}
4046
4047static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4048{
Manasi Navare611032b2017-01-24 08:21:49 -08004049 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004050 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004051 __be16 h_width, v_height;
4052 int status = 0;
4053
4054 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004055 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4056 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004057 if (status <= 0) {
4058 DRM_DEBUG_KMS("Test pattern read failed\n");
4059 return DP_TEST_NAK;
4060 }
4061 if (test_pattern != DP_COLOR_RAMP)
4062 return DP_TEST_NAK;
4063
4064 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4065 &h_width, 2);
4066 if (status <= 0) {
4067 DRM_DEBUG_KMS("H Width read failed\n");
4068 return DP_TEST_NAK;
4069 }
4070
4071 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4072 &v_height, 2);
4073 if (status <= 0) {
4074 DRM_DEBUG_KMS("V Height read failed\n");
4075 return DP_TEST_NAK;
4076 }
4077
Jani Nikula010b9b32017-04-06 16:44:16 +03004078 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4079 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004080 if (status <= 0) {
4081 DRM_DEBUG_KMS("TEST MISC read failed\n");
4082 return DP_TEST_NAK;
4083 }
4084 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4085 return DP_TEST_NAK;
4086 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4087 return DP_TEST_NAK;
4088 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4089 case DP_TEST_BIT_DEPTH_6:
4090 intel_dp->compliance.test_data.bpc = 6;
4091 break;
4092 case DP_TEST_BIT_DEPTH_8:
4093 intel_dp->compliance.test_data.bpc = 8;
4094 break;
4095 default:
4096 return DP_TEST_NAK;
4097 }
4098
4099 intel_dp->compliance.test_data.video_pattern = test_pattern;
4100 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4101 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4102 /* Set test active flag here so userspace doesn't interrupt things */
4103 intel_dp->compliance.test_active = 1;
4104
4105 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004106}
4107
4108static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4109{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004110 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004111 struct intel_connector *intel_connector = intel_dp->attached_connector;
4112 struct drm_connector *connector = &intel_connector->base;
4113
4114 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004115 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004116 intel_dp->aux.i2c_defer_count > 6) {
4117 /* Check EDID read for NACKs, DEFERs and corruption
4118 * (DP CTS 1.2 Core r1.1)
4119 * 4.2.2.4 : Failed EDID read, I2C_NAK
4120 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4121 * 4.2.2.6 : EDID corruption detected
4122 * Use failsafe mode for all cases
4123 */
4124 if (intel_dp->aux.i2c_nack_count > 0 ||
4125 intel_dp->aux.i2c_defer_count > 0)
4126 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4127 intel_dp->aux.i2c_nack_count,
4128 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004129 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004130 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304131 struct edid *block = intel_connector->detect_edid;
4132
4133 /* We have to write the checksum
4134 * of the last block read
4135 */
4136 block += intel_connector->detect_edid->extensions;
4137
Jani Nikula010b9b32017-04-06 16:44:16 +03004138 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4139 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004140 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4141
4142 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004143 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004144 }
4145
4146 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004147 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004148
Todd Previtec5d5ab72015-04-15 08:38:38 -07004149 return test_result;
4150}
4151
4152static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4153{
4154 uint8_t test_result = DP_TEST_NAK;
4155 return test_result;
4156}
4157
4158static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4159{
4160 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004161 uint8_t request = 0;
4162 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004163
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004164 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004165 if (status <= 0) {
4166 DRM_DEBUG_KMS("Could not read test request from sink\n");
4167 goto update_status;
4168 }
4169
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004170 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004171 case DP_TEST_LINK_TRAINING:
4172 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004173 response = intel_dp_autotest_link_training(intel_dp);
4174 break;
4175 case DP_TEST_LINK_VIDEO_PATTERN:
4176 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004177 response = intel_dp_autotest_video_pattern(intel_dp);
4178 break;
4179 case DP_TEST_LINK_EDID_READ:
4180 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004181 response = intel_dp_autotest_edid(intel_dp);
4182 break;
4183 case DP_TEST_LINK_PHY_TEST_PATTERN:
4184 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004185 response = intel_dp_autotest_phy_pattern(intel_dp);
4186 break;
4187 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004188 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004189 break;
4190 }
4191
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004192 if (response & DP_TEST_ACK)
4193 intel_dp->compliance.test_type = request;
4194
Todd Previtec5d5ab72015-04-15 08:38:38 -07004195update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004196 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004197 if (status <= 0)
4198 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004199}
4200
Dave Airlie0e32b392014-05-02 14:02:48 +10004201static int
4202intel_dp_check_mst_status(struct intel_dp *intel_dp)
4203{
4204 bool bret;
4205
4206 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004207 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004208 int ret = 0;
4209 int retry;
4210 bool handled;
4211 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4212go_again:
4213 if (bret == true) {
4214
4215 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004216 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004217 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004218 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4219 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004220 intel_dp_stop_link_train(intel_dp);
4221 }
4222
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004223 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004224 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4225
4226 if (handled) {
4227 for (retry = 0; retry < 3; retry++) {
4228 int wret;
4229 wret = drm_dp_dpcd_write(&intel_dp->aux,
4230 DP_SINK_COUNT_ESI+1,
4231 &esi[1], 3);
4232 if (wret == 3) {
4233 break;
4234 }
4235 }
4236
4237 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4238 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004239 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004240 goto go_again;
4241 }
4242 } else
4243 ret = 0;
4244
4245 return ret;
4246 } else {
4247 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4248 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4249 intel_dp->is_mst = false;
4250 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4251 /* send a hotplug event */
4252 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4253 }
4254 }
4255 return -EINVAL;
4256}
4257
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004258static bool
4259intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004260{
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004261 u8 link_status[DP_LINK_STATUS_SIZE];
4262
Ville Syrjäläedb2e532018-01-17 21:21:49 +02004263 if (!intel_dp->link_trained)
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004264 return false;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02004265
4266 if (!intel_dp_get_link_status(intel_dp, link_status))
4267 return false;
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004268
4269 /*
4270 * Validate the cached values of intel_dp->link_rate and
4271 * intel_dp->lane_count before attempting to retrain.
4272 */
4273 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4274 intel_dp->lane_count))
4275 return false;
4276
4277 /* Retrain if Channel EQ or CR not ok */
4278 return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
4279}
4280
4281/*
4282 * If display is now connected check links status,
4283 * there has been known issues of link loss triggering
4284 * long pulse.
4285 *
4286 * Some sinks (eg. ASUS PB287Q) seem to perform some
4287 * weird HPD ping pong during modesets. So we can apparently
4288 * end up with HPD going low during a modeset, and then
4289 * going back up soon after. And once that happens we must
4290 * retrain the link to get a picture. That's in case no
4291 * userspace component reacted to intermittent HPD dip.
4292 */
4293int intel_dp_retrain_link(struct intel_encoder *encoder,
4294 struct drm_modeset_acquire_ctx *ctx)
4295{
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004296 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004297 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
4298 struct intel_connector *connector = intel_dp->attached_connector;
4299 struct drm_connector_state *conn_state;
4300 struct intel_crtc_state *crtc_state;
4301 struct intel_crtc *crtc;
4302 int ret;
4303
4304 /* FIXME handle the MST connectors as well */
4305
4306 if (!connector || connector->base.status != connector_status_connected)
4307 return 0;
4308
4309 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4310 ctx);
4311 if (ret)
4312 return ret;
4313
4314 conn_state = connector->base.state;
4315
4316 crtc = to_intel_crtc(conn_state->crtc);
4317 if (!crtc)
4318 return 0;
4319
4320 ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4321 if (ret)
4322 return ret;
4323
4324 crtc_state = to_intel_crtc_state(crtc->base.state);
4325
4326 WARN_ON(!intel_crtc_has_dp_encoder(crtc_state));
4327
4328 if (!crtc_state->base.active)
4329 return 0;
4330
4331 if (conn_state->commit &&
4332 !try_wait_for_completion(&conn_state->commit->hw_done))
4333 return 0;
4334
4335 if (!intel_dp_needs_link_retrain(intel_dp))
4336 return 0;
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004337
4338 /* Suppress underruns caused by re-training */
4339 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4340 if (crtc->config->has_pch_encoder)
4341 intel_set_pch_fifo_underrun_reporting(dev_priv,
4342 intel_crtc_pch_transcoder(crtc), false);
4343
4344 intel_dp_start_link_train(intel_dp);
4345 intel_dp_stop_link_train(intel_dp);
4346
4347 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004348 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004349
4350 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4351 if (crtc->config->has_pch_encoder)
4352 intel_set_pch_fifo_underrun_reporting(dev_priv,
4353 intel_crtc_pch_transcoder(crtc), true);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004354
4355 return 0;
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004356}
4357
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004358/*
4359 * If display is now connected check links status,
4360 * there has been known issues of link loss triggering
4361 * long pulse.
4362 *
4363 * Some sinks (eg. ASUS PB287Q) seem to perform some
4364 * weird HPD ping pong during modesets. So we can apparently
4365 * end up with HPD going low during a modeset, and then
4366 * going back up soon after. And once that happens we must
4367 * retrain the link to get a picture. That's in case no
4368 * userspace component reacted to intermittent HPD dip.
4369 */
4370static bool intel_dp_hotplug(struct intel_encoder *encoder,
4371 struct intel_connector *connector)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304372{
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004373 struct drm_modeset_acquire_ctx ctx;
4374 bool changed;
4375 int ret;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304376
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004377 changed = intel_encoder_hotplug(encoder, connector);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304378
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004379 drm_modeset_acquire_init(&ctx, 0);
4380
4381 for (;;) {
4382 ret = intel_dp_retrain_link(encoder, &ctx);
4383
4384 if (ret == -EDEADLK) {
4385 drm_modeset_backoff(&ctx);
4386 continue;
4387 }
4388
4389 break;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304390 }
4391
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004392 drm_modeset_drop_locks(&ctx);
4393 drm_modeset_acquire_fini(&ctx);
4394 WARN(ret, "Acquiring modeset locks failed with %i\n", ret);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304395
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004396 return changed;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304397}
4398
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004399/*
4400 * According to DP spec
4401 * 5.1.2:
4402 * 1. Read DPCD
4403 * 2. Configure link according to Receiver Capabilities
4404 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4405 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304406 *
4407 * intel_dp_short_pulse - handles short pulse interrupts
4408 * when full detection is not required.
4409 * Returns %true if short pulse is handled and full detection
4410 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004411 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304412static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304413intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004414{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004415 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004416 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304417 u8 old_sink_count = intel_dp->sink_count;
4418 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004419
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304420 /*
4421 * Clearing compliance test variables to allow capturing
4422 * of values for next automated test request.
4423 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004424 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304425
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304426 /*
4427 * Now read the DPCD to see if it's actually running
4428 * If the current value of sink count doesn't match with
4429 * the value that was stored earlier or dpcd read failed
4430 * we need to do full detection
4431 */
4432 ret = intel_dp_get_dpcd(intel_dp);
4433
4434 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4435 /* No need to proceed if we are going to do full detect */
4436 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004437 }
4438
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004439 /* Try to read the source of the interrupt */
4440 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004441 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4442 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004443 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004444 drm_dp_dpcd_writeb(&intel_dp->aux,
4445 DP_DEVICE_SERVICE_IRQ_VECTOR,
4446 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004447
4448 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004449 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004450 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4451 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4452 }
4453
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004454 /* defer to the hotplug work for link retraining if needed */
4455 if (intel_dp_needs_link_retrain(intel_dp))
4456 return false;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004457
Manasi Navareda15f7c2017-01-24 08:16:34 -08004458 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4459 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4460 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004461 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004462 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304463
4464 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004465}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004466
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004467/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004468static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004469intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004470{
Imre Deake393d0d2017-02-22 17:10:52 +02004471 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004472 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004473 uint8_t type;
4474
Imre Deake393d0d2017-02-22 17:10:52 +02004475 if (lspcon->active)
4476 lspcon_resume(lspcon);
4477
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004478 if (!intel_dp_get_dpcd(intel_dp))
4479 return connector_status_disconnected;
4480
Jani Nikula1853a9d2017-08-18 12:30:20 +03004481 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304482 return connector_status_connected;
4483
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004484 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004485 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004486 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004487
4488 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004489 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4490 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004491
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304492 return intel_dp->sink_count ?
4493 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004494 }
4495
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004496 if (intel_dp_can_mst(intel_dp))
4497 return connector_status_connected;
4498
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004499 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004500 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004501 return connector_status_connected;
4502
4503 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004504 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4505 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4506 if (type == DP_DS_PORT_TYPE_VGA ||
4507 type == DP_DS_PORT_TYPE_NON_EDID)
4508 return connector_status_unknown;
4509 } else {
4510 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4511 DP_DWN_STRM_PORT_TYPE_MASK;
4512 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4513 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4514 return connector_status_unknown;
4515 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004516
4517 /* Anything else is out of spec, warn and ignore */
4518 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004519 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004520}
4521
4522static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004523edp_detect(struct intel_dp *intel_dp)
4524{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004525 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004526 enum drm_connector_status status;
4527
Mika Kahola1650be72016-12-13 10:02:47 +02004528 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004529 if (status == connector_status_unknown)
4530 status = connector_status_connected;
4531
4532 return status;
4533}
4534
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004535static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004536{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004537 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004538 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004539
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004540 switch (encoder->hpd_pin) {
4541 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004542 bit = SDE_PORTB_HOTPLUG;
4543 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004544 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004545 bit = SDE_PORTC_HOTPLUG;
4546 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004547 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004548 bit = SDE_PORTD_HOTPLUG;
4549 break;
4550 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004551 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004552 return false;
4553 }
4554
4555 return I915_READ(SDEISR) & bit;
4556}
4557
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004558static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004559{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004560 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004561 u32 bit;
4562
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004563 switch (encoder->hpd_pin) {
4564 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004565 bit = SDE_PORTB_HOTPLUG_CPT;
4566 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004567 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004568 bit = SDE_PORTC_HOTPLUG_CPT;
4569 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004570 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004571 bit = SDE_PORTD_HOTPLUG_CPT;
4572 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004573 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004574 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004575 return false;
4576 }
4577
4578 return I915_READ(SDEISR) & bit;
4579}
4580
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004581static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004582{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004583 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004584 u32 bit;
4585
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004586 switch (encoder->hpd_pin) {
4587 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004588 bit = SDE_PORTA_HOTPLUG_SPT;
4589 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004590 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004591 bit = SDE_PORTE_HOTPLUG_SPT;
4592 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004593 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004594 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004595 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004596
Jani Nikulab93433c2015-08-20 10:47:36 +03004597 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004598}
4599
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004600static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004601{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004602 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004603 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004604
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004605 switch (encoder->hpd_pin) {
4606 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004607 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4608 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004609 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004610 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4611 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004612 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004613 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4614 break;
4615 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004616 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004617 return false;
4618 }
4619
4620 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4621}
4622
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004623static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004624{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004625 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004626 u32 bit;
4627
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004628 switch (encoder->hpd_pin) {
4629 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004630 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004631 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004632 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004633 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004634 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004635 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004636 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004637 break;
4638 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004639 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004640 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004641 }
4642
Jani Nikula1d245982015-08-20 10:47:37 +03004643 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004644}
4645
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004646static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004647{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004648 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4649
4650 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004651 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4652 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004653 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004654}
4655
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004656static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004657{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004658 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4659
4660 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004661 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4662 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004663 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004664}
4665
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004666static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004667{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004668 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4669
4670 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004671 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4672 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004673 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004674}
4675
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004676static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004677{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004678 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4679
4680 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004681 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4682 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004683 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004684}
4685
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004686static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004687{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004688 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004689 u32 bit;
4690
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004691 switch (encoder->hpd_pin) {
4692 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004693 bit = BXT_DE_PORT_HP_DDIA;
4694 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004695 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004696 bit = BXT_DE_PORT_HP_DDIB;
4697 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004698 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004699 bit = BXT_DE_PORT_HP_DDIC;
4700 break;
4701 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004702 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004703 return false;
4704 }
4705
4706 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4707}
4708
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004709/*
4710 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004711 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004712 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004713 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004714 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004715bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004716{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004717 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4718
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004719 if (HAS_GMCH_DISPLAY(dev_priv)) {
4720 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004721 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004722 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004723 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004724 }
4725
4726 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004727 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004728 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004729 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004730 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004731 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004732 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004733 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004734 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004735 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004736 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004737 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004738}
4739
Keith Packard8c241fe2011-09-28 16:38:44 -07004740static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004741intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004742{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004743 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004744
Jani Nikula9cd300e2012-10-19 14:51:52 +03004745 /* use cached edid if we have one */
4746 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004747 /* invalid edid */
4748 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004749 return NULL;
4750
Jani Nikula55e9ede2013-10-01 10:38:54 +03004751 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004752 } else
4753 return drm_get_edid(&intel_connector->base,
4754 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004755}
4756
Chris Wilsonbeb60602014-09-02 20:04:00 +01004757static void
4758intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004759{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004760 struct intel_connector *intel_connector = intel_dp->attached_connector;
4761 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004762
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304763 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004764 edid = intel_dp_get_edid(intel_dp);
4765 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004766
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004767 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004768}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004769
Chris Wilsonbeb60602014-09-02 20:04:00 +01004770static void
4771intel_dp_unset_edid(struct intel_dp *intel_dp)
4772{
4773 struct intel_connector *intel_connector = intel_dp->attached_connector;
4774
4775 kfree(intel_connector->detect_edid);
4776 intel_connector->detect_edid = NULL;
4777
4778 intel_dp->has_audio = false;
4779}
4780
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004781static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004782intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004783{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004784 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4785 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004786 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004787 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004788
Ville Syrjälä2f773472017-11-09 17:27:58 +02004789 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004790
Ville Syrjälä2f773472017-11-09 17:27:58 +02004791 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004792
Chris Wilsond410b562014-09-02 20:03:59 +01004793 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004794 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004795 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004796 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004797 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004798 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004799 status = connector_status_disconnected;
4800
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004801 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004802 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304803
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004804 if (intel_dp->is_mst) {
4805 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4806 intel_dp->is_mst,
4807 intel_dp->mst_mgr.mst_state);
4808 intel_dp->is_mst = false;
4809 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4810 intel_dp->is_mst);
4811 }
4812
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004813 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304814 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004815
Manasi Navared7e8ef02017-02-07 16:54:11 -08004816 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004817 /* Initial max link lane count */
4818 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004819
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004820 /* Initial max link rate */
4821 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004822
4823 intel_dp->reset_link_params = false;
4824 }
Manasi Navaref4829842016-12-05 16:27:36 -08004825
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004826 intel_dp_print_rates(intel_dp);
4827
Jani Nikula84c36752017-05-18 14:10:23 +03004828 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4829 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004830
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004831 intel_dp_configure_mst(intel_dp);
4832
4833 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304834 /*
4835 * If we are in MST mode then this connector
4836 * won't appear connected or have anything
4837 * with EDID on it
4838 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004839 status = connector_status_disconnected;
4840 goto out;
4841 }
4842
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304843 /*
4844 * Clearing NACK and defer counts to get their exact values
4845 * while reading EDID which are required by Compliance tests
4846 * 4.2.2.4 and 4.2.2.5
4847 */
4848 intel_dp->aux.i2c_nack_count = 0;
4849 intel_dp->aux.i2c_defer_count = 0;
4850
Chris Wilsonbeb60602014-09-02 20:04:00 +01004851 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004852 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004853 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304854 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004855
Todd Previte09b1eb12015-04-20 15:27:34 -07004856 /* Try to read the source of the interrupt */
4857 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004858 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4859 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004860 /* Clear interrupt source */
4861 drm_dp_dpcd_writeb(&intel_dp->aux,
4862 DP_DEVICE_SERVICE_IRQ_VECTOR,
4863 sink_irq_vector);
4864
4865 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4866 intel_dp_handle_test_request(intel_dp);
4867 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4868 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4869 }
4870
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004871out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004872 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304873 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304874
Ville Syrjälä2f773472017-11-09 17:27:58 +02004875 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004876 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304877}
4878
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004879static int
4880intel_dp_detect(struct drm_connector *connector,
4881 struct drm_modeset_acquire_ctx *ctx,
4882 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304883{
4884 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004885 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304886
4887 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4888 connector->base.id, connector->name);
4889
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304890 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004891 if (!intel_dp->detect_done) {
4892 struct drm_crtc *crtc;
4893 int ret;
4894
4895 crtc = connector->state->crtc;
4896 if (crtc) {
4897 ret = drm_modeset_lock(&crtc->mutex, ctx);
4898 if (ret)
4899 return ret;
4900 }
4901
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004902 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004903 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304904
4905 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304906
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004907 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004908}
4909
Chris Wilsonbeb60602014-09-02 20:04:00 +01004910static void
4911intel_dp_force(struct drm_connector *connector)
4912{
4913 struct intel_dp *intel_dp = intel_attached_dp(connector);
4914 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004915 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004916
4917 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4918 connector->base.id, connector->name);
4919 intel_dp_unset_edid(intel_dp);
4920
4921 if (connector->status != connector_status_connected)
4922 return;
4923
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004924 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004925
4926 intel_dp_set_edid(intel_dp);
4927
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004928 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004929}
4930
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004931static int intel_dp_get_modes(struct drm_connector *connector)
4932{
Jani Nikuladd06f902012-10-19 14:51:50 +03004933 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004934 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004935
Chris Wilsonbeb60602014-09-02 20:04:00 +01004936 edid = intel_connector->detect_edid;
4937 if (edid) {
4938 int ret = intel_connector_update_modes(connector, edid);
4939 if (ret)
4940 return ret;
4941 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004942
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004943 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004944 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004945 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004946 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004947
4948 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004949 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004950 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004951 drm_mode_probed_add(connector, mode);
4952 return 1;
4953 }
4954 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004955
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004956 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004957}
4958
Chris Wilsonf6849602010-09-19 09:29:33 +01004959static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004960intel_dp_connector_register(struct drm_connector *connector)
4961{
4962 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004963 int ret;
4964
4965 ret = intel_connector_register(connector);
4966 if (ret)
4967 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004968
4969 i915_debugfs_connector_add(connector);
4970
4971 DRM_DEBUG_KMS("registering %s bus for %s\n",
4972 intel_dp->aux.name, connector->kdev->kobj.name);
4973
4974 intel_dp->aux.dev = connector->kdev;
4975 return drm_dp_aux_register(&intel_dp->aux);
4976}
4977
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004978static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004979intel_dp_connector_unregister(struct drm_connector *connector)
4980{
4981 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4982 intel_connector_unregister(connector);
4983}
4984
4985static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004986intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004987{
Jani Nikula1d508702012-10-19 14:51:49 +03004988 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004989
Chris Wilson10e972d2014-09-04 21:43:45 +01004990 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004991
Jani Nikula9cd300e2012-10-19 14:51:52 +03004992 if (!IS_ERR_OR_NULL(intel_connector->edid))
4993 kfree(intel_connector->edid);
4994
Jani Nikula1853a9d2017-08-18 12:30:20 +03004995 /*
4996 * Can't call intel_dp_is_edp() since the encoder may have been
4997 * destroyed already.
4998 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004999 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005000 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005001
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005002 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005003 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005004}
5005
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005006void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005007{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005008 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5009 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005010
Dave Airlie0e32b392014-05-02 14:02:48 +10005011 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03005012 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07005013 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005014 /*
5015 * vdd might still be enabled do to the delayed vdd off.
5016 * Make sure vdd is actually turned off here.
5017 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005018 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005019 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005020 pps_unlock(intel_dp);
5021
Clint Taylor01527b32014-07-07 13:01:46 -07005022 if (intel_dp->edp_notifier.notifier_call) {
5023 unregister_reboot_notifier(&intel_dp->edp_notifier);
5024 intel_dp->edp_notifier.notifier_call = NULL;
5025 }
Keith Packardbd943152011-09-18 23:09:52 -07005026 }
Chris Wilson99681882016-06-20 09:29:17 +01005027
5028 intel_dp_aux_fini(intel_dp);
5029
Imre Deakc8bd0e42014-12-12 17:57:38 +02005030 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005031 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005032}
5033
Imre Deakbf93ba62016-04-18 10:04:21 +03005034void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005035{
5036 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5037
Jani Nikula1853a9d2017-08-18 12:30:20 +03005038 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005039 return;
5040
Ville Syrjälä951468f2014-09-04 14:55:31 +03005041 /*
5042 * vdd might still be enabled do to the delayed vdd off.
5043 * Make sure vdd is actually turned off here.
5044 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005045 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005046 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005047 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005048 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005049}
5050
Sean Paul20f24d72018-01-08 14:55:43 -05005051static
5052int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
5053 u8 *an)
5054{
5055 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
Ville Syrjälä32078b722018-02-22 23:28:02 +02005056 static const struct drm_dp_aux_msg msg = {
5057 .request = DP_AUX_NATIVE_WRITE,
5058 .address = DP_AUX_HDCP_AKSV,
5059 .size = DRM_HDCP_KSV_LEN,
5060 };
5061 uint8_t txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
Sean Paul20f24d72018-01-08 14:55:43 -05005062 ssize_t dpcd_ret;
5063 int ret;
5064
5065 /* Output An first, that's easy */
5066 dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
5067 an, DRM_HDCP_AN_LEN);
5068 if (dpcd_ret != DRM_HDCP_AN_LEN) {
5069 DRM_ERROR("Failed to write An over DP/AUX (%zd)\n", dpcd_ret);
5070 return dpcd_ret >= 0 ? -EIO : dpcd_ret;
5071 }
5072
5073 /*
5074 * Since Aksv is Oh-So-Secret, we can't access it in software. So in
5075 * order to get it on the wire, we need to create the AUX header as if
5076 * we were writing the data, and then tickle the hardware to output the
5077 * data once the header is sent out.
5078 */
Ville Syrjälä32078b722018-02-22 23:28:02 +02005079 intel_dp_aux_header(txbuf, &msg);
Sean Paul20f24d72018-01-08 14:55:43 -05005080
Ville Syrjälä32078b722018-02-22 23:28:02 +02005081 ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
Ville Syrjälä8159c792018-02-22 23:27:32 +02005082 rxbuf, sizeof(rxbuf),
5083 DP_AUX_CH_CTL_AUX_AKSV_SELECT);
Sean Paul20f24d72018-01-08 14:55:43 -05005084 if (ret < 0) {
5085 DRM_ERROR("Write Aksv over DP/AUX failed (%d)\n", ret);
5086 return ret;
5087 } else if (ret == 0) {
5088 DRM_ERROR("Aksv write over DP/AUX was empty\n");
5089 return -EIO;
5090 }
5091
5092 reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
5093 return reply == DP_AUX_NATIVE_REPLY_ACK ? 0 : -EIO;
5094}
5095
5096static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
5097 u8 *bksv)
5098{
5099 ssize_t ret;
5100 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
5101 DRM_HDCP_KSV_LEN);
5102 if (ret != DRM_HDCP_KSV_LEN) {
5103 DRM_ERROR("Read Bksv from DP/AUX failed (%zd)\n", ret);
5104 return ret >= 0 ? -EIO : ret;
5105 }
5106 return 0;
5107}
5108
5109static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
5110 u8 *bstatus)
5111{
5112 ssize_t ret;
5113 /*
5114 * For some reason the HDMI and DP HDCP specs call this register
5115 * definition by different names. In the HDMI spec, it's called BSTATUS,
5116 * but in DP it's called BINFO.
5117 */
5118 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
5119 bstatus, DRM_HDCP_BSTATUS_LEN);
5120 if (ret != DRM_HDCP_BSTATUS_LEN) {
5121 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5122 return ret >= 0 ? -EIO : ret;
5123 }
5124 return 0;
5125}
5126
5127static
Ramalingam C791a98d2018-02-03 03:39:08 +05305128int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
5129 u8 *bcaps)
5130{
5131 ssize_t ret;
5132
5133 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5134 bcaps, 1);
5135 if (ret != 1) {
5136 DRM_ERROR("Read bcaps from DP/AUX failed (%zd)\n", ret);
5137 return ret >= 0 ? -EIO : ret;
5138 }
5139
5140 return 0;
5141}
5142
5143static
Sean Paul20f24d72018-01-08 14:55:43 -05005144int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
5145 bool *repeater_present)
5146{
5147 ssize_t ret;
5148 u8 bcaps;
Ramalingam C791a98d2018-02-03 03:39:08 +05305149
5150 ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5151 if (ret)
5152 return ret;
5153
Sean Paul20f24d72018-01-08 14:55:43 -05005154 *repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
5155 return 0;
5156}
5157
5158static
5159int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
5160 u8 *ri_prime)
5161{
5162 ssize_t ret;
5163 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
5164 ri_prime, DRM_HDCP_RI_LEN);
5165 if (ret != DRM_HDCP_RI_LEN) {
5166 DRM_ERROR("Read Ri' from DP/AUX failed (%zd)\n", ret);
5167 return ret >= 0 ? -EIO : ret;
5168 }
5169 return 0;
5170}
5171
5172static
5173int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
5174 bool *ksv_ready)
5175{
5176 ssize_t ret;
5177 u8 bstatus;
5178 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5179 &bstatus, 1);
5180 if (ret != 1) {
5181 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5182 return ret >= 0 ? -EIO : ret;
5183 }
5184 *ksv_ready = bstatus & DP_BSTATUS_READY;
5185 return 0;
5186}
5187
5188static
5189int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
5190 int num_downstream, u8 *ksv_fifo)
5191{
5192 ssize_t ret;
5193 int i;
5194
5195 /* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
5196 for (i = 0; i < num_downstream; i += 3) {
5197 size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
5198 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
5199 DP_AUX_HDCP_KSV_FIFO,
5200 ksv_fifo + i * DRM_HDCP_KSV_LEN,
5201 len);
5202 if (ret != len) {
5203 DRM_ERROR("Read ksv[%d] from DP/AUX failed (%zd)\n", i,
5204 ret);
5205 return ret >= 0 ? -EIO : ret;
5206 }
5207 }
5208 return 0;
5209}
5210
5211static
5212int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
5213 int i, u32 *part)
5214{
5215 ssize_t ret;
5216
5217 if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
5218 return -EINVAL;
5219
5220 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
5221 DP_AUX_HDCP_V_PRIME(i), part,
5222 DRM_HDCP_V_PRIME_PART_LEN);
5223 if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
5224 DRM_ERROR("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
5225 return ret >= 0 ? -EIO : ret;
5226 }
5227 return 0;
5228}
5229
5230static
5231int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
5232 bool enable)
5233{
5234 /* Not used for single stream DisplayPort setups */
5235 return 0;
5236}
5237
5238static
5239bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
5240{
5241 ssize_t ret;
5242 u8 bstatus;
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005243
Sean Paul20f24d72018-01-08 14:55:43 -05005244 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5245 &bstatus, 1);
5246 if (ret != 1) {
5247 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005248 return false;
Sean Paul20f24d72018-01-08 14:55:43 -05005249 }
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005250
Sean Paul20f24d72018-01-08 14:55:43 -05005251 return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
5252}
5253
Ramalingam C791a98d2018-02-03 03:39:08 +05305254static
5255int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
5256 bool *hdcp_capable)
5257{
5258 ssize_t ret;
5259 u8 bcaps;
5260
5261 ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5262 if (ret)
5263 return ret;
5264
5265 *hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
5266 return 0;
5267}
5268
Sean Paul20f24d72018-01-08 14:55:43 -05005269static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
5270 .write_an_aksv = intel_dp_hdcp_write_an_aksv,
5271 .read_bksv = intel_dp_hdcp_read_bksv,
5272 .read_bstatus = intel_dp_hdcp_read_bstatus,
5273 .repeater_present = intel_dp_hdcp_repeater_present,
5274 .read_ri_prime = intel_dp_hdcp_read_ri_prime,
5275 .read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
5276 .read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
5277 .read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
5278 .toggle_signalling = intel_dp_hdcp_toggle_signalling,
5279 .check_link = intel_dp_hdcp_check_link,
Ramalingam C791a98d2018-02-03 03:39:08 +05305280 .hdcp_capable = intel_dp_hdcp_capable,
Sean Paul20f24d72018-01-08 14:55:43 -05005281};
5282
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005283static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5284{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005285 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005286
5287 lockdep_assert_held(&dev_priv->pps_mutex);
5288
5289 if (!edp_have_panel_vdd(intel_dp))
5290 return;
5291
5292 /*
5293 * The VDD bit needs a power domain reference, so if the bit is
5294 * already enabled when we boot or resume, grab this reference and
5295 * schedule a vdd off, so we don't hold on to the reference
5296 * indefinitely.
5297 */
5298 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005299 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005300
5301 edp_panel_vdd_schedule_off(intel_dp);
5302}
5303
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005304static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5305{
5306 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5307
5308 if ((intel_dp->DP & DP_PORT_EN) == 0)
5309 return INVALID_PIPE;
5310
5311 if (IS_CHERRYVIEW(dev_priv))
5312 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5313 else
5314 return PORT_TO_PIPE(intel_dp->DP);
5315}
5316
Imre Deakbf93ba62016-04-18 10:04:21 +03005317void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005318{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005319 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005320 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5321 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005322
5323 if (!HAS_DDI(dev_priv))
5324 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005325
Imre Deakdd75f6d2016-11-21 21:15:05 +02005326 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305327 lspcon_resume(lspcon);
5328
Manasi Navared7e8ef02017-02-07 16:54:11 -08005329 intel_dp->reset_link_params = true;
5330
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005331 pps_lock(intel_dp);
5332
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005333 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5334 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5335
Jani Nikula1853a9d2017-08-18 12:30:20 +03005336 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005337 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005338 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005339 intel_edp_panel_vdd_sanitize(intel_dp);
5340 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005341
5342 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005343}
5344
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005345static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005346 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005347 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005348 .atomic_get_property = intel_digital_connector_atomic_get_property,
5349 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005350 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005351 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005352 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005353 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005354 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005355};
5356
5357static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005358 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005359 .get_modes = intel_dp_get_modes,
5360 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005361 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005362};
5363
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005364static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005365 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005366 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005367};
5368
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005369enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005370intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5371{
5372 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005373 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005374 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005375
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005376 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5377 /*
5378 * vdd off can generate a long pulse on eDP which
5379 * would require vdd on to handle it, and thus we
5380 * would end up in an endless cycle of
5381 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5382 */
5383 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005384 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005385 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005386 }
5387
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005388 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005389 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005390 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005391
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005392 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005393 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005394 intel_dp->detect_done = false;
5395 return IRQ_NONE;
5396 }
5397
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005398 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005399
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005400 if (intel_dp->is_mst) {
5401 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5402 /*
5403 * If we were in MST mode, and device is not
5404 * there, get out of MST mode
5405 */
5406 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5407 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5408 intel_dp->is_mst = false;
5409 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5410 intel_dp->is_mst);
5411 intel_dp->detect_done = false;
5412 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005413 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005414 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005415
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005416 if (!intel_dp->is_mst) {
Ville Syrjäläc85d2002018-01-17 21:21:47 +02005417 bool handled;
Daniel Vetter42e5e652017-11-13 17:01:40 +01005418
5419 handled = intel_dp_short_pulse(intel_dp);
5420
Sean Paul20f24d72018-01-08 14:55:43 -05005421 /* Short pulse can signify loss of hdcp authentication */
5422 intel_hdcp_check_link(intel_dp->attached_connector);
5423
Daniel Vetter42e5e652017-11-13 17:01:40 +01005424 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005425 intel_dp->detect_done = false;
5426 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305427 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005428 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005429
5430 ret = IRQ_HANDLED;
5431
Imre Deak1c767b32014-08-18 14:42:42 +03005432put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005433 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005434
5435 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005436}
5437
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005438/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005439bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005440{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005441 /*
5442 * eDP not supported on g4x. so bail out early just
5443 * for a bit extra safety in case the VBT is bonkers.
5444 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005445 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005446 return false;
5447
Imre Deaka98d9c12016-12-21 12:17:24 +02005448 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005449 return true;
5450
Jani Nikula951d9ef2016-03-16 12:43:31 +02005451 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005452}
5453
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005454static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005455intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5456{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005457 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005458 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005459
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005460 if (!IS_G4X(dev_priv) && port != PORT_A)
5461 intel_attach_force_audio_property(connector);
5462
Chris Wilsone953fd72011-02-21 22:23:52 +00005463 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005464
Jani Nikula1853a9d2017-08-18 12:30:20 +03005465 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005466 u32 allowed_scalers;
5467
5468 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5469 if (!HAS_GMCH_DISPLAY(dev_priv))
5470 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5471
5472 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5473
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005474 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005475
Yuly Novikov53b41832012-10-26 12:04:00 +03005476 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005477}
5478
Imre Deakdada1a92014-01-29 13:25:41 +02005479static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5480{
Abhay Kumard28d4732016-01-22 17:39:04 -08005481 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005482 intel_dp->last_power_on = jiffies;
5483 intel_dp->last_backlight_off = jiffies;
5484}
5485
Daniel Vetter67a54562012-10-20 20:57:45 +02005486static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005487intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005488{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005489 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305490 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005491 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005492
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005493 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005494
5495 /* Workaround: Need to write PP_CONTROL with the unlock key as
5496 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305497 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005498
Imre Deak8e8232d2016-06-16 16:37:21 +03005499 pp_on = I915_READ(regs.pp_on);
5500 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005501 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5502 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005503 I915_WRITE(regs.pp_ctrl, pp_ctl);
5504 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305505 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005506
5507 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005508 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5509 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005510
Imre Deak54648612016-06-16 16:37:22 +03005511 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5512 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005513
Imre Deak54648612016-06-16 16:37:22 +03005514 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5515 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005516
Imre Deak54648612016-06-16 16:37:22 +03005517 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5518 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005519
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005520 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5521 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005522 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5523 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305524 } else {
Imre Deak54648612016-06-16 16:37:22 +03005525 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005526 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305527 }
Imre Deak54648612016-06-16 16:37:22 +03005528}
5529
5530static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005531intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5532{
5533 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5534 state_name,
5535 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5536}
5537
5538static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005539intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005540{
5541 struct edp_power_seq hw;
5542 struct edp_power_seq *sw = &intel_dp->pps_delays;
5543
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005544 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005545
5546 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5547 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5548 DRM_ERROR("PPS state mismatch\n");
5549 intel_pps_dump_state("sw", sw);
5550 intel_pps_dump_state("hw", &hw);
5551 }
5552}
5553
5554static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005555intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005556{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005557 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005558 struct edp_power_seq cur, vbt, spec,
5559 *final = &intel_dp->pps_delays;
5560
5561 lockdep_assert_held(&dev_priv->pps_mutex);
5562
5563 /* already initialized? */
5564 if (final->t11_t12 != 0)
5565 return;
5566
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005567 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005568
Imre Deakde9c1b62016-06-16 20:01:46 +03005569 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005570
Jani Nikula6aa23e62016-03-24 17:50:20 +02005571 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005572 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5573 * of 500ms appears to be too short. Ocassionally the panel
5574 * just fails to power back on. Increasing the delay to 800ms
5575 * seems sufficient to avoid this problem.
5576 */
5577 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005578 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005579 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5580 vbt.t11_t12);
5581 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005582 /* T11_T12 delay is special and actually in units of 100ms, but zero
5583 * based in the hw (so we need to add 100 ms). But the sw vbt
5584 * table multiplies it with 1000 to make it in units of 100usec,
5585 * too. */
5586 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005587
5588 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5589 * our hw here, which are all in 100usec. */
5590 spec.t1_t3 = 210 * 10;
5591 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5592 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5593 spec.t10 = 500 * 10;
5594 /* This one is special and actually in units of 100ms, but zero
5595 * based in the hw (so we need to add 100 ms). But the sw vbt
5596 * table multiplies it with 1000 to make it in units of 100usec,
5597 * too. */
5598 spec.t11_t12 = (510 + 100) * 10;
5599
Imre Deakde9c1b62016-06-16 20:01:46 +03005600 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005601
5602 /* Use the max of the register settings and vbt. If both are
5603 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005604#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005605 spec.field : \
5606 max(cur.field, vbt.field))
5607 assign_final(t1_t3);
5608 assign_final(t8);
5609 assign_final(t9);
5610 assign_final(t10);
5611 assign_final(t11_t12);
5612#undef assign_final
5613
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005614#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005615 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5616 intel_dp->backlight_on_delay = get_delay(t8);
5617 intel_dp->backlight_off_delay = get_delay(t9);
5618 intel_dp->panel_power_down_delay = get_delay(t10);
5619 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5620#undef get_delay
5621
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005622 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5623 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5624 intel_dp->panel_power_cycle_delay);
5625
5626 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5627 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005628
5629 /*
5630 * We override the HW backlight delays to 1 because we do manual waits
5631 * on them. For T8, even BSpec recommends doing it. For T9, if we
5632 * don't do this, we'll end up waiting for the backlight off delay
5633 * twice: once when we do the manual sleep, and once when we disable
5634 * the panel and wait for the PP_STATUS bit to become zero.
5635 */
5636 final->t8 = 1;
5637 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005638
5639 /*
5640 * HW has only a 100msec granularity for t11_t12 so round it up
5641 * accordingly.
5642 */
5643 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005644}
5645
5646static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005647intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005648 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005649{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005650 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005651 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005652 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005653 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005654 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005655 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005656
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005657 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005658
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005659 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005660
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005661 /*
5662 * On some VLV machines the BIOS can leave the VDD
5663 * enabled even on power seqeuencers which aren't
5664 * hooked up to any port. This would mess up the
5665 * power domain tracking the first time we pick
5666 * one of these power sequencers for use since
5667 * edp_panel_vdd_on() would notice that the VDD was
5668 * already on and therefore wouldn't grab the power
5669 * domain reference. Disable VDD first to avoid this.
5670 * This also avoids spuriously turning the VDD on as
5671 * soon as the new power seqeuencer gets initialized.
5672 */
5673 if (force_disable_vdd) {
5674 u32 pp = ironlake_get_pp_control(intel_dp);
5675
5676 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5677
5678 if (pp & EDP_FORCE_VDD)
5679 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5680
5681 pp &= ~EDP_FORCE_VDD;
5682
5683 I915_WRITE(regs.pp_ctrl, pp);
5684 }
5685
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005686 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005687 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5688 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005689 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005690 /* Compute the divisor for the pp clock, simply match the Bspec
5691 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005692 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5693 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005694 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305695 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005696 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305697 << BXT_POWER_CYCLE_DELAY_SHIFT);
5698 } else {
5699 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5700 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5701 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5702 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005703
5704 /* Haswell doesn't have any port selection bits for the panel
5705 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005706 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005707 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005708 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005709 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005710 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005711 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005712 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005713 }
5714
Jesse Barnes453c5422013-03-28 09:55:41 -07005715 pp_on |= port_sel;
5716
Imre Deak8e8232d2016-06-16 16:37:21 +03005717 I915_WRITE(regs.pp_on, pp_on);
5718 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005719 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5720 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005721 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305722 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005723 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005724
Daniel Vetter67a54562012-10-20 20:57:45 +02005725 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005726 I915_READ(regs.pp_on),
5727 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005728 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5729 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005730 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5731 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005732}
5733
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005734static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005735{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005736 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005737
5738 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005739 vlv_initial_power_sequencer_setup(intel_dp);
5740 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005741 intel_dp_init_panel_power_sequencer(intel_dp);
5742 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005743 }
5744}
5745
Vandana Kannanb33a2812015-02-13 15:33:03 +05305746/**
5747 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005748 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005749 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305750 * @refresh_rate: RR to be programmed
5751 *
5752 * This function gets called when refresh rate (RR) has to be changed from
5753 * one frequency to another. Switches can be between high and low RR
5754 * supported by the panel or to any other RR based on media playback (in
5755 * this case, RR value needs to be passed from user space).
5756 *
5757 * The caller of this function needs to take a lock on dev_priv->drrs.
5758 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005759static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005760 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005761 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305762{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305763 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305764 struct intel_digital_port *dig_port = NULL;
5765 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305767 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305768
5769 if (refresh_rate <= 0) {
5770 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5771 return;
5772 }
5773
Vandana Kannan96178ee2015-01-10 02:25:56 +05305774 if (intel_dp == NULL) {
5775 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305776 return;
5777 }
5778
Vandana Kannan96178ee2015-01-10 02:25:56 +05305779 dig_port = dp_to_dig_port(intel_dp);
5780 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305781
5782 if (!intel_crtc) {
5783 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5784 return;
5785 }
5786
Vandana Kannan96178ee2015-01-10 02:25:56 +05305787 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305788 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5789 return;
5790 }
5791
Vandana Kannan96178ee2015-01-10 02:25:56 +05305792 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5793 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305794 index = DRRS_LOW_RR;
5795
Vandana Kannan96178ee2015-01-10 02:25:56 +05305796 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305797 DRM_DEBUG_KMS(
5798 "DRRS requested for previously set RR...ignoring\n");
5799 return;
5800 }
5801
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005802 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305803 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5804 return;
5805 }
5806
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005807 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305808 switch (index) {
5809 case DRRS_HIGH_RR:
5810 intel_dp_set_m_n(intel_crtc, M1_N1);
5811 break;
5812 case DRRS_LOW_RR:
5813 intel_dp_set_m_n(intel_crtc, M2_N2);
5814 break;
5815 case DRRS_MAX_RR:
5816 default:
5817 DRM_ERROR("Unsupported refreshrate type\n");
5818 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005819 } else if (INTEL_GEN(dev_priv) > 6) {
5820 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005821 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305822
Ville Syrjälä649636e2015-09-22 19:50:01 +03005823 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305824 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005825 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305826 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5827 else
5828 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305829 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005830 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305831 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5832 else
5833 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305834 }
5835 I915_WRITE(reg, val);
5836 }
5837
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305838 dev_priv->drrs.refresh_rate_type = index;
5839
5840 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5841}
5842
Vandana Kannanb33a2812015-02-13 15:33:03 +05305843/**
5844 * intel_edp_drrs_enable - init drrs struct if supported
5845 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005846 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305847 *
5848 * Initializes frontbuffer_bits and drrs.dp
5849 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005850void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005851 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305852{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005853 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305854
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005855 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305856 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5857 return;
5858 }
5859
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005860 if (dev_priv->psr.enabled) {
5861 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5862 return;
5863 }
5864
Vandana Kannanc3955782015-01-22 15:17:40 +05305865 mutex_lock(&dev_priv->drrs.mutex);
5866 if (WARN_ON(dev_priv->drrs.dp)) {
5867 DRM_ERROR("DRRS already enabled\n");
5868 goto unlock;
5869 }
5870
5871 dev_priv->drrs.busy_frontbuffer_bits = 0;
5872
5873 dev_priv->drrs.dp = intel_dp;
5874
5875unlock:
5876 mutex_unlock(&dev_priv->drrs.mutex);
5877}
5878
Vandana Kannanb33a2812015-02-13 15:33:03 +05305879/**
5880 * intel_edp_drrs_disable - Disable DRRS
5881 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005882 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305883 *
5884 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005885void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005886 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305887{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005888 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305889
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005890 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305891 return;
5892
5893 mutex_lock(&dev_priv->drrs.mutex);
5894 if (!dev_priv->drrs.dp) {
5895 mutex_unlock(&dev_priv->drrs.mutex);
5896 return;
5897 }
5898
5899 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005900 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5901 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305902
5903 dev_priv->drrs.dp = NULL;
5904 mutex_unlock(&dev_priv->drrs.mutex);
5905
5906 cancel_delayed_work_sync(&dev_priv->drrs.work);
5907}
5908
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305909static void intel_edp_drrs_downclock_work(struct work_struct *work)
5910{
5911 struct drm_i915_private *dev_priv =
5912 container_of(work, typeof(*dev_priv), drrs.work.work);
5913 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305914
Vandana Kannan96178ee2015-01-10 02:25:56 +05305915 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305916
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305917 intel_dp = dev_priv->drrs.dp;
5918
5919 if (!intel_dp)
5920 goto unlock;
5921
5922 /*
5923 * The delayed work can race with an invalidate hence we need to
5924 * recheck.
5925 */
5926
5927 if (dev_priv->drrs.busy_frontbuffer_bits)
5928 goto unlock;
5929
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005930 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5931 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5932
5933 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5934 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5935 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305936
5937unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305938 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305939}
5940
Vandana Kannanb33a2812015-02-13 15:33:03 +05305941/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305942 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005943 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305944 * @frontbuffer_bits: frontbuffer plane tracking bits
5945 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305946 * This function gets called everytime rendering on the given planes start.
5947 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305948 *
5949 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5950 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005951void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5952 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305953{
Vandana Kannana93fad02015-01-10 02:25:59 +05305954 struct drm_crtc *crtc;
5955 enum pipe pipe;
5956
Daniel Vetter9da7d692015-04-09 16:44:15 +02005957 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305958 return;
5959
Daniel Vetter88f933a2015-04-09 16:44:16 +02005960 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305961
Vandana Kannana93fad02015-01-10 02:25:59 +05305962 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005963 if (!dev_priv->drrs.dp) {
5964 mutex_unlock(&dev_priv->drrs.mutex);
5965 return;
5966 }
5967
Vandana Kannana93fad02015-01-10 02:25:59 +05305968 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5969 pipe = to_intel_crtc(crtc)->pipe;
5970
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005971 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5972 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5973
Ramalingam C0ddfd202015-06-15 20:50:05 +05305974 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005975 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005976 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5977 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305978
Vandana Kannana93fad02015-01-10 02:25:59 +05305979 mutex_unlock(&dev_priv->drrs.mutex);
5980}
5981
Vandana Kannanb33a2812015-02-13 15:33:03 +05305982/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305983 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005984 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305985 * @frontbuffer_bits: frontbuffer plane tracking bits
5986 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305987 * This function gets called every time rendering on the given planes has
5988 * completed or flip on a crtc is completed. So DRRS should be upclocked
5989 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5990 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305991 *
5992 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5993 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005994void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5995 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305996{
Vandana Kannana93fad02015-01-10 02:25:59 +05305997 struct drm_crtc *crtc;
5998 enum pipe pipe;
5999
Daniel Vetter9da7d692015-04-09 16:44:15 +02006000 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05306001 return;
6002
Daniel Vetter88f933a2015-04-09 16:44:16 +02006003 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05306004
Vandana Kannana93fad02015-01-10 02:25:59 +05306005 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02006006 if (!dev_priv->drrs.dp) {
6007 mutex_unlock(&dev_priv->drrs.mutex);
6008 return;
6009 }
6010
Vandana Kannana93fad02015-01-10 02:25:59 +05306011 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
6012 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02006013
6014 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05306015 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
6016
Ramalingam C0ddfd202015-06-15 20:50:05 +05306017 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02006018 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02006019 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
6020 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05306021
6022 /*
6023 * flush also means no more activity hence schedule downclock, if all
6024 * other fbs are quiescent too
6025 */
6026 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05306027 schedule_delayed_work(&dev_priv->drrs.work,
6028 msecs_to_jiffies(1000));
6029 mutex_unlock(&dev_priv->drrs.mutex);
6030}
6031
Vandana Kannanb33a2812015-02-13 15:33:03 +05306032/**
6033 * DOC: Display Refresh Rate Switching (DRRS)
6034 *
6035 * Display Refresh Rate Switching (DRRS) is a power conservation feature
6036 * which enables swtching between low and high refresh rates,
6037 * dynamically, based on the usage scenario. This feature is applicable
6038 * for internal panels.
6039 *
6040 * Indication that the panel supports DRRS is given by the panel EDID, which
6041 * would list multiple refresh rates for one resolution.
6042 *
6043 * DRRS is of 2 types - static and seamless.
6044 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
6045 * (may appear as a blink on screen) and is used in dock-undock scenario.
6046 * Seamless DRRS involves changing RR without any visual effect to the user
6047 * and can be used during normal system usage. This is done by programming
6048 * certain registers.
6049 *
6050 * Support for static/seamless DRRS may be indicated in the VBT based on
6051 * inputs from the panel spec.
6052 *
6053 * DRRS saves power by switching to low RR based on usage scenarios.
6054 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02006055 * The implementation is based on frontbuffer tracking implementation. When
6056 * there is a disturbance on the screen triggered by user activity or a periodic
6057 * system activity, DRRS is disabled (RR is changed to high RR). When there is
6058 * no movement on screen, after a timeout of 1 second, a switch to low RR is
6059 * made.
6060 *
6061 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
6062 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05306063 *
6064 * DRRS can be further extended to support other internal panels and also
6065 * the scenario of video playback wherein RR is set based on the rate
6066 * requested by userspace.
6067 */
6068
6069/**
6070 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02006071 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05306072 * @fixed_mode: preferred mode of panel
6073 *
6074 * This function is called only once at driver load to initialize basic
6075 * DRRS stuff.
6076 *
6077 * Returns:
6078 * Downclock mode if panel supports it, else return NULL.
6079 * DRRS support is determined by the presence of downclock mode (apart
6080 * from VBT setting).
6081 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306082static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02006083intel_dp_drrs_init(struct intel_connector *connector,
6084 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306085{
Ville Syrjälä2f773472017-11-09 17:27:58 +02006086 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306087 struct drm_display_mode *downclock_mode = NULL;
6088
Daniel Vetter9da7d692015-04-09 16:44:15 +02006089 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
6090 mutex_init(&dev_priv->drrs.mutex);
6091
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006092 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306093 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
6094 return NULL;
6095 }
6096
6097 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01006098 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306099 return NULL;
6100 }
6101
Ville Syrjälä2f773472017-11-09 17:27:58 +02006102 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
6103 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306104
6105 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05306106 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306107 return NULL;
6108 }
6109
Vandana Kannan96178ee2015-01-10 02:25:56 +05306110 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05306111
Vandana Kannan96178ee2015-01-10 02:25:56 +05306112 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01006113 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306114 return downclock_mode;
6115}
6116
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006117static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006118 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006119{
Ville Syrjälä2f773472017-11-09 17:27:58 +02006120 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006121 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02006122 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006123 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07006124 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306125 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006126 bool has_dpcd;
6127 struct drm_display_mode *scan;
6128 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006129 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006130
Jani Nikula1853a9d2017-08-18 12:30:20 +03006131 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006132 return true;
6133
Imre Deak97a824e12016-06-21 11:51:47 +03006134 /*
6135 * On IBX/CPT we may get here with LVDS already registered. Since the
6136 * driver uses the only internal power sequencer available for both
6137 * eDP and LVDS bail out early in this case to prevent interfering
6138 * with an already powered-on LVDS power sequencer.
6139 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02006140 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03006141 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
6142 DRM_INFO("LVDS was detected, not registering eDP\n");
6143
6144 return false;
6145 }
6146
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006147 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03006148
6149 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02006150 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006151 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03006152
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006153 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03006154
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006155 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03006156 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006157
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03006158 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006159 /* if this fails, presume the device is a ghost */
6160 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03006161 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006162 }
6163
Daniel Vetter060c8772014-03-21 23:22:35 +01006164 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02006165 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006166 if (edid) {
6167 if (drm_add_edid_modes(connector, edid)) {
6168 drm_mode_connector_update_edid_property(connector,
6169 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006170 } else {
6171 kfree(edid);
6172 edid = ERR_PTR(-EINVAL);
6173 }
6174 } else {
6175 edid = ERR_PTR(-ENOENT);
6176 }
6177 intel_connector->edid = edid;
6178
Jim Bridedc911f52017-08-09 12:48:53 -07006179 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006180 list_for_each_entry(scan, &connector->probed_modes, head) {
6181 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
6182 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306183 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306184 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07006185 } else if (!alt_fixed_mode) {
6186 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006187 }
6188 }
6189
6190 /* fallback to VBT if available for eDP */
6191 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
6192 fixed_mode = drm_mode_duplicate(dev,
6193 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03006194 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006195 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03006196 connector->display_info.width_mm = fixed_mode->width_mm;
6197 connector->display_info.height_mm = fixed_mode->height_mm;
6198 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006199 }
Daniel Vetter060c8772014-03-21 23:22:35 +01006200 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006201
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006202 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07006203 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
6204 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006205
6206 /*
6207 * Figure out the current pipe for the initial backlight setup.
6208 * If the current pipe isn't valid, try the PPS pipe, and if that
6209 * fails just assume pipe A.
6210 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006211 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006212
6213 if (pipe != PIPE_A && pipe != PIPE_B)
6214 pipe = intel_dp->pps_pipe;
6215
6216 if (pipe != PIPE_A && pipe != PIPE_B)
6217 pipe = PIPE_A;
6218
6219 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6220 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006221 }
6222
Jim Bridedc911f52017-08-09 12:48:53 -07006223 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
6224 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006225 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006226 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006227
6228 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03006229
6230out_vdd_off:
6231 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6232 /*
6233 * vdd might still be enabled do to the delayed vdd off.
6234 * Make sure vdd is actually turned off here.
6235 */
6236 pps_lock(intel_dp);
6237 edp_panel_vdd_off_sync(intel_dp);
6238 pps_unlock(intel_dp);
6239
6240 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006241}
6242
Manasi Navare93013972017-04-06 16:44:19 +03006243static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6244{
6245 struct intel_connector *intel_connector;
6246 struct drm_connector *connector;
6247
6248 intel_connector = container_of(work, typeof(*intel_connector),
6249 modeset_retry_work);
6250 connector = &intel_connector->base;
6251 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6252 connector->name);
6253
6254 /* Grab the locks before changing connector property*/
6255 mutex_lock(&connector->dev->mode_config.mutex);
6256 /* Set connector link status to BAD and send a Uevent to notify
6257 * userspace to do a modeset.
6258 */
6259 drm_mode_connector_set_link_status_property(connector,
6260 DRM_MODE_LINK_STATUS_BAD);
6261 mutex_unlock(&connector->dev->mode_config.mutex);
6262 /* Send Hotplug uevent so userspace can reprobe */
6263 drm_kms_helper_hotplug_event(connector->dev);
6264}
6265
Paulo Zanoni16c25532013-06-12 17:27:25 -03006266bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006267intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6268 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006269{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006270 struct drm_connector *connector = &intel_connector->base;
6271 struct intel_dp *intel_dp = &intel_dig_port->dp;
6272 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6273 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006274 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006275 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006276 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006277
Manasi Navare93013972017-04-06 16:44:19 +03006278 /* Initialize the work for modeset in case of link train failure */
6279 INIT_WORK(&intel_connector->modeset_retry_work,
6280 intel_dp_modeset_retry_work_fn);
6281
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006282 if (WARN(intel_dig_port->max_lanes < 1,
6283 "Not enough lanes (%d) for DP on port %c\n",
6284 intel_dig_port->max_lanes, port_name(port)))
6285 return false;
6286
Jani Nikula55cfc582017-03-28 17:59:04 +03006287 intel_dp_set_source_rates(intel_dp);
6288
Manasi Navared7e8ef02017-02-07 16:54:11 -08006289 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006290 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006291 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006292
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006293 /* intel_dp vfuncs */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006294 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006295 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6296
Daniel Vetter07679352012-09-06 22:15:42 +02006297 /* Preserve the current hw state. */
6298 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006299 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006300
Jani Nikula7b91bf72017-08-18 12:30:19 +03006301 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306302 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006303 else
6304 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006305
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006306 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6307 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6308
Imre Deakf7d24902013-05-08 13:14:05 +03006309 /*
6310 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6311 * for DP the encoder type can be set by the caller to
6312 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6313 */
6314 if (type == DRM_MODE_CONNECTOR_eDP)
6315 intel_encoder->type = INTEL_OUTPUT_EDP;
6316
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006317 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006318 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006319 intel_dp_is_edp(intel_dp) &&
6320 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006321 return false;
6322
Imre Deake7281ea2013-05-08 13:14:08 +03006323 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6324 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6325 port_name(port));
6326
Adam Jacksonb3295302010-07-16 14:46:28 -04006327 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006328 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6329
Ville Syrjälä050213892017-11-29 20:08:47 +02006330 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6331 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006332 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006333
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006334 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006335
Mika Kaholab6339582016-09-09 14:10:52 +03006336 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006337
Daniel Vetter66a92782012-07-12 20:08:18 +02006338 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006339 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006340
Chris Wilsondf0e9242010-09-09 16:20:55 +01006341 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006342
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006343 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006344 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6345 else
6346 intel_connector->get_hw_state = intel_connector_get_hw_state;
6347
Dave Airlie0e32b392014-05-02 14:02:48 +10006348 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006349 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006350 (port == PORT_B || port == PORT_C ||
6351 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006352 intel_dp_mst_encoder_init(intel_dig_port,
6353 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006354
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006355 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006356 intel_dp_aux_fini(intel_dp);
6357 intel_dp_mst_encoder_cleanup(intel_dig_port);
6358 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006359 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006360
Chris Wilsonf6849602010-09-19 09:29:33 +01006361 intel_dp_add_properties(intel_dp, connector);
6362
Ramalingam Cfdddd082018-01-18 11:18:05 +05306363 if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
Sean Paul20f24d72018-01-08 14:55:43 -05006364 int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
6365 if (ret)
6366 DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
6367 }
6368
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006369 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6370 * 0xd. Failure to do so will result in spurious interrupts being
6371 * generated on the port when a cable is not attached.
6372 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006373 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006374 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6375 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6376 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006377
6378 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006379
6380fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006381 drm_connector_cleanup(connector);
6382
6383 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006384}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006385
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006386bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006387 i915_reg_t output_reg,
6388 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006389{
6390 struct intel_digital_port *intel_dig_port;
6391 struct intel_encoder *intel_encoder;
6392 struct drm_encoder *encoder;
6393 struct intel_connector *intel_connector;
6394
Daniel Vetterb14c5672013-09-19 12:18:32 +02006395 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006396 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006397 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006398
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006399 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306400 if (!intel_connector)
6401 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006402
6403 intel_encoder = &intel_dig_port->base;
6404 encoder = &intel_encoder->base;
6405
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006406 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6407 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6408 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306409 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006410
Ville Syrjäläc85d2002018-01-17 21:21:47 +02006411 intel_encoder->hotplug = intel_dp_hotplug;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006412 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006413 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006414 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006415 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006416 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006417 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006418 intel_encoder->pre_enable = chv_pre_enable_dp;
6419 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006420 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006421 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006422 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006423 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006424 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006425 intel_encoder->pre_enable = vlv_pre_enable_dp;
6426 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006427 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006428 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006429 } else if (INTEL_GEN(dev_priv) >= 5) {
6430 intel_encoder->pre_enable = g4x_pre_enable_dp;
6431 intel_encoder->enable = g4x_enable_dp;
6432 intel_encoder->disable = ilk_disable_dp;
6433 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006434 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006435 intel_encoder->pre_enable = g4x_pre_enable_dp;
6436 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006437 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006438 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006439
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006440 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006441 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006442
Ville Syrjäläcca05022016-06-22 21:57:06 +03006443 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006444 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006445 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006446 if (port == PORT_D)
6447 intel_encoder->crtc_mask = 1 << 2;
6448 else
6449 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6450 } else {
6451 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6452 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006453 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006454 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006455
Dave Airlie13cf5502014-06-18 11:29:35 +10006456 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006457 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006458
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006459 if (port != PORT_A)
6460 intel_infoframe_init(intel_dig_port);
6461
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306462 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6463 goto err_init_connector;
6464
Chris Wilson457c52d2016-06-01 08:27:50 +01006465 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306466
6467err_init_connector:
6468 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306469err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306470 kfree(intel_connector);
6471err_connector_alloc:
6472 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006473 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006474}
Dave Airlie0e32b392014-05-02 14:02:48 +10006475
6476void intel_dp_mst_suspend(struct drm_device *dev)
6477{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006478 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006479 int i;
6480
6481 /* disable MST */
6482 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006483 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006484
6485 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006486 continue;
6487
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006488 if (intel_dig_port->dp.is_mst)
6489 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006490 }
6491}
6492
6493void intel_dp_mst_resume(struct drm_device *dev)
6494{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006495 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006496 int i;
6497
6498 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006499 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006500 int ret;
6501
6502 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006503 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006504
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006505 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6506 if (ret)
6507 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006508 }
6509}