blob: 19a51882adf5cf689beeef5be559862bc25f744f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
58#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020059#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010060#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
Chris Wilsond501b1d2016-04-13 17:35:02 +010064#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000065#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020066#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010070#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010071#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070072
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_vma.h"
74
Zhi Wang0ad35fe2016-06-16 08:07:00 -040075#include "intel_gvt.h"
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* General customization:
78 */
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
Daniel Vetteradd63292017-01-23 08:27:12 +010082#define DRIVER_DATE "20170123"
83#define DRIVER_TIMESTAMP 1485156432
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Mika Kuoppalac883ef12014-10-28 17:32:30 +020085#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020094#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010095#endif
96
Jani Nikulacd9bfac2015-03-12 13:01:12 +020097#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020099
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200102
Rob Clarke2c719b2014-12-15 13:56:32 -0500103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500114 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500115 unlikely(__ret_warn_on); \
116})
117
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Imre Deak4fec15d2016-03-16 13:39:08 +0200121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
Jani Nikula42a8ca42015-08-27 16:23:30 +0300209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
Jani Nikula87ad3212016-01-14 12:53:34 +0200214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700225 INVALID_PIPE = -1,
226 PIPE_A = 0,
227 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700231};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800232#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700233
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200238 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200241 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200242};
Jani Nikulada205632016-03-15 21:51:10 +0200243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200259 default:
260 return "<invalid>";
261 }
262}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200263
Jani Nikula4d1de972016-03-18 17:05:42 +0200264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
Damien Lespiau84139d12014-03-28 00:18:32 +0530269/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530272 */
Jesse Barnes80824002009-09-10 15:28:06 -0700273enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200274 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700275 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800276 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700277};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800278#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800279
Ville Syrjälä580503c2016-10-31 22:37:00 +0200280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300281
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
296 PLANE_CURSOR,
297 I915_MAX_PLANES,
298};
299
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200300#define for_each_plane_id_on_crtc(__crtc, __p) \
301 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300304enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700305 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300306 PORT_A = 0,
307 PORT_B,
308 PORT_C,
309 PORT_D,
310 PORT_E,
311 I915_MAX_PORTS
312};
313#define port_name(p) ((p) + 'A')
314
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300315#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800316
317enum dpio_channel {
318 DPIO_CH0,
319 DPIO_CH1
320};
321
322enum dpio_phy {
323 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200324 DPIO_PHY1,
325 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800326};
327
Paulo Zanonib97186f2013-05-03 12:15:36 -0300328enum intel_display_power_domain {
329 POWER_DOMAIN_PIPE_A,
330 POWER_DOMAIN_PIPE_B,
331 POWER_DOMAIN_PIPE_C,
332 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335 POWER_DOMAIN_TRANSCODER_A,
336 POWER_DOMAIN_TRANSCODER_B,
337 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300338 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200339 POWER_DOMAIN_TRANSCODER_DSI_A,
340 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100341 POWER_DOMAIN_PORT_DDI_A_LANES,
342 POWER_DOMAIN_PORT_DDI_B_LANES,
343 POWER_DOMAIN_PORT_DDI_C_LANES,
344 POWER_DOMAIN_PORT_DDI_D_LANES,
345 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200346 POWER_DOMAIN_PORT_DSI,
347 POWER_DOMAIN_PORT_CRT,
348 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300349 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200350 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300351 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000352 POWER_DOMAIN_AUX_A,
353 POWER_DOMAIN_AUX_B,
354 POWER_DOMAIN_AUX_C,
355 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100356 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100357 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300358 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300359
360 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300361};
362
363#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300366#define POWER_DOMAIN_TRANSCODER(tran) \
367 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300369
Egbert Eich1d843f92013-02-25 12:06:49 -0500370enum hpd_pin {
371 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500372 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
373 HPD_CRT,
374 HPD_SDVO_B,
375 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700376 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500377 HPD_PORT_B,
378 HPD_PORT_C,
379 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800380 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500381 HPD_NUM_PINS
382};
383
Jani Nikulac91711f2015-05-28 15:43:48 +0300384#define for_each_hpd_pin(__pin) \
385 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
Jani Nikula5fcece82015-05-27 15:03:42 +0300387struct i915_hotplug {
388 struct work_struct hotplug_work;
389
390 struct {
391 unsigned long last_jiffies;
392 int count;
393 enum {
394 HPD_ENABLED = 0,
395 HPD_DISABLED = 1,
396 HPD_MARK_DISABLED = 2
397 } state;
398 } stats[HPD_NUM_PINS];
399 u32 event_bits;
400 struct delayed_work reenable_work;
401
402 struct intel_digital_port *irq_port[I915_MAX_PORTS];
403 u32 long_port_mask;
404 u32 short_port_mask;
405 struct work_struct dig_port_work;
406
Lyude19625e82016-06-21 17:03:44 -0400407 struct work_struct poll_init_work;
408 bool poll_enabled;
409
Jani Nikula5fcece82015-05-27 15:03:42 +0300410 /*
411 * if we get a HPD irq from DP and a HPD irq from non-DP
412 * the non-DP HPD could block the workqueue on a mode config
413 * mutex getting, that userspace may have taken. However
414 * userspace is waiting on the DP workqueue to run which is
415 * blocked behind the non-DP one.
416 */
417 struct workqueue_struct *dp_wq;
418};
419
Chris Wilson2a2d5482012-12-03 11:49:06 +0000420#define I915_GEM_GPU_DOMAINS \
421 (I915_GEM_DOMAIN_RENDER | \
422 I915_GEM_DOMAIN_SAMPLER | \
423 I915_GEM_DOMAIN_COMMAND | \
424 I915_GEM_DOMAIN_INSTRUCTION | \
425 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700426
Damien Lespiau055e3932014-08-18 13:49:10 +0100427#define for_each_pipe(__dev_priv, __p) \
428 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200429#define for_each_pipe_masked(__dev_priv, __p, __mask) \
430 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
431 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700432#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000433 for ((__p) = 0; \
434 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
435 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000436#define for_each_sprite(__dev_priv, __p, __s) \
437 for ((__s) = 0; \
438 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
439 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800440
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200441#define for_each_port_masked(__port, __ports_mask) \
442 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
443 for_each_if ((__ports_mask) & (1 << (__port)))
444
Damien Lespiaud79b8142014-05-13 23:32:23 +0100445#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100446 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100447
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300448#define for_each_intel_plane(dev, intel_plane) \
449 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100450 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300451 base.head)
452
Matt Roperc107acf2016-05-12 07:06:01 -0700453#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100454 list_for_each_entry(intel_plane, \
455 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700456 base.head) \
457 for_each_if ((plane_mask) & \
458 (1 << drm_plane_index(&intel_plane->base)))
459
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300460#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
461 list_for_each_entry(intel_plane, \
462 &(dev)->mode_config.plane_list, \
463 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200464 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300465
Chris Wilson91c8a322016-07-05 10:40:23 +0100466#define for_each_intel_crtc(dev, intel_crtc) \
467 list_for_each_entry(intel_crtc, \
468 &(dev)->mode_config.crtc_list, \
469 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100470
Chris Wilson91c8a322016-07-05 10:40:23 +0100471#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
472 list_for_each_entry(intel_crtc, \
473 &(dev)->mode_config.crtc_list, \
474 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700475 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
476
Damien Lespiaub2784e12014-08-05 11:29:37 +0100477#define for_each_intel_encoder(dev, intel_encoder) \
478 list_for_each_entry(intel_encoder, \
479 &(dev)->mode_config.encoder_list, \
480 base.head)
481
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200482#define for_each_intel_connector(dev, intel_connector) \
483 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100484 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200485 base.head)
486
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200487#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
488 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200489 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200490
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800491#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
492 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200493 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800494
Borun Fub04c5bd2014-07-12 10:02:27 +0530495#define for_each_power_domain(domain, mask) \
496 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200497 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530498
Daniel Vettere7b903d2013-06-05 13:34:14 +0200499struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100500struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100501struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200502
Chris Wilsona6f766f2015-04-27 13:41:20 +0100503struct drm_i915_file_private {
504 struct drm_i915_private *dev_priv;
505 struct drm_file *file;
506
507 struct {
508 spinlock_t lock;
509 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100510/* 20ms is a fairly arbitrary limit (greater than the average frame time)
511 * chosen to prevent the CPU getting more than a frame ahead of the GPU
512 * (when using lax throttling for the frontbuffer). We also use it to
513 * offer free GPU waitboosts for severely congested workloads.
514 */
515#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100516 } mm;
517 struct idr context_idr;
518
Chris Wilson2e1b8732015-04-27 13:41:22 +0100519 struct intel_rps_client {
520 struct list_head link;
521 unsigned boosts;
522 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100523
Chris Wilsonc80ff162016-07-27 09:07:27 +0100524 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200525
526/* Client can have a maximum of 3 contexts banned before
527 * it is denied of creating new contexts. As one context
528 * ban needs 4 consecutive hangs, and more if there is
529 * progress in between, this is a last resort stop gap measure
530 * to limit the badly behaving clients access to gpu.
531 */
532#define I915_MAX_CLIENT_CONTEXT_BANS 3
533 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100534};
535
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100536/* Used by dp and fdi links */
537struct intel_link_m_n {
538 uint32_t tu;
539 uint32_t gmch_m;
540 uint32_t gmch_n;
541 uint32_t link_m;
542 uint32_t link_n;
543};
544
545void intel_link_compute_m_n(int bpp, int nlanes,
546 int pixel_clock, int link_clock,
547 struct intel_link_m_n *m_n);
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549/* Interface history:
550 *
551 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100552 * 1.2: Add Power Management
553 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100554 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000555 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000556 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
557 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 */
559#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000560#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561#define DRIVER_PATCHLEVEL 0
562
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700563struct opregion_header;
564struct opregion_acpi;
565struct opregion_swsci;
566struct opregion_asle;
567
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100568struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000569 struct opregion_header *header;
570 struct opregion_acpi *acpi;
571 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300572 u32 swsci_gbda_sub_functions;
573 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000574 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200575 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200576 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200577 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000578 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200579 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100580};
Chris Wilson44834a62010-08-19 16:09:23 +0100581#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100582
Chris Wilson6ef3d422010-08-04 20:26:07 +0100583struct intel_overlay;
584struct intel_overlay_error_state;
585
yakui_zhao9b9d1722009-05-31 17:17:17 +0800586struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100587 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800588 u8 dvo_port;
589 u8 slave_addr;
590 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100591 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400592 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800593};
594
Jani Nikula7bd688c2013-11-08 16:48:56 +0200595struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200596struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100597struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200598struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000599struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100600struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200601struct intel_limit;
602struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100603
Jesse Barnese70236a2009-09-21 10:42:27 -0700604struct drm_i915_display_funcs {
Ville Syrjälä1353c4f2016-10-31 22:37:13 +0200605 int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200606 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100607 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800608 int (*compute_intermediate_wm)(struct drm_device *dev,
609 struct intel_crtc *intel_crtc,
610 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100611 void (*initial_watermarks)(struct intel_atomic_state *state,
612 struct intel_crtc_state *cstate);
613 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
614 struct intel_crtc_state *cstate);
615 void (*optimize_watermarks)(struct intel_atomic_state *state,
616 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700617 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200618 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200619 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
620 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100621 /* Returns the active state of the crtc, and if the crtc is active,
622 * fills out the pipe-config with the hw state. */
623 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200624 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000625 void (*get_initial_plane_config)(struct intel_crtc *,
626 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200627 int (*crtc_compute_clock)(struct intel_crtc *crtc,
628 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200629 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
630 struct drm_atomic_state *old_state);
631 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
632 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200633 void (*update_crtcs)(struct drm_atomic_state *state,
634 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200635 void (*audio_codec_enable)(struct drm_connector *connector,
636 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300637 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200638 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700639 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200640 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200641 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
642 struct drm_framebuffer *fb,
643 struct drm_i915_gem_object *obj,
644 struct drm_i915_gem_request *req,
645 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100646 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700647 /* clock updates for mode set */
648 /* cursor updates */
649 /* render clock increase/decrease */
650 /* display clock increase/decrease */
651 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000652
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200653 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
654 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700655};
656
Mika Kuoppala48c10262015-01-16 11:34:41 +0200657enum forcewake_domain_id {
658 FW_DOMAIN_ID_RENDER = 0,
659 FW_DOMAIN_ID_BLITTER,
660 FW_DOMAIN_ID_MEDIA,
661
662 FW_DOMAIN_ID_COUNT
663};
664
665enum forcewake_domains {
666 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
667 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
668 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
669 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
670 FORCEWAKE_BLITTER |
671 FORCEWAKE_MEDIA)
672};
673
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100674#define FW_REG_READ (1)
675#define FW_REG_WRITE (2)
676
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530677enum decoupled_power_domain {
678 GEN9_DECOUPLED_PD_BLITTER = 0,
679 GEN9_DECOUPLED_PD_RENDER,
680 GEN9_DECOUPLED_PD_MEDIA,
681 GEN9_DECOUPLED_PD_ALL
682};
683
684enum decoupled_ops {
685 GEN9_DECOUPLED_OP_WRITE = 0,
686 GEN9_DECOUPLED_OP_READ
687};
688
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100689enum forcewake_domains
690intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
691 i915_reg_t reg, unsigned int op);
692
Chris Wilson907b28c2013-07-19 20:36:52 +0100693struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530694 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200695 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530696 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200697 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200699 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
700 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
701 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
702 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200704 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700705 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200706 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700707 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200708 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700709 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300710};
711
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100712struct intel_forcewake_range {
713 u32 start;
714 u32 end;
715
716 enum forcewake_domains domains;
717};
718
Chris Wilson907b28c2013-07-19 20:36:52 +0100719struct intel_uncore {
720 spinlock_t lock; /** lock is also taken in irq contexts. */
721
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100722 const struct intel_forcewake_range *fw_domains_table;
723 unsigned int fw_domains_table_entries;
724
Hans de Goede264ec1a2017-02-10 11:28:02 +0100725 struct notifier_block pmic_bus_access_nb;
Chris Wilson907b28c2013-07-19 20:36:52 +0100726 struct intel_uncore_funcs funcs;
727
728 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100729
Mika Kuoppala48c10262015-01-16 11:34:41 +0200730 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100731 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100732
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200733 struct intel_uncore_forcewake_domain {
734 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200735 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100736 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200737 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100738 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200739 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200740 u32 val_set;
741 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200742 i915_reg_t reg_ack;
743 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200744 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200745 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200746
747 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100748};
749
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200750/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100751#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
752 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
753 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
754 (domain__)++) \
755 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200756
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100757#define for_each_fw_domain(domain__, dev_priv__) \
758 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200759
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200760#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
761#define CSR_VERSION_MAJOR(version) ((version) >> 16)
762#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
763
Daniel Vettereb805622015-05-04 14:58:44 +0200764struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200765 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200766 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530767 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200768 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200769 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200770 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200771 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200772 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200773 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200774 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200775};
776
Joonas Lahtinen604db652016-10-05 13:50:16 +0300777#define DEV_INFO_FOR_EACH_FLAG(func) \
778 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200779 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200780 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300781 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200782 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800783 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300784 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300785 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800786 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300787 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300788 func(has_fbc); \
789 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800790 func(has_full_ppgtt); \
791 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300792 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300793 func(has_gmch_display); \
794 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300795 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300796 func(has_hw_contexts); \
797 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300798 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300799 func(has_logical_ring_contexts); \
800 func(has_overlay); \
801 func(has_pipe_cxsr); \
802 func(has_pooled_eu); \
803 func(has_psr); \
804 func(has_rc6); \
805 func(has_rc6p); \
806 func(has_resource_streamer); \
807 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300808 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300809 func(cursor_needs_physical); \
810 func(hws_needs_physical); \
811 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800812 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200813
Imre Deak915490d2016-08-31 19:13:01 +0300814struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300815 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300816 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300817 u8 eu_total;
818 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300819 u8 min_eu_in_pool;
820 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
821 u8 subslice_7eu[3];
822 u8 has_slice_pg:1;
823 u8 has_subslice_pg:1;
824 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300825};
826
Imre Deak57ec1712016-08-31 19:13:05 +0300827static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
828{
829 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
830}
831
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200832/* Keep in gen based order, and chronological order within a gen */
833enum intel_platform {
834 INTEL_PLATFORM_UNINITIALIZED = 0,
835 INTEL_I830,
836 INTEL_I845G,
837 INTEL_I85X,
838 INTEL_I865G,
839 INTEL_I915G,
840 INTEL_I915GM,
841 INTEL_I945G,
842 INTEL_I945GM,
843 INTEL_G33,
844 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200845 INTEL_I965G,
846 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200847 INTEL_G45,
848 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200849 INTEL_IRONLAKE,
850 INTEL_SANDYBRIDGE,
851 INTEL_IVYBRIDGE,
852 INTEL_VALLEYVIEW,
853 INTEL_HASWELL,
854 INTEL_BROADWELL,
855 INTEL_CHERRYVIEW,
856 INTEL_SKYLAKE,
857 INTEL_BROXTON,
858 INTEL_KABYLAKE,
859 INTEL_GEMINILAKE,
860};
861
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500862struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200863 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100864 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100865 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000866 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530867 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100868 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100869 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200870 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700871 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100872 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300873#define DEFINE_FLAG(name) u8 name:1
874 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
875#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530876 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200877 /* Register offsets for the various display pipes and transcoders */
878 int pipe_offsets[I915_MAX_TRANSCODERS];
879 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200880 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300881 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600882
883 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300884 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000885
886 struct color_luts {
887 u16 degamma_lut_size;
888 u16 gamma_lut_size;
889 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500890};
891
Chris Wilson2bd160a2016-08-15 10:48:45 +0100892struct intel_display_error_state;
893
894struct drm_i915_error_state {
895 struct kref ref;
896 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100897 struct timeval boottime;
898 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100899
Chris Wilson9f267eb2016-10-12 10:05:19 +0100900 struct drm_i915_private *i915;
901
Chris Wilson2bd160a2016-08-15 10:48:45 +0100902 char error_msg[128];
903 bool simulated;
904 int iommu;
905 u32 reset_count;
906 u32 suspend_count;
907 struct intel_device_info device_info;
908
909 /* Generic register state */
910 u32 eir;
911 u32 pgtbl_er;
912 u32 ier;
913 u32 gtier[4];
914 u32 ccid;
915 u32 derrmr;
916 u32 forcewake;
917 u32 error; /* gen6+ */
918 u32 err_int; /* gen7 */
919 u32 fault_data0; /* gen8, gen9 */
920 u32 fault_data1; /* gen8, gen9 */
921 u32 done_reg;
922 u32 gac_eco;
923 u32 gam_ecochk;
924 u32 gab_ctl;
925 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300926
Chris Wilson2bd160a2016-08-15 10:48:45 +0100927 u64 fence[I915_MAX_NUM_FENCES];
928 struct intel_overlay_error_state *overlay;
929 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100930 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530931 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100932
933 struct drm_i915_error_engine {
934 int engine_id;
935 /* Software tracked state */
936 bool waiting;
937 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200938 unsigned long hangcheck_timestamp;
939 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100940 enum intel_engine_hangcheck_action hangcheck_action;
941 struct i915_address_space *vm;
942 int num_requests;
943
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100944 /* position of active request inside the ring */
945 u32 rq_head, rq_post, rq_tail;
946
Chris Wilson2bd160a2016-08-15 10:48:45 +0100947 /* our own tracking of ring head and tail */
948 u32 cpu_ring_head;
949 u32 cpu_ring_tail;
950
951 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100952
953 /* Register state */
954 u32 start;
955 u32 tail;
956 u32 head;
957 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100958 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100959 u32 hws;
960 u32 ipeir;
961 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100962 u32 bbstate;
963 u32 instpm;
964 u32 instps;
965 u32 seqno;
966 u64 bbaddr;
967 u64 acthd;
968 u32 fault_reg;
969 u64 faddr;
970 u32 rc_psmi; /* sleep state */
971 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300972 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100973
974 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100975 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100976 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100977 int page_count;
978 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100979 u32 *pages[0];
980 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
981
982 struct drm_i915_error_object *wa_ctx;
983
984 struct drm_i915_error_request {
985 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100986 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100987 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200988 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100989 u32 seqno;
990 u32 head;
991 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100992 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100993
994 struct drm_i915_error_waiter {
995 char comm[TASK_COMM_LEN];
996 pid_t pid;
997 u32 seqno;
998 } *waiters;
999
1000 struct {
1001 u32 gfx_mode;
1002 union {
1003 u64 pdp[4];
1004 u32 pp_dir_base;
1005 };
1006 } vm_info;
1007
1008 pid_t pid;
1009 char comm[TASK_COMM_LEN];
Mika Kuoppalab083a082016-11-18 15:10:47 +02001010 int context_bans;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001011 } engine[I915_NUM_ENGINES];
1012
1013 struct drm_i915_error_buffer {
1014 u32 size;
1015 u32 name;
1016 u32 rseqno[I915_NUM_ENGINES], wseqno;
1017 u64 gtt_offset;
1018 u32 read_domains;
1019 u32 write_domain;
1020 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1021 u32 tiling:2;
1022 u32 dirty:1;
1023 u32 purgeable:1;
1024 u32 userptr:1;
1025 s32 engine:4;
1026 u32 cache_level:3;
1027 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1028 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1029 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1030};
1031
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001032enum i915_cache_level {
1033 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001034 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1035 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1036 caches, eg sampler/render caches, and the
1037 large Last-Level-Cache. LLC is coherent with
1038 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001039 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001040};
1041
Chris Wilson85fd4f52016-12-05 14:29:36 +00001042#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1043
Paulo Zanonia4001f12015-02-13 17:23:44 -02001044enum fb_op_origin {
1045 ORIGIN_GTT,
1046 ORIGIN_CPU,
1047 ORIGIN_CS,
1048 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001049 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001050};
1051
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001052struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001053 /* This is always the inner lock when overlapping with struct_mutex and
1054 * it's the outer lock when overlapping with stolen_lock. */
1055 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001056 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001057 unsigned int possible_framebuffer_bits;
1058 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001059 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001060 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001061
Ben Widawskyc4213882014-06-19 12:06:10 -07001062 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001063 struct drm_mm_node *compressed_llb;
1064
Rodrigo Vivida46f932014-08-01 02:04:45 -07001065 bool false_color;
1066
Paulo Zanonid029bca2015-10-15 10:44:46 -03001067 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001068 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001069
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001070 bool underrun_detected;
1071 struct work_struct underrun_work;
1072
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001073 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001074 struct i915_vma *vma;
1075
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001076 struct {
1077 unsigned int mode_flags;
1078 uint32_t hsw_bdw_pixel_rate;
1079 } crtc;
1080
1081 struct {
1082 unsigned int rotation;
1083 int src_w;
1084 int src_h;
1085 bool visible;
1086 } plane;
1087
1088 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001089 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001090 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001091 } fb;
1092 } state_cache;
1093
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001094 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001095 struct i915_vma *vma;
1096
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001097 struct {
1098 enum pipe pipe;
1099 enum plane plane;
1100 unsigned int fence_y_offset;
1101 } crtc;
1102
1103 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001104 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001105 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001106 } fb;
1107
1108 int cfb_size;
1109 } params;
1110
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001111 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001112 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001113 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001114 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001115 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001116
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001117 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001118};
1119
Chris Wilsonfe88d122016-12-31 11:20:12 +00001120/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301121 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1122 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1123 * parsing for same resolution.
1124 */
1125enum drrs_refresh_rate_type {
1126 DRRS_HIGH_RR,
1127 DRRS_LOW_RR,
1128 DRRS_MAX_RR, /* RR count */
1129};
1130
1131enum drrs_support_type {
1132 DRRS_NOT_SUPPORTED = 0,
1133 STATIC_DRRS_SUPPORT = 1,
1134 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301135};
1136
Daniel Vetter2807cf62014-07-11 10:30:11 -07001137struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301138struct i915_drrs {
1139 struct mutex mutex;
1140 struct delayed_work work;
1141 struct intel_dp *dp;
1142 unsigned busy_frontbuffer_bits;
1143 enum drrs_refresh_rate_type refresh_rate_type;
1144 enum drrs_support_type type;
1145};
1146
Rodrigo Vivia031d702013-10-03 16:15:06 -03001147struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001148 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001149 bool sink_support;
1150 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001151 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001152 bool active;
1153 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001154 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301155 bool psr2_support;
1156 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001157 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301158 bool y_cord_support;
1159 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301160 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001161};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001162
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001163enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001164 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001165 PCH_IBX, /* Ibexpeak PCH */
1166 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001167 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301168 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001169 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001170 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001171};
1172
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001173enum intel_sbi_destination {
1174 SBI_ICLK,
1175 SBI_MPHY,
1176};
1177
Jesse Barnesb690e962010-07-19 13:53:12 -07001178#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001179#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001180#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001181#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001182#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001183#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001184
Dave Airlie8be48d92010-03-30 05:34:14 +00001185struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001186struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001187
Daniel Vetterc2b91522012-02-14 22:37:19 +01001188struct intel_gmbus {
1189 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001190#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001191 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001192 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001193 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001194 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001195 struct drm_i915_private *dev_priv;
1196};
1197
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001198struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001199 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001200 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001201 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001202 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001203 u32 saveSWF0[16];
1204 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001205 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001206 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001207 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001208 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001209};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001210
Imre Deakddeea5b2014-05-05 15:19:56 +03001211struct vlv_s0ix_state {
1212 /* GAM */
1213 u32 wr_watermark;
1214 u32 gfx_prio_ctrl;
1215 u32 arb_mode;
1216 u32 gfx_pend_tlb0;
1217 u32 gfx_pend_tlb1;
1218 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1219 u32 media_max_req_count;
1220 u32 gfx_max_req_count;
1221 u32 render_hwsp;
1222 u32 ecochk;
1223 u32 bsd_hwsp;
1224 u32 blt_hwsp;
1225 u32 tlb_rd_addr;
1226
1227 /* MBC */
1228 u32 g3dctl;
1229 u32 gsckgctl;
1230 u32 mbctl;
1231
1232 /* GCP */
1233 u32 ucgctl1;
1234 u32 ucgctl3;
1235 u32 rcgctl1;
1236 u32 rcgctl2;
1237 u32 rstctl;
1238 u32 misccpctl;
1239
1240 /* GPM */
1241 u32 gfxpause;
1242 u32 rpdeuhwtc;
1243 u32 rpdeuc;
1244 u32 ecobus;
1245 u32 pwrdwnupctl;
1246 u32 rp_down_timeout;
1247 u32 rp_deucsw;
1248 u32 rcubmabdtmr;
1249 u32 rcedata;
1250 u32 spare2gh;
1251
1252 /* Display 1 CZ domain */
1253 u32 gt_imr;
1254 u32 gt_ier;
1255 u32 pm_imr;
1256 u32 pm_ier;
1257 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1258
1259 /* GT SA CZ domain */
1260 u32 tilectl;
1261 u32 gt_fifoctl;
1262 u32 gtlc_wake_ctrl;
1263 u32 gtlc_survive;
1264 u32 pmwgicz;
1265
1266 /* Display 2 CZ domain */
1267 u32 gu_ctl0;
1268 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001269 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001270 u32 clock_gate_dis2;
1271};
1272
Chris Wilsonbf225f22014-07-10 20:31:18 +01001273struct intel_rps_ei {
1274 u32 cz_clock;
1275 u32 render_c0;
1276 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001277};
1278
Daniel Vetterc85aa882012-11-02 19:55:03 +01001279struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001280 /*
1281 * work, interrupts_enabled and pm_iir are protected by
1282 * dev_priv->irq_lock
1283 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001284 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001285 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001286 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001287
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001288 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301289 u32 pm_intr_keep;
1290
Ben Widawskyb39fb292014-03-19 18:31:11 -07001291 /* Frequencies are stored in potentially platform dependent multiples.
1292 * In other words, *_freq needs to be multiplied by X to be interesting.
1293 * Soft limits are those which are used for the dynamic reclocking done
1294 * by the driver (raise frequencies under heavy loads, and lower for
1295 * lighter loads). Hard limits are those imposed by the hardware.
1296 *
1297 * A distinction is made for overclocking, which is never enabled by
1298 * default, and is considered to be above the hard limit if it's
1299 * possible at all.
1300 */
1301 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1302 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1303 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1304 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1305 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001306 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001307 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001308 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1309 u8 rp1_freq; /* "less than" RP0 power/freqency */
1310 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001311 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001312
Chris Wilson8fb55192015-04-07 16:20:28 +01001313 u8 up_threshold; /* Current %busy required to uplock */
1314 u8 down_threshold; /* Current %busy required to downclock */
1315
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001316 int last_adj;
1317 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1318
Chris Wilson8d3afd72015-05-21 21:01:47 +01001319 spinlock_t client_lock;
1320 struct list_head clients;
1321 bool client_boost;
1322
Chris Wilsonc0951f02013-10-10 21:58:50 +01001323 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001324 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001325 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001326
Chris Wilsonbf225f22014-07-10 20:31:18 +01001327 /* manual wa residency calculations */
1328 struct intel_rps_ei up_ei, down_ei;
1329
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001330 /*
1331 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001332 * Must be taken after struct_mutex if nested. Note that
1333 * this lock may be held for long periods of time when
1334 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001335 */
1336 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001337};
1338
Daniel Vetter1a240d42012-11-29 22:18:51 +01001339/* defined intel_pm.c */
1340extern spinlock_t mchdev_lock;
1341
Daniel Vetterc85aa882012-11-02 19:55:03 +01001342struct intel_ilk_power_mgmt {
1343 u8 cur_delay;
1344 u8 min_delay;
1345 u8 max_delay;
1346 u8 fmax;
1347 u8 fstart;
1348
1349 u64 last_count1;
1350 unsigned long last_time1;
1351 unsigned long chipset_power;
1352 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001353 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001354 unsigned long gfx_power;
1355 u8 corr;
1356
1357 int c_m;
1358 int r_t;
1359};
1360
Imre Deakc6cb5822014-03-04 19:22:55 +02001361struct drm_i915_private;
1362struct i915_power_well;
1363
1364struct i915_power_well_ops {
1365 /*
1366 * Synchronize the well's hw state to match the current sw state, for
1367 * example enable/disable it based on the current refcount. Called
1368 * during driver init and resume time, possibly after first calling
1369 * the enable/disable handlers.
1370 */
1371 void (*sync_hw)(struct drm_i915_private *dev_priv,
1372 struct i915_power_well *power_well);
1373 /*
1374 * Enable the well and resources that depend on it (for example
1375 * interrupts located on the well). Called after the 0->1 refcount
1376 * transition.
1377 */
1378 void (*enable)(struct drm_i915_private *dev_priv,
1379 struct i915_power_well *power_well);
1380 /*
1381 * Disable the well and resources that depend on it. Called after
1382 * the 1->0 refcount transition.
1383 */
1384 void (*disable)(struct drm_i915_private *dev_priv,
1385 struct i915_power_well *power_well);
1386 /* Returns the hw enabled state. */
1387 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1388 struct i915_power_well *power_well);
1389};
1390
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001391/* Power well structure for haswell */
1392struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001393 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001394 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001395 /* power well enable/disable usage count */
1396 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001397 /* cached hw enabled state */
1398 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001399 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001400 /* unique identifier for this power well */
1401 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001402 /*
1403 * Arbitraty data associated with this power well. Platform and power
1404 * well specific.
1405 */
1406 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001407 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001408};
1409
Imre Deak83c00f52013-10-25 17:36:47 +03001410struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001411 /*
1412 * Power wells needed for initialization at driver init and suspend
1413 * time are on. They are kept on until after the first modeset.
1414 */
1415 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001416 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001417 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001418
Imre Deak83c00f52013-10-25 17:36:47 +03001419 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001420 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001421 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001422};
1423
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001424#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001425struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001426 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001427 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001428 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001429};
1430
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001431struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001432 /** Memory allocator for GTT stolen memory */
1433 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001434 /** Protects the usage of the GTT stolen memory allocator. This is
1435 * always the inner lock when overlapping with struct_mutex. */
1436 struct mutex stolen_lock;
1437
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001438 /** List of all objects in gtt_space. Used to restore gtt
1439 * mappings on resume */
1440 struct list_head bound_list;
1441 /**
1442 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001443 * are idle and not used by the GPU). These objects may or may
1444 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001445 */
1446 struct list_head unbound_list;
1447
Chris Wilson275f0392016-10-24 13:42:14 +01001448 /** List of all objects in gtt_space, currently mmaped by userspace.
1449 * All objects within this list must also be on bound_list.
1450 */
1451 struct list_head userfault_list;
1452
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001453 /**
1454 * List of objects which are pending destruction.
1455 */
1456 struct llist_head free_list;
1457 struct work_struct free_work;
1458
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001459 /** Usable portion of the GTT for GEM */
Chris Wilson46fad802017-01-06 15:20:10 +00001460 phys_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001461
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001462 /** PPGTT used for aliasing the PPGTT with the GTT */
1463 struct i915_hw_ppgtt *aliasing_ppgtt;
1464
Chris Wilson2cfcd322014-05-20 08:28:43 +01001465 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001466 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001467 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001468
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001469 /** LRU list of objects with fence regs on them. */
1470 struct list_head fence_list;
1471
1472 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001473 * Are we in a non-interruptible section of code like
1474 * modesetting?
1475 */
1476 bool interruptible;
1477
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001478 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001479 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001480
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001481 /** Bit 6 swizzling required for X tiling */
1482 uint32_t bit_6_swizzle_x;
1483 /** Bit 6 swizzling required for Y tiling */
1484 uint32_t bit_6_swizzle_y;
1485
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001486 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001487 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001488 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001489 u32 object_count;
1490};
1491
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001492struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001493 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001494 unsigned bytes;
1495 unsigned size;
1496 int err;
1497 u8 *buf;
1498 loff_t start;
1499 loff_t pos;
1500};
1501
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001502struct i915_error_state_file_priv {
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001503 struct drm_i915_private *i915;
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001504 struct drm_i915_error_state *error;
1505};
1506
Chris Wilsonb52992c2016-10-28 13:58:24 +01001507#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1508#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1509
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001510#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1511#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1512
Daniel Vetter99584db2012-11-14 17:14:04 +01001513struct i915_gpu_error {
1514 /* For hangcheck timer */
1515#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1516#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001517
Chris Wilson737b1502015-01-26 18:03:03 +02001518 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001519
1520 /* For reset and error_state handling. */
1521 spinlock_t lock;
1522 /* Protected by the above dev->gpu_error.lock. */
1523 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001524
1525 unsigned long missed_irq_rings;
1526
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001527 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001528 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001529 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001530 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001531 *
1532 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1533 * meaning that any waiters holding onto the struct_mutex should
1534 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001535 *
1536 * If reset is not completed succesfully, the I915_WEDGE bit is
1537 * set meaning that hardware is terminally sour and there is no
1538 * recovery. All waiters on the reset_queue will be woken when
1539 * that happens.
1540 *
1541 * This counter is used by the wait_seqno code to notice that reset
1542 * event happened and it needs to restart the entire ioctl (since most
1543 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001544 *
1545 * This is important for lock-free wait paths, where no contended lock
1546 * naturally enforces the correct ordering between the bail-out of the
1547 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001548 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001549 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001550
Chris Wilson8af29b02016-09-09 14:11:47 +01001551 unsigned long flags;
1552#define I915_RESET_IN_PROGRESS 0
1553#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001554
1555 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001556 * Waitqueue to signal when a hang is detected. Used to for waiters
1557 * to release the struct_mutex for the reset to procede.
1558 */
1559 wait_queue_head_t wait_queue;
1560
1561 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001562 * Waitqueue to signal when the reset has completed. Used by clients
1563 * that wait for dev_priv->mm.wedged to settle.
1564 */
1565 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001566
Chris Wilson094f9a52013-09-25 17:34:55 +01001567 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001568 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001569};
1570
Zhang Ruib8efb172013-02-05 15:41:53 +08001571enum modeset_restore {
1572 MODESET_ON_LID_OPEN,
1573 MODESET_DONE,
1574 MODESET_SUSPENDED,
1575};
1576
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001577#define DP_AUX_A 0x40
1578#define DP_AUX_B 0x10
1579#define DP_AUX_C 0x20
1580#define DP_AUX_D 0x30
1581
Xiong Zhang11c1b652015-08-17 16:04:04 +08001582#define DDC_PIN_B 0x05
1583#define DDC_PIN_C 0x04
1584#define DDC_PIN_D 0x06
1585
Paulo Zanoni6acab152013-09-12 17:06:24 -03001586struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001587 /*
1588 * This is an index in the HDMI/DVI DDI buffer translation table.
1589 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1590 * populate this field.
1591 */
1592#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001593 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001594
1595 uint8_t supports_dvi:1;
1596 uint8_t supports_hdmi:1;
1597 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001598 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001599
1600 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001601 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001602
1603 uint8_t dp_boost_level;
1604 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001605};
1606
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001607enum psr_lines_to_wait {
1608 PSR_0_LINES_TO_WAIT = 0,
1609 PSR_1_LINE_TO_WAIT,
1610 PSR_4_LINES_TO_WAIT,
1611 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301612};
1613
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001614struct intel_vbt_data {
1615 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1616 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1617
1618 /* Feature bits */
1619 unsigned int int_tv_support:1;
1620 unsigned int lvds_dither:1;
1621 unsigned int lvds_vbt:1;
1622 unsigned int int_crt_support:1;
1623 unsigned int lvds_use_ssc:1;
1624 unsigned int display_clock_mode:1;
1625 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001626 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001627 int lvds_ssc_freq;
1628 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1629
Pradeep Bhat83a72802014-03-28 10:14:57 +05301630 enum drrs_support_type drrs_type;
1631
Jani Nikula6aa23e62016-03-24 17:50:20 +02001632 struct {
1633 int rate;
1634 int lanes;
1635 int preemphasis;
1636 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001637 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001638 bool initialized;
1639 bool support;
1640 int bpp;
1641 struct edp_power_seq pps;
1642 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001643
Jani Nikulaf00076d2013-12-14 20:38:29 -02001644 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001645 bool full_link;
1646 bool require_aux_wakeup;
1647 int idle_frames;
1648 enum psr_lines_to_wait lines_to_wait;
1649 int tp1_wakeup_time;
1650 int tp2_tp3_wakeup_time;
1651 } psr;
1652
1653 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001654 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001655 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001656 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001657 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001658 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001659 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001660 } backlight;
1661
Shobhit Kumard17c5442013-08-27 15:12:25 +03001662 /* MIPI DSI */
1663 struct {
1664 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301665 struct mipi_config *config;
1666 struct mipi_pps_data *pps;
1667 u8 seq_version;
1668 u32 size;
1669 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001670 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001671 } dsi;
1672
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001673 int crt_ddc_pin;
1674
1675 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001676 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001677
1678 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001679 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001680};
1681
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001682enum intel_ddb_partitioning {
1683 INTEL_DDB_PART_1_2,
1684 INTEL_DDB_PART_5_6, /* IVB+ */
1685};
1686
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001687struct intel_wm_level {
1688 bool enable;
1689 uint32_t pri_val;
1690 uint32_t spr_val;
1691 uint32_t cur_val;
1692 uint32_t fbc_val;
1693};
1694
Imre Deak820c1982013-12-17 14:46:36 +02001695struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001696 uint32_t wm_pipe[3];
1697 uint32_t wm_lp[3];
1698 uint32_t wm_lp_spr[3];
1699 uint32_t wm_linetime[3];
1700 bool enable_fbc_wm;
1701 enum intel_ddb_partitioning partitioning;
1702};
1703
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001704struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001705 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001706};
1707
1708struct vlv_sr_wm {
1709 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001710 uint16_t cursor;
1711};
1712
1713struct vlv_wm_ddl_values {
1714 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001715};
1716
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001717struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001718 struct vlv_pipe_wm pipe[3];
1719 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001720 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001721 uint8_t level;
1722 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001723};
1724
Damien Lespiauc1939242014-11-04 17:06:41 +00001725struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001726 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001727};
1728
1729static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1730{
Damien Lespiau16160e32014-11-04 17:06:53 +00001731 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001732}
1733
Damien Lespiau08db6652014-11-04 17:06:52 +00001734static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1735 const struct skl_ddb_entry *e2)
1736{
1737 if (e1->start == e2->start && e1->end == e2->end)
1738 return true;
1739
1740 return false;
1741}
1742
Damien Lespiauc1939242014-11-04 17:06:41 +00001743struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001744 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001745 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001746};
1747
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001748struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001749 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001750 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001751};
1752
1753struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001754 bool plane_en;
1755 uint16_t plane_res_b;
1756 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001757};
1758
Paulo Zanonic67a4702013-08-19 13:18:09 -03001759/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001760 * This struct helps tracking the state needed for runtime PM, which puts the
1761 * device in PCI D3 state. Notice that when this happens, nothing on the
1762 * graphics device works, even register access, so we don't get interrupts nor
1763 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001764 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001765 * Every piece of our code that needs to actually touch the hardware needs to
1766 * either call intel_runtime_pm_get or call intel_display_power_get with the
1767 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001768 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001769 * Our driver uses the autosuspend delay feature, which means we'll only really
1770 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001771 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001772 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001773 *
1774 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1775 * goes back to false exactly before we reenable the IRQs. We use this variable
1776 * to check if someone is trying to enable/disable IRQs while they're supposed
1777 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001778 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001779 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001780 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001781 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001782struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001783 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001784 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001785 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001786};
1787
Daniel Vetter926321d2013-10-16 13:30:34 +02001788enum intel_pipe_crc_source {
1789 INTEL_PIPE_CRC_SOURCE_NONE,
1790 INTEL_PIPE_CRC_SOURCE_PLANE1,
1791 INTEL_PIPE_CRC_SOURCE_PLANE2,
1792 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001793 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001794 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1795 INTEL_PIPE_CRC_SOURCE_TV,
1796 INTEL_PIPE_CRC_SOURCE_DP_B,
1797 INTEL_PIPE_CRC_SOURCE_DP_C,
1798 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001799 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001800 INTEL_PIPE_CRC_SOURCE_MAX,
1801};
1802
Shuang He8bf1e9f2013-10-15 18:55:27 +01001803struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001804 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001805 uint32_t crc[5];
1806};
1807
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001808#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001809struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001810 spinlock_t lock;
1811 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001812 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001813 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001814 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001815 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001816 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001817};
1818
Daniel Vetterf99d7062014-06-19 16:01:59 +02001819struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001820 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001821
1822 /*
1823 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1824 * scheduled flips.
1825 */
1826 unsigned busy_bits;
1827 unsigned flip_bits;
1828};
1829
Mika Kuoppala72253422014-10-07 17:21:26 +03001830struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001832 u32 value;
1833 /* bitmask representing WA bits */
1834 u32 mask;
1835};
1836
Arun Siluvery33136b02016-01-21 21:43:47 +00001837/*
1838 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1839 * allowing it for RCS as we don't foresee any requirement of having
1840 * a whitelist for other engines. When it is really required for
1841 * other engines then the limit need to be increased.
1842 */
1843#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001844
1845struct i915_workarounds {
1846 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1847 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001848 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001849};
1850
Yu Zhangcf9d2892015-02-10 19:05:47 +08001851struct i915_virtual_gpu {
1852 bool active;
1853};
1854
Matt Roperaa363132015-09-24 15:53:18 -07001855/* used in computing the new watermarks state */
1856struct intel_wm_config {
1857 unsigned int num_pipes_active;
1858 bool sprites_enabled;
1859 bool sprites_scaled;
1860};
1861
Robert Braggd7965152016-11-07 19:49:52 +00001862struct i915_oa_format {
1863 u32 format;
1864 int size;
1865};
1866
Robert Bragg8a3003d2016-11-07 19:49:51 +00001867struct i915_oa_reg {
1868 i915_reg_t addr;
1869 u32 value;
1870};
1871
Robert Braggeec688e2016-11-07 19:49:47 +00001872struct i915_perf_stream;
1873
Robert Bragg16d98b32016-12-07 21:40:33 +00001874/**
1875 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1876 */
Robert Braggeec688e2016-11-07 19:49:47 +00001877struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001878 /**
1879 * @enable: Enables the collection of HW samples, either in response to
1880 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1881 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001882 */
1883 void (*enable)(struct i915_perf_stream *stream);
1884
Robert Bragg16d98b32016-12-07 21:40:33 +00001885 /**
1886 * @disable: Disables the collection of HW samples, either in response
1887 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1888 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001889 */
1890 void (*disable)(struct i915_perf_stream *stream);
1891
Robert Bragg16d98b32016-12-07 21:40:33 +00001892 /**
1893 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001894 * once there is something ready to read() for the stream
1895 */
1896 void (*poll_wait)(struct i915_perf_stream *stream,
1897 struct file *file,
1898 poll_table *wait);
1899
Robert Bragg16d98b32016-12-07 21:40:33 +00001900 /**
1901 * @wait_unlocked: For handling a blocking read, wait until there is
1902 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001903 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001904 */
1905 int (*wait_unlocked)(struct i915_perf_stream *stream);
1906
Robert Bragg16d98b32016-12-07 21:40:33 +00001907 /**
1908 * @read: Copy buffered metrics as records to userspace
1909 * **buf**: the userspace, destination buffer
1910 * **count**: the number of bytes to copy, requested by userspace
1911 * **offset**: zero at the start of the read, updated as the read
1912 * proceeds, it represents how many bytes have been copied so far and
1913 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001914 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001915 * Copy as many buffered i915 perf samples and records for this stream
1916 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001917 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001918 * Only write complete records; returning -%ENOSPC if there isn't room
1919 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001920 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001921 * Return any error condition that results in a short read such as
1922 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1923 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001924 */
1925 int (*read)(struct i915_perf_stream *stream,
1926 char __user *buf,
1927 size_t count,
1928 size_t *offset);
1929
Robert Bragg16d98b32016-12-07 21:40:33 +00001930 /**
1931 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001932 *
1933 * The stream will always be disabled before this is called.
1934 */
1935 void (*destroy)(struct i915_perf_stream *stream);
1936};
1937
Robert Bragg16d98b32016-12-07 21:40:33 +00001938/**
1939 * struct i915_perf_stream - state for a single open stream FD
1940 */
Robert Braggeec688e2016-11-07 19:49:47 +00001941struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001942 /**
1943 * @dev_priv: i915 drm device
1944 */
Robert Braggeec688e2016-11-07 19:49:47 +00001945 struct drm_i915_private *dev_priv;
1946
Robert Bragg16d98b32016-12-07 21:40:33 +00001947 /**
1948 * @link: Links the stream into ``&drm_i915_private->streams``
1949 */
Robert Braggeec688e2016-11-07 19:49:47 +00001950 struct list_head link;
1951
Robert Bragg16d98b32016-12-07 21:40:33 +00001952 /**
1953 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1954 * properties given when opening a stream, representing the contents
1955 * of a single sample as read() by userspace.
1956 */
Robert Braggeec688e2016-11-07 19:49:47 +00001957 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001958
1959 /**
1960 * @sample_size: Considering the configured contents of a sample
1961 * combined with the required header size, this is the total size
1962 * of a single sample record.
1963 */
Robert Braggd7965152016-11-07 19:49:52 +00001964 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001965
Robert Bragg16d98b32016-12-07 21:40:33 +00001966 /**
1967 * @ctx: %NULL if measuring system-wide across all contexts or a
1968 * specific context that is being monitored.
1969 */
Robert Braggeec688e2016-11-07 19:49:47 +00001970 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001971
1972 /**
1973 * @enabled: Whether the stream is currently enabled, considering
1974 * whether the stream was opened in a disabled state and based
1975 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1976 */
Robert Braggeec688e2016-11-07 19:49:47 +00001977 bool enabled;
1978
Robert Bragg16d98b32016-12-07 21:40:33 +00001979 /**
1980 * @ops: The callbacks providing the implementation of this specific
1981 * type of configured stream.
1982 */
Robert Braggd7965152016-11-07 19:49:52 +00001983 const struct i915_perf_stream_ops *ops;
1984};
1985
Robert Bragg16d98b32016-12-07 21:40:33 +00001986/**
1987 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1988 */
Robert Braggd7965152016-11-07 19:49:52 +00001989struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001990 /**
1991 * @init_oa_buffer: Resets the head and tail pointers of the
1992 * circular buffer for periodic OA reports.
1993 *
1994 * Called when first opening a stream for OA metrics, but also may be
1995 * called in response to an OA buffer overflow or other error
1996 * condition.
1997 *
1998 * Note it may be necessary to clear the full OA buffer here as part of
1999 * maintaining the invariable that new reports must be written to
2000 * zeroed memory for us to be able to reliable detect if an expected
2001 * report has not yet landed in memory. (At least on Haswell the OA
2002 * buffer tail pointer is not synchronized with reports being visible
2003 * to the CPU)
2004 */
Robert Braggd7965152016-11-07 19:49:52 +00002005 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002006
2007 /**
2008 * @enable_metric_set: Applies any MUX configuration to set up the
2009 * Boolean and Custom (B/C) counters that are part of the counter
2010 * reports being sampled. May apply system constraints such as
2011 * disabling EU clock gating as required.
2012 */
Robert Braggd7965152016-11-07 19:49:52 +00002013 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002014
2015 /**
2016 * @disable_metric_set: Remove system constraints associated with using
2017 * the OA unit.
2018 */
Robert Braggd7965152016-11-07 19:49:52 +00002019 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002020
2021 /**
2022 * @oa_enable: Enable periodic sampling
2023 */
Robert Braggd7965152016-11-07 19:49:52 +00002024 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002025
2026 /**
2027 * @oa_disable: Disable periodic sampling
2028 */
Robert Braggd7965152016-11-07 19:49:52 +00002029 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002030
2031 /**
2032 * @read: Copy data from the circular OA buffer into a given userspace
2033 * buffer.
2034 */
Robert Braggd7965152016-11-07 19:49:52 +00002035 int (*read)(struct i915_perf_stream *stream,
2036 char __user *buf,
2037 size_t count,
2038 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002039
2040 /**
2041 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2042 *
2043 * This is either called via fops or the poll check hrtimer (atomic
2044 * ctx) without any locks taken.
2045 *
2046 * It's safe to read OA config state here unlocked, assuming that this
2047 * is only called while the stream is enabled, while the global OA
2048 * configuration can't be modified.
2049 *
2050 * Efficiency is more important than avoiding some false positives
2051 * here, which will be handled gracefully - likely resulting in an
2052 * %EAGAIN error for userspace.
2053 */
Robert Braggd7965152016-11-07 19:49:52 +00002054 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002055};
2056
Jani Nikula77fec552014-03-31 14:27:22 +03002057struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002058 struct drm_device drm;
2059
Chris Wilsonefab6d82015-04-07 16:20:57 +01002060 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002061 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002062 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002063 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002064
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002065 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002066
2067 int relative_constants_mode;
2068
2069 void __iomem *regs;
2070
Chris Wilson907b28c2013-07-19 20:36:52 +01002071 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002072
Yu Zhangcf9d2892015-02-10 19:05:47 +08002073 struct i915_virtual_gpu vgpu;
2074
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002075 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002076
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002077 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002078 struct intel_guc guc;
2079
Daniel Vettereb805622015-05-04 14:58:44 +02002080 struct intel_csr csr;
2081
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002082 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002083
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002084 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2085 * controller on different i2c buses. */
2086 struct mutex gmbus_mutex;
2087
2088 /**
2089 * Base address of the gmbus and gpio block.
2090 */
2091 uint32_t gpio_mmio_base;
2092
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302093 /* MMIO base address for MIPI regs */
2094 uint32_t mipi_mmio_base;
2095
Ville Syrjälä443a3892015-11-11 20:34:15 +02002096 uint32_t psr_mmio_base;
2097
Imre Deak44cb7342016-08-10 14:07:29 +03002098 uint32_t pps_mmio_base;
2099
Daniel Vetter28c70f12012-12-01 13:53:45 +01002100 wait_queue_head_t gmbus_wait_queue;
2101
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002102 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002103 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302104 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002105 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002106
Daniel Vetterba8286f2014-09-11 07:43:25 +02002107 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002108 struct resource mch_res;
2109
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002110 /* protects the irq masks */
2111 spinlock_t irq_lock;
2112
Sourab Gupta84c33a62014-06-02 16:47:17 +05302113 /* protects the mmio flip data */
2114 spinlock_t mmio_flip_lock;
2115
Imre Deakf8b79e52014-03-04 19:23:07 +02002116 bool display_irqs_enabled;
2117
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002118 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2119 struct pm_qos_request pm_qos;
2120
Ville Syrjäläa5805162015-05-26 20:42:30 +03002121 /* Sideband mailbox protection */
2122 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002123
2124 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002125 union {
2126 u32 irq_mask;
2127 u32 de_irq_mask[I915_MAX_PIPES];
2128 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002129 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302130 u32 pm_imr;
2131 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302132 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302133 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002134 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002135
Jani Nikula5fcece82015-05-27 15:03:42 +03002136 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002137 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302138 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002139 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002140 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002141
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002142 bool preserve_bios_swizzle;
2143
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002144 /* overlay */
2145 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002146
Jani Nikula58c68772013-11-08 16:48:54 +02002147 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002148 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002149
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002150 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002151 bool no_aux_handshake;
2152
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002153 /* protects panel power sequencer state */
2154 struct mutex pps_mutex;
2155
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002156 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002157 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2158
2159 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002160 unsigned int skl_preferred_vco_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002161 unsigned int cdclk_freq, max_cdclk_freq;
2162
2163 /*
2164 * For reading holding any crtc lock is sufficient,
2165 * for writing must hold all of them.
2166 */
2167 unsigned int atomic_cdclk_freq;
2168
Mika Kaholaadafdc62015-08-18 14:36:59 +03002169 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002170 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002171 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002172 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002173
Ville Syrjälä63911d72016-05-13 23:41:32 +03002174 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03002175 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002176 } cdclk_pll;
2177
Daniel Vetter645416f2013-09-02 16:22:25 +02002178 /**
2179 * wq - Driver workqueue for GEM.
2180 *
2181 * NOTE: Work items scheduled here are not allowed to grab any modeset
2182 * locks, for otherwise the flushing done in the pageflip code will
2183 * result in deadlocks.
2184 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002185 struct workqueue_struct *wq;
2186
2187 /* Display functions */
2188 struct drm_i915_display_funcs display;
2189
2190 /* PCH chipset type */
2191 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002192 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002193
2194 unsigned long quirks;
2195
Zhang Ruib8efb172013-02-05 15:41:53 +08002196 enum modeset_restore modeset_restore;
2197 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002198 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002199 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002201 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002202 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002203
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002204 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002205 DECLARE_HASHTABLE(mm_structs, 7);
2206 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002207
Chris Wilson5d1808e2016-04-28 09:56:51 +01002208 /* The hw wants to have a stable context identifier for the lifetime
2209 * of the context (for OA, PASID, faults, etc). This is limited
2210 * in execlists to 21 bits.
2211 */
2212 struct ida context_hw_ida;
2213#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2214
Daniel Vetter87813422012-05-02 11:49:32 +02002215 /* Kernel Modesetting */
2216
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002217 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2218 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 wait_queue_head_t pending_flip_queue;
2220
Daniel Vetterc4597872013-10-21 21:04:07 +02002221#ifdef CONFIG_DEBUG_FS
2222 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2223#endif
2224
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002225 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002226 int num_shared_dpll;
2227 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002228 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002229
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002230 /*
2231 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2232 * Must be global rather than per dpll, because on some platforms
2233 * plls share registers.
2234 */
2235 struct mutex dpll_lock;
2236
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002237 unsigned int active_crtcs;
2238 unsigned int min_pixclk[I915_MAX_PIPES];
2239
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002240 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002241
Mika Kuoppala72253422014-10-07 17:21:26 +03002242 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002243
Daniel Vetterf99d7062014-06-19 16:01:59 +02002244 struct i915_frontbuffer_tracking fb_tracking;
2245
Chris Wilson6f0f02d2017-01-23 21:29:39 +00002246 struct intel_atomic_helper {
2247 struct llist_head free_list;
2248 struct work_struct free_work;
2249 } atomic_helper;
2250
Jesse Barnes652c3932009-08-17 13:31:43 -07002251 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002252
Zhenyu Wangc48044112009-12-17 14:48:43 +08002253 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002254
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002255 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002256
Ben Widawsky59124502013-07-04 11:02:05 -07002257 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002258 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002259
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002260 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002261 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002262
Daniel Vetter20e4d402012-08-08 23:35:39 +02002263 /* ilk-only ips/rps state. Everything in here is protected by the global
2264 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002265 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002266
Imre Deak83c00f52013-10-25 17:36:47 +03002267 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002268
Rodrigo Vivia031d702013-10-03 16:15:06 -03002269 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002270
Daniel Vetter99584db2012-11-14 17:14:04 +01002271 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002272
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002273 struct drm_i915_gem_object *vlv_pctx;
2274
Daniel Vetter06957262015-08-10 13:34:08 +02002275#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002276 /* list of fbdev register on this device */
2277 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002278 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002279#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002280
2281 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002282 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002283
Imre Deak58fddc22015-01-08 17:54:14 +02002284 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002285 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002286 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002287 /**
2288 * av_mutex - mutex for audio/video sync
2289 *
2290 */
2291 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002292
Ben Widawsky254f9652012-06-04 14:42:42 -07002293 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002294 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002295
Damien Lespiau3e683202012-12-11 18:48:29 +00002296 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002297
Ville Syrjäläc2317752016-03-15 16:39:56 +02002298 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002299 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002300 /*
2301 * Shadows for CHV DPLL_MD regs to keep the state
2302 * checker somewhat working in the presence hardware
2303 * crappiness (can't read out DPLL_MD for pipes B & C).
2304 */
2305 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002306 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002307
Daniel Vetter842f1c82014-03-10 10:01:44 +01002308 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002309 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002310 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002311 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002312
Lyude656d1b82016-08-17 15:55:54 -04002313 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002314 I915_SAGV_UNKNOWN = 0,
2315 I915_SAGV_DISABLED,
2316 I915_SAGV_ENABLED,
2317 I915_SAGV_NOT_CONTROLLED
2318 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002319
Ville Syrjälä53615a52013-08-01 16:18:50 +03002320 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002321 /* protects DSPARB registers on pre-g4x/vlv/chv */
2322 spinlock_t dsparb_lock;
2323
Ville Syrjälä53615a52013-08-01 16:18:50 +03002324 /*
2325 * Raw watermark latency values:
2326 * in 0.1us units for WM0,
2327 * in 0.5us units for WM1+.
2328 */
2329 /* primary */
2330 uint16_t pri_latency[5];
2331 /* sprite */
2332 uint16_t spr_latency[5];
2333 /* cursor */
2334 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002335 /*
2336 * Raw watermark memory latency values
2337 * for SKL for all 8 levels
2338 * in 1us units.
2339 */
2340 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002341
2342 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002343 union {
2344 struct ilk_wm_values hw;
2345 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002346 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002347 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002348
2349 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002350
2351 /*
2352 * Should be held around atomic WM register writing; also
2353 * protects * intel_crtc->wm.active and
2354 * cstate->wm.need_postvbl_update.
2355 */
2356 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002357
2358 /*
2359 * Set during HW readout of watermarks/DDB. Some platforms
2360 * need to know when we're still using BIOS-provided values
2361 * (which we don't fully trust).
2362 */
2363 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002364 } wm;
2365
Paulo Zanoni8a187452013-12-06 20:32:13 -02002366 struct i915_runtime_pm pm;
2367
Robert Braggeec688e2016-11-07 19:49:47 +00002368 struct {
2369 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002370
Robert Bragg442b8c02016-11-07 19:49:53 +00002371 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002372 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002373
Robert Braggeec688e2016-11-07 19:49:47 +00002374 struct mutex lock;
2375 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002376
Robert Braggd7965152016-11-07 19:49:52 +00002377 spinlock_t hook_lock;
2378
Robert Bragg8a3003d2016-11-07 19:49:51 +00002379 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002380 struct i915_perf_stream *exclusive_stream;
2381
2382 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002383
2384 struct hrtimer poll_check_timer;
2385 wait_queue_head_t poll_wq;
2386 bool pollin;
2387
2388 bool periodic;
2389 int period_exponent;
2390 int timestamp_frequency;
2391
2392 int tail_margin;
2393
2394 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002395
2396 const struct i915_oa_reg *mux_regs;
2397 int mux_regs_len;
2398 const struct i915_oa_reg *b_counter_regs;
2399 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002400
2401 struct {
2402 struct i915_vma *vma;
2403 u8 *vaddr;
2404 int format;
2405 int format_size;
2406 } oa_buffer;
2407
2408 u32 gen7_latched_oastatus1;
2409
2410 struct i915_oa_ops ops;
2411 const struct i915_oa_format *oa_formats;
2412 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002413 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002414 } perf;
2415
Oscar Mateoa83014d2014-07-24 17:04:21 +01002416 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2417 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002418 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002419 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002420
Chris Wilson73cb9702016-10-28 13:58:46 +01002421 struct list_head timelines;
2422 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002423 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002424
Chris Wilson67d97da2016-07-04 08:08:31 +01002425 /**
2426 * Is the GPU currently considered idle, or busy executing
2427 * userspace requests? Whilst idle, we allow runtime power
2428 * management to power down the hardware and display clocks.
2429 * In order to reduce the effect on performance, there
2430 * is a slight delay before we do so.
2431 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002432 bool awake;
2433
2434 /**
2435 * We leave the user IRQ off as much as possible,
2436 * but this means that requests will finish and never
2437 * be retired once the system goes idle. Set a timer to
2438 * fire periodically while the ring is running. When it
2439 * fires, go retire requests.
2440 */
2441 struct delayed_work retire_work;
2442
2443 /**
2444 * When we detect an idle GPU, we want to turn on
2445 * powersaving features. So once we see that there
2446 * are no more requests outstanding and no more
2447 * arrive within a small period of time, we fire
2448 * off the idle_work.
2449 */
2450 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002451
2452 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002453 } gt;
2454
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002455 /* perform PHY state sanity checks? */
2456 bool chv_phy_assert[2];
2457
Mahesh Kumara3a89862016-12-01 21:19:34 +05302458 bool ipc_enabled;
2459
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002460 /* Used to save the pipe-to-encoder mapping for audio */
2461 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002462
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002463 /*
2464 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2465 * will be rejected. Instead look for a better place.
2466 */
Jani Nikula77fec552014-03-31 14:27:22 +03002467};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
Chris Wilson2c1792a2013-08-01 18:39:55 +01002469static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2470{
Chris Wilson091387c2016-06-24 14:00:21 +01002471 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002472}
2473
David Weinehallc49d13e2016-08-22 13:32:42 +03002474static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002475{
David Weinehallc49d13e2016-08-22 13:32:42 +03002476 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002477}
2478
Alex Dai33a732f2015-08-12 15:43:36 +01002479static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2480{
2481 return container_of(guc, struct drm_i915_private, guc);
2482}
2483
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002484/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302485#define for_each_engine(engine__, dev_priv__, id__) \
2486 for ((id__) = 0; \
2487 (id__) < I915_NUM_ENGINES; \
2488 (id__)++) \
2489 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002490
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002491#define __mask_next_bit(mask) ({ \
2492 int __idx = ffs(mask) - 1; \
2493 mask &= ~BIT(__idx); \
2494 __idx; \
2495})
2496
Dave Gordonc3232b12016-03-23 18:19:53 +00002497/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002498#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2499 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302500 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002501
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002502enum hdmi_force_audio {
2503 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2504 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2505 HDMI_AUDIO_AUTO, /* trust EDID */
2506 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2507};
2508
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002509#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002510
Daniel Vettera071fa02014-06-18 23:28:09 +02002511/*
2512 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302513 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002514 * doesn't mean that the hw necessarily already scans it out, but that any
2515 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2516 *
2517 * We have one bit per pipe and per scanout plane type.
2518 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302519#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2520#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002521#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2522 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2523#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302524 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2525#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2526 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002527#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302528 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002529#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302530 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002531
Dave Gordon85d12252016-05-20 11:54:06 +01002532/*
2533 * Optimised SGL iterator for GEM objects
2534 */
2535static __always_inline struct sgt_iter {
2536 struct scatterlist *sgp;
2537 union {
2538 unsigned long pfn;
2539 dma_addr_t dma;
2540 };
2541 unsigned int curr;
2542 unsigned int max;
2543} __sgt_iter(struct scatterlist *sgl, bool dma) {
2544 struct sgt_iter s = { .sgp = sgl };
2545
2546 if (s.sgp) {
2547 s.max = s.curr = s.sgp->offset;
2548 s.max += s.sgp->length;
2549 if (dma)
2550 s.dma = sg_dma_address(s.sgp);
2551 else
2552 s.pfn = page_to_pfn(sg_page(s.sgp));
2553 }
2554
2555 return s;
2556}
2557
Chris Wilson96d77632016-10-28 13:58:33 +01002558static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2559{
2560 ++sg;
2561 if (unlikely(sg_is_chain(sg)))
2562 sg = sg_chain_ptr(sg);
2563 return sg;
2564}
2565
Dave Gordon85d12252016-05-20 11:54:06 +01002566/**
Dave Gordon63d15322016-05-20 11:54:07 +01002567 * __sg_next - return the next scatterlist entry in a list
2568 * @sg: The current sg entry
2569 *
2570 * Description:
2571 * If the entry is the last, return NULL; otherwise, step to the next
2572 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2573 * otherwise just return the pointer to the current element.
2574 **/
2575static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2576{
2577#ifdef CONFIG_DEBUG_SG
2578 BUG_ON(sg->sg_magic != SG_MAGIC);
2579#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002580 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002581}
2582
2583/**
Dave Gordon85d12252016-05-20 11:54:06 +01002584 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2585 * @__dmap: DMA address (output)
2586 * @__iter: 'struct sgt_iter' (iterator state, internal)
2587 * @__sgt: sg_table to iterate over (input)
2588 */
2589#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2590 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2591 ((__dmap) = (__iter).dma + (__iter).curr); \
2592 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002593 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002594
2595/**
2596 * for_each_sgt_page - iterate over the pages of the given sg_table
2597 * @__pp: page pointer (output)
2598 * @__iter: 'struct sgt_iter' (iterator state, internal)
2599 * @__sgt: sg_table to iterate over (input)
2600 */
2601#define for_each_sgt_page(__pp, __iter, __sgt) \
2602 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2603 ((__pp) = (__iter).pfn == 0 ? NULL : \
2604 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2605 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002606 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002607
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002608static inline const struct intel_device_info *
2609intel_info(const struct drm_i915_private *dev_priv)
2610{
2611 return &dev_priv->info;
2612}
2613
2614#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002615
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002616#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002617#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002618
Jani Nikulae87a0052015-10-20 15:22:02 +03002619#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002620#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002621
2622#define GEN_FOREVER (0)
2623/*
2624 * Returns true if Gen is in inclusive range [Start, End].
2625 *
2626 * Use GEN_FOREVER for unbound start and or end.
2627 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002628#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002629 unsigned int __s = (s), __e = (e); \
2630 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2631 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2632 if ((__s) != GEN_FOREVER) \
2633 __s = (s) - 1; \
2634 if ((__e) == GEN_FOREVER) \
2635 __e = BITS_PER_LONG - 1; \
2636 else \
2637 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002638 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002639})
2640
Jani Nikulae87a0052015-10-20 15:22:02 +03002641/*
2642 * Return true if revision is in range [since,until] inclusive.
2643 *
2644 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2645 */
2646#define IS_REVID(p, since, until) \
2647 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2648
Jani Nikula06bcd842016-11-30 17:43:06 +02002649#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2650#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002651#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002652#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002653#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002654#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2655#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002656#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002657#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2658#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002659#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2660#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2661#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002662#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2663#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002664#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002665#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002666#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002667#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002668#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2669 INTEL_DEVID(dev_priv) == 0x0152 || \
2670 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002671#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2672#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2673#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2674#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2675#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2676#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2677#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2678#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002679#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002680#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2681 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2682#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2683 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2684 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2685 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002686/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002687#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2688 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2689#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2690 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2691#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2692 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2693#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2694 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002695/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002696#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2697 INTEL_DEVID(dev_priv) == 0x0A1E)
2698#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2699 INTEL_DEVID(dev_priv) == 0x1913 || \
2700 INTEL_DEVID(dev_priv) == 0x1916 || \
2701 INTEL_DEVID(dev_priv) == 0x1921 || \
2702 INTEL_DEVID(dev_priv) == 0x1926)
2703#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2704 INTEL_DEVID(dev_priv) == 0x1915 || \
2705 INTEL_DEVID(dev_priv) == 0x191E)
2706#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2707 INTEL_DEVID(dev_priv) == 0x5913 || \
2708 INTEL_DEVID(dev_priv) == 0x5916 || \
2709 INTEL_DEVID(dev_priv) == 0x5921 || \
2710 INTEL_DEVID(dev_priv) == 0x5926)
2711#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2712 INTEL_DEVID(dev_priv) == 0x5915 || \
2713 INTEL_DEVID(dev_priv) == 0x591E)
2714#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2715 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2716#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2717 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302718
Jani Nikulac007fb42016-10-31 12:18:28 +02002719#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002720
Jani Nikulaef712bb2015-10-20 15:22:00 +03002721#define SKL_REVID_A0 0x0
2722#define SKL_REVID_B0 0x1
2723#define SKL_REVID_C0 0x2
2724#define SKL_REVID_D0 0x3
2725#define SKL_REVID_E0 0x4
2726#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002727#define SKL_REVID_G0 0x6
2728#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002729
Jani Nikulae87a0052015-10-20 15:22:02 +03002730#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2731
Jani Nikulaef712bb2015-10-20 15:22:00 +03002732#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002733#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002734#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002735#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002736#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002737
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002738#define IS_BXT_REVID(dev_priv, since, until) \
2739 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002740
Mika Kuoppalac033a372016-06-07 17:18:55 +03002741#define KBL_REVID_A0 0x0
2742#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002743#define KBL_REVID_C0 0x2
2744#define KBL_REVID_D0 0x3
2745#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002746
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002747#define IS_KBL_REVID(dev_priv, since, until) \
2748 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002749
Jesse Barnes85436692011-04-06 12:11:14 -07002750/*
2751 * The genX designation typically refers to the render engine, so render
2752 * capability related checks should use IS_GEN, while display and other checks
2753 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2754 * chips, etc.).
2755 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002756#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2757#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2758#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2759#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2760#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2761#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2762#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2763#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002764
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002765#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002766#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002767
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002768#define ENGINE_MASK(id) BIT(id)
2769#define RENDER_RING ENGINE_MASK(RCS)
2770#define BSD_RING ENGINE_MASK(VCS)
2771#define BLT_RING ENGINE_MASK(BCS)
2772#define VEBOX_RING ENGINE_MASK(VECS)
2773#define BSD2_RING ENGINE_MASK(VCS2)
2774#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002775
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002776#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002777 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002778
2779#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2780#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2781#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2782#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2783
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002784#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2785#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2786#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002787#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2788 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002789
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002790#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002791
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002792#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2793#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2794 ((dev_priv)->info.has_logical_ring_contexts)
2795#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2796#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2797#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2798
2799#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2800#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2801 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002802
Daniel Vetterb45305f2012-12-17 16:21:27 +01002803/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002804#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002805
2806/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002807#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2808 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2809 IS_SKL_GT3(dev_priv) || \
2810 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002811
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002812/*
2813 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2814 * even when in MSI mode. This results in spurious interrupt warnings if the
2815 * legacy irq no. is shared with another device. The kernel then disables that
2816 * interrupt source and so prevents the other device from working properly.
2817 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002818#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2819#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002820
Zou Nan haicae58522010-11-09 17:17:32 +08002821/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2822 * rows, which changed the alignment requirements and fence programming.
2823 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002824#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2825 !(IS_I915G(dev_priv) || \
2826 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002827#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2828#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002829
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002830#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2831#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2832#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002833
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002834#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002835
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002836#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002837
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002838#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2839#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2840#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2841#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2842#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002843
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002844#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002845
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002846#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002847#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2848
Dave Gordon1a3d1892016-05-13 15:36:30 +01002849/*
2850 * For now, anything with a GuC requires uCode loading, and then supports
2851 * command submission once loaded. But these are logically independent
2852 * properties, so we have separate macros to test them.
2853 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002854#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2855#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2856#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002857#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002858
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002859#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002860
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002861#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002862
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002863#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2864#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2865#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2866#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2867#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2868#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302869#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2870#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002871#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002872#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002873#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002874#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002875
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002876#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2877#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2878#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2879#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002880#define HAS_PCH_LPT_LP(dev_priv) \
2881 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2882#define HAS_PCH_LPT_H(dev_priv) \
2883 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002884#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2885#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2886#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2887#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002888
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002889#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302890
Shashank Sharma6389dd82016-10-14 19:56:50 +05302891#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2892
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002893/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002894#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002895#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2896 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002897
Ben Widawskyc8735b02012-09-07 19:43:39 -07002898#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302899#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002900
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302901#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2902
Chris Wilson05394f32010-11-08 19:18:58 +00002903#include "i915_trace.h"
2904
Chris Wilson48f112f2016-06-24 14:07:14 +01002905static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2906{
2907#ifdef CONFIG_INTEL_IOMMU
2908 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2909 return true;
2910#endif
2911 return false;
2912}
2913
Chris Wilsonc0336662016-05-06 15:40:21 +01002914int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002915 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002916
Chris Wilson39df9192016-07-20 13:31:57 +01002917bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2918
Chris Wilson0673ad42016-06-24 14:00:22 +01002919/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002920void __printf(3, 4)
2921__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2922 const char *fmt, ...);
2923
2924#define i915_report_error(dev_priv, fmt, ...) \
2925 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2926
Ben Widawskyc43b5632012-04-16 14:07:40 -07002927#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002928extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2929 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002930#else
2931#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002932#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002933extern const struct dev_pm_ops i915_pm_ops;
2934
2935extern int i915_driver_load(struct pci_dev *pdev,
2936 const struct pci_device_id *ent);
2937extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002938extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2939extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002940extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002941extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002942extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002943extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002944extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2945extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2946extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2947extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002948int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002949
Jani Nikula77913b32015-06-18 13:06:16 +03002950/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002951void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2952 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002953void intel_hpd_init(struct drm_i915_private *dev_priv);
2954void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2955void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002956bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002957bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2958void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002959
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002961static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2962{
2963 unsigned long delay;
2964
2965 if (unlikely(!i915.enable_hangcheck))
2966 return;
2967
2968 /* Don't continually defer the hangcheck so that it is always run at
2969 * least once after work has been scheduled on any ring. Otherwise,
2970 * we will ignore a hung ring if a second ring is kept busy.
2971 */
2972
2973 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2974 queue_delayed_work(system_long_wq,
2975 &dev_priv->gpu_error.hangcheck_work, delay);
2976}
2977
Mika Kuoppala58174462014-02-25 17:11:26 +02002978__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002979void i915_handle_error(struct drm_i915_private *dev_priv,
2980 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002981 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982
Daniel Vetterb9632912014-09-30 10:56:44 +02002983extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002984int intel_irq_install(struct drm_i915_private *dev_priv);
2985void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002986
Chris Wilsondc979972016-05-10 14:10:04 +01002987extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002988extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002989extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002990extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002991extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
Hans de Goede68f60942017-02-10 11:28:01 +01002992extern void intel_uncore_suspend(struct drm_i915_private *dev_priv);
2993extern void intel_uncore_resume_early(struct drm_i915_private *dev_priv);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002994const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002995void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002996 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002997void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002998 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002999/* Like above but the caller must manage the uncore.lock itself.
3000 * Must be used with I915_READ_FW and friends.
3001 */
3002void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3003 enum forcewake_domains domains);
3004void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3005 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003006u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3007
Mika Kuoppala59bad942015-01-16 11:34:40 +02003008void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003009
Chris Wilson1758b902016-06-30 15:32:44 +01003010int intel_wait_for_register(struct drm_i915_private *dev_priv,
3011 i915_reg_t reg,
3012 const u32 mask,
3013 const u32 value,
3014 const unsigned long timeout_ms);
3015int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3016 i915_reg_t reg,
3017 const u32 mask,
3018 const u32 value,
3019 const unsigned long timeout_ms);
3020
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003021static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3022{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003023 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003024}
3025
Chris Wilsonc0336662016-05-06 15:40:21 +01003026static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003027{
Chris Wilsonc0336662016-05-06 15:40:21 +01003028 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003029}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003030
Keith Packard7c463582008-11-04 02:03:27 -08003031void
Jani Nikula50227e12014-03-31 14:27:21 +03003032i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003033 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003034
3035void
Jani Nikula50227e12014-03-31 14:27:21 +03003036i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003037 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003038
Imre Deakf8b79e52014-03-04 19:23:07 +02003039void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3040void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003041void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3042 uint32_t mask,
3043 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003044void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3045 uint32_t interrupt_mask,
3046 uint32_t enabled_irq_mask);
3047static inline void
3048ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3049{
3050 ilk_update_display_irq(dev_priv, bits, bits);
3051}
3052static inline void
3053ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3054{
3055 ilk_update_display_irq(dev_priv, bits, 0);
3056}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003057void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3058 enum pipe pipe,
3059 uint32_t interrupt_mask,
3060 uint32_t enabled_irq_mask);
3061static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3062 enum pipe pipe, uint32_t bits)
3063{
3064 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3065}
3066static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3067 enum pipe pipe, uint32_t bits)
3068{
3069 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3070}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003071void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3072 uint32_t interrupt_mask,
3073 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003074static inline void
3075ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3076{
3077 ibx_display_interrupt_update(dev_priv, bits, bits);
3078}
3079static inline void
3080ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3081{
3082 ibx_display_interrupt_update(dev_priv, bits, 0);
3083}
3084
Eric Anholt673a3942008-07-30 12:06:12 -07003085/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003086int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
3088int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
3090int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
3092int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003094int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003096int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
3098int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3099 struct drm_file *file_priv);
3100int i915_gem_execbuffer(struct drm_device *dev, void *data,
3101 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003102int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3103 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003104int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003106int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file);
3108int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3109 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003110int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003112int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3113 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003114int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file_priv);
3116int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3117 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003118void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003119int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3120 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003121int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3122 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003123int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3124 struct drm_file *file_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003125int i915_gem_load_init(struct drm_i915_private *dev_priv);
3126void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003127void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003128int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003129int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3130
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003131void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003132void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003133void i915_gem_object_init(struct drm_i915_gem_object *obj,
3134 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003135struct drm_i915_gem_object *
3136i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3137struct drm_i915_gem_object *
3138i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3139 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003140void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003141void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003142
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003143static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3144{
3145 /* A single pass should suffice to release all the freed objects (along
3146 * most call paths) , but be a little more paranoid in that freeing
3147 * the objects does take a little amount of time, during which the rcu
3148 * callbacks could have added new objects into the freed list, and
3149 * armed the work again.
3150 */
3151 do {
3152 rcu_barrier();
3153 } while (flush_work(&i915->mm.free_work));
3154}
3155
Chris Wilson058d88c2016-08-15 10:49:06 +01003156struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003157i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3158 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003159 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003160 u64 alignment,
3161 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003162
Chris Wilsonaa653a62016-08-04 07:52:27 +01003163int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003164void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003165
Chris Wilson7c108fd2016-10-24 13:42:18 +01003166void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3167
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003168static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003169{
Chris Wilsonee286372015-04-07 16:20:25 +01003170 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003171}
Chris Wilsonee286372015-04-07 16:20:25 +01003172
Chris Wilson96d77632016-10-28 13:58:33 +01003173struct scatterlist *
3174i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3175 unsigned int n, unsigned int *offset);
3176
Dave Gordon033908a2015-12-10 18:51:23 +00003177struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003178i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3179 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003180
Chris Wilson96d77632016-10-28 13:58:33 +01003181struct page *
3182i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3183 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303184
Chris Wilson96d77632016-10-28 13:58:33 +01003185dma_addr_t
3186i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3187 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003188
Chris Wilson03ac84f2016-10-28 13:58:36 +01003189void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3190 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003191int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3192
3193static inline int __must_check
3194i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003195{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003196 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003197
Chris Wilson1233e2d2016-10-28 13:58:37 +01003198 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003199 return 0;
3200
3201 return __i915_gem_object_get_pages(obj);
3202}
3203
3204static inline void
3205__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3206{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003207 GEM_BUG_ON(!obj->mm.pages);
3208
Chris Wilson1233e2d2016-10-28 13:58:37 +01003209 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003210}
3211
3212static inline bool
3213i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3214{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003215 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003216}
3217
3218static inline void
3219__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3220{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003221 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3222 GEM_BUG_ON(!obj->mm.pages);
3223
Chris Wilson1233e2d2016-10-28 13:58:37 +01003224 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003225}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003226
Chris Wilson1233e2d2016-10-28 13:58:37 +01003227static inline void
3228i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003229{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003230 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003231}
3232
Chris Wilson548625e2016-11-01 12:11:34 +00003233enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3234 I915_MM_NORMAL = 0,
3235 I915_MM_SHRINKER
3236};
3237
3238void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3239 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003240void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003241
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003242enum i915_map_type {
3243 I915_MAP_WB = 0,
3244 I915_MAP_WC,
3245};
3246
Chris Wilson0a798eb2016-04-08 12:11:11 +01003247/**
3248 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003249 * @obj: the object to map into kernel address space
3250 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003251 *
3252 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3253 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003254 * the kernel address space. Based on the @type of mapping, the PTE will be
3255 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003256 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003257 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3258 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003259 *
Dave Gordon83052162016-04-12 14:46:16 +01003260 * Returns the pointer through which to access the mapped object, or an
3261 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003262 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003263void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3264 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003265
3266/**
3267 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003268 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003269 *
3270 * After pinning the object and mapping its pages, once you are finished
3271 * with your access, call i915_gem_object_unpin_map() to release the pin
3272 * upon the mapping. Once the pin count reaches zero, that mapping may be
3273 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003274 */
3275static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3276{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003277 i915_gem_object_unpin_pages(obj);
3278}
3279
Chris Wilson43394c72016-08-18 17:16:47 +01003280int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3281 unsigned int *needs_clflush);
3282int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3283 unsigned int *needs_clflush);
3284#define CLFLUSH_BEFORE 0x1
3285#define CLFLUSH_AFTER 0x2
3286#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3287
3288static inline void
3289i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3290{
3291 i915_gem_object_unpin_pages(obj);
3292}
3293
Chris Wilson54cf91d2010-11-25 18:00:26 +00003294int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003295void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003296 struct drm_i915_gem_request *req,
3297 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003298int i915_gem_dumb_create(struct drm_file *file_priv,
3299 struct drm_device *dev,
3300 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003301int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3302 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003303int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003304
3305void i915_gem_track_fb(struct drm_i915_gem_object *old,
3306 struct drm_i915_gem_object *new,
3307 unsigned frontbuffer_bits);
3308
Chris Wilson73cb9702016-10-28 13:58:46 +01003309int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003310
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003311struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003312i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003313
Chris Wilson67d97da2016-07-04 08:08:31 +01003314void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303315
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003316static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3317{
Chris Wilson8af29b02016-09-09 14:11:47 +01003318 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003319}
3320
3321static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3322{
Chris Wilson8af29b02016-09-09 14:11:47 +01003323 return unlikely(test_bit(I915_WEDGED, &error->flags));
3324}
3325
3326static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3327{
3328 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003329}
3330
3331static inline u32 i915_reset_count(struct i915_gpu_error *error)
3332{
Chris Wilson8af29b02016-09-09 14:11:47 +01003333 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003334}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003335
Chris Wilson0e178ae2017-01-17 17:59:06 +02003336int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003337void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003338void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003339void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003340int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3341int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003342void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003343void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003344int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003345 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003346int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3347void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003348int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003349int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3350 unsigned int flags,
3351 long timeout,
3352 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003353int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3354 unsigned int flags,
3355 int priority);
3356#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3357
Chris Wilson2e2f3512015-04-27 13:41:14 +01003358int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003359i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3360 bool write);
3361int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003362i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003363struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003364i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3365 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003366 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003367void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003368int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003369 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003370int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003371void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003372
Chris Wilsone4ffd172011-04-04 09:44:39 +01003373int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3374 enum i915_cache_level cache_level);
3375
Daniel Vetter1286ff72012-05-10 15:25:09 +02003376struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3377 struct dma_buf *dma_buf);
3378
3379struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3380 struct drm_gem_object *gem_obj, int flags);
3381
Daniel Vetter841cd772014-08-06 15:04:48 +02003382static inline struct i915_hw_ppgtt *
3383i915_vm_to_ppgtt(struct i915_address_space *vm)
3384{
Daniel Vetter841cd772014-08-06 15:04:48 +02003385 return container_of(vm, struct i915_hw_ppgtt, base);
3386}
3387
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003388/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003389int __must_check i915_vma_get_fence(struct i915_vma *vma);
3390int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003391
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003392void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003393void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003394
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003395void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003396void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3397 struct sg_table *pages);
3398void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3399 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003400
Chris Wilsonca585b52016-05-24 14:53:36 +01003401static inline struct i915_gem_context *
3402i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3403{
3404 struct i915_gem_context *ctx;
3405
Chris Wilson091387c2016-06-24 14:00:21 +01003406 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003407
3408 ctx = idr_find(&file_priv->context_idr, id);
3409 if (!ctx)
3410 return ERR_PTR(-ENOENT);
3411
3412 return ctx;
3413}
3414
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003415static inline struct i915_gem_context *
3416i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003417{
Chris Wilson691e6412014-04-09 09:07:36 +01003418 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003419 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003420}
3421
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003422static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003423{
Chris Wilson091387c2016-06-24 14:00:21 +01003424 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003425 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003426}
3427
Chris Wilson69df05e2016-12-18 15:37:21 +00003428static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3429{
Chris Wilsonbf519972016-12-19 10:13:57 +00003430 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3431
3432 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3433 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003434}
3435
Chris Wilson80b204b2016-10-28 13:58:58 +01003436static inline struct intel_timeline *
3437i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3438 struct intel_engine_cs *engine)
3439{
3440 struct i915_address_space *vm;
3441
3442 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3443 return &vm->timeline.engine[engine->id];
3444}
3445
Robert Braggeec688e2016-11-07 19:49:47 +00003446int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3447 struct drm_file *file);
3448
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003449/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003450int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003451 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003452 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003453 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003454 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003455int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3456 struct drm_mm_node *node,
3457 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003458int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003459
Ben Widawsky0260c422014-03-22 22:47:21 -07003460/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003461static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003462{
Chris Wilson600f4362016-08-18 17:16:40 +01003463 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003464 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003465 intel_gtt_chipset_flush();
3466}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003467
Chris Wilson9797fbf2012-04-24 15:47:39 +01003468/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003469int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3470 struct drm_mm_node *node, u64 size,
3471 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003472int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3473 struct drm_mm_node *node, u64 size,
3474 unsigned alignment, u64 start,
3475 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003476void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3477 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003478int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003479void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003480struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003481i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003482struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003483i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003484 u32 stolen_offset,
3485 u32 gtt_offset,
3486 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003487
Chris Wilson920cf412016-10-28 13:58:30 +01003488/* i915_gem_internal.c */
3489struct drm_i915_gem_object *
3490i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003491 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003492
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003493/* i915_gem_shrinker.c */
3494unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003495 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003496 unsigned flags);
3497#define I915_SHRINK_PURGEABLE 0x1
3498#define I915_SHRINK_UNBOUND 0x2
3499#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003500#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003501#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003502unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3503void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003504void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003505
3506
Eric Anholt673a3942008-07-30 12:06:12 -07003507/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003508static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003509{
Chris Wilson091387c2016-06-24 14:00:21 +01003510 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003511
3512 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003513 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003514}
3515
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003516u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3517 unsigned int tiling, unsigned int stride);
3518u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3519 unsigned int tiling, unsigned int stride);
3520
Ben Gamari20172632009-02-17 20:08:50 -05003521/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003522#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003523int i915_debugfs_register(struct drm_i915_private *dev_priv);
3524void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003525int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003526void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003527#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003528static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3529static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003530static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3531{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003532static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003533#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003534
3535/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003536#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3537
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003538__printf(2, 3)
3539void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003540int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3541 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003542int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003543 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003544 size_t count, loff_t pos);
3545static inline void i915_error_state_buf_release(
3546 struct drm_i915_error_state_buf *eb)
3547{
3548 kfree(eb->buf);
3549}
Chris Wilsonc0336662016-05-06 15:40:21 +01003550void i915_capture_error_state(struct drm_i915_private *dev_priv,
3551 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003552 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003553void i915_error_state_get(struct drm_device *dev,
3554 struct i915_error_state_file_priv *error_priv);
3555void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003556void i915_destroy_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003557
Chris Wilson98a2f412016-10-12 10:05:18 +01003558#else
3559
3560static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3561 u32 engine_mask,
3562 const char *error_msg)
3563{
3564}
3565
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003566static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
Chris Wilson98a2f412016-10-12 10:05:18 +01003567{
3568}
3569
3570#endif
3571
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003572const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003573
Brad Volkin351e3db2014-02-18 10:15:46 -08003574/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003575int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003576void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003577void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003578int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3579 struct drm_i915_gem_object *batch_obj,
3580 struct drm_i915_gem_object *shadow_batch_obj,
3581 u32 batch_start_offset,
3582 u32 batch_len,
3583 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003584
Robert Braggeec688e2016-11-07 19:49:47 +00003585/* i915_perf.c */
3586extern void i915_perf_init(struct drm_i915_private *dev_priv);
3587extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003588extern void i915_perf_register(struct drm_i915_private *dev_priv);
3589extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003590
Jesse Barnes317c35d2008-08-25 15:11:06 -07003591/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003592extern int i915_save_state(struct drm_i915_private *dev_priv);
3593extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003594
Ben Widawsky0136db52012-04-10 21:17:01 -07003595/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003596void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3597void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003598
Chris Wilsonf899fc62010-07-20 15:44:45 -07003599/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003600extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3601extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003602extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3603 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003604
Jani Nikula0184df42015-03-27 00:20:20 +02003605extern struct i2c_adapter *
3606intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003607extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3608extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003609static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003610{
3611 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3612}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003613extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003614
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003615/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003616int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003617bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003618bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003619bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003620bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003621bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003622bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003623bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303624bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3625 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303626bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3627 enum port port);
3628
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003629
Chris Wilson3b617962010-08-24 09:02:58 +01003630/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003631#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003632extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003633extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3634extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003635extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003636extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3637 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003638extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003639 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003640extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003641#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003642static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003643static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3644static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003645static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3646{
3647}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003648static inline int
3649intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3650{
3651 return 0;
3652}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003653static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003654intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003655{
3656 return 0;
3657}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003658static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003659{
3660 return -ENODEV;
3661}
Len Brown65e082c2008-10-24 17:18:10 -04003662#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003663
Jesse Barnes723bfd72010-10-07 16:01:13 -07003664/* intel_acpi.c */
3665#ifdef CONFIG_ACPI
3666extern void intel_register_dsm_handler(void);
3667extern void intel_unregister_dsm_handler(void);
3668#else
3669static inline void intel_register_dsm_handler(void) { return; }
3670static inline void intel_unregister_dsm_handler(void) { return; }
3671#endif /* CONFIG_ACPI */
3672
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003673/* intel_device_info.c */
3674static inline struct intel_device_info *
3675mkwrite_device_info(struct drm_i915_private *dev_priv)
3676{
3677 return (struct intel_device_info *)&dev_priv->info;
3678}
3679
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003680const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003681void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3682void intel_device_info_dump(struct drm_i915_private *dev_priv);
3683
Jesse Barnes79e53942008-11-07 14:24:08 -08003684/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003685extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003686extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003687extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003688extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003689extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003690extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003691extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3692 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003693extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003694extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3695extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003696extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003697extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003698extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003699extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003700 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003701
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003702int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3703 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003704
Chris Wilson6ef3d422010-08-04 20:26:07 +01003705/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003706extern struct intel_overlay_error_state *
3707intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003708extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3709 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003710
Chris Wilsonc0336662016-05-06 15:40:21 +01003711extern struct intel_display_error_state *
3712intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003713extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003714 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003715 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003716
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003717int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3718int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003719int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3720 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003721
3722/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303723u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3724void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003725u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003726u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3727void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003728u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3729void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3730u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3731void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003732u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3733void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003734u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3735void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003736u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3737 enum intel_sbi_destination destination);
3738void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3739 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303740u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3741void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003742
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003743/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003744void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003745 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003746void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3747 enum port port, u32 margin, u32 scale,
3748 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003749void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3750void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3751bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3752 enum dpio_phy phy);
3753bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3754 enum dpio_phy phy);
3755uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3756 uint8_t lane_count);
3757void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3758 uint8_t lane_lat_optim_mask);
3759uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3760
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003761void chv_set_phy_signal_level(struct intel_encoder *encoder,
3762 u32 deemph_reg_value, u32 margin_reg_value,
3763 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003764void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3765 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003766void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003767void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3768void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003769void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003770
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003771void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3772 u32 demph_reg_value, u32 preemph_reg_value,
3773 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003774void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003775void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003776void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003777
Ville Syrjälä616bc822015-01-23 21:04:25 +02003778int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3779int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303780
Ben Widawsky0b274482013-10-04 21:22:51 -07003781#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3782#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003783
Ben Widawsky0b274482013-10-04 21:22:51 -07003784#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3785#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3786#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3787#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003788
Ben Widawsky0b274482013-10-04 21:22:51 -07003789#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3790#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3791#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3792#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003793
Chris Wilson698b3132014-03-21 13:16:43 +00003794/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3795 * will be implemented using 2 32-bit writes in an arbitrary order with
3796 * an arbitrary delay between them. This can cause the hardware to
3797 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003798 * machine death. For this reason we do not support I915_WRITE64, or
3799 * dev_priv->uncore.funcs.mmio_writeq.
3800 *
3801 * When reading a 64-bit value as two 32-bit values, the delay may cause
3802 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3803 * occasionally a 64-bit register does not actualy support a full readq
3804 * and must be read using two 32-bit reads.
3805 *
3806 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003807 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003808#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003809
Chris Wilson50877442014-03-21 12:41:53 +00003810#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003811 u32 upper, lower, old_upper, loop = 0; \
3812 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003813 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003814 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003815 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003816 upper = I915_READ(upper_reg); \
3817 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003818 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003819
Zou Nan haicae58522010-11-09 17:17:32 +08003820#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3821#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3822
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003823#define __raw_read(x, s) \
3824static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003825 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003826{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003827 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003828}
3829
3830#define __raw_write(x, s) \
3831static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003832 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003833{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003834 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003835}
3836__raw_read(8, b)
3837__raw_read(16, w)
3838__raw_read(32, l)
3839__raw_read(64, q)
3840
3841__raw_write(8, b)
3842__raw_write(16, w)
3843__raw_write(32, l)
3844__raw_write(64, q)
3845
3846#undef __raw_read
3847#undef __raw_write
3848
Chris Wilsona6111f72015-04-07 16:21:02 +01003849/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003850 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003851 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003852 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003853 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003854 *
3855 * As an example, these accessors can possibly be used between:
3856 *
3857 * spin_lock_irq(&dev_priv->uncore.lock);
3858 * intel_uncore_forcewake_get__locked();
3859 *
3860 * and
3861 *
3862 * intel_uncore_forcewake_put__locked();
3863 * spin_unlock_irq(&dev_priv->uncore.lock);
3864 *
3865 *
3866 * Note: some registers may not need forcewake held, so
3867 * intel_uncore_forcewake_{get,put} can be omitted, see
3868 * intel_uncore_forcewake_for_reg().
3869 *
3870 * Certain architectures will die if the same cacheline is concurrently accessed
3871 * by different clients (e.g. on Ivybridge). Access to registers should
3872 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3873 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003874 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003875#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3876#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003877#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003878#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3879
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003880/* "Broadcast RGB" property */
3881#define INTEL_BROADCAST_RGB_AUTO 0
3882#define INTEL_BROADCAST_RGB_FULL 1
3883#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003884
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003885static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003886{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003887 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003888 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003889 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303890 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003891 else
3892 return VGACNTRL;
3893}
3894
Imre Deakdf977292013-05-21 20:03:17 +03003895static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3896{
3897 unsigned long j = msecs_to_jiffies(m);
3898
3899 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3900}
3901
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003902static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3903{
3904 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3905}
3906
Imre Deakdf977292013-05-21 20:03:17 +03003907static inline unsigned long
3908timespec_to_jiffies_timeout(const struct timespec *value)
3909{
3910 unsigned long j = timespec_to_jiffies(value);
3911
3912 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3913}
3914
Paulo Zanonidce56b32013-12-19 14:29:40 -02003915/*
3916 * If you need to wait X milliseconds between events A and B, but event B
3917 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3918 * when event A happened, then just before event B you call this function and
3919 * pass the timestamp as the first argument, and X as the second argument.
3920 */
3921static inline void
3922wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3923{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003924 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003925
3926 /*
3927 * Don't re-read the value of "jiffies" every time since it may change
3928 * behind our back and break the math.
3929 */
3930 tmp_jiffies = jiffies;
3931 target_jiffies = timestamp_jiffies +
3932 msecs_to_jiffies_timeout(to_wait_ms);
3933
3934 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003935 remaining_jiffies = target_jiffies - tmp_jiffies;
3936 while (remaining_jiffies)
3937 remaining_jiffies =
3938 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003939 }
3940}
Chris Wilson221fe792016-09-09 14:11:51 +01003941
3942static inline bool
3943__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003944{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003945 struct intel_engine_cs *engine = req->engine;
3946
Chris Wilson7ec2c732016-07-01 17:23:22 +01003947 /* Before we do the heavier coherent read of the seqno,
3948 * check the value (hopefully) in the CPU cacheline.
3949 */
Chris Wilson65e47602016-10-28 13:58:49 +01003950 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003951 return true;
3952
Chris Wilson688e6c72016-07-01 17:23:15 +01003953 /* Ensure our read of the seqno is coherent so that we
3954 * do not "miss an interrupt" (i.e. if this is the last
3955 * request and the seqno write from the GPU is not visible
3956 * by the time the interrupt fires, we will see that the
3957 * request is incomplete and go back to sleep awaiting
3958 * another interrupt that will never come.)
3959 *
3960 * Strictly, we only need to do this once after an interrupt,
3961 * but it is easier and safer to do it every time the waiter
3962 * is woken.
3963 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003964 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003965 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilsonaca34b62016-07-06 12:39:02 +01003966 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003967 struct task_struct *tsk;
3968
Chris Wilson3d5564e2016-07-01 17:23:23 +01003969 /* The ordering of irq_posted versus applying the barrier
3970 * is crucial. The clearing of the current irq_posted must
3971 * be visible before we perform the barrier operation,
3972 * such that if a subsequent interrupt arrives, irq_posted
3973 * is reasserted and our task rewoken (which causes us to
3974 * do another __i915_request_irq_complete() immediately
3975 * and reapply the barrier). Conversely, if the clear
3976 * occurs after the barrier, then an interrupt that arrived
3977 * whilst we waited on the barrier would not trigger a
3978 * barrier on the next pass, and the read may not see the
3979 * seqno update.
3980 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003981 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003982
3983 /* If we consume the irq, but we are no longer the bottom-half,
3984 * the real bottom-half may not have serialised their own
3985 * seqno check with the irq-barrier (i.e. may have inspected
3986 * the seqno before we believe it coherent since they see
3987 * irq_posted == false but we are still running).
3988 */
3989 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003990 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003991 if (tsk && tsk != current)
3992 /* Note that if the bottom-half is changed as we
3993 * are sending the wake-up, the new bottom-half will
3994 * be woken by whomever made the change. We only have
3995 * to worry about when we steal the irq-posted for
3996 * ourself.
3997 */
3998 wake_up_process(tsk);
3999 rcu_read_unlock();
4000
Chris Wilson65e47602016-10-28 13:58:49 +01004001 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004002 return true;
4003 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004004
Chris Wilson688e6c72016-07-01 17:23:15 +01004005 return false;
4006}
4007
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004008void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4009bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4010
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004011/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4012 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4013 * perform the operation. To check beforehand, pass in the parameters to
4014 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4015 * you only need to pass in the minor offsets, page-aligned pointers are
4016 * always valid.
4017 *
4018 * For just checking for SSE4.1, in the foreknowledge that the future use
4019 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4020 */
4021#define i915_can_memcpy_from_wc(dst, src, len) \
4022 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4023
4024#define i915_has_memcpy_from_wc() \
4025 i915_memcpy_from_wc(NULL, NULL, 0)
4026
Chris Wilsonc58305a2016-08-19 16:54:28 +01004027/* i915_mm.c */
4028int remap_io_mapping(struct vm_area_struct *vma,
4029 unsigned long addr, unsigned long pfn, unsigned long size,
4030 struct io_mapping *iomap);
4031
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032#endif