blob: d46cf29a90aa6cc51f7f850c6122d762be134ce5 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053094 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +053096 u16 width, u16 height, u16 out_width, u16 out_height,
97 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030098 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030099
100 /* swap GFX & WB fifos */
101 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530102};
103
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300104#define DISPC_MAX_NR_FIFOS 5
105
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000107 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109
110 int ctx_loss_cnt;
111
archit tanejaaffe3602011-02-23 08:41:03 +0000112 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300113 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300115 u32 fifo_size[DISPC_MAX_NR_FIFOS];
116 /* maps which plane is using a fifo. fifo-id -> plane-id */
117 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
119 spinlock_t irq_lock;
120 u32 irq_error_mask;
121 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
122 u32 error_irqs;
123 struct work_struct error_work;
124
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300125 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530128 const struct dispc_features *feat;
129
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
131 spinlock_t irq_stats_lock;
132 struct dispc_irq_stats irq_stats;
133#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134} dispc;
135
Amber Jain0d66cbb2011-05-19 19:47:54 +0530136enum omap_color_component {
137 /* used for all color formats for OMAP3 and earlier
138 * and for RGB and Y color component on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
141 /* used for UV component for
142 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
143 * color formats on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_UV = 1 << 1,
146};
147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530148enum mgr_reg_fields {
149 DISPC_MGR_FLD_ENABLE,
150 DISPC_MGR_FLD_STNTFT,
151 DISPC_MGR_FLD_GO,
152 DISPC_MGR_FLD_TFTDATALINES,
153 DISPC_MGR_FLD_STALLMODE,
154 DISPC_MGR_FLD_TCKENABLE,
155 DISPC_MGR_FLD_TCKSELECTION,
156 DISPC_MGR_FLD_CPR,
157 DISPC_MGR_FLD_FIFOHANDCHECK,
158 /* used to maintain a count of the above fields */
159 DISPC_MGR_FLD_NUM,
160};
161
162static const struct {
163 const char *name;
164 u32 vsync_irq;
165 u32 framedone_irq;
166 u32 sync_lost_irq;
167 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
168} mgr_desc[] = {
169 [OMAP_DSS_CHANNEL_LCD] = {
170 .name = "LCD",
171 .vsync_irq = DISPC_IRQ_VSYNC,
172 .framedone_irq = DISPC_IRQ_FRAMEDONE,
173 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
174 .reg_desc = {
175 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
176 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
177 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
178 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
179 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
180 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
181 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
182 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
183 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
184 },
185 },
186 [OMAP_DSS_CHANNEL_DIGIT] = {
187 .name = "DIGIT",
188 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
189 .framedone_irq = 0,
190 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
191 .reg_desc = {
192 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
193 [DISPC_MGR_FLD_STNTFT] = { },
194 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
195 [DISPC_MGR_FLD_TFTDATALINES] = { },
196 [DISPC_MGR_FLD_STALLMODE] = { },
197 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
198 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
199 [DISPC_MGR_FLD_CPR] = { },
200 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
201 },
202 },
203 [OMAP_DSS_CHANNEL_LCD2] = {
204 .name = "LCD2",
205 .vsync_irq = DISPC_IRQ_VSYNC2,
206 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
207 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
208 .reg_desc = {
209 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
210 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
211 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
212 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
213 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
214 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
215 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
216 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
217 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
218 },
219 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530220 [OMAP_DSS_CHANNEL_LCD3] = {
221 .name = "LCD3",
222 .vsync_irq = DISPC_IRQ_VSYNC3,
223 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
224 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
225 .reg_desc = {
226 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
227 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
228 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
229 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
230 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
231 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
232 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
233 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
234 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
235 },
236 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530237};
238
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530240static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
241static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200242
Archit Taneja55978cc2011-05-06 11:45:51 +0530243static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Taneja55978cc2011-05-06 11:45:51 +0530245 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246}
247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530253static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
254{
255 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
256 return REG_GET(rfld.reg, rfld.high, rfld.low);
257}
258
259static void mgr_fld_write(enum omap_channel channel,
260 enum mgr_reg_fields regfld, int val) {
261 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
262 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
263}
264
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530266 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530268 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300270static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271{
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 DSSDBG("dispc_save_context\n");
275
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276 SR(IRQENABLE);
277 SR(CONTROL);
278 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530280 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
281 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300282 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000283 if (dss_has_feature(FEAT_MGR_LCD2)) {
284 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000285 SR(CONFIG2);
286 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530287 if (dss_has_feature(FEAT_MGR_LCD3)) {
288 SR(CONTROL3);
289 SR(CONFIG3);
290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
293 SR(DEFAULT_COLOR(i));
294 SR(TRANS_COLOR(i));
295 SR(SIZE_MGR(i));
296 if (i == OMAP_DSS_CHANNEL_DIGIT)
297 continue;
298 SR(TIMING_H(i));
299 SR(TIMING_V(i));
300 SR(POL_FREQ(i));
301 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 SR(DATA_CYCLE1(i));
304 SR(DATA_CYCLE2(i));
305 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 SR(CPR_COEF_R(i));
309 SR(CPR_COEF_G(i));
310 SR(CPR_COEF_B(i));
311 }
312 }
313
314 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
315 SR(OVL_BA0(i));
316 SR(OVL_BA1(i));
317 SR(OVL_POSITION(i));
318 SR(OVL_SIZE(i));
319 SR(OVL_ATTRIBUTES(i));
320 SR(OVL_FIFO_THRESHOLD(i));
321 SR(OVL_ROW_INC(i));
322 SR(OVL_PIXEL_INC(i));
323 if (dss_has_feature(FEAT_PRELOAD))
324 SR(OVL_PRELOAD(i));
325 if (i == OMAP_DSS_GFX) {
326 SR(OVL_WINDOW_SKIP(i));
327 SR(OVL_TABLE_BA(i));
328 continue;
329 }
330 SR(OVL_FIR(i));
331 SR(OVL_PICTURE_SIZE(i));
332 SR(OVL_ACCU0(i));
333 SR(OVL_ACCU1(i));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_H(i, j));
337
338 for (j = 0; j < 8; j++)
339 SR(OVL_FIR_COEF_HV(i, j));
340
341 for (j = 0; j < 5; j++)
342 SR(OVL_CONV_COEF(i, j));
343
344 if (dss_has_feature(FEAT_FIR_COEF_V)) {
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300347 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000348
Archit Tanejac6104b82011-08-05 19:06:02 +0530349 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
350 SR(OVL_BA0_UV(i));
351 SR(OVL_BA1_UV(i));
352 SR(OVL_FIR2(i));
353 SR(OVL_ACCU2_0(i));
354 SR(OVL_ACCU2_1(i));
355
356 for (j = 0; j < 8; j++)
357 SR(OVL_FIR_COEF_H2(i, j));
358
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_HV2(i, j));
361
362 for (j = 0; j < 8; j++)
363 SR(OVL_FIR_COEF_V2(i, j));
364 }
365 if (dss_has_feature(FEAT_ATTR2))
366 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600369 if (dss_has_feature(FEAT_CORE_CLK_DIV))
370 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300371
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200372 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300373 dispc.ctx_valid = true;
374
375 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376}
377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379{
Archit Tanejac6104b82011-08-05 19:06:02 +0530380 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381
382 DSSDBG("dispc_restore_context\n");
383
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384 if (!dispc.ctx_valid)
385 return;
386
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200387 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300388
389 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
390 return;
391
392 DSSDBG("ctx_loss_count: saved %d, current %d\n",
393 dispc.ctx_loss_cnt, ctx);
394
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200395 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200396 /*RR(CONTROL);*/
397 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530399 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
400 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300401 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530402 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000403 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530404 if (dss_has_feature(FEAT_MGR_LCD3))
405 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
408 RR(DEFAULT_COLOR(i));
409 RR(TRANS_COLOR(i));
410 RR(SIZE_MGR(i));
411 if (i == OMAP_DSS_CHANNEL_DIGIT)
412 continue;
413 RR(TIMING_H(i));
414 RR(TIMING_V(i));
415 RR(POL_FREQ(i));
416 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530417
Archit Tanejac6104b82011-08-05 19:06:02 +0530418 RR(DATA_CYCLE1(i));
419 RR(DATA_CYCLE2(i));
420 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000421
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(CPR_COEF_R(i));
424 RR(CPR_COEF_G(i));
425 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300426 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
430 RR(OVL_BA0(i));
431 RR(OVL_BA1(i));
432 RR(OVL_POSITION(i));
433 RR(OVL_SIZE(i));
434 RR(OVL_ATTRIBUTES(i));
435 RR(OVL_FIFO_THRESHOLD(i));
436 RR(OVL_ROW_INC(i));
437 RR(OVL_PIXEL_INC(i));
438 if (dss_has_feature(FEAT_PRELOAD))
439 RR(OVL_PRELOAD(i));
440 if (i == OMAP_DSS_GFX) {
441 RR(OVL_WINDOW_SKIP(i));
442 RR(OVL_TABLE_BA(i));
443 continue;
444 }
445 RR(OVL_FIR(i));
446 RR(OVL_PICTURE_SIZE(i));
447 RR(OVL_ACCU0(i));
448 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Archit Tanejac6104b82011-08-05 19:06:02 +0530453 for (j = 0; j < 8; j++)
454 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (j = 0; j < 5; j++)
457 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458
Archit Tanejac6104b82011-08-05 19:06:02 +0530459 if (dss_has_feature(FEAT_FIR_COEF_V)) {
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_V(i, j));
462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
465 RR(OVL_BA0_UV(i));
466 RR(OVL_BA1_UV(i));
467 RR(OVL_FIR2(i));
468 RR(OVL_ACCU2_0(i));
469 RR(OVL_ACCU2_1(i));
470
471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_H2(i, j));
473
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_HV2(i, j));
476
477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_V2(i, j));
479 }
480 if (dss_has_feature(FEAT_ATTR2))
481 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600484 if (dss_has_feature(FEAT_CORE_CLK_DIV))
485 RR(DIVISOR);
486
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 /* enable last, because LCD & DIGIT enable are here */
488 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 if (dss_has_feature(FEAT_MGR_LCD2))
490 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530491 if (dss_has_feature(FEAT_MGR_LCD3))
492 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200493 /* clear spurious SYNC_LOST_DIGIT interrupts */
494 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
495
496 /*
497 * enable last so IRQs won't trigger before
498 * the context is fully restored
499 */
500 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300501
502 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200503}
504
505#undef SR
506#undef RR
507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508int dispc_runtime_get(void)
509{
510 int r;
511
512 DSSDBG("dispc_runtime_get\n");
513
514 r = pm_runtime_get_sync(&dispc.pdev->dev);
515 WARN_ON(r < 0);
516 return r < 0 ? r : 0;
517}
518
519void dispc_runtime_put(void)
520{
521 int r;
522
523 DSSDBG("dispc_runtime_put\n");
524
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200525 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300526 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300527}
528
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200529u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
530{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530531 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200532}
533
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200534u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
535{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200537}
538
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300539bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200540{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530541 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542}
543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300544void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000546 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530549 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000550
551 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300552 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000555
556 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300558 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559 }
560
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530561 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530563 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564}
565
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300566static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567{
Archit Taneja9b372c22011-05-06 11:45:49 +0530568 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569}
570
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Archit Taneja9b372c22011-05-06 11:45:49 +0530573 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
575
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300576static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577{
Archit Taneja9b372c22011-05-06 11:45:49 +0530578 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579}
580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300581static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530582{
583 BUG_ON(plane == OMAP_DSS_GFX);
584
585 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
586}
587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
589 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530590{
591 BUG_ON(plane == OMAP_DSS_GFX);
592
593 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
594}
595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300596static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530597{
598 BUG_ON(plane == OMAP_DSS_GFX);
599
600 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
601}
602
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530603static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
604 int fir_vinc, int five_taps,
605 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530607 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608 int i;
609
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530610 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
611 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612
613 for (i = 0; i < 8; i++) {
614 u32 h, hv;
615
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530616 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
617 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
618 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
619 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
620 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
621 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
622 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
623 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
Amber Jain0d66cbb2011-05-19 19:47:54 +0530625 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626 dispc_ovl_write_firh_reg(plane, i, h);
627 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530628 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629 dispc_ovl_write_firh2_reg(plane, i, h);
630 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530631 }
632
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633 }
634
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200635 if (five_taps) {
636 for (i = 0; i < 8; i++) {
637 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530638 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
639 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300643 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200644 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 }
646}
647
648static void _dispc_setup_color_conv_coef(void)
649{
Archit Tanejaac01c292011-08-05 19:06:03 +0530650 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 const struct color_conv_coef {
652 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
653 int full_range;
654 } ctbl_bt601_5 = {
655 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
656 };
657
658 const struct color_conv_coef *ct;
659
660#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
661
662 ct = &ctbl_bt601_5;
663
Archit Tanejaac01c292011-08-05 19:06:03 +0530664 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
665 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
666 CVAL(ct->rcr, ct->ry));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
668 CVAL(ct->gy, ct->rcb));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
670 CVAL(ct->gcb, ct->gcr));
671 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
672 CVAL(ct->bcr, ct->by));
673 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
674 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675
Archit Tanejaac01c292011-08-05 19:06:03 +0530676 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
677 11, 11);
678 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679
680#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
683
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300684static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Taneja9b372c22011-05-06 11:45:49 +0530686 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687}
688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690{
Archit Taneja9b372c22011-05-06 11:45:49 +0530691 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692}
693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530695{
696 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530700{
701 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
702}
703
Archit Tanejad79db852012-09-22 12:30:17 +0530704static void dispc_ovl_set_pos(enum omap_plane plane,
705 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200706{
Archit Tanejad79db852012-09-22 12:30:17 +0530707 u32 val;
708
709 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
710 return;
711
712 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530713
714 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200715}
716
Archit Taneja78b687f2012-09-21 14:51:49 +0530717static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
718 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530721
Archit Taneja36d87d92012-07-28 22:59:03 +0530722 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
724 else
725 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726}
727
Archit Taneja78b687f2012-09-21 14:51:49 +0530728static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
729 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
731 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732
733 BUG_ON(plane == OMAP_DSS_GFX);
734
735 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530736
Archit Taneja36d87d92012-07-28 22:59:03 +0530737 if (plane == OMAP_DSS_WB)
738 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
739 else
740 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Archit Taneja5b54ed32012-09-26 16:55:27 +0530743static void dispc_ovl_set_zorder(enum omap_plane plane,
744 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530745{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530746 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530747 return;
748
749 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
750}
751
752static void dispc_ovl_enable_zorder_planes(void)
753{
754 int i;
755
756 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
757 return;
758
759 for (i = 0; i < dss_feat_get_num_ovls(); i++)
760 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
761}
762
Archit Taneja5b54ed32012-09-26 16:55:27 +0530763static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
764 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100765{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530766 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100767 return;
768
Archit Taneja9b372c22011-05-06 11:45:49 +0530769 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100770}
771
Archit Taneja5b54ed32012-09-26 16:55:27 +0530772static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
773 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530775 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300776 int shift;
777
Archit Taneja5b54ed32012-09-26 16:55:27 +0530778 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100779 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530780
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300781 shift = shifts[plane];
782 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200783}
784
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300785static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786{
Archit Taneja9b372c22011-05-06 11:45:49 +0530787 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788}
789
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300790static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791{
Archit Taneja9b372c22011-05-06 11:45:49 +0530792 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793}
794
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300795static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200796 enum omap_color_mode color_mode)
797{
798 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530799 if (plane != OMAP_DSS_GFX) {
800 switch (color_mode) {
801 case OMAP_DSS_COLOR_NV12:
802 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530803 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530804 m = 0x1; break;
805 case OMAP_DSS_COLOR_RGBA16:
806 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530807 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530808 m = 0x4; break;
809 case OMAP_DSS_COLOR_ARGB16:
810 m = 0x5; break;
811 case OMAP_DSS_COLOR_RGB16:
812 m = 0x6; break;
813 case OMAP_DSS_COLOR_ARGB16_1555:
814 m = 0x7; break;
815 case OMAP_DSS_COLOR_RGB24U:
816 m = 0x8; break;
817 case OMAP_DSS_COLOR_RGB24P:
818 m = 0x9; break;
819 case OMAP_DSS_COLOR_YUV2:
820 m = 0xa; break;
821 case OMAP_DSS_COLOR_UYVY:
822 m = 0xb; break;
823 case OMAP_DSS_COLOR_ARGB32:
824 m = 0xc; break;
825 case OMAP_DSS_COLOR_RGBA32:
826 m = 0xd; break;
827 case OMAP_DSS_COLOR_RGBX32:
828 m = 0xe; break;
829 case OMAP_DSS_COLOR_XRGB16_1555:
830 m = 0xf; break;
831 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300832 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530833 }
834 } else {
835 switch (color_mode) {
836 case OMAP_DSS_COLOR_CLUT1:
837 m = 0x0; break;
838 case OMAP_DSS_COLOR_CLUT2:
839 m = 0x1; break;
840 case OMAP_DSS_COLOR_CLUT4:
841 m = 0x2; break;
842 case OMAP_DSS_COLOR_CLUT8:
843 m = 0x3; break;
844 case OMAP_DSS_COLOR_RGB12U:
845 m = 0x4; break;
846 case OMAP_DSS_COLOR_ARGB16:
847 m = 0x5; break;
848 case OMAP_DSS_COLOR_RGB16:
849 m = 0x6; break;
850 case OMAP_DSS_COLOR_ARGB16_1555:
851 m = 0x7; break;
852 case OMAP_DSS_COLOR_RGB24U:
853 m = 0x8; break;
854 case OMAP_DSS_COLOR_RGB24P:
855 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530856 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530857 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530858 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530859 m = 0xb; break;
860 case OMAP_DSS_COLOR_ARGB32:
861 m = 0xc; break;
862 case OMAP_DSS_COLOR_RGBA32:
863 m = 0xd; break;
864 case OMAP_DSS_COLOR_RGBX32:
865 m = 0xe; break;
866 case OMAP_DSS_COLOR_XRGB16_1555:
867 m = 0xf; break;
868 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300869 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530870 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200871 }
872
Archit Taneja9b372c22011-05-06 11:45:49 +0530873 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200874}
875
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530876static void dispc_ovl_configure_burst_type(enum omap_plane plane,
877 enum omap_dss_rotation_type rotation_type)
878{
879 if (dss_has_feature(FEAT_BURST_2D) == 0)
880 return;
881
882 if (rotation_type == OMAP_DSS_ROT_TILER)
883 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
884 else
885 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
886}
887
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300888void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889{
890 int shift;
891 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000892 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893
894 switch (plane) {
895 case OMAP_DSS_GFX:
896 shift = 8;
897 break;
898 case OMAP_DSS_VIDEO1:
899 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530900 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200901 shift = 16;
902 break;
903 default:
904 BUG();
905 return;
906 }
907
Archit Taneja9b372c22011-05-06 11:45:49 +0530908 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000909 if (dss_has_feature(FEAT_MGR_LCD2)) {
910 switch (channel) {
911 case OMAP_DSS_CHANNEL_LCD:
912 chan = 0;
913 chan2 = 0;
914 break;
915 case OMAP_DSS_CHANNEL_DIGIT:
916 chan = 1;
917 chan2 = 0;
918 break;
919 case OMAP_DSS_CHANNEL_LCD2:
920 chan = 0;
921 chan2 = 1;
922 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530923 case OMAP_DSS_CHANNEL_LCD3:
924 if (dss_has_feature(FEAT_MGR_LCD3)) {
925 chan = 0;
926 chan2 = 2;
927 } else {
928 BUG();
929 return;
930 }
931 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000932 default:
933 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300934 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000935 }
936
937 val = FLD_MOD(val, chan, shift, shift);
938 val = FLD_MOD(val, chan2, 31, 30);
939 } else {
940 val = FLD_MOD(val, channel, shift, shift);
941 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530942 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200943}
944
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200945static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
946{
947 int shift;
948 u32 val;
949 enum omap_channel channel;
950
951 switch (plane) {
952 case OMAP_DSS_GFX:
953 shift = 8;
954 break;
955 case OMAP_DSS_VIDEO1:
956 case OMAP_DSS_VIDEO2:
957 case OMAP_DSS_VIDEO3:
958 shift = 16;
959 break;
960 default:
961 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300962 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200963 }
964
965 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
966
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530967 if (dss_has_feature(FEAT_MGR_LCD3)) {
968 if (FLD_GET(val, 31, 30) == 0)
969 channel = FLD_GET(val, shift, shift);
970 else if (FLD_GET(val, 31, 30) == 1)
971 channel = OMAP_DSS_CHANNEL_LCD2;
972 else
973 channel = OMAP_DSS_CHANNEL_LCD3;
974 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200975 if (FLD_GET(val, 31, 30) == 0)
976 channel = FLD_GET(val, shift, shift);
977 else
978 channel = OMAP_DSS_CHANNEL_LCD2;
979 } else {
980 channel = FLD_GET(val, shift, shift);
981 }
982
983 return channel;
984}
985
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300986static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987 enum omap_burst_size burst_size)
988{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530989 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200990 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200991
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300992 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300993 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994}
995
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300996static void dispc_configure_burst_sizes(void)
997{
998 int i;
999 const int burst_size = BURST_SIZE_X8;
1000
1001 /* Configure burst size always to maximum size */
1002 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001003 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001004}
1005
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001006static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001007{
1008 unsigned unit = dss_feat_get_burst_size_unit();
1009 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1010 return unit * 8;
1011}
1012
Mythri P Kd3862612011-03-11 18:02:49 +05301013void dispc_enable_gamma_table(bool enable)
1014{
1015 /*
1016 * This is partially implemented to support only disabling of
1017 * the gamma table.
1018 */
1019 if (enable) {
1020 DSSWARN("Gamma table enabling for TV not yet supported");
1021 return;
1022 }
1023
1024 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1025}
1026
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001027static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001028{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301029 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001030 return;
1031
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301032 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001033}
1034
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001035static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001036 struct omap_dss_cpr_coefs *coefs)
1037{
1038 u32 coef_r, coef_g, coef_b;
1039
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301040 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001041 return;
1042
1043 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1044 FLD_VAL(coefs->rb, 9, 0);
1045 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1046 FLD_VAL(coefs->gb, 9, 0);
1047 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1048 FLD_VAL(coefs->bb, 9, 0);
1049
1050 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1051 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1052 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1053}
1054
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001055static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001056{
1057 u32 val;
1058
1059 BUG_ON(plane == OMAP_DSS_GFX);
1060
Archit Taneja9b372c22011-05-06 11:45:49 +05301061 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301063 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001064}
1065
Archit Tanejad79db852012-09-22 12:30:17 +05301066static void dispc_ovl_enable_replication(enum omap_plane plane,
1067 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001068{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301069 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001070 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071
Archit Tanejad79db852012-09-22 12:30:17 +05301072 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1073 return;
1074
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001075 shift = shifts[plane];
1076 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077}
1078
Archit Taneja8f366162012-04-16 12:53:44 +05301079static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301080 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081{
1082 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301083
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301085 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001086}
1087
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001088static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001089{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001090 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001091 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301092 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001093 u32 unit;
1094
1095 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001096
Archit Tanejaa0acb552010-09-15 19:20:00 +05301097 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001099 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1100 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001101 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001102 dispc.fifo_size[fifo] = size;
1103
1104 /*
1105 * By default fifos are mapped directly to overlays, fifo 0 to
1106 * ovl 0, fifo 1 to ovl 1, etc.
1107 */
1108 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001110
1111 /*
1112 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1113 * causes problems with certain use cases, like using the tiler in 2D
1114 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1115 * giving GFX plane a larger fifo. WB but should work fine with a
1116 * smaller fifo.
1117 */
1118 if (dispc.feat->gfx_fifo_workaround) {
1119 u32 v;
1120
1121 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1122
1123 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1124 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1125 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1126 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1127
1128 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1129
1130 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1131 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1132 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001135static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001137 int fifo;
1138 u32 size = 0;
1139
1140 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1141 if (dispc.fifo_assignment[fifo] == plane)
1142 size += dispc.fifo_size[fifo];
1143 }
1144
1145 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146}
1147
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001148void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301150 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001151 u32 unit;
1152
1153 unit = dss_feat_get_buffer_size_unit();
1154
1155 WARN_ON(low % unit != 0);
1156 WARN_ON(high % unit != 0);
1157
1158 low /= unit;
1159 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301160
Archit Taneja9b372c22011-05-06 11:45:49 +05301161 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1162 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1163
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001164 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001165 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301166 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001167 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301168 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001169 hi_start, hi_end) * unit,
1170 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171
Archit Taneja9b372c22011-05-06 11:45:49 +05301172 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301173 FLD_VAL(high, hi_start, hi_end) |
1174 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001175}
1176
1177void dispc_enable_fifomerge(bool enable)
1178{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001179 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1180 WARN_ON(enable);
1181 return;
1182 }
1183
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001184 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1185 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186}
1187
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001188void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001189 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1190 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001191{
1192 /*
1193 * All sizes are in bytes. Both the buffer and burst are made of
1194 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1195 */
1196
1197 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001198 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1199 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001200
1201 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001202 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001203
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001204 if (use_fifomerge) {
1205 total_fifo_size = 0;
1206 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1207 total_fifo_size += dispc_ovl_get_fifo_size(i);
1208 } else {
1209 total_fifo_size = ovl_fifo_size;
1210 }
1211
1212 /*
1213 * We use the same low threshold for both fifomerge and non-fifomerge
1214 * cases, but for fifomerge we calculate the high threshold using the
1215 * combined fifo size
1216 */
1217
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001218 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001219 *fifo_low = ovl_fifo_size - burst_size * 2;
1220 *fifo_high = total_fifo_size - burst_size;
1221 } else {
1222 *fifo_low = ovl_fifo_size - burst_size;
1223 *fifo_high = total_fifo_size - buf_unit;
1224 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001225}
1226
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001227static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301228 int hinc, int vinc,
1229 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001230{
1231 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232
Amber Jain0d66cbb2011-05-19 19:47:54 +05301233 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1234 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301235
Amber Jain0d66cbb2011-05-19 19:47:54 +05301236 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1237 &hinc_start, &hinc_end);
1238 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1239 &vinc_start, &vinc_end);
1240 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1241 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301242
Amber Jain0d66cbb2011-05-19 19:47:54 +05301243 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1244 } else {
1245 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1246 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1247 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248}
1249
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001250static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251{
1252 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301253 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001254
Archit Taneja87a74842011-03-02 11:19:50 +05301255 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1256 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1257
1258 val = FLD_VAL(vaccu, vert_start, vert_end) |
1259 FLD_VAL(haccu, hor_start, hor_end);
1260
Archit Taneja9b372c22011-05-06 11:45:49 +05301261 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001262}
1263
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001264static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001265{
1266 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301267 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001268
Archit Taneja87a74842011-03-02 11:19:50 +05301269 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1270 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1271
1272 val = FLD_VAL(vaccu, vert_start, vert_end) |
1273 FLD_VAL(haccu, hor_start, hor_end);
1274
Archit Taneja9b372c22011-05-06 11:45:49 +05301275 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001276}
1277
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001278static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1279 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301280{
1281 u32 val;
1282
1283 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1284 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1285}
1286
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001287static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1288 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301289{
1290 u32 val;
1291
1292 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1293 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1294}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001296static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297 u16 orig_width, u16 orig_height,
1298 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301299 bool five_taps, u8 rotation,
1300 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001301{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301302 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303
Amber Jained14a3c2011-05-19 19:47:51 +05301304 fir_hinc = 1024 * orig_width / out_width;
1305 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301307 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1308 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001309 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301310}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301312static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1313 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1314 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1315{
1316 int h_accu2_0, h_accu2_1;
1317 int v_accu2_0, v_accu2_1;
1318 int chroma_hinc, chroma_vinc;
1319 int idx;
1320
1321 struct accu {
1322 s8 h0_m, h0_n;
1323 s8 h1_m, h1_n;
1324 s8 v0_m, v0_n;
1325 s8 v1_m, v1_n;
1326 };
1327
1328 const struct accu *accu_table;
1329 const struct accu *accu_val;
1330
1331 static const struct accu accu_nv12[4] = {
1332 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1333 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1334 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1335 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1336 };
1337
1338 static const struct accu accu_nv12_ilace[4] = {
1339 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1340 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1341 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1342 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1343 };
1344
1345 static const struct accu accu_yuv[4] = {
1346 { 0, 1, 0, 1, 0, 1, 0, 1 },
1347 { 0, 1, 0, 1, 0, 1, 0, 1 },
1348 { -1, 1, 0, 1, 0, 1, 0, 1 },
1349 { 0, 1, 0, 1, -1, 1, 0, 1 },
1350 };
1351
1352 switch (rotation) {
1353 case OMAP_DSS_ROT_0:
1354 idx = 0;
1355 break;
1356 case OMAP_DSS_ROT_90:
1357 idx = 1;
1358 break;
1359 case OMAP_DSS_ROT_180:
1360 idx = 2;
1361 break;
1362 case OMAP_DSS_ROT_270:
1363 idx = 3;
1364 break;
1365 default:
1366 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001367 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301368 }
1369
1370 switch (color_mode) {
1371 case OMAP_DSS_COLOR_NV12:
1372 if (ilace)
1373 accu_table = accu_nv12_ilace;
1374 else
1375 accu_table = accu_nv12;
1376 break;
1377 case OMAP_DSS_COLOR_YUV2:
1378 case OMAP_DSS_COLOR_UYVY:
1379 accu_table = accu_yuv;
1380 break;
1381 default:
1382 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001383 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301384 }
1385
1386 accu_val = &accu_table[idx];
1387
1388 chroma_hinc = 1024 * orig_width / out_width;
1389 chroma_vinc = 1024 * orig_height / out_height;
1390
1391 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1392 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1393 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1394 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1395
1396 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1397 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1398}
1399
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001400static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301401 u16 orig_width, u16 orig_height,
1402 u16 out_width, u16 out_height,
1403 bool ilace, bool five_taps,
1404 bool fieldmode, enum omap_color_mode color_mode,
1405 u8 rotation)
1406{
1407 int accu0 = 0;
1408 int accu1 = 0;
1409 u32 l;
1410
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001411 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301412 out_width, out_height, five_taps,
1413 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301414 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001415
Archit Taneja87a74842011-03-02 11:19:50 +05301416 /* RESIZEENABLE and VERTICALTAPS */
1417 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301418 l |= (orig_width != out_width) ? (1 << 5) : 0;
1419 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001420 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301421
1422 /* VRESIZECONF and HRESIZECONF */
1423 if (dss_has_feature(FEAT_RESIZECONF)) {
1424 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301425 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1426 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301427 }
1428
1429 /* LINEBUFFERSPLIT */
1430 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1431 l &= ~(0x1 << 22);
1432 l |= five_taps ? (1 << 22) : 0;
1433 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001434
Archit Taneja9b372c22011-05-06 11:45:49 +05301435 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001436
1437 /*
1438 * field 0 = even field = bottom field
1439 * field 1 = odd field = top field
1440 */
1441 if (ilace && !fieldmode) {
1442 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301443 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444 if (accu0 >= 1024/2) {
1445 accu1 = 1024/2;
1446 accu0 -= accu1;
1447 }
1448 }
1449
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001450 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1451 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001452}
1453
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001454static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301455 u16 orig_width, u16 orig_height,
1456 u16 out_width, u16 out_height,
1457 bool ilace, bool five_taps,
1458 bool fieldmode, enum omap_color_mode color_mode,
1459 u8 rotation)
1460{
1461 int scale_x = out_width != orig_width;
1462 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301463 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301464
1465 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1466 return;
1467 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1468 color_mode != OMAP_DSS_COLOR_UYVY &&
1469 color_mode != OMAP_DSS_COLOR_NV12)) {
1470 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301471 if (plane != OMAP_DSS_WB)
1472 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301473 return;
1474 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001475
1476 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1477 out_height, ilace, color_mode, rotation);
1478
Amber Jain0d66cbb2011-05-19 19:47:54 +05301479 switch (color_mode) {
1480 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301481 if (chroma_upscale) {
1482 /* UV is subsampled by 2 horizontally and vertically */
1483 orig_height >>= 1;
1484 orig_width >>= 1;
1485 } else {
1486 /* UV is downsampled by 2 horizontally and vertically */
1487 orig_height <<= 1;
1488 orig_width <<= 1;
1489 }
1490
Amber Jain0d66cbb2011-05-19 19:47:54 +05301491 break;
1492 case OMAP_DSS_COLOR_YUV2:
1493 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301494 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301495 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301496 rotation == OMAP_DSS_ROT_180) {
1497 if (chroma_upscale)
1498 /* UV is subsampled by 2 horizontally */
1499 orig_width >>= 1;
1500 else
1501 /* UV is downsampled by 2 horizontally */
1502 orig_width <<= 1;
1503 }
1504
Amber Jain0d66cbb2011-05-19 19:47:54 +05301505 /* must use FIR for YUV422 if rotated */
1506 if (rotation != OMAP_DSS_ROT_0)
1507 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301508
Amber Jain0d66cbb2011-05-19 19:47:54 +05301509 break;
1510 default:
1511 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001512 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301513 }
1514
1515 if (out_width != orig_width)
1516 scale_x = true;
1517 if (out_height != orig_height)
1518 scale_y = true;
1519
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001520 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301521 out_width, out_height, five_taps,
1522 rotation, DISPC_COLOR_COMPONENT_UV);
1523
Archit Taneja2a5561b2012-07-16 16:37:45 +05301524 if (plane != OMAP_DSS_WB)
1525 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1526 (scale_x || scale_y) ? 1 : 0, 8, 8);
1527
Amber Jain0d66cbb2011-05-19 19:47:54 +05301528 /* set H scaling */
1529 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1530 /* set V scaling */
1531 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301532}
1533
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001534static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301535 u16 orig_width, u16 orig_height,
1536 u16 out_width, u16 out_height,
1537 bool ilace, bool five_taps,
1538 bool fieldmode, enum omap_color_mode color_mode,
1539 u8 rotation)
1540{
1541 BUG_ON(plane == OMAP_DSS_GFX);
1542
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001543 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301544 orig_width, orig_height,
1545 out_width, out_height,
1546 ilace, five_taps,
1547 fieldmode, color_mode,
1548 rotation);
1549
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001550 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301551 orig_width, orig_height,
1552 out_width, out_height,
1553 ilace, five_taps,
1554 fieldmode, color_mode,
1555 rotation);
1556}
1557
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001558static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001559 bool mirroring, enum omap_color_mode color_mode)
1560{
Archit Taneja87a74842011-03-02 11:19:50 +05301561 bool row_repeat = false;
1562 int vidrot = 0;
1563
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001564 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1565 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001566
1567 if (mirroring) {
1568 switch (rotation) {
1569 case OMAP_DSS_ROT_0:
1570 vidrot = 2;
1571 break;
1572 case OMAP_DSS_ROT_90:
1573 vidrot = 1;
1574 break;
1575 case OMAP_DSS_ROT_180:
1576 vidrot = 0;
1577 break;
1578 case OMAP_DSS_ROT_270:
1579 vidrot = 3;
1580 break;
1581 }
1582 } else {
1583 switch (rotation) {
1584 case OMAP_DSS_ROT_0:
1585 vidrot = 0;
1586 break;
1587 case OMAP_DSS_ROT_90:
1588 vidrot = 1;
1589 break;
1590 case OMAP_DSS_ROT_180:
1591 vidrot = 2;
1592 break;
1593 case OMAP_DSS_ROT_270:
1594 vidrot = 3;
1595 break;
1596 }
1597 }
1598
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001599 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301600 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001601 else
Archit Taneja87a74842011-03-02 11:19:50 +05301602 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603 }
Archit Taneja87a74842011-03-02 11:19:50 +05301604
Archit Taneja9b372c22011-05-06 11:45:49 +05301605 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301606 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301607 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1608 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001609}
1610
1611static int color_mode_to_bpp(enum omap_color_mode color_mode)
1612{
1613 switch (color_mode) {
1614 case OMAP_DSS_COLOR_CLUT1:
1615 return 1;
1616 case OMAP_DSS_COLOR_CLUT2:
1617 return 2;
1618 case OMAP_DSS_COLOR_CLUT4:
1619 return 4;
1620 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301621 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001622 return 8;
1623 case OMAP_DSS_COLOR_RGB12U:
1624 case OMAP_DSS_COLOR_RGB16:
1625 case OMAP_DSS_COLOR_ARGB16:
1626 case OMAP_DSS_COLOR_YUV2:
1627 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301628 case OMAP_DSS_COLOR_RGBA16:
1629 case OMAP_DSS_COLOR_RGBX16:
1630 case OMAP_DSS_COLOR_ARGB16_1555:
1631 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001632 return 16;
1633 case OMAP_DSS_COLOR_RGB24P:
1634 return 24;
1635 case OMAP_DSS_COLOR_RGB24U:
1636 case OMAP_DSS_COLOR_ARGB32:
1637 case OMAP_DSS_COLOR_RGBA32:
1638 case OMAP_DSS_COLOR_RGBX32:
1639 return 32;
1640 default:
1641 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001642 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001643 }
1644}
1645
1646static s32 pixinc(int pixels, u8 ps)
1647{
1648 if (pixels == 1)
1649 return 1;
1650 else if (pixels > 1)
1651 return 1 + (pixels - 1) * ps;
1652 else if (pixels < 0)
1653 return 1 - (-pixels + 1) * ps;
1654 else
1655 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001656 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001657}
1658
1659static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1660 u16 screen_width,
1661 u16 width, u16 height,
1662 enum omap_color_mode color_mode, bool fieldmode,
1663 unsigned int field_offset,
1664 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301665 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001666{
1667 u8 ps;
1668
1669 /* FIXME CLUT formats */
1670 switch (color_mode) {
1671 case OMAP_DSS_COLOR_CLUT1:
1672 case OMAP_DSS_COLOR_CLUT2:
1673 case OMAP_DSS_COLOR_CLUT4:
1674 case OMAP_DSS_COLOR_CLUT8:
1675 BUG();
1676 return;
1677 case OMAP_DSS_COLOR_YUV2:
1678 case OMAP_DSS_COLOR_UYVY:
1679 ps = 4;
1680 break;
1681 default:
1682 ps = color_mode_to_bpp(color_mode) / 8;
1683 break;
1684 }
1685
1686 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1687 width, height);
1688
1689 /*
1690 * field 0 = even field = bottom field
1691 * field 1 = odd field = top field
1692 */
1693 switch (rotation + mirror * 4) {
1694 case OMAP_DSS_ROT_0:
1695 case OMAP_DSS_ROT_180:
1696 /*
1697 * If the pixel format is YUV or UYVY divide the width
1698 * of the image by 2 for 0 and 180 degree rotation.
1699 */
1700 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1701 color_mode == OMAP_DSS_COLOR_UYVY)
1702 width = width >> 1;
1703 case OMAP_DSS_ROT_90:
1704 case OMAP_DSS_ROT_270:
1705 *offset1 = 0;
1706 if (field_offset)
1707 *offset0 = field_offset * screen_width * ps;
1708 else
1709 *offset0 = 0;
1710
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301711 *row_inc = pixinc(1 +
1712 (y_predecim * screen_width - x_predecim * width) +
1713 (fieldmode ? screen_width : 0), ps);
1714 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001715 break;
1716
1717 case OMAP_DSS_ROT_0 + 4:
1718 case OMAP_DSS_ROT_180 + 4:
1719 /* If the pixel format is YUV or UYVY divide the width
1720 * of the image by 2 for 0 degree and 180 degree
1721 */
1722 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1723 color_mode == OMAP_DSS_COLOR_UYVY)
1724 width = width >> 1;
1725 case OMAP_DSS_ROT_90 + 4:
1726 case OMAP_DSS_ROT_270 + 4:
1727 *offset1 = 0;
1728 if (field_offset)
1729 *offset0 = field_offset * screen_width * ps;
1730 else
1731 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301732 *row_inc = pixinc(1 -
1733 (y_predecim * screen_width + x_predecim * width) -
1734 (fieldmode ? screen_width : 0), ps);
1735 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001736 break;
1737
1738 default:
1739 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001740 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001741 }
1742}
1743
1744static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1745 u16 screen_width,
1746 u16 width, u16 height,
1747 enum omap_color_mode color_mode, bool fieldmode,
1748 unsigned int field_offset,
1749 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301750 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001751{
1752 u8 ps;
1753 u16 fbw, fbh;
1754
1755 /* FIXME CLUT formats */
1756 switch (color_mode) {
1757 case OMAP_DSS_COLOR_CLUT1:
1758 case OMAP_DSS_COLOR_CLUT2:
1759 case OMAP_DSS_COLOR_CLUT4:
1760 case OMAP_DSS_COLOR_CLUT8:
1761 BUG();
1762 return;
1763 default:
1764 ps = color_mode_to_bpp(color_mode) / 8;
1765 break;
1766 }
1767
1768 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1769 width, height);
1770
1771 /* width & height are overlay sizes, convert to fb sizes */
1772
1773 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1774 fbw = width;
1775 fbh = height;
1776 } else {
1777 fbw = height;
1778 fbh = width;
1779 }
1780
1781 /*
1782 * field 0 = even field = bottom field
1783 * field 1 = odd field = top field
1784 */
1785 switch (rotation + mirror * 4) {
1786 case OMAP_DSS_ROT_0:
1787 *offset1 = 0;
1788 if (field_offset)
1789 *offset0 = *offset1 + field_offset * screen_width * ps;
1790 else
1791 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301792 *row_inc = pixinc(1 +
1793 (y_predecim * screen_width - fbw * x_predecim) +
1794 (fieldmode ? screen_width : 0), ps);
1795 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1796 color_mode == OMAP_DSS_COLOR_UYVY)
1797 *pix_inc = pixinc(x_predecim, 2 * ps);
1798 else
1799 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001800 break;
1801 case OMAP_DSS_ROT_90:
1802 *offset1 = screen_width * (fbh - 1) * ps;
1803 if (field_offset)
1804 *offset0 = *offset1 + field_offset * ps;
1805 else
1806 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301807 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1808 y_predecim + (fieldmode ? 1 : 0), ps);
1809 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001810 break;
1811 case OMAP_DSS_ROT_180:
1812 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1813 if (field_offset)
1814 *offset0 = *offset1 - field_offset * screen_width * ps;
1815 else
1816 *offset0 = *offset1;
1817 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301818 (y_predecim * screen_width - fbw * x_predecim) -
1819 (fieldmode ? screen_width : 0), ps);
1820 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1821 color_mode == OMAP_DSS_COLOR_UYVY)
1822 *pix_inc = pixinc(-x_predecim, 2 * ps);
1823 else
1824 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001825 break;
1826 case OMAP_DSS_ROT_270:
1827 *offset1 = (fbw - 1) * ps;
1828 if (field_offset)
1829 *offset0 = *offset1 - field_offset * ps;
1830 else
1831 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301832 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1833 y_predecim - (fieldmode ? 1 : 0), ps);
1834 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001835 break;
1836
1837 /* mirroring */
1838 case OMAP_DSS_ROT_0 + 4:
1839 *offset1 = (fbw - 1) * ps;
1840 if (field_offset)
1841 *offset0 = *offset1 + field_offset * screen_width * ps;
1842 else
1843 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301844 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001845 (fieldmode ? screen_width : 0),
1846 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301847 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1848 color_mode == OMAP_DSS_COLOR_UYVY)
1849 *pix_inc = pixinc(-x_predecim, 2 * ps);
1850 else
1851 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852 break;
1853
1854 case OMAP_DSS_ROT_90 + 4:
1855 *offset1 = 0;
1856 if (field_offset)
1857 *offset0 = *offset1 + field_offset * ps;
1858 else
1859 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301860 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1861 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001862 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301863 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001864 break;
1865
1866 case OMAP_DSS_ROT_180 + 4:
1867 *offset1 = screen_width * (fbh - 1) * ps;
1868 if (field_offset)
1869 *offset0 = *offset1 - field_offset * screen_width * ps;
1870 else
1871 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301872 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873 (fieldmode ? screen_width : 0),
1874 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301875 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1876 color_mode == OMAP_DSS_COLOR_UYVY)
1877 *pix_inc = pixinc(x_predecim, 2 * ps);
1878 else
1879 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001880 break;
1881
1882 case OMAP_DSS_ROT_270 + 4:
1883 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1884 if (field_offset)
1885 *offset0 = *offset1 - field_offset * ps;
1886 else
1887 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301888 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1889 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001890 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301891 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001892 break;
1893
1894 default:
1895 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001896 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001897 }
1898}
1899
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301900static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1901 enum omap_color_mode color_mode, bool fieldmode,
1902 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1903 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1904{
1905 u8 ps;
1906
1907 switch (color_mode) {
1908 case OMAP_DSS_COLOR_CLUT1:
1909 case OMAP_DSS_COLOR_CLUT2:
1910 case OMAP_DSS_COLOR_CLUT4:
1911 case OMAP_DSS_COLOR_CLUT8:
1912 BUG();
1913 return;
1914 default:
1915 ps = color_mode_to_bpp(color_mode) / 8;
1916 break;
1917 }
1918
1919 DSSDBG("scrw %d, width %d\n", screen_width, width);
1920
1921 /*
1922 * field 0 = even field = bottom field
1923 * field 1 = odd field = top field
1924 */
1925 *offset1 = 0;
1926 if (field_offset)
1927 *offset0 = *offset1 + field_offset * screen_width * ps;
1928 else
1929 *offset0 = *offset1;
1930 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1931 (fieldmode ? screen_width : 0), ps);
1932 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1933 color_mode == OMAP_DSS_COLOR_UYVY)
1934 *pix_inc = pixinc(x_predecim, 2 * ps);
1935 else
1936 *pix_inc = pixinc(x_predecim, ps);
1937}
1938
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301939/*
1940 * This function is used to avoid synclosts in OMAP3, because of some
1941 * undocumented horizontal position and timing related limitations.
1942 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301943static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301944 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301945 u16 width, u16 height, u16 out_width, u16 out_height)
1946{
1947 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301948 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301949 static const u8 limits[3] = { 8, 10, 20 };
1950 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301951 unsigned long pclk = dispc_plane_pclk_rate(plane);
1952 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301953 int i;
1954
Archit Taneja81ab95b2012-05-08 15:53:20 +05301955 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301956
1957 i = 0;
1958 if (out_height < height)
1959 i++;
1960 if (out_width < width)
1961 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301962 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301963 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1964 if (blank <= limits[i])
1965 return -EINVAL;
1966
1967 /*
1968 * Pixel data should be prepared before visible display point starts.
1969 * So, atleast DS-2 lines must have already been fetched by DISPC
1970 * during nonactive - pos_x period.
1971 */
1972 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1973 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1974 val, max(0, DS - 2) * width);
1975 if (val < max(0, DS - 2) * width)
1976 return -EINVAL;
1977
1978 /*
1979 * All lines need to be refilled during the nonactive period of which
1980 * only one line can be loaded during the active period. So, atleast
1981 * DS - 1 lines should be loaded during nonactive period.
1982 */
1983 val = div_u64((u64)nonactive * lclk, pclk);
1984 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1985 val, max(0, DS - 1) * width);
1986 if (val < max(0, DS - 1) * width)
1987 return -EINVAL;
1988
1989 return 0;
1990}
1991
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301992static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301993 const struct omap_video_timings *mgr_timings, u16 width,
1994 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001995 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001996{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301997 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301998 u64 tmp;
1999 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302001 if (height <= out_height && width <= out_width)
2002 return (unsigned long) pclk;
2003
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002004 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302005 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002006
2007 tmp = pclk * height * out_width;
2008 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302009 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002010
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002011 if (height > 2 * out_height) {
2012 if (ppl == out_width)
2013 return 0;
2014
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002015 tmp = pclk * (height - 2 * out_height) * out_width;
2016 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302017 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002018 }
2019 }
2020
2021 if (width > out_width) {
2022 tmp = pclk * width;
2023 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302024 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025
2026 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302027 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002028 }
2029
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302030 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002031}
2032
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302033static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302034 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302035{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302036 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302037
2038 if (height > out_height && width > out_width)
2039 return pclk * 4;
2040 else
2041 return pclk * 2;
2042}
2043
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302044static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302045 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046{
2047 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302048 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049
2050 /*
2051 * FIXME how to determine the 'A' factor
2052 * for the no downscaling case ?
2053 */
2054
2055 if (width > 3 * out_width)
2056 hf = 4;
2057 else if (width > 2 * out_width)
2058 hf = 3;
2059 else if (width > out_width)
2060 hf = 2;
2061 else
2062 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063 if (height > out_height)
2064 vf = 2;
2065 else
2066 vf = 1;
2067
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302068 return pclk * vf * hf;
2069}
2070
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302071static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302072 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302073{
Archit Taneja8ba85302012-09-26 17:00:37 +05302074 unsigned long pclk;
2075
2076 /*
2077 * If the overlay/writeback is in mem to mem mode, there are no
2078 * downscaling limitations with respect to pixel clock, return 1 as
2079 * required core clock to represent that we have sufficient enough
2080 * core clock to do maximum downscaling
2081 */
2082 if (mem_to_mem)
2083 return 1;
2084
2085 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302086
2087 if (width > out_width)
2088 return DIV_ROUND_UP(pclk, out_width) * width;
2089 else
2090 return pclk;
2091}
2092
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302093static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302094 const struct omap_video_timings *mgr_timings,
2095 u16 width, u16 height, u16 out_width, u16 out_height,
2096 enum omap_color_mode color_mode, bool *five_taps,
2097 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302098 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302099{
2100 int error;
2101 u16 in_width, in_height;
2102 int min_factor = min(*decim_x, *decim_y);
2103 const int maxsinglelinewidth =
2104 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302105
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302106 *five_taps = false;
2107
2108 do {
2109 in_height = DIV_ROUND_UP(height, *decim_y);
2110 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302111 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302112 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302113 error = (in_width > maxsinglelinewidth || !*core_clk ||
2114 *core_clk > dispc_core_clk_rate());
2115 if (error) {
2116 if (*decim_x == *decim_y) {
2117 *decim_x = min_factor;
2118 ++*decim_y;
2119 } else {
2120 swap(*decim_x, *decim_y);
2121 if (*decim_x < *decim_y)
2122 ++*decim_x;
2123 }
2124 }
2125 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2126
2127 if (in_width > maxsinglelinewidth) {
2128 DSSERR("Cannot scale max input width exceeded");
2129 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302130 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302131 return 0;
2132}
2133
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302134static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302135 const struct omap_video_timings *mgr_timings,
2136 u16 width, u16 height, u16 out_width, u16 out_height,
2137 enum omap_color_mode color_mode, bool *five_taps,
2138 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302139 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302140{
2141 int error;
2142 u16 in_width, in_height;
2143 int min_factor = min(*decim_x, *decim_y);
2144 const int maxsinglelinewidth =
2145 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2146
2147 do {
2148 in_height = DIV_ROUND_UP(height, *decim_y);
2149 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302150 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302151 in_width, in_height, out_width, out_height, color_mode);
2152
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302153 error = check_horiz_timing_omap3(plane, mgr_timings,
2154 pos_x, in_width, in_height, out_width,
2155 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302156
2157 if (in_width > maxsinglelinewidth)
2158 if (in_height > out_height &&
2159 in_height < out_height * 2)
2160 *five_taps = false;
2161 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302162 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302163 in_height, out_width, out_height,
2164 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302165
2166 error = (error || in_width > maxsinglelinewidth * 2 ||
2167 (in_width > maxsinglelinewidth && *five_taps) ||
2168 !*core_clk || *core_clk > dispc_core_clk_rate());
2169 if (error) {
2170 if (*decim_x == *decim_y) {
2171 *decim_x = min_factor;
2172 ++*decim_y;
2173 } else {
2174 swap(*decim_x, *decim_y);
2175 if (*decim_x < *decim_y)
2176 ++*decim_x;
2177 }
2178 }
2179 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2180
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302181 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302182 out_width, out_height)){
2183 DSSERR("horizontal timing too tight\n");
2184 return -EINVAL;
2185 }
2186
2187 if (in_width > (maxsinglelinewidth * 2)) {
2188 DSSERR("Cannot setup scaling");
2189 DSSERR("width exceeds maximum width possible");
2190 return -EINVAL;
2191 }
2192
2193 if (in_width > maxsinglelinewidth && *five_taps) {
2194 DSSERR("cannot setup scaling with five taps");
2195 return -EINVAL;
2196 }
2197 return 0;
2198}
2199
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302200static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302201 const struct omap_video_timings *mgr_timings,
2202 u16 width, u16 height, u16 out_width, u16 out_height,
2203 enum omap_color_mode color_mode, bool *five_taps,
2204 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302205 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302206{
2207 u16 in_width, in_width_max;
2208 int decim_x_min = *decim_x;
2209 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2210 const int maxsinglelinewidth =
2211 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302212 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja8ba85302012-09-26 17:00:37 +05302213 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302214
Archit Taneja8ba85302012-09-26 17:00:37 +05302215 if (mem_to_mem)
2216 in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
2217 else
2218 in_width_max = dispc_core_clk_rate() /
2219 DIV_ROUND_UP(pclk, out_width);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302220
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221 *decim_x = DIV_ROUND_UP(width, in_width_max);
2222
2223 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2224 if (*decim_x > *x_predecim)
2225 return -EINVAL;
2226
2227 do {
2228 in_width = DIV_ROUND_UP(width, *decim_x);
2229 } while (*decim_x <= *x_predecim &&
2230 in_width > maxsinglelinewidth && ++*decim_x);
2231
2232 if (in_width > maxsinglelinewidth) {
2233 DSSERR("Cannot scale width exceeds max line width");
2234 return -EINVAL;
2235 }
2236
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302237 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302238 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302239 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002240}
2241
Archit Taneja79ad75f2011-09-08 13:15:11 +05302242static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302243 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302244 const struct omap_video_timings *mgr_timings,
2245 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302246 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302247 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302248 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302249{
Archit Taneja0373cac2011-09-08 13:25:17 +05302250 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302251 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302252 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302253 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302254
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002255 if (width == out_width && height == out_height)
2256 return 0;
2257
Archit Taneja5b54ed32012-09-26 16:55:27 +05302258 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002259 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302260
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302261 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302262 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2263 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302264
2265 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2266 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2267 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2268 color_mode == OMAP_DSS_COLOR_CLUT8) {
2269 *x_predecim = 1;
2270 *y_predecim = 1;
2271 *five_taps = false;
2272 return 0;
2273 }
2274
2275 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2276 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2277
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302278 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302279 return -EINVAL;
2280
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302281 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302282 return -EINVAL;
2283
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302284 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2285 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302286 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2287 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302288 if (ret)
2289 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302290
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302291 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2292 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302293
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302294 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302295 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302296 "required core clk rate = %lu Hz, "
2297 "current core clk rate = %lu Hz\n",
2298 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302299 return -EINVAL;
2300 }
2301
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302302 *x_predecim = decim_x;
2303 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302304 return 0;
2305}
2306
Archit Taneja84a880f2012-09-26 16:57:37 +05302307static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302308 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2309 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2310 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2311 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2312 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302313 bool replication, const struct omap_video_timings *mgr_timings,
2314 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002315{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302316 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002317 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302318 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002319 unsigned offset0, offset1;
2320 s32 row_inc;
2321 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302322 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002323 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302324 u16 in_height = height;
2325 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302326 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302327 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002328
Archit Taneja84a880f2012-09-26 16:57:37 +05302329 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002330 return -EINVAL;
2331
Archit Taneja84a880f2012-09-26 16:57:37 +05302332 out_width = out_width == 0 ? width : out_width;
2333 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002334
Archit Taneja84a880f2012-09-26 16:57:37 +05302335 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002336 fieldmode = 1;
2337
2338 if (ilace) {
2339 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302340 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302341 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302342 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002343
2344 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302345 "out_height %d\n", in_height, pos_y,
2346 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002347 }
2348
Archit Taneja84a880f2012-09-26 16:57:37 +05302349 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302350 return -EINVAL;
2351
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302352 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302353 in_height, out_width, out_height, color_mode,
2354 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302355 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302356 if (r)
2357 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002358
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302359 in_width = DIV_ROUND_UP(in_width, x_predecim);
2360 in_height = DIV_ROUND_UP(in_height, y_predecim);
2361
Archit Taneja84a880f2012-09-26 16:57:37 +05302362 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2363 color_mode == OMAP_DSS_COLOR_UYVY ||
2364 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302365 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002366
2367 if (ilace && !fieldmode) {
2368 /*
2369 * when downscaling the bottom field may have to start several
2370 * source lines below the top field. Unfortunately ACCUI
2371 * registers will only hold the fractional part of the offset
2372 * so the integer part must be added to the base address of the
2373 * bottom field.
2374 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302375 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002376 field_offset = 0;
2377 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302378 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002379 }
2380
2381 /* Fields are independent but interleaved in memory. */
2382 if (fieldmode)
2383 field_offset = 1;
2384
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002385 offset0 = 0;
2386 offset1 = 0;
2387 row_inc = 0;
2388 pix_inc = 0;
2389
Archit Taneja84a880f2012-09-26 16:57:37 +05302390 if (rotation_type == OMAP_DSS_ROT_TILER)
2391 calc_tiler_rotation_offset(screen_width, in_width,
2392 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302393 &offset0, &offset1, &row_inc, &pix_inc,
2394 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302395 else if (rotation_type == OMAP_DSS_ROT_DMA)
2396 calc_dma_rotation_offset(rotation, mirror,
2397 screen_width, in_width, frame_height,
2398 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302399 &offset0, &offset1, &row_inc, &pix_inc,
2400 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002401 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302402 calc_vrfb_rotation_offset(rotation, mirror,
2403 screen_width, in_width, frame_height,
2404 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302405 &offset0, &offset1, &row_inc, &pix_inc,
2406 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002407
2408 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2409 offset0, offset1, row_inc, pix_inc);
2410
Archit Taneja84a880f2012-09-26 16:57:37 +05302411 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002412
Archit Taneja84a880f2012-09-26 16:57:37 +05302413 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302414
Archit Taneja84a880f2012-09-26 16:57:37 +05302415 dispc_ovl_set_ba0(plane, paddr + offset0);
2416 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002417
Archit Taneja84a880f2012-09-26 16:57:37 +05302418 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2419 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2420 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302421 }
2422
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002423 dispc_ovl_set_row_inc(plane, row_inc);
2424 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002425
Archit Taneja84a880f2012-09-26 16:57:37 +05302426 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302427 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002428
Archit Taneja84a880f2012-09-26 16:57:37 +05302429 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002430
Archit Taneja78b687f2012-09-21 14:51:49 +05302431 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432
Archit Taneja5b54ed32012-09-26 16:55:27 +05302433 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302434 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2435 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302436 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302437 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002438 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002439 }
2440
Archit Taneja84a880f2012-09-26 16:57:37 +05302441 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002442
Archit Taneja84a880f2012-09-26 16:57:37 +05302443 dispc_ovl_set_zorder(plane, caps, zorder);
2444 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2445 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446
Archit Tanejad79db852012-09-22 12:30:17 +05302447 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302448
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002449 return 0;
2450}
2451
Archit Taneja84a880f2012-09-26 16:57:37 +05302452int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302453 bool replication, const struct omap_video_timings *mgr_timings,
2454 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302455{
2456 int r;
2457 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2458 enum omap_channel channel;
2459
2460 channel = dispc_ovl_get_channel_out(plane);
2461
2462 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2463 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2464 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2465 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2466 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2467
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302468 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2469 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2470 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2471 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302472 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302473
2474 return r;
2475}
2476
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002477int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002478{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002479 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2480
Archit Taneja9b372c22011-05-06 11:45:49 +05302481 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002482
2483 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484}
2485
2486static void dispc_disable_isr(void *data, u32 mask)
2487{
2488 struct completion *compl = data;
2489 complete(compl);
2490}
2491
Sumit Semwal2a205f32010-12-02 11:27:12 +00002492static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302494 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2495 /* flush posted write */
2496 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002497}
2498
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002499static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002500{
2501 struct completion frame_done_completion;
2502 bool is_on;
2503 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002504 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002505
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506 /* When we disable LCD output, we need to wait until frame is done.
2507 * Otherwise the DSS is still working, and turning off the clocks
2508 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302509 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002510
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302511 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002512
2513 if (!enable && is_on) {
2514 init_completion(&frame_done_completion);
2515
2516 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002517 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518
2519 if (r)
2520 DSSERR("failed to register FRAMEDONE isr\n");
2521 }
2522
Sumit Semwal2a205f32010-12-02 11:27:12 +00002523 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002524
2525 if (!enable && is_on) {
2526 if (!wait_for_completion_timeout(&frame_done_completion,
2527 msecs_to_jiffies(100)))
2528 DSSERR("timeout waiting for FRAME DONE\n");
2529
2530 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002531 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002532
2533 if (r)
2534 DSSERR("failed to unregister FRAMEDONE isr\n");
2535 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536}
2537
2538static void _enable_digit_out(bool enable)
2539{
2540 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002541 /* flush posted write */
2542 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543}
2544
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002545static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002546{
2547 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002548 enum dss_hdmi_venc_clk_source_select src;
2549 int r, i;
2550 u32 irq_mask;
2551 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002553 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002554 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002555
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002556 src = dss_get_hdmi_venc_clk_source();
2557
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002558 if (enable) {
2559 unsigned long flags;
2560 /* When we enable digit output, we'll get an extra digit
2561 * sync lost interrupt, that we need to ignore */
2562 spin_lock_irqsave(&dispc.irq_lock, flags);
2563 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2564 _omap_dispc_set_irqs();
2565 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2566 }
2567
2568 /* When we disable digit output, we need to wait until fields are done.
2569 * Otherwise the DSS is still working, and turning off the clocks
2570 * prevents DSS from going to OFF mode. And when enabling, we need to
2571 * wait for the extra sync losts */
2572 init_completion(&frame_done_completion);
2573
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002574 if (src == DSS_HDMI_M_PCLK && enable == false) {
2575 irq_mask = DISPC_IRQ_FRAMEDONETV;
2576 num_irqs = 1;
2577 } else {
2578 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2579 /* XXX I understand from TRM that we should only wait for the
2580 * current field to complete. But it seems we have to wait for
2581 * both fields */
2582 num_irqs = 2;
2583 }
2584
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002585 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002586 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002587 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002588 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002589
2590 _enable_digit_out(enable);
2591
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002592 for (i = 0; i < num_irqs; ++i) {
2593 if (!wait_for_completion_timeout(&frame_done_completion,
2594 msecs_to_jiffies(100)))
2595 DSSERR("timeout waiting for digit out to %s\n",
2596 enable ? "start" : "stop");
2597 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002598
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002599 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2600 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002601 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002602 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002603
2604 if (enable) {
2605 unsigned long flags;
2606 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002607 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2609 _omap_dispc_set_irqs();
2610 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2611 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612}
2613
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002614bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002615{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302616 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002617}
2618
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002619void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002620{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302621 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002622 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002623 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002624 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002625 else
2626 BUG();
2627}
2628
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629void dispc_lcd_enable_signal_polarity(bool act_high)
2630{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002631 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2632 return;
2633
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002634 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002635}
2636
2637void dispc_lcd_enable_signal(bool enable)
2638{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002639 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2640 return;
2641
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643}
2644
2645void dispc_pck_free_enable(bool enable)
2646{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002647 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2648 return;
2649
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651}
2652
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002653void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002654{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302655 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656}
2657
2658
Archit Tanejad21f43b2012-06-21 09:45:11 +05302659void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302661 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662}
2663
2664void dispc_set_loadmode(enum omap_dss_load_mode mode)
2665{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667}
2668
2669
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002670static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002671{
Sumit Semwal8613b002010-12-02 11:27:09 +00002672 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002673}
2674
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002675static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676 enum omap_dss_trans_key_type type,
2677 u32 trans_key)
2678{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302679 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002680
Sumit Semwal8613b002010-12-02 11:27:09 +00002681 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682}
2683
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002684static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302686 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687}
Archit Taneja11354dd2011-09-26 11:47:29 +05302688
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002689static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2690 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002691{
Archit Taneja11354dd2011-09-26 11:47:29 +05302692 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693 return;
2694
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695 if (ch == OMAP_DSS_CHANNEL_LCD)
2696 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002697 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002699}
Archit Taneja11354dd2011-09-26 11:47:29 +05302700
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002701void dispc_mgr_setup(enum omap_channel channel,
2702 struct omap_overlay_manager_info *info)
2703{
2704 dispc_mgr_set_default_color(channel, info->default_color);
2705 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2706 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2707 dispc_mgr_enable_alpha_fixed_zorder(channel,
2708 info->partial_alpha_enabled);
2709 if (dss_has_feature(FEAT_CPR)) {
2710 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2711 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2712 }
2713}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002715void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002716{
2717 int code;
2718
2719 switch (data_lines) {
2720 case 12:
2721 code = 0;
2722 break;
2723 case 16:
2724 code = 1;
2725 break;
2726 case 18:
2727 code = 2;
2728 break;
2729 case 24:
2730 code = 3;
2731 break;
2732 default:
2733 BUG();
2734 return;
2735 }
2736
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302737 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738}
2739
Archit Taneja569969d2011-08-22 17:41:57 +05302740void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741{
2742 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302743 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
2745 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302746 case DSS_IO_PAD_MODE_RESET:
2747 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748 gpout1 = 0;
2749 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302750 case DSS_IO_PAD_MODE_RFBI:
2751 gpout0 = 1;
2752 gpout1 = 0;
2753 break;
2754 case DSS_IO_PAD_MODE_BYPASS:
2755 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002756 gpout1 = 1;
2757 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758 default:
2759 BUG();
2760 return;
2761 }
2762
Archit Taneja569969d2011-08-22 17:41:57 +05302763 l = dispc_read_reg(DISPC_CONTROL);
2764 l = FLD_MOD(l, gpout0, 15, 15);
2765 l = FLD_MOD(l, gpout1, 16, 16);
2766 dispc_write_reg(DISPC_CONTROL, l);
2767}
2768
2769void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2770{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302771 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772}
2773
Archit Taneja8f366162012-04-16 12:53:44 +05302774static bool _dispc_mgr_size_ok(u16 width, u16 height)
2775{
2776 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2777 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2778}
2779
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2781 int vsw, int vfp, int vbp)
2782{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302783 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2784 hfp < 1 || hfp > dispc.feat->hp_max ||
2785 hbp < 1 || hbp > dispc.feat->hp_max ||
2786 vsw < 1 || vsw > dispc.feat->sw_max ||
2787 vfp < 0 || vfp > dispc.feat->vp_max ||
2788 vbp < 0 || vbp > dispc.feat->vp_max)
2789 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002790 return true;
2791}
2792
Archit Taneja8f366162012-04-16 12:53:44 +05302793bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302794 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002795{
Archit Taneja8f366162012-04-16 12:53:44 +05302796 bool timings_ok;
2797
2798 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2799
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302800 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302801 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2802 timings->hfp, timings->hbp,
2803 timings->vsw, timings->vfp,
2804 timings->vbp);
2805
2806 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807}
2808
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002809static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302810 int hfp, int hbp, int vsw, int vfp, int vbp,
2811 enum omap_dss_signal_level vsync_level,
2812 enum omap_dss_signal_level hsync_level,
2813 enum omap_dss_signal_edge data_pclk_edge,
2814 enum omap_dss_signal_level de_level,
2815 enum omap_dss_signal_edge sync_pclk_edge)
2816
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002817{
Archit Taneja655e2942012-06-21 10:37:43 +05302818 u32 timing_h, timing_v, l;
2819 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002820
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302821 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2822 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2823 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2824 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2825 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2826 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002827
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002828 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2829 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302830
2831 switch (data_pclk_edge) {
2832 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2833 ipc = false;
2834 break;
2835 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2836 ipc = true;
2837 break;
2838 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2839 default:
2840 BUG();
2841 }
2842
2843 switch (sync_pclk_edge) {
2844 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2845 onoff = false;
2846 rf = false;
2847 break;
2848 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2849 onoff = true;
2850 rf = false;
2851 break;
2852 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2853 onoff = true;
2854 rf = true;
2855 break;
2856 default:
2857 BUG();
2858 };
2859
2860 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2861 l |= FLD_VAL(onoff, 17, 17);
2862 l |= FLD_VAL(rf, 16, 16);
2863 l |= FLD_VAL(de_level, 15, 15);
2864 l |= FLD_VAL(ipc, 14, 14);
2865 l |= FLD_VAL(hsync_level, 13, 13);
2866 l |= FLD_VAL(vsync_level, 12, 12);
2867 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002868}
2869
2870/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302871void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002872 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873{
2874 unsigned xtot, ytot;
2875 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302876 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002877
Archit Taneja2aefad42012-05-18 14:36:54 +05302878 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302879
Archit Taneja2aefad42012-05-18 14:36:54 +05302880 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302881 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002882 return;
2883 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302884
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302885 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302886 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302887 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2888 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302889
Archit Taneja2aefad42012-05-18 14:36:54 +05302890 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2891 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302892
2893 ht = (timings->pixel_clock * 1000) / xtot;
2894 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2895
2896 DSSDBG("pck %u\n", timings->pixel_clock);
2897 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302898 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302899 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2900 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2901 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902
Archit Tanejac51d9212012-04-16 12:53:43 +05302903 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302904 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302905 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302906 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302907 }
Archit Taneja8f366162012-04-16 12:53:44 +05302908
Archit Taneja2aefad42012-05-18 14:36:54 +05302909 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002910}
2911
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002912static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002913 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914{
2915 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002916 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002918 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002920}
2921
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002922static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002923 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924{
2925 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002926 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927 *lck_div = FLD_GET(l, 23, 16);
2928 *pck_div = FLD_GET(l, 7, 0);
2929}
2930
2931unsigned long dispc_fclk_rate(void)
2932{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302933 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934 unsigned long r = 0;
2935
Taneja, Archit66534e82011-03-08 05:50:34 -06002936 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302937 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002938 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002939 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302940 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302941 dsidev = dsi_get_dsidev_from_id(0);
2942 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002943 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302944 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2945 dsidev = dsi_get_dsidev_from_id(1);
2946 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2947 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002948 default:
2949 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002950 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002951 }
2952
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953 return r;
2954}
2955
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002956unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302958 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959 int lcd;
2960 unsigned long r;
2961 u32 l;
2962
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002963 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964
2965 lcd = FLD_GET(l, 23, 16);
2966
Taneja, Architea751592011-03-08 05:50:35 -06002967 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302968 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002969 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002970 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302971 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 dsidev = dsi_get_dsidev_from_id(0);
2973 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002974 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302975 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2976 dsidev = dsi_get_dsidev_from_id(1);
2977 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2978 break;
Taneja, Architea751592011-03-08 05:50:35 -06002979 default:
2980 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002981 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002982 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002983
2984 return r / lcd;
2985}
2986
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002987unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002990
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302991 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302992 int pcd;
2993 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302995 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302997 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002998
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302999 r = dispc_mgr_lclk_rate(channel);
3000
3001 return r / pcd;
3002 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303003 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303004
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303005 source = dss_get_hdmi_venc_clk_source();
3006
3007 switch (source) {
3008 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303009 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303010 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303011 return hdmi_get_pixel_clock();
3012 default:
3013 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003014 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303015 }
3016 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017}
3018
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303019unsigned long dispc_core_clk_rate(void)
3020{
3021 int lcd;
3022 unsigned long fclk = dispc_fclk_rate();
3023
3024 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3025 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3026 else
3027 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3028
3029 return fclk / lcd;
3030}
3031
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303032static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3033{
3034 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3035
3036 return dispc_mgr_pclk_rate(channel);
3037}
3038
3039static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3040{
3041 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3042
3043 if (dss_mgr_is_lcd(channel))
3044 return dispc_mgr_lclk_rate(channel);
3045 else
3046 return dispc_fclk_rate();
3047
3048}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303049static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050{
3051 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303052 enum omap_dss_clk_source lcd_clk_src;
3053
3054 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3055
3056 lcd_clk_src = dss_get_lcd_clk_source(channel);
3057
3058 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3059 dss_get_generic_clk_source_name(lcd_clk_src),
3060 dss_feat_get_clk_source_name(lcd_clk_src));
3061
3062 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3063
3064 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3065 dispc_mgr_lclk_rate(channel), lcd);
3066 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3067 dispc_mgr_pclk_rate(channel), pcd);
3068}
3069
3070void dispc_dump_clocks(struct seq_file *s)
3071{
3072 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003073 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303074 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003075
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003076 if (dispc_runtime_get())
3077 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003078
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079 seq_printf(s, "- DISPC -\n");
3080
Archit Taneja067a57e2011-03-02 11:57:25 +05303081 seq_printf(s, "dispc fclk source = %s (%s)\n",
3082 dss_get_generic_clk_source_name(dispc_clk_src),
3083 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003084
3085 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003086
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003087 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3088 seq_printf(s, "- DISPC-CORE-CLK -\n");
3089 l = dispc_read_reg(DISPC_DIVISOR);
3090 lcd = FLD_GET(l, 23, 16);
3091
3092 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3093 (dispc_fclk_rate()/lcd), lcd);
3094 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003095
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303096 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003097
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303098 if (dss_has_feature(FEAT_MGR_LCD2))
3099 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3100 if (dss_has_feature(FEAT_MGR_LCD3))
3101 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003102
3103 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003104}
3105
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003106#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3107void dispc_dump_irqs(struct seq_file *s)
3108{
3109 unsigned long flags;
3110 struct dispc_irq_stats stats;
3111
3112 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3113
3114 stats = dispc.irq_stats;
3115 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3116 dispc.irq_stats.last_reset = jiffies;
3117
3118 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3119
3120 seq_printf(s, "period %u ms\n",
3121 jiffies_to_msecs(jiffies - stats.last_reset));
3122
3123 seq_printf(s, "irqs %d\n", stats.irq_count);
3124#define PIS(x) \
3125 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3126
3127 PIS(FRAMEDONE);
3128 PIS(VSYNC);
3129 PIS(EVSYNC_EVEN);
3130 PIS(EVSYNC_ODD);
3131 PIS(ACBIAS_COUNT_STAT);
3132 PIS(PROG_LINE_NUM);
3133 PIS(GFX_FIFO_UNDERFLOW);
3134 PIS(GFX_END_WIN);
3135 PIS(PAL_GAMMA_MASK);
3136 PIS(OCP_ERR);
3137 PIS(VID1_FIFO_UNDERFLOW);
3138 PIS(VID1_END_WIN);
3139 PIS(VID2_FIFO_UNDERFLOW);
3140 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303141 if (dss_feat_get_num_ovls() > 3) {
3142 PIS(VID3_FIFO_UNDERFLOW);
3143 PIS(VID3_END_WIN);
3144 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003145 PIS(SYNC_LOST);
3146 PIS(SYNC_LOST_DIGIT);
3147 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003148 if (dss_has_feature(FEAT_MGR_LCD2)) {
3149 PIS(FRAMEDONE2);
3150 PIS(VSYNC2);
3151 PIS(ACBIAS_COUNT_STAT2);
3152 PIS(SYNC_LOST2);
3153 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303154 if (dss_has_feature(FEAT_MGR_LCD3)) {
3155 PIS(FRAMEDONE3);
3156 PIS(VSYNC3);
3157 PIS(ACBIAS_COUNT_STAT3);
3158 PIS(SYNC_LOST3);
3159 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003160#undef PIS
3161}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003162#endif
3163
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003164static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303166 int i, j;
3167 const char *mgr_names[] = {
3168 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3169 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3170 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303171 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303172 };
3173 const char *ovl_names[] = {
3174 [OMAP_DSS_GFX] = "GFX",
3175 [OMAP_DSS_VIDEO1] = "VID1",
3176 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303177 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303178 };
3179 const char **p_names;
3180
Archit Taneja9b372c22011-05-06 11:45:49 +05303181#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003182
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003183 if (dispc_runtime_get())
3184 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185
Archit Taneja5010be82011-08-05 19:06:00 +05303186 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003187 DUMPREG(DISPC_REVISION);
3188 DUMPREG(DISPC_SYSCONFIG);
3189 DUMPREG(DISPC_SYSSTATUS);
3190 DUMPREG(DISPC_IRQSTATUS);
3191 DUMPREG(DISPC_IRQENABLE);
3192 DUMPREG(DISPC_CONTROL);
3193 DUMPREG(DISPC_CONFIG);
3194 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003195 DUMPREG(DISPC_LINE_STATUS);
3196 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303197 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3198 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003199 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003200 if (dss_has_feature(FEAT_MGR_LCD2)) {
3201 DUMPREG(DISPC_CONTROL2);
3202 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003203 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303204 if (dss_has_feature(FEAT_MGR_LCD3)) {
3205 DUMPREG(DISPC_CONTROL3);
3206 DUMPREG(DISPC_CONFIG3);
3207 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003208
Archit Taneja5010be82011-08-05 19:06:00 +05303209#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003210
Archit Taneja5010be82011-08-05 19:06:00 +05303211#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303212#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3213 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303214 dispc_read_reg(DISPC_REG(i, r)))
3215
Archit Taneja4dd2da12011-08-05 19:06:01 +05303216 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303217
Archit Taneja4dd2da12011-08-05 19:06:01 +05303218 /* DISPC channel specific registers */
3219 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3220 DUMPREG(i, DISPC_DEFAULT_COLOR);
3221 DUMPREG(i, DISPC_TRANS_COLOR);
3222 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003223
Archit Taneja4dd2da12011-08-05 19:06:01 +05303224 if (i == OMAP_DSS_CHANNEL_DIGIT)
3225 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303226
Archit Taneja4dd2da12011-08-05 19:06:01 +05303227 DUMPREG(i, DISPC_DEFAULT_COLOR);
3228 DUMPREG(i, DISPC_TRANS_COLOR);
3229 DUMPREG(i, DISPC_TIMING_H);
3230 DUMPREG(i, DISPC_TIMING_V);
3231 DUMPREG(i, DISPC_POL_FREQ);
3232 DUMPREG(i, DISPC_DIVISORo);
3233 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303234
Archit Taneja4dd2da12011-08-05 19:06:01 +05303235 DUMPREG(i, DISPC_DATA_CYCLE1);
3236 DUMPREG(i, DISPC_DATA_CYCLE2);
3237 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003238
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003239 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303240 DUMPREG(i, DISPC_CPR_COEF_R);
3241 DUMPREG(i, DISPC_CPR_COEF_G);
3242 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003243 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003244 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245
Archit Taneja4dd2da12011-08-05 19:06:01 +05303246 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003247
Archit Taneja4dd2da12011-08-05 19:06:01 +05303248 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3249 DUMPREG(i, DISPC_OVL_BA0);
3250 DUMPREG(i, DISPC_OVL_BA1);
3251 DUMPREG(i, DISPC_OVL_POSITION);
3252 DUMPREG(i, DISPC_OVL_SIZE);
3253 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3254 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3255 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3256 DUMPREG(i, DISPC_OVL_ROW_INC);
3257 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3258 if (dss_has_feature(FEAT_PRELOAD))
3259 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003260
Archit Taneja4dd2da12011-08-05 19:06:01 +05303261 if (i == OMAP_DSS_GFX) {
3262 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3263 DUMPREG(i, DISPC_OVL_TABLE_BA);
3264 continue;
3265 }
3266
3267 DUMPREG(i, DISPC_OVL_FIR);
3268 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3269 DUMPREG(i, DISPC_OVL_ACCU0);
3270 DUMPREG(i, DISPC_OVL_ACCU1);
3271 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3272 DUMPREG(i, DISPC_OVL_BA0_UV);
3273 DUMPREG(i, DISPC_OVL_BA1_UV);
3274 DUMPREG(i, DISPC_OVL_FIR2);
3275 DUMPREG(i, DISPC_OVL_ACCU2_0);
3276 DUMPREG(i, DISPC_OVL_ACCU2_1);
3277 }
3278 if (dss_has_feature(FEAT_ATTR2))
3279 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3280 if (dss_has_feature(FEAT_PRELOAD))
3281 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303282 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283
Archit Taneja5010be82011-08-05 19:06:00 +05303284#undef DISPC_REG
3285#undef DUMPREG
3286
3287#define DISPC_REG(plane, name, i) name(plane, i)
3288#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303289 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3290 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303291 dispc_read_reg(DISPC_REG(plane, name, i)))
3292
Archit Taneja4dd2da12011-08-05 19:06:01 +05303293 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303294
Archit Taneja4dd2da12011-08-05 19:06:01 +05303295 /* start from OMAP_DSS_VIDEO1 */
3296 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3297 for (j = 0; j < 8; j++)
3298 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303299
Archit Taneja4dd2da12011-08-05 19:06:01 +05303300 for (j = 0; j < 8; j++)
3301 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303302
Archit Taneja4dd2da12011-08-05 19:06:01 +05303303 for (j = 0; j < 5; j++)
3304 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003305
Archit Taneja4dd2da12011-08-05 19:06:01 +05303306 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3307 for (j = 0; j < 8; j++)
3308 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3309 }
Amber Jainab5ca072011-05-19 19:47:53 +05303310
Archit Taneja4dd2da12011-08-05 19:06:01 +05303311 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3312 for (j = 0; j < 8; j++)
3313 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303314
Archit Taneja4dd2da12011-08-05 19:06:01 +05303315 for (j = 0; j < 8; j++)
3316 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303317
Archit Taneja4dd2da12011-08-05 19:06:01 +05303318 for (j = 0; j < 8; j++)
3319 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3320 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003321 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003322
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003323 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303324
3325#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326#undef DUMPREG
3327}
3328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303330void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331 struct dispc_clock_info *cinfo)
3332{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003333 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334 unsigned long best_pck;
3335 u16 best_ld, cur_ld;
3336 u16 best_pd, cur_pd;
3337
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003338 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3339 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3340
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003341 best_pck = 0;
3342 best_ld = 0;
3343 best_pd = 0;
3344
3345 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3346 unsigned long lck = fck / cur_ld;
3347
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003348 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349 unsigned long pck = lck / cur_pd;
3350 long old_delta = abs(best_pck - req_pck);
3351 long new_delta = abs(pck - req_pck);
3352
3353 if (best_pck == 0 || new_delta < old_delta) {
3354 best_pck = pck;
3355 best_ld = cur_ld;
3356 best_pd = cur_pd;
3357
3358 if (pck == req_pck)
3359 goto found;
3360 }
3361
3362 if (pck < req_pck)
3363 break;
3364 }
3365
3366 if (lck / pcd_min < req_pck)
3367 break;
3368 }
3369
3370found:
3371 cinfo->lck_div = best_ld;
3372 cinfo->pck_div = best_pd;
3373 cinfo->lck = fck / cinfo->lck_div;
3374 cinfo->pck = cinfo->lck / cinfo->pck_div;
3375}
3376
3377/* calculate clock rates using dividers in cinfo */
3378int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3379 struct dispc_clock_info *cinfo)
3380{
3381 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3382 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003383 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003384 return -EINVAL;
3385
3386 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3387 cinfo->pck = cinfo->lck / cinfo->pck_div;
3388
3389 return 0;
3390}
3391
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303392void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003393 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003394{
3395 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3396 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3397
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003398 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003399}
3400
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003401int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003402 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003403{
3404 unsigned long fck;
3405
3406 fck = dispc_fclk_rate();
3407
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003408 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3409 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003410
3411 cinfo->lck = fck / cinfo->lck_div;
3412 cinfo->pck = cinfo->lck / cinfo->pck_div;
3413
3414 return 0;
3415}
3416
3417/* dispc.irq_lock has to be locked by the caller */
3418static void _omap_dispc_set_irqs(void)
3419{
3420 u32 mask;
3421 u32 old_mask;
3422 int i;
3423 struct omap_dispc_isr_data *isr_data;
3424
3425 mask = dispc.irq_error_mask;
3426
3427 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3428 isr_data = &dispc.registered_isr[i];
3429
3430 if (isr_data->isr == NULL)
3431 continue;
3432
3433 mask |= isr_data->mask;
3434 }
3435
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003436 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3437 /* clear the irqstatus for newly enabled irqs */
3438 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3439
3440 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003441}
3442
3443int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3444{
3445 int i;
3446 int ret;
3447 unsigned long flags;
3448 struct omap_dispc_isr_data *isr_data;
3449
3450 if (isr == NULL)
3451 return -EINVAL;
3452
3453 spin_lock_irqsave(&dispc.irq_lock, flags);
3454
3455 /* check for duplicate entry */
3456 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3457 isr_data = &dispc.registered_isr[i];
3458 if (isr_data->isr == isr && isr_data->arg == arg &&
3459 isr_data->mask == mask) {
3460 ret = -EINVAL;
3461 goto err;
3462 }
3463 }
3464
3465 isr_data = NULL;
3466 ret = -EBUSY;
3467
3468 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3469 isr_data = &dispc.registered_isr[i];
3470
3471 if (isr_data->isr != NULL)
3472 continue;
3473
3474 isr_data->isr = isr;
3475 isr_data->arg = arg;
3476 isr_data->mask = mask;
3477 ret = 0;
3478
3479 break;
3480 }
3481
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003482 if (ret)
3483 goto err;
3484
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003485 _omap_dispc_set_irqs();
3486
3487 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3488
3489 return 0;
3490err:
3491 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3492
3493 return ret;
3494}
3495EXPORT_SYMBOL(omap_dispc_register_isr);
3496
3497int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3498{
3499 int i;
3500 unsigned long flags;
3501 int ret = -EINVAL;
3502 struct omap_dispc_isr_data *isr_data;
3503
3504 spin_lock_irqsave(&dispc.irq_lock, flags);
3505
3506 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3507 isr_data = &dispc.registered_isr[i];
3508 if (isr_data->isr != isr || isr_data->arg != arg ||
3509 isr_data->mask != mask)
3510 continue;
3511
3512 /* found the correct isr */
3513
3514 isr_data->isr = NULL;
3515 isr_data->arg = NULL;
3516 isr_data->mask = 0;
3517
3518 ret = 0;
3519 break;
3520 }
3521
3522 if (ret == 0)
3523 _omap_dispc_set_irqs();
3524
3525 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3526
3527 return ret;
3528}
3529EXPORT_SYMBOL(omap_dispc_unregister_isr);
3530
3531#ifdef DEBUG
3532static void print_irq_status(u32 status)
3533{
3534 if ((status & dispc.irq_error_mask) == 0)
3535 return;
3536
3537 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3538
3539#define PIS(x) \
3540 if (status & DISPC_IRQ_##x) \
3541 printk(#x " ");
3542 PIS(GFX_FIFO_UNDERFLOW);
3543 PIS(OCP_ERR);
3544 PIS(VID1_FIFO_UNDERFLOW);
3545 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303546 if (dss_feat_get_num_ovls() > 3)
3547 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003548 PIS(SYNC_LOST);
3549 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003550 if (dss_has_feature(FEAT_MGR_LCD2))
3551 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303552 if (dss_has_feature(FEAT_MGR_LCD3))
3553 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003554#undef PIS
3555
3556 printk("\n");
3557}
3558#endif
3559
3560/* Called from dss.c. Note that we don't touch clocks here,
3561 * but we presume they are on because we got an IRQ. However,
3562 * an irq handler may turn the clocks off, so we may not have
3563 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003564static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003565{
3566 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003567 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003568 u32 handledirqs = 0;
3569 u32 unhandled_errors;
3570 struct omap_dispc_isr_data *isr_data;
3571 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3572
3573 spin_lock(&dispc.irq_lock);
3574
3575 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003576 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3577
3578 /* IRQ is not for us */
3579 if (!(irqstatus & irqenable)) {
3580 spin_unlock(&dispc.irq_lock);
3581 return IRQ_NONE;
3582 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003583
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003584#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3585 spin_lock(&dispc.irq_stats_lock);
3586 dispc.irq_stats.irq_count++;
3587 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3588 spin_unlock(&dispc.irq_stats_lock);
3589#endif
3590
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003591#ifdef DEBUG
3592 if (dss_debug)
3593 print_irq_status(irqstatus);
3594#endif
3595 /* Ack the interrupt. Do it here before clocks are possibly turned
3596 * off */
3597 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3598 /* flush posted write */
3599 dispc_read_reg(DISPC_IRQSTATUS);
3600
3601 /* make a copy and unlock, so that isrs can unregister
3602 * themselves */
3603 memcpy(registered_isr, dispc.registered_isr,
3604 sizeof(registered_isr));
3605
3606 spin_unlock(&dispc.irq_lock);
3607
3608 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3609 isr_data = &registered_isr[i];
3610
3611 if (!isr_data->isr)
3612 continue;
3613
3614 if (isr_data->mask & irqstatus) {
3615 isr_data->isr(isr_data->arg, irqstatus);
3616 handledirqs |= isr_data->mask;
3617 }
3618 }
3619
3620 spin_lock(&dispc.irq_lock);
3621
3622 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3623
3624 if (unhandled_errors) {
3625 dispc.error_irqs |= unhandled_errors;
3626
3627 dispc.irq_error_mask &= ~unhandled_errors;
3628 _omap_dispc_set_irqs();
3629
3630 schedule_work(&dispc.error_work);
3631 }
3632
3633 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003634
3635 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003636}
3637
3638static void dispc_error_worker(struct work_struct *work)
3639{
3640 int i;
3641 u32 errors;
3642 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003643 static const unsigned fifo_underflow_bits[] = {
3644 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3645 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3646 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303647 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003648 };
3649
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003650 spin_lock_irqsave(&dispc.irq_lock, flags);
3651 errors = dispc.error_irqs;
3652 dispc.error_irqs = 0;
3653 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3654
Dima Zavin13eae1f2011-06-27 10:31:05 -07003655 dispc_runtime_get();
3656
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003657 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3658 struct omap_overlay *ovl;
3659 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003660
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003661 ovl = omap_dss_get_overlay(i);
3662 bit = fifo_underflow_bits[i];
3663
3664 if (bit & errors) {
3665 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3666 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003667 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003668 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303669 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003670 }
3671 }
3672
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003673 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3674 struct omap_overlay_manager *mgr;
3675 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003676
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003677 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303678 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003679
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003680 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303681 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003682 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003683
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003684 DSSERR("SYNC_LOST on channel %s, restarting the output "
3685 "with video overlays disabled\n",
3686 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003687
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003688 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3689 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003690
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003691 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3692 struct omap_overlay *ovl;
3693 ovl = omap_dss_get_overlay(i);
3694
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003695 if (ovl->id != OMAP_DSS_GFX &&
3696 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003697 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003698 }
3699
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003700 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303701 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003702
Sumit Semwal2a205f32010-12-02 11:27:12 +00003703 if (enable)
3704 dssdev->driver->enable(dssdev);
3705 }
3706 }
3707
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003708 if (errors & DISPC_IRQ_OCP_ERR) {
3709 DSSERR("OCP_ERR\n");
3710 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3711 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303712 struct omap_dss_device *dssdev;
3713
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003714 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303715 dssdev = mgr->get_device(mgr);
3716
3717 if (dssdev && dssdev->driver)
3718 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003719 }
3720 }
3721
3722 spin_lock_irqsave(&dispc.irq_lock, flags);
3723 dispc.irq_error_mask |= errors;
3724 _omap_dispc_set_irqs();
3725 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003726
3727 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003728}
3729
3730int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3731{
3732 void dispc_irq_wait_handler(void *data, u32 mask)
3733 {
3734 complete((struct completion *)data);
3735 }
3736
3737 int r;
3738 DECLARE_COMPLETION_ONSTACK(completion);
3739
3740 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3741 irqmask);
3742
3743 if (r)
3744 return r;
3745
3746 timeout = wait_for_completion_timeout(&completion, timeout);
3747
3748 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3749
3750 if (timeout == 0)
3751 return -ETIMEDOUT;
3752
3753 if (timeout == -ERESTARTSYS)
3754 return -ERESTARTSYS;
3755
3756 return 0;
3757}
3758
3759int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3760 unsigned long timeout)
3761{
3762 void dispc_irq_wait_handler(void *data, u32 mask)
3763 {
3764 complete((struct completion *)data);
3765 }
3766
3767 int r;
3768 DECLARE_COMPLETION_ONSTACK(completion);
3769
3770 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3771 irqmask);
3772
3773 if (r)
3774 return r;
3775
3776 timeout = wait_for_completion_interruptible_timeout(&completion,
3777 timeout);
3778
3779 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3780
3781 if (timeout == 0)
3782 return -ETIMEDOUT;
3783
3784 if (timeout == -ERESTARTSYS)
3785 return -ERESTARTSYS;
3786
3787 return 0;
3788}
3789
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003790static void _omap_dispc_initialize_irq(void)
3791{
3792 unsigned long flags;
3793
3794 spin_lock_irqsave(&dispc.irq_lock, flags);
3795
3796 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3797
3798 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003799 if (dss_has_feature(FEAT_MGR_LCD2))
3800 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303801 if (dss_has_feature(FEAT_MGR_LCD3))
3802 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303803 if (dss_feat_get_num_ovls() > 3)
3804 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003805
3806 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3807 * so clear it */
3808 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3809
3810 _omap_dispc_set_irqs();
3811
3812 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3813}
3814
3815void dispc_enable_sidle(void)
3816{
3817 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3818}
3819
3820void dispc_disable_sidle(void)
3821{
3822 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3823}
3824
3825static void _omap_dispc_initial_config(void)
3826{
3827 u32 l;
3828
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003829 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3830 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3831 l = dispc_read_reg(DISPC_DIVISOR);
3832 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3833 l = FLD_MOD(l, 1, 0, 0);
3834 l = FLD_MOD(l, 1, 23, 16);
3835 dispc_write_reg(DISPC_DIVISOR, l);
3836 }
3837
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003838 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003839 if (dss_has_feature(FEAT_FUNCGATED))
3840 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003841
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003842 _dispc_setup_color_conv_coef();
3843
3844 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3845
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003846 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003847
3848 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303849
3850 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003851}
3852
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303853static const struct dispc_features omap24xx_dispc_feats __initconst = {
3854 .sw_start = 5,
3855 .fp_start = 15,
3856 .bp_start = 27,
3857 .sw_max = 64,
3858 .vp_max = 255,
3859 .hp_max = 256,
3860 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3861 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003862 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303863};
3864
3865static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3866 .sw_start = 5,
3867 .fp_start = 15,
3868 .bp_start = 27,
3869 .sw_max = 64,
3870 .vp_max = 255,
3871 .hp_max = 256,
3872 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3873 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003874 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303875};
3876
3877static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3878 .sw_start = 7,
3879 .fp_start = 19,
3880 .bp_start = 31,
3881 .sw_max = 256,
3882 .vp_max = 4095,
3883 .hp_max = 4096,
3884 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3885 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003886 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303887};
3888
3889static const struct dispc_features omap44xx_dispc_feats __initconst = {
3890 .sw_start = 7,
3891 .fp_start = 19,
3892 .bp_start = 31,
3893 .sw_max = 256,
3894 .vp_max = 4095,
3895 .hp_max = 4096,
3896 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3897 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003898 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003899 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303900};
3901
3902static int __init dispc_init_features(struct device *dev)
3903{
3904 const struct dispc_features *src;
3905 struct dispc_features *dst;
3906
3907 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
3908 if (!dst) {
3909 dev_err(dev, "Failed to allocate DISPC Features\n");
3910 return -ENOMEM;
3911 }
3912
3913 if (cpu_is_omap24xx()) {
3914 src = &omap24xx_dispc_feats;
3915 } else if (cpu_is_omap34xx()) {
3916 if (omap_rev() < OMAP3430_REV_ES3_0)
3917 src = &omap34xx_rev1_0_dispc_feats;
3918 else
3919 src = &omap34xx_rev3_0_dispc_feats;
3920 } else if (cpu_is_omap44xx()) {
3921 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05303922 } else if (soc_is_omap54xx()) {
3923 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303924 } else {
3925 return -ENODEV;
3926 }
3927
3928 memcpy(dst, src, sizeof(*dst));
3929 dispc.feat = dst;
3930
3931 return 0;
3932}
3933
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003934/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003935static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003936{
3937 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003938 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003939 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003940 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003941
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003942 dispc.pdev = pdev;
3943
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303944 r = dispc_init_features(&dispc.pdev->dev);
3945 if (r)
3946 return r;
3947
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003948 spin_lock_init(&dispc.irq_lock);
3949
3950#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3951 spin_lock_init(&dispc.irq_stats_lock);
3952 dispc.irq_stats.last_reset = jiffies;
3953#endif
3954
3955 INIT_WORK(&dispc.error_work, dispc_error_worker);
3956
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003957 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3958 if (!dispc_mem) {
3959 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003960 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003961 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003962
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003963 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3964 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003965 if (!dispc.base) {
3966 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003967 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003968 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003969
archit tanejaaffe3602011-02-23 08:41:03 +00003970 dispc.irq = platform_get_irq(dispc.pdev, 0);
3971 if (dispc.irq < 0) {
3972 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003973 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003974 }
3975
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003976 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3977 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003978 if (r < 0) {
3979 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003980 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003981 }
3982
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003983 clk = clk_get(&pdev->dev, "fck");
3984 if (IS_ERR(clk)) {
3985 DSSERR("can't get fck\n");
3986 r = PTR_ERR(clk);
3987 return r;
3988 }
3989
3990 dispc.dss_clk = clk;
3991
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003992 pm_runtime_enable(&pdev->dev);
3993
3994 r = dispc_runtime_get();
3995 if (r)
3996 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003997
3998 _omap_dispc_initial_config();
3999
4000 _omap_dispc_initialize_irq();
4001
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004002 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004003 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004004 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4005
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004006 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004007
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004008 dss_debugfs_create_file("dispc", dispc_dump_regs);
4009
4010#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4011 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4012#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004013 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004014
4015err_runtime_get:
4016 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004017 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004018 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004019}
4020
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004021static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004022{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004023 pm_runtime_disable(&pdev->dev);
4024
4025 clk_put(dispc.dss_clk);
4026
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004027 return 0;
4028}
4029
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004030static int dispc_runtime_suspend(struct device *dev)
4031{
4032 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004033
4034 return 0;
4035}
4036
4037static int dispc_runtime_resume(struct device *dev)
4038{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004039 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004040
4041 return 0;
4042}
4043
4044static const struct dev_pm_ops dispc_pm_ops = {
4045 .runtime_suspend = dispc_runtime_suspend,
4046 .runtime_resume = dispc_runtime_resume,
4047};
4048
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004049static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004050 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004051 .driver = {
4052 .name = "omapdss_dispc",
4053 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004054 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004055 },
4056};
4057
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004058int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004059{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004060 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004061}
4062
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004063void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004064{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004065 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004066}