blob: b9e53b3cbe05ec40e57863f431145b1c7380c691 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030064enum omap_burst_size {
65 BURST_SIZE_X2 = 0,
66 BURST_SIZE_X4 = 1,
67 BURST_SIZE_X8 = 2,
68};
69
Tomi Valkeinen80c39712009-11-12 11:41:42 +020070#define REG_GET(idx, start, end) \
71 FLD_GET(dispc_read_reg(idx), start, end)
72
73#define REG_FLD_MOD(idx, val, start, end) \
74 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
75
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020076struct dispc_irq_stats {
77 unsigned long last_reset;
78 unsigned irq_count;
79 unsigned irqs[32];
80};
81
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053082struct dispc_features {
83 u8 sw_start;
84 u8 fp_start;
85 u8 bp_start;
86 u16 sw_max;
87 u16 vp_max;
88 u16 hp_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053089 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053090 const struct omap_video_timings *mgr_timings,
91 u16 width, u16 height, u16 out_width, u16 out_height,
92 enum omap_color_mode color_mode, bool *five_taps,
93 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053094 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053095 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +053096 u16 width, u16 height, u16 out_width, u16 out_height,
97 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030098 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030099
100 /* swap GFX & WB fifos */
101 bool gfx_fifo_workaround:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530102};
103
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300104#define DISPC_MAX_NR_FIFOS 5
105
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000107 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109
110 int ctx_loss_cnt;
111
archit tanejaaffe3602011-02-23 08:41:03 +0000112 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300113 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300115 u32 fifo_size[DISPC_MAX_NR_FIFOS];
116 /* maps which plane is using a fifo. fifo-id -> plane-id */
117 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
119 spinlock_t irq_lock;
120 u32 irq_error_mask;
121 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
122 u32 error_irqs;
123 struct work_struct error_work;
124
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300125 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530128 const struct dispc_features *feat;
129
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
131 spinlock_t irq_stats_lock;
132 struct dispc_irq_stats irq_stats;
133#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134} dispc;
135
Amber Jain0d66cbb2011-05-19 19:47:54 +0530136enum omap_color_component {
137 /* used for all color formats for OMAP3 and earlier
138 * and for RGB and Y color component on OMAP4
139 */
140 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
141 /* used for UV component for
142 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
143 * color formats on OMAP4
144 */
145 DISPC_COLOR_COMPONENT_UV = 1 << 1,
146};
147
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530148enum mgr_reg_fields {
149 DISPC_MGR_FLD_ENABLE,
150 DISPC_MGR_FLD_STNTFT,
151 DISPC_MGR_FLD_GO,
152 DISPC_MGR_FLD_TFTDATALINES,
153 DISPC_MGR_FLD_STALLMODE,
154 DISPC_MGR_FLD_TCKENABLE,
155 DISPC_MGR_FLD_TCKSELECTION,
156 DISPC_MGR_FLD_CPR,
157 DISPC_MGR_FLD_FIFOHANDCHECK,
158 /* used to maintain a count of the above fields */
159 DISPC_MGR_FLD_NUM,
160};
161
162static const struct {
163 const char *name;
164 u32 vsync_irq;
165 u32 framedone_irq;
166 u32 sync_lost_irq;
167 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
168} mgr_desc[] = {
169 [OMAP_DSS_CHANNEL_LCD] = {
170 .name = "LCD",
171 .vsync_irq = DISPC_IRQ_VSYNC,
172 .framedone_irq = DISPC_IRQ_FRAMEDONE,
173 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
174 .reg_desc = {
175 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
176 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
177 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
178 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
179 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
180 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
181 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
182 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
183 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
184 },
185 },
186 [OMAP_DSS_CHANNEL_DIGIT] = {
187 .name = "DIGIT",
188 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
189 .framedone_irq = 0,
190 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
191 .reg_desc = {
192 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
193 [DISPC_MGR_FLD_STNTFT] = { },
194 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
195 [DISPC_MGR_FLD_TFTDATALINES] = { },
196 [DISPC_MGR_FLD_STALLMODE] = { },
197 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
198 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
199 [DISPC_MGR_FLD_CPR] = { },
200 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
201 },
202 },
203 [OMAP_DSS_CHANNEL_LCD2] = {
204 .name = "LCD2",
205 .vsync_irq = DISPC_IRQ_VSYNC2,
206 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
207 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
208 .reg_desc = {
209 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
210 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
211 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
212 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
213 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
214 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
215 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
216 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
217 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
218 },
219 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530220 [OMAP_DSS_CHANNEL_LCD3] = {
221 .name = "LCD3",
222 .vsync_irq = DISPC_IRQ_VSYNC3,
223 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
224 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
225 .reg_desc = {
226 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
227 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
228 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
229 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
230 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
231 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
232 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
233 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
234 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
235 },
236 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530237};
238
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530240static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
241static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200242
Archit Taneja55978cc2011-05-06 11:45:51 +0530243static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Taneja55978cc2011-05-06 11:45:51 +0530245 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246}
247
Archit Taneja55978cc2011-05-06 11:45:51 +0530248static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200249{
Archit Taneja55978cc2011-05-06 11:45:51 +0530250 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251}
252
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530253static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
254{
255 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
256 return REG_GET(rfld.reg, rfld.high, rfld.low);
257}
258
259static void mgr_fld_write(enum omap_channel channel,
260 enum mgr_reg_fields regfld, int val) {
261 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
262 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
263}
264
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530266 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530268 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300270static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271{
Archit Tanejac6104b82011-08-05 19:06:02 +0530272 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 DSSDBG("dispc_save_context\n");
275
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276 SR(IRQENABLE);
277 SR(CONTROL);
278 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530280 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
281 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300282 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000283 if (dss_has_feature(FEAT_MGR_LCD2)) {
284 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000285 SR(CONFIG2);
286 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530287 if (dss_has_feature(FEAT_MGR_LCD3)) {
288 SR(CONTROL3);
289 SR(CONFIG3);
290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
293 SR(DEFAULT_COLOR(i));
294 SR(TRANS_COLOR(i));
295 SR(SIZE_MGR(i));
296 if (i == OMAP_DSS_CHANNEL_DIGIT)
297 continue;
298 SR(TIMING_H(i));
299 SR(TIMING_V(i));
300 SR(POL_FREQ(i));
301 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 SR(DATA_CYCLE1(i));
304 SR(DATA_CYCLE2(i));
305 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 SR(CPR_COEF_R(i));
309 SR(CPR_COEF_G(i));
310 SR(CPR_COEF_B(i));
311 }
312 }
313
314 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
315 SR(OVL_BA0(i));
316 SR(OVL_BA1(i));
317 SR(OVL_POSITION(i));
318 SR(OVL_SIZE(i));
319 SR(OVL_ATTRIBUTES(i));
320 SR(OVL_FIFO_THRESHOLD(i));
321 SR(OVL_ROW_INC(i));
322 SR(OVL_PIXEL_INC(i));
323 if (dss_has_feature(FEAT_PRELOAD))
324 SR(OVL_PRELOAD(i));
325 if (i == OMAP_DSS_GFX) {
326 SR(OVL_WINDOW_SKIP(i));
327 SR(OVL_TABLE_BA(i));
328 continue;
329 }
330 SR(OVL_FIR(i));
331 SR(OVL_PICTURE_SIZE(i));
332 SR(OVL_ACCU0(i));
333 SR(OVL_ACCU1(i));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_H(i, j));
337
338 for (j = 0; j < 8; j++)
339 SR(OVL_FIR_COEF_HV(i, j));
340
341 for (j = 0; j < 5; j++)
342 SR(OVL_CONV_COEF(i, j));
343
344 if (dss_has_feature(FEAT_FIR_COEF_V)) {
345 for (j = 0; j < 8; j++)
346 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300347 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000348
Archit Tanejac6104b82011-08-05 19:06:02 +0530349 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
350 SR(OVL_BA0_UV(i));
351 SR(OVL_BA1_UV(i));
352 SR(OVL_FIR2(i));
353 SR(OVL_ACCU2_0(i));
354 SR(OVL_ACCU2_1(i));
355
356 for (j = 0; j < 8; j++)
357 SR(OVL_FIR_COEF_H2(i, j));
358
359 for (j = 0; j < 8; j++)
360 SR(OVL_FIR_COEF_HV2(i, j));
361
362 for (j = 0; j < 8; j++)
363 SR(OVL_FIR_COEF_V2(i, j));
364 }
365 if (dss_has_feature(FEAT_ATTR2))
366 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600369 if (dss_has_feature(FEAT_CORE_CLK_DIV))
370 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300371
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200372 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300373 dispc.ctx_valid = true;
374
375 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376}
377
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300378static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200379{
Archit Tanejac6104b82011-08-05 19:06:02 +0530380 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381
382 DSSDBG("dispc_restore_context\n");
383
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384 if (!dispc.ctx_valid)
385 return;
386
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200387 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300388
389 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
390 return;
391
392 DSSDBG("ctx_loss_count: saved %d, current %d\n",
393 dispc.ctx_loss_cnt, ctx);
394
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200395 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200396 /*RR(CONTROL);*/
397 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530399 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
400 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300401 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530402 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000403 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530404 if (dss_has_feature(FEAT_MGR_LCD3))
405 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406
Archit Tanejac6104b82011-08-05 19:06:02 +0530407 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
408 RR(DEFAULT_COLOR(i));
409 RR(TRANS_COLOR(i));
410 RR(SIZE_MGR(i));
411 if (i == OMAP_DSS_CHANNEL_DIGIT)
412 continue;
413 RR(TIMING_H(i));
414 RR(TIMING_V(i));
415 RR(POL_FREQ(i));
416 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530417
Archit Tanejac6104b82011-08-05 19:06:02 +0530418 RR(DATA_CYCLE1(i));
419 RR(DATA_CYCLE2(i));
420 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000421
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 RR(CPR_COEF_R(i));
424 RR(CPR_COEF_G(i));
425 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300426 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
430 RR(OVL_BA0(i));
431 RR(OVL_BA1(i));
432 RR(OVL_POSITION(i));
433 RR(OVL_SIZE(i));
434 RR(OVL_ATTRIBUTES(i));
435 RR(OVL_FIFO_THRESHOLD(i));
436 RR(OVL_ROW_INC(i));
437 RR(OVL_PIXEL_INC(i));
438 if (dss_has_feature(FEAT_PRELOAD))
439 RR(OVL_PRELOAD(i));
440 if (i == OMAP_DSS_GFX) {
441 RR(OVL_WINDOW_SKIP(i));
442 RR(OVL_TABLE_BA(i));
443 continue;
444 }
445 RR(OVL_FIR(i));
446 RR(OVL_PICTURE_SIZE(i));
447 RR(OVL_ACCU0(i));
448 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Archit Tanejac6104b82011-08-05 19:06:02 +0530453 for (j = 0; j < 8; j++)
454 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (j = 0; j < 5; j++)
457 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458
Archit Tanejac6104b82011-08-05 19:06:02 +0530459 if (dss_has_feature(FEAT_FIR_COEF_V)) {
460 for (j = 0; j < 8; j++)
461 RR(OVL_FIR_COEF_V(i, j));
462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
465 RR(OVL_BA0_UV(i));
466 RR(OVL_BA1_UV(i));
467 RR(OVL_FIR2(i));
468 RR(OVL_ACCU2_0(i));
469 RR(OVL_ACCU2_1(i));
470
471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_H2(i, j));
473
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_HV2(i, j));
476
477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_V2(i, j));
479 }
480 if (dss_has_feature(FEAT_ATTR2))
481 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300482 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600484 if (dss_has_feature(FEAT_CORE_CLK_DIV))
485 RR(DIVISOR);
486
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 /* enable last, because LCD & DIGIT enable are here */
488 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 if (dss_has_feature(FEAT_MGR_LCD2))
490 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530491 if (dss_has_feature(FEAT_MGR_LCD3))
492 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200493 /* clear spurious SYNC_LOST_DIGIT interrupts */
494 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
495
496 /*
497 * enable last so IRQs won't trigger before
498 * the context is fully restored
499 */
500 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300501
502 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200503}
504
505#undef SR
506#undef RR
507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300508int dispc_runtime_get(void)
509{
510 int r;
511
512 DSSDBG("dispc_runtime_get\n");
513
514 r = pm_runtime_get_sync(&dispc.pdev->dev);
515 WARN_ON(r < 0);
516 return r < 0 ? r : 0;
517}
518
519void dispc_runtime_put(void)
520{
521 int r;
522
523 DSSDBG("dispc_runtime_put\n");
524
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200525 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300526 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300527}
528
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200529u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
530{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530531 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200532}
533
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200534u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
535{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530536 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200537}
538
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300539bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200540{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530541 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542}
543
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300544void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000546 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200547
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530549 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000550
551 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300552 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000555
556 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300558 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559 }
560
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530561 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530563 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564}
565
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300566static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200567{
Archit Taneja9b372c22011-05-06 11:45:49 +0530568 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569}
570
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Archit Taneja9b372c22011-05-06 11:45:49 +0530573 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
575
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300576static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577{
Archit Taneja9b372c22011-05-06 11:45:49 +0530578 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579}
580
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300581static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530582{
583 BUG_ON(plane == OMAP_DSS_GFX);
584
585 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
586}
587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
589 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530590{
591 BUG_ON(plane == OMAP_DSS_GFX);
592
593 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
594}
595
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300596static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530597{
598 BUG_ON(plane == OMAP_DSS_GFX);
599
600 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
601}
602
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530603static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
604 int fir_vinc, int five_taps,
605 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530607 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608 int i;
609
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530610 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
611 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612
613 for (i = 0; i < 8; i++) {
614 u32 h, hv;
615
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530616 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
617 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
618 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
619 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
620 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
621 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
622 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
623 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
Amber Jain0d66cbb2011-05-19 19:47:54 +0530625 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626 dispc_ovl_write_firh_reg(plane, i, h);
627 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530628 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629 dispc_ovl_write_firh2_reg(plane, i, h);
630 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530631 }
632
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633 }
634
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200635 if (five_taps) {
636 for (i = 0; i < 8; i++) {
637 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530638 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
639 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530640 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300643 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200644 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645 }
646}
647
648static void _dispc_setup_color_conv_coef(void)
649{
Archit Tanejaac01c292011-08-05 19:06:03 +0530650 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 const struct color_conv_coef {
652 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
653 int full_range;
654 } ctbl_bt601_5 = {
655 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
656 };
657
658 const struct color_conv_coef *ct;
659
660#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
661
662 ct = &ctbl_bt601_5;
663
Archit Tanejaac01c292011-08-05 19:06:03 +0530664 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
665 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
666 CVAL(ct->rcr, ct->ry));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
668 CVAL(ct->gy, ct->rcb));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
670 CVAL(ct->gcb, ct->gcr));
671 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
672 CVAL(ct->bcr, ct->by));
673 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
674 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675
Archit Tanejaac01c292011-08-05 19:06:03 +0530676 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
677 11, 11);
678 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679
680#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
683
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300684static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Taneja9b372c22011-05-06 11:45:49 +0530686 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687}
688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690{
Archit Taneja9b372c22011-05-06 11:45:49 +0530691 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692}
693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530695{
696 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530700{
701 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
702}
703
Archit Tanejad79db852012-09-22 12:30:17 +0530704static void dispc_ovl_set_pos(enum omap_plane plane,
705 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200706{
Archit Tanejad79db852012-09-22 12:30:17 +0530707 u32 val;
708
709 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
710 return;
711
712 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530713
714 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200715}
716
Archit Taneja78b687f2012-09-21 14:51:49 +0530717static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
718 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530721
Archit Taneja36d87d92012-07-28 22:59:03 +0530722 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
724 else
725 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726}
727
Archit Taneja78b687f2012-09-21 14:51:49 +0530728static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
729 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
731 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732
733 BUG_ON(plane == OMAP_DSS_GFX);
734
735 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530736
Archit Taneja36d87d92012-07-28 22:59:03 +0530737 if (plane == OMAP_DSS_WB)
738 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
739 else
740 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Archit Taneja5b54ed32012-09-26 16:55:27 +0530743static void dispc_ovl_set_zorder(enum omap_plane plane,
744 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530745{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530746 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530747 return;
748
749 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
750}
751
752static void dispc_ovl_enable_zorder_planes(void)
753{
754 int i;
755
756 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
757 return;
758
759 for (i = 0; i < dss_feat_get_num_ovls(); i++)
760 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
761}
762
Archit Taneja5b54ed32012-09-26 16:55:27 +0530763static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
764 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100765{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530766 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100767 return;
768
Archit Taneja9b372c22011-05-06 11:45:49 +0530769 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100770}
771
Archit Taneja5b54ed32012-09-26 16:55:27 +0530772static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
773 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530775 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300776 int shift;
777
Archit Taneja5b54ed32012-09-26 16:55:27 +0530778 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100779 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530780
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300781 shift = shifts[plane];
782 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200783}
784
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300785static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786{
Archit Taneja9b372c22011-05-06 11:45:49 +0530787 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788}
789
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300790static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791{
Archit Taneja9b372c22011-05-06 11:45:49 +0530792 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793}
794
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300795static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200796 enum omap_color_mode color_mode)
797{
798 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530799 if (plane != OMAP_DSS_GFX) {
800 switch (color_mode) {
801 case OMAP_DSS_COLOR_NV12:
802 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530803 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530804 m = 0x1; break;
805 case OMAP_DSS_COLOR_RGBA16:
806 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530807 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530808 m = 0x4; break;
809 case OMAP_DSS_COLOR_ARGB16:
810 m = 0x5; break;
811 case OMAP_DSS_COLOR_RGB16:
812 m = 0x6; break;
813 case OMAP_DSS_COLOR_ARGB16_1555:
814 m = 0x7; break;
815 case OMAP_DSS_COLOR_RGB24U:
816 m = 0x8; break;
817 case OMAP_DSS_COLOR_RGB24P:
818 m = 0x9; break;
819 case OMAP_DSS_COLOR_YUV2:
820 m = 0xa; break;
821 case OMAP_DSS_COLOR_UYVY:
822 m = 0xb; break;
823 case OMAP_DSS_COLOR_ARGB32:
824 m = 0xc; break;
825 case OMAP_DSS_COLOR_RGBA32:
826 m = 0xd; break;
827 case OMAP_DSS_COLOR_RGBX32:
828 m = 0xe; break;
829 case OMAP_DSS_COLOR_XRGB16_1555:
830 m = 0xf; break;
831 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300832 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530833 }
834 } else {
835 switch (color_mode) {
836 case OMAP_DSS_COLOR_CLUT1:
837 m = 0x0; break;
838 case OMAP_DSS_COLOR_CLUT2:
839 m = 0x1; break;
840 case OMAP_DSS_COLOR_CLUT4:
841 m = 0x2; break;
842 case OMAP_DSS_COLOR_CLUT8:
843 m = 0x3; break;
844 case OMAP_DSS_COLOR_RGB12U:
845 m = 0x4; break;
846 case OMAP_DSS_COLOR_ARGB16:
847 m = 0x5; break;
848 case OMAP_DSS_COLOR_RGB16:
849 m = 0x6; break;
850 case OMAP_DSS_COLOR_ARGB16_1555:
851 m = 0x7; break;
852 case OMAP_DSS_COLOR_RGB24U:
853 m = 0x8; break;
854 case OMAP_DSS_COLOR_RGB24P:
855 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530856 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530857 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530858 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530859 m = 0xb; break;
860 case OMAP_DSS_COLOR_ARGB32:
861 m = 0xc; break;
862 case OMAP_DSS_COLOR_RGBA32:
863 m = 0xd; break;
864 case OMAP_DSS_COLOR_RGBX32:
865 m = 0xe; break;
866 case OMAP_DSS_COLOR_XRGB16_1555:
867 m = 0xf; break;
868 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300869 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530870 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200871 }
872
Archit Taneja9b372c22011-05-06 11:45:49 +0530873 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200874}
875
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530876static void dispc_ovl_configure_burst_type(enum omap_plane plane,
877 enum omap_dss_rotation_type rotation_type)
878{
879 if (dss_has_feature(FEAT_BURST_2D) == 0)
880 return;
881
882 if (rotation_type == OMAP_DSS_ROT_TILER)
883 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
884 else
885 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
886}
887
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300888void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889{
890 int shift;
891 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000892 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893
894 switch (plane) {
895 case OMAP_DSS_GFX:
896 shift = 8;
897 break;
898 case OMAP_DSS_VIDEO1:
899 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530900 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200901 shift = 16;
902 break;
903 default:
904 BUG();
905 return;
906 }
907
Archit Taneja9b372c22011-05-06 11:45:49 +0530908 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000909 if (dss_has_feature(FEAT_MGR_LCD2)) {
910 switch (channel) {
911 case OMAP_DSS_CHANNEL_LCD:
912 chan = 0;
913 chan2 = 0;
914 break;
915 case OMAP_DSS_CHANNEL_DIGIT:
916 chan = 1;
917 chan2 = 0;
918 break;
919 case OMAP_DSS_CHANNEL_LCD2:
920 chan = 0;
921 chan2 = 1;
922 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530923 case OMAP_DSS_CHANNEL_LCD3:
924 if (dss_has_feature(FEAT_MGR_LCD3)) {
925 chan = 0;
926 chan2 = 2;
927 } else {
928 BUG();
929 return;
930 }
931 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000932 default:
933 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300934 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000935 }
936
937 val = FLD_MOD(val, chan, shift, shift);
938 val = FLD_MOD(val, chan2, 31, 30);
939 } else {
940 val = FLD_MOD(val, channel, shift, shift);
941 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530942 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200943}
944
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200945static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
946{
947 int shift;
948 u32 val;
949 enum omap_channel channel;
950
951 switch (plane) {
952 case OMAP_DSS_GFX:
953 shift = 8;
954 break;
955 case OMAP_DSS_VIDEO1:
956 case OMAP_DSS_VIDEO2:
957 case OMAP_DSS_VIDEO3:
958 shift = 16;
959 break;
960 default:
961 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300962 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200963 }
964
965 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
966
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530967 if (dss_has_feature(FEAT_MGR_LCD3)) {
968 if (FLD_GET(val, 31, 30) == 0)
969 channel = FLD_GET(val, shift, shift);
970 else if (FLD_GET(val, 31, 30) == 1)
971 channel = OMAP_DSS_CHANNEL_LCD2;
972 else
973 channel = OMAP_DSS_CHANNEL_LCD3;
974 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200975 if (FLD_GET(val, 31, 30) == 0)
976 channel = FLD_GET(val, shift, shift);
977 else
978 channel = OMAP_DSS_CHANNEL_LCD2;
979 } else {
980 channel = FLD_GET(val, shift, shift);
981 }
982
983 return channel;
984}
985
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300986static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987 enum omap_burst_size burst_size)
988{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530989 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200990 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200991
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300992 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300993 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994}
995
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300996static void dispc_configure_burst_sizes(void)
997{
998 int i;
999 const int burst_size = BURST_SIZE_X8;
1000
1001 /* Configure burst size always to maximum size */
1002 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001003 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001004}
1005
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001006static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001007{
1008 unsigned unit = dss_feat_get_burst_size_unit();
1009 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1010 return unit * 8;
1011}
1012
Mythri P Kd3862612011-03-11 18:02:49 +05301013void dispc_enable_gamma_table(bool enable)
1014{
1015 /*
1016 * This is partially implemented to support only disabling of
1017 * the gamma table.
1018 */
1019 if (enable) {
1020 DSSWARN("Gamma table enabling for TV not yet supported");
1021 return;
1022 }
1023
1024 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1025}
1026
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001027static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001028{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301029 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001030 return;
1031
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301032 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001033}
1034
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001035static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001036 struct omap_dss_cpr_coefs *coefs)
1037{
1038 u32 coef_r, coef_g, coef_b;
1039
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301040 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001041 return;
1042
1043 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1044 FLD_VAL(coefs->rb, 9, 0);
1045 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1046 FLD_VAL(coefs->gb, 9, 0);
1047 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1048 FLD_VAL(coefs->bb, 9, 0);
1049
1050 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1051 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1052 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1053}
1054
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001055static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001056{
1057 u32 val;
1058
1059 BUG_ON(plane == OMAP_DSS_GFX);
1060
Archit Taneja9b372c22011-05-06 11:45:49 +05301061 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301063 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001064}
1065
Archit Tanejad79db852012-09-22 12:30:17 +05301066static void dispc_ovl_enable_replication(enum omap_plane plane,
1067 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001068{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301069 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001070 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071
Archit Tanejad79db852012-09-22 12:30:17 +05301072 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1073 return;
1074
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001075 shift = shifts[plane];
1076 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077}
1078
Archit Taneja8f366162012-04-16 12:53:44 +05301079static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301080 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081{
1082 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301083
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301085 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001086}
1087
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001088static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001089{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001090 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001091 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301092 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001093 u32 unit;
1094
1095 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001096
Archit Tanejaa0acb552010-09-15 19:20:00 +05301097 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001099 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1100 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001101 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001102 dispc.fifo_size[fifo] = size;
1103
1104 /*
1105 * By default fifos are mapped directly to overlays, fifo 0 to
1106 * ovl 0, fifo 1 to ovl 1, etc.
1107 */
1108 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001110
1111 /*
1112 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1113 * causes problems with certain use cases, like using the tiler in 2D
1114 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1115 * giving GFX plane a larger fifo. WB but should work fine with a
1116 * smaller fifo.
1117 */
1118 if (dispc.feat->gfx_fifo_workaround) {
1119 u32 v;
1120
1121 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1122
1123 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1124 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1125 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1126 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1127
1128 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1129
1130 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1131 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1132 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001135static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001137 int fifo;
1138 u32 size = 0;
1139
1140 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1141 if (dispc.fifo_assignment[fifo] == plane)
1142 size += dispc.fifo_size[fifo];
1143 }
1144
1145 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146}
1147
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001148void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301150 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001151 u32 unit;
1152
1153 unit = dss_feat_get_buffer_size_unit();
1154
1155 WARN_ON(low % unit != 0);
1156 WARN_ON(high % unit != 0);
1157
1158 low /= unit;
1159 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301160
Archit Taneja9b372c22011-05-06 11:45:49 +05301161 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1162 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1163
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001164 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001165 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301166 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001167 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301168 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001169 hi_start, hi_end) * unit,
1170 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171
Archit Taneja9b372c22011-05-06 11:45:49 +05301172 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301173 FLD_VAL(high, hi_start, hi_end) |
1174 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001175}
1176
1177void dispc_enable_fifomerge(bool enable)
1178{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001179 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1180 WARN_ON(enable);
1181 return;
1182 }
1183
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001184 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1185 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186}
1187
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001188void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001189 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1190 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001191{
1192 /*
1193 * All sizes are in bytes. Both the buffer and burst are made of
1194 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1195 */
1196
1197 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001198 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1199 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001200
1201 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001202 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001203
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001204 if (use_fifomerge) {
1205 total_fifo_size = 0;
1206 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1207 total_fifo_size += dispc_ovl_get_fifo_size(i);
1208 } else {
1209 total_fifo_size = ovl_fifo_size;
1210 }
1211
1212 /*
1213 * We use the same low threshold for both fifomerge and non-fifomerge
1214 * cases, but for fifomerge we calculate the high threshold using the
1215 * combined fifo size
1216 */
1217
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001218 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001219 *fifo_low = ovl_fifo_size - burst_size * 2;
1220 *fifo_high = total_fifo_size - burst_size;
1221 } else {
1222 *fifo_low = ovl_fifo_size - burst_size;
1223 *fifo_high = total_fifo_size - buf_unit;
1224 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001225}
1226
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001227static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301228 int hinc, int vinc,
1229 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001230{
1231 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232
Amber Jain0d66cbb2011-05-19 19:47:54 +05301233 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1234 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301235
Amber Jain0d66cbb2011-05-19 19:47:54 +05301236 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1237 &hinc_start, &hinc_end);
1238 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1239 &vinc_start, &vinc_end);
1240 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1241 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301242
Amber Jain0d66cbb2011-05-19 19:47:54 +05301243 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1244 } else {
1245 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1246 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1247 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248}
1249
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001250static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251{
1252 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301253 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001254
Archit Taneja87a74842011-03-02 11:19:50 +05301255 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1256 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1257
1258 val = FLD_VAL(vaccu, vert_start, vert_end) |
1259 FLD_VAL(haccu, hor_start, hor_end);
1260
Archit Taneja9b372c22011-05-06 11:45:49 +05301261 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001262}
1263
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001264static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001265{
1266 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301267 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001268
Archit Taneja87a74842011-03-02 11:19:50 +05301269 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1270 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1271
1272 val = FLD_VAL(vaccu, vert_start, vert_end) |
1273 FLD_VAL(haccu, hor_start, hor_end);
1274
Archit Taneja9b372c22011-05-06 11:45:49 +05301275 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001276}
1277
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001278static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1279 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301280{
1281 u32 val;
1282
1283 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1284 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1285}
1286
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001287static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1288 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301289{
1290 u32 val;
1291
1292 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1293 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1294}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001296static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297 u16 orig_width, u16 orig_height,
1298 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301299 bool five_taps, u8 rotation,
1300 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001301{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301302 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001303
Amber Jained14a3c2011-05-19 19:47:51 +05301304 fir_hinc = 1024 * orig_width / out_width;
1305 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001306
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301307 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1308 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001309 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301310}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301312static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1313 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1314 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1315{
1316 int h_accu2_0, h_accu2_1;
1317 int v_accu2_0, v_accu2_1;
1318 int chroma_hinc, chroma_vinc;
1319 int idx;
1320
1321 struct accu {
1322 s8 h0_m, h0_n;
1323 s8 h1_m, h1_n;
1324 s8 v0_m, v0_n;
1325 s8 v1_m, v1_n;
1326 };
1327
1328 const struct accu *accu_table;
1329 const struct accu *accu_val;
1330
1331 static const struct accu accu_nv12[4] = {
1332 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1333 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1334 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1335 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1336 };
1337
1338 static const struct accu accu_nv12_ilace[4] = {
1339 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1340 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1341 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1342 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1343 };
1344
1345 static const struct accu accu_yuv[4] = {
1346 { 0, 1, 0, 1, 0, 1, 0, 1 },
1347 { 0, 1, 0, 1, 0, 1, 0, 1 },
1348 { -1, 1, 0, 1, 0, 1, 0, 1 },
1349 { 0, 1, 0, 1, -1, 1, 0, 1 },
1350 };
1351
1352 switch (rotation) {
1353 case OMAP_DSS_ROT_0:
1354 idx = 0;
1355 break;
1356 case OMAP_DSS_ROT_90:
1357 idx = 1;
1358 break;
1359 case OMAP_DSS_ROT_180:
1360 idx = 2;
1361 break;
1362 case OMAP_DSS_ROT_270:
1363 idx = 3;
1364 break;
1365 default:
1366 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001367 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301368 }
1369
1370 switch (color_mode) {
1371 case OMAP_DSS_COLOR_NV12:
1372 if (ilace)
1373 accu_table = accu_nv12_ilace;
1374 else
1375 accu_table = accu_nv12;
1376 break;
1377 case OMAP_DSS_COLOR_YUV2:
1378 case OMAP_DSS_COLOR_UYVY:
1379 accu_table = accu_yuv;
1380 break;
1381 default:
1382 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001383 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301384 }
1385
1386 accu_val = &accu_table[idx];
1387
1388 chroma_hinc = 1024 * orig_width / out_width;
1389 chroma_vinc = 1024 * orig_height / out_height;
1390
1391 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1392 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1393 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1394 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1395
1396 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1397 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1398}
1399
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001400static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301401 u16 orig_width, u16 orig_height,
1402 u16 out_width, u16 out_height,
1403 bool ilace, bool five_taps,
1404 bool fieldmode, enum omap_color_mode color_mode,
1405 u8 rotation)
1406{
1407 int accu0 = 0;
1408 int accu1 = 0;
1409 u32 l;
1410
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001411 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301412 out_width, out_height, five_taps,
1413 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301414 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001415
Archit Taneja87a74842011-03-02 11:19:50 +05301416 /* RESIZEENABLE and VERTICALTAPS */
1417 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301418 l |= (orig_width != out_width) ? (1 << 5) : 0;
1419 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001420 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301421
1422 /* VRESIZECONF and HRESIZECONF */
1423 if (dss_has_feature(FEAT_RESIZECONF)) {
1424 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301425 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1426 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301427 }
1428
1429 /* LINEBUFFERSPLIT */
1430 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1431 l &= ~(0x1 << 22);
1432 l |= five_taps ? (1 << 22) : 0;
1433 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001434
Archit Taneja9b372c22011-05-06 11:45:49 +05301435 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001436
1437 /*
1438 * field 0 = even field = bottom field
1439 * field 1 = odd field = top field
1440 */
1441 if (ilace && !fieldmode) {
1442 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301443 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444 if (accu0 >= 1024/2) {
1445 accu1 = 1024/2;
1446 accu0 -= accu1;
1447 }
1448 }
1449
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001450 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1451 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001452}
1453
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001454static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301455 u16 orig_width, u16 orig_height,
1456 u16 out_width, u16 out_height,
1457 bool ilace, bool five_taps,
1458 bool fieldmode, enum omap_color_mode color_mode,
1459 u8 rotation)
1460{
1461 int scale_x = out_width != orig_width;
1462 int scale_y = out_height != orig_height;
Archit Taneja20fbb502012-08-22 17:04:48 +05301463 bool chroma_upscale = true;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301464
1465 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1466 return;
1467 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1468 color_mode != OMAP_DSS_COLOR_UYVY &&
1469 color_mode != OMAP_DSS_COLOR_NV12)) {
1470 /* reset chroma resampling for RGB formats */
1471 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1472 return;
1473 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001474
1475 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1476 out_height, ilace, color_mode, rotation);
1477
Amber Jain0d66cbb2011-05-19 19:47:54 +05301478 switch (color_mode) {
1479 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301480 if (chroma_upscale) {
1481 /* UV is subsampled by 2 horizontally and vertically */
1482 orig_height >>= 1;
1483 orig_width >>= 1;
1484 } else {
1485 /* UV is downsampled by 2 horizontally and vertically */
1486 orig_height <<= 1;
1487 orig_width <<= 1;
1488 }
1489
Amber Jain0d66cbb2011-05-19 19:47:54 +05301490 break;
1491 case OMAP_DSS_COLOR_YUV2:
1492 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301493 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301494 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301495 rotation == OMAP_DSS_ROT_180) {
1496 if (chroma_upscale)
1497 /* UV is subsampled by 2 horizontally */
1498 orig_width >>= 1;
1499 else
1500 /* UV is downsampled by 2 horizontally */
1501 orig_width <<= 1;
1502 }
1503
Amber Jain0d66cbb2011-05-19 19:47:54 +05301504 /* must use FIR for YUV422 if rotated */
1505 if (rotation != OMAP_DSS_ROT_0)
1506 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301507
Amber Jain0d66cbb2011-05-19 19:47:54 +05301508 break;
1509 default:
1510 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001511 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301512 }
1513
1514 if (out_width != orig_width)
1515 scale_x = true;
1516 if (out_height != orig_height)
1517 scale_y = true;
1518
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001519 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301520 out_width, out_height, five_taps,
1521 rotation, DISPC_COLOR_COMPONENT_UV);
1522
1523 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1524 (scale_x || scale_y) ? 1 : 0, 8, 8);
1525 /* set H scaling */
1526 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1527 /* set V scaling */
1528 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301529}
1530
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001531static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301532 u16 orig_width, u16 orig_height,
1533 u16 out_width, u16 out_height,
1534 bool ilace, bool five_taps,
1535 bool fieldmode, enum omap_color_mode color_mode,
1536 u8 rotation)
1537{
1538 BUG_ON(plane == OMAP_DSS_GFX);
1539
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001540 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301541 orig_width, orig_height,
1542 out_width, out_height,
1543 ilace, five_taps,
1544 fieldmode, color_mode,
1545 rotation);
1546
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001547 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301548 orig_width, orig_height,
1549 out_width, out_height,
1550 ilace, five_taps,
1551 fieldmode, color_mode,
1552 rotation);
1553}
1554
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001555static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001556 bool mirroring, enum omap_color_mode color_mode)
1557{
Archit Taneja87a74842011-03-02 11:19:50 +05301558 bool row_repeat = false;
1559 int vidrot = 0;
1560
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001561 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1562 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001563
1564 if (mirroring) {
1565 switch (rotation) {
1566 case OMAP_DSS_ROT_0:
1567 vidrot = 2;
1568 break;
1569 case OMAP_DSS_ROT_90:
1570 vidrot = 1;
1571 break;
1572 case OMAP_DSS_ROT_180:
1573 vidrot = 0;
1574 break;
1575 case OMAP_DSS_ROT_270:
1576 vidrot = 3;
1577 break;
1578 }
1579 } else {
1580 switch (rotation) {
1581 case OMAP_DSS_ROT_0:
1582 vidrot = 0;
1583 break;
1584 case OMAP_DSS_ROT_90:
1585 vidrot = 1;
1586 break;
1587 case OMAP_DSS_ROT_180:
1588 vidrot = 2;
1589 break;
1590 case OMAP_DSS_ROT_270:
1591 vidrot = 3;
1592 break;
1593 }
1594 }
1595
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001596 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301597 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598 else
Archit Taneja87a74842011-03-02 11:19:50 +05301599 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001600 }
Archit Taneja87a74842011-03-02 11:19:50 +05301601
Archit Taneja9b372c22011-05-06 11:45:49 +05301602 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301603 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301604 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1605 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001606}
1607
1608static int color_mode_to_bpp(enum omap_color_mode color_mode)
1609{
1610 switch (color_mode) {
1611 case OMAP_DSS_COLOR_CLUT1:
1612 return 1;
1613 case OMAP_DSS_COLOR_CLUT2:
1614 return 2;
1615 case OMAP_DSS_COLOR_CLUT4:
1616 return 4;
1617 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301618 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001619 return 8;
1620 case OMAP_DSS_COLOR_RGB12U:
1621 case OMAP_DSS_COLOR_RGB16:
1622 case OMAP_DSS_COLOR_ARGB16:
1623 case OMAP_DSS_COLOR_YUV2:
1624 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301625 case OMAP_DSS_COLOR_RGBA16:
1626 case OMAP_DSS_COLOR_RGBX16:
1627 case OMAP_DSS_COLOR_ARGB16_1555:
1628 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001629 return 16;
1630 case OMAP_DSS_COLOR_RGB24P:
1631 return 24;
1632 case OMAP_DSS_COLOR_RGB24U:
1633 case OMAP_DSS_COLOR_ARGB32:
1634 case OMAP_DSS_COLOR_RGBA32:
1635 case OMAP_DSS_COLOR_RGBX32:
1636 return 32;
1637 default:
1638 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001639 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001640 }
1641}
1642
1643static s32 pixinc(int pixels, u8 ps)
1644{
1645 if (pixels == 1)
1646 return 1;
1647 else if (pixels > 1)
1648 return 1 + (pixels - 1) * ps;
1649 else if (pixels < 0)
1650 return 1 - (-pixels + 1) * ps;
1651 else
1652 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001653 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001654}
1655
1656static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1657 u16 screen_width,
1658 u16 width, u16 height,
1659 enum omap_color_mode color_mode, bool fieldmode,
1660 unsigned int field_offset,
1661 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301662 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001663{
1664 u8 ps;
1665
1666 /* FIXME CLUT formats */
1667 switch (color_mode) {
1668 case OMAP_DSS_COLOR_CLUT1:
1669 case OMAP_DSS_COLOR_CLUT2:
1670 case OMAP_DSS_COLOR_CLUT4:
1671 case OMAP_DSS_COLOR_CLUT8:
1672 BUG();
1673 return;
1674 case OMAP_DSS_COLOR_YUV2:
1675 case OMAP_DSS_COLOR_UYVY:
1676 ps = 4;
1677 break;
1678 default:
1679 ps = color_mode_to_bpp(color_mode) / 8;
1680 break;
1681 }
1682
1683 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1684 width, height);
1685
1686 /*
1687 * field 0 = even field = bottom field
1688 * field 1 = odd field = top field
1689 */
1690 switch (rotation + mirror * 4) {
1691 case OMAP_DSS_ROT_0:
1692 case OMAP_DSS_ROT_180:
1693 /*
1694 * If the pixel format is YUV or UYVY divide the width
1695 * of the image by 2 for 0 and 180 degree rotation.
1696 */
1697 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1698 color_mode == OMAP_DSS_COLOR_UYVY)
1699 width = width >> 1;
1700 case OMAP_DSS_ROT_90:
1701 case OMAP_DSS_ROT_270:
1702 *offset1 = 0;
1703 if (field_offset)
1704 *offset0 = field_offset * screen_width * ps;
1705 else
1706 *offset0 = 0;
1707
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301708 *row_inc = pixinc(1 +
1709 (y_predecim * screen_width - x_predecim * width) +
1710 (fieldmode ? screen_width : 0), ps);
1711 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001712 break;
1713
1714 case OMAP_DSS_ROT_0 + 4:
1715 case OMAP_DSS_ROT_180 + 4:
1716 /* If the pixel format is YUV or UYVY divide the width
1717 * of the image by 2 for 0 degree and 180 degree
1718 */
1719 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1720 color_mode == OMAP_DSS_COLOR_UYVY)
1721 width = width >> 1;
1722 case OMAP_DSS_ROT_90 + 4:
1723 case OMAP_DSS_ROT_270 + 4:
1724 *offset1 = 0;
1725 if (field_offset)
1726 *offset0 = field_offset * screen_width * ps;
1727 else
1728 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301729 *row_inc = pixinc(1 -
1730 (y_predecim * screen_width + x_predecim * width) -
1731 (fieldmode ? screen_width : 0), ps);
1732 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001733 break;
1734
1735 default:
1736 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001737 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001738 }
1739}
1740
1741static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1742 u16 screen_width,
1743 u16 width, u16 height,
1744 enum omap_color_mode color_mode, bool fieldmode,
1745 unsigned int field_offset,
1746 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301747 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001748{
1749 u8 ps;
1750 u16 fbw, fbh;
1751
1752 /* FIXME CLUT formats */
1753 switch (color_mode) {
1754 case OMAP_DSS_COLOR_CLUT1:
1755 case OMAP_DSS_COLOR_CLUT2:
1756 case OMAP_DSS_COLOR_CLUT4:
1757 case OMAP_DSS_COLOR_CLUT8:
1758 BUG();
1759 return;
1760 default:
1761 ps = color_mode_to_bpp(color_mode) / 8;
1762 break;
1763 }
1764
1765 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1766 width, height);
1767
1768 /* width & height are overlay sizes, convert to fb sizes */
1769
1770 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1771 fbw = width;
1772 fbh = height;
1773 } else {
1774 fbw = height;
1775 fbh = width;
1776 }
1777
1778 /*
1779 * field 0 = even field = bottom field
1780 * field 1 = odd field = top field
1781 */
1782 switch (rotation + mirror * 4) {
1783 case OMAP_DSS_ROT_0:
1784 *offset1 = 0;
1785 if (field_offset)
1786 *offset0 = *offset1 + field_offset * screen_width * ps;
1787 else
1788 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301789 *row_inc = pixinc(1 +
1790 (y_predecim * screen_width - fbw * x_predecim) +
1791 (fieldmode ? screen_width : 0), ps);
1792 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1793 color_mode == OMAP_DSS_COLOR_UYVY)
1794 *pix_inc = pixinc(x_predecim, 2 * ps);
1795 else
1796 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001797 break;
1798 case OMAP_DSS_ROT_90:
1799 *offset1 = screen_width * (fbh - 1) * ps;
1800 if (field_offset)
1801 *offset0 = *offset1 + field_offset * ps;
1802 else
1803 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301804 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1805 y_predecim + (fieldmode ? 1 : 0), ps);
1806 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001807 break;
1808 case OMAP_DSS_ROT_180:
1809 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1810 if (field_offset)
1811 *offset0 = *offset1 - field_offset * screen_width * ps;
1812 else
1813 *offset0 = *offset1;
1814 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301815 (y_predecim * screen_width - fbw * x_predecim) -
1816 (fieldmode ? screen_width : 0), ps);
1817 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1818 color_mode == OMAP_DSS_COLOR_UYVY)
1819 *pix_inc = pixinc(-x_predecim, 2 * ps);
1820 else
1821 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001822 break;
1823 case OMAP_DSS_ROT_270:
1824 *offset1 = (fbw - 1) * ps;
1825 if (field_offset)
1826 *offset0 = *offset1 - field_offset * ps;
1827 else
1828 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301829 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1830 y_predecim - (fieldmode ? 1 : 0), ps);
1831 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001832 break;
1833
1834 /* mirroring */
1835 case OMAP_DSS_ROT_0 + 4:
1836 *offset1 = (fbw - 1) * ps;
1837 if (field_offset)
1838 *offset0 = *offset1 + field_offset * screen_width * ps;
1839 else
1840 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301841 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001842 (fieldmode ? screen_width : 0),
1843 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301844 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1845 color_mode == OMAP_DSS_COLOR_UYVY)
1846 *pix_inc = pixinc(-x_predecim, 2 * ps);
1847 else
1848 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001849 break;
1850
1851 case OMAP_DSS_ROT_90 + 4:
1852 *offset1 = 0;
1853 if (field_offset)
1854 *offset0 = *offset1 + field_offset * ps;
1855 else
1856 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301857 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1858 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301860 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001861 break;
1862
1863 case OMAP_DSS_ROT_180 + 4:
1864 *offset1 = screen_width * (fbh - 1) * ps;
1865 if (field_offset)
1866 *offset0 = *offset1 - field_offset * screen_width * ps;
1867 else
1868 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301869 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001870 (fieldmode ? screen_width : 0),
1871 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301872 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1873 color_mode == OMAP_DSS_COLOR_UYVY)
1874 *pix_inc = pixinc(x_predecim, 2 * ps);
1875 else
1876 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 break;
1878
1879 case OMAP_DSS_ROT_270 + 4:
1880 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1881 if (field_offset)
1882 *offset0 = *offset1 - field_offset * ps;
1883 else
1884 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301885 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1886 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001887 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301888 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001889 break;
1890
1891 default:
1892 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001893 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001894 }
1895}
1896
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301897static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1898 enum omap_color_mode color_mode, bool fieldmode,
1899 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1900 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1901{
1902 u8 ps;
1903
1904 switch (color_mode) {
1905 case OMAP_DSS_COLOR_CLUT1:
1906 case OMAP_DSS_COLOR_CLUT2:
1907 case OMAP_DSS_COLOR_CLUT4:
1908 case OMAP_DSS_COLOR_CLUT8:
1909 BUG();
1910 return;
1911 default:
1912 ps = color_mode_to_bpp(color_mode) / 8;
1913 break;
1914 }
1915
1916 DSSDBG("scrw %d, width %d\n", screen_width, width);
1917
1918 /*
1919 * field 0 = even field = bottom field
1920 * field 1 = odd field = top field
1921 */
1922 *offset1 = 0;
1923 if (field_offset)
1924 *offset0 = *offset1 + field_offset * screen_width * ps;
1925 else
1926 *offset0 = *offset1;
1927 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1928 (fieldmode ? screen_width : 0), ps);
1929 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1930 color_mode == OMAP_DSS_COLOR_UYVY)
1931 *pix_inc = pixinc(x_predecim, 2 * ps);
1932 else
1933 *pix_inc = pixinc(x_predecim, ps);
1934}
1935
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301936/*
1937 * This function is used to avoid synclosts in OMAP3, because of some
1938 * undocumented horizontal position and timing related limitations.
1939 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301940static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301941 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301942 u16 width, u16 height, u16 out_width, u16 out_height)
1943{
1944 int DS = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301945 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301946 static const u8 limits[3] = { 8, 10, 20 };
1947 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301948 unsigned long pclk = dispc_plane_pclk_rate(plane);
1949 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301950 int i;
1951
Archit Taneja81ab95b2012-05-08 15:53:20 +05301952 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301953
1954 i = 0;
1955 if (out_height < height)
1956 i++;
1957 if (out_width < width)
1958 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301959 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301960 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1961 if (blank <= limits[i])
1962 return -EINVAL;
1963
1964 /*
1965 * Pixel data should be prepared before visible display point starts.
1966 * So, atleast DS-2 lines must have already been fetched by DISPC
1967 * during nonactive - pos_x period.
1968 */
1969 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1970 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1971 val, max(0, DS - 2) * width);
1972 if (val < max(0, DS - 2) * width)
1973 return -EINVAL;
1974
1975 /*
1976 * All lines need to be refilled during the nonactive period of which
1977 * only one line can be loaded during the active period. So, atleast
1978 * DS - 1 lines should be loaded during nonactive period.
1979 */
1980 val = div_u64((u64)nonactive * lclk, pclk);
1981 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1982 val, max(0, DS - 1) * width);
1983 if (val < max(0, DS - 1) * width)
1984 return -EINVAL;
1985
1986 return 0;
1987}
1988
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301989static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301990 const struct omap_video_timings *mgr_timings, u16 width,
1991 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001992 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001993{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301994 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301995 u64 tmp;
1996 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001997
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301998 if (height <= out_height && width <= out_width)
1999 return (unsigned long) pclk;
2000
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002001 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302002 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002003
2004 tmp = pclk * height * out_width;
2005 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302006 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002008 if (height > 2 * out_height) {
2009 if (ppl == out_width)
2010 return 0;
2011
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012 tmp = pclk * (height - 2 * out_height) * out_width;
2013 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302014 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002015 }
2016 }
2017
2018 if (width > out_width) {
2019 tmp = pclk * width;
2020 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302021 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002022
2023 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302024 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025 }
2026
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302027 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002028}
2029
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302030static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302031 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302032{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302033 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302034
2035 if (height > out_height && width > out_width)
2036 return pclk * 4;
2037 else
2038 return pclk * 2;
2039}
2040
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302041static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302042 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043{
2044 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302045 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046
2047 /*
2048 * FIXME how to determine the 'A' factor
2049 * for the no downscaling case ?
2050 */
2051
2052 if (width > 3 * out_width)
2053 hf = 4;
2054 else if (width > 2 * out_width)
2055 hf = 3;
2056 else if (width > out_width)
2057 hf = 2;
2058 else
2059 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002060 if (height > out_height)
2061 vf = 2;
2062 else
2063 vf = 1;
2064
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302065 return pclk * vf * hf;
2066}
2067
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302068static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302069 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302070{
Archit Taneja8ba85302012-09-26 17:00:37 +05302071 unsigned long pclk;
2072
2073 /*
2074 * If the overlay/writeback is in mem to mem mode, there are no
2075 * downscaling limitations with respect to pixel clock, return 1 as
2076 * required core clock to represent that we have sufficient enough
2077 * core clock to do maximum downscaling
2078 */
2079 if (mem_to_mem)
2080 return 1;
2081
2082 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302083
2084 if (width > out_width)
2085 return DIV_ROUND_UP(pclk, out_width) * width;
2086 else
2087 return pclk;
2088}
2089
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302090static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302091 const struct omap_video_timings *mgr_timings,
2092 u16 width, u16 height, u16 out_width, u16 out_height,
2093 enum omap_color_mode color_mode, bool *five_taps,
2094 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302095 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302096{
2097 int error;
2098 u16 in_width, in_height;
2099 int min_factor = min(*decim_x, *decim_y);
2100 const int maxsinglelinewidth =
2101 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302102
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302103 *five_taps = false;
2104
2105 do {
2106 in_height = DIV_ROUND_UP(height, *decim_y);
2107 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302108 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302109 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302110 error = (in_width > maxsinglelinewidth || !*core_clk ||
2111 *core_clk > dispc_core_clk_rate());
2112 if (error) {
2113 if (*decim_x == *decim_y) {
2114 *decim_x = min_factor;
2115 ++*decim_y;
2116 } else {
2117 swap(*decim_x, *decim_y);
2118 if (*decim_x < *decim_y)
2119 ++*decim_x;
2120 }
2121 }
2122 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2123
2124 if (in_width > maxsinglelinewidth) {
2125 DSSERR("Cannot scale max input width exceeded");
2126 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302127 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302128 return 0;
2129}
2130
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302131static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302132 const struct omap_video_timings *mgr_timings,
2133 u16 width, u16 height, u16 out_width, u16 out_height,
2134 enum omap_color_mode color_mode, bool *five_taps,
2135 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302136 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302137{
2138 int error;
2139 u16 in_width, in_height;
2140 int min_factor = min(*decim_x, *decim_y);
2141 const int maxsinglelinewidth =
2142 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2143
2144 do {
2145 in_height = DIV_ROUND_UP(height, *decim_y);
2146 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302147 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302148 in_width, in_height, out_width, out_height, color_mode);
2149
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302150 error = check_horiz_timing_omap3(plane, mgr_timings,
2151 pos_x, in_width, in_height, out_width,
2152 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302153
2154 if (in_width > maxsinglelinewidth)
2155 if (in_height > out_height &&
2156 in_height < out_height * 2)
2157 *five_taps = false;
2158 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302159 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302160 in_height, out_width, out_height,
2161 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302162
2163 error = (error || in_width > maxsinglelinewidth * 2 ||
2164 (in_width > maxsinglelinewidth && *five_taps) ||
2165 !*core_clk || *core_clk > dispc_core_clk_rate());
2166 if (error) {
2167 if (*decim_x == *decim_y) {
2168 *decim_x = min_factor;
2169 ++*decim_y;
2170 } else {
2171 swap(*decim_x, *decim_y);
2172 if (*decim_x < *decim_y)
2173 ++*decim_x;
2174 }
2175 }
2176 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2177
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302178 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302179 out_width, out_height)){
2180 DSSERR("horizontal timing too tight\n");
2181 return -EINVAL;
2182 }
2183
2184 if (in_width > (maxsinglelinewidth * 2)) {
2185 DSSERR("Cannot setup scaling");
2186 DSSERR("width exceeds maximum width possible");
2187 return -EINVAL;
2188 }
2189
2190 if (in_width > maxsinglelinewidth && *five_taps) {
2191 DSSERR("cannot setup scaling with five taps");
2192 return -EINVAL;
2193 }
2194 return 0;
2195}
2196
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302197static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302198 const struct omap_video_timings *mgr_timings,
2199 u16 width, u16 height, u16 out_width, u16 out_height,
2200 enum omap_color_mode color_mode, bool *five_taps,
2201 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302202 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302203{
2204 u16 in_width, in_width_max;
2205 int decim_x_min = *decim_x;
2206 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2207 const int maxsinglelinewidth =
2208 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302209 unsigned long pclk = dispc_plane_pclk_rate(plane);
Archit Taneja8ba85302012-09-26 17:00:37 +05302210 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302211
Archit Taneja8ba85302012-09-26 17:00:37 +05302212 if (mem_to_mem)
2213 in_width_max = DIV_ROUND_UP(out_width, maxdownscale);
2214 else
2215 in_width_max = dispc_core_clk_rate() /
2216 DIV_ROUND_UP(pclk, out_width);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302217
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302218 *decim_x = DIV_ROUND_UP(width, in_width_max);
2219
2220 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2221 if (*decim_x > *x_predecim)
2222 return -EINVAL;
2223
2224 do {
2225 in_width = DIV_ROUND_UP(width, *decim_x);
2226 } while (*decim_x <= *x_predecim &&
2227 in_width > maxsinglelinewidth && ++*decim_x);
2228
2229 if (in_width > maxsinglelinewidth) {
2230 DSSERR("Cannot scale width exceeds max line width");
2231 return -EINVAL;
2232 }
2233
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302234 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302235 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302236 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002237}
2238
Archit Taneja79ad75f2011-09-08 13:15:11 +05302239static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302240 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302241 const struct omap_video_timings *mgr_timings,
2242 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302243 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302244 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302245 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302246{
Archit Taneja0373cac2011-09-08 13:25:17 +05302247 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302248 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302249 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302251
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002252 if (width == out_width && height == out_height)
2253 return 0;
2254
Archit Taneja5b54ed32012-09-26 16:55:27 +05302255 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002256 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302257
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302258 *x_predecim = max_decim_limit;
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302259 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2260 dss_has_feature(FEAT_BURST_2D)) ? 2 : max_decim_limit;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302261
2262 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2263 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2264 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2265 color_mode == OMAP_DSS_COLOR_CLUT8) {
2266 *x_predecim = 1;
2267 *y_predecim = 1;
2268 *five_taps = false;
2269 return 0;
2270 }
2271
2272 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2273 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2274
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302275 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302276 return -EINVAL;
2277
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302278 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302279 return -EINVAL;
2280
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302281 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2282 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302283 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2284 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302285 if (ret)
2286 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302287
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302288 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2289 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302290
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302291 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302292 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302293 "required core clk rate = %lu Hz, "
2294 "current core clk rate = %lu Hz\n",
2295 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302296 return -EINVAL;
2297 }
2298
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302299 *x_predecim = decim_x;
2300 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302301 return 0;
2302}
2303
Archit Taneja84a880f2012-09-26 16:57:37 +05302304static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302305 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2306 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2307 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2308 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2309 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302310 bool replication, const struct omap_video_timings *mgr_timings,
2311 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002312{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302313 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002314 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302315 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002316 unsigned offset0, offset1;
2317 s32 row_inc;
2318 s32 pix_inc;
Archit Taneja84a880f2012-09-26 16:57:37 +05302319 u16 frame_height = height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002320 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302321 u16 in_height = height;
2322 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302323 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302324 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002325
Archit Taneja84a880f2012-09-26 16:57:37 +05302326 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002327 return -EINVAL;
2328
Archit Taneja84a880f2012-09-26 16:57:37 +05302329 out_width = out_width == 0 ? width : out_width;
2330 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002331
Archit Taneja84a880f2012-09-26 16:57:37 +05302332 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002333 fieldmode = 1;
2334
2335 if (ilace) {
2336 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302337 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302338 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302339 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002340
2341 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302342 "out_height %d\n", in_height, pos_y,
2343 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002344 }
2345
Archit Taneja84a880f2012-09-26 16:57:37 +05302346 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302347 return -EINVAL;
2348
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302349 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302350 in_height, out_width, out_height, color_mode,
2351 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302352 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302353 if (r)
2354 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002355
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302356 in_width = DIV_ROUND_UP(in_width, x_predecim);
2357 in_height = DIV_ROUND_UP(in_height, y_predecim);
2358
Archit Taneja84a880f2012-09-26 16:57:37 +05302359 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2360 color_mode == OMAP_DSS_COLOR_UYVY ||
2361 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302362 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002363
2364 if (ilace && !fieldmode) {
2365 /*
2366 * when downscaling the bottom field may have to start several
2367 * source lines below the top field. Unfortunately ACCUI
2368 * registers will only hold the fractional part of the offset
2369 * so the integer part must be added to the base address of the
2370 * bottom field.
2371 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302372 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002373 field_offset = 0;
2374 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302375 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002376 }
2377
2378 /* Fields are independent but interleaved in memory. */
2379 if (fieldmode)
2380 field_offset = 1;
2381
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002382 offset0 = 0;
2383 offset1 = 0;
2384 row_inc = 0;
2385 pix_inc = 0;
2386
Archit Taneja84a880f2012-09-26 16:57:37 +05302387 if (rotation_type == OMAP_DSS_ROT_TILER)
2388 calc_tiler_rotation_offset(screen_width, in_width,
2389 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302390 &offset0, &offset1, &row_inc, &pix_inc,
2391 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302392 else if (rotation_type == OMAP_DSS_ROT_DMA)
2393 calc_dma_rotation_offset(rotation, mirror,
2394 screen_width, in_width, frame_height,
2395 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302396 &offset0, &offset1, &row_inc, &pix_inc,
2397 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002398 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302399 calc_vrfb_rotation_offset(rotation, mirror,
2400 screen_width, in_width, frame_height,
2401 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302402 &offset0, &offset1, &row_inc, &pix_inc,
2403 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404
2405 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2406 offset0, offset1, row_inc, pix_inc);
2407
Archit Taneja84a880f2012-09-26 16:57:37 +05302408 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002409
Archit Taneja84a880f2012-09-26 16:57:37 +05302410 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302411
Archit Taneja84a880f2012-09-26 16:57:37 +05302412 dispc_ovl_set_ba0(plane, paddr + offset0);
2413 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002414
Archit Taneja84a880f2012-09-26 16:57:37 +05302415 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2416 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2417 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302418 }
2419
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002420 dispc_ovl_set_row_inc(plane, row_inc);
2421 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
Archit Taneja84a880f2012-09-26 16:57:37 +05302423 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302424 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002425
Archit Taneja84a880f2012-09-26 16:57:37 +05302426 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427
Archit Taneja78b687f2012-09-21 14:51:49 +05302428 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002429
Archit Taneja5b54ed32012-09-26 16:55:27 +05302430 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302431 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2432 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302433 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302434 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002435 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002436 }
2437
Archit Taneja84a880f2012-09-26 16:57:37 +05302438 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002439
Archit Taneja84a880f2012-09-26 16:57:37 +05302440 dispc_ovl_set_zorder(plane, caps, zorder);
2441 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2442 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002443
Archit Tanejad79db852012-09-22 12:30:17 +05302444 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302445
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446 return 0;
2447}
2448
Archit Taneja84a880f2012-09-26 16:57:37 +05302449int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302450 bool replication, const struct omap_video_timings *mgr_timings,
2451 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302452{
2453 int r;
2454 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2455 enum omap_channel channel;
2456
2457 channel = dispc_ovl_get_channel_out(plane);
2458
2459 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2460 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2461 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2462 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2463 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2464
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302465 r = dispc_ovl_setup_common(plane, ovl->caps, oi->paddr, oi->p_uv_addr,
2466 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2467 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2468 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302469 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302470
2471 return r;
2472}
2473
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002474int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002475{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002476 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2477
Archit Taneja9b372c22011-05-06 11:45:49 +05302478 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002479
2480 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002481}
2482
2483static void dispc_disable_isr(void *data, u32 mask)
2484{
2485 struct completion *compl = data;
2486 complete(compl);
2487}
2488
Sumit Semwal2a205f32010-12-02 11:27:12 +00002489static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002490{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302491 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2492 /* flush posted write */
2493 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494}
2495
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002496static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002497{
2498 struct completion frame_done_completion;
2499 bool is_on;
2500 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002501 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002502
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002503 /* When we disable LCD output, we need to wait until frame is done.
2504 * Otherwise the DSS is still working, and turning off the clocks
2505 * prevents DSS from going to OFF mode */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302506 is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002507
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302508 irq = mgr_desc[channel].framedone_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002509
2510 if (!enable && is_on) {
2511 init_completion(&frame_done_completion);
2512
2513 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002514 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515
2516 if (r)
2517 DSSERR("failed to register FRAMEDONE isr\n");
2518 }
2519
Sumit Semwal2a205f32010-12-02 11:27:12 +00002520 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521
2522 if (!enable && is_on) {
2523 if (!wait_for_completion_timeout(&frame_done_completion,
2524 msecs_to_jiffies(100)))
2525 DSSERR("timeout waiting for FRAME DONE\n");
2526
2527 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002528 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002529
2530 if (r)
2531 DSSERR("failed to unregister FRAMEDONE isr\n");
2532 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533}
2534
2535static void _enable_digit_out(bool enable)
2536{
2537 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002538 /* flush posted write */
2539 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002540}
2541
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002542static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543{
2544 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002545 enum dss_hdmi_venc_clk_source_select src;
2546 int r, i;
2547 u32 irq_mask;
2548 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002549
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002550 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002551 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002553 src = dss_get_hdmi_venc_clk_source();
2554
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002555 if (enable) {
2556 unsigned long flags;
2557 /* When we enable digit output, we'll get an extra digit
2558 * sync lost interrupt, that we need to ignore */
2559 spin_lock_irqsave(&dispc.irq_lock, flags);
2560 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2561 _omap_dispc_set_irqs();
2562 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2563 }
2564
2565 /* When we disable digit output, we need to wait until fields are done.
2566 * Otherwise the DSS is still working, and turning off the clocks
2567 * prevents DSS from going to OFF mode. And when enabling, we need to
2568 * wait for the extra sync losts */
2569 init_completion(&frame_done_completion);
2570
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002571 if (src == DSS_HDMI_M_PCLK && enable == false) {
2572 irq_mask = DISPC_IRQ_FRAMEDONETV;
2573 num_irqs = 1;
2574 } else {
2575 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2576 /* XXX I understand from TRM that we should only wait for the
2577 * current field to complete. But it seems we have to wait for
2578 * both fields */
2579 num_irqs = 2;
2580 }
2581
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002582 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002583 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002584 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002585 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002586
2587 _enable_digit_out(enable);
2588
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002589 for (i = 0; i < num_irqs; ++i) {
2590 if (!wait_for_completion_timeout(&frame_done_completion,
2591 msecs_to_jiffies(100)))
2592 DSSERR("timeout waiting for digit out to %s\n",
2593 enable ? "start" : "stop");
2594 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002595
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002596 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2597 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002598 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002599 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002600
2601 if (enable) {
2602 unsigned long flags;
2603 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002604 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2606 _omap_dispc_set_irqs();
2607 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2608 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609}
2610
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002611bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002612{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302613 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002614}
2615
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002616void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002617{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302618 if (dss_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002619 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002620 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002621 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002622 else
2623 BUG();
2624}
2625
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002626void dispc_lcd_enable_signal_polarity(bool act_high)
2627{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002628 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2629 return;
2630
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002632}
2633
2634void dispc_lcd_enable_signal(bool enable)
2635{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002636 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2637 return;
2638
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002639 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640}
2641
2642void dispc_pck_free_enable(bool enable)
2643{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002644 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2645 return;
2646
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002647 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648}
2649
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002650void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302652 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002653}
2654
2655
Archit Tanejad21f43b2012-06-21 09:45:11 +05302656void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002657{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302658 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659}
2660
2661void dispc_set_loadmode(enum omap_dss_load_mode mode)
2662{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002663 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664}
2665
2666
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002667static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002668{
Sumit Semwal8613b002010-12-02 11:27:09 +00002669 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670}
2671
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002672static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002673 enum omap_dss_trans_key_type type,
2674 u32 trans_key)
2675{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302676 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677
Sumit Semwal8613b002010-12-02 11:27:09 +00002678 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679}
2680
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002681static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302683 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002684}
Archit Taneja11354dd2011-09-26 11:47:29 +05302685
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002686static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2687 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002688{
Archit Taneja11354dd2011-09-26 11:47:29 +05302689 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002690 return;
2691
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692 if (ch == OMAP_DSS_CHANNEL_LCD)
2693 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002694 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696}
Archit Taneja11354dd2011-09-26 11:47:29 +05302697
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002698void dispc_mgr_setup(enum omap_channel channel,
2699 struct omap_overlay_manager_info *info)
2700{
2701 dispc_mgr_set_default_color(channel, info->default_color);
2702 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2703 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2704 dispc_mgr_enable_alpha_fixed_zorder(channel,
2705 info->partial_alpha_enabled);
2706 if (dss_has_feature(FEAT_CPR)) {
2707 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2708 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2709 }
2710}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002712void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002713{
2714 int code;
2715
2716 switch (data_lines) {
2717 case 12:
2718 code = 0;
2719 break;
2720 case 16:
2721 code = 1;
2722 break;
2723 case 18:
2724 code = 2;
2725 break;
2726 case 24:
2727 code = 3;
2728 break;
2729 default:
2730 BUG();
2731 return;
2732 }
2733
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302734 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002735}
2736
Archit Taneja569969d2011-08-22 17:41:57 +05302737void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738{
2739 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302740 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741
2742 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302743 case DSS_IO_PAD_MODE_RESET:
2744 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745 gpout1 = 0;
2746 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302747 case DSS_IO_PAD_MODE_RFBI:
2748 gpout0 = 1;
2749 gpout1 = 0;
2750 break;
2751 case DSS_IO_PAD_MODE_BYPASS:
2752 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002753 gpout1 = 1;
2754 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002755 default:
2756 BUG();
2757 return;
2758 }
2759
Archit Taneja569969d2011-08-22 17:41:57 +05302760 l = dispc_read_reg(DISPC_CONTROL);
2761 l = FLD_MOD(l, gpout0, 15, 15);
2762 l = FLD_MOD(l, gpout1, 16, 16);
2763 dispc_write_reg(DISPC_CONTROL, l);
2764}
2765
2766void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2767{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302768 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769}
2770
Archit Taneja8f366162012-04-16 12:53:44 +05302771static bool _dispc_mgr_size_ok(u16 width, u16 height)
2772{
2773 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2774 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2775}
2776
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002777static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2778 int vsw, int vfp, int vbp)
2779{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302780 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2781 hfp < 1 || hfp > dispc.feat->hp_max ||
2782 hbp < 1 || hbp > dispc.feat->hp_max ||
2783 vsw < 1 || vsw > dispc.feat->sw_max ||
2784 vfp < 0 || vfp > dispc.feat->vp_max ||
2785 vbp < 0 || vbp > dispc.feat->vp_max)
2786 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787 return true;
2788}
2789
Archit Taneja8f366162012-04-16 12:53:44 +05302790bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302791 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002792{
Archit Taneja8f366162012-04-16 12:53:44 +05302793 bool timings_ok;
2794
2795 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2796
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302797 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302798 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2799 timings->hfp, timings->hbp,
2800 timings->vsw, timings->vfp,
2801 timings->vbp);
2802
2803 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804}
2805
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002806static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302807 int hfp, int hbp, int vsw, int vfp, int vbp,
2808 enum omap_dss_signal_level vsync_level,
2809 enum omap_dss_signal_level hsync_level,
2810 enum omap_dss_signal_edge data_pclk_edge,
2811 enum omap_dss_signal_level de_level,
2812 enum omap_dss_signal_edge sync_pclk_edge)
2813
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814{
Archit Taneja655e2942012-06-21 10:37:43 +05302815 u32 timing_h, timing_v, l;
2816 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002817
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302818 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2819 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2820 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2821 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2822 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2823 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002824
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002825 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2826 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302827
2828 switch (data_pclk_edge) {
2829 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2830 ipc = false;
2831 break;
2832 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2833 ipc = true;
2834 break;
2835 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2836 default:
2837 BUG();
2838 }
2839
2840 switch (sync_pclk_edge) {
2841 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2842 onoff = false;
2843 rf = false;
2844 break;
2845 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2846 onoff = true;
2847 rf = false;
2848 break;
2849 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2850 onoff = true;
2851 rf = true;
2852 break;
2853 default:
2854 BUG();
2855 };
2856
2857 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2858 l |= FLD_VAL(onoff, 17, 17);
2859 l |= FLD_VAL(rf, 16, 16);
2860 l |= FLD_VAL(de_level, 15, 15);
2861 l |= FLD_VAL(ipc, 14, 14);
2862 l |= FLD_VAL(hsync_level, 13, 13);
2863 l |= FLD_VAL(vsync_level, 12, 12);
2864 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002865}
2866
2867/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302868void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002869 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870{
2871 unsigned xtot, ytot;
2872 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302873 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874
Archit Taneja2aefad42012-05-18 14:36:54 +05302875 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302876
Archit Taneja2aefad42012-05-18 14:36:54 +05302877 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302878 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002879 return;
2880 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302881
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302882 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302883 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302884 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2885 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302886
Archit Taneja2aefad42012-05-18 14:36:54 +05302887 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2888 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302889
2890 ht = (timings->pixel_clock * 1000) / xtot;
2891 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2892
2893 DSSDBG("pck %u\n", timings->pixel_clock);
2894 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302895 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302896 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2897 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2898 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002899
Archit Tanejac51d9212012-04-16 12:53:43 +05302900 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302901 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302902 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302903 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302904 }
Archit Taneja8f366162012-04-16 12:53:44 +05302905
Archit Taneja2aefad42012-05-18 14:36:54 +05302906 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002907}
2908
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002909static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002910 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911{
2912 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002913 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002915 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917}
2918
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002919static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002920 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921{
2922 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002923 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924 *lck_div = FLD_GET(l, 23, 16);
2925 *pck_div = FLD_GET(l, 7, 0);
2926}
2927
2928unsigned long dispc_fclk_rate(void)
2929{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302930 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002931 unsigned long r = 0;
2932
Taneja, Archit66534e82011-03-08 05:50:34 -06002933 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302934 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002935 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002936 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302937 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsidev = dsi_get_dsidev_from_id(0);
2939 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002940 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302941 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2942 dsidev = dsi_get_dsidev_from_id(1);
2943 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2944 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002945 default:
2946 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002947 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002948 }
2949
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950 return r;
2951}
2952
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002953unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302955 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956 int lcd;
2957 unsigned long r;
2958 u32 l;
2959
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002960 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002961
2962 lcd = FLD_GET(l, 23, 16);
2963
Taneja, Architea751592011-03-08 05:50:35 -06002964 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302965 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002966 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002967 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302968 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969 dsidev = dsi_get_dsidev_from_id(0);
2970 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002971 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302972 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2973 dsidev = dsi_get_dsidev_from_id(1);
2974 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2975 break;
Taneja, Architea751592011-03-08 05:50:35 -06002976 default:
2977 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002978 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002979 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980
2981 return r / lcd;
2982}
2983
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002984unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002986 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002987
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302988 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302989 int pcd;
2990 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002991
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302992 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302994 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302996 r = dispc_mgr_lclk_rate(channel);
2997
2998 return r / pcd;
2999 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303000 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303001
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303002 source = dss_get_hdmi_venc_clk_source();
3003
3004 switch (source) {
3005 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303006 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303007 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303008 return hdmi_get_pixel_clock();
3009 default:
3010 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003011 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303012 }
3013 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014}
3015
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303016unsigned long dispc_core_clk_rate(void)
3017{
3018 int lcd;
3019 unsigned long fclk = dispc_fclk_rate();
3020
3021 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3022 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3023 else
3024 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3025
3026 return fclk / lcd;
3027}
3028
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303029static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3030{
3031 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3032
3033 return dispc_mgr_pclk_rate(channel);
3034}
3035
3036static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3037{
3038 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3039
3040 if (dss_mgr_is_lcd(channel))
3041 return dispc_mgr_lclk_rate(channel);
3042 else
3043 return dispc_fclk_rate();
3044
3045}
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303046static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047{
3048 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303049 enum omap_dss_clk_source lcd_clk_src;
3050
3051 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3052
3053 lcd_clk_src = dss_get_lcd_clk_source(channel);
3054
3055 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3056 dss_get_generic_clk_source_name(lcd_clk_src),
3057 dss_feat_get_clk_source_name(lcd_clk_src));
3058
3059 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3060
3061 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3062 dispc_mgr_lclk_rate(channel), lcd);
3063 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3064 dispc_mgr_pclk_rate(channel), pcd);
3065}
3066
3067void dispc_dump_clocks(struct seq_file *s)
3068{
3069 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003070 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303071 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003072
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003073 if (dispc_runtime_get())
3074 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003075
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003076 seq_printf(s, "- DISPC -\n");
3077
Archit Taneja067a57e2011-03-02 11:57:25 +05303078 seq_printf(s, "dispc fclk source = %s (%s)\n",
3079 dss_get_generic_clk_source_name(dispc_clk_src),
3080 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081
3082 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003083
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003084 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3085 seq_printf(s, "- DISPC-CORE-CLK -\n");
3086 l = dispc_read_reg(DISPC_DIVISOR);
3087 lcd = FLD_GET(l, 23, 16);
3088
3089 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3090 (dispc_fclk_rate()/lcd), lcd);
3091 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003092
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303093 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003094
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303095 if (dss_has_feature(FEAT_MGR_LCD2))
3096 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3097 if (dss_has_feature(FEAT_MGR_LCD3))
3098 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003099
3100 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101}
3102
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003103#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3104void dispc_dump_irqs(struct seq_file *s)
3105{
3106 unsigned long flags;
3107 struct dispc_irq_stats stats;
3108
3109 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3110
3111 stats = dispc.irq_stats;
3112 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3113 dispc.irq_stats.last_reset = jiffies;
3114
3115 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3116
3117 seq_printf(s, "period %u ms\n",
3118 jiffies_to_msecs(jiffies - stats.last_reset));
3119
3120 seq_printf(s, "irqs %d\n", stats.irq_count);
3121#define PIS(x) \
3122 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3123
3124 PIS(FRAMEDONE);
3125 PIS(VSYNC);
3126 PIS(EVSYNC_EVEN);
3127 PIS(EVSYNC_ODD);
3128 PIS(ACBIAS_COUNT_STAT);
3129 PIS(PROG_LINE_NUM);
3130 PIS(GFX_FIFO_UNDERFLOW);
3131 PIS(GFX_END_WIN);
3132 PIS(PAL_GAMMA_MASK);
3133 PIS(OCP_ERR);
3134 PIS(VID1_FIFO_UNDERFLOW);
3135 PIS(VID1_END_WIN);
3136 PIS(VID2_FIFO_UNDERFLOW);
3137 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303138 if (dss_feat_get_num_ovls() > 3) {
3139 PIS(VID3_FIFO_UNDERFLOW);
3140 PIS(VID3_END_WIN);
3141 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003142 PIS(SYNC_LOST);
3143 PIS(SYNC_LOST_DIGIT);
3144 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003145 if (dss_has_feature(FEAT_MGR_LCD2)) {
3146 PIS(FRAMEDONE2);
3147 PIS(VSYNC2);
3148 PIS(ACBIAS_COUNT_STAT2);
3149 PIS(SYNC_LOST2);
3150 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303151 if (dss_has_feature(FEAT_MGR_LCD3)) {
3152 PIS(FRAMEDONE3);
3153 PIS(VSYNC3);
3154 PIS(ACBIAS_COUNT_STAT3);
3155 PIS(SYNC_LOST3);
3156 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003157#undef PIS
3158}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003159#endif
3160
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003161static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303163 int i, j;
3164 const char *mgr_names[] = {
3165 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3166 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3167 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303168 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303169 };
3170 const char *ovl_names[] = {
3171 [OMAP_DSS_GFX] = "GFX",
3172 [OMAP_DSS_VIDEO1] = "VID1",
3173 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303174 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303175 };
3176 const char **p_names;
3177
Archit Taneja9b372c22011-05-06 11:45:49 +05303178#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003179
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003180 if (dispc_runtime_get())
3181 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003182
Archit Taneja5010be82011-08-05 19:06:00 +05303183 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003184 DUMPREG(DISPC_REVISION);
3185 DUMPREG(DISPC_SYSCONFIG);
3186 DUMPREG(DISPC_SYSSTATUS);
3187 DUMPREG(DISPC_IRQSTATUS);
3188 DUMPREG(DISPC_IRQENABLE);
3189 DUMPREG(DISPC_CONTROL);
3190 DUMPREG(DISPC_CONFIG);
3191 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003192 DUMPREG(DISPC_LINE_STATUS);
3193 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303194 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3195 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003196 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003197 if (dss_has_feature(FEAT_MGR_LCD2)) {
3198 DUMPREG(DISPC_CONTROL2);
3199 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003200 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303201 if (dss_has_feature(FEAT_MGR_LCD3)) {
3202 DUMPREG(DISPC_CONTROL3);
3203 DUMPREG(DISPC_CONFIG3);
3204 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003205
Archit Taneja5010be82011-08-05 19:06:00 +05303206#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003207
Archit Taneja5010be82011-08-05 19:06:00 +05303208#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303209#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3210 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303211 dispc_read_reg(DISPC_REG(i, r)))
3212
Archit Taneja4dd2da12011-08-05 19:06:01 +05303213 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303214
Archit Taneja4dd2da12011-08-05 19:06:01 +05303215 /* DISPC channel specific registers */
3216 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3217 DUMPREG(i, DISPC_DEFAULT_COLOR);
3218 DUMPREG(i, DISPC_TRANS_COLOR);
3219 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220
Archit Taneja4dd2da12011-08-05 19:06:01 +05303221 if (i == OMAP_DSS_CHANNEL_DIGIT)
3222 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303223
Archit Taneja4dd2da12011-08-05 19:06:01 +05303224 DUMPREG(i, DISPC_DEFAULT_COLOR);
3225 DUMPREG(i, DISPC_TRANS_COLOR);
3226 DUMPREG(i, DISPC_TIMING_H);
3227 DUMPREG(i, DISPC_TIMING_V);
3228 DUMPREG(i, DISPC_POL_FREQ);
3229 DUMPREG(i, DISPC_DIVISORo);
3230 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303231
Archit Taneja4dd2da12011-08-05 19:06:01 +05303232 DUMPREG(i, DISPC_DATA_CYCLE1);
3233 DUMPREG(i, DISPC_DATA_CYCLE2);
3234 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003235
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003236 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303237 DUMPREG(i, DISPC_CPR_COEF_R);
3238 DUMPREG(i, DISPC_CPR_COEF_G);
3239 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003240 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003241 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003242
Archit Taneja4dd2da12011-08-05 19:06:01 +05303243 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
Archit Taneja4dd2da12011-08-05 19:06:01 +05303245 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3246 DUMPREG(i, DISPC_OVL_BA0);
3247 DUMPREG(i, DISPC_OVL_BA1);
3248 DUMPREG(i, DISPC_OVL_POSITION);
3249 DUMPREG(i, DISPC_OVL_SIZE);
3250 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3251 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3252 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3253 DUMPREG(i, DISPC_OVL_ROW_INC);
3254 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3255 if (dss_has_feature(FEAT_PRELOAD))
3256 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003257
Archit Taneja4dd2da12011-08-05 19:06:01 +05303258 if (i == OMAP_DSS_GFX) {
3259 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3260 DUMPREG(i, DISPC_OVL_TABLE_BA);
3261 continue;
3262 }
3263
3264 DUMPREG(i, DISPC_OVL_FIR);
3265 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3266 DUMPREG(i, DISPC_OVL_ACCU0);
3267 DUMPREG(i, DISPC_OVL_ACCU1);
3268 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3269 DUMPREG(i, DISPC_OVL_BA0_UV);
3270 DUMPREG(i, DISPC_OVL_BA1_UV);
3271 DUMPREG(i, DISPC_OVL_FIR2);
3272 DUMPREG(i, DISPC_OVL_ACCU2_0);
3273 DUMPREG(i, DISPC_OVL_ACCU2_1);
3274 }
3275 if (dss_has_feature(FEAT_ATTR2))
3276 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3277 if (dss_has_feature(FEAT_PRELOAD))
3278 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303279 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003280
Archit Taneja5010be82011-08-05 19:06:00 +05303281#undef DISPC_REG
3282#undef DUMPREG
3283
3284#define DISPC_REG(plane, name, i) name(plane, i)
3285#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303286 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3287 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303288 dispc_read_reg(DISPC_REG(plane, name, i)))
3289
Archit Taneja4dd2da12011-08-05 19:06:01 +05303290 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303291
Archit Taneja4dd2da12011-08-05 19:06:01 +05303292 /* start from OMAP_DSS_VIDEO1 */
3293 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3294 for (j = 0; j < 8; j++)
3295 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303296
Archit Taneja4dd2da12011-08-05 19:06:01 +05303297 for (j = 0; j < 8; j++)
3298 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303299
Archit Taneja4dd2da12011-08-05 19:06:01 +05303300 for (j = 0; j < 5; j++)
3301 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003302
Archit Taneja4dd2da12011-08-05 19:06:01 +05303303 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3304 for (j = 0; j < 8; j++)
3305 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3306 }
Amber Jainab5ca072011-05-19 19:47:53 +05303307
Archit Taneja4dd2da12011-08-05 19:06:01 +05303308 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3309 for (j = 0; j < 8; j++)
3310 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303311
Archit Taneja4dd2da12011-08-05 19:06:01 +05303312 for (j = 0; j < 8; j++)
3313 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303314
Archit Taneja4dd2da12011-08-05 19:06:01 +05303315 for (j = 0; j < 8; j++)
3316 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3317 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003318 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003319
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003320 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303321
3322#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003323#undef DUMPREG
3324}
3325
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303327void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328 struct dispc_clock_info *cinfo)
3329{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003330 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331 unsigned long best_pck;
3332 u16 best_ld, cur_ld;
3333 u16 best_pd, cur_pd;
3334
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003335 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3336 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3337
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003338 best_pck = 0;
3339 best_ld = 0;
3340 best_pd = 0;
3341
3342 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3343 unsigned long lck = fck / cur_ld;
3344
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003345 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003346 unsigned long pck = lck / cur_pd;
3347 long old_delta = abs(best_pck - req_pck);
3348 long new_delta = abs(pck - req_pck);
3349
3350 if (best_pck == 0 || new_delta < old_delta) {
3351 best_pck = pck;
3352 best_ld = cur_ld;
3353 best_pd = cur_pd;
3354
3355 if (pck == req_pck)
3356 goto found;
3357 }
3358
3359 if (pck < req_pck)
3360 break;
3361 }
3362
3363 if (lck / pcd_min < req_pck)
3364 break;
3365 }
3366
3367found:
3368 cinfo->lck_div = best_ld;
3369 cinfo->pck_div = best_pd;
3370 cinfo->lck = fck / cinfo->lck_div;
3371 cinfo->pck = cinfo->lck / cinfo->pck_div;
3372}
3373
3374/* calculate clock rates using dividers in cinfo */
3375int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3376 struct dispc_clock_info *cinfo)
3377{
3378 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3379 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003380 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381 return -EINVAL;
3382
3383 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3384 cinfo->pck = cinfo->lck / cinfo->pck_div;
3385
3386 return 0;
3387}
3388
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303389void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003390 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003391{
3392 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3393 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3394
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003395 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003396}
3397
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003398int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003399 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003400{
3401 unsigned long fck;
3402
3403 fck = dispc_fclk_rate();
3404
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003405 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3406 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003407
3408 cinfo->lck = fck / cinfo->lck_div;
3409 cinfo->pck = cinfo->lck / cinfo->pck_div;
3410
3411 return 0;
3412}
3413
3414/* dispc.irq_lock has to be locked by the caller */
3415static void _omap_dispc_set_irqs(void)
3416{
3417 u32 mask;
3418 u32 old_mask;
3419 int i;
3420 struct omap_dispc_isr_data *isr_data;
3421
3422 mask = dispc.irq_error_mask;
3423
3424 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3425 isr_data = &dispc.registered_isr[i];
3426
3427 if (isr_data->isr == NULL)
3428 continue;
3429
3430 mask |= isr_data->mask;
3431 }
3432
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003433 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3434 /* clear the irqstatus for newly enabled irqs */
3435 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3436
3437 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438}
3439
3440int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3441{
3442 int i;
3443 int ret;
3444 unsigned long flags;
3445 struct omap_dispc_isr_data *isr_data;
3446
3447 if (isr == NULL)
3448 return -EINVAL;
3449
3450 spin_lock_irqsave(&dispc.irq_lock, flags);
3451
3452 /* check for duplicate entry */
3453 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3454 isr_data = &dispc.registered_isr[i];
3455 if (isr_data->isr == isr && isr_data->arg == arg &&
3456 isr_data->mask == mask) {
3457 ret = -EINVAL;
3458 goto err;
3459 }
3460 }
3461
3462 isr_data = NULL;
3463 ret = -EBUSY;
3464
3465 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3466 isr_data = &dispc.registered_isr[i];
3467
3468 if (isr_data->isr != NULL)
3469 continue;
3470
3471 isr_data->isr = isr;
3472 isr_data->arg = arg;
3473 isr_data->mask = mask;
3474 ret = 0;
3475
3476 break;
3477 }
3478
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003479 if (ret)
3480 goto err;
3481
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482 _omap_dispc_set_irqs();
3483
3484 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3485
3486 return 0;
3487err:
3488 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3489
3490 return ret;
3491}
3492EXPORT_SYMBOL(omap_dispc_register_isr);
3493
3494int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3495{
3496 int i;
3497 unsigned long flags;
3498 int ret = -EINVAL;
3499 struct omap_dispc_isr_data *isr_data;
3500
3501 spin_lock_irqsave(&dispc.irq_lock, flags);
3502
3503 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3504 isr_data = &dispc.registered_isr[i];
3505 if (isr_data->isr != isr || isr_data->arg != arg ||
3506 isr_data->mask != mask)
3507 continue;
3508
3509 /* found the correct isr */
3510
3511 isr_data->isr = NULL;
3512 isr_data->arg = NULL;
3513 isr_data->mask = 0;
3514
3515 ret = 0;
3516 break;
3517 }
3518
3519 if (ret == 0)
3520 _omap_dispc_set_irqs();
3521
3522 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3523
3524 return ret;
3525}
3526EXPORT_SYMBOL(omap_dispc_unregister_isr);
3527
3528#ifdef DEBUG
3529static void print_irq_status(u32 status)
3530{
3531 if ((status & dispc.irq_error_mask) == 0)
3532 return;
3533
3534 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3535
3536#define PIS(x) \
3537 if (status & DISPC_IRQ_##x) \
3538 printk(#x " ");
3539 PIS(GFX_FIFO_UNDERFLOW);
3540 PIS(OCP_ERR);
3541 PIS(VID1_FIFO_UNDERFLOW);
3542 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303543 if (dss_feat_get_num_ovls() > 3)
3544 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003545 PIS(SYNC_LOST);
3546 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003547 if (dss_has_feature(FEAT_MGR_LCD2))
3548 PIS(SYNC_LOST2);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303549 if (dss_has_feature(FEAT_MGR_LCD3))
3550 PIS(SYNC_LOST3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003551#undef PIS
3552
3553 printk("\n");
3554}
3555#endif
3556
3557/* Called from dss.c. Note that we don't touch clocks here,
3558 * but we presume they are on because we got an IRQ. However,
3559 * an irq handler may turn the clocks off, so we may not have
3560 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003561static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003562{
3563 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003564 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003565 u32 handledirqs = 0;
3566 u32 unhandled_errors;
3567 struct omap_dispc_isr_data *isr_data;
3568 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3569
3570 spin_lock(&dispc.irq_lock);
3571
3572 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003573 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3574
3575 /* IRQ is not for us */
3576 if (!(irqstatus & irqenable)) {
3577 spin_unlock(&dispc.irq_lock);
3578 return IRQ_NONE;
3579 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003580
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003581#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3582 spin_lock(&dispc.irq_stats_lock);
3583 dispc.irq_stats.irq_count++;
3584 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3585 spin_unlock(&dispc.irq_stats_lock);
3586#endif
3587
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003588#ifdef DEBUG
3589 if (dss_debug)
3590 print_irq_status(irqstatus);
3591#endif
3592 /* Ack the interrupt. Do it here before clocks are possibly turned
3593 * off */
3594 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3595 /* flush posted write */
3596 dispc_read_reg(DISPC_IRQSTATUS);
3597
3598 /* make a copy and unlock, so that isrs can unregister
3599 * themselves */
3600 memcpy(registered_isr, dispc.registered_isr,
3601 sizeof(registered_isr));
3602
3603 spin_unlock(&dispc.irq_lock);
3604
3605 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3606 isr_data = &registered_isr[i];
3607
3608 if (!isr_data->isr)
3609 continue;
3610
3611 if (isr_data->mask & irqstatus) {
3612 isr_data->isr(isr_data->arg, irqstatus);
3613 handledirqs |= isr_data->mask;
3614 }
3615 }
3616
3617 spin_lock(&dispc.irq_lock);
3618
3619 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3620
3621 if (unhandled_errors) {
3622 dispc.error_irqs |= unhandled_errors;
3623
3624 dispc.irq_error_mask &= ~unhandled_errors;
3625 _omap_dispc_set_irqs();
3626
3627 schedule_work(&dispc.error_work);
3628 }
3629
3630 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003631
3632 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003633}
3634
3635static void dispc_error_worker(struct work_struct *work)
3636{
3637 int i;
3638 u32 errors;
3639 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003640 static const unsigned fifo_underflow_bits[] = {
3641 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3642 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3643 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303644 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003645 };
3646
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003647 spin_lock_irqsave(&dispc.irq_lock, flags);
3648 errors = dispc.error_irqs;
3649 dispc.error_irqs = 0;
3650 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3651
Dima Zavin13eae1f2011-06-27 10:31:05 -07003652 dispc_runtime_get();
3653
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003654 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3655 struct omap_overlay *ovl;
3656 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003657
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003658 ovl = omap_dss_get_overlay(i);
3659 bit = fifo_underflow_bits[i];
3660
3661 if (bit & errors) {
3662 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3663 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003664 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003665 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303666 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003667 }
3668 }
3669
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003670 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3671 struct omap_overlay_manager *mgr;
3672 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003673
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003674 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303675 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003676
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003677 if (bit & errors) {
Archit Taneja794bc4e2012-09-07 17:44:51 +05303678 struct omap_dss_device *dssdev = mgr->get_device(mgr);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003679 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003680
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003681 DSSERR("SYNC_LOST on channel %s, restarting the output "
3682 "with video overlays disabled\n",
3683 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003684
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003685 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3686 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003687
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003688 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3689 struct omap_overlay *ovl;
3690 ovl = omap_dss_get_overlay(i);
3691
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003692 if (ovl->id != OMAP_DSS_GFX &&
3693 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003694 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003695 }
3696
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003697 dispc_mgr_go(mgr->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303698 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003699
Sumit Semwal2a205f32010-12-02 11:27:12 +00003700 if (enable)
3701 dssdev->driver->enable(dssdev);
3702 }
3703 }
3704
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003705 if (errors & DISPC_IRQ_OCP_ERR) {
3706 DSSERR("OCP_ERR\n");
3707 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3708 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303709 struct omap_dss_device *dssdev;
3710
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003711 mgr = omap_dss_get_overlay_manager(i);
Archit Taneja794bc4e2012-09-07 17:44:51 +05303712 dssdev = mgr->get_device(mgr);
3713
3714 if (dssdev && dssdev->driver)
3715 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003716 }
3717 }
3718
3719 spin_lock_irqsave(&dispc.irq_lock, flags);
3720 dispc.irq_error_mask |= errors;
3721 _omap_dispc_set_irqs();
3722 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003723
3724 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003725}
3726
3727int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3728{
3729 void dispc_irq_wait_handler(void *data, u32 mask)
3730 {
3731 complete((struct completion *)data);
3732 }
3733
3734 int r;
3735 DECLARE_COMPLETION_ONSTACK(completion);
3736
3737 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3738 irqmask);
3739
3740 if (r)
3741 return r;
3742
3743 timeout = wait_for_completion_timeout(&completion, timeout);
3744
3745 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3746
3747 if (timeout == 0)
3748 return -ETIMEDOUT;
3749
3750 if (timeout == -ERESTARTSYS)
3751 return -ERESTARTSYS;
3752
3753 return 0;
3754}
3755
3756int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3757 unsigned long timeout)
3758{
3759 void dispc_irq_wait_handler(void *data, u32 mask)
3760 {
3761 complete((struct completion *)data);
3762 }
3763
3764 int r;
3765 DECLARE_COMPLETION_ONSTACK(completion);
3766
3767 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3768 irqmask);
3769
3770 if (r)
3771 return r;
3772
3773 timeout = wait_for_completion_interruptible_timeout(&completion,
3774 timeout);
3775
3776 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3777
3778 if (timeout == 0)
3779 return -ETIMEDOUT;
3780
3781 if (timeout == -ERESTARTSYS)
3782 return -ERESTARTSYS;
3783
3784 return 0;
3785}
3786
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003787static void _omap_dispc_initialize_irq(void)
3788{
3789 unsigned long flags;
3790
3791 spin_lock_irqsave(&dispc.irq_lock, flags);
3792
3793 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3794
3795 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003796 if (dss_has_feature(FEAT_MGR_LCD2))
3797 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05303798 if (dss_has_feature(FEAT_MGR_LCD3))
3799 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303800 if (dss_feat_get_num_ovls() > 3)
3801 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003802
3803 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3804 * so clear it */
3805 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3806
3807 _omap_dispc_set_irqs();
3808
3809 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3810}
3811
3812void dispc_enable_sidle(void)
3813{
3814 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3815}
3816
3817void dispc_disable_sidle(void)
3818{
3819 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3820}
3821
3822static void _omap_dispc_initial_config(void)
3823{
3824 u32 l;
3825
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003826 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3827 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3828 l = dispc_read_reg(DISPC_DIVISOR);
3829 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3830 l = FLD_MOD(l, 1, 0, 0);
3831 l = FLD_MOD(l, 1, 23, 16);
3832 dispc_write_reg(DISPC_DIVISOR, l);
3833 }
3834
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003835 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003836 if (dss_has_feature(FEAT_FUNCGATED))
3837 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003838
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003839 _dispc_setup_color_conv_coef();
3840
3841 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3842
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003843 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003844
3845 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303846
3847 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003848}
3849
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303850static const struct dispc_features omap24xx_dispc_feats __initconst = {
3851 .sw_start = 5,
3852 .fp_start = 15,
3853 .bp_start = 27,
3854 .sw_max = 64,
3855 .vp_max = 255,
3856 .hp_max = 256,
3857 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3858 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003859 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303860};
3861
3862static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3863 .sw_start = 5,
3864 .fp_start = 15,
3865 .bp_start = 27,
3866 .sw_max = 64,
3867 .vp_max = 255,
3868 .hp_max = 256,
3869 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3870 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003871 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303872};
3873
3874static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3875 .sw_start = 7,
3876 .fp_start = 19,
3877 .bp_start = 31,
3878 .sw_max = 256,
3879 .vp_max = 4095,
3880 .hp_max = 4096,
3881 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3882 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003883 .num_fifos = 3,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303884};
3885
3886static const struct dispc_features omap44xx_dispc_feats __initconst = {
3887 .sw_start = 7,
3888 .fp_start = 19,
3889 .bp_start = 31,
3890 .sw_max = 256,
3891 .vp_max = 4095,
3892 .hp_max = 4096,
3893 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3894 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003895 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003896 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303897};
3898
3899static int __init dispc_init_features(struct device *dev)
3900{
3901 const struct dispc_features *src;
3902 struct dispc_features *dst;
3903
3904 dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
3905 if (!dst) {
3906 dev_err(dev, "Failed to allocate DISPC Features\n");
3907 return -ENOMEM;
3908 }
3909
3910 if (cpu_is_omap24xx()) {
3911 src = &omap24xx_dispc_feats;
3912 } else if (cpu_is_omap34xx()) {
3913 if (omap_rev() < OMAP3430_REV_ES3_0)
3914 src = &omap34xx_rev1_0_dispc_feats;
3915 else
3916 src = &omap34xx_rev3_0_dispc_feats;
3917 } else if (cpu_is_omap44xx()) {
3918 src = &omap44xx_dispc_feats;
Archit Taneja23362832012-04-08 16:47:01 +05303919 } else if (soc_is_omap54xx()) {
3920 src = &omap44xx_dispc_feats;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303921 } else {
3922 return -ENODEV;
3923 }
3924
3925 memcpy(dst, src, sizeof(*dst));
3926 dispc.feat = dst;
3927
3928 return 0;
3929}
3930
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003931/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003932static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003933{
3934 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003935 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003936 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003937 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003938
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003939 dispc.pdev = pdev;
3940
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303941 r = dispc_init_features(&dispc.pdev->dev);
3942 if (r)
3943 return r;
3944
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003945 spin_lock_init(&dispc.irq_lock);
3946
3947#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3948 spin_lock_init(&dispc.irq_stats_lock);
3949 dispc.irq_stats.last_reset = jiffies;
3950#endif
3951
3952 INIT_WORK(&dispc.error_work, dispc_error_worker);
3953
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003954 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3955 if (!dispc_mem) {
3956 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003957 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003958 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003959
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003960 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3961 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003962 if (!dispc.base) {
3963 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003964 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003965 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003966
archit tanejaaffe3602011-02-23 08:41:03 +00003967 dispc.irq = platform_get_irq(dispc.pdev, 0);
3968 if (dispc.irq < 0) {
3969 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003970 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003971 }
3972
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003973 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3974 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003975 if (r < 0) {
3976 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003977 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003978 }
3979
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003980 clk = clk_get(&pdev->dev, "fck");
3981 if (IS_ERR(clk)) {
3982 DSSERR("can't get fck\n");
3983 r = PTR_ERR(clk);
3984 return r;
3985 }
3986
3987 dispc.dss_clk = clk;
3988
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003989 pm_runtime_enable(&pdev->dev);
3990
3991 r = dispc_runtime_get();
3992 if (r)
3993 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003994
3995 _omap_dispc_initial_config();
3996
3997 _omap_dispc_initialize_irq();
3998
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003999 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004000 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004001 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4002
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004003 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004004
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004005 dss_debugfs_create_file("dispc", dispc_dump_regs);
4006
4007#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4008 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4009#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004010 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004011
4012err_runtime_get:
4013 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004014 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004015 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004016}
4017
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004018static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004019{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004020 pm_runtime_disable(&pdev->dev);
4021
4022 clk_put(dispc.dss_clk);
4023
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004024 return 0;
4025}
4026
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004027static int dispc_runtime_suspend(struct device *dev)
4028{
4029 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004030
4031 return 0;
4032}
4033
4034static int dispc_runtime_resume(struct device *dev)
4035{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004036 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004037
4038 return 0;
4039}
4040
4041static const struct dev_pm_ops dispc_pm_ops = {
4042 .runtime_suspend = dispc_runtime_suspend,
4043 .runtime_resume = dispc_runtime_resume,
4044};
4045
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004046static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004047 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004048 .driver = {
4049 .name = "omapdss_dispc",
4050 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004051 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004052 },
4053};
4054
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004055int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004056{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004057 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004058}
4059
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004060void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004061{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004062 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004063}