blob: cd894f4023b1b68cc4e202ff7064e63e2f8be031 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040030#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000043#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070044/**
45 * i40e_fdir - Generate a Flow Director descriptor based on fdata
46 * @tx_ring: Tx ring to send buffer on
47 * @fdata: Flow director filter data
48 * @add: Indicate if we are adding a rule or deleting one
49 *
50 **/
51static void i40e_fdir(struct i40e_ring *tx_ring,
52 struct i40e_fdir_filter *fdata, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
55 struct i40e_pf *pf = tx_ring->vsi->back;
56 u32 flex_ptype, dtype_cmd;
57 u16 i;
58
59 /* grab the next descriptor */
60 i = tx_ring->next_to_use;
61 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
62
63 i++;
64 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
65
66 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
67 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
68
69 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
70 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
71
72 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
73 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
74
Jacob Keller0e588de2017-02-06 14:38:50 -080075 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
76 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
77
Alexander Duyck5e02f282016-09-12 14:18:41 -070078 /* Use LAN VSI Id if not programmed by user */
79 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
80 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
81 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
82
83 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
84
85 dtype_cmd |= add ?
86 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
87 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
88 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
89 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
90
91 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
92 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
93
94 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
95 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
96
97 if (fdata->cnt_index) {
98 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
99 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
100 ((u32)fdata->cnt_index <<
101 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
102 }
103
104 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
105 fdir_desc->rsvd = cpu_to_le32(0);
106 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
107 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
108}
109
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000110#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000111/**
112 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000113 * @fdir_data: Packet data that will be filter parameters
114 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000115 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000116 * @add: True for add/update, False for remove
117 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700118static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
119 u8 *raw_packet, struct i40e_pf *pf,
120 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000121{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000122 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000123 struct i40e_tx_desc *tx_desc;
124 struct i40e_ring *tx_ring;
125 struct i40e_vsi *vsi;
126 struct device *dev;
127 dma_addr_t dma;
128 u32 td_cmd = 0;
129 u16 i;
130
131 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700132 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133 if (!vsi)
134 return -ENOENT;
135
Alexander Duyck9f65e152013-09-28 06:00:58 +0000136 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000137 dev = tx_ring->dev;
138
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000139 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700140 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
141 if (!i)
142 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000143 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700144 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000145
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000146 dma = dma_map_single(dev, raw_packet,
147 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000148 if (dma_mapping_error(dev, dma))
149 goto dma_fail;
150
151 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000152 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000153 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700154 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000155
156 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000157 i = tx_ring->next_to_use;
158 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000159 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000160
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000161 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
162
163 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000164
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000165 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000167 dma_unmap_addr_set(tx_buf, dma, dma);
168
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000169 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000170 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000172 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
173 tx_buf->raw_buf = (void *)raw_packet;
174
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000175 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000176 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000177
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000178 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000179 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000180 */
181 wmb();
182
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000183 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000184 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000185
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000186 writel(tx_ring->next_to_use, tx_ring->tail);
187 return 0;
188
189dma_fail:
190 return -1;
191}
192
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000193#define IP_HEADER_OFFSET 14
194#define I40E_UDPIP_DUMMY_PACKET_LEN 42
195/**
196 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
197 * @vsi: pointer to the targeted VSI
198 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000199 * @add: true adds a filter, false removes it
200 *
201 * Returns 0 if the filters were successfully added or removed
202 **/
203static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
204 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000205 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000206{
207 struct i40e_pf *pf = vsi->back;
208 struct udphdr *udp;
209 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000210 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000211 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000212 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
213 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
214 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
215
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000216 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
217 if (!raw_packet)
218 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000219 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
220
221 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
222 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
223 + sizeof(struct iphdr));
224
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800225 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000226 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800227 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000228 udp->source = fd_data->src_port;
229
Jacob Keller0e588de2017-02-06 14:38:50 -0800230 if (fd_data->flex_filter) {
231 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
232 __be16 pattern = fd_data->flex_word;
233 u16 off = fd_data->flex_offset;
234
235 *((__force __be16 *)(payload + off)) = pattern;
236 }
237
Kevin Scottb2d36c02014-04-09 05:58:59 +0000238 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
239 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
240 if (ret) {
241 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000242 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
243 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800244 /* Free the packet buffer since it wasn't added to the ring */
245 kfree(raw_packet);
246 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000247 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000248 if (add)
249 dev_info(&pf->pdev->dev,
250 "Filter OK for PCTYPE %d loc = %d\n",
251 fd_data->pctype, fd_data->fd_id);
252 else
253 dev_info(&pf->pdev->dev,
254 "Filter deleted for PCTYPE %d loc = %d\n",
255 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800257
Jacob Keller097dbf52017-02-06 14:38:46 -0800258 if (add)
259 pf->fd_udp4_filter_cnt++;
260 else
261 pf->fd_udp4_filter_cnt--;
262
Jacob Kellere5187ee2017-02-06 14:38:41 -0800263 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000264}
265
266#define I40E_TCPIP_DUMMY_PACKET_LEN 54
267/**
268 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
269 * @vsi: pointer to the targeted VSI
270 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000271 * @add: true adds a filter, false removes it
272 *
273 * Returns 0 if the filters were successfully added or removed
274 **/
275static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
276 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000277 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000278{
279 struct i40e_pf *pf = vsi->back;
280 struct tcphdr *tcp;
281 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000282 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000283 int ret;
284 /* Dummy packet */
285 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
286 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
287 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
288 0x0, 0x72, 0, 0, 0, 0};
289
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000290 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
291 if (!raw_packet)
292 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000293 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
294
295 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
296 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
297 + sizeof(struct iphdr));
298
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800299 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000300 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800301 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000302 tcp->source = fd_data->src_port;
303
Jacob Keller0e588de2017-02-06 14:38:50 -0800304 if (fd_data->flex_filter) {
305 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
306 __be16 pattern = fd_data->flex_word;
307 u16 off = fd_data->flex_offset;
308
309 *((__force __be16 *)(payload + off)) = pattern;
310 }
311
Kevin Scottb2d36c02014-04-09 05:58:59 +0000312 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 if (ret) {
315 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000316 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
317 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800318 /* Free the packet buffer since it wasn't added to the ring */
319 kfree(raw_packet);
320 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000321 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000322 if (add)
323 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
324 fd_data->pctype, fd_data->fd_id);
325 else
326 dev_info(&pf->pdev->dev,
327 "Filter deleted for PCTYPE %d loc = %d\n",
328 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 }
330
Jacob Keller377cc242017-02-06 14:38:42 -0800331 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800332 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800333 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
334 I40E_DEBUG_FD & pf->hw.debug_mask)
335 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller47994c12017-04-19 09:25:57 -0400336 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller377cc242017-02-06 14:38:42 -0800337 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800338 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800339 }
340
Jacob Kellere5187ee2017-02-06 14:38:41 -0800341 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000342}
343
Jacob Kellerf223c872017-02-06 14:38:51 -0800344#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
345/**
346 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
347 * a specific flow spec
348 * @vsi: pointer to the targeted VSI
349 * @fd_data: the flow director data required for the FDir descriptor
350 * @add: true adds a filter, false removes it
351 *
352 * Returns 0 if the filters were successfully added or removed
353 **/
354static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
355 struct i40e_fdir_filter *fd_data,
356 bool add)
357{
358 struct i40e_pf *pf = vsi->back;
359 struct sctphdr *sctp;
360 struct iphdr *ip;
361 u8 *raw_packet;
362 int ret;
363 /* Dummy packet */
364 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
365 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
366 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
367
368 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
369 if (!raw_packet)
370 return -ENOMEM;
371 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
372
373 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
374 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
375 + sizeof(struct iphdr));
376
377 ip->daddr = fd_data->dst_ip;
378 sctp->dest = fd_data->dst_port;
379 ip->saddr = fd_data->src_ip;
380 sctp->source = fd_data->src_port;
381
382 if (fd_data->flex_filter) {
383 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
384 __be16 pattern = fd_data->flex_word;
385 u16 off = fd_data->flex_offset;
386
387 *((__force __be16 *)(payload + off)) = pattern;
388 }
389
390 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
391 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
392 if (ret) {
393 dev_info(&pf->pdev->dev,
394 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
395 fd_data->pctype, fd_data->fd_id, ret);
396 /* Free the packet buffer since it wasn't added to the ring */
397 kfree(raw_packet);
398 return -EOPNOTSUPP;
399 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
400 if (add)
401 dev_info(&pf->pdev->dev,
402 "Filter OK for PCTYPE %d loc = %d\n",
403 fd_data->pctype, fd_data->fd_id);
404 else
405 dev_info(&pf->pdev->dev,
406 "Filter deleted for PCTYPE %d loc = %d\n",
407 fd_data->pctype, fd_data->fd_id);
408 }
409
410 if (add)
411 pf->fd_sctp4_filter_cnt++;
412 else
413 pf->fd_sctp4_filter_cnt--;
414
415 return 0;
416}
417
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418#define I40E_IP_DUMMY_PACKET_LEN 34
419/**
420 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
421 * a specific flow spec
422 * @vsi: pointer to the targeted VSI
423 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 * @add: true adds a filter, false removes it
425 *
426 * Returns 0 if the filters were successfully added or removed
427 **/
428static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
429 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000430 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000431{
432 struct i40e_pf *pf = vsi->back;
433 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 int ret;
436 int i;
437 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
438 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
439 0, 0, 0, 0};
440
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
442 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000443 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
444 if (!raw_packet)
445 return -ENOMEM;
446 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
447 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
448
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800449 ip->saddr = fd_data->src_ip;
450 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000451 ip->protocol = 0;
452
Jacob Keller0e588de2017-02-06 14:38:50 -0800453 if (fd_data->flex_filter) {
454 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
455 __be16 pattern = fd_data->flex_word;
456 u16 off = fd_data->flex_offset;
457
458 *((__force __be16 *)(payload + off)) = pattern;
459 }
460
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000461 fd_data->pctype = i;
462 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000463 if (ret) {
464 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000465 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
466 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800467 /* The packet buffer wasn't added to the ring so we
468 * need to free it now.
469 */
470 kfree(raw_packet);
471 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000472 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000473 if (add)
474 dev_info(&pf->pdev->dev,
475 "Filter OK for PCTYPE %d loc = %d\n",
476 fd_data->pctype, fd_data->fd_id);
477 else
478 dev_info(&pf->pdev->dev,
479 "Filter deleted for PCTYPE %d loc = %d\n",
480 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000481 }
482 }
483
Jacob Keller097dbf52017-02-06 14:38:46 -0800484 if (add)
485 pf->fd_ip4_filter_cnt++;
486 else
487 pf->fd_ip4_filter_cnt--;
488
Jacob Kellere5187ee2017-02-06 14:38:41 -0800489 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000490}
491
492/**
493 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
494 * @vsi: pointer to the targeted VSI
495 * @cmd: command to get or set RX flow classification rules
496 * @add: true adds a filter, false removes it
497 *
498 **/
499int i40e_add_del_fdir(struct i40e_vsi *vsi,
500 struct i40e_fdir_filter *input, bool add)
501{
502 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000503 int ret;
504
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000505 switch (input->flow_type & ~FLOW_EXT) {
506 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000507 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000508 break;
509 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000510 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000511 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800512 case SCTP_V4_FLOW:
513 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
514 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000515 case IP_USER_FLOW:
516 switch (input->ip4_proto) {
517 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000518 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000519 break;
520 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000521 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000522 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800523 case IPPROTO_SCTP:
524 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
525 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700526 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000527 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000528 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700529 default:
530 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400531 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
532 input->ip4_proto);
533 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000534 }
535 break;
536 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400537 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000538 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400539 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000540 }
541
Jacob Kellera158aea2017-02-09 23:44:27 -0800542 /* The buffer allocated here will be normally be freed by
543 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
544 * completion. In the event of an error adding the buffer to the FDIR
545 * ring, it will immediately be freed. It may also be freed by
546 * i40e_clean_tx_ring() when closing the VSI.
547 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000548 return ret;
549}
550
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000551/**
552 * i40e_fd_handle_status - check the Programming Status for FD
553 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000554 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555 * @prog_id: the id originally used for programming
556 *
557 * This is used to verify if the FD programming or invalidation
558 * requested by SW to the HW is successful or not and take actions accordingly.
559 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000560static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
561 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000562{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000563 struct i40e_pf *pf = rx_ring->vsi->back;
564 struct pci_dev *pdev = pf->pdev;
565 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000566 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000567 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000568
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000569 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000570 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
571 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
572
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400573 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400574 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000575 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
576 (I40E_DEBUG_FD & pf->hw.debug_mask))
577 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400578 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000579
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000580 /* Check if the programming error is for ATR.
581 * If so, auto disable ATR and set a state for
582 * flush in progress. Next time we come here if flush is in
583 * progress do nothing, once flush is complete the state will
584 * be cleared.
585 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400586 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000587 return;
588
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000589 pf->fd_add_err++;
590 /* store the current atr filter count */
591 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
592
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000593 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400594 pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) {
595 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller0da36b92017-04-19 09:25:55 -0400596 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000597 }
598
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000599 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000600 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000601 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000602 /* If ATR is running fcnt_prog can quickly change,
603 * if we are very close to full, it makes sense to disable
604 * FD ATR/SB and then re-enable it when there is room.
605 */
606 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000607 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400608 !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) {
609 pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400610 if (I40E_DEBUG_FD & pf->hw.debug_mask)
611 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000612 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000613 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400614 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000615 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000616 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000617 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000618 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000619}
620
621/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000622 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000623 * @ring: the ring that owns the buffer
624 * @tx_buffer: the buffer to free
625 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000626static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
627 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000628{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000629 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700630 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
631 kfree(tx_buffer->raw_buf);
632 else
633 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000634 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000635 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000636 dma_unmap_addr(tx_buffer, dma),
637 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000639 } else if (dma_unmap_len(tx_buffer, len)) {
640 dma_unmap_page(ring->dev,
641 dma_unmap_addr(tx_buffer, dma),
642 dma_unmap_len(tx_buffer, len),
643 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000644 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800645
Alexander Duycka5e9c572013-09-28 06:00:27 +0000646 tx_buffer->next_to_watch = NULL;
647 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000648 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000650}
651
652/**
653 * i40e_clean_tx_ring - Free any empty Tx buffers
654 * @tx_ring: ring to be cleaned
655 **/
656void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
657{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000658 unsigned long bi_size;
659 u16 i;
660
661 /* ring already cleared, nothing to do */
662 if (!tx_ring->tx_bi)
663 return;
664
665 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000666 for (i = 0; i < tx_ring->count; i++)
667 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000668
669 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
670 memset(tx_ring->tx_bi, 0, bi_size);
671
672 /* Zero out the descriptor ring */
673 memset(tx_ring->desc, 0, tx_ring->size);
674
675 tx_ring->next_to_use = 0;
676 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000677
678 if (!tx_ring->netdev)
679 return;
680
681 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700682 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000683}
684
685/**
686 * i40e_free_tx_resources - Free Tx resources per queue
687 * @tx_ring: Tx descriptor ring for a specific queue
688 *
689 * Free all transmit software resources
690 **/
691void i40e_free_tx_resources(struct i40e_ring *tx_ring)
692{
693 i40e_clean_tx_ring(tx_ring);
694 kfree(tx_ring->tx_bi);
695 tx_ring->tx_bi = NULL;
696
697 if (tx_ring->desc) {
698 dma_free_coherent(tx_ring->dev, tx_ring->size,
699 tx_ring->desc, tx_ring->dma);
700 tx_ring->desc = NULL;
701 }
702}
703
Jesse Brandeburga68de582015-02-24 05:26:03 +0000704/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000705 * i40e_get_tx_pending - how many tx descriptors not processed
706 * @tx_ring: the ring of descriptors
707 *
708 * Since there is no access to the ring head register
709 * in XL710, we need to use our local copies
710 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400711u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000712{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000713 u32 head, tail;
714
Alan Brady17daabb2017-04-05 07:50:56 -0400715 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000716 tail = readl(ring->tail);
717
718 if (head != tail)
719 return (head < tail) ?
720 tail - head : (tail + ring->count - head);
721
722 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000723}
724
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700725#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000726
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000727/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000728 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800729 * @vsi: the VSI we care about
730 * @tx_ring: Tx ring to clean
731 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000732 *
733 * Returns true if there's any budget left (e.g. the clean is finished)
734 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800735static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
736 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000737{
738 u16 i = tx_ring->next_to_clean;
739 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000740 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000741 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800742 unsigned int total_bytes = 0, total_packets = 0;
743 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000744
745 tx_buf = &tx_ring->tx_bi[i];
746 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000747 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000748
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000749 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
750
Alexander Duycka5e9c572013-09-28 06:00:27 +0000751 do {
752 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000753
754 /* if next_to_watch is not set then there is no work pending */
755 if (!eop_desc)
756 break;
757
Alexander Duycka5e9c572013-09-28 06:00:27 +0000758 /* prevent any other reads prior to eop_desc */
759 read_barrier_depends();
760
Scott Petersoned0980c2017-04-13 04:45:44 -0400761 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000762 /* we have caught up to head, no work left to do */
763 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000764 break;
765
Alexander Duyckc304fda2013-09-28 06:00:12 +0000766 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000767 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000768
Alexander Duycka5e9c572013-09-28 06:00:27 +0000769 /* update the statistics for this packet */
770 total_bytes += tx_buf->bytecount;
771 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000772
Alexander Duycka5e9c572013-09-28 06:00:27 +0000773 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800774 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000775
Alexander Duycka5e9c572013-09-28 06:00:27 +0000776 /* unmap skb header data */
777 dma_unmap_single(tx_ring->dev,
778 dma_unmap_addr(tx_buf, dma),
779 dma_unmap_len(tx_buf, len),
780 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000781
Alexander Duycka5e9c572013-09-28 06:00:27 +0000782 /* clear tx_buffer data */
783 tx_buf->skb = NULL;
784 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000785
Alexander Duycka5e9c572013-09-28 06:00:27 +0000786 /* unmap remaining buffers */
787 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400788 i40e_trace(clean_tx_irq_unmap,
789 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000790
791 tx_buf++;
792 tx_desc++;
793 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000794 if (unlikely(!i)) {
795 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000796 tx_buf = tx_ring->tx_bi;
797 tx_desc = I40E_TX_DESC(tx_ring, 0);
798 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000799
Alexander Duycka5e9c572013-09-28 06:00:27 +0000800 /* unmap any remaining paged data */
801 if (dma_unmap_len(tx_buf, len)) {
802 dma_unmap_page(tx_ring->dev,
803 dma_unmap_addr(tx_buf, dma),
804 dma_unmap_len(tx_buf, len),
805 DMA_TO_DEVICE);
806 dma_unmap_len_set(tx_buf, len, 0);
807 }
808 }
809
810 /* move us one more past the eop_desc for start of next pkt */
811 tx_buf++;
812 tx_desc++;
813 i++;
814 if (unlikely(!i)) {
815 i -= tx_ring->count;
816 tx_buf = tx_ring->tx_bi;
817 tx_desc = I40E_TX_DESC(tx_ring, 0);
818 }
819
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000820 prefetch(tx_desc);
821
Alexander Duycka5e9c572013-09-28 06:00:27 +0000822 /* update budget accounting */
823 budget--;
824 } while (likely(budget));
825
826 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000827 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000828 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000829 tx_ring->stats.bytes += total_bytes;
830 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000831 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000832 tx_ring->q_vector->tx.total_bytes += total_bytes;
833 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000834
Anjali Singhai58044742015-09-25 18:26:13 -0700835 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700836 /* check to see if there are < 4 descriptors
837 * waiting to be written back, then kick the hardware to force
838 * them to be written back in case we stay in NAPI.
839 * In this mode on X722 we do not enable Interrupt.
840 */
Alan Brady17daabb2017-04-05 07:50:56 -0400841 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700842
843 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700844 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400845 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700846 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
847 tx_ring->arm_wb = true;
848 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000849
Alexander Duycke486bdf2016-09-12 14:18:40 -0700850 /* notify netdev of completed buffers */
851 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000852 total_packets, total_bytes);
853
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000854#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
855 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
856 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
857 /* Make sure that anybody stopping the queue after this
858 * sees the new next_to_clean.
859 */
860 smp_mb();
861 if (__netif_subqueue_stopped(tx_ring->netdev,
862 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400863 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864 netif_wake_subqueue(tx_ring->netdev,
865 tx_ring->queue_index);
866 ++tx_ring->tx_stats.restart_queue;
867 }
868 }
869
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000870 return !!budget;
871}
872
873/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800874 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
875 * @vsi: the VSI we care about
876 * @q_vector: the vector on which to enable writeback
877 *
878 **/
879static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
880 struct i40e_q_vector *q_vector)
881{
882 u16 flags = q_vector->tx.ring[0].flags;
883 u32 val;
884
885 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
886 return;
887
888 if (q_vector->arm_wb_state)
889 return;
890
891 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
892 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
893 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
894
895 wr32(&vsi->back->hw,
896 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
897 val);
898 } else {
899 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
900 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
901
902 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
903 }
904 q_vector->arm_wb_state = true;
905}
906
907/**
908 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000909 * @vsi: the VSI we care about
910 * @q_vector: the vector on which to force writeback
911 *
912 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400913void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000914{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800915 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400916 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
917 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
918 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
919 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
920 /* allow 00 to be written to the index */
921
922 wr32(&vsi->back->hw,
923 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
924 vsi->base_vector - 1), val);
925 } else {
926 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
927 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
928 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
929 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
930 /* allow 00 to be written to the index */
931
932 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
933 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000934}
935
936/**
937 * i40e_set_new_dynamic_itr - Find new ITR level
938 * @rc: structure containing ring performance data
939 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400940 * Returns true if ITR changed, false if not
941 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000942 * Stores a new ITR value based on packets and byte counts during
943 * the last interrupt. The advantage of per interrupt computation
944 * is faster updates and more accurate ITR for the current traffic
945 * pattern. Constants in this function were computed based on
946 * theoretical maximum wire speed and thresholds were set based on
947 * testing data as well as attempting to minimize response time
948 * while increasing bulk throughput.
949 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400950static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000951{
952 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400953 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000954 u32 new_itr = rc->itr;
955 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400956 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000957
958 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400959 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000960
961 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400962 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000963 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400964 * 20-1249MB/s bulk (18000 ints/s)
965 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400966 *
967 * The math works out because the divisor is in 10^(-6) which
968 * turns the bytes/us input value into MB/s values, but
969 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400970 * are in 2 usec increments in the ITR registers, and make sure
971 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000972 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400973 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400974 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400975
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400976 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000977 case I40E_LOWEST_LATENCY:
978 if (bytes_per_int > 10)
979 new_latency_range = I40E_LOW_LATENCY;
980 break;
981 case I40E_LOW_LATENCY:
982 if (bytes_per_int > 20)
983 new_latency_range = I40E_BULK_LATENCY;
984 else if (bytes_per_int <= 10)
985 new_latency_range = I40E_LOWEST_LATENCY;
986 break;
987 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400988 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400989 default:
990 if (bytes_per_int <= 20)
991 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000992 break;
993 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400994
995 /* this is to adjust RX more aggressively when streaming small
996 * packets. The value of 40000 was picked as it is just beyond
997 * what the hardware can receive per second if in low latency
998 * mode.
999 */
1000#define RX_ULTRA_PACKET_RATE 40000
1001
1002 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
1003 (&qv->rx == rc))
1004 new_latency_range = I40E_ULTRA_LATENCY;
1005
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001006 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001007
1008 switch (new_latency_range) {
1009 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001010 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001011 break;
1012 case I40E_LOW_LATENCY:
1013 new_itr = I40E_ITR_20K;
1014 break;
1015 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001016 new_itr = I40E_ITR_18K;
1017 break;
1018 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001019 new_itr = I40E_ITR_8K;
1020 break;
1021 default:
1022 break;
1023 }
1024
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001025 rc->total_bytes = 0;
1026 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001027
1028 if (new_itr != rc->itr) {
1029 rc->itr = new_itr;
1030 return true;
1031 }
1032
1033 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001034}
1035
1036/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001037 * i40e_rx_is_programming_status - check for programming status descriptor
1038 * @qw: qword representing status_error_len in CPU ordering
1039 *
1040 * The value of in the descriptor length field indicate if this
1041 * is a programming status descriptor for flow director or FCoE
1042 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1043 * it is a packet descriptor.
1044 **/
1045static inline bool i40e_rx_is_programming_status(u64 qw)
1046{
1047 /* The Rx filter programming status and SPH bit occupy the same
1048 * spot in the descriptor. Since we don't support packet split we
1049 * can just reuse the bit as an indication that this is a
1050 * programming status descriptor.
1051 */
1052 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1053}
1054
1055/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001056 * i40e_clean_programming_status - clean the programming status descriptor
1057 * @rx_ring: the rx ring that has this descriptor
1058 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001059 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001060 *
1061 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1062 * status being successful or not and take actions accordingly. FCoE should
1063 * handle its context/filter programming/invalidation status and take actions.
1064 *
1065 **/
1066static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001067 union i40e_rx_desc *rx_desc,
1068 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001069{
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001070 u32 ntc = rx_ring->next_to_clean + 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001071 u8 id;
1072
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001073 /* fetch, update, and store next to clean */
1074 ntc = (ntc < rx_ring->count) ? ntc : 0;
1075 rx_ring->next_to_clean = ntc;
1076
1077 prefetch(I40E_RX_DESC(rx_ring, ntc));
1078
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001079 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1080 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1081
1082 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001083 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001084}
1085
1086/**
1087 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1088 * @tx_ring: the tx ring to set up
1089 *
1090 * Return 0 on success, negative on error
1091 **/
1092int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1093{
1094 struct device *dev = tx_ring->dev;
1095 int bi_size;
1096
1097 if (!dev)
1098 return -ENOMEM;
1099
Jesse Brandeburge908f812015-07-23 16:54:42 -04001100 /* warn if we are about to overwrite the pointer */
1101 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001102 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1103 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1104 if (!tx_ring->tx_bi)
1105 goto err;
1106
1107 /* round up to nearest 4K */
1108 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001109 /* add u32 for head writeback, align after this takes care of
1110 * guaranteeing this is at least one cache line in size
1111 */
1112 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001113 tx_ring->size = ALIGN(tx_ring->size, 4096);
1114 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1115 &tx_ring->dma, GFP_KERNEL);
1116 if (!tx_ring->desc) {
1117 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1118 tx_ring->size);
1119 goto err;
1120 }
1121
1122 tx_ring->next_to_use = 0;
1123 tx_ring->next_to_clean = 0;
1124 return 0;
1125
1126err:
1127 kfree(tx_ring->tx_bi);
1128 tx_ring->tx_bi = NULL;
1129 return -ENOMEM;
1130}
1131
1132/**
1133 * i40e_clean_rx_ring - Free Rx buffers
1134 * @rx_ring: ring to be cleaned
1135 **/
1136void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1137{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001138 unsigned long bi_size;
1139 u16 i;
1140
1141 /* ring already cleared, nothing to do */
1142 if (!rx_ring->rx_bi)
1143 return;
1144
Scott Petersone72e5652017-02-09 23:40:25 -08001145 if (rx_ring->skb) {
1146 dev_kfree_skb(rx_ring->skb);
1147 rx_ring->skb = NULL;
1148 }
1149
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001150 /* Free all the Rx ring sk_buffs */
1151 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001152 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1153
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001154 if (!rx_bi->page)
1155 continue;
1156
Alexander Duyck59605bc2017-01-30 12:29:35 -08001157 /* Invalidate cache lines that may have been written to by
1158 * device so that we avoid corrupting memory.
1159 */
1160 dma_sync_single_range_for_cpu(rx_ring->dev,
1161 rx_bi->dma,
1162 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001163 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001164 DMA_FROM_DEVICE);
1165
1166 /* free resources associated with mapping */
1167 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001168 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001169 DMA_FROM_DEVICE,
1170 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001171
Alexander Duyck17936682017-02-21 15:55:39 -08001172 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001173
1174 rx_bi->page = NULL;
1175 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001176 }
1177
1178 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1179 memset(rx_ring->rx_bi, 0, bi_size);
1180
1181 /* Zero out the descriptor ring */
1182 memset(rx_ring->desc, 0, rx_ring->size);
1183
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001184 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001185 rx_ring->next_to_clean = 0;
1186 rx_ring->next_to_use = 0;
1187}
1188
1189/**
1190 * i40e_free_rx_resources - Free Rx resources
1191 * @rx_ring: ring to clean the resources from
1192 *
1193 * Free all receive software resources
1194 **/
1195void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1196{
1197 i40e_clean_rx_ring(rx_ring);
1198 kfree(rx_ring->rx_bi);
1199 rx_ring->rx_bi = NULL;
1200
1201 if (rx_ring->desc) {
1202 dma_free_coherent(rx_ring->dev, rx_ring->size,
1203 rx_ring->desc, rx_ring->dma);
1204 rx_ring->desc = NULL;
1205 }
1206}
1207
1208/**
1209 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1210 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1211 *
1212 * Returns 0 on success, negative on failure
1213 **/
1214int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1215{
1216 struct device *dev = rx_ring->dev;
1217 int bi_size;
1218
Jesse Brandeburge908f812015-07-23 16:54:42 -04001219 /* warn if we are about to overwrite the pointer */
1220 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001221 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1222 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1223 if (!rx_ring->rx_bi)
1224 goto err;
1225
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001226 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001227
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001228 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001229 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001230 rx_ring->size = ALIGN(rx_ring->size, 4096);
1231 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1232 &rx_ring->dma, GFP_KERNEL);
1233
1234 if (!rx_ring->desc) {
1235 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1236 rx_ring->size);
1237 goto err;
1238 }
1239
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001240 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001241 rx_ring->next_to_clean = 0;
1242 rx_ring->next_to_use = 0;
1243
1244 return 0;
1245err:
1246 kfree(rx_ring->rx_bi);
1247 rx_ring->rx_bi = NULL;
1248 return -ENOMEM;
1249}
1250
1251/**
1252 * i40e_release_rx_desc - Store the new tail and head values
1253 * @rx_ring: ring to bump
1254 * @val: new head index
1255 **/
1256static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1257{
1258 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001259
1260 /* update next to alloc since we have filled the ring */
1261 rx_ring->next_to_alloc = val;
1262
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001263 /* Force memory writes to complete before letting h/w
1264 * know there are new descriptors to fetch. (Only
1265 * applicable for weak-ordered memory model archs,
1266 * such as IA-64).
1267 */
1268 wmb();
1269 writel(val, rx_ring->tail);
1270}
1271
1272/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001273 * i40e_rx_offset - Return expected offset into page to access data
1274 * @rx_ring: Ring we are requesting offset of
1275 *
1276 * Returns the offset value for ring into the data buffer.
1277 */
1278static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1279{
1280 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1281}
1282
1283/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001284 * i40e_alloc_mapped_page - recycle or make a new page
1285 * @rx_ring: ring to use
1286 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001287 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001288 * Returns true if the page was successfully allocated or
1289 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001290 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001291static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1292 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001293{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001294 struct page *page = bi->page;
1295 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001296
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001297 /* since we are recycling buffers we should seldom need to alloc */
1298 if (likely(page)) {
1299 rx_ring->rx_stats.page_reuse_count++;
1300 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001301 }
1302
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001303 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001304 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001305 if (unlikely(!page)) {
1306 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001307 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001308 }
1309
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001310 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001311 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001312 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001313 DMA_FROM_DEVICE,
1314 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001315
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001316 /* if mapping failed free memory back to system since
1317 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001318 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001319 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001320 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001321 rx_ring->rx_stats.alloc_page_failed++;
1322 return false;
1323 }
1324
1325 bi->dma = dma;
1326 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001327 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001328
1329 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001330 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001331
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001332 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001333}
1334
1335/**
1336 * i40e_receive_skb - Send a completed packet up the stack
1337 * @rx_ring: rx ring in play
1338 * @skb: packet to send up
1339 * @vlan_tag: vlan tag for packet
1340 **/
1341static void i40e_receive_skb(struct i40e_ring *rx_ring,
1342 struct sk_buff *skb, u16 vlan_tag)
1343{
1344 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001345
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001346 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1347 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001348 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1349
Alexander Duyck8b650352015-09-24 09:04:32 -07001350 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001351}
1352
1353/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001354 * i40e_alloc_rx_buffers - Replace used receive buffers
1355 * @rx_ring: ring to place buffers on
1356 * @cleaned_count: number of buffers to replace
1357 *
1358 * Returns false if all allocations were successful, true if any fail
1359 **/
1360bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1361{
1362 u16 ntu = rx_ring->next_to_use;
1363 union i40e_rx_desc *rx_desc;
1364 struct i40e_rx_buffer *bi;
1365
1366 /* do nothing if no valid netdev defined */
1367 if (!rx_ring->netdev || !cleaned_count)
1368 return false;
1369
1370 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1371 bi = &rx_ring->rx_bi[ntu];
1372
1373 do {
1374 if (!i40e_alloc_mapped_page(rx_ring, bi))
1375 goto no_buffers;
1376
Alexander Duyck59605bc2017-01-30 12:29:35 -08001377 /* sync the buffer for use by the device */
1378 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1379 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001380 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001381 DMA_FROM_DEVICE);
1382
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001383 /* Refresh the desc even if buffer_addrs didn't change
1384 * because each write-back erases this info.
1385 */
1386 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001387
1388 rx_desc++;
1389 bi++;
1390 ntu++;
1391 if (unlikely(ntu == rx_ring->count)) {
1392 rx_desc = I40E_RX_DESC(rx_ring, 0);
1393 bi = rx_ring->rx_bi;
1394 ntu = 0;
1395 }
1396
1397 /* clear the status bits for the next_to_use descriptor */
1398 rx_desc->wb.qword1.status_error_len = 0;
1399
1400 cleaned_count--;
1401 } while (cleaned_count);
1402
1403 if (rx_ring->next_to_use != ntu)
1404 i40e_release_rx_desc(rx_ring, ntu);
1405
1406 return false;
1407
1408no_buffers:
1409 if (rx_ring->next_to_use != ntu)
1410 i40e_release_rx_desc(rx_ring, ntu);
1411
1412 /* make sure to come back via polling to try again after
1413 * allocation failure
1414 */
1415 return true;
1416}
1417
1418/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001419 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1420 * @vsi: the VSI we care about
1421 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001422 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001423 **/
1424static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1425 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001426 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001427{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001428 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001429 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001430 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001431 u8 ptype;
1432 u64 qword;
1433
1434 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1435 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1436 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1437 I40E_RXD_QW1_ERROR_SHIFT;
1438 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1439 I40E_RXD_QW1_STATUS_SHIFT;
1440 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001441
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001442 skb->ip_summed = CHECKSUM_NONE;
1443
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001444 skb_checksum_none_assert(skb);
1445
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001446 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001447 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001448 return;
1449
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001450 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001451 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001452 return;
1453
1454 /* both known and outer_ip must be set for the below code to work */
1455 if (!(decoded.known && decoded.outer_ip))
1456 return;
1457
Alexander Duyckfad57332016-01-24 21:17:22 -08001458 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1459 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1460 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1461 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001462
1463 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001464 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1465 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001466 goto checksum_fail;
1467
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001468 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001469 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001470 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001471 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001472 return;
1473
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001474 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001475 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001476 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001477
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001478 /* handle packets that were not able to be checksummed due
1479 * to arrival speed, in this case the stack can compute
1480 * the csum.
1481 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001482 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001483 return;
1484
Alexander Duyck858296c82016-06-14 15:45:42 -07001485 /* If there is an outer header present that might contain a checksum
1486 * we need to bump the checksum level by 1 to reflect the fact that
1487 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001488 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001489 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1490 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001491
Alexander Duyck858296c82016-06-14 15:45:42 -07001492 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1493 switch (decoded.inner_prot) {
1494 case I40E_RX_PTYPE_INNER_PROT_TCP:
1495 case I40E_RX_PTYPE_INNER_PROT_UDP:
1496 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1497 skb->ip_summed = CHECKSUM_UNNECESSARY;
1498 /* fall though */
1499 default:
1500 break;
1501 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001502
1503 return;
1504
1505checksum_fail:
1506 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001507}
1508
1509/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001510 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001511 * @ptype: the ptype value from the descriptor
1512 *
1513 * Returns a hash type to be used by skb_set_hash
1514 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001515static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001516{
1517 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1518
1519 if (!decoded.known)
1520 return PKT_HASH_TYPE_NONE;
1521
1522 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1523 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1524 return PKT_HASH_TYPE_L4;
1525 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1526 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1527 return PKT_HASH_TYPE_L3;
1528 else
1529 return PKT_HASH_TYPE_L2;
1530}
1531
1532/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001533 * i40e_rx_hash - set the hash value in the skb
1534 * @ring: descriptor ring
1535 * @rx_desc: specific descriptor
1536 **/
1537static inline void i40e_rx_hash(struct i40e_ring *ring,
1538 union i40e_rx_desc *rx_desc,
1539 struct sk_buff *skb,
1540 u8 rx_ptype)
1541{
1542 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001543 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001544 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1545 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1546
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001547 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001548 return;
1549
1550 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1551 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1552 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1553 }
1554}
1555
1556/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001557 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1558 * @rx_ring: rx descriptor ring packet is being transacted on
1559 * @rx_desc: pointer to the EOP Rx descriptor
1560 * @skb: pointer to current skb being populated
1561 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001562 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001563 * This function checks the ring, descriptor, and packet information in
1564 * order to populate the hash, checksum, VLAN, protocol, and
1565 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001566 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001567static inline
1568void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1569 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1570 u8 rx_ptype)
1571{
1572 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1573 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1574 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001575 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1576 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001577 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1578
Jacob Keller12490502016-10-05 09:30:44 -07001579 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001580 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001581
1582 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1583
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001584 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1585
1586 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001587
1588 /* modifies the skb - consumes the enet header */
1589 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001590}
1591
1592/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001593 * i40e_cleanup_headers - Correct empty headers
1594 * @rx_ring: rx descriptor ring packet is being transacted on
1595 * @skb: pointer to current skb being fixed
1596 *
1597 * Also address the case where we are pulling data in on pages only
1598 * and as such no data is present in the skb header.
1599 *
1600 * In addition if skb is not at least 60 bytes we need to pad it so that
1601 * it is large enough to qualify as a valid Ethernet frame.
1602 *
1603 * Returns true if an error was encountered and skb was freed.
1604 **/
1605static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
1606{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001607 /* if eth_skb_pad returns an error the skb was freed */
1608 if (eth_skb_pad(skb))
1609 return true;
1610
1611 return false;
1612}
1613
1614/**
1615 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1616 * @rx_ring: rx descriptor ring to store buffers on
1617 * @old_buff: donor buffer to have page reused
1618 *
1619 * Synchronizes page for reuse by the adapter
1620 **/
1621static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1622 struct i40e_rx_buffer *old_buff)
1623{
1624 struct i40e_rx_buffer *new_buff;
1625 u16 nta = rx_ring->next_to_alloc;
1626
1627 new_buff = &rx_ring->rx_bi[nta];
1628
1629 /* update, and store next to alloc */
1630 nta++;
1631 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1632
1633 /* transfer page from old buffer to new buffer */
Alexander Duyck17936682017-02-21 15:55:39 -08001634 new_buff->dma = old_buff->dma;
1635 new_buff->page = old_buff->page;
1636 new_buff->page_offset = old_buff->page_offset;
1637 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001638}
1639
1640/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001641 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001642 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001643 *
1644 * A page is not reusable if it was allocated under low memory
1645 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001646 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001647static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001648{
Scott Peterson9b37c932017-02-09 23:43:30 -08001649 return (page_to_nid(page) == numa_mem_id()) &&
1650 !page_is_pfmemalloc(page);
1651}
1652
1653/**
1654 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1655 * the adapter for another receive
1656 *
1657 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001658 *
1659 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1660 * an unused region in the page.
1661 *
1662 * For small pages, @truesize will be a constant value, half the size
1663 * of the memory at page. We'll attempt to alternate between high and
1664 * low halves of the page, with one half ready for use by the hardware
1665 * and the other half being consumed by the stack. We use the page
1666 * ref count to determine whether the stack has finished consuming the
1667 * portion of this page that was passed up with a previous packet. If
1668 * the page ref count is >1, we'll assume the "other" half page is
1669 * still busy, and this page cannot be reused.
1670 *
1671 * For larger pages, @truesize will be the actual space used by the
1672 * received packet (adjusted upward to an even multiple of the cache
1673 * line size). This will advance through the page by the amount
1674 * actually consumed by the received packets while there is still
1675 * space for a buffer. Each region of larger pages will be used at
1676 * most once, after which the page will not be reused.
1677 *
1678 * In either case, if the page is reusable its refcount is increased.
1679 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001680static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001681{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001682 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1683 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001684
1685 /* Is any reuse possible? */
1686 if (unlikely(!i40e_page_is_reusable(page)))
1687 return false;
1688
1689#if (PAGE_SIZE < 8192)
1690 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001691 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001692 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001693#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001694#define I40E_LAST_OFFSET \
1695 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1696 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001697 return false;
1698#endif
1699
Alexander Duyck17936682017-02-21 15:55:39 -08001700 /* If we have drained the page fragment pool we need to update
1701 * the pagecnt_bias and page count so that we fully restock the
1702 * number of references the driver holds.
1703 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001704 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001705 page_ref_add(page, USHRT_MAX);
1706 rx_buffer->pagecnt_bias = USHRT_MAX;
1707 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001708
Scott Peterson9b37c932017-02-09 23:43:30 -08001709 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001710}
1711
1712/**
1713 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1714 * @rx_ring: rx descriptor ring to transact packets on
1715 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001716 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001717 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001718 *
1719 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001720 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001721 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001722 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001723 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001724static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001725 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001726 struct sk_buff *skb,
1727 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001728{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001729#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001730 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001731#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001732 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001733#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001734
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001735 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1736 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001737
Alexander Duycka0cfc312017-03-14 10:15:24 -07001738 /* page is being used so we must update the page offset */
1739#if (PAGE_SIZE < 8192)
1740 rx_buffer->page_offset ^= truesize;
1741#else
1742 rx_buffer->page_offset += truesize;
1743#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001744}
1745
1746/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001747 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1748 * @rx_ring: rx descriptor ring to transact packets on
1749 * @size: size of buffer to add to skb
1750 *
1751 * This function will pull an Rx buffer from the ring and synchronize it
1752 * for use by the CPU.
1753 */
1754static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1755 const unsigned int size)
1756{
1757 struct i40e_rx_buffer *rx_buffer;
1758
1759 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1760 prefetchw(rx_buffer->page);
1761
1762 /* we are reusing so sync this buffer for CPU use */
1763 dma_sync_single_range_for_cpu(rx_ring->dev,
1764 rx_buffer->dma,
1765 rx_buffer->page_offset,
1766 size,
1767 DMA_FROM_DEVICE);
1768
Alexander Duycka0cfc312017-03-14 10:15:24 -07001769 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1770 rx_buffer->pagecnt_bias--;
1771
Alexander Duyck9a064122017-03-14 10:15:23 -07001772 return rx_buffer;
1773}
1774
1775/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001776 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001777 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001778 * @rx_buffer: rx buffer to pull data from
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001779 * @size: size of buffer to add to skb
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001780 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001781 * This function allocates an skb. It then populates it with the page
1782 * data from the current receive descriptor, taking care to set up the
1783 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001784 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001785static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1786 struct i40e_rx_buffer *rx_buffer,
1787 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001788{
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001789 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1790#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001791 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001792#else
1793 unsigned int truesize = SKB_DATA_ALIGN(size);
1794#endif
1795 unsigned int headlen;
1796 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001797
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001798 /* prefetch first cache line of first page */
1799 prefetch(va);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001800#if L1_CACHE_BYTES < 128
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001801 prefetch(va + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001802#endif
1803
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001804 /* allocate a skb to store the frags */
1805 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1806 I40E_RX_HDR_SIZE,
1807 GFP_ATOMIC | __GFP_NOWARN);
1808 if (unlikely(!skb))
1809 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001810
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001811 /* Determine available headroom for copy */
1812 headlen = size;
1813 if (headlen > I40E_RX_HDR_SIZE)
1814 headlen = eth_get_headlen(va, I40E_RX_HDR_SIZE);
1815
1816 /* align pull length to size of long to optimize memcpy performance */
1817 memcpy(__skb_put(skb, headlen), va, ALIGN(headlen, sizeof(long)));
1818
1819 /* update all of the pointers */
1820 size -= headlen;
1821 if (size) {
1822 skb_add_rx_frag(skb, 0, rx_buffer->page,
1823 rx_buffer->page_offset + headlen,
1824 size, truesize);
1825
1826 /* buffer is used by skb, update page_offset */
1827#if (PAGE_SIZE < 8192)
1828 rx_buffer->page_offset ^= truesize;
1829#else
1830 rx_buffer->page_offset += truesize;
1831#endif
1832 } else {
1833 /* buffer is unused, reset bias back to rx_buffer */
1834 rx_buffer->pagecnt_bias++;
1835 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001836
1837 return skb;
1838}
1839
1840/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001841 * i40e_build_skb - Build skb around an existing buffer
1842 * @rx_ring: Rx descriptor ring to transact packets on
1843 * @rx_buffer: Rx buffer to pull data from
1844 * @size: size of buffer to add to skb
1845 *
1846 * This function builds an skb around an existing Rx buffer, taking care
1847 * to set up the skb correctly and avoid any memcpy overhead.
1848 */
1849static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1850 struct i40e_rx_buffer *rx_buffer,
1851 unsigned int size)
1852{
1853 void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
1854#if (PAGE_SIZE < 8192)
1855 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1856#else
Björn Töpel2aae9182017-05-15 06:52:00 +02001857 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1858 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001859#endif
1860 struct sk_buff *skb;
1861
1862 /* prefetch first cache line of first page */
1863 prefetch(va);
1864#if L1_CACHE_BYTES < 128
1865 prefetch(va + L1_CACHE_BYTES);
1866#endif
1867 /* build an skb around the page buffer */
1868 skb = build_skb(va - I40E_SKB_PAD, truesize);
1869 if (unlikely(!skb))
1870 return NULL;
1871
1872 /* update pointers within the skb to store the data */
1873 skb_reserve(skb, I40E_SKB_PAD);
1874 __skb_put(skb, size);
1875
1876 /* buffer is used by skb, update page_offset */
1877#if (PAGE_SIZE < 8192)
1878 rx_buffer->page_offset ^= truesize;
1879#else
1880 rx_buffer->page_offset += truesize;
1881#endif
1882
1883 return skb;
1884}
1885
1886/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001887 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1888 * @rx_ring: rx descriptor ring to transact packets on
1889 * @rx_buffer: rx buffer to pull data from
1890 *
1891 * This function will clean up the contents of the rx_buffer. It will
1892 * either recycle the bufer or unmap it and free the associated resources.
1893 */
1894static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
1895 struct i40e_rx_buffer *rx_buffer)
1896{
1897 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001898 /* hand second half of page back to the ring */
1899 i40e_reuse_rx_page(rx_ring, rx_buffer);
1900 rx_ring->rx_stats.page_reuse_count++;
1901 } else {
1902 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04001903 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
1904 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001905 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08001906 __page_frag_cache_drain(rx_buffer->page,
1907 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001908 }
1909
1910 /* clear contents of buffer_info */
1911 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001912}
1913
1914/**
1915 * i40e_is_non_eop - process handling of non-EOP buffers
1916 * @rx_ring: Rx ring being processed
1917 * @rx_desc: Rx descriptor for current buffer
1918 * @skb: Current socket buffer containing buffer in progress
1919 *
1920 * This function updates next to clean. If the buffer is an EOP buffer
1921 * this function exits returning false, otherwise it will place the
1922 * sk_buff in the next buffer to be chained and return true indicating
1923 * that this is in fact a non-EOP buffer.
1924 **/
1925static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1926 union i40e_rx_desc *rx_desc,
1927 struct sk_buff *skb)
1928{
1929 u32 ntc = rx_ring->next_to_clean + 1;
1930
1931 /* fetch, update, and store next to clean */
1932 ntc = (ntc < rx_ring->count) ? ntc : 0;
1933 rx_ring->next_to_clean = ntc;
1934
1935 prefetch(I40E_RX_DESC(rx_ring, ntc));
1936
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001937 /* if we are the last buffer then there is nothing else to do */
1938#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1939 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1940 return false;
1941
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001942 rx_ring->rx_stats.non_eop_descs++;
1943
1944 return true;
1945}
1946
1947/**
1948 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1949 * @rx_ring: rx descriptor ring to transact packets on
1950 * @budget: Total limit on number of packets to process
1951 *
1952 * This function provides a "bounce buffer" approach to Rx interrupt
1953 * processing. The advantage to this is that on systems that have
1954 * expensive overhead for IOMMU access this provides a means of avoiding
1955 * it by maintaining the mapping of the page to the system.
1956 *
1957 * Returns amount of work completed
1958 **/
1959static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001960{
1961 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001962 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001963 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001964 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001965
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001966 while (likely(total_rx_packets < budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07001967 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001968 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001969 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00001970 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001971 u8 rx_ptype;
1972 u64 qword;
1973
Mitch Williamsa132af22015-01-24 09:58:35 +00001974 /* return some buffers to hardware, one at a time is too slow */
1975 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001976 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001977 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001978 cleaned_count = 0;
1979 }
1980
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001981 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1982
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001983 /* status_error_len will always be zero for unused descriptors
1984 * because it's cleared in cleanup, and overlaps with hdr_addr
1985 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001986 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001987 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001988 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001989
Mitch Williamsa132af22015-01-24 09:58:35 +00001990 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07001991 * any other fields out of the rx_desc until we have
1992 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00001993 */
Alexander Duyck67317162015-04-08 18:49:43 -07001994 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001995
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001996 if (unlikely(i40e_rx_is_programming_status(qword))) {
1997 i40e_clean_programming_status(rx_ring, rx_desc, qword);
1998 continue;
1999 }
2000 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2001 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2002 if (!size)
2003 break;
2004
Scott Petersoned0980c2017-04-13 04:45:44 -04002005 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002006 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2007
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002008 /* retrieve a buffer from the ring */
2009 if (skb)
2010 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04002011 else if (ring_uses_build_skb(rx_ring))
2012 skb = i40e_build_skb(rx_ring, rx_buffer, size);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002013 else
2014 skb = i40e_construct_skb(rx_ring, rx_buffer, size);
2015
2016 /* exit if we failed to retrieve a buffer */
2017 if (!skb) {
2018 rx_ring->rx_stats.alloc_buff_failed++;
2019 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002020 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002021 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002022
Alexander Duycka0cfc312017-03-14 10:15:24 -07002023 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002024 cleaned_count++;
2025
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002026 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002027 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002028
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002029 /* ERR_MASK will only have valid bits if EOP set, and
2030 * what we are doing here is actually checking
2031 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
2032 * the error field
2033 */
2034 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00002035 dev_kfree_skb_any(skb);
Alexander Duyck741b8b82017-02-21 15:55:41 -08002036 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002037 continue;
2038 }
2039
Scott Petersone72e5652017-02-09 23:40:25 -08002040 if (i40e_cleanup_headers(rx_ring, skb)) {
2041 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002042 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002043 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002044
2045 /* probably a little skewed due to removing CRC */
2046 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002047
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002048 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2049 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2050 I40E_RXD_QW1_PTYPE_SHIFT;
2051
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002052 /* populate checksum, VLAN, and protocol */
2053 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002054
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002055 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2056 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2057
Scott Petersoned0980c2017-04-13 04:45:44 -04002058 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002059 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002060 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002061
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002062 /* update budget accounting */
2063 total_rx_packets++;
2064 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002065
Scott Petersone72e5652017-02-09 23:40:25 -08002066 rx_ring->skb = skb;
2067
Mitch Williamsa132af22015-01-24 09:58:35 +00002068 u64_stats_update_begin(&rx_ring->syncp);
2069 rx_ring->stats.packets += total_rx_packets;
2070 rx_ring->stats.bytes += total_rx_bytes;
2071 u64_stats_update_end(&rx_ring->syncp);
2072 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2073 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2074
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002075 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002076 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002077}
2078
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002079static u32 i40e_buildreg_itr(const int type, const u16 itr)
2080{
2081 u32 val;
2082
2083 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002084 /* Don't clear PBA because that can cause lost interrupts that
2085 * came in while we were cleaning/polling
2086 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002087 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
2088 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
2089
2090 return val;
2091}
2092
2093/* a small macro to shorten up some long lines */
2094#define INTREG I40E_PFINT_DYN_CTLN
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002095static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002096{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002097 return vsi->rx_rings[idx]->rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002098}
2099
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002100static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07002101{
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002102 return vsi->tx_rings[idx]->tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07002103}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002104
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002105/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002106 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2107 * @vsi: the VSI we care about
2108 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2109 *
2110 **/
2111static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2112 struct i40e_q_vector *q_vector)
2113{
2114 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002115 bool rx = false, tx = false;
2116 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002117 int vector;
Kan Lianga75e8002016-02-19 09:24:04 -05002118 int idx = q_vector->v_idx;
Jacob Keller65e87c02016-09-12 14:18:44 -07002119 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002120
2121 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002122
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002123 /* avoid dynamic calculation if in countdown mode OR if
2124 * all dynamic is disabled
2125 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002126 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
2127
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08002128 rx_itr_setting = get_rx_itr(vsi, idx);
2129 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07002130
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002131 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07002132 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
2133 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002134 goto enable_int;
2135 }
2136
Jacob Keller65e87c02016-09-12 14:18:44 -07002137 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002138 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2139 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002140 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002141
Jacob Keller65e87c02016-09-12 14:18:44 -07002142 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002143 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
2144 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002145 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002146
2147 if (rx || tx) {
2148 /* get the higher of the two ITR adjustments and
2149 * use the same value for both ITR registers
2150 * when in adaptive mode (Rx and/or Tx)
2151 */
2152 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
2153
2154 q_vector->tx.itr = q_vector->rx.itr = itr;
2155 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
2156 tx = true;
2157 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
2158 rx = true;
2159 }
2160
2161 /* only need to enable the interrupt once, but need
2162 * to possibly update both ITR values
2163 */
2164 if (rx) {
2165 /* set the INTENA_MSK_MASK so that this first write
2166 * won't actually enable the interrupt, instead just
2167 * updating the ITR (it's bit 31 PF and VF)
2168 */
2169 rxval |= BIT(31);
2170 /* don't check _DOWN because interrupt isn't being enabled */
2171 wr32(hw, INTREG(vector - 1), rxval);
2172 }
2173
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002174enable_int:
Jacob Keller0da36b92017-04-19 09:25:55 -04002175 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002176 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002177
2178 if (q_vector->itr_countdown)
2179 q_vector->itr_countdown--;
2180 else
2181 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002182}
2183
2184/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002185 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2186 * @napi: napi struct with our devices info in it
2187 * @budget: amount of work driver is allowed to do this pass, in packets
2188 *
2189 * This function will clean all queues associated with a q_vector.
2190 *
2191 * Returns the amount of work done
2192 **/
2193int i40e_napi_poll(struct napi_struct *napi, int budget)
2194{
2195 struct i40e_q_vector *q_vector =
2196 container_of(napi, struct i40e_q_vector, napi);
2197 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002198 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002199 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002200 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002201 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002202 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002203
Jacob Keller0da36b92017-04-19 09:25:55 -04002204 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002205 napi_complete(napi);
2206 return 0;
2207 }
2208
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002209 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002210 * budget and be more aggressive about cleaning up the Tx descriptors.
2211 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002212 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002213 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002214 clean_complete = false;
2215 continue;
2216 }
2217 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002218 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002219 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002220
Alexander Duyckc67cace2015-09-24 09:04:26 -07002221 /* Handle case where we are called by netpoll with a budget of 0 */
2222 if (budget <= 0)
2223 goto tx_only;
2224
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002225 /* We attempt to distribute budget to each Rx queue fairly, but don't
2226 * allow the budget to go below 1 because that would exit polling early.
2227 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002228 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002229
Mitch Williamsa132af22015-01-24 09:58:35 +00002230 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002231 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002232
2233 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002234 /* if we clean as many as budgeted, we must not be done */
2235 if (cleaned >= budget_per_ring)
2236 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002237 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002238
2239 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002240 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002241 const cpumask_t *aff_mask = &q_vector->affinity_mask;
2242 int cpu_id = smp_processor_id();
2243
2244 /* It is possible that the interrupt affinity has changed but,
2245 * if the cpu is pegged at 100%, polling will never exit while
2246 * traffic continues and the interrupt will be stuck on this
2247 * cpu. We check to make sure affinity is correct before we
2248 * continue to poll, otherwise we must stop polling so the
2249 * interrupt can move to the correct cpu.
2250 */
2251 if (likely(cpumask_test_cpu(cpu_id, aff_mask) ||
2252 !(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002253tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07002254 if (arm_wb) {
2255 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2256 i40e_enable_wb_on_itr(vsi, q_vector);
2257 }
2258 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002259 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002260 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002261
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002262 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2263 q_vector->arm_wb_state = false;
2264
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002266 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002267
2268 /* If we're prematurely stopping polling to fix the interrupt
2269 * affinity we want to make sure polling starts back up so we
2270 * issue a call to i40e_force_wb which triggers a SW interrupt.
2271 */
2272 if (!clean_complete)
2273 i40e_force_wb(vsi, q_vector);
2274 else if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED))
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002275 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Alan Brady96db7762016-09-14 16:24:38 -07002276 else
2277 i40e_update_enable_itr(vsi, q_vector);
2278
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002279 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002280}
2281
2282/**
2283 * i40e_atr - Add a Flow Director ATR filter
2284 * @tx_ring: ring to add programming descriptor to
2285 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002286 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002287 **/
2288static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002289 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002290{
2291 struct i40e_filter_program_desc *fdir_desc;
2292 struct i40e_pf *pf = tx_ring->vsi->back;
2293 union {
2294 unsigned char *network;
2295 struct iphdr *ipv4;
2296 struct ipv6hdr *ipv6;
2297 } hdr;
2298 struct tcphdr *th;
2299 unsigned int hlen;
2300 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002301 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002302 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002303
2304 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002305 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002306 return;
2307
Jacob Keller47994c12017-04-19 09:25:57 -04002308 if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002309 return;
2310
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311 /* if sampling is disabled do nothing */
2312 if (!tx_ring->atr_sample_rate)
2313 return;
2314
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002315 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002316 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002317 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002318
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002319 /* snag network header to get L4 type and address */
2320 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2321 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002322
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002323 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002324 * tx_enable_csum function if encap is enabled.
2325 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002326 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2327 /* access ihl as u8 to avoid unaligned access on ia64 */
2328 hlen = (hdr.network[0] & 0x0F) << 2;
2329 l4_proto = hdr.ipv4->protocol;
2330 } else {
2331 hlen = hdr.network - skb->data;
2332 l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
2333 hlen -= hdr.network - skb->data;
2334 }
2335
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002336 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002337 return;
2338
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002339 th = (struct tcphdr *)(hdr.network + hlen);
2340
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002341 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller47994c12017-04-19 09:25:57 -04002342 if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002343 return;
Alexander Duycke8c5f722017-04-05 07:50:54 -04002344 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002345 /* HW ATR eviction will take care of removing filters on FIN
2346 * and RST packets.
2347 */
2348 if (th->fin || th->rst)
2349 return;
2350 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002351
2352 tx_ring->atr_count++;
2353
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002354 /* sample on all syn/fin/rst packets or once every atr sample rate */
2355 if (!th->fin &&
2356 !th->syn &&
2357 !th->rst &&
2358 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002359 return;
2360
2361 tx_ring->atr_count = 0;
2362
2363 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002364 i = tx_ring->next_to_use;
2365 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2366
2367 i++;
2368 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002369
2370 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2371 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002372 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002373 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2374 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2375 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2376 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2377
2378 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2379
2380 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2381
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002382 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002383 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2384 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2385 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2386 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2387
2388 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2389 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2390
2391 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2392 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2393
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002394 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002395 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002396 dtype_cmd |=
2397 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2398 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2399 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2400 else
2401 dtype_cmd |=
2402 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2403 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2404 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002405
Alexander Duycke8c5f722017-04-05 07:50:54 -04002406 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002407 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2408
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002409 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002410 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002411 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002412 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002413}
2414
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002415/**
2416 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2417 * @skb: send buffer
2418 * @tx_ring: ring to send buffer on
2419 * @flags: the tx flags to be set
2420 *
2421 * Checks the skb and set up correspondingly several generic transmit flags
2422 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2423 *
2424 * Returns error code indicate the frame should be dropped upon error and the
2425 * otherwise returns 0 to indicate the flags has been set properly.
2426 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002427static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2428 struct i40e_ring *tx_ring,
2429 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002430{
2431 __be16 protocol = skb->protocol;
2432 u32 tx_flags = 0;
2433
Greg Rose31eaacc2015-03-31 00:45:03 -07002434 if (protocol == htons(ETH_P_8021Q) &&
2435 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2436 /* When HW VLAN acceleration is turned off by the user the
2437 * stack sets the protocol to 8021q so that the driver
2438 * can take any steps required to support the SW only
2439 * VLAN handling. In our case the driver doesn't need
2440 * to take any further steps so just set the protocol
2441 * to the encapsulated ethertype.
2442 */
2443 skb->protocol = vlan_get_protocol(skb);
2444 goto out;
2445 }
2446
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002447 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002448 if (skb_vlan_tag_present(skb)) {
2449 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002450 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2451 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002452 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002453 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002454
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002455 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2456 if (!vhdr)
2457 return -EINVAL;
2458
2459 protocol = vhdr->h_vlan_encapsulated_proto;
2460 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2461 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2462 }
2463
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002464 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2465 goto out;
2466
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002467 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002468 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2469 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002470 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2471 tx_flags |= (skb->priority & 0x7) <<
2472 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2473 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2474 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002475 int rc;
2476
2477 rc = skb_cow_head(skb, 0);
2478 if (rc < 0)
2479 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002480 vhdr = (struct vlan_ethhdr *)skb->data;
2481 vhdr->h_vlan_TCI = htons(tx_flags >>
2482 I40E_TX_FLAGS_VLAN_SHIFT);
2483 } else {
2484 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2485 }
2486 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002487
2488out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002489 *flags = tx_flags;
2490 return 0;
2491}
2492
2493/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002494 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002495 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002496 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002497 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002498 *
2499 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2500 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002501static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2502 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002503{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002504 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002505 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002506 union {
2507 struct iphdr *v4;
2508 struct ipv6hdr *v6;
2509 unsigned char *hdr;
2510 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002511 union {
2512 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002513 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002514 unsigned char *hdr;
2515 } l4;
2516 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002517 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002518 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002519
Shannon Nelsone9f65632016-01-04 10:33:04 -08002520 if (skb->ip_summed != CHECKSUM_PARTIAL)
2521 return 0;
2522
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002523 if (!skb_is_gso(skb))
2524 return 0;
2525
Francois Romieudd225bc2014-03-30 03:14:48 +00002526 err = skb_cow_head(skb, 0);
2527 if (err < 0)
2528 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002529
Alexander Duyckc7770192016-01-24 21:16:35 -08002530 ip.hdr = skb_network_header(skb);
2531 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002532
Alexander Duyckc7770192016-01-24 21:16:35 -08002533 /* initialize outer IP header fields */
2534 if (ip.v4->version == 4) {
2535 ip.v4->tot_len = 0;
2536 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002537 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002538 ip.v6->payload_len = 0;
2539 }
2540
Alexander Duyck577389a2016-04-02 00:06:56 -07002541 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002542 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002543 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002544 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002545 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002546 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002547 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2548 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2549 l4.udp->len = 0;
2550
Alexander Duyck54532052016-01-24 21:17:29 -08002551 /* determine offset of outer transport header */
2552 l4_offset = l4.hdr - skb->data;
2553
2554 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002555 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002556 csum_replace_by_diff(&l4.udp->check,
2557 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002558 }
2559
Alexander Duyckc7770192016-01-24 21:16:35 -08002560 /* reset pointers to inner headers */
2561 ip.hdr = skb_inner_network_header(skb);
2562 l4.hdr = skb_inner_transport_header(skb);
2563
2564 /* initialize inner IP header fields */
2565 if (ip.v4->version == 4) {
2566 ip.v4->tot_len = 0;
2567 ip.v4->check = 0;
2568 } else {
2569 ip.v6->payload_len = 0;
2570 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002571 }
2572
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002573 /* determine offset of inner transport header */
2574 l4_offset = l4.hdr - skb->data;
2575
2576 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002577 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002578 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002579
2580 /* compute length of segmentation header */
2581 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002582
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002583 /* pull values out of skb_shinfo */
2584 gso_size = skb_shinfo(skb)->gso_size;
2585 gso_segs = skb_shinfo(skb)->gso_segs;
2586
2587 /* update GSO size and bytecount with header size */
2588 first->gso_segs = gso_segs;
2589 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2590
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002591 /* find the field values */
2592 cd_cmd = I40E_TX_CTX_DESC_TSO;
2593 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002594 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002595 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2596 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2597 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002598 return 1;
2599}
2600
2601/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002602 * i40e_tsyn - set up the tsyn context descriptor
2603 * @tx_ring: ptr to the ring to send
2604 * @skb: ptr to the skb we're sending
2605 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002606 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002607 *
2608 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2609 **/
2610static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2611 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2612{
2613 struct i40e_pf *pf;
2614
2615 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2616 return 0;
2617
2618 /* Tx timestamps cannot be sampled when doing TSO */
2619 if (tx_flags & I40E_TX_FLAGS_TSO)
2620 return 0;
2621
2622 /* only timestamp the outbound packet if the user has requested it and
2623 * we are not already transmitting a packet to be timestamped
2624 */
2625 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002626 if (!(pf->flags & I40E_FLAG_PTP))
2627 return 0;
2628
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002629 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002630 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002631 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2632 pf->ptp_tx_skb = skb_get(skb);
2633 } else {
2634 return 0;
2635 }
2636
2637 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2638 I40E_TXD_CTX_QW1_CMD_SHIFT;
2639
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002640 return 1;
2641}
2642
2643/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002644 * i40e_tx_enable_csum - Enable Tx checksum offloads
2645 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002646 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002647 * @td_cmd: Tx descriptor command bits to set
2648 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002649 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002650 * @cd_tunneling: ptr to context desc bits
2651 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002652static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2653 u32 *td_cmd, u32 *td_offset,
2654 struct i40e_ring *tx_ring,
2655 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002656{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002657 union {
2658 struct iphdr *v4;
2659 struct ipv6hdr *v6;
2660 unsigned char *hdr;
2661 } ip;
2662 union {
2663 struct tcphdr *tcp;
2664 struct udphdr *udp;
2665 unsigned char *hdr;
2666 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002667 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002668 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002669 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002670 u8 l4_proto = 0;
2671
Alexander Duyck529f1f62016-01-24 21:17:10 -08002672 if (skb->ip_summed != CHECKSUM_PARTIAL)
2673 return 0;
2674
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002675 ip.hdr = skb_network_header(skb);
2676 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002677
Alexander Duyck475b4202016-01-24 21:17:01 -08002678 /* compute outer L2 header size */
2679 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2680
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002681 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002682 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002683 /* define outer network header type */
2684 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002685 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2686 I40E_TX_CTX_EXT_IP_IPV4 :
2687 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2688
Alexander Duycka0064722016-01-24 21:16:48 -08002689 l4_proto = ip.v4->protocol;
2690 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002691 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002692
2693 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002694 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002695 if (l4.hdr != exthdr)
2696 ipv6_skip_exthdr(skb, exthdr - skb->data,
2697 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002698 }
2699
2700 /* define outer transport */
2701 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002702 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002703 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002704 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002705 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002706 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002707 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002708 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002709 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002710 case IPPROTO_IPIP:
2711 case IPPROTO_IPV6:
2712 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2713 l4.hdr = skb_inner_network_header(skb);
2714 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002715 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002716 if (*tx_flags & I40E_TX_FLAGS_TSO)
2717 return -1;
2718
2719 skb_checksum_help(skb);
2720 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002721 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002722
Alexander Duyck577389a2016-04-02 00:06:56 -07002723 /* compute outer L3 header size */
2724 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2725 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2726
2727 /* switch IP header pointer from outer to inner header */
2728 ip.hdr = skb_inner_network_header(skb);
2729
Alexander Duyck475b4202016-01-24 21:17:01 -08002730 /* compute tunnel header size */
2731 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2732 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2733
Alexander Duyck54532052016-01-24 21:17:29 -08002734 /* indicate if we need to offload outer UDP header */
2735 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002736 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002737 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2738 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2739
Alexander Duyck475b4202016-01-24 21:17:01 -08002740 /* record tunnel offload values */
2741 *cd_tunneling |= tunnel;
2742
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002743 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002744 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002745 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002746
Alexander Duycka0064722016-01-24 21:16:48 -08002747 /* reset type as we transition from outer to inner headers */
2748 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2749 if (ip.v4->version == 4)
2750 *tx_flags |= I40E_TX_FLAGS_IPV4;
2751 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002752 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753 }
2754
2755 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002756 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002757 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002758 /* the stack computes the IP header already, the only time we
2759 * need the hardware to recompute it is in the case of TSO.
2760 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002761 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2762 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2763 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002764 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002765 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002766
2767 exthdr = ip.hdr + sizeof(*ip.v6);
2768 l4_proto = ip.v6->nexthdr;
2769 if (l4.hdr != exthdr)
2770 ipv6_skip_exthdr(skb, exthdr - skb->data,
2771 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002772 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002773
Alexander Duyck475b4202016-01-24 21:17:01 -08002774 /* compute inner L3 header size */
2775 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002776
2777 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002778 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002779 case IPPROTO_TCP:
2780 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002781 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2782 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002783 break;
2784 case IPPROTO_SCTP:
2785 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002786 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2787 offset |= (sizeof(struct sctphdr) >> 2) <<
2788 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002789 break;
2790 case IPPROTO_UDP:
2791 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002792 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2793 offset |= (sizeof(struct udphdr) >> 2) <<
2794 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002795 break;
2796 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002797 if (*tx_flags & I40E_TX_FLAGS_TSO)
2798 return -1;
2799 skb_checksum_help(skb);
2800 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002801 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002802
2803 *td_cmd |= cmd;
2804 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002805
2806 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002807}
2808
2809/**
2810 * i40e_create_tx_ctx Build the Tx context descriptor
2811 * @tx_ring: ring to create the descriptor on
2812 * @cd_type_cmd_tso_mss: Quad Word 1
2813 * @cd_tunneling: Quad Word 0 - bits 0-31
2814 * @cd_l2tag2: Quad Word 0 - bits 32-63
2815 **/
2816static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2817 const u64 cd_type_cmd_tso_mss,
2818 const u32 cd_tunneling, const u32 cd_l2tag2)
2819{
2820 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002821 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002822
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002823 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2824 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002825 return;
2826
2827 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002828 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2829
2830 i++;
2831 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002832
2833 /* cpu_to_le32 and assign to struct fields */
2834 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2835 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002836 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002837 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2838}
2839
2840/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002841 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2842 * @tx_ring: the ring to be checked
2843 * @size: the size buffer we want to assure is available
2844 *
2845 * Returns -EBUSY if a stop is needed, else 0
2846 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002847int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002848{
2849 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2850 /* Memory barrier before checking head and tail */
2851 smp_mb();
2852
2853 /* Check again in a case another CPU has just made room available. */
2854 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2855 return -EBUSY;
2856
2857 /* A reprieve! - use start_queue because it doesn't call schedule */
2858 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2859 ++tx_ring->tx_stats.restart_queue;
2860 return 0;
2861}
2862
2863/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002864 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00002865 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00002866 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002867 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
2868 * and so we need to figure out the cases where we need to linearize the skb.
2869 *
2870 * For TSO we need to count the TSO header and segment payload separately.
2871 * As such we need to check cases where we have 7 fragments or more as we
2872 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
2873 * the segment payload in the first descriptor, and another 7 for the
2874 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00002875 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08002876bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00002877{
Alexander Duyck2d374902016-02-17 11:02:50 -08002878 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002879 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00002880
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002881 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08002882 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002883 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08002884 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002885
Alexander Duyck2d374902016-02-17 11:02:50 -08002886 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07002887 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08002888 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002889 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08002890 frag = &skb_shinfo(skb)->frags[0];
2891
2892 /* Initialize size to the negative value of gso_size minus 1. We
2893 * use this as the worst case scenerio in which the frag ahead
2894 * of us only provides one byte which is why we are limited to 6
2895 * descriptors for a single transmit as the header and previous
2896 * fragment are already consuming 2 descriptors.
2897 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002898 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08002899
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002900 /* Add size of frags 0 through 4 to create our initial sum */
2901 sum += skb_frag_size(frag++);
2902 sum += skb_frag_size(frag++);
2903 sum += skb_frag_size(frag++);
2904 sum += skb_frag_size(frag++);
2905 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002906
2907 /* Walk through fragments adding latest fragment, testing it, and
2908 * then removing stale fragments from the sum.
2909 */
2910 stale = &skb_shinfo(skb)->frags[0];
2911 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002912 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08002913
2914 /* if sum is negative we failed to make sufficient progress */
2915 if (sum < 0)
2916 return true;
2917
Alexander Duyck841493a2016-09-06 18:05:04 -07002918 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08002919 break;
2920
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07002921 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00002922 }
2923
Alexander Duyck2d374902016-02-17 11:02:50 -08002924 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00002925}
2926
2927/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002928 * i40e_tx_map - Build the Tx descriptor
2929 * @tx_ring: ring to send buffer on
2930 * @skb: send buffer
2931 * @first: first buffer info buffer to use
2932 * @tx_flags: collected send information
2933 * @hdr_len: size of the packet header
2934 * @td_cmd: the command field in the descriptor
2935 * @td_offset: offset for checksum or crc
2936 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002937static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2938 struct i40e_tx_buffer *first, u32 tx_flags,
2939 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002940{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002941 unsigned int data_len = skb->data_len;
2942 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002943 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002944 struct i40e_tx_buffer *tx_bi;
2945 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002946 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947 u32 td_tag = 0;
2948 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002949 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002950
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002951 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2952 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2953 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2954 I40E_TX_FLAGS_VLAN_SHIFT;
2955 }
2956
Alexander Duycka5e9c572013-09-28 06:00:27 +00002957 first->tx_flags = tx_flags;
2958
2959 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2960
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002961 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002962 tx_bi = first;
2963
2964 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002965 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2966
Alexander Duycka5e9c572013-09-28 06:00:27 +00002967 if (dma_mapping_error(tx_ring->dev, dma))
2968 goto dma_error;
2969
2970 /* record length, and DMA address */
2971 dma_unmap_len_set(tx_bi, len, size);
2972 dma_unmap_addr_set(tx_bi, dma, dma);
2973
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002974 /* align size to end of page */
2975 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002976 tx_desc->buffer_addr = cpu_to_le64(dma);
2977
2978 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002979 tx_desc->cmd_type_offset_bsz =
2980 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002981 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002982
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002983 tx_desc++;
2984 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002985 desc_count++;
2986
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002987 if (i == tx_ring->count) {
2988 tx_desc = I40E_TX_DESC(tx_ring, 0);
2989 i = 0;
2990 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002991
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002992 dma += max_data;
2993 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002994
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002995 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002996 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002997 }
2998
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002999 if (likely(!data_len))
3000 break;
3001
Alexander Duycka5e9c572013-09-28 06:00:27 +00003002 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3003 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003004
3005 tx_desc++;
3006 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003007 desc_count++;
3008
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003009 if (i == tx_ring->count) {
3010 tx_desc = I40E_TX_DESC(tx_ring, 0);
3011 i = 0;
3012 }
3013
Alexander Duycka5e9c572013-09-28 06:00:27 +00003014 size = skb_frag_size(frag);
3015 data_len -= size;
3016
3017 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3018 DMA_TO_DEVICE);
3019
3020 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003021 }
3022
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003023 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003024
3025 i++;
3026 if (i == tx_ring->count)
3027 i = 0;
3028
3029 tx_ring->next_to_use = i;
3030
Eric Dumazet4567dc12014-10-07 13:30:23 -07003031 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003032
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003033 /* write last descriptor with EOP bit */
3034 td_cmd |= I40E_TX_DESC_CMD_EOP;
3035
3036 /* We can OR these values together as they both are checked against
3037 * 4 below and at this point desc_count will be used as a boolean value
3038 * after this if/else block.
3039 */
3040 desc_count |= ++tx_ring->packet_stride;
3041
Anjali Singhai58044742015-09-25 18:26:13 -07003042 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003043 * if queue is stopped
3044 * mark RS bit
3045 * reset packet counter
3046 * else if xmit_more is supported and is true
3047 * advance packet counter to 4
3048 * reset desc_count to 0
Anjali Singhai58044742015-09-25 18:26:13 -07003049 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003050 * if desc_count >= 4
3051 * mark RS bit
3052 * reset packet counter
3053 * if desc_count > 0
3054 * update tail
Anjali Singhai58044742015-09-25 18:26:13 -07003055 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003056 * Note: If there are less than 4 descriptors
Anjali Singhai58044742015-09-25 18:26:13 -07003057 * pending and interrupts were disabled the service task will
3058 * trigger a force WB.
3059 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003060 if (netif_xmit_stopped(txring_txq(tx_ring))) {
3061 goto do_rs;
3062 } else if (skb->xmit_more) {
3063 /* set stride to arm on next packet and reset desc_count */
3064 tx_ring->packet_stride = WB_STRIDE;
3065 desc_count = 0;
3066 } else if (desc_count >= WB_STRIDE) {
3067do_rs:
3068 /* write last descriptor with RS bit set */
3069 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003070 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003071 }
Anjali Singhai58044742015-09-25 18:26:13 -07003072
3073 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003074 build_ctob(td_cmd, td_offset, size, td_tag);
3075
3076 /* Force memory writes to complete before letting h/w know there
3077 * are new descriptors to fetch.
3078 *
3079 * We also use this memory barrier to make certain all of the
3080 * status bits have been updated before next_to_watch is written.
3081 */
3082 wmb();
3083
3084 /* set next_to_watch value indicating a packet is present */
3085 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003086
Alexander Duycka5e9c572013-09-28 06:00:27 +00003087 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003088 if (desc_count) {
Anjali Singhai58044742015-09-25 18:26:13 -07003089 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003090
3091 /* we need this if more than one processor can write to our tail
3092 * at a time, it synchronizes IO on IA64/Altix systems
3093 */
3094 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003095 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003096
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003097 return;
3098
3099dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003100 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003101
3102 /* clear dma mappings for failed tx_bi map */
3103 for (;;) {
3104 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003105 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003106 if (tx_bi == first)
3107 break;
3108 if (i == 0)
3109 i = tx_ring->count;
3110 i--;
3111 }
3112
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003113 tx_ring->next_to_use = i;
3114}
3115
3116/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003117 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3118 * @skb: send buffer
3119 * @tx_ring: ring to send buffer on
3120 *
3121 * Returns NETDEV_TX_OK if sent, else an error code
3122 **/
3123static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3124 struct i40e_ring *tx_ring)
3125{
3126 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3127 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3128 struct i40e_tx_buffer *first;
3129 u32 td_offset = 0;
3130 u32 tx_flags = 0;
3131 __be16 protocol;
3132 u32 td_cmd = 0;
3133 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003134 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003135 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003136
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003137 /* prefetch the data, we'll need it later */
3138 prefetch(skb->data);
3139
Scott Petersoned0980c2017-04-13 04:45:44 -04003140 i40e_trace(xmit_frame_ring, skb, tx_ring);
3141
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003142 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003143 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003144 if (__skb_linearize(skb)) {
3145 dev_kfree_skb_any(skb);
3146 return NETDEV_TX_OK;
3147 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003148 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003149 tx_ring->tx_stats.tx_linearize++;
3150 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003151
3152 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3153 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3154 * + 4 desc gap to avoid the cache line where head is,
3155 * + 1 desc for context descriptor,
3156 * otherwise try next time
3157 */
3158 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3159 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003160 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003161 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003162
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003163 /* record the location of the first descriptor for this packet */
3164 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3165 first->skb = skb;
3166 first->bytecount = skb->len;
3167 first->gso_segs = 1;
3168
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003169 /* prepare the xmit flags */
3170 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3171 goto out_drop;
3172
3173 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003174 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003176 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003177 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003178 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003179 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003180 tx_flags |= I40E_TX_FLAGS_IPV6;
3181
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003182 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003183
3184 if (tso < 0)
3185 goto out_drop;
3186 else if (tso)
3187 tx_flags |= I40E_TX_FLAGS_TSO;
3188
Alexander Duyck3bc67972016-02-17 11:02:56 -08003189 /* Always offload the checksum, since it's in the data descriptor */
3190 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3191 tx_ring, &cd_tunneling);
3192 if (tso < 0)
3193 goto out_drop;
3194
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003195 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3196
3197 if (tsyn)
3198 tx_flags |= I40E_TX_FLAGS_TSYN;
3199
Jakub Kicinski259afec2014-03-15 14:55:37 +00003200 skb_tx_timestamp(skb);
3201
Alexander Duyckb1941302013-09-28 06:00:32 +00003202 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003203 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3204
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003205 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3206 cd_tunneling, cd_l2tag2);
3207
3208 /* Add Flow Director ATR if it's enabled.
3209 *
3210 * NOTE: this must always be directly before the data descriptor.
3211 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003212 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003213
3214 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3215 td_cmd, td_offset);
3216
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003217 return NETDEV_TX_OK;
3218
3219out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003220 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003221 dev_kfree_skb_any(first->skb);
3222 first->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003223 return NETDEV_TX_OK;
3224}
3225
3226/**
3227 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3228 * @skb: send buffer
3229 * @netdev: network interface device structure
3230 *
3231 * Returns NETDEV_TX_OK if sent, else an error code
3232 **/
3233netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3234{
3235 struct i40e_netdev_priv *np = netdev_priv(netdev);
3236 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003237 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003238
3239 /* hardware can't handle really short frames, hardware padding works
3240 * beyond this point
3241 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003242 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3243 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003244
3245 return i40e_xmit_frame_ring(skb, tx_ring);
3246}