blob: 634c51e6b8ae5d7b73b4dea2180a631fdcfadeee [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02006 * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
7 * Copyright (c) 2014 David Jander, Protonic Holland
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02008 *
9 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
10 *
11 * LICENCE:
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation version 2.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 */
22
23#include <linux/netdevice.h>
24#include <linux/can.h>
25#include <linux/can/dev.h>
26#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010027#include <linux/can/led.h>
Marc Kleine-Budde30164752015-05-10 15:26:58 +020028#include <linux/can/rx-offload.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020029#include <linux/clk.h>
30#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020031#include <linux/interrupt.h>
32#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020033#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000034#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080035#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020036#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030037#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020039#define DRV_NAME "flexcan"
40
41/* 8 for RX fifo and 2 error handling */
42#define FLEXCAN_NAPI_WEIGHT (8 + 2)
43
44/* FLEXCAN module configuration register (CANMCR) bits */
45#define FLEXCAN_MCR_MDIS BIT(31)
46#define FLEXCAN_MCR_FRZ BIT(30)
47#define FLEXCAN_MCR_FEN BIT(29)
48#define FLEXCAN_MCR_HALT BIT(28)
49#define FLEXCAN_MCR_NOT_RDY BIT(27)
50#define FLEXCAN_MCR_WAK_MSK BIT(26)
51#define FLEXCAN_MCR_SOFTRST BIT(25)
52#define FLEXCAN_MCR_FRZ_ACK BIT(24)
53#define FLEXCAN_MCR_SUPV BIT(23)
54#define FLEXCAN_MCR_SLF_WAK BIT(22)
55#define FLEXCAN_MCR_WRN_EN BIT(21)
56#define FLEXCAN_MCR_LPM_ACK BIT(20)
57#define FLEXCAN_MCR_WAK_SRC BIT(19)
58#define FLEXCAN_MCR_DOZE BIT(18)
59#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020060#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020061#define FLEXCAN_MCR_LPRIO_EN BIT(13)
62#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +020063/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020064#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020065#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
66#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
67#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
68#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020069
70/* FLEXCAN control register (CANCTRL) bits */
71#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
72#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
73#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
74#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
75#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
76#define FLEXCAN_CTRL_ERR_MSK BIT(14)
77#define FLEXCAN_CTRL_CLK_SRC BIT(13)
78#define FLEXCAN_CTRL_LPB BIT(12)
79#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
80#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
81#define FLEXCAN_CTRL_SMP BIT(7)
82#define FLEXCAN_CTRL_BOFF_REC BIT(6)
83#define FLEXCAN_CTRL_TSYN BIT(5)
84#define FLEXCAN_CTRL_LBUF BIT(4)
85#define FLEXCAN_CTRL_LOM BIT(3)
86#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
87#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
88#define FLEXCAN_CTRL_ERR_STATE \
89 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
90 FLEXCAN_CTRL_BOFF_MSK)
91#define FLEXCAN_CTRL_ERR_ALL \
92 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
93
Stefan Agnercdce8442014-07-15 14:56:21 +020094/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020095#define FLEXCAN_CTRL2_ECRWRE BIT(29)
96#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
97#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
98#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
99#define FLEXCAN_CTRL2_MRP BIT(18)
100#define FLEXCAN_CTRL2_RRS BIT(17)
101#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +0200102
103/* FLEXCAN memory error control register (MECR) bits */
104#define FLEXCAN_MECR_ECRWRDIS BIT(31)
105#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
106#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
107#define FLEXCAN_MECR_CEI_MSK BIT(16)
108#define FLEXCAN_MECR_HAERRIE BIT(15)
109#define FLEXCAN_MECR_FAERRIE BIT(14)
110#define FLEXCAN_MECR_EXTERRIE BIT(13)
111#define FLEXCAN_MECR_RERRDIS BIT(9)
112#define FLEXCAN_MECR_ECCDIS BIT(8)
113#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
114
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200115/* FLEXCAN error and status register (ESR) bits */
116#define FLEXCAN_ESR_TWRN_INT BIT(17)
117#define FLEXCAN_ESR_RWRN_INT BIT(16)
118#define FLEXCAN_ESR_BIT1_ERR BIT(15)
119#define FLEXCAN_ESR_BIT0_ERR BIT(14)
120#define FLEXCAN_ESR_ACK_ERR BIT(13)
121#define FLEXCAN_ESR_CRC_ERR BIT(12)
122#define FLEXCAN_ESR_FRM_ERR BIT(11)
123#define FLEXCAN_ESR_STF_ERR BIT(10)
124#define FLEXCAN_ESR_TX_WRN BIT(9)
125#define FLEXCAN_ESR_RX_WRN BIT(8)
126#define FLEXCAN_ESR_IDLE BIT(7)
127#define FLEXCAN_ESR_TXRX BIT(6)
128#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
129#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
130#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
131#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
132#define FLEXCAN_ESR_BOFF_INT BIT(2)
133#define FLEXCAN_ESR_ERR_INT BIT(1)
134#define FLEXCAN_ESR_WAK_INT BIT(0)
135#define FLEXCAN_ESR_ERR_BUS \
136 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
137 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
138 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
139#define FLEXCAN_ESR_ERR_STATE \
140 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
141#define FLEXCAN_ESR_ERR_ALL \
142 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100143#define FLEXCAN_ESR_ALL_INT \
144 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
145 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200146
147/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200148/* Errata ERR005829 step7: Reserve first valid MB */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200149#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
150#define FLEXCAN_TX_MB_OFF_FIFO 9
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200151#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
152#define FLEXCAN_TX_MB_OFF_TIMESTAMP 1
153#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
154#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200155#define FLEXCAN_IFLAG_MB(x) BIT(x)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200156#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
157#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
158#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200159
160/* FLEXCAN message buffers */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200161#define FLEXCAN_MB_CODE_MASK (0xf << 24)
162#define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200163#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
164#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
165#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200166#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200167#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
168
169#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
170#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
171#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
172#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
173
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200174#define FLEXCAN_MB_CNT_SRR BIT(22)
175#define FLEXCAN_MB_CNT_IDE BIT(21)
176#define FLEXCAN_MB_CNT_RTR BIT(20)
177#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
178#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
179
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200180#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200181
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200182/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200183 *
184 * Below is some version info we got:
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000185 * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
186 * Filter? connected? Passive detection ception in MB
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100187 * MX25 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000188 * MX28 FlexCAN2 03.00.04.00 yes yes no no no
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100189 * MX35 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000190 * MX53 FlexCAN2 03.00.00.00 yes no no no no
191 * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
Marc Kleine-Budde29c64b12017-11-27 09:18:21 +0100192 * VF610 FlexCAN3 ? no yes no yes yes?
Pankaj Bansal99b76682017-11-24 18:52:09 +0530193 * LS1021A FlexCAN2 03.00.04.00 no yes no no yes
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200194 *
195 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
196 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000197#define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200198#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200199#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
Marc Kleine-Budde66ddb822017-03-02 15:42:49 +0100200#define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200201#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000202#define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000203
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200204/* Structure of the message buffer */
205struct flexcan_mb {
206 u32 can_ctrl;
207 u32 can_id;
208 u32 data[2];
209};
210
211/* Structure of the hardware registers */
212struct flexcan_regs {
213 u32 mcr; /* 0x00 */
214 u32 ctrl; /* 0x04 */
215 u32 timer; /* 0x08 */
216 u32 _reserved1; /* 0x0c */
217 u32 rxgmask; /* 0x10 */
218 u32 rx14mask; /* 0x14 */
219 u32 rx15mask; /* 0x18 */
220 u32 ecr; /* 0x1c */
221 u32 esr; /* 0x20 */
222 u32 imask2; /* 0x24 */
223 u32 imask1; /* 0x28 */
224 u32 iflag2; /* 0x2c */
225 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200226 union { /* 0x34 */
227 u32 gfwr_mx28; /* MX28, MX53 */
228 u32 ctrl2; /* MX6, VF610 */
229 };
Hui Wang30c1e672012-06-28 16:21:35 +0800230 u32 esr2; /* 0x38 */
231 u32 imeur; /* 0x3c */
232 u32 lrfr; /* 0x40 */
233 u32 crcr; /* 0x44 */
234 u32 rxfgmask; /* 0x48 */
235 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200236 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200237 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200238 /* FIFO-mode:
239 * MB
240 * 0x080...0x08f 0 RX message buffer
241 * 0x090...0x0df 1-5 reserverd
242 * 0x0e0...0x0ff 6-7 8 entry ID table
243 * (mx25, mx28, mx35, mx53)
244 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200245 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200246 * (mx6, vf610)
247 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200248 u32 _reserved4[256]; /* 0x480 */
249 u32 rximr[64]; /* 0x880 */
250 u32 _reserved5[24]; /* 0x980 */
251 u32 gfwr_mx6; /* 0x9e0 - MX6 */
252 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200253 u32 mecr; /* 0xae0 */
254 u32 erriar; /* 0xae4 */
255 u32 erridpr; /* 0xae8 */
256 u32 errippr; /* 0xaec */
257 u32 rerrar; /* 0xaf0 */
258 u32 rerrdr; /* 0xaf4 */
259 u32 rerrsynr; /* 0xaf8 */
260 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200261};
262
Hui Wang30c1e672012-06-28 16:21:35 +0800263struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200264 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800265};
266
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200267struct flexcan_priv {
268 struct can_priv can;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200269 struct can_rx_offload offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200270
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200271 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200272 struct flexcan_mb __iomem *tx_mb;
273 struct flexcan_mb __iomem *tx_mb_reserved;
274 u8 tx_mb_idx;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200275 u32 reg_ctrl_default;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200276 u32 reg_imask1_default;
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200277 u32 reg_imask2_default;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200278
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200279 struct clk *clk_ipg;
280 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200281 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300282 struct regulator *reg_xceiver;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530283
284 /* Read and Write APIs */
285 u32 (*read)(void __iomem *addr);
286 void (*write)(u32 val, void __iomem *addr);
Hui Wang30c1e672012-06-28 16:21:35 +0800287};
288
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200289static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
ZHU Yi (ST-FIR/ENG1-Zhu)fb5b91d62017-09-15 07:09:37 +0000290 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
291 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800292};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200293
ZHU Yi (ST-FIR/ENG1-Zhu)083c5572017-09-15 07:08:23 +0000294static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
295 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
296};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200297
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200298static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Budde096de072015-09-01 10:28:46 +0200299 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
ZHU Yi (ST-FIR/ENG1-Zhu)cf9c0462017-09-15 07:05:50 +0000300 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200301};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200302
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200303static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200304 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
Marc Kleine-Budde29c64b12017-11-27 09:18:21 +0100305 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
306 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Stefan Agnercdce8442014-07-15 14:56:21 +0200307};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200308
Pankaj Bansal99b76682017-11-24 18:52:09 +0530309static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
310 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
311 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
312 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
313};
314
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200315static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200316 .name = DRV_NAME,
317 .tseg1_min = 4,
318 .tseg1_max = 16,
319 .tseg2_min = 2,
320 .tseg2_max = 8,
321 .sjw_max = 4,
322 .brp_min = 1,
323 .brp_max = 256,
324 .brp_inc = 1,
325};
326
Pankaj Bansal88462d22017-11-24 18:52:08 +0530327/* FlexCAN module is essentially modelled as a little-endian IP in most
328 * SoCs, i.e the registers as well as the message buffer areas are
329 * implemented in a little-endian fashion.
330 *
331 * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
332 * module in a big-endian fashion (i.e the registers as well as the
333 * message buffer areas are implemented in a big-endian way).
334 *
335 * In addition, the FlexCAN module can be found on SoCs having ARM or
336 * PPC cores. So, we need to abstract off the register read/write
337 * functions, ensuring that these cater to all the combinations of module
338 * endianness and underlying CPU endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000339 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530340static inline u32 flexcan_read_be(void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000341{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530342 return ioread32be(addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000343}
344
Pankaj Bansal88462d22017-11-24 18:52:08 +0530345static inline void flexcan_write_be(u32 val, void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000346{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530347 iowrite32be(val, addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000348}
349
Pankaj Bansal88462d22017-11-24 18:52:08 +0530350static inline u32 flexcan_read_le(void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000351{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530352 return ioread32(addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000353}
Pankaj Bansal88462d22017-11-24 18:52:08 +0530354
355static inline void flexcan_write_le(u32 val, void __iomem *addr)
356{
357 iowrite32(val, addr);
358}
holt@sgi.com61e271e2011-08-16 17:32:20 +0000359
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000360static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
361{
362 struct flexcan_regs __iomem *regs = priv->regs;
363 u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
364
Pankaj Bansal88462d22017-11-24 18:52:08 +0530365 priv->write(reg_ctrl, &regs->ctrl);
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000366}
367
368static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
369{
370 struct flexcan_regs __iomem *regs = priv->regs;
371 u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
372
Pankaj Bansal88462d22017-11-24 18:52:08 +0530373 priv->write(reg_ctrl, &regs->ctrl);
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000374}
375
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100376static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
377{
378 if (!priv->reg_xceiver)
379 return 0;
380
381 return regulator_enable(priv->reg_xceiver);
382}
383
384static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
385{
386 if (!priv->reg_xceiver)
387 return 0;
388
389 return regulator_disable(priv->reg_xceiver);
390}
391
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100392static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200393{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200394 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100395 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200396 u32 reg;
397
Pankaj Bansal88462d22017-11-24 18:52:08 +0530398 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200399 reg &= ~FLEXCAN_MCR_MDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530400 priv->write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200401
Pankaj Bansal88462d22017-11-24 18:52:08 +0530402 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200403 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100404
Pankaj Bansal88462d22017-11-24 18:52:08 +0530405 if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100406 return -ETIMEDOUT;
407
408 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200409}
410
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100411static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200412{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200413 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100414 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200415 u32 reg;
416
Pankaj Bansal88462d22017-11-24 18:52:08 +0530417 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200418 reg |= FLEXCAN_MCR_MDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530419 priv->write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100420
Pankaj Bansal88462d22017-11-24 18:52:08 +0530421 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200422 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100423
Pankaj Bansal88462d22017-11-24 18:52:08 +0530424 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100425 return -ETIMEDOUT;
426
427 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200428}
429
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100430static int flexcan_chip_freeze(struct flexcan_priv *priv)
431{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200432 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100433 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
434 u32 reg;
435
Pankaj Bansal88462d22017-11-24 18:52:08 +0530436 reg = priv->read(&regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100437 reg |= FLEXCAN_MCR_HALT;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530438 priv->write(reg, &regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100439
Pankaj Bansal88462d22017-11-24 18:52:08 +0530440 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200441 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100442
Pankaj Bansal88462d22017-11-24 18:52:08 +0530443 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100444 return -ETIMEDOUT;
445
446 return 0;
447}
448
449static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
450{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200451 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100452 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
453 u32 reg;
454
Pankaj Bansal88462d22017-11-24 18:52:08 +0530455 reg = priv->read(&regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100456 reg &= ~FLEXCAN_MCR_HALT;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530457 priv->write(reg, &regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100458
Pankaj Bansal88462d22017-11-24 18:52:08 +0530459 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200460 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100461
Pankaj Bansal88462d22017-11-24 18:52:08 +0530462 if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100463 return -ETIMEDOUT;
464
465 return 0;
466}
467
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100468static int flexcan_chip_softreset(struct flexcan_priv *priv)
469{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200470 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100471 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
472
Pankaj Bansal88462d22017-11-24 18:52:08 +0530473 priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
474 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200475 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100476
Pankaj Bansal88462d22017-11-24 18:52:08 +0530477 if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100478 return -ETIMEDOUT;
479
480 return 0;
481}
482
Stefan Agnerec56acf2014-07-15 14:56:20 +0200483static int __flexcan_get_berr_counter(const struct net_device *dev,
484 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200485{
486 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200487 struct flexcan_regs __iomem *regs = priv->regs;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530488 u32 reg = priv->read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200489
490 bec->txerr = (reg >> 0) & 0xff;
491 bec->rxerr = (reg >> 8) & 0xff;
492
493 return 0;
494}
495
Stefan Agnerec56acf2014-07-15 14:56:20 +0200496static int flexcan_get_berr_counter(const struct net_device *dev,
497 struct can_berr_counter *bec)
498{
499 const struct flexcan_priv *priv = netdev_priv(dev);
500 int err;
501
502 err = clk_prepare_enable(priv->clk_ipg);
503 if (err)
504 return err;
505
506 err = clk_prepare_enable(priv->clk_per);
507 if (err)
508 goto out_disable_ipg;
509
510 err = __flexcan_get_berr_counter(dev, bec);
511
512 clk_disable_unprepare(priv->clk_per);
513 out_disable_ipg:
514 clk_disable_unprepare(priv->clk_ipg);
515
516 return err;
517}
518
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200519static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
520{
521 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200522 struct can_frame *cf = (struct can_frame *)skb->data;
523 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200524 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200525 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200526
527 if (can_dropped_invalid_skb(dev, skb))
528 return NETDEV_TX_OK;
529
530 netif_stop_queue(dev);
531
532 if (cf->can_id & CAN_EFF_FLAG) {
533 can_id = cf->can_id & CAN_EFF_MASK;
534 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
535 } else {
536 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
537 }
538
539 if (cf->can_id & CAN_RTR_FLAG)
540 ctrl |= FLEXCAN_MB_CNT_RTR;
541
542 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200543 data = be32_to_cpup((__be32 *)&cf->data[0]);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530544 priv->write(data, &priv->tx_mb->data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 }
Luu An Phu13454c12018-01-02 10:44:18 +0700546 if (cf->can_dlc > 4) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200547 data = be32_to_cpup((__be32 *)&cf->data[4]);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530548 priv->write(data, &priv->tx_mb->data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200549 }
550
Reuben Dowle9a123492011-11-01 11:18:03 +1300551 can_put_echo_skb(skb, dev, 0);
552
Pankaj Bansal88462d22017-11-24 18:52:08 +0530553 priv->write(can_id, &priv->tx_mb->can_id);
554 priv->write(ctrl, &priv->tx_mb->can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200555
David Jander25e92442014-09-03 16:47:22 +0200556 /* Errata ERR005829 step8:
557 * Write twice INACTIVE(0x8) code to first MB.
558 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530559 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200560 &priv->tx_mb_reserved->can_ctrl);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530561 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200562 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200563
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200564 return NETDEV_TX_OK;
565}
566
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200567static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200568{
569 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100570 struct sk_buff *skb;
571 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100572 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200573
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100574 skb = alloc_can_err_skb(dev, &cf);
575 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200576 return;
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100577
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200578 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
579
580 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100581 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200582 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100583 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200584 }
585 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100586 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200587 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100588 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200589 }
590 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100591 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200592 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100593 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100594 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200595 }
596 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100597 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200598 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100599 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100600 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200601 }
602 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100603 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200604 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100605 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200606 }
607 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100608 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200609 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100610 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200611 }
612
613 priv->can.can_stats.bus_error++;
614 if (rx_errors)
615 dev->stats.rx_errors++;
616 if (tx_errors)
617 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200618
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200619 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200620}
621
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200622static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200623{
624 struct flexcan_priv *priv = netdev_priv(dev);
625 struct sk_buff *skb;
626 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100627 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200628 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000629 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200630
631 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
632 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000633 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200634 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000635 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200636 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000637 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000638 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000639 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000640 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200641 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000642 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
643 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000644 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200645
646 /* state hasn't changed */
647 if (likely(new_state == priv->can.state))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200648 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200649
650 skb = alloc_can_err_skb(dev, &cf);
651 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200652 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200653
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000654 can_change_state(dev, cf, tx_state, rx_state);
655
656 if (unlikely(new_state == CAN_STATE_BUS_OFF))
657 can_bus_off(dev);
658
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200659 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200660}
661
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200662static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200663{
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200664 return container_of(offload, struct flexcan_priv, offload);
665}
666
667static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
668 struct can_frame *cf,
669 u32 *timestamp, unsigned int n)
670{
671 struct flexcan_priv *priv = rx_offload_to_priv(offload);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200672 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200673 struct flexcan_mb __iomem *mb = &regs->mb[n];
674 u32 reg_ctrl, reg_id, reg_iflag1;
675
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200676 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
677 u32 code;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200678
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200679 do {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530680 reg_ctrl = priv->read(&mb->can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200681 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
682
683 /* is this MB empty? */
684 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
685 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
686 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
687 return 0;
688
689 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
690 /* This MB was overrun, we lost data */
691 offload->dev->stats.rx_over_errors++;
692 offload->dev->stats.rx_errors++;
693 }
694 } else {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530695 reg_iflag1 = priv->read(&regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200696 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
697 return 0;
698
Pankaj Bansal88462d22017-11-24 18:52:08 +0530699 reg_ctrl = priv->read(&mb->can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200700 }
701
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200702 /* increase timstamp to full 32 bit */
703 *timestamp = reg_ctrl << 16;
704
Pankaj Bansal88462d22017-11-24 18:52:08 +0530705 reg_id = priv->read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200706 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
707 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
708 else
709 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
710
711 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
712 cf->can_id |= CAN_RTR_FLAG;
713 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
714
Pankaj Bansal88462d22017-11-24 18:52:08 +0530715 *(__be32 *)(cf->data + 0) = cpu_to_be32(priv->read(&mb->data[0]));
716 *(__be32 *)(cf->data + 4) = cpu_to_be32(priv->read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200717
718 /* mark as read */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200719 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
720 /* Clear IRQ */
721 if (n < 32)
Pankaj Bansal88462d22017-11-24 18:52:08 +0530722 priv->write(BIT(n), &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200723 else
Pankaj Bansal88462d22017-11-24 18:52:08 +0530724 priv->write(BIT(n - 32), &regs->iflag2);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200725 } else {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530726 priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
727 priv->read(&regs->timer);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200728 }
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100729
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200730 return 1;
731}
732
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200733
734static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
735{
736 struct flexcan_regs __iomem *regs = priv->regs;
737 u32 iflag1, iflag2;
738
Pankaj Bansal88462d22017-11-24 18:52:08 +0530739 iflag2 = priv->read(&regs->iflag2) & priv->reg_imask2_default;
740 iflag1 = priv->read(&regs->iflag1) & priv->reg_imask1_default &
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200741 ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
742
743 return (u64)iflag2 << 32 | iflag1;
744}
745
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200746static irqreturn_t flexcan_irq(int irq, void *dev_id)
747{
748 struct net_device *dev = dev_id;
749 struct net_device_stats *stats = &dev->stats;
750 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200751 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100752 irqreturn_t handled = IRQ_NONE;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200753 u32 reg_iflag1, reg_esr;
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000754 enum can_state last_state = priv->can.state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200755
Pankaj Bansal88462d22017-11-24 18:52:08 +0530756 reg_iflag1 = priv->read(&regs->iflag1);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200757
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200758 /* reception interrupt */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200759 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
760 u64 reg_iflag;
761 int ret;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200762
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200763 while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
764 handled = IRQ_HANDLED;
765 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
766 reg_iflag);
767 if (!ret)
768 break;
769 }
770 } else {
771 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
772 handled = IRQ_HANDLED;
773 can_rx_offload_irq_offload_fifo(&priv->offload);
774 }
775
776 /* FIFO overflow interrupt */
777 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
778 handled = IRQ_HANDLED;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530779 priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
780 &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200781 dev->stats.rx_over_errors++;
782 dev->stats.rx_errors++;
783 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200784 }
785
786 /* transmission complete interrupt */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200787 if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100788 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300789 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200790 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100791 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200792
793 /* after sending a RTR frame MB is in RX mode */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530794 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
795 &priv->tx_mb->can_ctrl);
796 priv->write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200797 netif_wake_queue(dev);
798 }
799
Pankaj Bansal88462d22017-11-24 18:52:08 +0530800 reg_esr = priv->read(&regs->esr);
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200801
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100802 /* ACK all bus error and state change IRQ sources */
803 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
804 handled = IRQ_HANDLED;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530805 priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100806 }
807
ZHU Yi (ST-FIR/ENG1-Zhu)ad230232017-09-15 06:59:15 +0000808 /* state change interrupt or broken error state quirk fix is enabled */
809 if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000810 (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
811 FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200812 flexcan_irq_state(dev, reg_esr);
813
814 /* bus error IRQ - handle if bus error reporting is activated */
815 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
816 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
817 flexcan_irq_bus_err(dev, reg_esr);
818
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000819 /* availability of error interrupt among state transitions in case
820 * bus error reporting is de-activated and
821 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
822 * +--------------------------------------------------------------+
823 * | +----------------------------------------------+ [stopped / |
824 * | | | sleeping] -+
825 * +-+-> active <-> warning <-> passive -> bus off -+
826 * ___________^^^^^^^^^^^^_______________________________
827 * disabled(1) enabled disabled
828 *
829 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
830 */
831 if ((last_state != priv->can.state) &&
832 (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
833 !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
834 switch (priv->can.state) {
835 case CAN_STATE_ERROR_ACTIVE:
836 if (priv->devtype_data->quirks &
837 FLEXCAN_QUIRK_BROKEN_WERR_STATE)
838 flexcan_error_irq_enable(priv);
839 else
840 flexcan_error_irq_disable(priv);
841 break;
842
843 case CAN_STATE_ERROR_WARNING:
844 flexcan_error_irq_enable(priv);
845 break;
846
847 case CAN_STATE_ERROR_PASSIVE:
848 case CAN_STATE_BUS_OFF:
849 flexcan_error_irq_disable(priv);
850 break;
851
852 default:
853 break;
854 }
855 }
856
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100857 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200858}
859
860static void flexcan_set_bittiming(struct net_device *dev)
861{
862 const struct flexcan_priv *priv = netdev_priv(dev);
863 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200864 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200865 u32 reg;
866
Pankaj Bansal88462d22017-11-24 18:52:08 +0530867 reg = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200868 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
869 FLEXCAN_CTRL_RJW(0x3) |
870 FLEXCAN_CTRL_PSEG1(0x7) |
871 FLEXCAN_CTRL_PSEG2(0x7) |
872 FLEXCAN_CTRL_PROPSEG(0x7) |
873 FLEXCAN_CTRL_LPB |
874 FLEXCAN_CTRL_SMP |
875 FLEXCAN_CTRL_LOM);
876
877 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
878 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
879 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
880 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
881 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
882
883 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
884 reg |= FLEXCAN_CTRL_LPB;
885 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
886 reg |= FLEXCAN_CTRL_LOM;
887 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
888 reg |= FLEXCAN_CTRL_SMP;
889
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200890 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530891 priv->write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200892
893 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100894 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
Pankaj Bansal88462d22017-11-24 18:52:08 +0530895 priv->read(&regs->mcr), priv->read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200896}
897
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200898/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200899 *
900 * this functions is entered with clocks enabled
901 *
902 */
903static int flexcan_chip_start(struct net_device *dev)
904{
905 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200906 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200907 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400908 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200909
910 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100911 err = flexcan_chip_enable(priv);
912 if (err)
913 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200914
915 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100916 err = flexcan_chip_softreset(priv);
917 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100918 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200919
920 flexcan_set_bittiming(dev);
921
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200922 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200923 *
924 * enable freeze
925 * enable fifo
926 * halt now
927 * only supervisor access
928 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300929 * disable local echo
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200930 * enable individual RX masking
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200931 * choose format C
932 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200933 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530934 reg_mcr = priv->read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200935 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200936 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
937 FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
938 FLEXCAN_MCR_IDAM_C;
939
940 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
941 reg_mcr &= ~FLEXCAN_MCR_FEN;
942 reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
943 } else {
944 reg_mcr |= FLEXCAN_MCR_FEN |
945 FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
946 }
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100947 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530948 priv->write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200949
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200950 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200951 *
952 * disable timer sync feature
953 *
954 * disable auto busoff recovery
955 * transmit lowest buffer first
956 *
957 * enable tx and rx warning interrupt
958 * enable bus off interrupt
959 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200960 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530961 reg_ctrl = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200962 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
963 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000964 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200965
966 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000967 * on most Flexcan cores, too. Otherwise we don't get
968 * any error warning or passive interrupts.
969 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000970 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000971 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
972 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200973 else
974 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200975
976 /* save for later use */
977 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200978 /* leave interrupts disabled for now */
979 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100980 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530981 priv->write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200982
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200983 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530984 reg_ctrl2 = priv->read(&regs->ctrl2);
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200985 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530986 priv->write(reg_ctrl2, &regs->ctrl2);
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200987 }
988
David Janderfc05b882014-08-27 11:58:05 +0200989 /* clear and invalidate all mailboxes first */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200990 for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530991 priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
992 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200993 }
994
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200995 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
996 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
Pankaj Bansal88462d22017-11-24 18:52:08 +0530997 priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
998 &regs->mb[i].can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200999 }
1000
David Jander25e92442014-09-03 16:47:22 +02001001 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301002 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1003 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +02001004
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +02001005 /* mark TX mailbox as INACTIVE */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301006 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1007 &priv->tx_mb->can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +02001008
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001009 /* acceptance mask/acceptance code (accept everything) */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301010 priv->write(0x0, &regs->rxgmask);
1011 priv->write(0x0, &regs->rx14mask);
1012 priv->write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001013
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001014 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Pankaj Bansal88462d22017-11-24 18:52:08 +05301015 priv->write(0x0, &regs->rxfgmask);
Hui Wang30c1e672012-06-28 16:21:35 +08001016
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +02001017 /* clear acceptance filters */
1018 for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
Pankaj Bansal88462d22017-11-24 18:52:08 +05301019 priv->write(0, &regs->rximr[i]);
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +02001020
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001021 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +02001022 * and freeze mode.
1023 * This also works around errata e5295 which generates
1024 * false positive memory errors and put the device in
1025 * freeze mode.
1026 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001027 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001028 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +02001029 * and Correction of Memory Errors" to write to
1030 * MECR register
1031 */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301032 reg_ctrl2 = priv->read(&regs->ctrl2);
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +02001033 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301034 priv->write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +02001035
Pankaj Bansal88462d22017-11-24 18:52:08 +05301036 reg_mecr = priv->read(&regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001037 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301038 priv->write(reg_mecr, &regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001039 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001040 FLEXCAN_MECR_FANCEI_MSK);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301041 priv->write(reg_mecr, &regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001042 }
1043
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001044 err = flexcan_transceiver_enable(priv);
1045 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001046 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001047
1048 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001049 err = flexcan_chip_unfreeze(priv);
1050 if (err)
1051 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001052
1053 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1054
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001055 /* enable interrupts atomically */
1056 disable_irq(dev->irq);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301057 priv->write(priv->reg_ctrl_default, &regs->ctrl);
1058 priv->write(priv->reg_imask1_default, &regs->imask1);
1059 priv->write(priv->reg_imask2_default, &regs->imask2);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001060 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001061
1062 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001063 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
Pankaj Bansal88462d22017-11-24 18:52:08 +05301064 priv->read(&regs->mcr), priv->read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001065
1066 return 0;
1067
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001068 out_transceiver_disable:
1069 flexcan_transceiver_disable(priv);
1070 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001071 flexcan_chip_disable(priv);
1072 return err;
1073}
1074
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001075/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001076 *
1077 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001078 */
1079static void flexcan_chip_stop(struct net_device *dev)
1080{
1081 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001082 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001083
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001084 /* freeze + disable module */
1085 flexcan_chip_freeze(priv);
1086 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001087
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001088 /* Disable all interrupts */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301089 priv->write(0, &regs->imask2);
1090 priv->write(0, &regs->imask1);
1091 priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1092 &regs->ctrl);
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001093
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001094 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001095 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001096}
1097
1098static int flexcan_open(struct net_device *dev)
1099{
1100 struct flexcan_priv *priv = netdev_priv(dev);
1101 int err;
1102
Fabio Estevamaa101812013-07-22 12:41:40 -03001103 err = clk_prepare_enable(priv->clk_ipg);
1104 if (err)
1105 return err;
1106
1107 err = clk_prepare_enable(priv->clk_per);
1108 if (err)
1109 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001110
1111 err = open_candev(dev);
1112 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001113 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001114
1115 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1116 if (err)
1117 goto out_close;
1118
1119 /* start chip and queuing */
1120 err = flexcan_chip_start(dev);
1121 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001122 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001123
1124 can_led_event(dev, CAN_LED_EVENT_OPEN);
1125
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001126 can_rx_offload_enable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001127 netif_start_queue(dev);
1128
1129 return 0;
1130
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001131 out_free_irq:
1132 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001133 out_close:
1134 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001135 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001136 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001137 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001138 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001139
1140 return err;
1141}
1142
1143static int flexcan_close(struct net_device *dev)
1144{
1145 struct flexcan_priv *priv = netdev_priv(dev);
1146
1147 netif_stop_queue(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001148 can_rx_offload_disable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001149 flexcan_chip_stop(dev);
1150
1151 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001152 clk_disable_unprepare(priv->clk_per);
1153 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001154
1155 close_candev(dev);
1156
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001157 can_led_event(dev, CAN_LED_EVENT_STOP);
1158
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001159 return 0;
1160}
1161
1162static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1163{
1164 int err;
1165
1166 switch (mode) {
1167 case CAN_MODE_START:
1168 err = flexcan_chip_start(dev);
1169 if (err)
1170 return err;
1171
1172 netif_wake_queue(dev);
1173 break;
1174
1175 default:
1176 return -EOPNOTSUPP;
1177 }
1178
1179 return 0;
1180}
1181
1182static const struct net_device_ops flexcan_netdev_ops = {
1183 .ndo_open = flexcan_open,
1184 .ndo_stop = flexcan_close,
1185 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001186 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001187};
1188
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001189static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001190{
1191 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001192 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001193 u32 reg, err;
1194
Fabio Estevamaa101812013-07-22 12:41:40 -03001195 err = clk_prepare_enable(priv->clk_ipg);
1196 if (err)
1197 return err;
1198
1199 err = clk_prepare_enable(priv->clk_per);
1200 if (err)
1201 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001202
1203 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001204 err = flexcan_chip_disable(priv);
1205 if (err)
1206 goto out_disable_per;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301207 reg = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001208 reg |= FLEXCAN_CTRL_CLK_SRC;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301209 priv->write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001210
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001211 err = flexcan_chip_enable(priv);
1212 if (err)
1213 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001214
1215 /* set freeze, halt and activate FIFO, restrict register access */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301216 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001217 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1218 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301219 priv->write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001220
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001221 /* Currently we only support newer versions of this core
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001222 * featuring a RX hardware FIFO (although this driver doesn't
1223 * make use of it on some cores). Older cores, found on some
1224 * Coldfire derivates are not tested.
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001225 */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301226 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001227 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001228 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001229 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001230 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001231 }
1232
1233 err = register_candev(dev);
1234
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001235 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001236 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001237 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001238 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001239 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001240 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001241 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001242
1243 return err;
1244}
1245
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001246static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001247{
1248 unregister_candev(dev);
1249}
1250
Hui Wang30c1e672012-06-28 16:21:35 +08001251static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001252 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001253 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
Pankaj Bansal88462d22017-11-24 18:52:08 +05301254 { .compatible = "fsl,imx53-flexcan", .data = &fsl_p1010_devtype_data, },
1255 { .compatible = "fsl,imx35-flexcan", .data = &fsl_p1010_devtype_data, },
1256 { .compatible = "fsl,imx25-flexcan", .data = &fsl_p1010_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001257 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001258 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Pankaj Bansal99b76682017-11-24 18:52:09 +05301259 { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001260 { /* sentinel */ },
1261};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001262MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001263
1264static const struct platform_device_id flexcan_id_table[] = {
1265 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1266 { /* sentinel */ },
1267};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001268MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001269
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001270static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001271{
Hui Wang30c1e672012-06-28 16:21:35 +08001272 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001273 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001274 struct net_device *dev;
1275 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001276 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001277 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001278 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001279 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001280 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001281 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001282
Andreas Werner555828e2015-03-22 17:35:52 +01001283 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1284 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1285 return -EPROBE_DEFER;
1286 else if (IS_ERR(reg_xceiver))
1287 reg_xceiver = NULL;
1288
Hui Wangafc016d2012-06-28 16:21:34 +08001289 if (pdev->dev.of_node)
1290 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001291 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001292
1293 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001294 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1295 if (IS_ERR(clk_ipg)) {
1296 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001297 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001298 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001299
1300 clk_per = devm_clk_get(&pdev->dev, "per");
1301 if (IS_ERR(clk_per)) {
1302 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001303 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001304 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001305 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001306 }
1307
1308 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1309 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001310 if (irq <= 0)
1311 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001312
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001313 regs = devm_ioremap_resource(&pdev->dev, mem);
1314 if (IS_ERR(regs))
1315 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001316
Hui Wang30c1e672012-06-28 16:21:35 +08001317 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1318 if (of_id) {
1319 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001320 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001321 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001322 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001323 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001324 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001325 }
1326
Fabio Estevam933e4af2013-07-22 12:41:39 -03001327 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1328 if (!dev)
1329 return -ENOMEM;
1330
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001331 platform_set_drvdata(pdev, dev);
1332 SET_NETDEV_DEV(dev, &pdev->dev);
1333
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001334 dev->netdev_ops = &flexcan_netdev_ops;
1335 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001336 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001337
1338 priv = netdev_priv(dev);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301339
1340 if (of_property_read_bool(pdev->dev.of_node, "big-endian")) {
1341 priv->read = flexcan_read_be;
1342 priv->write = flexcan_write_be;
1343 } else {
1344 if (of_device_is_compatible(pdev->dev.of_node,
1345 "fsl,p1010-flexcan")) {
1346 priv->read = flexcan_read_be;
1347 priv->write = flexcan_write_be;
1348 } else {
1349 priv->read = flexcan_read_le;
1350 priv->write = flexcan_write_le;
1351 }
1352 }
1353
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001354 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001355 priv->can.bittiming_const = &flexcan_bittiming_const;
1356 priv->can.do_set_mode = flexcan_set_mode;
1357 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1358 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1359 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1360 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001361 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001362 priv->clk_ipg = clk_ipg;
1363 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001364 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001365 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001366
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001367 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1368 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
1369 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
1370 } else {
1371 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
1372 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
1373 }
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001374 priv->tx_mb = &regs->mb[priv->tx_mb_idx];
1375
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001376 priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1377 priv->reg_imask2_default = 0;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001378
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001379 priv->offload.mailbox_read = flexcan_mailbox_read;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001380
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001381 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1382 u64 imask;
1383
1384 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1385 priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
1386
1387 imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
1388 priv->reg_imask1_default |= imask;
1389 priv->reg_imask2_default |= imask >> 32;
1390
1391 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1392 } else {
1393 priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1394 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1395 err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
1396 }
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001397 if (err)
1398 goto failed_offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001399
1400 err = register_flexcandev(dev);
1401 if (err) {
1402 dev_err(&pdev->dev, "registering netdev failed\n");
1403 goto failed_register;
1404 }
1405
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001406 devm_can_led_init(dev);
1407
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001408 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001409 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001410
1411 return 0;
1412
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001413 failed_offload:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001414 failed_register:
1415 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001416 return err;
1417}
1418
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001419static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001420{
1421 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001422 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001423
1424 unregister_flexcandev(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001425 can_rx_offload_del(&priv->offload);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001426 free_candev(dev);
1427
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001428 return 0;
1429}
1430
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001431static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001432{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001433 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001434 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001435 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001436
Eric Bénard8b5e2182012-05-08 17:12:17 +02001437 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001438 err = flexcan_chip_disable(priv);
1439 if (err)
1440 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001441 netif_stop_queue(dev);
1442 netif_device_detach(dev);
1443 }
1444 priv->can.state = CAN_STATE_SLEEPING;
1445
1446 return 0;
1447}
1448
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001449static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001450{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001451 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001452 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001453 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001454
1455 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1456 if (netif_running(dev)) {
1457 netif_device_attach(dev);
1458 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001459 err = flexcan_chip_enable(priv);
1460 if (err)
1461 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001462 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001463 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001464}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001465
1466static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001467
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001468static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001469 .driver = {
1470 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001471 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001472 .of_match_table = flexcan_of_match,
1473 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001474 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001475 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001476 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001477};
1478
Axel Lin871d3372011-11-27 15:42:31 +00001479module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001480
1481MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1482 "Marc Kleine-Budde <kernel@pengutronix.de>");
1483MODULE_LICENSE("GPL v2");
1484MODULE_DESCRIPTION("CAN port driver for flexcan based chip");