blob: 0f5accea51a0a888c01c5c9d294cf30265df1eea [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajda30b89132017-08-24 15:33:50 +020016#include <linux/iopoll.h>
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090017#include <linux/mfd/syscon.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090018#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090019#include <linux/of_gpio.h>
20#include <linux/pm_runtime.h>
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090021#include <linux/regmap.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090022
23#include <video/exynos5433_decon.h>
24
25#include "exynos_drm_drv.h"
26#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010027#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090028#include "exynos_drm_plane.h"
29#include "exynos_drm_iommu.h"
30
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090031#define DSD_CFG_MUX 0x1004
32#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
33
Joonyoung Shimc8466a92015-06-12 21:59:00 +090034#define WINDOWS_NR 3
35#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
36
Inki Dae9ac26de2016-04-18 17:59:01 +090037#define IFTYPE_I80 (1 << 0)
38#define I80_HW_TRG (1 << 1)
39#define IFTYPE_HDMI (1 << 2)
40
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020041static const char * const decon_clks_name[] = {
42 "pclk",
43 "aclk_decon",
44 "aclk_smmu_decon0x",
45 "aclk_xiu_decon0x",
46 "pclk_smmu_decon0x",
47 "sclk_decon_vclk",
48 "sclk_decon_eclk",
49};
50
Joonyoung Shimc8466a92015-06-12 21:59:00 +090051struct decon_context {
52 struct device *dev;
53 struct drm_device *drm_dev;
54 struct exynos_drm_crtc *crtc;
55 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010056 struct exynos_drm_plane_config configs[WINDOWS_NR];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090057 void __iomem *addr;
Andrzej Hajdab93c2e82017-02-01 15:35:07 +090058 struct regmap *sysreg;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020059 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Andrzej Hajdab37d53a2017-04-05 09:28:32 +020060 unsigned int irq;
Andrzej Hajda34c3db62017-08-24 15:33:55 +020061 unsigned int irq_vsync;
62 unsigned int irq_lcd_sys;
Andrzej Hajdab37d53a2017-04-05 09:28:32 +020063 unsigned int te_irq;
Inki Dae9ac26de2016-04-18 17:59:01 +090064 unsigned long out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +090065 int first_win;
Andrzej Hajda73488332017-03-14 09:27:57 +010066 spinlock_t vblank_lock;
67 u32 frame_id;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090068};
69
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090070static const uint32_t decon_formats[] = {
71 DRM_FORMAT_XRGB1555,
72 DRM_FORMAT_RGB565,
73 DRM_FORMAT_XRGB8888,
74 DRM_FORMAT_ARGB8888,
75};
76
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010077static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
78 DRM_PLANE_TYPE_PRIMARY,
79 DRM_PLANE_TYPE_OVERLAY,
80 DRM_PLANE_TYPE_CURSOR,
81};
82
Andrzej Hajdab2192072015-10-20 11:22:37 +020083static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
84 u32 val)
85{
86 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
87 writel(val, ctx->addr + reg);
88}
89
Joonyoung Shimc8466a92015-06-12 21:59:00 +090090static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
91{
92 struct decon_context *ctx = crtc->ctx;
93 u32 val;
94
Andrzej Hajda3ba80842017-03-15 15:41:09 +010095 val = VIDINTCON0_INTEN;
96 if (ctx->out_type & IFTYPE_I80)
97 val |= VIDINTCON0_FRAMEDONE;
98 else
99 val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900100
Andrzej Hajda3ba80842017-03-15 15:41:09 +0100101 writel(val, ctx->addr + DECON_VIDINTCON0);
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200102
103 enable_irq(ctx->irq);
104 if (!(ctx->out_type & I80_HW_TRG))
105 enable_irq(ctx->te_irq);
106
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900107 return 0;
108}
109
110static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
111{
112 struct decon_context *ctx = crtc->ctx;
113
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200114 if (!(ctx->out_type & I80_HW_TRG))
115 disable_irq_nosync(ctx->te_irq);
116 disable_irq_nosync(ctx->irq);
117
Andrzej Hajda3ba80842017-03-15 15:41:09 +0100118 writel(0, ctx->addr + DECON_VIDINTCON0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900119}
120
Andrzej Hajda73488332017-03-14 09:27:57 +0100121/* return number of starts/ends of frame transmissions since reset */
122static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
123{
124 u32 frm, pfrm, status, cnt = 2;
125
126 /* To get consistent result repeat read until frame id is stable.
127 * Usually the loop will be executed once, in rare cases when the loop
128 * is executed at frame change time 2nd pass will be needed.
129 */
130 frm = readl(ctx->addr + DECON_CRFMID);
131 do {
132 status = readl(ctx->addr + DECON_VIDCON1);
133 pfrm = frm;
134 frm = readl(ctx->addr + DECON_CRFMID);
135 } while (frm != pfrm && --cnt);
136
137 /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
138 * of RGB, it should be taken into account.
139 */
140 if (!frm)
141 return 0;
142
143 switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
144 case VIDCON1_VSTATUS_VS:
145 if (!(ctx->out_type & IFTYPE_I80))
146 --frm;
147 break;
148 case VIDCON1_VSTATUS_BP:
149 --frm;
150 break;
151 case VIDCON1_I80_ACTIVE:
152 case VIDCON1_VSTATUS_AC:
153 if (end)
154 --frm;
155 break;
156 default:
157 break;
158 }
159
160 return frm;
161}
162
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100163static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
164{
165 struct decon_context *ctx = crtc->ctx;
166
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100167 return decon_get_frame_count(ctx, false);
168}
169
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900170static void decon_setup_trigger(struct decon_context *ctx)
171{
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900172 if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
173 return;
174
175 if (!(ctx->out_type & I80_HW_TRG)) {
Andrzej Hajdaf07d9c22017-03-14 09:28:00 +0100176 writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
177 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900178 ctx->addr + DECON_TRIGCON);
179 return;
180 }
181
182 writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
183 | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
184
185 if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
186 DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
187 DRM_ERROR("Cannot update sysreg.\n");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900188}
189
190static void decon_commit(struct exynos_drm_crtc *crtc)
191{
192 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200193 struct drm_display_mode *m = &crtc->base.mode;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100194 bool interlaced = false;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900195 u32 val;
196
Inki Dae9ac26de2016-04-18 17:59:01 +0900197 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900198 m->crtc_hsync_start = m->crtc_hdisplay + 10;
199 m->crtc_hsync_end = m->crtc_htotal - 92;
200 m->crtc_vsync_start = m->crtc_vdisplay + 1;
201 m->crtc_vsync_end = m->crtc_vsync_start + 1;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100202 if (m->flags & DRM_MODE_FLAG_INTERLACE)
203 interlaced = true;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900204 }
205
Andrzej Hajdab93c2e82017-02-01 15:35:07 +0900206 decon_setup_trigger(ctx);
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200207
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900208 /* lcd on and use command if */
209 val = VIDOUT_LCD_ON;
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100210 if (interlaced)
211 val |= VIDOUT_INTERLACE_EN_F;
Inki Dae9ac26de2016-04-18 17:59:01 +0900212 if (ctx->out_type & IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900213 val |= VIDOUT_COMMAND_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900214 } else {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900215 val |= VIDOUT_RGB_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900216 }
217
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900218 writel(val, ctx->addr + DECON_VIDOUTCON0);
219
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100220 if (interlaced)
221 val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
222 VIDTCON2_HOZVAL(m->hdisplay - 1);
223 else
224 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
225 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900226 writel(val, ctx->addr + DECON_VIDTCON2);
227
Inki Dae9ac26de2016-04-18 17:59:01 +0900228 if (!(ctx->out_type & IFTYPE_I80)) {
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100229 int vbp = m->crtc_vtotal - m->crtc_vsync_end;
230 int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
231
232 if (interlaced)
233 vbp = vbp / 2 - 1;
234 val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900235 writel(val, ctx->addr + DECON_VIDTCON00);
236
237 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200238 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900239 writel(val, ctx->addr + DECON_VIDTCON01);
240
241 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200242 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900243 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200244 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900245 writel(val, ctx->addr + DECON_VIDTCON10);
246
247 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200248 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900249 writel(val, ctx->addr + DECON_VIDTCON11);
250 }
251
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900252 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900253 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100254
255 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900256}
257
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900258static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
259 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900260{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900261 unsigned long val;
262
263 val = readl(ctx->addr + DECON_WINCONx(win));
264 val &= ~WINCONx_BPPMODE_MASK;
265
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200266 switch (fb->format->format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900267 case DRM_FORMAT_XRGB1555:
268 val |= WINCONx_BPPMODE_16BPP_I1555;
269 val |= WINCONx_HAWSWP_F;
270 val |= WINCONx_BURSTLEN_16WORD;
271 break;
272 case DRM_FORMAT_RGB565:
273 val |= WINCONx_BPPMODE_16BPP_565;
274 val |= WINCONx_HAWSWP_F;
275 val |= WINCONx_BURSTLEN_16WORD;
276 break;
277 case DRM_FORMAT_XRGB8888:
278 val |= WINCONx_BPPMODE_24BPP_888;
279 val |= WINCONx_WSWP_F;
280 val |= WINCONx_BURSTLEN_16WORD;
281 break;
282 case DRM_FORMAT_ARGB8888:
283 val |= WINCONx_BPPMODE_32BPP_A8888;
284 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
285 val |= WINCONx_BURSTLEN_16WORD;
286 break;
287 default:
288 DRM_ERROR("Proper pixel format is not set\n");
289 return;
290 }
291
Ville Syrjälä272725c2016-12-14 23:32:20 +0200292 DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900293
294 /*
295 * In case of exynos, setting dma-burst to 16Word causes permanent
296 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
297 * switching which is based on plane size is not recommended as
298 * plane size varies a lot towards the end of the screen and rapid
299 * movement causes unstable DMA which results into iommu crash/tear.
300 */
301
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900302 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900303 val &= ~WINCONx_BURSTLEN_MASK;
304 val |= WINCONx_BURSTLEN_8WORD;
305 }
306
307 writel(val, ctx->addr + DECON_WINCONx(win));
308}
309
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100310static void decon_shadow_protect(struct decon_context *ctx, bool protect)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900311{
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100312 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
Andrzej Hajdab2192072015-10-20 11:22:37 +0200313 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900314}
315
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100316static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900317{
318 struct decon_context *ctx = crtc->ctx;
319
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100320 decon_shadow_protect(ctx, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900321}
322
Andrzej Hajdab8182832015-10-20 18:22:41 +0900323#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
324#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
325#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
326
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900327static void decon_update_plane(struct exynos_drm_crtc *crtc,
328 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900329{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100330 struct exynos_drm_plane_state *state =
331 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900332 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100333 struct drm_framebuffer *fb = state->base.fb;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100334 unsigned int win = plane->index;
Ville Syrjälä272725c2016-12-14 23:32:20 +0200335 unsigned int bpp = fb->format->cpp[0];
Marek Szyprowski0488f502015-11-30 14:53:21 +0100336 unsigned int pitch = fb->pitches[0];
337 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900338 u32 val;
339
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100340 if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
341 val = COORDINATE_X(state->crtc.x) |
342 COORDINATE_Y(state->crtc.y / 2);
343 writel(val, ctx->addr + DECON_VIDOSDxA(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900344
Andrzej Hajda5aa6c9a2017-01-20 07:52:23 +0100345 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
346 COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
347 writel(val, ctx->addr + DECON_VIDOSDxB(win));
348 } else {
349 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
350 writel(val, ctx->addr + DECON_VIDOSDxA(win));
351
352 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
353 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
354 writel(val, ctx->addr + DECON_VIDOSDxB(win));
355 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900356
357 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
358 VIDOSD_Wx_ALPHA_B_F(0x0);
359 writel(val, ctx->addr + DECON_VIDOSDxC(win));
360
361 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
362 VIDOSD_Wx_ALPHA_B_F(0x0);
363 writel(val, ctx->addr + DECON_VIDOSDxD(win));
364
Marek Szyprowski0488f502015-11-30 14:53:21 +0100365 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900366
Marek Szyprowski0114f402015-11-30 14:53:22 +0100367 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900368 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
369
Inki Dae9ac26de2016-04-18 17:59:01 +0900370 if (!(ctx->out_type & IFTYPE_HDMI))
Marek Szyprowski0114f402015-11-30 14:53:22 +0100371 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
372 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900373 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100374 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
375 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900376 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
377
Marek Szyprowski0488f502015-11-30 14:53:21 +0100378 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900379
380 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200381 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900382}
383
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900384static void decon_disable_plane(struct exynos_drm_crtc *crtc,
385 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900386{
387 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100388 unsigned int win = plane->index;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900389
Andrzej Hajdab2192072015-10-20 11:22:37 +0200390 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900391}
392
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100393static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900394{
395 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda73488332017-03-14 09:27:57 +0100396 unsigned long flags;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900397
Andrzej Hajda73488332017-03-14 09:27:57 +0100398 spin_lock_irqsave(&ctx->vblank_lock, flags);
399
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100400 decon_shadow_protect(ctx, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900401
Andrzej Hajdaf8172eb32017-03-15 15:41:08 +0100402 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100403
Andrzej Hajda73488332017-03-14 09:27:57 +0100404 ctx->frame_id = decon_get_frame_count(ctx, true);
405
Andrzej Hajdaa3922762017-03-14 09:27:56 +0100406 exynos_crtc_handle_event(crtc);
Andrzej Hajda73488332017-03-14 09:27:57 +0100407
408 spin_unlock_irqrestore(&ctx->vblank_lock, flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900409}
410
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900411static void decon_swreset(struct decon_context *ctx)
412{
Andrzej Hajda73488332017-03-14 09:27:57 +0100413 unsigned long flags;
Andrzej Hajda30b89132017-08-24 15:33:50 +0200414 u32 val;
415 int ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900416
417 writel(0, ctx->addr + DECON_VIDCON0);
Andrzej Hajda30b89132017-08-24 15:33:50 +0200418 readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
419 ~val & VIDCON0_STOP_STATUS, 12, 20000);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900420
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900421 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
Andrzej Hajda30b89132017-08-24 15:33:50 +0200422 ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
423 ~val & VIDCON0_SWRESET, 12, 20000);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900424
Andrzej Hajda30b89132017-08-24 15:33:50 +0200425 WARN(ret < 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900426
Andrzej Hajda73488332017-03-14 09:27:57 +0100427 spin_lock_irqsave(&ctx->vblank_lock, flags);
428 ctx->frame_id = 0;
429 spin_unlock_irqrestore(&ctx->vblank_lock, flags);
430
Inki Dae9ac26de2016-04-18 17:59:01 +0900431 if (!(ctx->out_type & IFTYPE_HDMI))
Andrzej Hajdab8182832015-10-20 18:22:41 +0900432 return;
433
434 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
435 decon_set_bits(ctx, DECON_CMU,
436 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
437 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
438 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
439 ctx->addr + DECON_CRCCTRL);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900440}
441
442static void decon_enable(struct exynos_drm_crtc *crtc)
443{
444 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900445
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900446 pm_runtime_get_sync(ctx->dev);
447
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100448 exynos_drm_pipe_clk_enable(crtc, true);
449
Andrzej Hajdae87b3c62016-03-23 14:15:17 +0100450 decon_swreset(ctx);
451
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900452 decon_commit(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900453}
454
455static void decon_disable(struct exynos_drm_crtc *crtc)
456{
457 struct decon_context *ctx = crtc->ctx;
458 int i;
459
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200460 if (!(ctx->out_type & I80_HW_TRG))
461 synchronize_irq(ctx->te_irq);
462 synchronize_irq(ctx->irq);
463
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900464 /*
465 * We need to make sure that all windows are disabled before we
466 * suspend that connector. Otherwise we might try to scan from
467 * a destroyed buffer later.
468 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900469 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900470 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900471
472 decon_swreset(ctx);
473
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100474 exynos_drm_pipe_clk_enable(crtc, false);
475
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900476 pm_runtime_put_sync(ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900477}
478
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200479static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900480{
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200481 struct decon_context *ctx = dev_id;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900482
Andrzej Hajda358eccc02017-04-05 09:28:33 +0200483 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200484
485 return IRQ_HANDLED;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900486}
487
488static void decon_clear_channels(struct exynos_drm_crtc *crtc)
489{
490 struct decon_context *ctx = crtc->ctx;
491 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900492
493 DRM_DEBUG_KMS("%s\n", __FILE__);
494
495 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
496 ret = clk_prepare_enable(ctx->clks[i]);
497 if (ret < 0)
498 goto err;
499 }
500
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100501 decon_shadow_protect(ctx, true);
502 for (win = 0; win < WINDOWS_NR; win++)
Andrzej Hajdab2192072015-10-20 11:22:37 +0200503 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Andrzej Hajdab2adc532017-03-15 15:41:10 +0100504 decon_shadow_protect(ctx, false);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100505
506 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
507
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900508 /* TODO: wait for possible vsync */
509 msleep(50);
510
511err:
512 while (--i >= 0)
513 clk_disable_unprepare(ctx->clks[i]);
514}
515
Bhumika Goyalfc36ec72017-01-09 23:24:53 +0530516static const struct exynos_drm_crtc_ops decon_crtc_ops = {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900517 .enable = decon_enable,
518 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900519 .enable_vblank = decon_enable_vblank,
520 .disable_vblank = decon_disable_vblank,
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100521 .get_vblank_counter = decon_get_vblank_counter,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900522 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900523 .update_plane = decon_update_plane,
524 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900525 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900526};
527
528static int decon_bind(struct device *dev, struct device *master, void *data)
529{
530 struct decon_context *ctx = dev_get_drvdata(dev);
531 struct drm_device *drm_dev = data;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900532 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900533 enum exynos_drm_output_type out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900534 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900535 int ret;
536
537 ctx->drm_dev = drm_dev;
Andrzej Hajda0586feb2017-03-15 15:41:02 +0100538 drm_dev->max_vblank_count = 0xffffffff;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900539
Andrzej Hajdab8182832015-10-20 18:22:41 +0900540 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
541 int tmp = (win == ctx->first_win) ? 0 : win;
542
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100543 ctx->configs[win].pixel_formats = decon_formats;
544 ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
545 ctx->configs[win].zpos = win;
546 ctx->configs[win].type = decon_win_types[tmp];
547
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100548 ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
Andrzej Hajda2c826072017-03-15 15:41:05 +0100549 &ctx->configs[win]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900550 if (ret)
551 return ret;
552 }
553
Andrzej Hajdab8182832015-10-20 18:22:41 +0900554 exynos_plane = &ctx->planes[ctx->first_win];
Inki Dae9ac26de2016-04-18 17:59:01 +0900555 out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
Andrzej Hajdab8182832015-10-20 18:22:41 +0900556 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900557 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdad6449512017-05-29 10:05:25 +0900558 out_type, &decon_crtc_ops, ctx);
Andrzej Hajdaf44d3d22017-03-15 15:41:04 +0100559 if (IS_ERR(ctx->crtc))
560 return PTR_ERR(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900561
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900562 decon_clear_channels(ctx->crtc);
563
Andrzej Hajdaf44d3d22017-03-15 15:41:04 +0100564 return drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900565}
566
567static void decon_unbind(struct device *dev, struct device *master, void *data)
568{
569 struct decon_context *ctx = dev_get_drvdata(dev);
570
571 decon_disable(ctx->crtc);
572
573 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900574 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900575}
576
577static const struct component_ops decon_component_ops = {
578 .bind = decon_bind,
579 .unbind = decon_unbind,
580};
581
Andrzej Hajda73488332017-03-14 09:27:57 +0100582static void decon_handle_vblank(struct decon_context *ctx)
583{
584 u32 frm;
585
586 spin_lock(&ctx->vblank_lock);
587
588 frm = decon_get_frame_count(ctx, true);
589
590 if (frm != ctx->frame_id) {
591 /* handle only if incremented, take care of wrap-around */
592 if ((s32)(frm - ctx->frame_id) > 0)
593 drm_crtc_handle_vblank(&ctx->crtc->base);
594 ctx->frame_id = frm;
595 }
596
597 spin_unlock(&ctx->vblank_lock);
598}
599
Andrzej Hajdab8182832015-10-20 18:22:41 +0900600static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900601{
602 struct decon_context *ctx = dev_id;
603 u32 val;
604
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900605 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900606 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
607
608 if (val) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900609 writel(val, ctx->addr + DECON_VIDINTCON1);
Andrzej Hajda1514d502017-01-20 07:52:24 +0100610 if (ctx->out_type & IFTYPE_HDMI) {
611 val = readl(ctx->addr + DECON_VIDOUTCON0);
612 val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
613 if (val ==
614 (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
615 return IRQ_HANDLED;
616 }
Andrzej Hajda73488332017-03-14 09:27:57 +0100617 decon_handle_vblank(ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900618 }
619
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900620 return IRQ_HANDLED;
621}
622
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900623#ifdef CONFIG_PM
624static int exynos5433_decon_suspend(struct device *dev)
625{
626 struct decon_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100627 int i = ARRAY_SIZE(decon_clks_name);
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900628
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100629 while (--i >= 0)
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900630 clk_disable_unprepare(ctx->clks[i]);
631
632 return 0;
633}
634
635static int exynos5433_decon_resume(struct device *dev)
636{
637 struct decon_context *ctx = dev_get_drvdata(dev);
638 int i, ret;
639
640 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
641 ret = clk_prepare_enable(ctx->clks[i]);
642 if (ret < 0)
643 goto err;
644 }
645
646 return 0;
647
648err:
649 while (--i >= 0)
650 clk_disable_unprepare(ctx->clks[i]);
651
652 return ret;
653}
654#endif
655
656static const struct dev_pm_ops exynos5433_decon_pm_ops = {
657 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
658 NULL)
659};
660
Andrzej Hajdab8182832015-10-20 18:22:41 +0900661static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
662 {
663 .compatible = "samsung,exynos5433-decon",
Inki Dae9ac26de2016-04-18 17:59:01 +0900664 .data = (void *)I80_HW_TRG
Andrzej Hajdab8182832015-10-20 18:22:41 +0900665 },
666 {
667 .compatible = "samsung,exynos5433-decon-tv",
Inki Dae9ac26de2016-04-18 17:59:01 +0900668 .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900669 },
670 {},
671};
672MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
673
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200674static int decon_conf_irq(struct decon_context *ctx, const char *name,
Andrzej Hajda34c3db62017-08-24 15:33:55 +0200675 irq_handler_t handler, unsigned long int flags)
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200676{
677 struct platform_device *pdev = to_platform_device(ctx->dev);
678 int ret, irq = platform_get_irq_byname(pdev, name);
679
680 if (irq < 0) {
Andrzej Hajda34c3db62017-08-24 15:33:55 +0200681 switch (irq) {
682 case -EPROBE_DEFER:
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200683 return irq;
Andrzej Hajda34c3db62017-08-24 15:33:55 +0200684 case -ENODATA:
685 case -ENXIO:
686 return 0;
687 default:
688 dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
689 return irq;
690 }
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200691 }
692 irq_set_status_flags(irq, IRQ_NOAUTOEN);
693 ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
694 if (ret < 0) {
695 dev_err(ctx->dev, "IRQ %s request failed\n", name);
696 return ret;
697 }
698
699 return irq;
700}
701
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900702static int exynos5433_decon_probe(struct platform_device *pdev)
703{
704 struct device *dev = &pdev->dev;
705 struct decon_context *ctx;
706 struct resource *res;
707 int ret;
708 int i;
709
710 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
711 if (!ctx)
712 return -ENOMEM;
713
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900714 ctx->dev = dev;
Inki Dae9ac26de2016-04-18 17:59:01 +0900715 ctx->out_type = (unsigned long)of_device_get_match_data(dev);
Andrzej Hajda73488332017-03-14 09:27:57 +0100716 spin_lock_init(&ctx->vblank_lock);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900717
Inki Dae9ac26de2016-04-18 17:59:01 +0900718 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900719 ctx->first_win = 1;
Inki Dae9ac26de2016-04-18 17:59:01 +0900720 } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
Andrzej Hajdadd65a682016-04-29 15:42:49 +0200721 ctx->out_type |= IFTYPE_I80;
Inki Dae9ac26de2016-04-18 17:59:01 +0900722 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900723
724 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
725 struct clk *clk;
726
727 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
728 if (IS_ERR(clk))
729 return PTR_ERR(clk);
730
731 ctx->clks[i] = clk;
732 }
733
734 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
735 if (!res) {
736 dev_err(dev, "cannot find IO resource\n");
737 return -ENXIO;
738 }
739
740 ctx->addr = devm_ioremap_resource(dev, res);
741 if (IS_ERR(ctx->addr)) {
742 dev_err(dev, "ioremap failed\n");
743 return PTR_ERR(ctx->addr);
744 }
745
Andrzej Hajda34c3db62017-08-24 15:33:55 +0200746 ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
747 if (ret < 0)
748 return ret;
749 ctx->irq_vsync = ret;
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200750
Andrzej Hajda34c3db62017-08-24 15:33:55 +0200751 ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
752 if (ret < 0)
753 return ret;
754 ctx->irq_lcd_sys = ret;
755
756 ctx->irq = (ctx->out_type & IFTYPE_I80) ? ctx->irq_lcd_sys
757 : ctx->irq_vsync;
758
759 ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
760 IRQF_TRIGGER_RISING);
761 if (ret < 0)
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200762 return ret;
Andrzej Hajda34c3db62017-08-24 15:33:55 +0200763 if (ret) {
764 ctx->te_irq = ret;
765 ctx->out_type &= ~I80_HW_TRG;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900766 }
767
Andrzej Hajdab37d53a2017-04-05 09:28:32 +0200768 if (ctx->out_type & I80_HW_TRG) {
769 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
770 "samsung,disp-sysreg");
771 if (IS_ERR(ctx->sysreg)) {
772 dev_err(dev, "failed to get system register\n");
773 return PTR_ERR(ctx->sysreg);
774 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900775 }
776
777 platform_set_drvdata(pdev, ctx);
778
779 pm_runtime_enable(dev);
780
781 ret = component_add(dev, &decon_component_ops);
782 if (ret)
783 goto err_disable_pm_runtime;
784
785 return 0;
786
787err_disable_pm_runtime:
788 pm_runtime_disable(dev);
789
790 return ret;
791}
792
793static int exynos5433_decon_remove(struct platform_device *pdev)
794{
795 pm_runtime_disable(&pdev->dev);
796
797 component_del(&pdev->dev, &decon_component_ops);
798
799 return 0;
800}
801
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900802struct platform_driver exynos5433_decon_driver = {
803 .probe = exynos5433_decon_probe,
804 .remove = exynos5433_decon_remove,
805 .driver = {
806 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900807 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900808 .of_match_table = exynos5433_decon_driver_dt_match,
809 },
810};