blob: 815e81ed72a8a2f0579c7fe8144483a23103d085 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad0391bbe2014-02-28 15:48:55 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend2a47fa42013-11-06 09:54:52 -080047#include <linux/if_macvlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000048#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040049#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000050#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070051
52#include "ixgbe.h"
53#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000054#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000055#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070056
57char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070058static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000059 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000060#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000061char ixgbe_default_device_descr[] =
62 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000063#else
64static char ixgbe_default_device_descr[] =
65 "Intel(R) 10 Gigabit Network Connection";
66#endif
Don Skidmoref341c4e2014-01-17 01:21:37 -080067#define DRV_VERSION "3.19.1-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070068const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000069static const char ixgbe_copyright[] =
Mark Rustad0391bbe2014-02-28 15:48:55 -080070 "Copyright (c) 1999-2014 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070071
72static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070073 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000074 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080075 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070076};
77
78/* ixgbe_pci_tbl - PCI Device ID Table
79 *
80 * Wildcard entries (PCI_ANY_ID) should come last
81 * Last entry must be all 0s
82 *
83 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
84 * Class, Class Mask, private data (not used) }
85 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000086static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Don Skidmore8f583322013-07-27 06:25:38 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700117 /* required last entry */
118 {0, }
119};
120MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
121
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400122#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000124 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800125static struct notifier_block dca_notifier = {
126 .notifier_call = ixgbe_notify_dca,
127 .next = NULL,
128 .priority = 0
129};
130#endif
131
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#ifdef CONFIG_PCI_IOV
133static unsigned int max_vfs;
134module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000135MODULE_PARM_DESC(max_vfs,
Jacob Keller170e8542013-11-09 04:52:32 -0800136 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137#endif /* CONFIG_PCI_IOV */
138
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000139static unsigned int allow_unsupported_sfp;
140module_param(allow_unsupported_sfp, uint, 0);
141MODULE_PARM_DESC(allow_unsupported_sfp,
142 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
143
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000144#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
145static int debug = -1;
146module_param(debug, int, 0);
147MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
148
Auke Kok9a799d72007-09-15 14:07:45 -0700149MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
150MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
151MODULE_LICENSE("GPL");
152MODULE_VERSION(DRV_VERSION);
153
Mark Rustad14438462014-02-28 15:48:57 -0800154static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
155
Jacob Kellerb8e82002013-04-09 07:20:09 +0000156static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
157 u32 reg, u16 *value)
158{
Jacob Kellerb8e82002013-04-09 07:20:09 +0000159 struct pci_dev *parent_dev;
160 struct pci_bus *parent_bus;
161
162 parent_bus = adapter->pdev->bus->parent;
163 if (!parent_bus)
164 return -1;
165
166 parent_dev = parent_bus->self;
167 if (!parent_dev)
168 return -1;
169
Yijing Wangc0798ed2013-09-04 17:30:08 +0000170 if (!pci_is_pcie(parent_dev))
Jacob Kellerb8e82002013-04-09 07:20:09 +0000171 return -1;
172
Yijing Wangc0798ed2013-09-04 17:30:08 +0000173 pcie_capability_read_word(parent_dev, reg, value);
Mark Rustad14438462014-02-28 15:48:57 -0800174 if (*value == IXGBE_FAILED_READ_CFG_WORD &&
175 ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
176 return -1;
Jacob Kellerb8e82002013-04-09 07:20:09 +0000177 return 0;
178}
179
180static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
181{
182 struct ixgbe_hw *hw = &adapter->hw;
183 u16 link_status = 0;
184 int err;
185
186 hw->bus.type = ixgbe_bus_type_pci_express;
187
188 /* Get the negotiated link width and speed from PCI config space of the
189 * parent, as this device is behind a switch
190 */
191 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
192
193 /* assume caller will handle error case */
194 if (err)
195 return err;
196
197 hw->bus.width = ixgbe_convert_bus_width(link_status);
198 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
199
200 return 0;
201}
202
Jacob Kellere027d1a2013-07-31 06:53:31 +0000203/**
204 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
205 * @hw: hw specific details
206 *
207 * This function is used by probe to determine whether a device's PCI-Express
208 * bandwidth details should be gathered from the parent bus instead of from the
209 * device. Used to ensure that various locations all have the correct device ID
210 * checks.
211 */
212static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
213{
214 switch (hw->device_id) {
215 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Don Skidmore8f583322013-07-27 06:25:38 +0000216 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
Jacob Kellere027d1a2013-07-31 06:53:31 +0000217 return true;
218 default:
219 return false;
220 }
221}
222
223static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
224 int expected_gts)
225{
226 int max_gts = 0;
227 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
228 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
229 struct pci_dev *pdev;
230
231 /* determine whether to use the the parent device
232 */
233 if (ixgbe_pcie_from_parent(&adapter->hw))
234 pdev = adapter->pdev->bus->parent->self;
235 else
236 pdev = adapter->pdev;
237
238 if (pcie_get_minimum_link(pdev, &speed, &width) ||
239 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
240 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
241 return;
242 }
243
244 switch (speed) {
245 case PCIE_SPEED_2_5GT:
246 /* 8b/10b encoding reduces max throughput by 20% */
247 max_gts = 2 * width;
248 break;
249 case PCIE_SPEED_5_0GT:
250 /* 8b/10b encoding reduces max throughput by 20% */
251 max_gts = 4 * width;
252 break;
253 case PCIE_SPEED_8_0GT:
Jacob Keller9f0a4332013-10-18 05:09:19 +0000254 /* 128b/130b encoding reduces throughput by less than 2% */
Jacob Kellere027d1a2013-07-31 06:53:31 +0000255 max_gts = 8 * width;
256 break;
257 default:
258 e_dev_warn("Unable to determine PCI Express bandwidth.\n");
259 return;
260 }
261
262 e_dev_info("PCI Express bandwidth of %dGT/s available\n",
263 max_gts);
264 e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
265 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
266 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
267 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
268 "Unknown"),
269 width,
270 (speed == PCIE_SPEED_2_5GT ? "20%" :
271 speed == PCIE_SPEED_5_0GT ? "20%" :
Jacob Keller9f0a4332013-10-18 05:09:19 +0000272 speed == PCIE_SPEED_8_0GT ? "<2%" :
Jacob Kellere027d1a2013-07-31 06:53:31 +0000273 "Unknown"));
274
275 if (max_gts < expected_gts) {
276 e_dev_warn("This is not sufficient for optimal performance of this card.\n");
277 e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
278 expected_gts);
279 e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
280 }
281}
282
Alexander Duyck70864002011-04-27 09:13:56 +0000283static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
284{
285 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
Mark Rustad09f40ae2014-01-14 18:53:11 -0800286 !test_bit(__IXGBE_REMOVING, &adapter->state) &&
Alexander Duyck70864002011-04-27 09:13:56 +0000287 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
288 schedule_work(&adapter->service_task);
289}
290
Mark Rustad2a1a0912014-01-14 18:53:15 -0800291static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
292{
293 struct ixgbe_adapter *adapter = hw->back;
294
295 if (!hw->hw_addr)
296 return;
297 hw->hw_addr = NULL;
298 e_dev_err("Adapter removed\n");
Mark Rustadb0483c82014-01-14 18:53:17 -0800299 ixgbe_service_event_schedule(adapter);
Mark Rustad2a1a0912014-01-14 18:53:15 -0800300}
301
302void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
303{
304 u32 value;
305
306 /* The following check not only optimizes a bit by not
307 * performing a read on the status register when the
308 * register just read was a status register read that
309 * returned IXGBE_FAILED_READ_REG. It also blocks any
310 * potential recursion.
311 */
312 if (reg == IXGBE_STATUS) {
313 ixgbe_remove_adapter(hw);
314 return;
315 }
316 value = ixgbe_read_reg(hw, IXGBE_STATUS);
317 if (value == IXGBE_FAILED_READ_REG)
318 ixgbe_remove_adapter(hw);
319}
320
Mark Rustad14438462014-02-28 15:48:57 -0800321static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
322{
323 u16 value;
324
325 pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
326 if (value == IXGBE_FAILED_READ_CFG_WORD) {
327 ixgbe_remove_adapter(hw);
328 return true;
329 }
330 return false;
331}
332
333u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
334{
335 struct ixgbe_adapter *adapter = hw->back;
336 u16 value;
337
338 if (ixgbe_removed(hw->hw_addr))
339 return IXGBE_FAILED_READ_CFG_WORD;
340 pci_read_config_word(adapter->pdev, reg, &value);
341 if (value == IXGBE_FAILED_READ_CFG_WORD &&
342 ixgbe_check_cfg_remove(hw, adapter->pdev))
343 return IXGBE_FAILED_READ_CFG_WORD;
344 return value;
345}
346
347#ifdef CONFIG_PCI_IOV
348static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
349{
350 struct ixgbe_adapter *adapter = hw->back;
351 u32 value;
352
353 if (ixgbe_removed(hw->hw_addr))
354 return IXGBE_FAILED_READ_CFG_DWORD;
355 pci_read_config_dword(adapter->pdev, reg, &value);
356 if (value == IXGBE_FAILED_READ_CFG_DWORD &&
357 ixgbe_check_cfg_remove(hw, adapter->pdev))
358 return IXGBE_FAILED_READ_CFG_DWORD;
359 return value;
360}
361#endif /* CONFIG_PCI_IOV */
362
Alexander Duyck70864002011-04-27 09:13:56 +0000363static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
364{
365 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
366
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000367 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000368 smp_mb__before_clear_bit();
369 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
370}
371
Taku Izumidcd79ae2010-04-27 14:39:53 +0000372struct ixgbe_reg_info {
373 u32 ofs;
374 char *name;
375};
376
377static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
378
379 /* General Registers */
380 {IXGBE_CTRL, "CTRL"},
381 {IXGBE_STATUS, "STATUS"},
382 {IXGBE_CTRL_EXT, "CTRL_EXT"},
383
384 /* Interrupt Registers */
385 {IXGBE_EICR, "EICR"},
386
387 /* RX Registers */
388 {IXGBE_SRRCTL(0), "SRRCTL"},
389 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
390 {IXGBE_RDLEN(0), "RDLEN"},
391 {IXGBE_RDH(0), "RDH"},
392 {IXGBE_RDT(0), "RDT"},
393 {IXGBE_RXDCTL(0), "RXDCTL"},
394 {IXGBE_RDBAL(0), "RDBAL"},
395 {IXGBE_RDBAH(0), "RDBAH"},
396
397 /* TX Registers */
398 {IXGBE_TDBAL(0), "TDBAL"},
399 {IXGBE_TDBAH(0), "TDBAH"},
400 {IXGBE_TDLEN(0), "TDLEN"},
401 {IXGBE_TDH(0), "TDH"},
402 {IXGBE_TDT(0), "TDT"},
403 {IXGBE_TXDCTL(0), "TXDCTL"},
404
405 /* List Terminator */
406 {}
407};
408
409
410/*
411 * ixgbe_regdump - register printout routine
412 */
413static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
414{
415 int i = 0, j = 0;
416 char rname[16];
417 u32 regs[64];
418
419 switch (reginfo->ofs) {
420 case IXGBE_SRRCTL(0):
421 for (i = 0; i < 64; i++)
422 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
423 break;
424 case IXGBE_DCA_RXCTRL(0):
425 for (i = 0; i < 64; i++)
426 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
427 break;
428 case IXGBE_RDLEN(0):
429 for (i = 0; i < 64; i++)
430 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
431 break;
432 case IXGBE_RDH(0):
433 for (i = 0; i < 64; i++)
434 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
435 break;
436 case IXGBE_RDT(0):
437 for (i = 0; i < 64; i++)
438 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
439 break;
440 case IXGBE_RXDCTL(0):
441 for (i = 0; i < 64; i++)
442 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
443 break;
444 case IXGBE_RDBAL(0):
445 for (i = 0; i < 64; i++)
446 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
447 break;
448 case IXGBE_RDBAH(0):
449 for (i = 0; i < 64; i++)
450 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
451 break;
452 case IXGBE_TDBAL(0):
453 for (i = 0; i < 64; i++)
454 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
455 break;
456 case IXGBE_TDBAH(0):
457 for (i = 0; i < 64; i++)
458 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
459 break;
460 case IXGBE_TDLEN(0):
461 for (i = 0; i < 64; i++)
462 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
463 break;
464 case IXGBE_TDH(0):
465 for (i = 0; i < 64; i++)
466 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
467 break;
468 case IXGBE_TDT(0):
469 for (i = 0; i < 64; i++)
470 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
471 break;
472 case IXGBE_TXDCTL(0):
473 for (i = 0; i < 64; i++)
474 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
475 break;
476 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000477 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000478 IXGBE_READ_REG(hw, reginfo->ofs));
479 return;
480 }
481
482 for (i = 0; i < 8; i++) {
483 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000484 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000485 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000486 pr_cont(" %08x", regs[i*8+j]);
487 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000488 }
489
490}
491
492/*
493 * ixgbe_dump - Print registers, tx-rings and rx-rings
494 */
495static void ixgbe_dump(struct ixgbe_adapter *adapter)
496{
497 struct net_device *netdev = adapter->netdev;
498 struct ixgbe_hw *hw = &adapter->hw;
499 struct ixgbe_reg_info *reginfo;
500 int n = 0;
501 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000502 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000503 union ixgbe_adv_tx_desc *tx_desc;
504 struct my_u0 { u64 a; u64 b; } *u0;
505 struct ixgbe_ring *rx_ring;
506 union ixgbe_adv_rx_desc *rx_desc;
507 struct ixgbe_rx_buffer *rx_buffer_info;
508 u32 staterr;
509 int i = 0;
510
511 if (!netif_msg_hw(adapter))
512 return;
513
514 /* Print netdevice Info */
515 if (netdev) {
516 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000517 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000518 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000519 pr_info("%-15s %016lX %016lX %016lX\n",
520 netdev->name,
521 netdev->state,
522 netdev->trans_start,
523 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000524 }
525
526 /* Print Registers */
527 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000528 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000529 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
530 reginfo->name; reginfo++) {
531 ixgbe_regdump(hw, reginfo);
532 }
533
534 /* Print TX Ring Summary */
535 if (!netdev || !netif_running(netdev))
536 goto exit;
537
538 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000539 pr_info(" %s %s %s %s\n",
540 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
541 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000542 for (n = 0; n < adapter->num_tx_queues; n++) {
543 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000544 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000545 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000546 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000547 (u64)dma_unmap_addr(tx_buffer, dma),
548 dma_unmap_len(tx_buffer, len),
549 tx_buffer->next_to_watch,
550 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000551 }
552
553 /* Print TX Rings */
554 if (!netif_msg_tx_done(adapter))
555 goto rx_ring_summary;
556
557 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
558
559 /* Transmit Descriptor Formats
560 *
Josh Hay39ac8682012-09-26 05:59:36 +0000561 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000562 * +--------------------------------------------------------------+
563 * 0 | Buffer Address [63:0] |
564 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000565 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000566 * +--------------------------------------------------------------+
567 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000568 *
569 * 82598 Advanced Transmit Descriptor (Write-Back Format)
570 * +--------------------------------------------------------------+
571 * 0 | RSV [63:0] |
572 * +--------------------------------------------------------------+
573 * 8 | RSV | STA | NXTSEQ |
574 * +--------------------------------------------------------------+
575 * 63 36 35 32 31 0
576 *
577 * 82599+ Advanced Transmit Descriptor
578 * +--------------------------------------------------------------+
579 * 0 | Buffer Address [63:0] |
580 * +--------------------------------------------------------------+
581 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
582 * +--------------------------------------------------------------+
583 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
584 *
585 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
586 * +--------------------------------------------------------------+
587 * 0 | RSV [63:0] |
588 * +--------------------------------------------------------------+
589 * 8 | RSV | STA | RSV |
590 * +--------------------------------------------------------------+
591 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000592 */
593
594 for (n = 0; n < adapter->num_tx_queues; n++) {
595 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000596 pr_info("------------------------------------\n");
597 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
598 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000599 pr_info("%s%s %s %s %s %s\n",
600 "T [desc] [address 63:0 ] ",
601 "[PlPOIdStDDt Ln] [bi->dma ] ",
602 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000603
604 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000605 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000606 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000607 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000608 if (dma_unmap_len(tx_buffer, len) > 0) {
609 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
610 i,
611 le64_to_cpu(u0->a),
612 le64_to_cpu(u0->b),
613 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000614 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000615 tx_buffer->next_to_watch,
616 (u64)tx_buffer->time_stamp,
617 tx_buffer->skb);
618 if (i == tx_ring->next_to_use &&
619 i == tx_ring->next_to_clean)
620 pr_cont(" NTC/U\n");
621 else if (i == tx_ring->next_to_use)
622 pr_cont(" NTU\n");
623 else if (i == tx_ring->next_to_clean)
624 pr_cont(" NTC\n");
625 else
626 pr_cont("\n");
627
628 if (netif_msg_pktdata(adapter) &&
629 tx_buffer->skb)
630 print_hex_dump(KERN_INFO, "",
631 DUMP_PREFIX_ADDRESS, 16, 1,
632 tx_buffer->skb->data,
633 dma_unmap_len(tx_buffer, len),
634 true);
635 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000636 }
637 }
638
639 /* Print RX Rings Summary */
640rx_ring_summary:
641 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000642 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000643 for (n = 0; n < adapter->num_rx_queues; n++) {
644 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000645 pr_info("%5d %5X %5X\n",
646 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000647 }
648
649 /* Print RX Rings */
650 if (!netif_msg_rx_status(adapter))
651 goto exit;
652
653 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
654
Josh Hay39ac8682012-09-26 05:59:36 +0000655 /* Receive Descriptor Formats
656 *
657 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000658 * 63 1 0
659 * +-----------------------------------------------------+
660 * 0 | Packet Buffer Address [63:1] |A0/NSE|
661 * +----------------------------------------------+------+
662 * 8 | Header Buffer Address [63:1] | DD |
663 * +-----------------------------------------------------+
664 *
665 *
Josh Hay39ac8682012-09-26 05:59:36 +0000666 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000667 *
668 * 63 48 47 32 31 30 21 20 16 15 4 3 0
669 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000670 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
671 * | Packet | IP | | | | Type | Type |
672 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000673 * +------------------------------------------------------+
674 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
675 * +------------------------------------------------------+
676 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000677 *
678 * 82599+ Advanced Receive Descriptor (Read) Format
679 * 63 1 0
680 * +-----------------------------------------------------+
681 * 0 | Packet Buffer Address [63:1] |A0/NSE|
682 * +----------------------------------------------+------+
683 * 8 | Header Buffer Address [63:1] | DD |
684 * +-----------------------------------------------------+
685 *
686 *
687 * 82599+ Advanced Receive Descriptor (Write-Back) Format
688 *
689 * 63 48 47 32 31 30 21 20 17 16 4 3 0
690 * +------------------------------------------------------+
691 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
692 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
693 * |/ Flow Dir Flt ID | | | | | |
694 * +------------------------------------------------------+
695 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
696 * +------------------------------------------------------+
697 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000698 */
Josh Hay39ac8682012-09-26 05:59:36 +0000699
Taku Izumidcd79ae2010-04-27 14:39:53 +0000700 for (n = 0; n < adapter->num_rx_queues; n++) {
701 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000702 pr_info("------------------------------------\n");
703 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
704 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000705 pr_info("%s%s%s",
706 "R [desc] [ PktBuf A0] ",
707 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000708 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000709 pr_info("%s%s%s",
710 "RWB[desc] [PcsmIpSHl PtRs] ",
711 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000712 "<-- Adv Rx Write-Back format\n");
713
714 for (i = 0; i < rx_ring->count; i++) {
715 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000716 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000717 u0 = (struct my_u0 *)rx_desc;
718 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
719 if (staterr & IXGBE_RXD_STAT_DD) {
720 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000721 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000722 "%016llX ---------------- %p", i,
723 le64_to_cpu(u0->a),
724 le64_to_cpu(u0->b),
725 rx_buffer_info->skb);
726 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000727 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000728 "%016llX %016llX %p", i,
729 le64_to_cpu(u0->a),
730 le64_to_cpu(u0->b),
731 (u64)rx_buffer_info->dma,
732 rx_buffer_info->skb);
733
Emil Tantilov9c50c032012-07-26 01:21:24 +0000734 if (netif_msg_pktdata(adapter) &&
735 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000736 print_hex_dump(KERN_INFO, "",
737 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000738 page_address(rx_buffer_info->page) +
739 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000740 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000741 }
742 }
743
744 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000745 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000746 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000747 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000748 else
Joe Perchesc7689572010-09-07 21:35:17 +0000749 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000750
751 }
752 }
753
754exit:
755 return;
756}
757
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800758static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
759{
760 u32 ctrl_ext;
761
762 /* Let firmware take over control of h/w */
763 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
764 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000765 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800766}
767
768static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
769{
770 u32 ctrl_ext;
771
772 /* Let firmware know the driver has taken over */
773 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
774 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000775 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800776}
Auke Kok9a799d72007-09-15 14:07:45 -0700777
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000778/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000779 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
780 * @adapter: pointer to adapter struct
781 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
782 * @queue: queue to map the corresponding interrupt to
783 * @msix_vector: the vector to map to the corresponding queue
784 *
785 */
786static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000787 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700788{
789 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000790 struct ixgbe_hw *hw = &adapter->hw;
791 switch (hw->mac.type) {
792 case ixgbe_mac_82598EB:
793 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
794 if (direction == -1)
795 direction = 0;
796 index = (((direction * 64) + queue) >> 2) & 0x1F;
797 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
798 ivar &= ~(0xFF << (8 * (queue & 0x3)));
799 ivar |= (msix_vector << (8 * (queue & 0x3)));
800 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
801 break;
802 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800803 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000804 if (direction == -1) {
805 /* other causes */
806 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
807 index = ((queue & 1) * 8);
808 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
809 ivar &= ~(0xFF << index);
810 ivar |= (msix_vector << index);
811 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
812 break;
813 } else {
814 /* tx or rx causes */
815 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
816 index = ((16 * (queue & 1)) + (8 * direction));
817 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
818 ivar &= ~(0xFF << index);
819 ivar |= (msix_vector << index);
820 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
821 break;
822 }
823 default:
824 break;
825 }
Auke Kok9a799d72007-09-15 14:07:45 -0700826}
827
Alexander Duyckfe49f042009-06-04 16:00:09 +0000828static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000829 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000830{
831 u32 mask;
832
Alexander Duyckbd508172010-11-16 19:27:03 -0800833 switch (adapter->hw.mac.type) {
834 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000835 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
836 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800837 break;
838 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800839 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000840 mask = (qmask & 0xFFFFFFFF);
841 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
842 mask = (qmask >> 32);
843 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800844 break;
845 default:
846 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000847 }
848}
849
Alexander Duyck729739b2012-02-08 07:51:06 +0000850void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
851 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000852{
Alexander Duyck729739b2012-02-08 07:51:06 +0000853 if (tx_buffer->skb) {
854 dev_kfree_skb_any(tx_buffer->skb);
855 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000856 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000857 dma_unmap_addr(tx_buffer, dma),
858 dma_unmap_len(tx_buffer, len),
859 DMA_TO_DEVICE);
860 } else if (dma_unmap_len(tx_buffer, len)) {
861 dma_unmap_page(ring->dev,
862 dma_unmap_addr(tx_buffer, dma),
863 dma_unmap_len(tx_buffer, len),
864 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000865 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000866 tx_buffer->next_to_watch = NULL;
867 tx_buffer->skb = NULL;
868 dma_unmap_len_set(tx_buffer, len, 0);
869 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700870}
871
Alexander Duyck943561d2012-05-09 22:14:44 -0700872static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
873{
874 struct ixgbe_hw *hw = &adapter->hw;
875 struct ixgbe_hw_stats *hwstats = &adapter->stats;
876 int i;
877 u32 data;
878
879 if ((hw->fc.current_mode != ixgbe_fc_full) &&
880 (hw->fc.current_mode != ixgbe_fc_rx_pause))
881 return;
882
883 switch (hw->mac.type) {
884 case ixgbe_mac_82598EB:
885 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
886 break;
887 default:
888 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
889 }
890 hwstats->lxoffrxc += data;
891
892 /* refill credits (no tx hang) if we received xoff */
893 if (!data)
894 return;
895
896 for (i = 0; i < adapter->num_tx_queues; i++)
897 clear_bit(__IXGBE_HANG_CHECK_ARMED,
898 &adapter->tx_ring[i]->state);
899}
900
John Fastabendc84d3242010-11-16 19:27:12 -0800901static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700902{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700903 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800904 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800905 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000906 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800907 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700908 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700909
Alexander Duyck943561d2012-05-09 22:14:44 -0700910 if (adapter->ixgbe_ieee_pfc)
911 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800912
Alexander Duyck943561d2012-05-09 22:14:44 -0700913 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
914 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800915 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700916 }
John Fastabendc84d3242010-11-16 19:27:12 -0800917
918 /* update stats for each tc, only valid with PFC enabled */
919 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000920 u32 pxoffrxc;
921
John Fastabendc84d3242010-11-16 19:27:12 -0800922 switch (hw->mac.type) {
923 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000924 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800925 break;
926 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000927 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800928 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000929 hwstats->pxoffrxc[i] += pxoffrxc;
930 /* Get the TC for given UP */
931 tc = netdev_get_prio_tc_map(adapter->netdev, i);
932 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700933 }
934
John Fastabendc84d3242010-11-16 19:27:12 -0800935 /* disarm tx queues that have received xoff frames */
936 for (i = 0; i < adapter->num_tx_queues; i++) {
937 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800938
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000939 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800940 if (xoff[tc])
941 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
942 }
943}
944
945static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
946{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000947 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800948}
949
950static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
951{
John Fastabend2a47fa42013-11-06 09:54:52 -0800952 struct ixgbe_adapter *adapter;
953 struct ixgbe_hw *hw;
954 u32 head, tail;
John Fastabendc84d3242010-11-16 19:27:12 -0800955
John Fastabend2a47fa42013-11-06 09:54:52 -0800956 if (ring->l2_accel_priv)
957 adapter = ring->l2_accel_priv->real_adapter;
958 else
959 adapter = netdev_priv(ring->netdev);
960
961 hw = &adapter->hw;
962 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
963 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
John Fastabendc84d3242010-11-16 19:27:12 -0800964
965 if (head != tail)
966 return (head < tail) ?
967 tail - head : (tail + ring->count - head);
968
969 return 0;
970}
971
972static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
973{
974 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
975 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
976 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
977 bool ret = false;
978
979 clear_check_for_tx_hang(tx_ring);
980
981 /*
982 * Check for a hung queue, but be thorough. This verifies
983 * that a transmit has been completed since the previous
984 * check AND there is at least one packet pending. The
985 * ARMED bit is set to indicate a potential hang. The
986 * bit is cleared if a pause frame is received to remove
987 * false hang detection due to PFC or 802.3x frames. By
988 * requiring this to fail twice we avoid races with
989 * pfc clearing the ARMED bit and conditions where we
990 * run the check_tx_hang logic with a transmit completion
991 * pending but without time to complete it yet.
992 */
993 if ((tx_done_old == tx_done) && tx_pending) {
994 /* make sure it is true for two checks in a row */
995 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
996 &tx_ring->state);
997 } else {
998 /* update completed stats and continue */
999 tx_ring->tx_stats.tx_done_old = tx_done;
1000 /* reset the countdown */
1001 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1002 }
1003
1004 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -07001005}
1006
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001007/**
1008 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
1009 * @adapter: driver private struct
1010 **/
1011static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
1012{
1013
1014 /* Do the reset outside of interrupt context */
1015 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1016 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +00001017 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001018 ixgbe_service_event_schedule(adapter);
1019 }
1020}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001021
Auke Kok9a799d72007-09-15 14:07:45 -07001022/**
1023 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +00001024 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001025 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -07001026 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +00001027static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001028 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001029{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001030 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001031 struct ixgbe_tx_buffer *tx_buffer;
1032 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07001033 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +00001034 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +00001035 unsigned int i = tx_ring->next_to_clean;
1036
1037 if (test_bit(__IXGBE_DOWN, &adapter->state))
1038 return true;
Auke Kok9a799d72007-09-15 14:07:45 -07001039
Alexander Duyckd3d00232011-07-15 02:31:25 +00001040 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +00001041 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +00001042 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001043
Alexander Duyck729739b2012-02-08 07:51:06 +00001044 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001045 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -07001046
Alexander Duyckd3d00232011-07-15 02:31:25 +00001047 /* if next_to_watch is not set then there is no work pending */
1048 if (!eop_desc)
1049 break;
1050
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001051 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +00001052 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +00001053
Alexander Duyckd3d00232011-07-15 02:31:25 +00001054 /* if DD is not set pending work has not been completed */
1055 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1056 break;
1057
Alexander Duyckd3d00232011-07-15 02:31:25 +00001058 /* clear next_to_watch to prevent false hangs */
1059 tx_buffer->next_to_watch = NULL;
1060
Alexander Duyck091a6242012-02-08 07:51:01 +00001061 /* update the statistics for this packet */
1062 total_bytes += tx_buffer->bytecount;
1063 total_packets += tx_buffer->gso_segs;
1064
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001065 /* free the skb */
1066 dev_kfree_skb_any(tx_buffer->skb);
1067
Alexander Duyck729739b2012-02-08 07:51:06 +00001068 /* unmap skb header data */
1069 dma_unmap_single(tx_ring->dev,
1070 dma_unmap_addr(tx_buffer, dma),
1071 dma_unmap_len(tx_buffer, len),
1072 DMA_TO_DEVICE);
1073
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001074 /* clear tx_buffer data */
1075 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +00001076 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00001077
Alexander Duyck729739b2012-02-08 07:51:06 +00001078 /* unmap remaining buffers */
1079 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00001080 tx_buffer++;
1081 tx_desc++;
1082 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00001083 if (unlikely(!i)) {
1084 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001085 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +00001086 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00001087 }
1088
Alexander Duyck729739b2012-02-08 07:51:06 +00001089 /* unmap any remaining paged data */
1090 if (dma_unmap_len(tx_buffer, len)) {
1091 dma_unmap_page(tx_ring->dev,
1092 dma_unmap_addr(tx_buffer, dma),
1093 dma_unmap_len(tx_buffer, len),
1094 DMA_TO_DEVICE);
1095 dma_unmap_len_set(tx_buffer, len, 0);
1096 }
1097 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08001098
Alexander Duyck729739b2012-02-08 07:51:06 +00001099 /* move us one more past the eop_desc for start of next pkt */
1100 tx_buffer++;
1101 tx_desc++;
1102 i++;
1103 if (unlikely(!i)) {
1104 i -= tx_ring->count;
1105 tx_buffer = tx_ring->tx_buffer_info;
1106 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1107 }
1108
1109 /* issue prefetch for next Tx descriptor */
1110 prefetch(tx_desc);
1111
1112 /* update budget accounting */
1113 budget--;
1114 } while (likely(budget));
1115
1116 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001117 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001118 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -08001119 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +00001120 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +00001121 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001122 q_vector->tx.total_bytes += total_bytes;
1123 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -08001124
John Fastabendc84d3242010-11-16 19:27:12 -08001125 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -08001126 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -08001127 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -08001128 e_err(drv, "Detected Tx Unit Hang\n"
1129 " Tx Queue <%d>\n"
1130 " TDH, TDT <%x>, <%x>\n"
1131 " next_to_use <%x>\n"
1132 " next_to_clean <%x>\n"
1133 "tx_buffer_info[next_to_clean]\n"
1134 " time_stamp <%lx>\n"
1135 " jiffies <%lx>\n",
1136 tx_ring->queue_index,
1137 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
1138 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +00001139 tx_ring->next_to_use, i,
1140 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -08001141
1142 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1143
1144 e_info(probe,
1145 "tx hang %d detected on queue %d, resetting adapter\n",
1146 adapter->tx_timeout_count + 1, tx_ring->queue_index);
1147
1148 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00001149 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -08001150
1151 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +00001152 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -08001153 }
Auke Kok9a799d72007-09-15 14:07:45 -07001154
Alexander Duyckb2d96e02012-02-07 08:14:33 +00001155 netdev_tx_completed_queue(txring_txq(tx_ring),
1156 total_packets, total_bytes);
1157
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001158#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +00001159 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001160 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001161 /* Make sure that anybody stopping the queue after this
1162 * sees the new next_to_clean.
1163 */
1164 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001165 if (__netif_subqueue_stopped(tx_ring->netdev,
1166 tx_ring->queue_index)
1167 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1168 netif_wake_subqueue(tx_ring->netdev,
1169 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001170 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001171 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001172 }
Auke Kok9a799d72007-09-15 14:07:45 -07001173
Alexander Duyck59224552011-08-31 00:01:06 +00001174 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001175}
1176
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001177#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001178static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001179 struct ixgbe_ring *tx_ring,
1180 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001181{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001182 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001183 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1184 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001185
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001186 switch (hw->mac.type) {
1187 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001188 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001189 break;
1190 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001191 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001192 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1193 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1194 break;
1195 default:
1196 /* for unknown hardware do not write register */
1197 return;
1198 }
1199
1200 /*
1201 * We can enable relaxed ordering for reads, but not writes when
1202 * DCA is enabled. This is due to a known issue in some chipsets
1203 * which will cause the DCA tag to be cleared.
1204 */
1205 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1206 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1207 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1208
1209 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1210}
1211
1212static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1213 struct ixgbe_ring *rx_ring,
1214 int cpu)
1215{
1216 struct ixgbe_hw *hw = &adapter->hw;
1217 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1218 u8 reg_idx = rx_ring->reg_idx;
1219
1220
1221 switch (hw->mac.type) {
1222 case ixgbe_mac_82599EB:
1223 case ixgbe_mac_X540:
1224 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001225 break;
1226 default:
1227 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001228 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001229
1230 /*
1231 * We can enable relaxed ordering for reads, but not writes when
1232 * DCA is enabled. This is due to a known issue in some chipsets
1233 * which will cause the DCA tag to be cleared.
1234 */
1235 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001236 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1237
1238 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001239}
1240
1241static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1242{
1243 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001244 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001245 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001246
1247 if (q_vector->cpu == cpu)
1248 goto out_no_update;
1249
Alexander Duycka5579282012-02-08 07:50:04 +00001250 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001251 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001252
Alexander Duycka5579282012-02-08 07:50:04 +00001253 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001254 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001255
1256 q_vector->cpu = cpu;
1257out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001258 put_cpu();
1259}
1260
1261static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1262{
1263 int i;
1264
1265 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1266 return;
1267
Alexander Duycke35ec122009-05-21 13:07:12 +00001268 /* always use CB2 mode, difference is masked in the CB driver */
1269 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1270
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001271 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001272 adapter->q_vector[i]->cpu = -1;
1273 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001274 }
1275}
1276
1277static int __ixgbe_notify_dca(struct device *dev, void *data)
1278{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001279 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001280 unsigned long event = *(unsigned long *)data;
1281
Don Skidmore2a72c312011-07-20 02:27:05 +00001282 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001283 return 0;
1284
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001285 switch (event) {
1286 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001287 /* if we're already enabled, don't do it again */
1288 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1289 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001290 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001291 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001292 ixgbe_setup_dca(adapter);
1293 break;
1294 }
1295 /* Fall Through since DCA is disabled. */
1296 case DCA_PROVIDER_REMOVE:
1297 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1298 dca_remove_requester(dev);
1299 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1300 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1301 }
1302 break;
1303 }
1304
Denis V. Lunev652f0932008-03-27 14:39:17 +03001305 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001306}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001307
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001308#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001309static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1310 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001311 struct sk_buff *skb)
1312{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001313 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert38da9852013-12-18 16:47:04 +00001314 skb_set_hash(skb,
1315 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
1316 PKT_HASH_TYPE_L3);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001317}
1318
Alexander Duyckf8003262012-03-03 02:35:52 +00001319#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001320/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001321 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001322 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001323 * @rx_desc: advanced rx descriptor
1324 *
1325 * Returns : true if it is FCoE pkt
1326 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001327static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001328 union ixgbe_adv_rx_desc *rx_desc)
1329{
1330 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1331
Alexander Duyck57efd442012-06-25 21:54:46 +00001332 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001333 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1334 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1335 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1336}
1337
Alexander Duyckf8003262012-03-03 02:35:52 +00001338#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001339/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001340 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001341 * @ring: structure containing ring specific data
1342 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001343 * @skb: skb currently being received and modified
1344 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001345static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001346 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001347 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001348{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001349 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001350
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001351 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001352 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001353 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001354
1355 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001356 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1357 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001358 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001359 return;
1360 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001361
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001362 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001363 return;
1364
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001365 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001366 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001367
1368 /*
1369 * 82599 errata, UDP frames with a 0 checksum can be marked as
1370 * checksum errors.
1371 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001372 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1373 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001374 return;
1375
Alexander Duyck8a0da212012-01-31 02:59:49 +00001376 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001377 return;
1378 }
1379
Auke Kok9a799d72007-09-15 14:07:45 -07001380 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001381 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001382}
1383
Alexander Duyck84ea2592010-11-16 19:26:49 -08001384static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001385{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001386 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001387
1388 /* update next to alloc since we have filled the ring */
1389 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001390 /*
1391 * Force memory writes to complete before letting h/w
1392 * know there are new descriptors to fetch. (Only
1393 * applicable for weak-ordered memory model archs,
1394 * such as IA-64).
1395 */
1396 wmb();
Mark Rustad84227bc2014-01-14 18:53:13 -08001397 ixgbe_write_tail(rx_ring, val);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001398}
1399
Alexander Duyckf990b792012-01-31 02:59:34 +00001400static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1401 struct ixgbe_rx_buffer *bi)
1402{
1403 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001404 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001405
Alexander Duyckf8003262012-03-03 02:35:52 +00001406 /* since we are recycling buffers we should seldom need to alloc */
1407 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001408 return true;
1409
Alexander Duyckf8003262012-03-03 02:35:52 +00001410 /* alloc new page for storage */
1411 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001412 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1413 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001414 if (unlikely(!page)) {
1415 rx_ring->rx_stats.alloc_rx_page_failed++;
1416 return false;
1417 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001418 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001419 }
1420
Alexander Duyckf8003262012-03-03 02:35:52 +00001421 /* map page for use */
1422 dma = dma_map_page(rx_ring->dev, page, 0,
1423 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001424
Alexander Duyckf8003262012-03-03 02:35:52 +00001425 /*
1426 * if mapping failed free memory back to system since
1427 * there isn't much point in holding memory we can't use
1428 */
1429 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001430 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001431 bi->page = NULL;
1432
Alexander Duyckf990b792012-01-31 02:59:34 +00001433 rx_ring->rx_stats.alloc_rx_page_failed++;
1434 return false;
1435 }
1436
Alexander Duyckf8003262012-03-03 02:35:52 +00001437 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001438 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001439
Alexander Duyckf990b792012-01-31 02:59:34 +00001440 return true;
1441}
1442
Auke Kok9a799d72007-09-15 14:07:45 -07001443/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001444 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001445 * @rx_ring: ring to place buffers on
1446 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001447 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001448void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001449{
Auke Kok9a799d72007-09-15 14:07:45 -07001450 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001451 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001452 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001453
Alexander Duyckf8003262012-03-03 02:35:52 +00001454 /* nothing to do */
1455 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001456 return;
1457
Alexander Duycke4f74022012-01-31 02:59:44 +00001458 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001459 bi = &rx_ring->rx_buffer_info[i];
1460 i -= rx_ring->count;
1461
Alexander Duyckf8003262012-03-03 02:35:52 +00001462 do {
1463 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001464 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001465
Alexander Duyckf8003262012-03-03 02:35:52 +00001466 /*
1467 * Refresh the desc even if buffer_addrs didn't change
1468 * because each write-back erases this info.
1469 */
1470 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001471
Alexander Duyckf990b792012-01-31 02:59:34 +00001472 rx_desc++;
1473 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001474 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001475 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001476 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001477 bi = rx_ring->rx_buffer_info;
1478 i -= rx_ring->count;
1479 }
1480
1481 /* clear the hdr_addr for the next_to_use descriptor */
1482 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001483
1484 cleaned_count--;
1485 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001486
Alexander Duyckf990b792012-01-31 02:59:34 +00001487 i += rx_ring->count;
1488
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001489 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001490 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001491}
1492
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001493/**
1494 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1495 * @data: pointer to the start of the headers
1496 * @max_len: total length of section to find headers in
1497 *
1498 * This function is meant to determine the length of headers that will
1499 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1500 * motivation of doing this is to only perform one pull for IPv4 TCP
1501 * packets so that we can do basic things like calculating the gso_size
1502 * based on the average data per packet.
1503 **/
1504static unsigned int ixgbe_get_headlen(unsigned char *data,
1505 unsigned int max_len)
1506{
1507 union {
1508 unsigned char *network;
1509 /* l2 headers */
1510 struct ethhdr *eth;
1511 struct vlan_hdr *vlan;
1512 /* l3 headers */
1513 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001514 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001515 } hdr;
1516 __be16 protocol;
1517 u8 nexthdr = 0; /* default to not TCP */
1518 u8 hlen;
1519
1520 /* this should never happen, but better safe than sorry */
1521 if (max_len < ETH_HLEN)
1522 return max_len;
1523
1524 /* initialize network frame pointer */
1525 hdr.network = data;
1526
1527 /* set first protocol and move network header forward */
1528 protocol = hdr.eth->h_proto;
1529 hdr.network += ETH_HLEN;
1530
1531 /* handle any vlan tag if present */
1532 if (protocol == __constant_htons(ETH_P_8021Q)) {
1533 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1534 return max_len;
1535
1536 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1537 hdr.network += VLAN_HLEN;
1538 }
1539
1540 /* handle L3 protocols */
1541 if (protocol == __constant_htons(ETH_P_IP)) {
1542 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1543 return max_len;
1544
1545 /* access ihl as a u8 to avoid unaligned access on ia64 */
1546 hlen = (hdr.network[0] & 0x0F) << 2;
1547
1548 /* verify hlen meets minimum size requirements */
1549 if (hlen < sizeof(struct iphdr))
1550 return hdr.network - data;
1551
Alexander Duycked83da12012-11-13 01:13:33 +00001552 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001553 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001554 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001555 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1556 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1557 return max_len;
1558
1559 /* record next protocol */
1560 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001561 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001562#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001563 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1564 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1565 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001566 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001567#endif
1568 } else {
1569 return hdr.network - data;
1570 }
1571
Alexander Duycked83da12012-11-13 01:13:33 +00001572 /* relocate pointer to start of L4 header */
1573 hdr.network += hlen;
1574
Alexander Duycka048b402012-05-24 08:26:29 +00001575 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001576 if (nexthdr == IPPROTO_TCP) {
1577 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1578 return max_len;
1579
1580 /* access doff as a u8 to avoid unaligned access on ia64 */
1581 hlen = (hdr.network[12] & 0xF0) >> 2;
1582
1583 /* verify hlen meets minimum size requirements */
1584 if (hlen < sizeof(struct tcphdr))
1585 return hdr.network - data;
1586
1587 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001588 } else if (nexthdr == IPPROTO_UDP) {
1589 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1590 return max_len;
1591
1592 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001593 }
1594
1595 /*
1596 * If everything has gone correctly hdr.network should be the
1597 * data section of the packet and will be the end of the header.
1598 * If not then it probably represents the end of the last recognized
1599 * header.
1600 */
1601 if ((hdr.network - data) < max_len)
1602 return hdr.network - data;
1603 else
1604 return max_len;
1605}
1606
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001607static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1608 struct sk_buff *skb)
1609{
Alexander Duyckf8003262012-03-03 02:35:52 +00001610 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001611
1612 /* set gso_size to avoid messing up TCP MSS */
1613 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1614 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001615 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001616}
1617
1618static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1619 struct sk_buff *skb)
1620{
1621 /* if append_cnt is 0 then frame is not RSC */
1622 if (!IXGBE_CB(skb)->append_cnt)
1623 return;
1624
1625 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1626 rx_ring->rx_stats.rsc_flush++;
1627
1628 ixgbe_set_rsc_gso_size(rx_ring, skb);
1629
1630 /* gso_size is computed using append_cnt so always clear it last */
1631 IXGBE_CB(skb)->append_cnt = 0;
1632}
1633
Alexander Duyck8a0da212012-01-31 02:59:49 +00001634/**
1635 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1636 * @rx_ring: rx descriptor ring packet is being transacted on
1637 * @rx_desc: pointer to the EOP Rx descriptor
1638 * @skb: pointer to current skb being populated
1639 *
1640 * This function checks the ring, descriptor, and packet information in
1641 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1642 * other fields within the skb.
1643 **/
1644static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1645 union ixgbe_adv_rx_desc *rx_desc,
1646 struct sk_buff *skb)
1647{
John Fastabend43e95f12012-05-15 06:12:17 +00001648 struct net_device *dev = rx_ring->netdev;
1649
Alexander Duyck8a0da212012-01-31 02:59:49 +00001650 ixgbe_update_rsc_stats(rx_ring, skb);
1651
1652 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1653
1654 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1655
Jacob Keller6cb562d2012-12-05 07:24:41 +00001656 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001657
Patrick McHardyf6469682013-04-19 02:04:27 +00001658 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001659 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001660 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001661 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001662 }
1663
1664 skb_record_rx_queue(skb, rx_ring->queue_index);
1665
John Fastabend43e95f12012-05-15 06:12:17 +00001666 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001667}
1668
1669static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1670 struct sk_buff *skb)
1671{
1672 struct ixgbe_adapter *adapter = q_vector->adapter;
1673
Jacob Kellerb4640032013-10-01 04:33:54 -07001674 if (ixgbe_qv_busy_polling(q_vector))
Eliezer Tamir5a85e732013-06-10 11:40:20 +03001675 netif_receive_skb(skb);
1676 else if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
Alexander Duyck8a0da212012-01-31 02:59:49 +00001677 napi_gro_receive(&q_vector->napi, skb);
1678 else
1679 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001680}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001681
Alexander Duyckf8003262012-03-03 02:35:52 +00001682/**
1683 * ixgbe_is_non_eop - process handling of non-EOP buffers
1684 * @rx_ring: Rx ring being processed
1685 * @rx_desc: Rx descriptor for current buffer
1686 * @skb: Current socket buffer containing buffer in progress
1687 *
1688 * This function updates next to clean. If the buffer is an EOP buffer
1689 * this function exits returning false, otherwise it will place the
1690 * sk_buff in the next buffer to be chained and return true indicating
1691 * that this is in fact a non-EOP buffer.
1692 **/
1693static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1694 union ixgbe_adv_rx_desc *rx_desc,
1695 struct sk_buff *skb)
1696{
1697 u32 ntc = rx_ring->next_to_clean + 1;
1698
1699 /* fetch, update, and store next to clean */
1700 ntc = (ntc < rx_ring->count) ? ntc : 0;
1701 rx_ring->next_to_clean = ntc;
1702
1703 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1704
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001705 /* update RSC append count if present */
1706 if (ring_is_rsc_enabled(rx_ring)) {
1707 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1708 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1709
1710 if (unlikely(rsc_enabled)) {
1711 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1712
1713 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1714 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1715
1716 /* update ntc based on RSC value */
1717 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1718 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1719 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1720 }
1721 }
1722
1723 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001724 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1725 return false;
1726
Alexander Duyckf8003262012-03-03 02:35:52 +00001727 /* place skb in next buffer to be received */
1728 rx_ring->rx_buffer_info[ntc].skb = skb;
1729 rx_ring->rx_stats.non_eop_descs++;
1730
1731 return true;
1732}
1733
1734/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001735 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1736 * @rx_ring: rx descriptor ring packet is being transacted on
1737 * @skb: pointer to current skb being adjusted
1738 *
1739 * This function is an ixgbe specific version of __pskb_pull_tail. The
1740 * main difference between this version and the original function is that
1741 * this function can make several assumptions about the state of things
1742 * that allow for significant optimizations versus the standard function.
1743 * As a result we can do things like drop a frag and maintain an accurate
1744 * truesize for the skb.
1745 */
1746static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1747 struct sk_buff *skb)
1748{
1749 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1750 unsigned char *va;
1751 unsigned int pull_len;
1752
1753 /*
1754 * it is valid to use page_address instead of kmap since we are
1755 * working with pages allocated out of the lomem pool per
1756 * alloc_page(GFP_ATOMIC)
1757 */
1758 va = skb_frag_address(frag);
1759
1760 /*
1761 * we need the header to contain the greater of either ETH_HLEN or
1762 * 60 bytes if the skb->len is less than 60 for skb_pad.
1763 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001764 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001765
1766 /* align pull length to size of long to optimize memcpy performance */
1767 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1768
1769 /* update all of the pointers */
1770 skb_frag_size_sub(frag, pull_len);
1771 frag->page_offset += pull_len;
1772 skb->data_len -= pull_len;
1773 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001774}
1775
1776/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001777 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1778 * @rx_ring: rx descriptor ring packet is being transacted on
1779 * @skb: pointer to current skb being updated
1780 *
1781 * This function provides a basic DMA sync up for the first fragment of an
1782 * skb. The reason for doing this is that the first fragment cannot be
1783 * unmapped until we have reached the end of packet descriptor for a buffer
1784 * chain.
1785 */
1786static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1787 struct sk_buff *skb)
1788{
1789 /* if the page was released unmap it, else just sync our portion */
1790 if (unlikely(IXGBE_CB(skb)->page_released)) {
1791 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1792 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1793 IXGBE_CB(skb)->page_released = false;
1794 } else {
1795 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1796
1797 dma_sync_single_range_for_cpu(rx_ring->dev,
1798 IXGBE_CB(skb)->dma,
1799 frag->page_offset,
1800 ixgbe_rx_bufsz(rx_ring),
1801 DMA_FROM_DEVICE);
1802 }
1803 IXGBE_CB(skb)->dma = 0;
1804}
1805
1806/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001807 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1808 * @rx_ring: rx descriptor ring packet is being transacted on
1809 * @rx_desc: pointer to the EOP Rx descriptor
1810 * @skb: pointer to current skb being fixed
1811 *
1812 * Check for corrupted packet headers caused by senders on the local L2
1813 * embedded NIC switch not setting up their Tx Descriptors right. These
1814 * should be very rare.
1815 *
1816 * Also address the case where we are pulling data in on pages only
1817 * and as such no data is present in the skb header.
1818 *
1819 * In addition if skb is not at least 60 bytes we need to pad it so that
1820 * it is large enough to qualify as a valid Ethernet frame.
1821 *
1822 * Returns true if an error was encountered and skb was freed.
1823 **/
1824static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1825 union ixgbe_adv_rx_desc *rx_desc,
1826 struct sk_buff *skb)
1827{
Alexander Duyckf8003262012-03-03 02:35:52 +00001828 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001829
1830 /* verify that the packet does not have any known errors */
1831 if (unlikely(ixgbe_test_staterr(rx_desc,
1832 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1833 !(netdev->features & NETIF_F_RXALL))) {
1834 dev_kfree_skb_any(skb);
1835 return true;
1836 }
1837
Alexander Duyck19861ce2012-07-20 08:08:33 +00001838 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001839 if (skb_is_nonlinear(skb))
1840 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001841
Alexander Duyck57efd442012-06-25 21:54:46 +00001842#ifdef IXGBE_FCOE
1843 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1844 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1845 return false;
1846
1847#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001848 /* if skb_pad returns an error the skb was freed */
1849 if (unlikely(skb->len < 60)) {
1850 int pad_len = 60 - skb->len;
1851
1852 if (skb_pad(skb, pad_len))
1853 return true;
1854 __skb_put(skb, pad_len);
1855 }
1856
1857 return false;
1858}
1859
1860/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001861 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1862 * @rx_ring: rx descriptor ring to store buffers on
1863 * @old_buff: donor buffer to have page reused
1864 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001865 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001866 **/
1867static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1868 struct ixgbe_rx_buffer *old_buff)
1869{
1870 struct ixgbe_rx_buffer *new_buff;
1871 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001872
1873 new_buff = &rx_ring->rx_buffer_info[nta];
1874
1875 /* update, and store next to alloc */
1876 nta++;
1877 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1878
1879 /* transfer page from old buffer to new buffer */
1880 new_buff->page = old_buff->page;
1881 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001882 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001883
1884 /* sync the buffer for use by the device */
1885 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001886 new_buff->page_offset,
1887 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001888 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001889}
1890
1891/**
1892 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1893 * @rx_ring: rx descriptor ring to transact packets on
1894 * @rx_buffer: buffer containing page to add
1895 * @rx_desc: descriptor containing length of buffer written by hardware
1896 * @skb: sk_buff to place the data into
1897 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001898 * This function will add the data contained in rx_buffer->page to the skb.
1899 * This is done either through a direct copy if the data in the buffer is
1900 * less than the skb header size, otherwise it will just attach the page as
1901 * a frag to the skb.
1902 *
1903 * The function will then update the page offset if necessary and return
1904 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001905 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001906static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001907 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001908 union ixgbe_adv_rx_desc *rx_desc,
1909 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001910{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001911 struct page *page = rx_buffer->page;
1912 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001913#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001914 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001915#else
1916 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1917 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1918 ixgbe_rx_bufsz(rx_ring);
1919#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001920
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001921 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1922 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1923
1924 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1925
1926 /* we can reuse buffer as-is, just make sure it is local */
1927 if (likely(page_to_nid(page) == numa_node_id()))
1928 return true;
1929
1930 /* this page cannot be reused so discard it */
1931 put_page(page);
1932 return false;
1933 }
1934
Alexander Duyck0549ae22012-07-20 08:08:18 +00001935 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1936 rx_buffer->page_offset, size, truesize);
1937
Alexander Duyck09816fb2012-07-20 08:08:23 +00001938 /* avoid re-using remote pages */
1939 if (unlikely(page_to_nid(page) != numa_node_id()))
1940 return false;
1941
1942#if (PAGE_SIZE < 8192)
1943 /* if we are only owner of page we can reuse it */
1944 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001945 return false;
1946
1947 /* flip page offset to other buffer */
1948 rx_buffer->page_offset ^= truesize;
1949
Alexander Duyck09816fb2012-07-20 08:08:23 +00001950 /*
1951 * since we are the only owner of the page and we need to
1952 * increment it, just set the value to 2 in order to avoid
1953 * an unecessary locked operation
1954 */
1955 atomic_set(&page->_count, 2);
1956#else
1957 /* move offset up to the next cache line */
1958 rx_buffer->page_offset += truesize;
1959
1960 if (rx_buffer->page_offset > last_offset)
1961 return false;
1962
Alexander Duyck0549ae22012-07-20 08:08:18 +00001963 /* bump ref count on page before it is given to the stack */
1964 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001965#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001966
1967 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001968}
1969
Alexander Duyck18806c92012-07-20 08:08:44 +00001970static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1971 union ixgbe_adv_rx_desc *rx_desc)
1972{
1973 struct ixgbe_rx_buffer *rx_buffer;
1974 struct sk_buff *skb;
1975 struct page *page;
1976
1977 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1978 page = rx_buffer->page;
1979 prefetchw(page);
1980
1981 skb = rx_buffer->skb;
1982
1983 if (likely(!skb)) {
1984 void *page_addr = page_address(page) +
1985 rx_buffer->page_offset;
1986
1987 /* prefetch first cache line of first page */
1988 prefetch(page_addr);
1989#if L1_CACHE_BYTES < 128
1990 prefetch(page_addr + L1_CACHE_BYTES);
1991#endif
1992
1993 /* allocate a skb to store the frags */
1994 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1995 IXGBE_RX_HDR_SIZE);
1996 if (unlikely(!skb)) {
1997 rx_ring->rx_stats.alloc_rx_buff_failed++;
1998 return NULL;
1999 }
2000
2001 /*
2002 * we will be copying header into skb->data in
2003 * pskb_may_pull so it is in our interest to prefetch
2004 * it now to avoid a possible cache miss
2005 */
2006 prefetchw(skb->data);
2007
2008 /*
2009 * Delay unmapping of the first packet. It carries the
2010 * header information, HW may still access the header
2011 * after the writeback. Only unmap it when EOP is
2012 * reached
2013 */
2014 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
2015 goto dma_sync;
2016
2017 IXGBE_CB(skb)->dma = rx_buffer->dma;
2018 } else {
2019 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
2020 ixgbe_dma_sync_frag(rx_ring, skb);
2021
2022dma_sync:
2023 /* we are reusing so sync this buffer for CPU use */
2024 dma_sync_single_range_for_cpu(rx_ring->dev,
2025 rx_buffer->dma,
2026 rx_buffer->page_offset,
2027 ixgbe_rx_bufsz(rx_ring),
2028 DMA_FROM_DEVICE);
2029 }
2030
2031 /* pull page into skb */
2032 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
2033 /* hand second half of page back to the ring */
2034 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
2035 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
2036 /* the page has been released from the ring */
2037 IXGBE_CB(skb)->page_released = true;
2038 } else {
2039 /* we are not reusing the buffer so unmap it */
2040 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
2041 ixgbe_rx_pg_size(rx_ring),
2042 DMA_FROM_DEVICE);
2043 }
2044
2045 /* clear contents of buffer_info */
2046 rx_buffer->skb = NULL;
2047 rx_buffer->dma = 0;
2048 rx_buffer->page = NULL;
2049
2050 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00002051}
2052
2053/**
2054 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2055 * @q_vector: structure containing interrupt and ring information
2056 * @rx_ring: rx descriptor ring to transact packets on
2057 * @budget: Total limit on number of packets to process
2058 *
2059 * This function provides a "bounce buffer" approach to Rx interrupt
2060 * processing. The advantage to this is that on systems that have
2061 * expensive overhead for IOMMU access this provides a means of avoiding
2062 * it by maintaining the mapping of the page to the syste.
2063 *
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002064 * Returns amount of work completed
Alexander Duyckf8003262012-03-03 02:35:52 +00002065 **/
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002066static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002067 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002068 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07002069{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002070 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00002071#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00002072 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00002073 int ddp_bytes;
2074 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00002075#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00002076 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07002077
Alexander Duyckf8003262012-03-03 02:35:52 +00002078 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00002079 union ixgbe_adv_rx_desc *rx_desc;
2080 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07002081
Alexander Duyckf8003262012-03-03 02:35:52 +00002082 /* return some buffers to hardware, one at a time is too slow */
2083 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
2084 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2085 cleaned_count = 0;
2086 }
Auke Kok9a799d72007-09-15 14:07:45 -07002087
Alexander Duyck18806c92012-07-20 08:08:44 +00002088 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07002089
Alexander Duyckf8003262012-03-03 02:35:52 +00002090 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
2091 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08002092
Alexander Duyckf8003262012-03-03 02:35:52 +00002093 /*
2094 * This memory barrier is needed to keep us from reading
2095 * any other fields out of the rx_desc until we know the
2096 * RXD_STAT_DD bit is set
2097 */
2098 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07002099
Alexander Duyck18806c92012-07-20 08:08:44 +00002100 /* retrieve a buffer from the ring */
2101 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00002102
Alexander Duyck18806c92012-07-20 08:08:44 +00002103 /* exit if we failed to retrieve a buffer */
2104 if (!skb)
2105 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00002106
Auke Kok9a799d72007-09-15 14:07:45 -07002107 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002108
Alexander Duyckf8003262012-03-03 02:35:52 +00002109 /* place incomplete frames back on ring for completion */
2110 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
2111 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002112
Alexander Duyckf8003262012-03-03 02:35:52 +00002113 /* verify the packet layout is correct */
2114 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
2115 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002116
2117 /* probably a little skewed due to removing CRC */
2118 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08002119
Alexander Duyck8a0da212012-01-31 02:59:49 +00002120 /* populate checksum, timestamp, VLAN, and protocol */
2121 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
2122
Yi Zou332d4a72009-05-13 13:11:53 +00002123#ifdef IXGBE_FCOE
2124 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00002125 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00002126 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00002127 /* include DDPed FCoE data */
2128 if (ddp_bytes > 0) {
2129 if (!mss) {
2130 mss = rx_ring->netdev->mtu -
2131 sizeof(struct fcoe_hdr) -
2132 sizeof(struct fc_frame_header) -
2133 sizeof(struct fcoe_crc_eof);
2134 if (mss > 512)
2135 mss &= ~511;
2136 }
2137 total_rx_bytes += ddp_bytes;
2138 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
2139 mss);
2140 }
David S. Miller823dcd22011-08-20 10:39:12 -07002141 if (!ddp_bytes) {
2142 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00002143 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07002144 }
Yi Zou3d8fd382009-06-08 14:38:44 +00002145 }
Alexander Duyckf8003262012-03-03 02:35:52 +00002146
Yi Zou332d4a72009-05-13 13:11:53 +00002147#endif /* IXGBE_FCOE */
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03002148 skb_mark_napi_id(skb, &q_vector->napi);
Alexander Duyck8a0da212012-01-31 02:59:49 +00002149 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07002150
Alexander Duyckf8003262012-03-03 02:35:52 +00002151 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00002152 total_rx_packets++;
2153 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07002154
Alexander Duyckc267fc12010-11-16 19:27:00 -08002155 u64_stats_update_begin(&rx_ring->syncp);
2156 rx_ring->stats.packets += total_rx_packets;
2157 rx_ring->stats.bytes += total_rx_bytes;
2158 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00002159 q_vector->rx.total_packets += total_rx_packets;
2160 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002161
Alexander Duyckf8003262012-03-03 02:35:52 +00002162 if (cleaned_count)
2163 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
2164
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002165 return total_rx_packets;
Auke Kok9a799d72007-09-15 14:07:45 -07002166}
2167
Cong Wange0d10952013-08-01 11:10:25 +08002168#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002169/* must be called with local_bh_disable()d */
2170static int ixgbe_low_latency_recv(struct napi_struct *napi)
2171{
2172 struct ixgbe_q_vector *q_vector =
2173 container_of(napi, struct ixgbe_q_vector, napi);
2174 struct ixgbe_adapter *adapter = q_vector->adapter;
2175 struct ixgbe_ring *ring;
2176 int found = 0;
2177
2178 if (test_bit(__IXGBE_DOWN, &adapter->state))
2179 return LL_FLUSH_FAILED;
2180
2181 if (!ixgbe_qv_lock_poll(q_vector))
2182 return LL_FLUSH_BUSY;
2183
2184 ixgbe_for_each_ring(ring, q_vector->rx) {
2185 found = ixgbe_clean_rx_irq(q_vector, ring, 4);
Jacob Kellerb4640032013-10-01 04:33:54 -07002186#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03002187 if (found)
2188 ring->stats.cleaned += found;
2189 else
2190 ring->stats.misses++;
2191#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002192 if (found)
2193 break;
2194 }
2195
2196 ixgbe_qv_unlock_poll(q_vector);
2197
2198 return found;
2199}
Cong Wange0d10952013-08-01 11:10:25 +08002200#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002201
Auke Kok9a799d72007-09-15 14:07:45 -07002202/**
2203 * ixgbe_configure_msix - Configure MSI-X hardware
2204 * @adapter: board private structure
2205 *
2206 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2207 * interrupts.
2208 **/
2209static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2210{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002211 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002212 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002213 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002214
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002215 /* Populate MSIX to EITR Select */
2216 if (adapter->num_vfs > 32) {
2217 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2218 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2219 }
2220
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002221 /*
2222 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002223 * corresponding register.
2224 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002225 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002226 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002227 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002228
Alexander Duycka5579282012-02-08 07:50:04 +00002229 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002230 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002231
Alexander Duycka5579282012-02-08 07:50:04 +00002232 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002233 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002234
Alexander Duyckfe49f042009-06-04 16:00:09 +00002235 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002236 }
2237
Alexander Duyckbd508172010-11-16 19:27:03 -08002238 switch (adapter->hw.mac.type) {
2239 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002240 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002241 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002242 break;
2243 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002244 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002245 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002246 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002247 default:
2248 break;
2249 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002250 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002251
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002252 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002253 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002254 mask &= ~(IXGBE_EIMS_OTHER |
2255 IXGBE_EIMS_MAILBOX |
2256 IXGBE_EIMS_LSC);
2257
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002258 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002259}
2260
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002261enum latency_range {
2262 lowest_latency = 0,
2263 low_latency = 1,
2264 bulk_latency = 2,
2265 latency_invalid = 255
2266};
2267
2268/**
2269 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002270 * @q_vector: structure containing interrupt and ring information
2271 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002272 *
2273 * Stores a new ITR value based on packets and byte
2274 * counts during the last interrupt. The advantage of per interrupt
2275 * computation is faster updates and more accurate ITR for the current
2276 * traffic pattern. Constants in this function were computed
2277 * based on theoretical maximum wire speed and thresholds were set based
2278 * on testing data as well as attempting to minimize response time
2279 * while increasing bulk throughput.
2280 * this functionality is controlled by the InterruptThrottleRate module
2281 * parameter (see ixgbe_param.c)
2282 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002283static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2284 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002285{
Alexander Duyckbd198052011-06-11 01:45:08 +00002286 int bytes = ring_container->total_bytes;
2287 int packets = ring_container->total_packets;
2288 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002289 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002290 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002291
2292 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002293 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002294
2295 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002296 * 0-10MB/s lowest (100000 ints/s)
2297 * 10-20MB/s low (20000 ints/s)
2298 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002299 */
2300 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002301 timepassed_us = q_vector->itr >> 2;
Don Skidmorebdbeefe2013-03-02 07:17:37 +00002302 if (timepassed_us == 0)
2303 return;
2304
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002305 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2306
2307 switch (itr_setting) {
2308 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002309 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002310 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002311 break;
2312 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002313 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002314 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002315 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002316 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002317 break;
2318 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002319 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002320 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002321 break;
2322 }
2323
Alexander Duyckbd198052011-06-11 01:45:08 +00002324 /* clear work counters since we have the values we need */
2325 ring_container->total_bytes = 0;
2326 ring_container->total_packets = 0;
2327
2328 /* write updated itr to ring container */
2329 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002330}
2331
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002332/**
2333 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002334 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002335 *
2336 * This function is made to be called by ethtool and by the driver
2337 * when it needs to update EITR registers at runtime. Hardware
2338 * specific quirks/differences are taken care of here.
2339 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002340void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002341{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002342 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002343 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002344 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002345 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002346
Alexander Duyckbd508172010-11-16 19:27:03 -08002347 switch (adapter->hw.mac.type) {
2348 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002349 /* must write high and low 16 bits to reset counter */
2350 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002351 break;
2352 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002353 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002354 /*
2355 * set the WDIS bit to not clear the timer bits and cause an
2356 * immediate assertion of the interrupt
2357 */
2358 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002359 break;
2360 default:
2361 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002362 }
2363 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2364}
2365
Alexander Duyckbd198052011-06-11 01:45:08 +00002366static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002367{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002368 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002369 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002370
Alexander Duyckbd198052011-06-11 01:45:08 +00002371 ixgbe_update_itr(q_vector, &q_vector->tx);
2372 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002373
Alexander Duyck08c88332011-06-11 01:45:03 +00002374 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002375
2376 switch (current_itr) {
2377 /* counts and packets in update_itr are dependent on these numbers */
2378 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002379 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002380 break;
2381 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002382 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002383 break;
2384 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002385 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002386 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002387 default:
2388 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002389 }
2390
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002391 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002392 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002393 new_itr = (10 * new_itr * q_vector->itr) /
2394 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002395
Alexander Duyckbd198052011-06-11 01:45:08 +00002396 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002397 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002398
2399 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002400 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002401}
2402
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002403/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002404 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002405 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002406 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002407static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002408{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002409 struct ixgbe_hw *hw = &adapter->hw;
2410 u32 eicr = adapter->interrupt_event;
2411
Alexander Duyckf0f97782011-04-22 04:08:09 +00002412 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002413 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002414
Alexander Duyckf0f97782011-04-22 04:08:09 +00002415 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2416 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2417 return;
2418
2419 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2420
Joe Perches7ca647b2010-09-07 21:35:40 +00002421 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002422 case IXGBE_DEV_ID_82599_T3_LOM:
2423 /*
2424 * Since the warning interrupt is for both ports
2425 * we don't have to check if:
2426 * - This interrupt wasn't for our port.
2427 * - We may have missed the interrupt so always have to
2428 * check if we got a LSC
2429 */
2430 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2431 !(eicr & IXGBE_EICR_LSC))
2432 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002433
Alexander Duyckf0f97782011-04-22 04:08:09 +00002434 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002435 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002436 bool link_up = false;
2437
Josh Hay3d292262012-12-15 03:28:19 +00002438 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002439
Alexander Duyckf0f97782011-04-22 04:08:09 +00002440 if (link_up)
2441 return;
2442 }
2443
2444 /* Check if this is not due to overtemp */
2445 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2446 return;
2447
2448 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002449 default:
2450 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2451 return;
2452 break;
2453 }
2454 e_crit(drv,
2455 "Network adapter has been stopped because it has over heated. "
2456 "Restart the computer. If the problem persists, "
2457 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002458
2459 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002460}
2461
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002462static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2463{
2464 struct ixgbe_hw *hw = &adapter->hw;
2465
2466 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2467 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002468 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002469 /* write to clear the interrupt */
2470 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2471 }
2472}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002473
Jacob Keller4f51bf72011-08-20 04:49:45 +00002474static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2475{
2476 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2477 return;
2478
2479 switch (adapter->hw.mac.type) {
2480 case ixgbe_mac_82599EB:
2481 /*
2482 * Need to check link state so complete overtemp check
2483 * on service task
2484 */
2485 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2486 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2487 adapter->interrupt_event = eicr;
2488 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2489 ixgbe_service_event_schedule(adapter);
2490 return;
2491 }
2492 return;
2493 case ixgbe_mac_X540:
2494 if (!(eicr & IXGBE_EICR_TS))
2495 return;
2496 break;
2497 default:
2498 return;
2499 }
2500
2501 e_crit(drv,
2502 "Network adapter has been stopped because it has over heated. "
2503 "Restart the computer. If the problem persists, "
2504 "power off the system and replace the adapter\n");
2505}
2506
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002507static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2508{
2509 struct ixgbe_hw *hw = &adapter->hw;
2510
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002511 if (eicr & IXGBE_EICR_GPI_SDP2) {
2512 /* Clear the interrupt */
2513 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002514 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2515 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2516 ixgbe_service_event_schedule(adapter);
2517 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002518 }
2519
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002520 if (eicr & IXGBE_EICR_GPI_SDP1) {
2521 /* Clear the interrupt */
2522 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002523 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2524 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2525 ixgbe_service_event_schedule(adapter);
2526 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002527 }
2528}
2529
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002530static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2531{
2532 struct ixgbe_hw *hw = &adapter->hw;
2533
2534 adapter->lsc_int++;
2535 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2536 adapter->link_check_timeout = jiffies;
2537 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2538 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002539 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002540 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002541 }
2542}
2543
Alexander Duyckfe49f042009-06-04 16:00:09 +00002544static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2545 u64 qmask)
2546{
2547 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002548 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002549
Alexander Duyckbd508172010-11-16 19:27:03 -08002550 switch (hw->mac.type) {
2551 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002552 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002553 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2554 break;
2555 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002556 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002557 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002558 if (mask)
2559 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002560 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002561 if (mask)
2562 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2563 break;
2564 default:
2565 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002566 }
2567 /* skip the flush */
2568}
2569
2570static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002571 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002572{
2573 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002574 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002575
Alexander Duyckbd508172010-11-16 19:27:03 -08002576 switch (hw->mac.type) {
2577 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002578 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002579 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2580 break;
2581 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002582 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002583 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002584 if (mask)
2585 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002586 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002587 if (mask)
2588 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2589 break;
2590 default:
2591 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002592 }
2593 /* skip the flush */
2594}
2595
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002596/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002597 * ixgbe_irq_enable - Enable default interrupt generation settings
2598 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002599 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002600static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2601 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002602{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002603 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002604
Alexander Duyck2c4af692011-07-15 07:29:55 +00002605 /* don't reenable LSC while waiting for link */
2606 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2607 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002608
Alexander Duyck2c4af692011-07-15 07:29:55 +00002609 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002610 switch (adapter->hw.mac.type) {
2611 case ixgbe_mac_82599EB:
2612 mask |= IXGBE_EIMS_GPI_SDP0;
2613 break;
2614 case ixgbe_mac_X540:
2615 mask |= IXGBE_EIMS_TS;
2616 break;
2617 default:
2618 break;
2619 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002620 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2621 mask |= IXGBE_EIMS_GPI_SDP1;
2622 switch (adapter->hw.mac.type) {
2623 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002624 mask |= IXGBE_EIMS_GPI_SDP1;
2625 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002626 case ixgbe_mac_X540:
2627 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002628 mask |= IXGBE_EIMS_MAILBOX;
2629 break;
2630 default:
2631 break;
2632 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002633
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002634 if (adapter->hw.mac.type == ixgbe_mac_X540)
2635 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002636
Alexander Duyck2c4af692011-07-15 07:29:55 +00002637 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2638 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2639 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002640
Alexander Duyck2c4af692011-07-15 07:29:55 +00002641 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2642 if (queues)
2643 ixgbe_irq_enable_queues(adapter, ~0);
2644 if (flush)
2645 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002646}
2647
Alexander Duyck2c4af692011-07-15 07:29:55 +00002648static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002649{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002650 struct ixgbe_adapter *adapter = data;
2651 struct ixgbe_hw *hw = &adapter->hw;
2652 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002653
Alexander Duyck2c4af692011-07-15 07:29:55 +00002654 /*
2655 * Workaround for Silicon errata. Use clear-by-write instead
2656 * of clear-by-read. Reading with EICS will return the
2657 * interrupt causes without clearing, which later be done
2658 * with the write to EICR.
2659 */
2660 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
Jacob Kellerd87d8302013-03-02 07:51:42 +00002661
2662 /* The lower 16bits of the EICR register are for the queue interrupts
2663 * which should be masked here in order to not accidently clear them if
2664 * the bits are high when ixgbe_msix_other is called. There is a race
2665 * condition otherwise which results in possible performance loss
2666 * especially if the ixgbe_msix_other interrupt is triggering
2667 * consistently (as it would when PPS is turned on for the X540 device)
2668 */
2669 eicr &= 0xFFFF0000;
2670
Alexander Duyck2c4af692011-07-15 07:29:55 +00002671 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002672
Alexander Duyck2c4af692011-07-15 07:29:55 +00002673 if (eicr & IXGBE_EICR_LSC)
2674 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002675
Alexander Duyck2c4af692011-07-15 07:29:55 +00002676 if (eicr & IXGBE_EICR_MAILBOX)
2677 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002678
Alexander Duyck2c4af692011-07-15 07:29:55 +00002679 switch (hw->mac.type) {
2680 case ixgbe_mac_82599EB:
2681 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002682 if (eicr & IXGBE_EICR_ECC) {
2683 e_info(link, "Received ECC Err, initiating reset\n");
2684 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2685 ixgbe_service_event_schedule(adapter);
2686 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2687 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002688 /* Handle Flow Director Full threshold interrupt */
2689 if (eicr & IXGBE_EICR_FLOW_DIR) {
2690 int reinit_count = 0;
2691 int i;
2692 for (i = 0; i < adapter->num_tx_queues; i++) {
2693 struct ixgbe_ring *ring = adapter->tx_ring[i];
2694 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2695 &ring->state))
2696 reinit_count++;
2697 }
2698 if (reinit_count) {
2699 /* no more flow director interrupts until after init */
2700 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2701 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2702 ixgbe_service_event_schedule(adapter);
2703 }
2704 }
2705 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002706 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002707 break;
2708 default:
2709 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002710 }
2711
Alexander Duyck2c4af692011-07-15 07:29:55 +00002712 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002713
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002714 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2715 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002716
Alexander Duyck2c4af692011-07-15 07:29:55 +00002717 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002718 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002719 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002720
Alexander Duyck2c4af692011-07-15 07:29:55 +00002721 return IRQ_HANDLED;
2722}
2723
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002724static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002725{
2726 struct ixgbe_q_vector *q_vector = data;
2727
Auke Kok9a799d72007-09-15 14:07:45 -07002728 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002729
2730 if (q_vector->rx.ring || q_vector->tx.ring)
2731 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002732
2733 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002734}
2735
Auke Kok9a799d72007-09-15 14:07:45 -07002736/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002737 * ixgbe_poll - NAPI Rx polling callback
2738 * @napi: structure for representing this polling device
2739 * @budget: how many packets driver is allowed to clean
2740 *
2741 * This function is used for legacy and MSI, NAPI mode
2742 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002743int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002744{
2745 struct ixgbe_q_vector *q_vector =
2746 container_of(napi, struct ixgbe_q_vector, napi);
2747 struct ixgbe_adapter *adapter = q_vector->adapter;
2748 struct ixgbe_ring *ring;
2749 int per_ring_budget;
2750 bool clean_complete = true;
2751
2752#ifdef CONFIG_IXGBE_DCA
2753 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2754 ixgbe_update_dca(q_vector);
2755#endif
2756
2757 ixgbe_for_each_ring(ring, q_vector->tx)
2758 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2759
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002760 if (!ixgbe_qv_lock_napi(q_vector))
2761 return budget;
2762
Alexander Duyckeb01b972012-02-08 07:51:27 +00002763 /* attempt to distribute budget to each queue fairly, but don't allow
2764 * the budget to go below 1 because we'll exit polling */
2765 if (q_vector->rx.count > 1)
2766 per_ring_budget = max(budget/q_vector->rx.count, 1);
2767 else
2768 per_ring_budget = budget;
2769
2770 ixgbe_for_each_ring(ring, q_vector->rx)
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002771 clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
2772 per_ring_budget) < per_ring_budget);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002773
Eliezer Tamir5a85e732013-06-10 11:40:20 +03002774 ixgbe_qv_unlock_napi(q_vector);
Alexander Duyckeb01b972012-02-08 07:51:27 +00002775 /* If all work not completed, return budget and keep polling */
2776 if (!clean_complete)
2777 return budget;
2778
2779 /* all work done, exit the polling mode */
2780 napi_complete(napi);
2781 if (adapter->rx_itr_setting & 1)
2782 ixgbe_set_itr(q_vector);
2783 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2784 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2785
2786 return 0;
2787}
2788
2789/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002790 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2791 * @adapter: board private structure
2792 *
2793 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2794 * interrupts from the kernel.
2795 **/
2796static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2797{
2798 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002799 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002800 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002801
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002802 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002803 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002804 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002805
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002806 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002807 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002808 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002809 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002810 } else if (q_vector->rx.ring) {
2811 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2812 "%s-%s-%d", netdev->name, "rx", ri++);
2813 } else if (q_vector->tx.ring) {
2814 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2815 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002816 } else {
2817 /* skip this unused q_vector */
2818 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002819 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002820 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2821 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002822 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002823 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002824 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002825 goto free_queue_irqs;
2826 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002827 /* If Flow Director is enabled, set interrupt affinity */
2828 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2829 /* assign the mask for this irq */
2830 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002831 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002832 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002833 }
2834
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002835 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002836 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002837 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002838 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002839 goto free_queue_irqs;
2840 }
2841
2842 return 0;
2843
2844free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002845 while (vector) {
2846 vector--;
2847 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2848 NULL);
2849 free_irq(adapter->msix_entries[vector].vector,
2850 adapter->q_vector[vector]);
2851 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002852 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2853 pci_disable_msix(adapter->pdev);
2854 kfree(adapter->msix_entries);
2855 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002856 return err;
2857}
2858
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002859/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002860 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002861 * @irq: interrupt number
2862 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002863 **/
2864static irqreturn_t ixgbe_intr(int irq, void *data)
2865{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002866 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002867 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002868 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002869 u32 eicr;
2870
Don Skidmore54037502009-02-21 15:42:56 -08002871 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002872 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002873 * before the read of EICR.
2874 */
2875 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2876
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002877 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002878 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002879 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002880 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002881 /*
2882 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002883 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002884 * have disabled interrupts due to EIAM
2885 * finish the workaround of silicon errata on 82598. Unmask
2886 * the interrupt that we masked before the EICR read.
2887 */
2888 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2889 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002890 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002891 }
Auke Kok9a799d72007-09-15 14:07:45 -07002892
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002893 if (eicr & IXGBE_EICR_LSC)
2894 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002895
Alexander Duyckbd508172010-11-16 19:27:03 -08002896 switch (hw->mac.type) {
2897 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002898 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002899 /* Fall through */
2900 case ixgbe_mac_X540:
Don Skidmored773ce22014-02-25 17:58:53 -08002901 if (eicr & IXGBE_EICR_ECC) {
2902 e_info(link, "Received ECC Err, initiating reset\n");
2903 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
2904 ixgbe_service_event_schedule(adapter);
2905 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
2906 }
Jacob Keller4f51bf72011-08-20 04:49:45 +00002907 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002908 break;
2909 default:
2910 break;
2911 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002912
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002913 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002914 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2915 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002916
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002917 /* would disable interrupts here but EIAM disabled it */
2918 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002919
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002920 /*
2921 * re-enable link(maybe) and non-queue interrupts, no flush.
2922 * ixgbe_poll will re-enable the queue interrupts
2923 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002924 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2925 ixgbe_irq_enable(adapter, false, false);
2926
Auke Kok9a799d72007-09-15 14:07:45 -07002927 return IRQ_HANDLED;
2928}
2929
2930/**
2931 * ixgbe_request_irq - initialize interrupts
2932 * @adapter: board private structure
2933 *
2934 * Attempts to configure interrupts using the best available
2935 * capabilities of the hardware and kernel.
2936 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002937static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002938{
2939 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002940 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002941
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002942 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002943 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002944 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002945 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002946 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002947 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002948 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002949 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002950
Alexander Duyckde88eee2012-02-08 07:49:59 +00002951 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002952 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002953
Auke Kok9a799d72007-09-15 14:07:45 -07002954 return err;
2955}
2956
2957static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2958{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002959 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002960
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002961 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002962 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002963 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002964 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002965
2966 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2967 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2968 struct msix_entry *entry = &adapter->msix_entries[vector];
2969
2970 /* free only the irqs that were actually requested */
2971 if (!q_vector->rx.ring && !q_vector->tx.ring)
2972 continue;
2973
2974 /* clear the affinity_mask in the IRQ descriptor */
2975 irq_set_affinity_hint(entry->vector, NULL);
2976
2977 free_irq(entry->vector, q_vector);
2978 }
2979
2980 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002981}
2982
2983/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002984 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2985 * @adapter: board private structure
2986 **/
2987static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2988{
Alexander Duyckbd508172010-11-16 19:27:03 -08002989 switch (adapter->hw.mac.type) {
2990 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002991 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002992 break;
2993 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002994 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002995 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2996 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002997 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002998 break;
2999 default:
3000 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003001 }
3002 IXGBE_WRITE_FLUSH(&adapter->hw);
3003 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003004 int vector;
3005
3006 for (vector = 0; vector < adapter->num_q_vectors; vector++)
3007 synchronize_irq(adapter->msix_entries[vector].vector);
3008
3009 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003010 } else {
3011 synchronize_irq(adapter->pdev->irq);
3012 }
3013}
3014
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00003015/**
Auke Kok9a799d72007-09-15 14:07:45 -07003016 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
3017 *
3018 **/
3019static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
3020{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00003021 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07003022
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00003023 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07003024
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003025 ixgbe_set_ivar(adapter, 0, 0, 0);
3026 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003027
Emil Tantilov396e7992010-07-01 20:05:12 +00003028 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07003029}
3030
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003031/**
3032 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
3033 * @adapter: board private structure
3034 * @ring: structure containing ring specific data
3035 *
3036 * Configure the Tx descriptor ring after a reset.
3037 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00003038void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
3039 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003040{
3041 struct ixgbe_hw *hw = &adapter->hw;
3042 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003043 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003044 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003045 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003046
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003047 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003048 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003049 IXGBE_WRITE_FLUSH(hw);
3050
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003051 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00003052 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003053 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
3054 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
3055 ring->count * sizeof(union ixgbe_adv_tx_desc));
3056 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
3057 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003058 ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003059
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003060 /*
3061 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00003062 * higher than 1 when:
3063 * - ITR is 0 as it could cause false TX hangs
3064 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003065 *
3066 * In order to avoid issues WTHRESH + PTHRESH should always be equal
3067 * to or less than the number of on chip descriptors, which is
3068 * currently 40.
3069 */
Emil Tantilov67da0972013-01-25 06:19:20 +00003070#if IS_ENABLED(CONFIG_BQL)
3071 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3072#else
Alexander Duycke954b372012-02-08 07:49:38 +00003073 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00003074#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003075 txdctl |= (1 << 16); /* WTHRESH = 1 */
3076 else
3077 txdctl |= (8 << 16); /* WTHRESH = 8 */
3078
Alexander Duycke954b372012-02-08 07:49:38 +00003079 /*
3080 * Setting PTHRESH to 32 both improves performance
3081 * and avoids a TX hang with DFP enabled
3082 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00003083 txdctl |= (1 << 8) | /* HTHRESH = 1 */
3084 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003085
3086 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00003087 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08003088 ring->atr_sample_rate = adapter->atr_sample_rate;
3089 ring->atr_count = 0;
3090 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
3091 } else {
3092 ring->atr_sample_rate = 0;
3093 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003094
Alexander Duyckfd786b72013-01-12 06:33:31 +00003095 /* initialize XPS */
3096 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
3097 struct ixgbe_q_vector *q_vector = ring->q_vector;
3098
3099 if (q_vector)
John Fastabend2a47fa42013-11-06 09:54:52 -08003100 netif_set_xps_queue(ring->netdev,
Alexander Duyckfd786b72013-01-12 06:33:31 +00003101 &q_vector->affinity_mask,
3102 ring->queue_index);
3103 }
3104
John Fastabendc84d3242010-11-16 19:27:12 -08003105 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
3106
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003107 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003108 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
3109
3110 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3111 if (hw->mac.type == ixgbe_mac_82598EB &&
3112 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3113 return;
3114
3115 /* poll to verify queue is enabled */
3116 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003117 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003118 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
3119 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
3120 if (!wait_loop)
3121 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003122}
3123
Alexander Duyck120ff942010-08-19 13:34:50 +00003124static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
3125{
3126 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003127 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003128 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00003129
3130 if (hw->mac.type == ixgbe_mac_82598EB)
3131 return;
3132
3133 /* disable the arbiter while setting MTQC */
3134 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
3135 rttdcs |= IXGBE_RTTDCS_ARBDIS;
3136 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3137
3138 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003139 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3140 mtqc = IXGBE_MTQC_VT_ENA;
3141 if (tcs > 4)
3142 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3143 else if (tcs > 1)
3144 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3145 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3146 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003147 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003148 mtqc |= IXGBE_MTQC_64VF;
3149 } else {
3150 if (tcs > 4)
3151 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
3152 else if (tcs > 1)
3153 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3154 else
3155 mtqc = IXGBE_MTQC_64Q_1PB;
3156 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00003157
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003158 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003159
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003160 /* Enable Security TX Buffer IFG for multiple pb */
3161 if (tcs) {
3162 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
3163 sectx |= IXGBE_SECTX_DCB;
3164 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00003165 }
3166
3167 /* re-enable the arbiter */
3168 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
3169 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
3170}
3171
Auke Kok9a799d72007-09-15 14:07:45 -07003172/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07003173 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07003174 * @adapter: board private structure
3175 *
3176 * Configure the Tx unit of the MAC after a reset.
3177 **/
3178static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
3179{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003180 struct ixgbe_hw *hw = &adapter->hw;
3181 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003182 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003183
Alexander Duyck2f1860b2010-08-19 13:39:43 +00003184 ixgbe_setup_mtqc(adapter);
3185
3186 if (hw->mac.type != ixgbe_mac_82598EB) {
3187 /* DMATXCTL.EN must be before Tx queues are enabled */
3188 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
3189 dmatxctl |= IXGBE_DMATXCTL_TE;
3190 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
3191 }
3192
Auke Kok9a799d72007-09-15 14:07:45 -07003193 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00003194 for (i = 0; i < adapter->num_tx_queues; i++)
3195 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003196}
3197
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00003198static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
3199 struct ixgbe_ring *ring)
3200{
3201 struct ixgbe_hw *hw = &adapter->hw;
3202 u8 reg_idx = ring->reg_idx;
3203 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3204
3205 srrctl |= IXGBE_SRRCTL_DROP_EN;
3206
3207 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3208}
3209
3210static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
3211 struct ixgbe_ring *ring)
3212{
3213 struct ixgbe_hw *hw = &adapter->hw;
3214 u8 reg_idx = ring->reg_idx;
3215 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
3216
3217 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
3218
3219 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3220}
3221
3222#ifdef CONFIG_IXGBE_DCB
3223void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3224#else
3225static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
3226#endif
3227{
3228 int i;
3229 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3230
3231 if (adapter->ixgbe_ieee_pfc)
3232 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3233
3234 /*
3235 * We should set the drop enable bit if:
3236 * SR-IOV is enabled
3237 * or
3238 * Number of Rx queues > 1 and flow control is disabled
3239 *
3240 * This allows us to avoid head of line blocking for security
3241 * and performance reasons.
3242 */
3243 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3244 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3245 for (i = 0; i < adapter->num_rx_queues; i++)
3246 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3247 } else {
3248 for (i = 0; i < adapter->num_rx_queues; i++)
3249 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3250 }
3251}
3252
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003253#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003254
Yi Zoua6616b42009-08-06 13:05:23 +00003255static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003256 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003257{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003258 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003259 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003260 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003261
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003262 if (hw->mac.type == ixgbe_mac_82598EB) {
3263 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3264
3265 /*
3266 * if VMDq is not active we must program one srrctl register
3267 * per RSS queue since we have enabled RDRXCTL.MVMEN
3268 */
3269 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003270 }
3271
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003272 /* configure header buffer length, needed for RSC */
3273 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003274
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003275 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003276 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003277
3278 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003279 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003280
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003281 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003282}
3283
Alexander Duyck05abb122010-08-19 13:35:41 +00003284static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003285{
Alexander Duyck05abb122010-08-19 13:35:41 +00003286 struct ixgbe_hw *hw = &adapter->hw;
3287 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003288 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3289 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003290 u32 mrqc = 0, reta = 0;
3291 u32 rxcsum;
3292 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003293 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003294
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003295 /*
3296 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3297 * make full use of any rings they may have. We will use the
3298 * PSRTYPE register to control how many rings we use within the PF.
3299 */
3300 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3301 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003302
Alexander Duyck05abb122010-08-19 13:35:41 +00003303 /* Fill out hash function seeds */
3304 for (i = 0; i < 10; i++)
3305 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003306
Alexander Duyck05abb122010-08-19 13:35:41 +00003307 /* Fill out redirection table */
3308 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003309 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003310 j = 0;
3311 /* reta = 4-byte sliding window of
3312 * 0x00..(indices-1)(indices-1)00..etc. */
3313 reta = (reta << 8) | (j * 0x11);
3314 if ((i & 3) == 3)
3315 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3316 }
3317
3318 /* Disable indicating checksum in descriptor, enables RSS hash */
3319 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3320 rxcsum |= IXGBE_RXCSUM_PCSD;
3321 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3322
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003323 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003324 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003325 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003326 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003327 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003328
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003329 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3330 if (tcs > 4)
3331 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3332 else if (tcs > 1)
3333 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3334 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3335 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3336 else
3337 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3338 } else {
3339 if (tcs > 4)
3340 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3341 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003342 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3343 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003344 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003345 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003346 }
3347
Alexander Duyck05abb122010-08-19 13:35:41 +00003348 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003349 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3350 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3351 IXGBE_MRQC_RSS_FIELD_IPV6 |
3352 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003353
Alexander Duyckef6afc02012-02-08 07:51:53 +00003354 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3355 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3356 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3357 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3358
Alexander Duyck05abb122010-08-19 13:35:41 +00003359 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003360}
3361
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003362/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003363 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3364 * @adapter: address of board private structure
3365 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003366 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003367static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003368 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003369{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003370 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003371 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003372 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003373
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003374 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003375 return;
3376
Alexander Duyck73670962010-08-19 13:38:34 +00003377 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003378 rscctrl |= IXGBE_RSCCTL_RSCEN;
3379 /*
3380 * we must limit the number of descriptors so that the
3381 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003382 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003383 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003384 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003385 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003386}
3387
Alexander Duyck9e10e042010-08-19 13:40:06 +00003388#define IXGBE_MAX_RX_DESC_POLL 10
3389static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3390 struct ixgbe_ring *ring)
3391{
3392 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003393 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3394 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003395 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003396
Mark Rustadb0483c82014-01-14 18:53:17 -08003397 if (ixgbe_removed(hw->hw_addr))
3398 return;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003399 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3400 if (hw->mac.type == ixgbe_mac_82598EB &&
3401 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3402 return;
3403
3404 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003405 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003406 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3407 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3408
3409 if (!wait_loop) {
3410 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3411 "the polling period\n", reg_idx);
3412 }
3413}
3414
Yi Zou2d39d572011-01-06 14:29:56 +00003415void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3416 struct ixgbe_ring *ring)
3417{
3418 struct ixgbe_hw *hw = &adapter->hw;
3419 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3420 u32 rxdctl;
3421 u8 reg_idx = ring->reg_idx;
3422
Mark Rustadb0483c82014-01-14 18:53:17 -08003423 if (ixgbe_removed(hw->hw_addr))
3424 return;
Yi Zou2d39d572011-01-06 14:29:56 +00003425 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3426 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3427
3428 /* write value back with RXDCTL.ENABLE bit cleared */
3429 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3430
3431 if (hw->mac.type == ixgbe_mac_82598EB &&
3432 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3433 return;
3434
3435 /* the hardware may take up to 100us to really disable the rx queue */
3436 do {
3437 udelay(10);
3438 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3439 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3440
3441 if (!wait_loop) {
3442 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3443 "the polling period\n", reg_idx);
3444 }
3445}
3446
Alexander Duyck84418e32010-08-19 13:40:54 +00003447void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3448 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003449{
3450 struct ixgbe_hw *hw = &adapter->hw;
3451 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003452 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003453 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003454
Alexander Duyck9e10e042010-08-19 13:40:06 +00003455 /* disable queue to avoid issues while updating state */
3456 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003457 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003458
Alexander Duyckacd37172010-08-19 13:36:05 +00003459 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3460 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3461 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3462 ring->count * sizeof(union ixgbe_adv_rx_desc));
3463 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3464 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Mark Rustad2a1a0912014-01-14 18:53:15 -08003465 ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003466
3467 ixgbe_configure_srrctl(adapter, ring);
3468 ixgbe_configure_rscctl(adapter, ring);
3469
3470 if (hw->mac.type == ixgbe_mac_82598EB) {
3471 /*
3472 * enable cache line friendly hardware writes:
3473 * PTHRESH=32 descriptors (half the internal cache),
3474 * this also removes ugly rx_no_buffer_count increment
3475 * HTHRESH=4 descriptors (to minimize latency on fetch)
3476 * WTHRESH=8 burst writeback up to two cache lines
3477 */
3478 rxdctl &= ~0x3FFFFF;
3479 rxdctl |= 0x080420;
3480 }
3481
3482 /* enable receive descriptor ring */
3483 rxdctl |= IXGBE_RXDCTL_ENABLE;
3484 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3485
3486 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003487 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003488}
3489
Alexander Duyck48654522010-08-19 13:36:27 +00003490static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3491{
3492 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003493 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend2a47fa42013-11-06 09:54:52 -08003494 u16 pool;
Alexander Duyck48654522010-08-19 13:36:27 +00003495
3496 /* PSRTYPE must be initialized in non 82598 adapters */
3497 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003498 IXGBE_PSRTYPE_UDPHDR |
3499 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003500 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003501 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003502
3503 if (hw->mac.type == ixgbe_mac_82598EB)
3504 return;
3505
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003506 if (rss_i > 3)
3507 psrtype |= 2 << 29;
3508 else if (rss_i > 1)
3509 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003510
John Fastabend2a47fa42013-11-06 09:54:52 -08003511 for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
3512 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
Alexander Duyck48654522010-08-19 13:36:27 +00003513}
3514
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003515static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3516{
3517 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003518 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003519 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003520 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003521
3522 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3523 return;
3524
3525 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003526 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3527 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003528 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003529 vmdctl |= IXGBE_VT_CTL_REPLEN;
3530 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003531
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003532 vf_shift = VMDQ_P(0) % 32;
3533 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003534
3535 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003536 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3537 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3538 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3539 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003540 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3541 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003542
3543 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003544 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003545
3546 /*
3547 * Set up VF register offsets for selected VT Mode,
3548 * i.e. 32 or 64 VFs for SR-IOV
3549 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003550 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3551 case IXGBE_82599_VMDQ_8Q_MASK:
3552 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3553 break;
3554 case IXGBE_82599_VMDQ_4Q_MASK:
3555 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3556 break;
3557 default:
3558 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3559 break;
3560 }
3561
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003562 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3563
Alexander Duyck435b19f2012-05-18 06:34:08 +00003564
Greg Rosea985b6c32010-11-18 03:02:52 +00003565 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003566 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003567 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003568 /* For VFs that have spoof checking turned off */
3569 for (i = 0; i < adapter->num_vfs; i++) {
3570 if (!adapter->vfinfo[i].spoofchk_enabled)
3571 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3572 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003573}
3574
Alexander Duyck477de6e2010-08-19 13:38:11 +00003575static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003576{
Auke Kok9a799d72007-09-15 14:07:45 -07003577 struct ixgbe_hw *hw = &adapter->hw;
3578 struct net_device *netdev = adapter->netdev;
3579 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003580 struct ixgbe_ring *rx_ring;
3581 int i;
3582 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003583
Alexander Duyck477de6e2010-08-19 13:38:11 +00003584#ifdef IXGBE_FCOE
3585 /* adjust max frame to be able to do baby jumbo for FCoE */
3586 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3587 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3588 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3589
3590#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003591
3592 /* adjust max frame to be at least the size of a standard frame */
3593 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3594 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3595
Alexander Duyck477de6e2010-08-19 13:38:11 +00003596 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3597 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3598 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3599 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3600
3601 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003602 }
3603
Auke Kok9a799d72007-09-15 14:07:45 -07003604 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003605 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3606 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003607 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3608
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003609 /*
3610 * Setup the HW Rx Head and Tail Descriptor Pointers and
3611 * the Base and Length of the Rx Descriptor Ring
3612 */
Auke Kok9a799d72007-09-15 14:07:45 -07003613 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003614 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003615 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3616 set_ring_rsc_enabled(rx_ring);
3617 else
3618 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003619 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003620}
3621
Alexander Duyck73670962010-08-19 13:38:34 +00003622static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3623{
3624 struct ixgbe_hw *hw = &adapter->hw;
3625 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3626
3627 switch (hw->mac.type) {
3628 case ixgbe_mac_82598EB:
3629 /*
3630 * For VMDq support of different descriptor types or
3631 * buffer sizes through the use of multiple SRRCTL
3632 * registers, RDRXCTL.MVMEN must be set to 1
3633 *
3634 * also, the manual doesn't mention it clearly but DCA hints
3635 * will only use queue 0's tags unless this bit is set. Side
3636 * effects of setting this bit are only that SRRCTL must be
3637 * fully programmed [0..15]
3638 */
3639 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3640 break;
3641 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003642 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003643 /* Disable RSC for ACK packets */
3644 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3645 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3646 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3647 /* hardware requires some bits to be set by default */
3648 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3649 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3650 break;
3651 default:
3652 /* We should do nothing since we don't know this hardware */
3653 return;
3654 }
3655
3656 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3657}
3658
Alexander Duyck477de6e2010-08-19 13:38:11 +00003659/**
3660 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3661 * @adapter: board private structure
3662 *
3663 * Configure the Rx unit of the MAC after a reset.
3664 **/
3665static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3666{
3667 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003668 int i;
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003669 u32 rxctrl, rfctl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003670
3671 /* disable receives while setting up the descriptors */
3672 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3673 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3674
3675 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003676 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003677
Jacob Keller6dcc28b2013-07-17 02:53:23 +00003678 /* RSC Setup */
3679 rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
3680 rfctl &= ~IXGBE_RFCTL_RSC_DIS;
3681 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
3682 rfctl |= IXGBE_RFCTL_RSC_DIS;
3683 IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);
3684
Alexander Duyck9e10e042010-08-19 13:40:06 +00003685 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003686 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003687
Alexander Duyck477de6e2010-08-19 13:38:11 +00003688 /* set_rx_buffer_len must be called before ring initialization */
3689 ixgbe_set_rx_buffer_len(adapter);
3690
3691 /*
3692 * Setup the HW Rx Head and Tail Descriptor Pointers and
3693 * the Base and Length of the Rx Descriptor Ring
3694 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003695 for (i = 0; i < adapter->num_rx_queues; i++)
3696 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003697
Alexander Duyck9e10e042010-08-19 13:40:06 +00003698 /* disable drop enable for 82598 parts */
3699 if (hw->mac.type == ixgbe_mac_82598EB)
3700 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3701
3702 /* enable all receives */
3703 rxctrl |= IXGBE_RXCTRL_RXEN;
3704 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003705}
3706
Patrick McHardy80d5c362013-04-19 02:04:28 +00003707static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
3708 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003709{
3710 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003711 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003712
3713 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003714 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003715 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003716
3717 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003718}
3719
Patrick McHardy80d5c362013-04-19 02:04:28 +00003720static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
3721 __be16 proto, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003722{
3723 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003724 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003725
Auke Kok9a799d72007-09-15 14:07:45 -07003726 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003727 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003728 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003729
3730 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003731}
3732
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003733/**
3734 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3735 * @adapter: driver data
3736 */
3737static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3738{
3739 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003740 u32 vlnctrl;
3741
3742 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3743 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3744 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3745}
3746
3747/**
3748 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3749 * @adapter: driver data
3750 */
3751static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3752{
3753 struct ixgbe_hw *hw = &adapter->hw;
3754 u32 vlnctrl;
3755
3756 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3757 vlnctrl |= IXGBE_VLNCTRL_VFE;
3758 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3759 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3760}
3761
3762/**
3763 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3764 * @adapter: driver data
3765 */
3766static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3767{
3768 struct ixgbe_hw *hw = &adapter->hw;
3769 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003770 int i, j;
3771
3772 switch (hw->mac.type) {
3773 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003774 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3775 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003776 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3777 break;
3778 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003779 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003780 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003781 struct ixgbe_ring *ring = adapter->rx_ring[i];
3782
3783 if (ring->l2_accel_priv)
3784 continue;
3785 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003786 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3787 vlnctrl &= ~IXGBE_RXDCTL_VME;
3788 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3789 }
3790 break;
3791 default:
3792 break;
3793 }
3794}
3795
3796/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003797 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003798 * @adapter: driver data
3799 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003800static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003801{
3802 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003803 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003804 int i, j;
3805
3806 switch (hw->mac.type) {
3807 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003808 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3809 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003810 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3811 break;
3812 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003813 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003814 for (i = 0; i < adapter->num_rx_queues; i++) {
John Fastabend2a47fa42013-11-06 09:54:52 -08003815 struct ixgbe_ring *ring = adapter->rx_ring[i];
3816
3817 if (ring->l2_accel_priv)
3818 continue;
3819 j = ring->reg_idx;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003820 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3821 vlnctrl |= IXGBE_RXDCTL_VME;
3822 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3823 }
3824 break;
3825 default:
3826 break;
3827 }
3828}
3829
Auke Kok9a799d72007-09-15 14:07:45 -07003830static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3831{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003832 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003833
Patrick McHardy80d5c362013-04-19 02:04:28 +00003834 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003835
3836 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00003837 ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003838}
3839
3840/**
Alexander Duyck28500622010-06-15 09:25:48 +00003841 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3842 * @netdev: network interface device structure
3843 *
3844 * Writes unicast address list to the RAR table.
3845 * Returns: -ENOMEM on failure/insufficient address space
3846 * 0 on no addresses written
3847 * X on writing X addresses to the RAR table
3848 **/
3849static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3850{
3851 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3852 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003853 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003854 int count = 0;
3855
John Fastabend2a47fa42013-11-06 09:54:52 -08003856 /* In SR-IOV/VMDQ modes significantly less RAR entries are available */
John Fastabend95447462012-05-31 12:42:26 +00003857 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3858 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3859
Alexander Duyck28500622010-06-15 09:25:48 +00003860 /* return ENOMEM indicating insufficient memory for addresses */
3861 if (netdev_uc_count(netdev) > rar_entries)
3862 return -ENOMEM;
3863
John Fastabend95447462012-05-31 12:42:26 +00003864 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003865 struct netdev_hw_addr *ha;
3866 /* return error if we do not support writing to RAR table */
3867 if (!hw->mac.ops.set_rar)
3868 return -ENOMEM;
3869
3870 netdev_for_each_uc_addr(ha, netdev) {
3871 if (!rar_entries)
3872 break;
3873 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003874 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003875 count++;
3876 }
3877 }
3878 /* write the addresses in reverse order to avoid write combining */
3879 for (; rar_entries > 0 ; rar_entries--)
3880 hw->mac.ops.clear_rar(hw, rar_entries);
3881
3882 return count;
3883}
3884
3885/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003886 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003887 * @netdev: network interface device structure
3888 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003889 * The set_rx_method entry point is called whenever the unicast/multicast
3890 * address list or the network interface flags are updated. This routine is
3891 * responsible for configuring the hardware for proper unicast, multicast and
3892 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003893 **/
Greg Rose7f870472010-01-09 02:25:29 +00003894void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003895{
3896 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3897 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003898 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3899 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003900
3901 /* Check for Promiscuous and All Multicast modes */
3902
3903 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3904
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003905 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003906 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003907 fctrl |= IXGBE_FCTRL_BAM;
3908 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3909 fctrl |= IXGBE_FCTRL_PMCF;
3910
Alexander Duyck28500622010-06-15 09:25:48 +00003911 /* clear the bits we are changing the status of */
3912 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3913
Auke Kok9a799d72007-09-15 14:07:45 -07003914 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003915 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003916 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003917 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Greg Rose670224f2013-02-22 02:14:39 +00003918 /* Only disable hardware filter vlans in promiscuous mode
3919 * if SR-IOV and VMDQ are disabled - otherwise ensure
3920 * that hardware VLAN filters remain enabled.
3921 */
3922 if (!(adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
3923 IXGBE_FLAG_SRIOV_ENABLED)))
3924 ixgbe_vlan_filter_disable(adapter);
3925 else
3926 ixgbe_vlan_filter_enable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003927 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003928 if (netdev->flags & IFF_ALLMULTI) {
3929 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003930 vmolr |= IXGBE_VMOLR_MPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003931 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003932 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003933 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003934 }
3935
3936 /*
3937 * Write addresses to available RAR registers, if there is not
3938 * sufficient space to store all the addresses then enable
3939 * unicast promiscuous mode
3940 */
3941 count = ixgbe_write_uc_addr_list(netdev);
3942 if (count < 0) {
3943 fctrl |= IXGBE_FCTRL_UPE;
3944 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003945 }
3946
Emil Tantilovcf789592013-10-26 08:13:20 +00003947 /* Write addresses to the MTA, if the attempt fails
3948 * then we should just turn on promiscuous mode so
3949 * that we can at least receive multicast traffic
3950 */
3951 hw->mac.ops.update_mc_addr_list(hw, netdev);
3952 vmolr |= IXGBE_VMOLR_ROMPE;
3953
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003954 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003955 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003956
3957 if (hw->mac.type != ixgbe_mac_82598EB) {
3958 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003959 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3960 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003961 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003962 }
3963
Ben Greear3f2d1c02012-03-08 08:28:41 +00003964 /* This is useful for sniffing bad packets. */
3965 if (adapter->netdev->features & NETIF_F_RXALL) {
3966 /* UPE and MPE will be handled by normal PROMISC logic
3967 * in e1000e_set_rx_mode */
3968 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3969 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3970 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3971
3972 fctrl &= ~(IXGBE_FCTRL_DPF);
3973 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3974 }
3975
Auke Kok9a799d72007-09-15 14:07:45 -07003976 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003977
Patrick McHardyf6469682013-04-19 02:04:27 +00003978 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003979 ixgbe_vlan_strip_enable(adapter);
3980 else
3981 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003982}
3983
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003984static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3985{
3986 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003987
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003988 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
3989 ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003990 napi_enable(&adapter->q_vector[q_idx]->napi);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003991 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003992}
3993
3994static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3995{
3996 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003997
Eliezer Tamir5a85e732013-06-10 11:40:20 +03003998 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003999 napi_disable(&adapter->q_vector[q_idx]->napi);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004000 while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004001 pr_info("QV %d locked\n", q_idx);
Jacob Keller27d9ce42013-09-21 05:05:44 +00004002 usleep_range(1000, 20000);
Eliezer Tamir5a85e732013-06-10 11:40:20 +03004003 }
4004 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004005}
4006
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004007#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004008/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08004009 * ixgbe_configure_dcb - Configure DCB hardware
4010 * @adapter: ixgbe adapter struct
4011 *
4012 * This is called by the driver on open to configure the DCB hardware.
4013 * This is also called by the gennetlink interface when reconfiguring
4014 * the DCB state.
4015 */
4016static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
4017{
4018 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00004019 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004020
Alexander Duyck67ebd792010-08-19 13:34:04 +00004021 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
4022 if (hw->mac.type == ixgbe_mac_82598EB)
4023 netif_set_gso_max_size(adapter->netdev, 65536);
4024 return;
4025 }
4026
4027 if (hw->mac.type == ixgbe_mac_82598EB)
4028 netif_set_gso_max_size(adapter->netdev, 32768);
4029
John Fastabendb1208182011-10-15 05:00:10 +00004030#ifdef IXGBE_FCOE
4031 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
4032 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4033#endif
4034
Alexander Duyck01fa7d92010-11-16 19:26:53 -08004035 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00004036 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00004037 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4038 DCB_TX_CONFIG);
4039 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
4040 DCB_RX_CONFIG);
4041 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00004042 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
4043 ixgbe_dcb_hw_ets(&adapter->hw,
4044 adapter->ixgbe_ieee_ets,
4045 max_frame);
4046 ixgbe_dcb_hw_pfc_config(&adapter->hw,
4047 adapter->ixgbe_ieee_pfc->pfc_en,
4048 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00004049 }
John Fastabend8187cd42011-02-23 05:58:08 +00004050
4051 /* Enable RSS Hash per TC */
4052 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00004053 u32 msb = 0;
4054 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004055
Alexander Duyckd411a932012-06-30 00:14:01 +00004056 while (rss_i) {
4057 msb++;
4058 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00004059 }
Alexander Duyckd411a932012-06-30 00:14:01 +00004060
Alexander Duyck4ae63732012-06-22 06:46:33 +00004061 /* write msb to all 8 TCs in one write */
4062 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00004063 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004064}
John Fastabend9da712d2011-08-23 03:14:22 +00004065#endif
4066
4067/* Additional bittime to account for IXGBE framing */
4068#define IXGBE_ETH_FRAMING 20
4069
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004070/**
John Fastabend9da712d2011-08-23 03:14:22 +00004071 * ixgbe_hpbthresh - calculate high water mark for flow control
4072 *
4073 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004074 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004075 */
4076static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
4077{
4078 struct ixgbe_hw *hw = &adapter->hw;
4079 struct net_device *dev = adapter->netdev;
4080 int link, tc, kb, marker;
4081 u32 dv_id, rx_pba;
4082
4083 /* Calculate max LAN frame size */
4084 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
4085
4086#ifdef IXGBE_FCOE
4087 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00004088 if ((dev->features & NETIF_F_FCOE_MTU) &&
4089 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
4090 (pb == ixgbe_fcoe_get_tc(adapter)))
4091 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004092
4093#endif
John Fastabend9da712d2011-08-23 03:14:22 +00004094 /* Calculate delay value for device */
4095 switch (hw->mac.type) {
4096 case ixgbe_mac_X540:
4097 dv_id = IXGBE_DV_X540(link, tc);
4098 break;
4099 default:
4100 dv_id = IXGBE_DV(link, tc);
4101 break;
4102 }
4103
4104 /* Loopback switch introduces additional latency */
4105 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4106 dv_id += IXGBE_B2BT(tc);
4107
4108 /* Delay value is calculated in bit times convert to KB */
4109 kb = IXGBE_BT2KB(dv_id);
4110 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
4111
4112 marker = rx_pba - kb;
4113
4114 /* It is possible that the packet buffer is not large enough
4115 * to provide required headroom. In this case throw an error
4116 * to user and a do the best we can.
4117 */
4118 if (marker < 0) {
4119 e_warn(drv, "Packet Buffer(%i) can not provide enough"
4120 "headroom to support flow control."
4121 "Decrease MTU or number of traffic classes\n", pb);
4122 marker = tc + 1;
4123 }
4124
4125 return marker;
4126}
4127
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004128/**
John Fastabend9da712d2011-08-23 03:14:22 +00004129 * ixgbe_lpbthresh - calculate low water mark for for flow control
4130 *
4131 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00004132 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00004133 */
4134static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
4135{
4136 struct ixgbe_hw *hw = &adapter->hw;
4137 struct net_device *dev = adapter->netdev;
4138 int tc;
4139 u32 dv_id;
4140
4141 /* Calculate max LAN frame size */
4142 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
4143
4144 /* Calculate delay value for device */
4145 switch (hw->mac.type) {
4146 case ixgbe_mac_X540:
4147 dv_id = IXGBE_LOW_DV_X540(tc);
4148 break;
4149 default:
4150 dv_id = IXGBE_LOW_DV(tc);
4151 break;
4152 }
4153
4154 /* Delay value is calculated in bit times convert to KB */
4155 return IXGBE_BT2KB(dv_id);
4156}
4157
4158/*
4159 * ixgbe_pbthresh_setup - calculate and setup high low water marks
4160 */
4161static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
4162{
4163 struct ixgbe_hw *hw = &adapter->hw;
4164 int num_tc = netdev_get_num_tc(adapter->netdev);
4165 int i;
4166
4167 if (!num_tc)
4168 num_tc = 1;
4169
4170 hw->fc.low_water = ixgbe_lpbthresh(adapter);
4171
4172 for (i = 0; i < num_tc; i++) {
4173 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4174
4175 /* Low water marks must not be larger than high water marks */
4176 if (hw->fc.low_water > hw->fc.high_water[i])
4177 hw->fc.low_water = 0;
4178 }
4179}
John Fastabend80605c652011-05-02 12:34:10 +00004180
4181static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
4182{
John Fastabend80605c652011-05-02 12:34:10 +00004183 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00004184 int hdrm;
4185 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00004186
4187 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4188 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00004189 hdrm = 32 << adapter->fdir_pballoc;
4190 else
4191 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00004192
Alexander Duyckf7e10272011-07-21 00:40:35 +00004193 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00004194 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00004195}
4196
Alexander Duycke4911d52011-05-11 07:18:52 +00004197static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
4198{
4199 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08004200 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004201 struct ixgbe_fdir_filter *filter;
4202
4203 spin_lock(&adapter->fdir_perfect_lock);
4204
4205 if (!hlist_empty(&adapter->fdir_filter_list))
4206 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
4207
Sasha Levinb67bfe02013-02-27 17:06:00 -08004208 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004209 &adapter->fdir_filter_list, fdir_node) {
4210 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00004211 &filter->filter,
4212 filter->sw_idx,
4213 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
4214 IXGBE_FDIR_DROP_QUEUE :
4215 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00004216 }
4217
4218 spin_unlock(&adapter->fdir_perfect_lock);
4219}
4220
John Fastabend2a47fa42013-11-06 09:54:52 -08004221static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
4222 struct ixgbe_adapter *adapter)
4223{
4224 struct ixgbe_hw *hw = &adapter->hw;
4225 u32 vmolr;
4226
4227 /* No unicast promiscuous support for VMDQ devices. */
4228 vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
4229 vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);
4230
4231 /* clear the affected bit */
4232 vmolr &= ~IXGBE_VMOLR_MPE;
4233
4234 if (dev->flags & IFF_ALLMULTI) {
4235 vmolr |= IXGBE_VMOLR_MPE;
4236 } else {
4237 vmolr |= IXGBE_VMOLR_ROMPE;
4238 hw->mac.ops.update_mc_addr_list(hw, dev);
4239 }
4240 ixgbe_write_uc_addr_list(adapter->netdev);
4241 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
4242}
4243
4244static void ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
4245 u8 *addr, u16 pool)
4246{
4247 struct ixgbe_hw *hw = &adapter->hw;
4248 unsigned int entry;
4249
4250 entry = hw->mac.num_rar_entries - pool;
4251 hw->mac.ops.set_rar(hw, entry, addr, VMDQ_P(pool), IXGBE_RAH_AV);
4252}
4253
4254static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
4255{
4256 struct ixgbe_adapter *adapter = vadapter->real_adapter;
John Fastabend219354d2013-11-08 00:50:32 -08004257 int rss_i = adapter->num_rx_queues_per_pool;
John Fastabend2a47fa42013-11-06 09:54:52 -08004258 struct ixgbe_hw *hw = &adapter->hw;
4259 u16 pool = vadapter->pool;
4260 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4261 IXGBE_PSRTYPE_UDPHDR |
4262 IXGBE_PSRTYPE_IPV4HDR |
4263 IXGBE_PSRTYPE_L2HDR |
4264 IXGBE_PSRTYPE_IPV6HDR;
4265
4266 if (hw->mac.type == ixgbe_mac_82598EB)
4267 return;
4268
4269 if (rss_i > 3)
4270 psrtype |= 2 << 29;
4271 else if (rss_i > 1)
4272 psrtype |= 1 << 29;
4273
4274 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4275}
4276
4277/**
4278 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
4279 * @rx_ring: ring to free buffers from
4280 **/
4281static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4282{
4283 struct device *dev = rx_ring->dev;
4284 unsigned long size;
4285 u16 i;
4286
4287 /* ring already cleared, nothing to do */
4288 if (!rx_ring->rx_buffer_info)
4289 return;
4290
4291 /* Free all the Rx ring sk_buffs */
4292 for (i = 0; i < rx_ring->count; i++) {
4293 struct ixgbe_rx_buffer *rx_buffer;
4294
4295 rx_buffer = &rx_ring->rx_buffer_info[i];
4296 if (rx_buffer->skb) {
4297 struct sk_buff *skb = rx_buffer->skb;
4298 if (IXGBE_CB(skb)->page_released) {
4299 dma_unmap_page(dev,
4300 IXGBE_CB(skb)->dma,
4301 ixgbe_rx_bufsz(rx_ring),
4302 DMA_FROM_DEVICE);
4303 IXGBE_CB(skb)->page_released = false;
4304 }
4305 dev_kfree_skb(skb);
4306 }
4307 rx_buffer->skb = NULL;
4308 if (rx_buffer->dma)
4309 dma_unmap_page(dev, rx_buffer->dma,
4310 ixgbe_rx_pg_size(rx_ring),
4311 DMA_FROM_DEVICE);
4312 rx_buffer->dma = 0;
4313 if (rx_buffer->page)
4314 __free_pages(rx_buffer->page,
4315 ixgbe_rx_pg_order(rx_ring));
4316 rx_buffer->page = NULL;
4317 }
4318
4319 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4320 memset(rx_ring->rx_buffer_info, 0, size);
4321
4322 /* Zero out the descriptor ring */
4323 memset(rx_ring->desc, 0, rx_ring->size);
4324
4325 rx_ring->next_to_alloc = 0;
4326 rx_ring->next_to_clean = 0;
4327 rx_ring->next_to_use = 0;
4328}
4329
4330static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
4331 struct ixgbe_ring *rx_ring)
4332{
4333 struct ixgbe_adapter *adapter = vadapter->real_adapter;
4334 int index = rx_ring->queue_index + vadapter->rx_base_queue;
4335
4336 /* shutdown specific queue receive and wait for dma to settle */
4337 ixgbe_disable_rx_queue(adapter, rx_ring);
4338 usleep_range(10000, 20000);
4339 ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
4340 ixgbe_clean_rx_ring(rx_ring);
4341 rx_ring->l2_accel_priv = NULL;
4342}
4343
John Fastabendae72c8d2013-11-09 07:11:26 +00004344static int ixgbe_fwd_ring_down(struct net_device *vdev,
4345 struct ixgbe_fwd_adapter *accel)
John Fastabend2a47fa42013-11-06 09:54:52 -08004346{
4347 struct ixgbe_adapter *adapter = accel->real_adapter;
4348 unsigned int rxbase = accel->rx_base_queue;
4349 unsigned int txbase = accel->tx_base_queue;
4350 int i;
4351
4352 netif_tx_stop_all_queues(vdev);
4353
4354 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4355 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4356 adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
4357 }
4358
4359 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4360 adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
4361 adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
4362 }
4363
4364
4365 return 0;
4366}
4367
4368static int ixgbe_fwd_ring_up(struct net_device *vdev,
4369 struct ixgbe_fwd_adapter *accel)
4370{
4371 struct ixgbe_adapter *adapter = accel->real_adapter;
4372 unsigned int rxbase, txbase, queues;
4373 int i, baseq, err = 0;
4374
4375 if (!test_bit(accel->pool, &adapter->fwd_bitmask))
4376 return 0;
4377
4378 baseq = accel->pool * adapter->num_rx_queues_per_pool;
4379 netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
4380 accel->pool, adapter->num_rx_pools,
4381 baseq, baseq + adapter->num_rx_queues_per_pool,
4382 adapter->fwd_bitmask);
4383
4384 accel->netdev = vdev;
4385 accel->rx_base_queue = rxbase = baseq;
4386 accel->tx_base_queue = txbase = baseq;
4387
4388 for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
4389 ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
4390
4391 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4392 adapter->rx_ring[rxbase + i]->netdev = vdev;
4393 adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
4394 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
4395 }
4396
4397 for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
4398 adapter->tx_ring[txbase + i]->netdev = vdev;
4399 adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
4400 }
4401
4402 queues = min_t(unsigned int,
4403 adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
4404 err = netif_set_real_num_tx_queues(vdev, queues);
4405 if (err)
4406 goto fwd_queue_err;
4407
John Fastabend2a47fa42013-11-06 09:54:52 -08004408 err = netif_set_real_num_rx_queues(vdev, queues);
4409 if (err)
4410 goto fwd_queue_err;
4411
4412 if (is_valid_ether_addr(vdev->dev_addr))
4413 ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);
4414
4415 ixgbe_fwd_psrtype(accel);
4416 ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
4417 return err;
4418fwd_queue_err:
4419 ixgbe_fwd_ring_down(vdev, accel);
4420 return err;
4421}
4422
4423static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
4424{
4425 struct net_device *upper;
4426 struct list_head *iter;
4427 int err;
4428
4429 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4430 if (netif_is_macvlan(upper)) {
4431 struct macvlan_dev *dfwd = netdev_priv(upper);
4432 struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
4433
4434 if (dfwd->fwd_priv) {
4435 err = ixgbe_fwd_ring_up(upper, vadapter);
4436 if (err)
4437 continue;
4438 }
4439 }
4440 }
4441}
4442
Auke Kok9a799d72007-09-15 14:07:45 -07004443static void ixgbe_configure(struct ixgbe_adapter *adapter)
4444{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004445 struct ixgbe_hw *hw = &adapter->hw;
4446
John Fastabend80605c652011-05-02 12:34:10 +00004447 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004448#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00004449 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004450#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00004451 /*
4452 * We must restore virtualization before VLANs or else
4453 * the VLVF registers will not be populated
4454 */
4455 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004456
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004457 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00004458 ixgbe_restore_vlan(adapter);
4459
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004460 switch (hw->mac.type) {
4461 case ixgbe_mac_82599EB:
4462 case ixgbe_mac_X540:
4463 hw->mac.ops.disable_rx_buff(hw);
4464 break;
4465 default:
4466 break;
4467 }
4468
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004469 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004470 ixgbe_init_fdir_signature_82599(&adapter->hw,
4471 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00004472 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
4473 ixgbe_init_fdir_perfect_82599(&adapter->hw,
4474 adapter->fdir_pballoc);
4475 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004476 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00004477
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00004478 switch (hw->mac.type) {
4479 case ixgbe_mac_82599EB:
4480 case ixgbe_mac_X540:
4481 hw->mac.ops.enable_rx_buff(hw);
4482 break;
4483 default:
4484 break;
4485 }
4486
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004487#ifdef IXGBE_FCOE
4488 /* configure FCoE L2 filters, redirection table, and Rx control */
4489 ixgbe_configure_fcoe(adapter);
4490
4491#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004492 ixgbe_configure_tx(adapter);
4493 ixgbe_configure_rx(adapter);
John Fastabend2a47fa42013-11-06 09:54:52 -08004494 ixgbe_configure_dfwd(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004495}
4496
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004497static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4498{
4499 switch (hw->phy.type) {
4500 case ixgbe_phy_sfp_avago:
4501 case ixgbe_phy_sfp_ftl:
4502 case ixgbe_phy_sfp_intel:
4503 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004504 case ixgbe_phy_sfp_passive_tyco:
4505 case ixgbe_phy_sfp_passive_unknown:
4506 case ixgbe_phy_sfp_active_unknown:
4507 case ixgbe_phy_sfp_ftl_active:
Emil Tantilov987e1d52013-08-14 07:12:27 +00004508 case ixgbe_phy_qsfp_passive_unknown:
4509 case ixgbe_phy_qsfp_active_unknown:
4510 case ixgbe_phy_qsfp_intel:
4511 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004512 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004513 case ixgbe_phy_nl:
4514 if (hw->mac.type == ixgbe_mac_82598EB)
4515 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004516 default:
4517 return false;
4518 }
4519}
4520
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004521/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004522 * ixgbe_sfp_link_config - set up SFP+ link
4523 * @adapter: pointer to private adapter struct
4524 **/
4525static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4526{
Alexander Duyck70864002011-04-27 09:13:56 +00004527 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004528 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004529 * is that an SFP was inserted/removed after the reset
4530 * but before SFP detection was enabled. As such the best
4531 * solution is to just start searching as soon as we start
4532 */
4533 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4534 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004535
Alexander Duyck70864002011-04-27 09:13:56 +00004536 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004537}
4538
4539/**
4540 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004541 * @hw: pointer to private hardware struct
4542 *
4543 * Returns 0 on success, negative on failure
4544 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004545static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004546{
Josh Hay3d292262012-12-15 03:28:19 +00004547 u32 speed;
4548 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004549 u32 ret = IXGBE_ERR_LINK_SETUP;
4550
4551 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004552 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004553
4554 if (ret)
4555 goto link_cfg_out;
4556
Josh Hay3d292262012-12-15 03:28:19 +00004557 speed = hw->phy.autoneg_advertised;
4558 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4559 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4560 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004561 if (ret)
4562 goto link_cfg_out;
4563
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004564 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004565 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004566link_cfg_out:
4567 return ret;
4568}
4569
Alexander Duycka34bcff2010-08-19 13:39:20 +00004570static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004571{
Auke Kok9a799d72007-09-15 14:07:45 -07004572 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004573 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004574
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004575 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004576 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4577 IXGBE_GPIE_OCD;
4578 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004579 /*
4580 * use EIAM to auto-mask when MSI-X interrupt is asserted
4581 * this saves a register write for every interrupt
4582 */
4583 switch (hw->mac.type) {
4584 case ixgbe_mac_82598EB:
4585 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4586 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004587 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004588 case ixgbe_mac_X540:
4589 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004590 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4591 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4592 break;
4593 }
4594 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004595 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4596 * specifically only auto mask tx and rx interrupts */
4597 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004598 }
4599
Alexander Duycka34bcff2010-08-19 13:39:20 +00004600 /* XXX: to interrupt immediately for EICS writes, enable this */
4601 /* gpie |= IXGBE_GPIE_EIMEN; */
4602
4603 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4604 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004605
4606 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4607 case IXGBE_82599_VMDQ_8Q_MASK:
4608 gpie |= IXGBE_GPIE_VTMODE_16;
4609 break;
4610 case IXGBE_82599_VMDQ_4Q_MASK:
4611 gpie |= IXGBE_GPIE_VTMODE_32;
4612 break;
4613 default:
4614 gpie |= IXGBE_GPIE_VTMODE_64;
4615 break;
4616 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004617 }
4618
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004619 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004620 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4621 switch (adapter->hw.mac.type) {
4622 case ixgbe_mac_82599EB:
4623 gpie |= IXGBE_SDP0_GPIEN;
4624 break;
4625 case ixgbe_mac_X540:
4626 gpie |= IXGBE_EIMS_TS;
4627 break;
4628 default:
4629 break;
4630 }
4631 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004632
Alexander Duycka34bcff2010-08-19 13:39:20 +00004633 /* Enable fan failure interrupt */
4634 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004635 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004636
Don Skidmore2698b202011-04-13 07:01:52 +00004637 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004638 gpie |= IXGBE_SDP1_GPIEN;
4639 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004640 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004641
4642 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4643}
4644
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004645static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004646{
4647 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004648 struct net_device *upper;
4649 struct list_head *iter;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004650 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004651 u32 ctrl_ext;
4652
4653 ixgbe_get_hw_control(adapter);
4654 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004655
Auke Kok9a799d72007-09-15 14:07:45 -07004656 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4657 ixgbe_configure_msix(adapter);
4658 else
4659 ixgbe_configure_msi_and_legacy(adapter);
4660
Emil Tantilovec74a472012-09-20 03:33:56 +00004661 /* enable the optics for 82599 SFP+ fiber */
4662 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004663 hw->mac.ops.enable_tx_laser(hw);
4664
Mark Rustadc3049c82014-01-14 18:53:12 -08004665 smp_mb__before_clear_bit();
Auke Kok9a799d72007-09-15 14:07:45 -07004666 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004667 ixgbe_napi_enable_all(adapter);
4668
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004669 if (ixgbe_is_sfp(hw)) {
4670 ixgbe_sfp_link_config(adapter);
4671 } else {
4672 err = ixgbe_non_sfp_link_config(hw);
4673 if (err)
4674 e_err(probe, "link_config FAILED %d\n", err);
4675 }
4676
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004677 /* clear any pending interrupts, may auto mask */
4678 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004679 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004680
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004681 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004682 * If this adapter has a fan, check to see if we had a failure
4683 * before we enabled the interrupt.
4684 */
4685 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4686 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4687 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004688 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004689 }
4690
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004691 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004692 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004693
John Fastabend2a47fa42013-11-06 09:54:52 -08004694 /* enable any upper devices */
4695 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4696 if (netif_is_macvlan(upper)) {
4697 struct macvlan_dev *vlan = netdev_priv(upper);
4698
4699 if (vlan->fwd_priv)
4700 netif_tx_start_all_queues(upper);
4701 }
4702 }
4703
Auke Kok9a799d72007-09-15 14:07:45 -07004704 /* bring the link up in the watchdog, this could race with our first
4705 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004706 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4707 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004708 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004709
4710 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4711 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4712 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4713 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004714}
4715
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004716void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4717{
4718 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004719 /* put off any impending NetWatchDogTimeout */
4720 adapter->netdev->trans_start = jiffies;
4721
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004722 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004723 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004724 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004725 /*
4726 * If SR-IOV enabled then wait a bit before bringing the adapter
4727 * back up to give the VFs time to respond to the reset. The
4728 * two second wait is based upon the watchdog timer cycle in
4729 * the VF driver.
4730 */
4731 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4732 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004733 ixgbe_up(adapter);
4734 clear_bit(__IXGBE_RESETTING, &adapter->state);
4735}
4736
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004737void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004738{
4739 /* hardware has been reset, we need to reload some things */
4740 ixgbe_configure(adapter);
4741
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004742 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004743}
4744
4745void ixgbe_reset(struct ixgbe_adapter *adapter)
4746{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004747 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004748 int err;
4749
Mark Rustadb0483c82014-01-14 18:53:17 -08004750 if (ixgbe_removed(hw->hw_addr))
4751 return;
Alexander Duyck70864002011-04-27 09:13:56 +00004752 /* lock SFP init bit to prevent race conditions with the watchdog */
4753 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4754 usleep_range(1000, 2000);
4755
4756 /* clear all SFP and link config related flags while holding SFP_INIT */
4757 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4758 IXGBE_FLAG2_SFP_NEEDS_RESET);
4759 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4760
Don Skidmore8ca783a2009-05-26 20:40:47 -07004761 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004762 switch (err) {
4763 case 0:
4764 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004765 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004766 break;
4767 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004768 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004769 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004770 case IXGBE_ERR_EEPROM_VERSION:
4771 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004772 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004773 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004774 "your hardware. If you are experiencing problems "
4775 "please contact your Intel or hardware "
4776 "representative who provided you with this "
4777 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004778 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004779 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004780 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004781 }
Auke Kok9a799d72007-09-15 14:07:45 -07004782
Alexander Duyck70864002011-04-27 09:13:56 +00004783 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4784
Auke Kok9a799d72007-09-15 14:07:45 -07004785 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004786 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004787
4788 /* update SAN MAC vmdq pool selection */
4789 if (hw->mac.san_mac_rar_index)
4790 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004791
Jacob Keller8fecf672013-06-21 08:14:32 +00004792 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00004793 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004794}
4795
Auke Kok9a799d72007-09-15 14:07:45 -07004796/**
Auke Kok9a799d72007-09-15 14:07:45 -07004797 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004798 * @tx_ring: ring to be cleaned
4799 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004800static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004801{
4802 struct ixgbe_tx_buffer *tx_buffer_info;
4803 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004804 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004805
Alexander Duyck84418e32010-08-19 13:40:54 +00004806 /* ring already cleared, nothing to do */
4807 if (!tx_ring->tx_buffer_info)
4808 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004809
Alexander Duyck84418e32010-08-19 13:40:54 +00004810 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004811 for (i = 0; i < tx_ring->count; i++) {
4812 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004813 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004814 }
4815
John Fastabenddad8a3b2012-04-23 12:22:39 +00004816 netdev_tx_reset_queue(txring_txq(tx_ring));
4817
Auke Kok9a799d72007-09-15 14:07:45 -07004818 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4819 memset(tx_ring->tx_buffer_info, 0, size);
4820
4821 /* Zero out the descriptor ring */
4822 memset(tx_ring->desc, 0, tx_ring->size);
4823
4824 tx_ring->next_to_use = 0;
4825 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004826}
4827
4828/**
Auke Kok9a799d72007-09-15 14:07:45 -07004829 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4830 * @adapter: board private structure
4831 **/
4832static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4833{
4834 int i;
4835
4836 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004837 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004838}
4839
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004840/**
4841 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4842 * @adapter: board private structure
4843 **/
4844static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4845{
4846 int i;
4847
4848 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004849 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004850}
4851
Alexander Duycke4911d52011-05-11 07:18:52 +00004852static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4853{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004854 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004855 struct ixgbe_fdir_filter *filter;
4856
4857 spin_lock(&adapter->fdir_perfect_lock);
4858
Sasha Levinb67bfe02013-02-27 17:06:00 -08004859 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004860 &adapter->fdir_filter_list, fdir_node) {
4861 hlist_del(&filter->fdir_node);
4862 kfree(filter);
4863 }
4864 adapter->fdir_filter_count = 0;
4865
4866 spin_unlock(&adapter->fdir_perfect_lock);
4867}
4868
Auke Kok9a799d72007-09-15 14:07:45 -07004869void ixgbe_down(struct ixgbe_adapter *adapter)
4870{
4871 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004872 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08004873 struct net_device *upper;
4874 struct list_head *iter;
Auke Kok9a799d72007-09-15 14:07:45 -07004875 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004876 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004877
4878 /* signal that we are down to the interrupt handler */
Mark Rustadc3049c82014-01-14 18:53:12 -08004879 if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
4880 return; /* do nothing if already down */
Auke Kok9a799d72007-09-15 14:07:45 -07004881
4882 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004883 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4884 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004885
Yi Zou2d39d572011-01-06 14:29:56 +00004886 /* disable all enabled rx queues */
4887 for (i = 0; i < adapter->num_rx_queues; i++)
4888 /* this call also flushes the previous write */
4889 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4890
Don Skidmore032b4322011-03-18 09:32:53 +00004891 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004892
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004893 netif_tx_stop_all_queues(netdev);
4894
Alexander Duyck70864002011-04-27 09:13:56 +00004895 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004896 netif_carrier_off(netdev);
4897 netif_tx_disable(netdev);
4898
John Fastabend2a47fa42013-11-06 09:54:52 -08004899 /* disable any upper devices */
4900 netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
4901 if (netif_is_macvlan(upper)) {
4902 struct macvlan_dev *vlan = netdev_priv(upper);
4903
4904 if (vlan->fwd_priv) {
4905 netif_tx_stop_all_queues(upper);
4906 netif_carrier_off(upper);
4907 netif_tx_disable(upper);
4908 }
4909 }
4910 }
4911
John Fastabendc0dfb902010-04-27 02:13:39 +00004912 ixgbe_irq_disable(adapter);
4913
4914 ixgbe_napi_disable_all(adapter);
4915
Alexander Duyckd034acf2011-04-27 09:25:34 +00004916 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4917 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004918 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4919
4920 del_timer_sync(&adapter->service_timer);
4921
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004922 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004923 /* Clear EITR Select mapping */
4924 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4925
4926 /* Mark all the VFs as inactive */
4927 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004928 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004929
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004930 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004931 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004932
Auke Kok9a799d72007-09-15 14:07:45 -07004933 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004934 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004935 }
4936
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004937 /* disable transmits in the hardware now that interrupts are off */
4938 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004939 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004940 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004941 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004942
4943 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004944 switch (hw->mac.type) {
4945 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004946 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004947 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004948 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4949 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004950 break;
4951 default:
4952 break;
4953 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004954
Paul Larson6f4a0e42008-06-24 17:00:56 -07004955 if (!pci_channel_offline(adapter->pdev))
4956 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004957
Emil Tantilovec74a472012-09-20 03:33:56 +00004958 /* power down the optics for 82599 SFP+ fiber */
4959 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004960 hw->mac.ops.disable_tx_laser(hw);
4961
Auke Kok9a799d72007-09-15 14:07:45 -07004962 ixgbe_clean_all_tx_rings(adapter);
4963 ixgbe_clean_all_rx_rings(adapter);
4964
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004965#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004966 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004967 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004968#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004969}
4970
Auke Kok9a799d72007-09-15 14:07:45 -07004971/**
Auke Kok9a799d72007-09-15 14:07:45 -07004972 * ixgbe_tx_timeout - Respond to a Tx Hang
4973 * @netdev: network interface device structure
4974 **/
4975static void ixgbe_tx_timeout(struct net_device *netdev)
4976{
4977 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4978
4979 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004980 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004981}
4982
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004983/**
Auke Kok9a799d72007-09-15 14:07:45 -07004984 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4985 * @adapter: board private structure to initialize
4986 *
4987 * ixgbe_sw_init initializes the Adapter private data structure.
4988 * Fields are initialized based on PCI device information and
4989 * OS network device settings (MTU size).
4990 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004991static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004992{
4993 struct ixgbe_hw *hw = &adapter->hw;
4994 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004995 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004996 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004997#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004998 int j;
4999 struct tc_configuration *tc;
5000#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005001
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005002 /* PCI config space info */
5003
5004 hw->vendor_id = pdev->vendor;
5005 hw->device_id = pdev->device;
5006 hw->revision_id = pdev->revision;
5007 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5008 hw->subsystem_device_id = pdev->subsystem_device;
5009
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005010 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00005011 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00005012 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005013 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5014 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005015 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
5016 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00005017 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
5018 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005019 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
5020#ifdef CONFIG_IXGBE_DCA
5021 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
5022#endif
5023#ifdef IXGBE_FCOE
5024 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5025 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5026#ifdef CONFIG_IXGBE_DCB
5027 /* Default traffic class to use for FCoE */
5028 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
5029#endif /* CONFIG_IXGBE_DCB */
5030#endif /* IXGBE_FCOE */
5031
5032 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08005033 switch (hw->mac.type) {
5034 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005035 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
5036 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
5037
Don Skidmorebf069c92009-05-07 10:39:54 +00005038 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5039 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005040
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005041 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00005042 adapter->ring_feature[RING_F_FDIR].limit = 0;
5043 adapter->atr_sample_rate = 0;
5044 adapter->fdir_pballoc = 0;
5045#ifdef IXGBE_FCOE
5046 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
5047 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5048#ifdef CONFIG_IXGBE_DCB
5049 adapter->fcoe.up = 0;
5050#endif /* IXGBE_DCB */
5051#endif /* IXGBE_FCOE */
5052 break;
5053 case ixgbe_mac_82599EB:
5054 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5055 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005056 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005057 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00005058 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
5059 if (fwsm & IXGBE_FWSM_TS_ENABLED)
5060 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08005061 break;
5062 default:
5063 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005064 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005065
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005066#ifdef IXGBE_FCOE
5067 /* FCoE support exists, always init the FCoE lock */
5068 spin_lock_init(&adapter->fcoe.lock);
5069
5070#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00005071 /* n-tuple support exists, always init our spinlock */
5072 spin_lock_init(&adapter->fdir_perfect_lock);
5073
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005074#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00005075 switch (hw->mac.type) {
5076 case ixgbe_mac_X540:
5077 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
5078 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
5079 break;
5080 default:
5081 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
5082 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
5083 break;
5084 }
5085
Alexander Duyck2f90b862008-11-20 20:52:10 -08005086 /* Configure DCB traffic classes */
5087 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5088 tc = &adapter->dcb_cfg.tc_config[j];
5089 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5090 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5091 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5092 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5093 tc->dcb_pfc = pfc_disabled;
5094 }
John Fastabend4de2a022011-09-27 03:52:01 +00005095
5096 /* Initialize default user to priority mapping, UPx->TC0 */
5097 tc = &adapter->dcb_cfg.tc_config[0];
5098 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
5099 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
5100
Alexander Duyck2f90b862008-11-20 20:52:10 -08005101 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5102 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005103 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005104 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005105 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00005106 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
5107 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08005108
5109#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005110
5111 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005112 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005113 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00005114 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005115 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5116 hw->fc.send_xon = true;
Don Skidmore73d80953d2013-07-31 02:19:24 +00005117 hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07005118
Alexander Duyck99d74482012-05-09 08:09:25 +00005119#ifdef CONFIG_PCI_IOV
Jacob Keller170e8542013-11-09 04:52:32 -08005120 if (max_vfs > 0)
5121 e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");
Alexander Duyck99d74482012-05-09 08:09:25 +00005122
Jacob Keller170e8542013-11-09 04:52:32 -08005123 /* assign number of SR-IOV VFs */
5124 if (hw->mac.type != ixgbe_mac_82598EB) {
ethan.zhaodcc23e32014-01-16 19:41:04 -08005125 if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
Jacob Keller170e8542013-11-09 04:52:32 -08005126 adapter->num_vfs = 0;
5127 e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
5128 } else {
5129 adapter->num_vfs = max_vfs;
5130 }
5131 }
5132#endif /* CONFIG_PCI_IOV */
5133
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005134 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005135 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005136 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005137
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005138 /* set default ring sizes */
5139 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5140 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5141
Alexander Duyckbd198052011-06-11 01:45:08 +00005142 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00005143 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00005144
Auke Kok9a799d72007-09-15 14:07:45 -07005145 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005146 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005147 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005148 return -EIO;
5149 }
5150
John Fastabend2a47fa42013-11-06 09:54:52 -08005151 /* PF holds first pool slot */
5152 set_bit(0, &adapter->fwd_bitmask);
Auke Kok9a799d72007-09-15 14:07:45 -07005153 set_bit(__IXGBE_DOWN, &adapter->state);
5154
5155 return 0;
5156}
5157
5158/**
5159 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005160 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005161 *
5162 * Return 0 on success, negative on failure
5163 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005164int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005165{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005166 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005167 int orig_node = dev_to_node(dev);
5168 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07005169 int size;
5170
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005171 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005172
5173 if (tx_ring->q_vector)
5174 numa_node = tx_ring->q_vector->numa_node;
5175
5176 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005177 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005178 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005179 if (!tx_ring->tx_buffer_info)
5180 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005181
John Stultz827da442013-10-07 15:51:58 -07005182 u64_stats_init(&tx_ring->syncp);
5183
Auke Kok9a799d72007-09-15 14:07:45 -07005184 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005185 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005186 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005187
Alexander Duyckde88eee2012-02-08 07:49:59 +00005188 set_dev_node(dev, numa_node);
5189 tx_ring->desc = dma_alloc_coherent(dev,
5190 tx_ring->size,
5191 &tx_ring->dma,
5192 GFP_KERNEL);
5193 set_dev_node(dev, orig_node);
5194 if (!tx_ring->desc)
5195 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5196 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005197 if (!tx_ring->desc)
5198 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005199
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005200 tx_ring->next_to_use = 0;
5201 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005202 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005203
5204err:
5205 vfree(tx_ring->tx_buffer_info);
5206 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005207 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005208 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005209}
5210
5211/**
Alexander Duyck69888672008-09-11 20:05:39 -07005212 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5213 * @adapter: board private structure
5214 *
5215 * If this function returns with an error, then it's possible one or
5216 * more of the rings is populated (while the rest are not). It is the
5217 * callers duty to clean those orphaned rings.
5218 *
5219 * Return 0 on success, negative on failure
5220 **/
5221static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5222{
5223 int i, err = 0;
5224
5225 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005226 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005227 if (!err)
5228 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005229
Emil Tantilov396e7992010-07-01 20:05:12 +00005230 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005231 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07005232 }
5233
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005234 return 0;
5235err_setup_tx:
5236 /* rewind the index freeing the rings as we go */
5237 while (i--)
5238 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005239 return err;
5240}
5241
5242/**
Auke Kok9a799d72007-09-15 14:07:45 -07005243 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005244 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005245 *
5246 * Returns 0 on success, negative on failure
5247 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005248int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005249{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005250 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005251 int orig_node = dev_to_node(dev);
5252 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005253 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005254
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005255 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00005256
5257 if (rx_ring->q_vector)
5258 numa_node = rx_ring->q_vector->numa_node;
5259
5260 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005261 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005262 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005263 if (!rx_ring->rx_buffer_info)
5264 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005265
John Stultz827da442013-10-07 15:51:58 -07005266 u64_stats_init(&rx_ring->syncp);
5267
Auke Kok9a799d72007-09-15 14:07:45 -07005268 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005269 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5270 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005271
Alexander Duyckde88eee2012-02-08 07:49:59 +00005272 set_dev_node(dev, numa_node);
5273 rx_ring->desc = dma_alloc_coherent(dev,
5274 rx_ring->size,
5275 &rx_ring->dma,
5276 GFP_KERNEL);
5277 set_dev_node(dev, orig_node);
5278 if (!rx_ring->desc)
5279 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5280 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005281 if (!rx_ring->desc)
5282 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005283
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005284 rx_ring->next_to_clean = 0;
5285 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005286
5287 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005288err:
5289 vfree(rx_ring->rx_buffer_info);
5290 rx_ring->rx_buffer_info = NULL;
5291 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005292 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005293}
5294
5295/**
Alexander Duyck69888672008-09-11 20:05:39 -07005296 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5297 * @adapter: board private structure
5298 *
5299 * If this function returns with an error, then it's possible one or
5300 * more of the rings is populated (while the rest are not). It is the
5301 * callers duty to clean those orphaned rings.
5302 *
5303 * Return 0 on success, negative on failure
5304 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005305static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5306{
5307 int i, err = 0;
5308
5309 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005310 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005311 if (!err)
5312 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005313
Emil Tantilov396e7992010-07-01 20:05:12 +00005314 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005315 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07005316 }
5317
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005318#ifdef IXGBE_FCOE
5319 err = ixgbe_setup_fcoe_ddp_resources(adapter);
5320 if (!err)
5321#endif
5322 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005323err_setup_rx:
5324 /* rewind the index freeing the rings as we go */
5325 while (i--)
5326 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005327 return err;
5328}
5329
5330/**
Auke Kok9a799d72007-09-15 14:07:45 -07005331 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005332 * @tx_ring: Tx descriptor ring for a specific queue
5333 *
5334 * Free all transmit software resources
5335 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005336void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005337{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005338 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005339
5340 vfree(tx_ring->tx_buffer_info);
5341 tx_ring->tx_buffer_info = NULL;
5342
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005343 /* if not set, then don't free */
5344 if (!tx_ring->desc)
5345 return;
5346
5347 dma_free_coherent(tx_ring->dev, tx_ring->size,
5348 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005349
5350 tx_ring->desc = NULL;
5351}
5352
5353/**
5354 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5355 * @adapter: board private structure
5356 *
5357 * Free all transmit software resources
5358 **/
5359static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5360{
5361 int i;
5362
5363 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005364 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005365 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005366}
5367
5368/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005369 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005370 * @rx_ring: ring to clean the resources from
5371 *
5372 * Free all receive software resources
5373 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005374void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005375{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005376 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005377
5378 vfree(rx_ring->rx_buffer_info);
5379 rx_ring->rx_buffer_info = NULL;
5380
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005381 /* if not set, then don't free */
5382 if (!rx_ring->desc)
5383 return;
5384
5385 dma_free_coherent(rx_ring->dev, rx_ring->size,
5386 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005387
5388 rx_ring->desc = NULL;
5389}
5390
5391/**
5392 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5393 * @adapter: board private structure
5394 *
5395 * Free all receive software resources
5396 **/
5397static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5398{
5399 int i;
5400
Alexander Duyck7c8ae652012-05-05 05:32:47 +00005401#ifdef IXGBE_FCOE
5402 ixgbe_free_fcoe_ddp_resources(adapter);
5403
5404#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005405 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005406 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005407 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005408}
5409
5410/**
Auke Kok9a799d72007-09-15 14:07:45 -07005411 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5412 * @netdev: network interface device structure
5413 * @new_mtu: new value for maximum frame size
5414 *
5415 * Returns 0 on success, negative on failure
5416 **/
5417static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5418{
5419 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5420 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5421
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005422 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00005423 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5424 return -EINVAL;
5425
5426 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00005427 * For 82599EB we cannot allow legacy VFs to enable their receive
5428 * paths when MTU greater than 1500 is configured. So display a
5429 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00005430 */
5431 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
5432 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00005433 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00005434 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005435
Emil Tantilov396e7992010-07-01 20:05:12 +00005436 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00005437
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005438 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005439 netdev->mtu = new_mtu;
5440
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005441 if (netif_running(netdev))
5442 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005443
5444 return 0;
5445}
5446
5447/**
5448 * ixgbe_open - Called when a network interface is made active
5449 * @netdev: network interface device structure
5450 *
5451 * Returns 0 on success, negative value on failure
5452 *
5453 * The open entry point is called when a network interface is made
5454 * active by the system (IFF_UP). At this point all resources needed
5455 * for transmit and receive operations are allocated, the interrupt
5456 * handler is registered with the OS, the watchdog timer is started,
5457 * and the stack is notified that the interface is ready.
5458 **/
5459static int ixgbe_open(struct net_device *netdev)
5460{
5461 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend2a47fa42013-11-06 09:54:52 -08005462 int err, queues;
Auke Kok9a799d72007-09-15 14:07:45 -07005463
Auke Kok4bebfaa2008-02-11 09:26:01 -08005464 /* disallow open during test */
5465 if (test_bit(__IXGBE_TESTING, &adapter->state))
5466 return -EBUSY;
5467
Jesse Brandeburg54386462009-04-17 20:44:27 +00005468 netif_carrier_off(netdev);
5469
Auke Kok9a799d72007-09-15 14:07:45 -07005470 /* allocate transmit descriptors */
5471 err = ixgbe_setup_all_tx_resources(adapter);
5472 if (err)
5473 goto err_setup_tx;
5474
Auke Kok9a799d72007-09-15 14:07:45 -07005475 /* allocate receive descriptors */
5476 err = ixgbe_setup_all_rx_resources(adapter);
5477 if (err)
5478 goto err_setup_rx;
5479
5480 ixgbe_configure(adapter);
5481
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005482 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005483 if (err)
5484 goto err_req_irq;
5485
Alexander Duyckac802f52012-07-12 05:52:53 +00005486 /* Notify the stack of the actual queue counts. */
John Fastabend2a47fa42013-11-06 09:54:52 -08005487 if (adapter->num_rx_pools > 1)
5488 queues = adapter->num_rx_queues_per_pool;
5489 else
5490 queues = adapter->num_tx_queues;
5491
5492 err = netif_set_real_num_tx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005493 if (err)
5494 goto err_set_queues;
5495
John Fastabend2a47fa42013-11-06 09:54:52 -08005496 if (adapter->num_rx_pools > 1 &&
5497 adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
5498 queues = IXGBE_MAX_L2A_QUEUES;
5499 else
5500 queues = adapter->num_rx_queues;
5501 err = netif_set_real_num_rx_queues(netdev, queues);
Alexander Duyckac802f52012-07-12 05:52:53 +00005502 if (err)
5503 goto err_set_queues;
5504
Jacob Keller1a71ab22012-08-25 03:54:19 +00005505 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005506
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005507 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005508
5509 return 0;
5510
Alexander Duyckac802f52012-07-12 05:52:53 +00005511err_set_queues:
5512 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005513err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005514 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005515err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005516 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005517err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005518 ixgbe_reset(adapter);
5519
5520 return err;
5521}
5522
5523/**
5524 * ixgbe_close - Disables a network interface
5525 * @netdev: network interface device structure
5526 *
5527 * Returns 0, this is not allowed to fail
5528 *
5529 * The close entry point is called when an interface is de-activated
5530 * by the OS. The hardware is still under the drivers control, but
5531 * needs to be disabled. A global MAC reset is issued to stop the
5532 * hardware, and all transmit and receive resources are freed.
5533 **/
5534static int ixgbe_close(struct net_device *netdev)
5535{
5536 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005537
Jacob Keller1a71ab22012-08-25 03:54:19 +00005538 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005539
Auke Kok9a799d72007-09-15 14:07:45 -07005540 ixgbe_down(adapter);
5541 ixgbe_free_irq(adapter);
5542
Alexander Duycke4911d52011-05-11 07:18:52 +00005543 ixgbe_fdir_filter_exit(adapter);
5544
Auke Kok9a799d72007-09-15 14:07:45 -07005545 ixgbe_free_all_tx_resources(adapter);
5546 ixgbe_free_all_rx_resources(adapter);
5547
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005548 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005549
5550 return 0;
5551}
5552
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005553#ifdef CONFIG_PM
5554static int ixgbe_resume(struct pci_dev *pdev)
5555{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005556 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5557 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005558 u32 err;
5559
Mark Rustad0391bbe2014-02-28 15:48:55 -08005560 adapter->hw.hw_addr = adapter->io_addr;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005561 pci_set_power_state(pdev, PCI_D0);
5562 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005563 /*
5564 * pci_restore_state clears dev->state_saved so call
5565 * pci_save_state to restore it.
5566 */
5567 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005568
5569 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005570 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005571 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005572 return err;
5573 }
5574 pci_set_master(pdev);
5575
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005576 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005577
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005578 ixgbe_reset(adapter);
5579
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005580 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5581
Alexander Duyckac802f52012-07-12 05:52:53 +00005582 rtnl_lock();
5583 err = ixgbe_init_interrupt_scheme(adapter);
5584 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005585 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005586
5587 rtnl_unlock();
5588
5589 if (err)
5590 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005591
5592 netif_device_attach(netdev);
5593
5594 return 0;
5595}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005596#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005597
5598static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005599{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005600 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5601 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005602 struct ixgbe_hw *hw = &adapter->hw;
5603 u32 ctrl, fctrl;
5604 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005605#ifdef CONFIG_PM
5606 int retval = 0;
5607#endif
5608
5609 netif_device_detach(netdev);
5610
akepner499ab5c2013-03-13 14:54:58 +00005611 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005612 if (netif_running(netdev)) {
5613 ixgbe_down(adapter);
5614 ixgbe_free_irq(adapter);
5615 ixgbe_free_all_tx_resources(adapter);
5616 ixgbe_free_all_rx_resources(adapter);
5617 }
akepner499ab5c2013-03-13 14:54:58 +00005618 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005619
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005620 ixgbe_clear_interrupt_scheme(adapter);
5621
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005622#ifdef CONFIG_PM
5623 retval = pci_save_state(pdev);
5624 if (retval)
5625 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005626
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005627#endif
Jacob Kellerf4f10402013-06-25 07:59:23 +00005628 if (hw->mac.ops.stop_link_on_d3)
5629 hw->mac.ops.stop_link_on_d3(hw);
5630
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005631 if (wufc) {
5632 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005633
Emil Tantilovec74a472012-09-20 03:33:56 +00005634 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5635 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005636 hw->mac.ops.enable_tx_laser(hw);
5637
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005638 /* turn on all-multi mode if wake on multicast is enabled */
5639 if (wufc & IXGBE_WUFC_MC) {
5640 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5641 fctrl |= IXGBE_FCTRL_MPE;
5642 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5643 }
5644
5645 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5646 ctrl |= IXGBE_CTRL_GIO_DIS;
5647 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5648
5649 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5650 } else {
5651 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5652 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5653 }
5654
Alexander Duyckbd508172010-11-16 19:27:03 -08005655 switch (hw->mac.type) {
5656 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005657 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005658 break;
5659 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005660 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005661 pci_wake_from_d3(pdev, !!wufc);
5662 break;
5663 default:
5664 break;
5665 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005666
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005667 *enable_wake = !!wufc;
5668
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005669 ixgbe_release_hw_control(adapter);
5670
5671 pci_disable_device(pdev);
5672
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005673 return 0;
5674}
5675
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005676#ifdef CONFIG_PM
5677static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5678{
5679 int retval;
5680 bool wake;
5681
5682 retval = __ixgbe_shutdown(pdev, &wake);
5683 if (retval)
5684 return retval;
5685
5686 if (wake) {
5687 pci_prepare_to_sleep(pdev);
5688 } else {
5689 pci_wake_from_d3(pdev, false);
5690 pci_set_power_state(pdev, PCI_D3hot);
5691 }
5692
5693 return 0;
5694}
5695#endif /* CONFIG_PM */
5696
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005697static void ixgbe_shutdown(struct pci_dev *pdev)
5698{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005699 bool wake;
5700
5701 __ixgbe_shutdown(pdev, &wake);
5702
5703 if (system_state == SYSTEM_POWER_OFF) {
5704 pci_wake_from_d3(pdev, wake);
5705 pci_set_power_state(pdev, PCI_D3hot);
5706 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005707}
5708
5709/**
Auke Kok9a799d72007-09-15 14:07:45 -07005710 * ixgbe_update_stats - Update the board statistics counters.
5711 * @adapter: board private structure
5712 **/
5713void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5714{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005715 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005716 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005717 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005718 u64 total_mpc = 0;
5719 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005720 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5721 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005722 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005723
Don Skidmored08935c2010-06-11 13:20:29 +00005724 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5725 test_bit(__IXGBE_RESETTING, &adapter->state))
5726 return;
5727
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005728 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005729 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005730 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005731 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005732 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5733 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005734 }
5735 adapter->rsc_total_count = rsc_count;
5736 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005737 }
5738
Alexander Duyck5b7da512010-11-16 19:26:50 -08005739 for (i = 0; i < adapter->num_rx_queues; i++) {
5740 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5741 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5742 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5743 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005744 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005745 bytes += rx_ring->stats.bytes;
5746 packets += rx_ring->stats.packets;
5747 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005748 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005749 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5750 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005751 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005752 netdev->stats.rx_bytes = bytes;
5753 netdev->stats.rx_packets = packets;
5754
5755 bytes = 0;
5756 packets = 0;
5757 /* gather some stats to the adapter struct that are per queue */
5758 for (i = 0; i < adapter->num_tx_queues; i++) {
5759 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5760 restart_queue += tx_ring->tx_stats.restart_queue;
5761 tx_busy += tx_ring->tx_stats.tx_busy;
5762 bytes += tx_ring->stats.bytes;
5763 packets += tx_ring->stats.packets;
5764 }
5765 adapter->restart_queue = restart_queue;
5766 adapter->tx_busy = tx_busy;
5767 netdev->stats.tx_bytes = bytes;
5768 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005769
Joe Perches7ca647b2010-09-07 21:35:40 +00005770 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005771
5772 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005773 for (i = 0; i < 8; i++) {
5774 /* for packet buffers not used, the register should read 0 */
5775 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5776 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005777 hwstats->mpc[i] += mpc;
5778 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005779 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5780 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005781 switch (hw->mac.type) {
5782 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005783 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5784 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5785 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005786 hwstats->pxonrxc[i] +=
5787 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005788 break;
5789 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005790 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005791 hwstats->pxonrxc[i] +=
5792 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005793 break;
5794 default:
5795 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005796 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005797 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005798
5799 /*16 register reads */
5800 for (i = 0; i < 16; i++) {
5801 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5802 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5803 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5804 (hw->mac.type == ixgbe_mac_X540)) {
5805 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5806 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5807 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5808 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5809 }
5810 }
5811
Joe Perches7ca647b2010-09-07 21:35:40 +00005812 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005813 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005814 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005815
John Fastabendc84d3242010-11-16 19:27:12 -08005816 ixgbe_update_xoff_received(adapter);
5817
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005818 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005819 switch (hw->mac.type) {
5820 case ixgbe_mac_82598EB:
5821 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005822 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5823 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5824 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5825 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005826 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005827 /* OS2BMC stats are X540 only*/
5828 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5829 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5830 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5831 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5832 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005833 for (i = 0; i < 16; i++)
5834 adapter->hw_rx_no_dma_resources +=
5835 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005836 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005837 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005838 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005839 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005840 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005841 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005842 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005843 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5844 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005845#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005846 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5847 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5848 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5849 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5850 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5851 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005852 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005853 if (adapter->fcoe.ddp_pool) {
5854 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5855 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5856 unsigned int cpu;
5857 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005858 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005859 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5860 noddp += ddp_pool->noddp;
5861 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005862 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005863 hwstats->fcoe_noddp = noddp;
5864 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005865 }
Yi Zou6d455222009-05-13 13:12:16 +00005866#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005867 break;
5868 default:
5869 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005870 }
Auke Kok9a799d72007-09-15 14:07:45 -07005871 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005872 hwstats->bprc += bprc;
5873 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005874 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005875 hwstats->mprc -= bprc;
5876 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5877 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5878 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5879 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5880 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5881 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5882 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5883 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005884 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005885 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005886 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005887 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005888 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5889 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005890 /*
5891 * 82598 errata - tx of flow control packets is included in tx counters
5892 */
5893 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005894 hwstats->gptc -= xon_off_tot;
5895 hwstats->mptc -= xon_off_tot;
5896 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5897 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5898 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5899 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5900 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5901 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5902 hwstats->ptc64 -= xon_off_tot;
5903 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5904 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5905 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5906 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5907 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5908 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005909
5910 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005911 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005912
5913 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005914 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005915 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005916 netdev->stats.rx_length_errors = hwstats->rlec;
5917 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005918 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005919}
5920
5921/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005922 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005923 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005924 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005925static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005926{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005927 struct ixgbe_hw *hw = &adapter->hw;
5928 int i;
5929
Alexander Duyckd034acf2011-04-27 09:25:34 +00005930 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5931 return;
5932
5933 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5934
5935 /* if interface is down do nothing */
5936 if (test_bit(__IXGBE_DOWN, &adapter->state))
5937 return;
5938
5939 /* do nothing if we are not using signature filters */
5940 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5941 return;
5942
5943 adapter->fdir_overflow++;
5944
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005945 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5946 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005947 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005948 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005949 /* re-enable flow director interrupts */
5950 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005951 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005952 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005953 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005954 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005955}
5956
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005957/**
5958 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005959 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005960 *
5961 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005962 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005963 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005964 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005965 */
5966static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5967{
Auke Kok9a799d72007-09-15 14:07:45 -07005968 struct ixgbe_hw *hw = &adapter->hw;
5969 u64 eics = 0;
5970 int i;
5971
Mark Rustad09f40ae2014-01-14 18:53:11 -08005972 /* If we're down, removing or resetting, just bail */
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005973 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08005974 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005975 test_bit(__IXGBE_RESETTING, &adapter->state))
5976 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005977
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005978 /* Force detection of hung controller */
5979 if (netif_carrier_ok(adapter->netdev)) {
5980 for (i = 0; i < adapter->num_tx_queues; i++)
5981 set_check_for_tx_hang(adapter->tx_ring[i]);
5982 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005983
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005984 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005985 /*
5986 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005987 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005988 * would set *both* EIMS and EICS for any bit in EIAM
5989 */
5990 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5991 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005992 } else {
5993 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005994 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005995 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005996 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005997 eics |= ((u64)1 << i);
5998 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005999 }
6000
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006001 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00006002 ixgbe_irq_rearm_queues(adapter, eics);
6003
Alexander Duyckfe49f042009-06-04 16:00:09 +00006004}
6005
6006/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006007 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006008 * @adapter: pointer to the device adapter structure
6009 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006010 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006011static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006012{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006013 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006014 u32 link_speed = adapter->link_speed;
6015 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00006016 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006017
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006018 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6019 return;
6020
6021 if (hw->mac.ops.check_link) {
6022 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006023 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006024 /* always assume link is up, if no check link function */
6025 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
6026 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006027 }
Alexander Duyck041441d2012-04-19 17:48:48 +00006028
6029 if (adapter->ixgbe_ieee_pfc)
6030 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
6031
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006032 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00006033 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00006034 ixgbe_set_rx_drop_en(adapter);
6035 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006036
6037 if (link_up ||
6038 time_after(jiffies, (adapter->link_check_timeout +
6039 IXGBE_TRY_LINK_TIMEOUT))) {
6040 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
6041 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
6042 IXGBE_WRITE_FLUSH(hw);
6043 }
6044
6045 adapter->link_up = link_up;
6046 adapter->link_speed = link_speed;
6047}
6048
Alexander Duyck107d3012012-10-02 00:17:03 +00006049static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
6050{
6051#ifdef CONFIG_IXGBE_DCB
6052 struct net_device *netdev = adapter->netdev;
6053 struct dcb_app app = {
6054 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
6055 .protocol = 0,
6056 };
6057 u8 up = 0;
6058
6059 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
6060 up = dcb_ieee_getapp_mask(netdev, &app);
6061
6062 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
6063#endif
6064}
6065
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006066/**
6067 * ixgbe_watchdog_link_is_up - update netif_carrier status and
6068 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006069 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006070 **/
6071static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6072{
6073 struct net_device *netdev = adapter->netdev;
6074 struct ixgbe_hw *hw = &adapter->hw;
6075 u32 link_speed = adapter->link_speed;
6076 bool flow_rx, flow_tx;
6077
6078 /* only continue if link was previously down */
6079 if (netif_carrier_ok(netdev))
6080 return;
6081
6082 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6083
6084 switch (hw->mac.type) {
6085 case ixgbe_mac_82598EB: {
6086 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6087 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
6088 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6089 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
6090 }
6091 break;
6092 case ixgbe_mac_X540:
6093 case ixgbe_mac_82599EB: {
6094 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6095 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6096 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6097 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6098 }
6099 break;
6100 default:
6101 flow_tx = false;
6102 flow_rx = false;
6103 break;
6104 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006105
Jacob Keller6cb562d2012-12-05 07:24:41 +00006106 adapter->last_rx_ptp_check = jiffies;
6107
Jacob Keller8fecf672013-06-21 08:14:32 +00006108 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006109 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006110
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006111 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
6112 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
6113 "10 Gbps" :
6114 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
6115 "1 Gbps" :
6116 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6117 "100 Mbps" :
6118 "unknown speed"))),
6119 ((flow_rx && flow_tx) ? "RX/TX" :
6120 (flow_rx ? "RX" :
6121 (flow_tx ? "TX" : "None"))));
6122
6123 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006124 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006125
Alexander Duyck107d3012012-10-02 00:17:03 +00006126 /* update the default user priority for VFs */
6127 ixgbe_update_default_up(adapter);
6128
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006129 /* ping all the active vfs to let them know link has changed */
6130 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006131}
6132
6133/**
6134 * ixgbe_watchdog_link_is_down - update netif_carrier status and
6135 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006136 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006137 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00006138static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006139{
6140 struct net_device *netdev = adapter->netdev;
6141 struct ixgbe_hw *hw = &adapter->hw;
6142
6143 adapter->link_up = false;
6144 adapter->link_speed = 0;
6145
6146 /* only continue if link was up previously */
6147 if (!netif_carrier_ok(netdev))
6148 return;
6149
6150 /* poll for SFP+ cable when link is down */
6151 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
6152 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6153
Jacob Keller8fecf672013-06-21 08:14:32 +00006154 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
Jacob Keller1a71ab22012-08-25 03:54:19 +00006155 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006156
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006157 e_info(drv, "NIC Link is Down\n");
6158 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00006159
6160 /* ping all the active vfs to let them know link has changed */
6161 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006162}
6163
6164/**
6165 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006166 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006167 **/
6168static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
6169{
6170 int i;
6171 int some_tx_pending = 0;
6172
6173 if (!netif_carrier_ok(adapter->netdev)) {
6174 for (i = 0; i < adapter->num_tx_queues; i++) {
6175 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
6176 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6177 some_tx_pending = 1;
6178 break;
6179 }
6180 }
6181
6182 if (some_tx_pending) {
6183 /* We've lost link, so the controller stops DMA,
6184 * but we've got queued Tx work that's never going
6185 * to get done, so reset controller to flush Tx.
6186 * (Do the reset outside of interrupt context).
6187 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00006188 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006189 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006190 }
6191 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006192}
6193
Greg Rosea985b6c32010-11-18 03:02:52 +00006194static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6195{
6196 u32 ssvpc;
6197
Greg Rose0584d992012-08-08 00:00:58 +00006198 /* Do not perform spoof check for 82598 or if not in IOV mode */
6199 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
6200 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00006201 return;
6202
6203 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6204
6205 /*
6206 * ssvpc register is cleared on read, if zero then no
6207 * spoofed packets in the last interval.
6208 */
6209 if (!ssvpc)
6210 return;
6211
Emil Tantilovd6ea0752012-08-08 06:28:37 +00006212 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00006213}
6214
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006215/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006216 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006217 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006218 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006219static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006220{
Mark Rustad09f40ae2014-01-14 18:53:11 -08006221 /* if interface is down, removing or resetting, do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00006222 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006223 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Emil Tantilov7edebf92011-08-27 07:18:37 +00006224 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006225 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006226
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006227 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006228
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006229 if (adapter->link_up)
6230 ixgbe_watchdog_link_is_up(adapter);
6231 else
6232 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006233
Greg Rosea985b6c32010-11-18 03:02:52 +00006234 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006235 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006236
6237 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006238}
6239
Alexander Duyck70864002011-04-27 09:13:56 +00006240/**
6241 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006242 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006243 **/
6244static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6245{
6246 struct ixgbe_hw *hw = &adapter->hw;
6247 s32 err;
6248
6249 /* not searching for SFP so there is nothing to do here */
6250 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
6251 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6252 return;
6253
6254 /* someone else is in init, wait until next service event */
6255 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6256 return;
6257
6258 err = hw->phy.ops.identify_sfp(hw);
6259 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6260 goto sfp_out;
6261
6262 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
6263 /* If no cable is present, then we need to reset
6264 * the next time we find a good cable. */
6265 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6266 }
6267
6268 /* exit on error */
6269 if (err)
6270 goto sfp_out;
6271
6272 /* exit if reset not needed */
6273 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
6274 goto sfp_out;
6275
6276 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6277
6278 /*
6279 * A module may be identified correctly, but the EEPROM may not have
6280 * support for that module. setup_sfp() will fail in that case, so
6281 * we should not allow that module to load.
6282 */
6283 if (hw->mac.type == ixgbe_mac_82598EB)
6284 err = hw->phy.ops.reset(hw);
6285 else
6286 err = hw->mac.ops.setup_sfp(hw);
6287
6288 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
6289 goto sfp_out;
6290
6291 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
6292 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
6293
6294sfp_out:
6295 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6296
6297 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
6298 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
6299 e_dev_err("failed to initialize because an unsupported "
6300 "SFP+ module type was detected.\n");
6301 e_dev_err("Reload the driver after installing a "
6302 "supported module.\n");
6303 unregister_netdev(adapter->netdev);
6304 }
6305}
6306
6307/**
6308 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006309 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00006310 **/
6311static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
6312{
6313 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00006314 u32 speed;
6315 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00006316
6317 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
6318 return;
6319
6320 /* someone else is in init, wait until next service event */
6321 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
6322 return;
6323
6324 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
6325
Josh Hay3d292262012-12-15 03:28:19 +00006326 speed = hw->phy.autoneg_advertised;
Emil Tantiloved33ff62013-08-30 07:55:24 +00006327 if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
Josh Hay3d292262012-12-15 03:28:19 +00006328 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Emil Tantiloved33ff62013-08-30 07:55:24 +00006329
6330 /* setup the highest link when no autoneg */
6331 if (!autoneg) {
6332 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
6333 speed = IXGBE_LINK_SPEED_10GB_FULL;
6334 }
6335 }
6336
Alexander Duyck70864002011-04-27 09:13:56 +00006337 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00006338 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00006339
6340 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6341 adapter->link_check_timeout = jiffies;
6342 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
6343}
6344
Greg Rose83c61fa2011-09-07 05:59:35 +00006345#ifdef CONFIG_PCI_IOV
6346static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
6347{
6348 int vf;
6349 struct ixgbe_hw *hw = &adapter->hw;
6350 struct net_device *netdev = adapter->netdev;
6351 u32 gpc;
6352 u32 ciaa, ciad;
6353
6354 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
6355 if (gpc) /* If incrementing then no need for the check below */
6356 return;
6357 /*
6358 * Check to see if a bad DMA write target from an errant or
6359 * malicious VF has caused a PCIe error. If so then we can
6360 * issue a VFLR to the offending VF(s) and then resume without
6361 * requesting a full slot reset.
6362 */
6363
6364 for (vf = 0; vf < adapter->num_vfs; vf++) {
6365 ciaa = (vf << 16) | 0x80000000;
6366 /* 32 bit read so align, we really want status at offset 6 */
6367 ciaa |= PCI_COMMAND;
6368 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6369 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
6370 ciaa &= 0x7FFFFFFF;
6371 /* disable debug mode asap after reading data */
6372 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6373 /* Get the upper 16 bits which will be the PCI status reg */
6374 ciad >>= 16;
6375 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
6376 netdev_err(netdev, "VF %d Hung DMA\n", vf);
6377 /* Issue VFLR */
6378 ciaa = (vf << 16) | 0x80000000;
6379 ciaa |= 0xA8;
6380 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6381 ciad = 0x00008000; /* VFLR */
6382 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
6383 ciaa &= 0x7FFFFFFF;
6384 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
6385 }
6386 }
6387}
6388
6389#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006390/**
6391 * ixgbe_service_timer - Timer Call-back
6392 * @data: pointer to adapter cast into an unsigned long
6393 **/
6394static void ixgbe_service_timer(unsigned long data)
6395{
6396 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
6397 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00006398 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00006399
6400 /* poll faster when waiting for link */
6401 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
6402 next_event_offset = HZ / 10;
6403 else
6404 next_event_offset = HZ * 2;
6405
Greg Rose83c61fa2011-09-07 05:59:35 +00006406#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00006407 /*
6408 * don't bother with SR-IOV VF DMA hang check if there are
6409 * no VFs or the link is down
6410 */
6411 if (!adapter->num_vfs ||
6412 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
6413 goto normal_timer_service;
6414
6415 /* If we have VFs allocated then we must check for DMA hangs */
6416 ixgbe_check_for_bad_vf(adapter);
6417 next_event_offset = HZ / 50;
6418 adapter->timer_event_accumulator++;
6419
6420 if (adapter->timer_event_accumulator >= 100)
6421 adapter->timer_event_accumulator = 0;
6422 else
6423 ready = false;
6424
6425normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00006426#endif
Alexander Duyck70864002011-04-27 09:13:56 +00006427 /* Reset the timer */
6428 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
6429
Greg Rose83c61fa2011-09-07 05:59:35 +00006430 if (ready)
6431 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006432}
6433
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006434static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
6435{
6436 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
6437 return;
6438
6439 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
6440
Mark Rustad09f40ae2014-01-14 18:53:11 -08006441 /* If we're already down, removing or resetting, just bail */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006442 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
Mark Rustad09f40ae2014-01-14 18:53:11 -08006443 test_bit(__IXGBE_REMOVING, &adapter->state) ||
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006444 test_bit(__IXGBE_RESETTING, &adapter->state))
6445 return;
6446
6447 ixgbe_dump(adapter);
6448 netdev_err(adapter->netdev, "Reset adapter\n");
6449 adapter->tx_timeout_count++;
6450
John Fastabend8f4c5c92014-01-16 02:30:05 -08006451 rtnl_lock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006452 ixgbe_reinit_locked(adapter);
John Fastabend8f4c5c92014-01-16 02:30:05 -08006453 rtnl_unlock();
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006454}
6455
Alexander Duyck70864002011-04-27 09:13:56 +00006456/**
6457 * ixgbe_service_task - manages and runs subtasks
6458 * @work: pointer to work_struct containing our data
6459 **/
6460static void ixgbe_service_task(struct work_struct *work)
6461{
6462 struct ixgbe_adapter *adapter = container_of(work,
6463 struct ixgbe_adapter,
6464 service_task);
Mark Rustadb0483c82014-01-14 18:53:17 -08006465 if (ixgbe_removed(adapter->hw.hw_addr)) {
6466 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
6467 rtnl_lock();
6468 ixgbe_down(adapter);
6469 rtnl_unlock();
6470 }
6471 ixgbe_service_event_complete(adapter);
6472 return;
6473 }
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006474 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006475 ixgbe_sfp_detection_subtask(adapter);
6476 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006477 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006478 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006479 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006480 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00006481
Jacob Keller8fecf672013-06-21 08:14:32 +00006482 if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
Jacob Keller891dc082012-12-05 07:24:46 +00006483 ixgbe_ptp_overflow_check(adapter);
6484 ixgbe_ptp_rx_hang(adapter);
6485 }
Alexander Duyck70864002011-04-27 09:13:56 +00006486
6487 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006488}
6489
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006490static int ixgbe_tso(struct ixgbe_ring *tx_ring,
6491 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006492 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00006493{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006494 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006495 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006496 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006497
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00006498 if (skb->ip_summed != CHECKSUM_PARTIAL)
6499 return 0;
6500
Alexander Duyck897ab152011-05-27 05:31:47 +00006501 if (!skb_is_gso(skb))
6502 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006503
Alexander Duyck897ab152011-05-27 05:31:47 +00006504 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006505 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006506 if (err)
6507 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006508 }
6509
Alexander Duyck897ab152011-05-27 05:31:47 +00006510 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6511 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6512
Alexander Duyck244e27a2012-02-08 07:51:11 +00006513 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006514 struct iphdr *iph = ip_hdr(skb);
6515 iph->tot_len = 0;
6516 iph->check = 0;
6517 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6518 iph->daddr, 0,
6519 IPPROTO_TCP,
6520 0);
6521 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006522 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6523 IXGBE_TX_FLAGS_CSUM |
6524 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006525 } else if (skb_is_gso_v6(skb)) {
6526 ipv6_hdr(skb)->payload_len = 0;
6527 tcp_hdr(skb)->check =
6528 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6529 &ipv6_hdr(skb)->daddr,
6530 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006531 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6532 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006533 }
6534
Alexander Duyck091a6242012-02-08 07:51:01 +00006535 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006536 l4len = tcp_hdrlen(skb);
6537 *hdr_len = skb_transport_offset(skb) + l4len;
6538
Alexander Duyck091a6242012-02-08 07:51:01 +00006539 /* update gso size and bytecount with header size */
6540 first->gso_segs = skb_shinfo(skb)->gso_segs;
6541 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6542
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006543 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006544 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6545 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006546
6547 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6548 vlan_macip_lens = skb_network_header_len(skb);
6549 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006550 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006551
6552 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006553 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006554
6555 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006556}
6557
Alexander Duyck244e27a2012-02-08 07:51:11 +00006558static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6559 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006560{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006561 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006562 u32 vlan_macip_lens = 0;
6563 u32 mss_l4len_idx = 0;
6564 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006565
Alexander Duyck897ab152011-05-27 05:31:47 +00006566 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006567 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6568 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6569 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006570 } else {
6571 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006572 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006573 case __constant_htons(ETH_P_IP):
6574 vlan_macip_lens |= skb_network_header_len(skb);
6575 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6576 l4_hdr = ip_hdr(skb)->protocol;
6577 break;
6578 case __constant_htons(ETH_P_IPV6):
6579 vlan_macip_lens |= skb_network_header_len(skb);
6580 l4_hdr = ipv6_hdr(skb)->nexthdr;
6581 break;
6582 default:
6583 if (unlikely(net_ratelimit())) {
6584 dev_warn(tx_ring->dev,
6585 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006586 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006587 }
6588 break;
6589 }
Auke Kok9a799d72007-09-15 14:07:45 -07006590
Alexander Duyck897ab152011-05-27 05:31:47 +00006591 switch (l4_hdr) {
6592 case IPPROTO_TCP:
6593 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6594 mss_l4len_idx = tcp_hdrlen(skb) <<
6595 IXGBE_ADVTXD_L4LEN_SHIFT;
6596 break;
6597 case IPPROTO_SCTP:
6598 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6599 mss_l4len_idx = sizeof(struct sctphdr) <<
6600 IXGBE_ADVTXD_L4LEN_SHIFT;
6601 break;
6602 case IPPROTO_UDP:
6603 mss_l4len_idx = sizeof(struct udphdr) <<
6604 IXGBE_ADVTXD_L4LEN_SHIFT;
6605 break;
6606 default:
6607 if (unlikely(net_ratelimit())) {
6608 dev_warn(tx_ring->dev,
6609 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006610 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006611 }
6612 break;
6613 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006614
6615 /* update TX checksum flag */
6616 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006617 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006618
Alexander Duyck244e27a2012-02-08 07:51:11 +00006619 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006620 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006621 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006622
6623 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6624 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006625}
6626
Alexander Duyck472148c2012-11-07 02:34:28 +00006627#define IXGBE_SET_FLAG(_input, _flag, _result) \
6628 ((_flag <= _result) ? \
6629 ((u32)(_input & _flag) * (_result / _flag)) : \
6630 ((u32)(_input & _flag) / (_flag / _result)))
6631
6632static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006633{
6634 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006635 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6636 IXGBE_ADVTXD_DCMD_DEXT |
6637 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006638
6639 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006640 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6641 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006642
Alexander Duyckd3d00232011-07-15 02:31:25 +00006643 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006644 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6645 IXGBE_ADVTXD_DCMD_TSE);
6646
6647 /* set timestamp bit if present */
6648 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6649 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006650
Alexander Duyck62748b72012-07-20 08:09:01 +00006651 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006652 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006653
Alexander Duyckd3d00232011-07-15 02:31:25 +00006654 return cmd_type;
6655}
6656
Alexander Duyck729739b2012-02-08 07:51:06 +00006657static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6658 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006659{
Alexander Duyck472148c2012-11-07 02:34:28 +00006660 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006661
6662 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006663 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6664 IXGBE_TX_FLAGS_CSUM,
6665 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006666
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006667 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006668 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6669 IXGBE_TX_FLAGS_IPV4,
6670 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006671
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006672 /*
6673 * Check Context must be set if Tx switch is enabled, which it
6674 * always is for case where virtual functions are running
6675 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006676 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6677 IXGBE_TX_FLAGS_CC,
6678 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006679
Alexander Duyck472148c2012-11-07 02:34:28 +00006680 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006681}
6682
6683#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6684 IXGBE_TXD_CMD_RS)
6685
6686static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006687 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006688 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006689{
Alexander Duyck729739b2012-02-08 07:51:06 +00006690 struct sk_buff *skb = first->skb;
6691 struct ixgbe_tx_buffer *tx_buffer;
6692 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006693 struct skb_frag_struct *frag;
6694 dma_addr_t dma;
6695 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006696 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006697 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006698 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006699
Alexander Duyck729739b2012-02-08 07:51:06 +00006700 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6701
Alexander Duyckec718252012-10-30 06:01:55 +00006702 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6703
6704 size = skb_headlen(skb);
6705 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006706
Alexander Duyckd3d00232011-07-15 02:31:25 +00006707#ifdef IXGBE_FCOE
6708 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006709 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006710 size -= sizeof(struct fcoe_crc_eof) - data_len;
6711 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006712 } else {
6713 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006714 }
Auke Kok9a799d72007-09-15 14:07:45 -07006715 }
6716
Alexander Duyckd3d00232011-07-15 02:31:25 +00006717#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006718 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006719
Alexander Duyckec718252012-10-30 06:01:55 +00006720 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006721
Alexander Duyckec718252012-10-30 06:01:55 +00006722 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6723 if (dma_mapping_error(tx_ring->dev, dma))
6724 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006725
Alexander Duyckec718252012-10-30 06:01:55 +00006726 /* record length, and DMA address */
6727 dma_unmap_len_set(tx_buffer, len, size);
6728 dma_unmap_addr_set(tx_buffer, dma, dma);
6729
6730 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6731
Alexander Duyck729739b2012-02-08 07:51:06 +00006732 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006733 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006734 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006735
Alexander Duyckd3d00232011-07-15 02:31:25 +00006736 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006737 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006738 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006739 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006740 i = 0;
6741 }
Alexander Duyckec718252012-10-30 06:01:55 +00006742 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006743
6744 dma += IXGBE_MAX_DATA_PER_TXD;
6745 size -= IXGBE_MAX_DATA_PER_TXD;
6746
6747 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006748 }
6749
Alexander Duyck729739b2012-02-08 07:51:06 +00006750 if (likely(!data_len))
6751 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006752
Alexander Duyck472148c2012-11-07 02:34:28 +00006753 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006754
Alexander Duyck729739b2012-02-08 07:51:06 +00006755 i++;
6756 tx_desc++;
6757 if (i == tx_ring->count) {
6758 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6759 i = 0;
6760 }
Alexander Duyckec718252012-10-30 06:01:55 +00006761 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006762
Alexander Duyckd3d00232011-07-15 02:31:25 +00006763#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006764 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006765#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006766 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006767#endif
6768 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006769
Alexander Duyck729739b2012-02-08 07:51:06 +00006770 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6771 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006772
Alexander Duyck729739b2012-02-08 07:51:06 +00006773 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006774 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006775
Alexander Duyck729739b2012-02-08 07:51:06 +00006776 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006777 cmd_type |= size | IXGBE_TXD_CMD;
6778 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006779
Alexander Duyck091a6242012-02-08 07:51:01 +00006780 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006781
Alexander Duyckd3d00232011-07-15 02:31:25 +00006782 /* set the timestamp */
6783 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006784
6785 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006786 * Force memory writes to complete before letting h/w know there
6787 * are new descriptors to fetch. (Only applicable for weak-ordered
6788 * memory model archs, such as IA-64).
6789 *
6790 * We also need this memory barrier to make certain all of the
6791 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006792 */
6793 wmb();
6794
Alexander Duyckd3d00232011-07-15 02:31:25 +00006795 /* set next_to_watch value indicating a packet is present */
6796 first->next_to_watch = tx_desc;
6797
Alexander Duyck729739b2012-02-08 07:51:06 +00006798 i++;
6799 if (i == tx_ring->count)
6800 i = 0;
6801
6802 tx_ring->next_to_use = i;
6803
Alexander Duyckd3d00232011-07-15 02:31:25 +00006804 /* notify HW of packet */
Mark Rustad84227bc2014-01-14 18:53:13 -08006805 ixgbe_write_tail(tx_ring, i);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006806
6807 return;
6808dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006809 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006810
6811 /* clear dma mappings for failed tx_buffer_info map */
6812 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006813 tx_buffer = &tx_ring->tx_buffer_info[i];
6814 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6815 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006816 break;
6817 if (i == 0)
6818 i = tx_ring->count;
6819 i--;
6820 }
6821
Alexander Duyckd3d00232011-07-15 02:31:25 +00006822 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006823}
6824
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006825static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006826 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006827{
Alexander Duyck69830522011-01-06 14:29:58 +00006828 struct ixgbe_q_vector *q_vector = ring->q_vector;
6829 union ixgbe_atr_hash_dword input = { .dword = 0 };
6830 union ixgbe_atr_hash_dword common = { .dword = 0 };
6831 union {
6832 unsigned char *network;
6833 struct iphdr *ipv4;
6834 struct ipv6hdr *ipv6;
6835 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006836 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006837 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006838
Alexander Duyck69830522011-01-06 14:29:58 +00006839 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6840 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006841 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006842
Alexander Duyck69830522011-01-06 14:29:58 +00006843 /* do nothing if sampling is disabled */
6844 if (!ring->atr_sample_rate)
6845 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006846
Alexander Duyck69830522011-01-06 14:29:58 +00006847 ring->atr_count++;
6848
6849 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006850 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006851
6852 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006853 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006854 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006855 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006856 hdr.ipv4->protocol != IPPROTO_TCP))
6857 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006858
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006859 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006860
Alexander Duyck66f32a82011-06-29 05:43:22 +00006861 /* skip this packet since it is invalid or the socket is closing */
6862 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006863 return;
6864
6865 /* sample on all syn packets or once every atr sample count */
6866 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6867 return;
6868
6869 /* reset sample count */
6870 ring->atr_count = 0;
6871
Alexander Duyck244e27a2012-02-08 07:51:11 +00006872 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006873
6874 /*
6875 * src and dst are inverted, think how the receiver sees them
6876 *
6877 * The input is broken into two sections, a non-compressed section
6878 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6879 * is XORed together and stored in the compressed dword.
6880 */
6881 input.formatted.vlan_id = vlan_id;
6882
6883 /*
6884 * since src port and flex bytes occupy the same word XOR them together
6885 * and write the value to source port portion of compressed dword
6886 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006887 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006888 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6889 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006890 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006891 common.port.dst ^= th->source;
6892
Alexander Duyck244e27a2012-02-08 07:51:11 +00006893 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006894 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6895 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6896 } else {
6897 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6898 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6899 hdr.ipv6->saddr.s6_addr32[1] ^
6900 hdr.ipv6->saddr.s6_addr32[2] ^
6901 hdr.ipv6->saddr.s6_addr32[3] ^
6902 hdr.ipv6->daddr.s6_addr32[0] ^
6903 hdr.ipv6->daddr.s6_addr32[1] ^
6904 hdr.ipv6->daddr.s6_addr32[2] ^
6905 hdr.ipv6->daddr.s6_addr32[3];
6906 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006907
6908 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006909 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6910 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006911}
6912
Alexander Duyck63544e92011-05-27 05:31:42 +00006913static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006914{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006915 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006916 /* Herbert's original patch had:
6917 * smp_mb__after_netif_stop_queue();
6918 * but since that doesn't exist yet, just open code it. */
6919 smp_mb();
6920
6921 /* We need to check again in a case another CPU has just
6922 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006923 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006924 return -EBUSY;
6925
6926 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006927 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006928 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006929 return 0;
6930}
6931
Alexander Duyck82d4e462011-06-11 01:44:58 +00006932static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006933{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006934 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006935 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006936 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006937}
6938
Jason Wangf663dd92014-01-10 16:18:26 +08006939static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +01006940 void *accel_priv, select_queue_fallback_t fallback)
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006941{
Jason Wangf663dd92014-01-10 16:18:26 +08006942 struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
6943#ifdef IXGBE_FCOE
Alexander Duyck97488bd2013-01-12 06:33:37 +00006944 struct ixgbe_adapter *adapter;
6945 struct ixgbe_ring_feature *f;
6946 int txq;
Jason Wangf663dd92014-01-10 16:18:26 +08006947#endif
6948
6949 if (fwd_adapter)
6950 return skb->queue_mapping + fwd_adapter->tx_base_queue;
6951
6952#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006953
Alexander Duyck97488bd2013-01-12 06:33:37 +00006954 /*
6955 * only execute the code below if protocol is FCoE
6956 * or FIP and we have FCoE enabled on the adapter
6957 */
6958 switch (vlan_get_protocol(skb)) {
6959 case __constant_htons(ETH_P_FCOE):
6960 case __constant_htons(ETH_P_FIP):
6961 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006962
Alexander Duyck97488bd2013-01-12 06:33:37 +00006963 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6964 break;
6965 default:
Daniel Borkmann99932d42014-02-16 15:55:20 +01006966 return fallback(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006967 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006968
Alexander Duyck97488bd2013-01-12 06:33:37 +00006969 f = &adapter->ring_feature[RING_F_FCOE];
6970
6971 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6972 smp_processor_id();
6973
6974 while (txq >= f->indices)
6975 txq -= f->indices;
6976
6977 return txq + f->offset;
Jason Wangf663dd92014-01-10 16:18:26 +08006978#else
Daniel Borkmann99932d42014-02-16 15:55:20 +01006979 return fallback(dev, skb);
Jason Wangf663dd92014-01-10 16:18:26 +08006980#endif
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006981}
6982
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006983netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006984 struct ixgbe_adapter *adapter,
6985 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006986{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006987 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006988 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006989 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006990 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006991 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006992 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006993 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006994
Alexander Duycka535c302011-05-27 05:31:52 +00006995 /*
6996 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006997 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006998 * + 2 desc gap to keep tail from touching head,
6999 * + 1 desc for context descriptor,
7000 * otherwise try next time
7001 */
Alexander Duycka535c302011-05-27 05:31:52 +00007002 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
7003 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00007004
Alexander Duycka535c302011-05-27 05:31:52 +00007005 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
7006 tx_ring->tx_stats.tx_busy++;
7007 return NETDEV_TX_BUSY;
7008 }
7009
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007010 /* record the location of the first descriptor for this packet */
7011 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
7012 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00007013 first->bytecount = skb->len;
7014 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007015
Alexander Duyck66f32a82011-06-29 05:43:22 +00007016 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00007017 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007018 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7019 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7020 /* else if it is a SW VLAN check the next protocol and store the tag */
7021 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
7022 struct vlan_hdr *vhdr, _vhdr;
7023 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
7024 if (!vhdr)
7025 goto out_drop;
7026
7027 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007028 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
7029 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007030 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07007031 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007032
Jacob Kelleraa7bd462012-05-04 01:55:23 +00007033 skb_tx_timestamp(skb);
7034
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007035 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
7036 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
7037 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00007038
7039 /* schedule check for Tx timestamp */
7040 adapter->ptp_tx_skb = skb_get(skb);
7041 adapter->ptp_tx_start = jiffies;
7042 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007043 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007044
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007045#ifdef CONFIG_PCI_IOV
7046 /*
7047 * Use the l2switch_enable flag - would be false if the DMA
7048 * Tx switch had been disabled.
7049 */
7050 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00007051 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00007052
7053#endif
John Fastabend32701dc2011-09-27 03:51:56 +00007054 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00007055 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00007056 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
7057 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00007058 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00007059 tx_flags |= (skb->priority & 0x7) <<
7060 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00007061 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
7062 struct vlan_ethhdr *vhdr;
7063 if (skb_header_cloned(skb) &&
7064 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
7065 goto out_drop;
7066 vhdr = (struct vlan_ethhdr *)skb->data;
7067 vhdr->h_vlan_TCI = htons(tx_flags >>
7068 IXGBE_TX_FLAGS_VLAN_SHIFT);
7069 } else {
7070 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7071 }
7072 }
Alexander Duycka535c302011-05-27 05:31:52 +00007073
Alexander Duyck244e27a2012-02-08 07:51:11 +00007074 /* record initial flags and protocol */
7075 first->tx_flags = tx_flags;
7076 first->protocol = protocol;
7077
Yi Zoueacd73f2009-05-13 13:11:06 +00007078#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00007079 /* setup tx offload for FCoE */
7080 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00007081 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00007082 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00007083 if (tso < 0)
7084 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07007085
Alexander Duyck66f32a82011-06-29 05:43:22 +00007086 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00007087 }
Auke Kok9a799d72007-09-15 14:07:45 -07007088
Auke Kok9a799d72007-09-15 14:07:45 -07007089#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007090 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007091 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07007092 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00007093 else if (!tso)
7094 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007095
7096 /* add the ATR filter if ATR is on */
7097 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00007098 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00007099
7100#ifdef IXGBE_FCOE
7101xmit_fcoe:
7102#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00007103 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00007104
7105 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07007106
7107 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00007108
7109out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00007110 dev_kfree_skb_any(first->skb);
7111 first->skb = NULL;
7112
Alexander Duyck897ab152011-05-27 05:31:47 +00007113 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07007114}
7115
John Fastabend2a47fa42013-11-06 09:54:52 -08007116static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
7117 struct net_device *netdev,
7118 struct ixgbe_ring *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07007119{
7120 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007121 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07007122
Alexander Duycka50c29d2012-02-08 07:50:40 +00007123 /*
7124 * The minimum packet size for olinfo paylen is 17 so pad the skb
7125 * in order to meet this minimum size requirement.
7126 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00007127 if (unlikely(skb->len < 17)) {
7128 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00007129 return NETDEV_TX_OK;
7130 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00007131 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00007132 }
7133
John Fastabend2a47fa42013-11-06 09:54:52 -08007134 tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];
7135
Auke Kok9a799d72007-09-15 14:07:45 -07007136 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7137}
7138
John Fastabend2a47fa42013-11-06 09:54:52 -08007139static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
7140 struct net_device *netdev)
7141{
7142 return __ixgbe_xmit_frame(skb, netdev, NULL);
7143}
7144
Auke Kok9a799d72007-09-15 14:07:45 -07007145/**
7146 * ixgbe_set_mac - Change the Ethernet Address of the NIC
7147 * @netdev: network interface device structure
7148 * @p: pointer to an address structure
7149 *
7150 * Returns 0 on success, negative on failure
7151 **/
7152static int ixgbe_set_mac(struct net_device *netdev, void *p)
7153{
7154 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7155 struct ixgbe_hw *hw = &adapter->hw;
7156 struct sockaddr *addr = p;
7157
7158 if (!is_valid_ether_addr(addr->sa_data))
7159 return -EADDRNOTAVAIL;
7160
7161 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007162 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007163
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00007164 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07007165
7166 return 0;
7167}
7168
Ben Hutchings6b73e102009-04-29 08:08:58 +00007169static int
7170ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
7171{
7172 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7173 struct ixgbe_hw *hw = &adapter->hw;
7174 u16 value;
7175 int rc;
7176
7177 if (prtad != hw->phy.mdio.prtad)
7178 return -EINVAL;
7179 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
7180 if (!rc)
7181 rc = value;
7182 return rc;
7183}
7184
7185static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
7186 u16 addr, u16 value)
7187{
7188 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7189 struct ixgbe_hw *hw = &adapter->hw;
7190
7191 if (prtad != hw->phy.mdio.prtad)
7192 return -EINVAL;
7193 return hw->phy.ops.write_reg(hw, addr, devad, value);
7194}
7195
7196static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
7197{
7198 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7199
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007200 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007201 case SIOCSHWTSTAMP:
Jacob Keller93501d42014-02-28 15:48:58 -08007202 return ixgbe_ptp_set_ts_config(adapter, req);
7203 case SIOCGHWTSTAMP:
7204 return ixgbe_ptp_get_ts_config(adapter, req);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007205 default:
7206 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
7207 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00007208}
7209
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007210/**
7211 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007212 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007213 * @netdev: network interface device structure
7214 *
7215 * Returns non-zero on failure
7216 **/
7217static int ixgbe_add_sanmac_netdev(struct net_device *dev)
7218{
7219 int err = 0;
7220 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007221 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007222
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007223 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007224 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007225 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007226 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00007227
7228 /* update SAN MAC vmdq pool selection */
7229 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007230 }
7231 return err;
7232}
7233
7234/**
7235 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00007236 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007237 * @netdev: network interface device structure
7238 *
7239 * Returns non-zero on failure
7240 **/
7241static int ixgbe_del_sanmac_netdev(struct net_device *dev)
7242{
7243 int err = 0;
7244 struct ixgbe_adapter *adapter = netdev_priv(dev);
7245 struct ixgbe_mac_info *mac = &adapter->hw.mac;
7246
7247 if (is_valid_ether_addr(mac->san_addr)) {
7248 rtnl_lock();
7249 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
7250 rtnl_unlock();
7251 }
7252 return err;
7253}
7254
Auke Kok9a799d72007-09-15 14:07:45 -07007255#ifdef CONFIG_NET_POLL_CONTROLLER
7256/*
7257 * Polling 'interrupt' - used by things like netconsole to send skbs
7258 * without having to re-enable interrupts. It's not called while
7259 * the interrupt routine is executing.
7260 */
7261static void ixgbe_netpoll(struct net_device *netdev)
7262{
7263 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007264 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07007265
Alexander Duyck1a647bd2010-01-13 01:49:13 +00007266 /* if interface is down do nothing */
7267 if (test_bit(__IXGBE_DOWN, &adapter->state))
7268 return;
7269
Auke Kok9a799d72007-09-15 14:07:45 -07007270 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007271 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00007272 for (i = 0; i < adapter->num_q_vectors; i++)
7273 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00007274 } else {
7275 ixgbe_intr(adapter->pdev->irq, netdev);
7276 }
Auke Kok9a799d72007-09-15 14:07:45 -07007277 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007278}
Auke Kok9a799d72007-09-15 14:07:45 -07007279
Alexander Duyck581330b2012-02-08 07:51:47 +00007280#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00007281static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7282 struct rtnl_link_stats64 *stats)
7283{
7284 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7285 int i;
7286
Eric Dumazet1a515022010-11-16 19:26:42 -08007287 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007288 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007289 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007290 u64 bytes, packets;
7291 unsigned int start;
7292
Eric Dumazet1a515022010-11-16 19:26:42 -08007293 if (ring) {
7294 do {
7295 start = u64_stats_fetch_begin_bh(&ring->syncp);
7296 packets = ring->stats.packets;
7297 bytes = ring->stats.bytes;
7298 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7299 stats->rx_packets += packets;
7300 stats->rx_bytes += bytes;
7301 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007302 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007303
7304 for (i = 0; i < adapter->num_tx_queues; i++) {
7305 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7306 u64 bytes, packets;
7307 unsigned int start;
7308
7309 if (ring) {
7310 do {
7311 start = u64_stats_fetch_begin_bh(&ring->syncp);
7312 packets = ring->stats.packets;
7313 bytes = ring->stats.bytes;
7314 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7315 stats->tx_packets += packets;
7316 stats->tx_bytes += bytes;
7317 }
7318 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007319 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007320 /* following stats updated by ixgbe_watchdog_task() */
7321 stats->multicast = netdev->stats.multicast;
7322 stats->rx_errors = netdev->stats.rx_errors;
7323 stats->rx_length_errors = netdev->stats.rx_length_errors;
7324 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7325 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7326 return stats;
7327}
7328
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007329#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007330/**
7331 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
7332 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00007333 * @tc: number of traffic classes currently enabled
7334 *
7335 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
7336 * 802.1Q priority maps to a packet buffer that exists.
7337 */
7338static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
7339{
7340 struct ixgbe_hw *hw = &adapter->hw;
7341 u32 reg, rsave;
7342 int i;
7343
7344 /* 82598 have a static priority to TC mapping that can not
7345 * be changed so no validation is needed.
7346 */
7347 if (hw->mac.type == ixgbe_mac_82598EB)
7348 return;
7349
7350 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
7351 rsave = reg;
7352
7353 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
7354 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
7355
7356 /* If up2tc is out of bounds default to zero */
7357 if (up2tc > tc)
7358 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
7359 }
7360
7361 if (reg != rsave)
7362 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
7363
7364 return;
7365}
7366
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007367/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00007368 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
7369 * @adapter: Pointer to adapter struct
7370 *
7371 * Populate the netdev user priority to tc map
7372 */
7373static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
7374{
7375 struct net_device *dev = adapter->netdev;
7376 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
7377 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
7378 u8 prio;
7379
7380 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
7381 u8 tc = 0;
7382
7383 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
7384 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
7385 else if (ets)
7386 tc = ets->prio_tc[prio];
7387
7388 netdev_set_prio_tc_map(dev, prio, tc);
7389 }
7390}
7391
Alexander Duyckcca73c52013-01-12 06:33:44 +00007392#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00007393/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00007394 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00007395 *
7396 * @netdev: net device to configure
7397 * @tc: number of traffic classes to enable
7398 */
7399int ixgbe_setup_tc(struct net_device *dev, u8 tc)
7400{
John Fastabend8b1c0b22011-05-03 02:26:48 +00007401 struct ixgbe_adapter *adapter = netdev_priv(dev);
7402 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend2a47fa42013-11-06 09:54:52 -08007403 bool pools;
John Fastabend8b1c0b22011-05-03 02:26:48 +00007404
John Fastabend8b1c0b22011-05-03 02:26:48 +00007405 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00007406 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00007407 (hw->mac.type == ixgbe_mac_82598EB &&
7408 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00007409 return -EINVAL;
7410
John Fastabend2a47fa42013-11-06 09:54:52 -08007411 pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
7412 if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
7413 return -EBUSY;
7414
John Fastabend8b1c0b22011-05-03 02:26:48 +00007415 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00007416 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00007417 * hardware is not flexible enough to do this dynamically.
7418 */
7419 if (netif_running(dev))
7420 ixgbe_close(dev);
7421 ixgbe_clear_interrupt_scheme(adapter);
7422
Alexander Duyckcca73c52013-01-12 06:33:44 +00007423#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00007424 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007425 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007426 ixgbe_set_prio_tc_map(adapter);
7427
John Fastabende7589ea2011-07-18 22:38:36 +00007428 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007429
Alexander Duyck943561d2012-05-09 22:14:44 -07007430 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
7431 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007432 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07007433 }
John Fastabende7589ea2011-07-18 22:38:36 +00007434 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00007435 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00007436
Alexander Duyck943561d2012-05-09 22:14:44 -07007437 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7438 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00007439
7440 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00007441
7442 adapter->temp_dcb_cfg.pfc_mode_enable = false;
7443 adapter->dcb_cfg.pfc_mode_enable = false;
7444 }
7445
John Fastabend8b1c0b22011-05-03 02:26:48 +00007446 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00007447
7448#endif /* CONFIG_IXGBE_DCB */
7449 ixgbe_init_interrupt_scheme(adapter);
7450
John Fastabend8b1c0b22011-05-03 02:26:48 +00007451 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00007452 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00007453
7454 return 0;
7455}
Eric Dumazetde1036b2010-10-20 23:00:04 +00007456
Greg Roseda36b642012-12-11 08:26:43 +00007457#ifdef CONFIG_PCI_IOV
7458void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
7459{
7460 struct net_device *netdev = adapter->netdev;
7461
7462 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00007463 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00007464 rtnl_unlock();
7465}
7466
7467#endif
Don Skidmore082757a2011-07-21 05:55:00 +00007468void ixgbe_do_reset(struct net_device *netdev)
7469{
7470 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7471
7472 if (netif_running(netdev))
7473 ixgbe_reinit_locked(adapter);
7474 else
7475 ixgbe_reset(adapter);
7476}
7477
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007478static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007479 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007480{
7481 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7482
Don Skidmore082757a2011-07-21 05:55:00 +00007483 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007484 if (!(features & NETIF_F_RXCSUM))
7485 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00007486
Alexander Duyck567d2de2012-02-11 07:18:57 +00007487 /* Turn off LRO if not RSC capable */
7488 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
7489 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007490
Alexander Duyck567d2de2012-02-11 07:18:57 +00007491 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00007492}
7493
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007494static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00007495 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00007496{
7497 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00007498 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00007499 bool need_reset = false;
7500
Don Skidmore082757a2011-07-21 05:55:00 +00007501 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00007502 if (!(features & NETIF_F_LRO)) {
7503 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00007504 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00007505 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
7506 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
7507 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
7508 if (adapter->rx_itr_setting == 1 ||
7509 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
7510 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
7511 need_reset = true;
7512 } else if ((changed ^ features) & NETIF_F_LRO) {
7513 e_info(probe, "rx-usecs set too low, "
7514 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00007515 }
7516 }
7517
7518 /*
7519 * Check if Flow Director n-tuple support was enabled or disabled. If
7520 * the state changed, we need to reset.
7521 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007522 switch (features & NETIF_F_NTUPLE) {
7523 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00007524 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00007525 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
7526 need_reset = true;
7527
Alexander Duyck567d2de2012-02-11 07:18:57 +00007528 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
7529 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00007530 break;
7531 default:
7532 /* turn off perfect filters, enable ATR and reset */
7533 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7534 need_reset = true;
7535
7536 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7537
7538 /* We cannot enable ATR if SR-IOV is enabled */
7539 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7540 break;
7541
7542 /* We cannot enable ATR if we have 2 or more traffic classes */
7543 if (netdev_get_num_tc(netdev) > 1)
7544 break;
7545
7546 /* We cannot enable ATR if RSS is disabled */
7547 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7548 break;
7549
7550 /* A sample rate of 0 indicates ATR disabled */
7551 if (!adapter->atr_sample_rate)
7552 break;
7553
7554 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7555 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007556 }
7557
Patrick McHardyf6469682013-04-19 02:04:27 +00007558 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007559 ixgbe_vlan_strip_enable(adapter);
7560 else
7561 ixgbe_vlan_strip_disable(adapter);
7562
Ben Greear3f2d1c02012-03-08 08:28:41 +00007563 if (changed & NETIF_F_RXALL)
7564 need_reset = true;
7565
Alexander Duyck567d2de2012-02-11 07:18:57 +00007566 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007567 if (need_reset)
7568 ixgbe_do_reset(netdev);
7569
7570 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007571}
7572
stephen hemmingeredc7d572012-10-01 12:32:33 +00007573static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007574 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007575 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007576 u16 flags)
7577{
7578 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007579 int err;
7580
7581 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007582 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007583
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007584 /* Hardware does not support aging addresses so if a
7585 * ndm_state is given only allow permanent addresses
7586 */
7587 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007588 pr_info("%s: FDB only supports static addresses\n",
7589 ixgbe_driver_name);
7590 return -EINVAL;
7591 }
7592
Ben Hutchings46acc462012-11-01 09:11:11 +00007593 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007594 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7595
7596 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007597 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007598 else
John Fastabend95447462012-05-31 12:42:26 +00007599 err = -ENOMEM;
7600 } else if (is_multicast_ether_addr(addr)) {
7601 err = dev_mc_add_excl(dev, addr);
7602 } else {
7603 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007604 }
7605
7606 /* Only return duplicate errors if NLM_F_EXCL is set */
7607 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7608 err = 0;
7609
7610 return err;
7611}
7612
John Fastabend815cccb2012-10-24 08:13:09 +00007613static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7614 struct nlmsghdr *nlh)
7615{
7616 struct ixgbe_adapter *adapter = netdev_priv(dev);
7617 struct nlattr *attr, *br_spec;
7618 int rem;
7619
7620 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7621 return -EOPNOTSUPP;
7622
7623 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7624
7625 nla_for_each_nested(attr, br_spec, rem) {
7626 __u16 mode;
7627 u32 reg = 0;
7628
7629 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7630 continue;
7631
7632 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007633 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007634 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007635 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7636 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007637 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007638 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7639 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007640 return -EINVAL;
7641
7642 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7643
7644 e_info(drv, "enabling bridge mode: %s\n",
7645 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7646 }
7647
7648 return 0;
7649}
7650
7651static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007652 struct net_device *dev,
7653 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007654{
7655 struct ixgbe_adapter *adapter = netdev_priv(dev);
7656 u16 mode;
7657
7658 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7659 return 0;
7660
Greg Rose9b735982012-11-08 02:41:35 +00007661 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007662 mode = BRIDGE_MODE_VEB;
7663 else
7664 mode = BRIDGE_MODE_VEPA;
7665
7666 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7667}
7668
John Fastabend2a47fa42013-11-06 09:54:52 -08007669static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
7670{
7671 struct ixgbe_fwd_adapter *fwd_adapter = NULL;
7672 struct ixgbe_adapter *adapter = netdev_priv(pdev);
John Fastabend51f37732013-11-08 00:51:10 -08007673 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007674 int pool, err;
7675
John Fastabend219354d2013-11-08 00:50:32 -08007676#ifdef CONFIG_RPS
7677 if (vdev->num_rx_queues != vdev->num_tx_queues) {
7678 netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
7679 vdev->name);
7680 return ERR_PTR(-EINVAL);
7681 }
7682#endif
John Fastabend2a47fa42013-11-06 09:54:52 -08007683 /* Check for hardware restriction on number of rx/tx queues */
John Fastabend219354d2013-11-08 00:50:32 -08007684 if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
John Fastabend2a47fa42013-11-06 09:54:52 -08007685 vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
7686 netdev_info(pdev,
7687 "%s: Supports RX/TX Queue counts 1,2, and 4\n",
7688 pdev->name);
7689 return ERR_PTR(-EINVAL);
7690 }
7691
7692 if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7693 adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
7694 (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
7695 return ERR_PTR(-EBUSY);
7696
7697 fwd_adapter = kcalloc(1, sizeof(struct ixgbe_fwd_adapter), GFP_KERNEL);
7698 if (!fwd_adapter)
7699 return ERR_PTR(-ENOMEM);
7700
7701 pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
7702 adapter->num_rx_pools++;
7703 set_bit(pool, &adapter->fwd_bitmask);
John Fastabend51f37732013-11-08 00:51:10 -08007704 limit = find_last_bit(&adapter->fwd_bitmask, 32);
John Fastabend2a47fa42013-11-06 09:54:52 -08007705
7706 /* Enable VMDq flag so device will be set in VM mode */
7707 adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
John Fastabend51f37732013-11-08 00:51:10 -08007708 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend219354d2013-11-08 00:50:32 -08007709 adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
John Fastabend2a47fa42013-11-06 09:54:52 -08007710
7711 /* Force reinit of ring allocation with VMDQ enabled */
7712 err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7713 if (err)
7714 goto fwd_add_err;
7715 fwd_adapter->pool = pool;
7716 fwd_adapter->real_adapter = adapter;
7717 err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
7718 if (err)
7719 goto fwd_add_err;
7720 netif_tx_start_all_queues(vdev);
7721 return fwd_adapter;
7722fwd_add_err:
7723 /* unwind counter and free adapter struct */
7724 netdev_info(pdev,
7725 "%s: dfwd hardware acceleration failed\n", vdev->name);
7726 clear_bit(pool, &adapter->fwd_bitmask);
7727 adapter->num_rx_pools--;
7728 kfree(fwd_adapter);
7729 return ERR_PTR(err);
7730}
7731
7732static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
7733{
7734 struct ixgbe_fwd_adapter *fwd_adapter = priv;
7735 struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
John Fastabend51f37732013-11-08 00:51:10 -08007736 unsigned int limit;
John Fastabend2a47fa42013-11-06 09:54:52 -08007737
7738 clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
7739 adapter->num_rx_pools--;
7740
John Fastabend51f37732013-11-08 00:51:10 -08007741 limit = find_last_bit(&adapter->fwd_bitmask, 32);
7742 adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
John Fastabend2a47fa42013-11-06 09:54:52 -08007743 ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
7744 ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
7745 netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
7746 fwd_adapter->pool, adapter->num_rx_pools,
7747 fwd_adapter->rx_base_queue,
7748 fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
7749 adapter->fwd_bitmask);
7750 kfree(fwd_adapter);
7751}
7752
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007753static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007754 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007755 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007756 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007757 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007758 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007759 .ndo_validate_addr = eth_validate_addr,
7760 .ndo_set_mac_address = ixgbe_set_mac,
7761 .ndo_change_mtu = ixgbe_change_mtu,
7762 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007763 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7764 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007765 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007766 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7767 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7768 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007769 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007770 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007771 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007772#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007773 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007774#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007775#ifdef CONFIG_NET_POLL_CONTROLLER
7776 .ndo_poll_controller = ixgbe_netpoll,
7777#endif
Cong Wange0d10952013-08-01 11:10:25 +08007778#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +03007779 .ndo_busy_poll = ixgbe_low_latency_recv,
Eliezer Tamir5a85e732013-06-10 11:40:20 +03007780#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007781#ifdef IXGBE_FCOE
7782 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007783 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007784 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007785 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7786 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007787 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007788 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007789#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007790 .ndo_set_features = ixgbe_set_features,
7791 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007792 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007793 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7794 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
John Fastabend2a47fa42013-11-06 09:54:52 -08007795 .ndo_dfwd_add_station = ixgbe_fwd_add,
7796 .ndo_dfwd_del_station = ixgbe_fwd_del,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007797};
7798
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007799/**
Jacob Kellere027d1a2013-07-31 06:53:31 +00007800 * ixgbe_enumerate_functions - Get the number of ports this device has
7801 * @adapter: adapter structure
7802 *
7803 * This function enumerates the phsyical functions co-located on a single slot,
7804 * in order to determine how many ports a device has. This is most useful in
7805 * determining the required GT/s of PCIe bandwidth necessary for optimal
7806 * performance.
7807 **/
7808static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
7809{
Jacob Kellere027d1a2013-07-31 06:53:31 +00007810 struct list_head *entry;
7811 int physfns = 0;
7812
Jacob Kellerf1f96572013-08-31 02:45:38 +00007813 /* Some cards can not use the generic count PCIe functions method,
7814 * because they are behind a parent switch, so we hardcode these with
7815 * the correct number of functions.
Jacob Kellere027d1a2013-07-31 06:53:31 +00007816 */
Jacob Kellerf1f96572013-08-31 02:45:38 +00007817 if (ixgbe_pcie_from_parent(&adapter->hw)) {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007818 physfns = 4;
Jacob Kellerf1f96572013-08-31 02:45:38 +00007819 } else {
Jacob Kellere027d1a2013-07-31 06:53:31 +00007820 list_for_each(entry, &adapter->pdev->bus_list) {
7821 struct pci_dev *pdev =
7822 list_entry(entry, struct pci_dev, bus_list);
7823 /* don't count virtual functions */
7824 if (!pdev->is_virtfn)
7825 physfns++;
7826 }
7827 }
7828
7829 return physfns;
7830}
7831
7832/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007833 * ixgbe_wol_supported - Check whether device supports WoL
7834 * @hw: hw specific details
7835 * @device_id: the device ID
7836 * @subdev_id: the subsystem device ID
7837 *
7838 * This function is used by probe and ethtool to determine
7839 * which devices have WoL support
7840 *
7841 **/
7842int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7843 u16 subdevice_id)
7844{
7845 struct ixgbe_hw *hw = &adapter->hw;
7846 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7847 int is_wol_supported = 0;
7848
7849 switch (device_id) {
7850 case IXGBE_DEV_ID_82599_SFP:
7851 /* Only these subdevices could supports WOL */
7852 switch (subdevice_id) {
Mark Rustad87557442014-02-25 17:58:55 -08007853 case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007854 case IXGBE_SUBDEV_ID_82599_560FLR:
7855 /* only support first port */
7856 if (hw->bus.func != 0)
7857 break;
Emil Tantilov5700ff22013-04-18 08:18:55 +00007858 case IXGBE_SUBDEV_ID_82599_SP_560FLR:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007859 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007860 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007861 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007862 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007863 is_wol_supported = 1;
7864 break;
7865 }
7866 break;
Don Skidmore5daebbb2013-04-05 05:49:34 +00007867 case IXGBE_DEV_ID_82599EN_SFP:
7868 /* Only this subdevice supports WOL */
7869 switch (subdevice_id) {
7870 case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
7871 is_wol_supported = 1;
7872 break;
7873 }
7874 break;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007875 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7876 /* All except this subdevice support WOL */
7877 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7878 is_wol_supported = 1;
7879 break;
7880 case IXGBE_DEV_ID_82599_KX4:
7881 is_wol_supported = 1;
7882 break;
7883 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007884 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007885 /* check eeprom to see if enabled wol */
7886 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7887 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7888 (hw->bus.func == 0))) {
7889 is_wol_supported = 1;
7890 }
7891 break;
7892 }
7893
7894 return is_wol_supported;
7895}
7896
7897/**
Auke Kok9a799d72007-09-15 14:07:45 -07007898 * ixgbe_probe - Device Initialization Routine
7899 * @pdev: PCI device information struct
7900 * @ent: entry in ixgbe_pci_tbl
7901 *
7902 * Returns 0 on success, negative on failure
7903 *
7904 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7905 * The OS initialization, configuring of the adapter private structure,
7906 * and a hardware reset occur.
7907 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007908static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007909{
7910 struct net_device *netdev;
7911 struct ixgbe_adapter *adapter = NULL;
7912 struct ixgbe_hw *hw;
7913 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007914 static int cards_found;
Jacob Kellere027d1a2013-07-31 06:53:31 +00007915 int i, err, pci_using_dac, expected_gts;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007916 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007917 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007918#ifdef IXGBE_FCOE
7919 u16 device_caps;
7920#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007921 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007922
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007923 /* Catch broken hardware that put the wrong VF device ID in
7924 * the PCIe SR-IOV capability.
7925 */
7926 if (pdev->is_virtfn) {
7927 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7928 pci_name(pdev), pdev->vendor, pdev->device);
7929 return -EINVAL;
7930 }
7931
gouji-new9ce77662009-05-06 10:44:45 +00007932 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007933 if (err)
7934 return err;
7935
Russell Kingf5f2eda2013-06-10 12:47:42 +01007936 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007937 pci_using_dac = 1;
7938 } else {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007939 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007940 if (err) {
Russell Kingf5f2eda2013-06-10 12:47:42 +01007941 dev_err(&pdev->dev,
7942 "No usable DMA configuration, aborting\n");
7943 goto err_dma;
Auke Kok9a799d72007-09-15 14:07:45 -07007944 }
7945 pci_using_dac = 0;
7946 }
7947
gouji-new9ce77662009-05-06 10:44:45 +00007948 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007949 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007950 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007951 dev_err(&pdev->dev,
7952 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007953 goto err_pci_reg;
7954 }
7955
Frans Pop19d5afd2009-10-02 10:04:12 -07007956 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007957
Auke Kok9a799d72007-09-15 14:07:45 -07007958 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007959 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007960
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007961 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007962#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007963 /* 8 TC w/ 4 queues per TC */
7964 indices = 4 * MAX_TRAFFIC_CLASS;
7965#else
7966 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007967#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007968 }
John Fastabende901acd2011-04-26 07:26:08 +00007969
John Fastabendc85a2612010-02-25 23:15:21 +00007970 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007971 if (!netdev) {
7972 err = -ENOMEM;
7973 goto err_alloc_etherdev;
7974 }
7975
Auke Kok9a799d72007-09-15 14:07:45 -07007976 SET_NETDEV_DEV(netdev, &pdev->dev);
7977
Auke Kok9a799d72007-09-15 14:07:45 -07007978 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007979 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007980
7981 adapter->netdev = netdev;
7982 adapter->pdev = pdev;
7983 hw = &adapter->hw;
7984 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007985 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007986
Jeff Kirsher05857982008-09-11 19:57:00 -07007987 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007988 pci_resource_len(pdev, 0));
Mark Rustad2a1a0912014-01-14 18:53:15 -08007989 adapter->io_addr = hw->hw_addr;
Auke Kok9a799d72007-09-15 14:07:45 -07007990 if (!hw->hw_addr) {
7991 err = -EIO;
7992 goto err_ioremap;
7993 }
7994
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007995 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007996 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007997 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007998 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007999
Auke Kok9a799d72007-09-15 14:07:45 -07008000 adapter->bd_number = cards_found;
8001
Auke Kok9a799d72007-09-15 14:07:45 -07008002 /* Setup hw api */
8003 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008004 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07008005
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008006 /* EEPROM */
8007 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8008 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
8009 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
8010 if (!(eec & (1 << 8)))
8011 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
8012
8013 /* PHY */
8014 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08008015 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00008016 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
8017 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
8018 hw->phy.mdio.mmds = 0;
8019 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
8020 hw->phy.mdio.dev = netdev;
8021 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
8022 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08008023
Don Skidmore8ca783a2009-05-26 20:40:47 -07008024 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07008025
8026 /* setup the private structure */
8027 err = ixgbe_sw_init(adapter);
8028 if (err)
8029 goto err_sw_init;
8030
Don Skidmore0b2679d2013-02-21 03:00:04 +00008031 /* Cache if MNG FW is up so we don't have to read the REG later */
8032 if (hw->mac.ops.mng_fw_enabled)
8033 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
8034
Don Skidmoree86bff02010-02-11 04:14:08 +00008035 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08008036 switch (adapter->hw.mac.type) {
8037 case ixgbe_mac_82599EB:
8038 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00008039 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08008040 break;
8041 default:
8042 break;
8043 }
Don Skidmoree86bff02010-02-11 04:14:08 +00008044
Don Skidmorebf069c92009-05-07 10:39:54 +00008045 /*
8046 * If there is a fan on this device and it has failed log the
8047 * failure.
8048 */
8049 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
8050 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
8051 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00008052 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00008053 }
8054
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00008055 if (allow_unsupported_sfp)
8056 hw->allow_unsupported_sfp = allow_unsupported_sfp;
8057
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008058 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008059 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008060 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07008061 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07008062 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
8063 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07008064 err = 0;
8065 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Don Skidmore1b1bf312013-07-31 05:27:04 +00008066 e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
8067 e_dev_err("Reload the driver after installing a supported module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008068 goto err_sw_init;
8069 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008070 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008071 goto err_sw_init;
8072 }
8073
Alexander Duyck99d74482012-05-09 08:09:25 +00008074#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00008075 /* SR-IOV not supported on the 82598 */
8076 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
8077 goto skip_sriov;
8078 /* Mailbox */
8079 ixgbe_init_mbx_params_pf(hw);
8080 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
ethan.zhaodcc23e32014-01-16 19:41:04 -08008081 pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
ethan.zhao31ac9102014-01-16 19:41:05 -08008082 ixgbe_enable_sriov(adapter);
Greg Rose60a1a682012-12-11 08:26:33 +00008083skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008084
Alexander Duyck99d74482012-05-09 08:09:25 +00008085#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00008086 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00008087 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00008088 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008089 NETIF_F_HW_VLAN_CTAG_TX |
8090 NETIF_F_HW_VLAN_CTAG_RX |
8091 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00008092 NETIF_F_TSO |
8093 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00008094 NETIF_F_RXHASH |
John Fastabend8bf12642013-11-12 12:13:29 +00008095 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07008096
John Fastabend8bf12642013-11-12 12:13:29 +00008097 netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008098
Don Skidmore58be7662011-04-12 09:42:11 +00008099 switch (adapter->hw.mac.type) {
8100 case ixgbe_mac_82599EB:
8101 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008102 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00008103 netdev->hw_features |= NETIF_F_SCTP_CSUM |
8104 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00008105 break;
8106 default:
8107 break;
8108 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00008109
Ben Greear3f2d1c02012-03-08 08:28:41 +00008110 netdev->hw_features |= NETIF_F_RXALL;
8111
Jeff Kirsherad31c402008-06-05 04:05:30 -07008112 netdev->vlan_features |= NETIF_F_TSO;
8113 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07008114 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00008115 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07008116 netdev->vlan_features |= NETIF_F_SG;
8117
Jiri Pirko01789342011-08-16 06:29:00 +00008118 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00008119 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00008120
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08008121#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08008122 netdev->dcbnl_ops = &dcbnl_ops;
8123#endif
8124
Yi Zoueacd73f2009-05-13 13:11:06 +00008125#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00008126 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008127 unsigned int fcoe_l;
8128
Yi Zoueacd73f2009-05-13 13:11:06 +00008129 if (hw->mac.ops.get_device_caps) {
8130 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00008131 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
8132 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00008133 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008134
Alexander Duyckd3cb9862013-01-16 01:35:35 +00008135
8136 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
8137 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008138
Alexander Duycka58915c2012-05-25 06:38:18 +00008139 netdev->features |= NETIF_F_FSO |
8140 NETIF_F_FCOE_CRC;
8141
Alexander Duyck7c8ae652012-05-05 05:32:47 +00008142 netdev->vlan_features |= NETIF_F_FSO |
8143 NETIF_F_FCOE_CRC |
8144 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00008145 }
Yi Zoueacd73f2009-05-13 13:11:06 +00008146#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00008147 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07008148 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00008149 netdev->vlan_features |= NETIF_F_HIGHDMA;
8150 }
Auke Kok9a799d72007-09-15 14:07:45 -07008151
Don Skidmore082757a2011-07-21 05:55:00 +00008152 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
8153 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00008154 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00008155 netdev->features |= NETIF_F_LRO;
8156
Auke Kok9a799d72007-09-15 14:07:45 -07008157 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07008158 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008159 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008160 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008161 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008162 }
8163
8164 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07008165
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00008166 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008167 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07008168 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00008169 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008170 }
8171
Alexander Duyck70864002011-04-27 09:13:56 +00008172 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00008173 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008174
Alexander Duyck70864002011-04-27 09:13:56 +00008175 INIT_WORK(&adapter->service_task, ixgbe_service_task);
8176 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07008177
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008178 err = ixgbe_init_interrupt_scheme(adapter);
8179 if (err)
8180 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07008181
Jacob Keller8e2813f2012-04-21 06:05:40 +00008182 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008183 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00008184 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008185 hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
Don Skidmoreb8f83632013-02-28 08:08:44 +00008186 pdev->subsystem_device);
Jacob Keller6b92b0b2013-04-13 05:40:37 +00008187 if (hw->wol_enabled)
Andy Gospodarek9417c462011-07-16 07:31:33 +00008188 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00008189
PJ Waskiewicze8e26352009-02-27 15:45:05 +00008190 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
8191
Emil Tantilov15e52092011-09-29 05:01:29 +00008192 /* save off EEPROM version number */
8193 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
8194 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
8195
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008196 /* pick up the PCI bus settings for reporting later */
8197 hw->mac.ops.get_bus_info(hw);
Jacob Kellere027d1a2013-07-31 06:53:31 +00008198 if (ixgbe_pcie_from_parent(hw))
Jacob Kellerb8e82002013-04-09 07:20:09 +00008199 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00008200
Jacob Kellere027d1a2013-07-31 06:53:31 +00008201 /* calculate the expected PCIe bandwidth required for optimal
8202 * performance. Note that some older parts will never have enough
8203 * bandwidth due to being older generation PCIe parts. We clamp these
8204 * parts to ensure no warning is displayed if it can't be fixed.
8205 */
8206 switch (hw->mac.type) {
8207 case ixgbe_mac_82598EB:
8208 expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
8209 break;
8210 default:
8211 expected_gts = ixgbe_enumerate_functions(adapter) * 10;
8212 break;
Auke Kok0c254d82008-02-11 09:25:56 -08008213 }
Jacob Kellere027d1a2013-07-31 06:53:31 +00008214 ixgbe_check_minimum_link(adapter, expected_gts);
Auke Kok0c254d82008-02-11 09:25:56 -08008215
Jacob Keller6a2aae52013-10-18 05:09:24 +00008216 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
8217 if (err)
8218 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
8219 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
8220 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
8221 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8222 part_str);
8223 else
8224 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
8225 hw->mac.type, hw->phy.type, part_str);
8226
8227 e_dev_info("%pM\n", netdev->dev_addr);
8228
Auke Kok9a799d72007-09-15 14:07:45 -07008229 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008230 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008231 if (err == IXGBE_ERR_EEPROM_VERSION) {
8232 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00008233 e_dev_warn("This device is a pre-production adapter/LOM. "
8234 "Please be aware there may be issues associated "
8235 "with your hardware. If you are experiencing "
8236 "problems please contact your Intel or hardware "
8237 "representative who provided you with this "
8238 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00008239 }
Auke Kok9a799d72007-09-15 14:07:45 -07008240 strcpy(netdev->name, "eth%d");
8241 err = register_netdev(netdev);
8242 if (err)
8243 goto err_register;
8244
Emil Tantilovec74a472012-09-20 03:33:56 +00008245 /* power down the optics for 82599 SFP+ fiber */
8246 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00008247 hw->mac.ops.disable_tx_laser(hw);
8248
Jesse Brandeburg54386462009-04-17 20:44:27 +00008249 /* carrier off reporting is important to ethtool even BEFORE open */
8250 netif_carrier_off(netdev);
8251
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008252#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03008253 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008254 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008255 ixgbe_setup_dca(adapter);
8256 }
8257#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008258 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008259 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00008260 for (i = 0; i < adapter->num_vfs; i++)
8261 ixgbe_vf_configuration(pdev, (i | 0x10000000));
8262 }
8263
Jacob Keller2466dd92011-09-08 03:50:54 +00008264 /* firmware requires driver version to be 0xFFFFFFFF
8265 * since os does not support feature
8266 */
Emil Tantilov9612de92011-05-07 07:40:20 +00008267 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00008268 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
8269 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00008270
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008271 /* add san mac addr to netdev */
8272 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008273
Neerav Parikhea818752012-01-04 20:23:40 +00008274 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07008275 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008276
Don Skidmore12109822012-05-04 06:07:08 +00008277#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008278 if (ixgbe_sysfs_init(adapter))
8279 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00008280#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008281
Catherine Sullivan00949162012-08-10 01:59:10 +00008282 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008283
Don Skidmore0b2679d2013-02-21 03:00:04 +00008284 /* Need link setup for MNG FW, else wait for IXGBE_UP */
8285 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
8286 hw->mac.ops.setup_link(hw,
8287 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
8288 true);
8289
Auke Kok9a799d72007-09-15 14:07:45 -07008290 return 0;
8291
8292err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008293 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00008294 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008295err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00008296 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00008297 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Mark Rustad2a1a0912014-01-14 18:53:15 -08008298 iounmap(adapter->io_addr);
Auke Kok9a799d72007-09-15 14:07:45 -07008299err_ioremap:
8300 free_netdev(netdev);
8301err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00008302 pci_release_selected_regions(pdev,
8303 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008304err_pci_reg:
8305err_dma:
8306 pci_disable_device(pdev);
8307 return err;
8308}
8309
8310/**
8311 * ixgbe_remove - Device Removal Routine
8312 * @pdev: PCI device information struct
8313 *
8314 * ixgbe_remove is called by the PCI subsystem to alert the driver
8315 * that it should release a PCI device. The could be caused by a
8316 * Hot-Plug event, or because the driver is going to be removed from
8317 * memory.
8318 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008319static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07008320{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008321 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8322 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008323
Catherine Sullivan00949162012-08-10 01:59:10 +00008324 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00008325
Mark Rustad09f40ae2014-01-14 18:53:11 -08008326 set_bit(__IXGBE_REMOVING, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00008327 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07008328
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00008329
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008330#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008331 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
8332 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
8333 dca_remove_requester(&pdev->dev);
8334 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
8335 }
8336
8337#endif
Don Skidmore12109822012-05-04 06:07:08 +00008338#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008339 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00008340#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00008341
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00008342 /* remove the added san mac */
8343 ixgbe_del_sanmac_netdev(netdev);
8344
Donald Skidmorec4900be2008-11-20 21:11:42 -08008345 if (netdev->reg_state == NETREG_REGISTERED)
8346 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008347
Greg Roseda36b642012-12-11 08:26:43 +00008348#ifdef CONFIG_PCI_IOV
8349 /*
8350 * Only disable SR-IOV on unload if the user specified the now
8351 * deprecated max_vfs module parameter.
8352 */
8353 if (max_vfs)
8354 ixgbe_disable_sriov(adapter);
8355#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00008356 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08008357
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008358 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008359
Alexander Duyck2b1588c2012-03-17 02:39:16 +00008360#ifdef CONFIG_DCB
8361 kfree(adapter->ixgbe_ieee_pfc);
8362 kfree(adapter->ixgbe_ieee_ets);
8363
8364#endif
Mark Rustad2a1a0912014-01-14 18:53:15 -08008365 iounmap(adapter->io_addr);
gouji-new9ce77662009-05-06 10:44:45 +00008366 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008367 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07008368
Emil Tantilov849c4542010-06-03 16:53:41 +00008369 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08008370
Auke Kok9a799d72007-09-15 14:07:45 -07008371 free_netdev(netdev);
8372
Frans Pop19d5afd2009-10-02 10:04:12 -07008373 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008374
Auke Kok9a799d72007-09-15 14:07:45 -07008375 pci_disable_device(pdev);
8376}
8377
8378/**
8379 * ixgbe_io_error_detected - called when PCI error is detected
8380 * @pdev: Pointer to PCI device
8381 * @state: The current pci connection state
8382 *
8383 * This function is called after a PCI bus error affecting
8384 * this device has been detected.
8385 */
8386static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00008387 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07008388{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008389 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8390 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008391
Greg Rose83c61fa2011-09-07 05:59:35 +00008392#ifdef CONFIG_PCI_IOV
Mark Rustad14438462014-02-28 15:48:57 -08008393 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose83c61fa2011-09-07 05:59:35 +00008394 struct pci_dev *bdev, *vfdev;
8395 u32 dw0, dw1, dw2, dw3;
8396 int vf, pos;
8397 u16 req_id, pf_func;
8398
8399 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
8400 adapter->num_vfs == 0)
8401 goto skip_bad_vf_detection;
8402
8403 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08008404 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00008405 bdev = bdev->bus->self;
8406
8407 if (!bdev)
8408 goto skip_bad_vf_detection;
8409
8410 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
8411 if (!pos)
8412 goto skip_bad_vf_detection;
8413
Mark Rustad14438462014-02-28 15:48:57 -08008414 dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
8415 dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
8416 dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
8417 dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
8418 if (ixgbe_removed(hw->hw_addr))
8419 goto skip_bad_vf_detection;
Greg Rose83c61fa2011-09-07 05:59:35 +00008420
8421 req_id = dw1 >> 16;
8422 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
8423 if (!(req_id & 0x0080))
8424 goto skip_bad_vf_detection;
8425
8426 pf_func = req_id & 0x01;
8427 if ((pf_func & 1) == (pdev->devfn & 1)) {
8428 unsigned int device_id;
8429
8430 vf = (req_id & 0x7F) >> 1;
8431 e_dev_err("VF %d has caused a PCIe error\n", vf);
8432 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
8433 "%8.8x\tdw3: %8.8x\n",
8434 dw0, dw1, dw2, dw3);
8435 switch (adapter->hw.mac.type) {
8436 case ixgbe_mac_82599EB:
8437 device_id = IXGBE_82599_VF_DEVICE_ID;
8438 break;
8439 case ixgbe_mac_X540:
8440 device_id = IXGBE_X540_VF_DEVICE_ID;
8441 break;
8442 default:
8443 device_id = 0;
8444 break;
8445 }
8446
8447 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00008448 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00008449 while (vfdev) {
8450 if (vfdev->devfn == (req_id & 0xFF))
8451 break;
Jon Mason36e90312012-07-19 21:02:09 +00008452 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00008453 device_id, vfdev);
8454 }
8455 /*
8456 * There's a slim chance the VF could have been hot plugged,
8457 * so if it is no longer present we don't need to issue the
8458 * VFLR. Just clean up the AER in that case.
8459 */
8460 if (vfdev) {
8461 e_dev_err("Issuing VFLR to VF %d\n", vf);
8462 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00008463 /* Free device reference count */
8464 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00008465 }
8466
8467 pci_cleanup_aer_uncorrect_error_status(pdev);
8468 }
8469
8470 /*
8471 * Even though the error may have occurred on the other port
8472 * we still need to increment the vf error reference count for
8473 * both ports because the I/O resume function will be called
8474 * for both of them.
8475 */
8476 adapter->vferr_refcount++;
8477
8478 return PCI_ERS_RESULT_RECOVERED;
8479
8480skip_bad_vf_detection:
8481#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07008482 netif_device_detach(netdev);
8483
Breno Leitao3044b8d2009-05-06 10:44:26 +00008484 if (state == pci_channel_io_perm_failure)
8485 return PCI_ERS_RESULT_DISCONNECT;
8486
Auke Kok9a799d72007-09-15 14:07:45 -07008487 if (netif_running(netdev))
8488 ixgbe_down(adapter);
8489 pci_disable_device(pdev);
8490
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008491 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07008492 return PCI_ERS_RESULT_NEED_RESET;
8493}
8494
8495/**
8496 * ixgbe_io_slot_reset - called after the pci bus has been reset.
8497 * @pdev: Pointer to PCI device
8498 *
8499 * Restart the card from scratch, as if from a cold-boot.
8500 */
8501static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
8502{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008503 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008504 pci_ers_result_t result;
8505 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07008506
gouji-new9ce77662009-05-06 10:44:45 +00008507 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00008508 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008509 result = PCI_ERS_RESULT_DISCONNECT;
8510 } else {
Mark Rustad0391bbe2014-02-28 15:48:55 -08008511 adapter->hw.hw_addr = adapter->io_addr;
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008512 pci_set_master(pdev);
8513 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00008514 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008515
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07008516 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008517
8518 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00008519 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008520 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07008521 }
Auke Kok9a799d72007-09-15 14:07:45 -07008522
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008523 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8524 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00008525 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
8526 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008527 /* non-fatal, continue */
8528 }
Auke Kok9a799d72007-09-15 14:07:45 -07008529
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08008530 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07008531}
8532
8533/**
8534 * ixgbe_io_resume - called when traffic can start flowing again.
8535 * @pdev: Pointer to PCI device
8536 *
8537 * This callback is called when the error recovery driver tells us that
8538 * its OK to resume normal operation.
8539 */
8540static void ixgbe_io_resume(struct pci_dev *pdev)
8541{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08008542 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
8543 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07008544
Greg Rose83c61fa2011-09-07 05:59:35 +00008545#ifdef CONFIG_PCI_IOV
8546 if (adapter->vferr_refcount) {
8547 e_info(drv, "Resuming after VF err\n");
8548 adapter->vferr_refcount--;
8549 return;
8550 }
8551
8552#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00008553 if (netif_running(netdev))
8554 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07008555
8556 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07008557}
8558
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07008559static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07008560 .error_detected = ixgbe_io_error_detected,
8561 .slot_reset = ixgbe_io_slot_reset,
8562 .resume = ixgbe_io_resume,
8563};
8564
8565static struct pci_driver ixgbe_driver = {
8566 .name = ixgbe_driver_name,
8567 .id_table = ixgbe_pci_tbl,
8568 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05008569 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07008570#ifdef CONFIG_PM
8571 .suspend = ixgbe_suspend,
8572 .resume = ixgbe_resume,
8573#endif
8574 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00008575 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07008576 .err_handler = &ixgbe_err_handler
8577};
8578
8579/**
8580 * ixgbe_init_module - Driver Registration Routine
8581 *
8582 * ixgbe_init_module is the first routine called when the driver is
8583 * loaded. All it does is register with the PCI subsystem.
8584 **/
8585static int __init ixgbe_init_module(void)
8586{
8587 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00008588 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00008589 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07008590
Catherine Sullivan00949162012-08-10 01:59:10 +00008591 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00008592
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008593 ret = pci_register_driver(&ixgbe_driver);
8594 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008595 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008596 return ret;
8597 }
8598
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008599#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008600 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008601#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008602
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00008603 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07008604}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07008605
Auke Kok9a799d72007-09-15 14:07:45 -07008606module_init(ixgbe_init_module);
8607
8608/**
8609 * ixgbe_exit_module - Driver Exit Cleanup Routine
8610 *
8611 * ixgbe_exit_module is called just before the driver is removed
8612 * from memory.
8613 **/
8614static void __exit ixgbe_exit_module(void)
8615{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008616#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008617 dca_unregister_notify(&dca_notifier);
8618#endif
Auke Kok9a799d72007-09-15 14:07:45 -07008619 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00008620
Catherine Sullivan00949162012-08-10 01:59:10 +00008621 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00008622
Eric Dumazet1a515022010-11-16 19:26:42 -08008623 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07008624}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008625
Jeff Garzik5dd2d332008-10-16 05:09:31 -04008626#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008627static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008628 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008629{
8630 int ret_val;
8631
8632 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00008633 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008634
8635 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
8636}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08008637
Alexander Duyckb4533682009-03-31 21:32:42 +00008638#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00008639
Auke Kok9a799d72007-09-15 14:07:45 -07008640module_exit(ixgbe_exit_module);
8641
8642/* ixgbe_main.c */