blob: ccea0eae7b602fb0496279a083898bae6d3553ff [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/delay.h>
36#include <linux/errno.h>
37#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020038#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020039#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020040#include <linux/string.h>
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +020041#include <linux/etherdevice.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020042#include "qed.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040043#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020044#include "qed_hsi.h"
45#include "qed_hw.h"
46#include "qed_mcp.h"
47#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030048#include "qed_sriov.h"
49
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020050#define CHIP_MCP_RESP_ITER_US 10
51
52#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
53#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
54
55#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
56 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
57 _val)
58
59#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
60 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
61
62#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
63 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
64 offsetof(struct public_drv_mb, _field), _val)
65
66#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
67 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
68 offsetof(struct public_drv_mb, _field))
69
70#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
71 DRV_ID_PDA_COMP_VER_SHIFT)
72
73#define MCP_BYTES_PER_MBIT_SHIFT 17
74
75bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
76{
77 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
78 return false;
79 return true;
80}
81
Yuval Mintz1a635e42016-08-15 10:42:43 +030082void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020083{
84 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
85 PUBLIC_PORT);
86 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
87
88 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
89 MFW_PORT(p_hwfn));
90 DP_VERBOSE(p_hwfn, QED_MSG_SP,
91 "port_addr = 0x%x, port_id 0x%02x\n",
92 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
93}
94
Yuval Mintz1a635e42016-08-15 10:42:43 +030095void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020096{
97 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
98 u32 tmp, i;
99
100 if (!p_hwfn->mcp_info->public_base)
101 return;
102
103 for (i = 0; i < length; i++) {
104 tmp = qed_rd(p_hwfn, p_ptt,
105 p_hwfn->mcp_info->mfw_mb_addr +
106 (i << 2) + sizeof(u32));
107
108 /* The MB data is actually BE; Need to force it to cpu */
109 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
110 be32_to_cpu((__force __be32)tmp);
111 }
112}
113
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200114struct qed_mcp_cmd_elem {
115 struct list_head list;
116 struct qed_mcp_mb_params *p_mb_params;
117 u16 expected_seq_num;
118 bool b_is_completed;
119};
120
121/* Must be called while cmd_lock is acquired */
122static struct qed_mcp_cmd_elem *
123qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
124 struct qed_mcp_mb_params *p_mb_params,
125 u16 expected_seq_num)
126{
127 struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
128
129 p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
130 if (!p_cmd_elem)
131 goto out;
132
133 p_cmd_elem->p_mb_params = p_mb_params;
134 p_cmd_elem->expected_seq_num = expected_seq_num;
135 list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
136out:
137 return p_cmd_elem;
138}
139
140/* Must be called while cmd_lock is acquired */
141static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
142 struct qed_mcp_cmd_elem *p_cmd_elem)
143{
144 list_del(&p_cmd_elem->list);
145 kfree(p_cmd_elem);
146}
147
148/* Must be called while cmd_lock is acquired */
149static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
150 u16 seq_num)
151{
152 struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
153
154 list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
155 if (p_cmd_elem->expected_seq_num == seq_num)
156 return p_cmd_elem;
157 }
158
159 return NULL;
160}
161
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200162int qed_mcp_free(struct qed_hwfn *p_hwfn)
163{
164 if (p_hwfn->mcp_info) {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200165 struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
166
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200167 kfree(p_hwfn->mcp_info->mfw_mb_cur);
168 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200169
170 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
171 list_for_each_entry_safe(p_cmd_elem,
172 p_tmp,
173 &p_hwfn->mcp_info->cmd_list, list) {
174 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
175 }
176 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200177 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200178
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200179 kfree(p_hwfn->mcp_info);
180
181 return 0;
182}
183
Yuval Mintz1a635e42016-08-15 10:42:43 +0300184static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200185{
186 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
187 u32 drv_mb_offsize, mfw_mb_offsize;
188 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
189
190 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
191 if (!p_info->public_base)
192 return 0;
193
194 p_info->public_base |= GRCBASE_MCP;
195
196 /* Calculate the driver and MFW mailbox address */
197 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
198 SECTION_OFFSIZE_ADDR(p_info->public_base,
199 PUBLIC_DRV_MB));
200 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
201 DP_VERBOSE(p_hwfn, QED_MSG_SP,
202 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
203 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
204
205 /* Set the MFW MB address */
206 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
207 SECTION_OFFSIZE_ADDR(p_info->public_base,
208 PUBLIC_MFW_MB));
209 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
210 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
211
212 /* Get the current driver mailbox sequence before sending
213 * the first command
214 */
215 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
216 DRV_MSG_SEQ_NUMBER_MASK;
217
218 /* Get current FW pulse sequence */
219 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
220 DRV_PULSE_SEQ_MASK;
221
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200222 p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200223
224 return 0;
225}
226
Yuval Mintz1a635e42016-08-15 10:42:43 +0300227int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200228{
229 struct qed_mcp_info *p_info;
230 u32 size;
231
232 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200233 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200234 if (!p_hwfn->mcp_info)
235 goto err;
236 p_info = p_hwfn->mcp_info;
237
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200238 /* Initialize the MFW spinlock */
239 spin_lock_init(&p_info->cmd_lock);
240 spin_lock_init(&p_info->link_lock);
241
242 INIT_LIST_HEAD(&p_info->cmd_list);
243
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200244 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
245 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
246 /* Do not free mcp_info here, since public_base indicate that
247 * the MCP is not initialized
248 */
249 return 0;
250 }
251
252 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200253 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintz83aeb932016-08-15 10:42:44 +0300254 p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200255 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
256 goto err;
257
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200258 return 0;
259
260err:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200261 qed_mcp_free(p_hwfn);
262 return -ENOMEM;
263}
264
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200265static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
266 struct qed_ptt *p_ptt)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200267{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200268 u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200269
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200270 /* Use MCP history register to check if MCP reset occurred between init
271 * time and now.
Tomer Tayar5529bad2016-03-09 09:16:24 +0200272 */
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200273 if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
274 DP_VERBOSE(p_hwfn,
275 QED_MSG_SP,
276 "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
277 p_hwfn->mcp_info->mcp_hist, generic_por_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200278
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200279 qed_load_mcp_offsets(p_hwfn, p_ptt);
280 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200281 }
Tomer Tayar5529bad2016-03-09 09:16:24 +0200282}
283
Yuval Mintz1a635e42016-08-15 10:42:43 +0300284int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200285{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200286 u32 org_mcp_reset_seq, seq, delay = CHIP_MCP_RESP_ITER_US, cnt = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200287 int rc = 0;
288
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200289 /* Ensure that only a single thread is accessing the mailbox */
290 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
291
292 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200293
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200294 /* Set drv command along with the updated sequence */
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200295 qed_mcp_reread_offsets(p_hwfn, p_ptt);
296 seq = ++p_hwfn->mcp_info->drv_mb_seq;
297 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200298
299 do {
300 /* Wait for MFW response */
301 udelay(delay);
302 /* Give the FW up to 500 second (50*1000*10usec) */
303 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
304 MISCS_REG_GENERIC_POR_0)) &&
305 (cnt++ < QED_MCP_RESET_RETRIES));
306
307 if (org_mcp_reset_seq !=
308 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
309 DP_VERBOSE(p_hwfn, QED_MSG_SP,
310 "MCP was reset after %d usec\n", cnt * delay);
311 } else {
312 DP_ERR(p_hwfn, "Failed to reset MCP\n");
313 rc = -EAGAIN;
314 }
315
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200316 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200317
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200318 return rc;
319}
320
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200321/* Must be called while cmd_lock is acquired */
322static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200323{
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200324 struct qed_mcp_cmd_elem *p_cmd_elem;
325
326 /* There is at most one pending command at a certain time, and if it
327 * exists - it is placed at the HEAD of the list.
328 */
329 if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
330 p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
331 struct qed_mcp_cmd_elem, list);
332 return !p_cmd_elem->b_is_completed;
333 }
334
335 return false;
336}
337
338/* Must be called while cmd_lock is acquired */
339static int
340qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
341{
342 struct qed_mcp_mb_params *p_mb_params;
343 struct qed_mcp_cmd_elem *p_cmd_elem;
344 u32 mcp_resp;
345 u16 seq_num;
346
347 mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
348 seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
349
350 /* Return if no new non-handled response has been received */
351 if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
352 return -EAGAIN;
353
354 p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
355 if (!p_cmd_elem) {
356 DP_ERR(p_hwfn,
357 "Failed to find a pending mailbox cmd that expects sequence number %d\n",
358 seq_num);
359 return -EINVAL;
360 }
361
362 p_mb_params = p_cmd_elem->p_mb_params;
363
364 /* Get the MFW response along with the sequence number */
365 p_mb_params->mcp_resp = mcp_resp;
366
367 /* Get the MFW param */
368 p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
369
370 /* Get the union data */
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200371 if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200372 u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
373 offsetof(struct public_drv_mb,
374 union_data);
375 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200376 union_data_addr, p_mb_params->data_dst_size);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200377 }
378
379 p_cmd_elem->b_is_completed = true;
380
381 return 0;
382}
383
384/* Must be called while cmd_lock is acquired */
385static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
386 struct qed_ptt *p_ptt,
387 struct qed_mcp_mb_params *p_mb_params,
388 u16 seq_num)
389{
390 union drv_union_data union_data;
391 u32 union_data_addr;
392
393 /* Set the union data */
394 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
395 offsetof(struct public_drv_mb, union_data);
396 memset(&union_data, 0, sizeof(union_data));
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200397 if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200398 memcpy(&union_data, p_mb_params->p_data_src,
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200399 p_mb_params->data_src_size);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200400 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
401 sizeof(union_data));
402
403 /* Set the drv param */
404 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
405
406 /* Set the drv command along with the sequence number */
407 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
408
409 DP_VERBOSE(p_hwfn, QED_MSG_SP,
410 "MFW mailbox: command 0x%08x param 0x%08x\n",
411 (p_mb_params->cmd | seq_num), p_mb_params->param);
412}
413
414static int
415_qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
416 struct qed_ptt *p_ptt,
417 struct qed_mcp_mb_params *p_mb_params,
418 u32 max_retries, u32 delay)
419{
420 struct qed_mcp_cmd_elem *p_cmd_elem;
421 u32 cnt = 0;
422 u16 seq_num;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200423 int rc = 0;
424
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200425 /* Wait until the mailbox is non-occupied */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200426 do {
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200427 /* Exit the loop if there is no pending command, or if the
428 * pending command is completed during this iteration.
429 * The spinlock stays locked until the command is sent.
430 */
431
432 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
433
434 if (!qed_mcp_has_pending_cmd(p_hwfn))
435 break;
436
437 rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
438 if (!rc)
439 break;
440 else if (rc != -EAGAIN)
441 goto err;
442
443 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200444 udelay(delay);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200445 } while (++cnt < max_retries);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200446
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200447 if (cnt >= max_retries) {
448 DP_NOTICE(p_hwfn,
449 "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
450 p_mb_params->cmd, p_mb_params->param);
451 return -EAGAIN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200452 }
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200453
454 /* Send the mailbox command */
455 qed_mcp_reread_offsets(p_hwfn, p_ptt);
456 seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
457 p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
458 if (!p_cmd_elem)
459 goto err;
460
461 __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
462 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
463
464 /* Wait for the MFW response */
465 do {
466 /* Exit the loop if the command is already completed, or if the
467 * command is completed during this iteration.
468 * The spinlock stays locked until the list element is removed.
469 */
470
471 udelay(delay);
472 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
473
474 if (p_cmd_elem->b_is_completed)
475 break;
476
477 rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
478 if (!rc)
479 break;
480 else if (rc != -EAGAIN)
481 goto err;
482
483 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
484 } while (++cnt < max_retries);
485
486 if (cnt >= max_retries) {
487 DP_NOTICE(p_hwfn,
488 "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
489 p_mb_params->cmd, p_mb_params->param);
490
491 spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
492 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
493 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
494
495 return -EAGAIN;
496 }
497
498 qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
499 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
500
501 DP_VERBOSE(p_hwfn,
502 QED_MSG_SP,
503 "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
504 p_mb_params->mcp_resp,
505 p_mb_params->mcp_param,
506 (cnt * delay) / 1000, (cnt * delay) % 1000);
507
508 /* Clear the sequence number from the MFW response */
509 p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
510
511 return 0;
512
513err:
514 spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200515 return rc;
516}
517
Tomer Tayar5529bad2016-03-09 09:16:24 +0200518static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
519 struct qed_ptt *p_ptt,
520 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200521{
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200522 size_t union_data_size = sizeof(union drv_union_data);
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200523 u32 max_retries = QED_DRV_MB_MAX_RETRIES;
524 u32 delay = CHIP_MCP_RESP_ITER_US;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200525
526 /* MCP not initialized */
527 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +0300528 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200529 return -EBUSY;
530 }
531
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200532 if (p_mb_params->data_src_size > union_data_size ||
533 p_mb_params->data_dst_size > union_data_size) {
534 DP_ERR(p_hwfn,
535 "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
536 p_mb_params->data_src_size,
537 p_mb_params->data_dst_size, union_data_size);
538 return -EINVAL;
539 }
540
Tomer Tayar4ed1eea2017-03-23 15:50:15 +0200541 return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
542 delay);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200543}
544
Tomer Tayar5529bad2016-03-09 09:16:24 +0200545int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
546 struct qed_ptt *p_ptt,
547 u32 cmd,
548 u32 param,
549 u32 *o_mcp_resp,
550 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200551{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200552 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200553 struct mcp_mac wol_mac;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200554 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200555
Tomer Tayar5529bad2016-03-09 09:16:24 +0200556 memset(&mb_params, 0, sizeof(mb_params));
557 mb_params.cmd = cmd;
558 mb_params.param = param;
Mintz, Yuval14d39642016-10-31 07:14:23 +0200559
560 /* In case of UNLOAD_DONE, set the primary MAC */
561 if ((cmd == DRV_MSG_CODE_UNLOAD_DONE) &&
562 (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED)) {
563 u8 *p_mac = p_hwfn->cdev->wol_mac;
564
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200565 memset(&wol_mac, 0, sizeof(wol_mac));
566 wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
567 wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
568 p_mac[4] << 8 | p_mac[5];
Mintz, Yuval14d39642016-10-31 07:14:23 +0200569
570 DP_VERBOSE(p_hwfn,
571 (QED_MSG_SP | NETIF_MSG_IFDOWN),
572 "Setting WoL MAC: %pM --> [%08x,%08x]\n",
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200573 p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
Mintz, Yuval14d39642016-10-31 07:14:23 +0200574
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200575 mb_params.p_data_src = &wol_mac;
576 mb_params.data_src_size = sizeof(wol_mac);
Mintz, Yuval14d39642016-10-31 07:14:23 +0200577 }
578
Tomer Tayar5529bad2016-03-09 09:16:24 +0200579 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
580 if (rc)
581 return rc;
582
583 *o_mcp_resp = mb_params.mcp_resp;
584 *o_mcp_param = mb_params.mcp_param;
585
586 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200587}
588
Tomer Tayar41024262016-09-05 14:35:10 +0300589int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
590 struct qed_ptt *p_ptt,
591 u32 cmd,
592 u32 param,
593 u32 *o_mcp_resp,
594 u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
595{
596 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200597 u8 raw_data[MCP_DRV_NVM_BUF_LEN];
Tomer Tayar41024262016-09-05 14:35:10 +0300598 int rc;
599
600 memset(&mb_params, 0, sizeof(mb_params));
601 mb_params.cmd = cmd;
602 mb_params.param = param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200603 mb_params.p_data_dst = raw_data;
604
605 /* Use the maximal value since the actual one is part of the response */
606 mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
607
Tomer Tayar41024262016-09-05 14:35:10 +0300608 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
609 if (rc)
610 return rc;
611
612 *o_mcp_resp = mb_params.mcp_resp;
613 *o_mcp_param = mb_params.mcp_param;
614
615 *o_txn_size = *o_mcp_param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200616 memcpy(o_buf, raw_data, *o_txn_size);
Tomer Tayar41024262016-09-05 14:35:10 +0300617
618 return 0;
619}
620
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200621int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300622 struct qed_ptt *p_ptt, u32 *p_load_code)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200623{
624 struct qed_dev *cdev = p_hwfn->cdev;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200625 struct qed_mcp_mb_params mb_params;
626 union drv_union_data union_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200627 int rc;
628
Tomer Tayar5529bad2016-03-09 09:16:24 +0200629 memset(&mb_params, 0, sizeof(mb_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200630 /* Load Request */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200631 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
632 mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
633 cdev->drv_type;
634 memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
635 mb_params.p_data_src = &union_data;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200636 mb_params.data_src_size = sizeof(union_data.ver_str);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200637 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200638
639 /* if mcp fails to respond we must abort */
640 if (rc) {
641 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
642 return rc;
643 }
644
Tomer Tayar5529bad2016-03-09 09:16:24 +0200645 *p_load_code = mb_params.mcp_resp;
646
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200647 /* If MFW refused (e.g. other port is in diagnostic mode) we
648 * must abort. This can happen in the following cases:
649 * - Other port is in diagnostic mode
650 * - Previously loaded function on the engine is not compliant with
651 * the requester.
652 * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
653 * -
654 */
655 if (!(*p_load_code) ||
656 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
657 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
658 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
659 DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
660 return -EBUSY;
661 }
662
663 return 0;
664}
665
Yuval Mintz0b55e272016-05-11 16:36:15 +0300666static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
667 struct qed_ptt *p_ptt)
668{
669 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
670 PUBLIC_PATH);
671 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
672 u32 path_addr = SECTION_ADDR(mfw_path_offsize,
673 QED_PATH_ID(p_hwfn));
674 u32 disabled_vfs[VF_MAX_STATIC / 32];
675 int i;
676
677 DP_VERBOSE(p_hwfn,
678 QED_MSG_SP,
679 "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
680 mfw_path_offsize, path_addr);
681
682 for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
683 disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
684 path_addr +
685 offsetof(struct public_path,
686 mcp_vf_disabled) +
687 sizeof(u32) * i);
688 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
689 "FLR-ed VFs [%08x,...,%08x] - %08x\n",
690 i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
691 }
692
693 if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
694 qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
695}
696
697int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
698 struct qed_ptt *p_ptt, u32 *vfs_to_ack)
699{
700 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
701 PUBLIC_FUNC);
702 u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
703 u32 func_addr = SECTION_ADDR(mfw_func_offsize,
704 MCP_PF_ID(p_hwfn));
705 struct qed_mcp_mb_params mb_params;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300706 int rc;
707 int i;
708
709 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
710 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
711 "Acking VFs [%08x,...,%08x] - %08x\n",
712 i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
713
714 memset(&mb_params, 0, sizeof(mb_params));
715 mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200716 mb_params.p_data_src = vfs_to_ack;
717 mb_params.data_src_size = VF_MAX_STATIC / 8;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300718 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
719 if (rc) {
720 DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
721 return -EBUSY;
722 }
723
724 /* Clear the ACK bits */
725 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
726 qed_wr(p_hwfn, p_ptt,
727 func_addr +
728 offsetof(struct public_func, drv_ack_vf_disabled) +
729 i * sizeof(u32), 0);
730
731 return rc;
732}
733
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200734static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
735 struct qed_ptt *p_ptt)
736{
737 u32 transceiver_state;
738
739 transceiver_state = qed_rd(p_hwfn, p_ptt,
740 p_hwfn->mcp_info->port_addr +
741 offsetof(struct public_port,
742 transceiver_data));
743
744 DP_VERBOSE(p_hwfn,
745 (NETIF_MSG_HW | QED_MSG_SP),
746 "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
747 transceiver_state,
748 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300749 offsetof(struct public_port, transceiver_data)));
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200750
751 transceiver_state = GET_FIELD(transceiver_state,
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300752 ETH_TRANSCEIVER_STATE);
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200753
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300754 if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200755 DP_NOTICE(p_hwfn, "Transceiver is present.\n");
756 else
757 DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
758}
759
Yuval Mintzcc875c22015-10-26 11:02:31 +0200760static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +0300761 struct qed_ptt *p_ptt, bool b_reset)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200762{
763 struct qed_mcp_link_state *p_link;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400764 u8 max_bw, min_bw;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200765 u32 status = 0;
766
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200767 /* Prevent SW/attentions from doing this at the same time */
768 spin_lock_bh(&p_hwfn->mcp_info->link_lock);
769
Yuval Mintzcc875c22015-10-26 11:02:31 +0200770 p_link = &p_hwfn->mcp_info->link_output;
771 memset(p_link, 0, sizeof(*p_link));
772 if (!b_reset) {
773 status = qed_rd(p_hwfn, p_ptt,
774 p_hwfn->mcp_info->port_addr +
775 offsetof(struct public_port, link_status));
776 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
777 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
778 status,
779 (u32)(p_hwfn->mcp_info->port_addr +
Yuval Mintz1a635e42016-08-15 10:42:43 +0300780 offsetof(struct public_port, link_status)));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200781 } else {
782 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
783 "Resetting link indications\n");
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200784 goto out;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200785 }
786
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200787 if (p_hwfn->b_drv_link_init)
788 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
789 else
790 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200791
792 p_link->full_duplex = true;
793 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
794 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
795 p_link->speed = 100000;
796 break;
797 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
798 p_link->speed = 50000;
799 break;
800 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
801 p_link->speed = 40000;
802 break;
803 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
804 p_link->speed = 25000;
805 break;
806 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
807 p_link->speed = 20000;
808 break;
809 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
810 p_link->speed = 10000;
811 break;
812 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
813 p_link->full_duplex = false;
814 /* Fall-through */
815 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
816 p_link->speed = 1000;
817 break;
818 default:
819 p_link->speed = 0;
820 }
821
Manish Chopra4b01e512016-04-26 10:56:09 -0400822 if (p_link->link_up && p_link->speed)
823 p_link->line_speed = p_link->speed;
824 else
825 p_link->line_speed = 0;
826
827 max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400828 min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
Manish Chopra4b01e512016-04-26 10:56:09 -0400829
Manish Chopraa64b02d2016-04-26 10:56:10 -0400830 /* Max bandwidth configuration */
Manish Chopra4b01e512016-04-26 10:56:09 -0400831 __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200832
Manish Chopraa64b02d2016-04-26 10:56:10 -0400833 /* Min bandwidth configuration */
834 __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
Mintz, Yuval6f437d42017-02-27 11:06:33 +0200835 qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
836 p_link->min_pf_rate);
Manish Chopraa64b02d2016-04-26 10:56:10 -0400837
Yuval Mintzcc875c22015-10-26 11:02:31 +0200838 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
839 p_link->an_complete = !!(status &
840 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
841 p_link->parallel_detection = !!(status &
842 LINK_STATUS_PARALLEL_DETECTION_USED);
843 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
844
845 p_link->partner_adv_speed |=
846 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
847 QED_LINK_PARTNER_SPEED_1G_FD : 0;
848 p_link->partner_adv_speed |=
849 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
850 QED_LINK_PARTNER_SPEED_1G_HD : 0;
851 p_link->partner_adv_speed |=
852 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
853 QED_LINK_PARTNER_SPEED_10G : 0;
854 p_link->partner_adv_speed |=
855 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
856 QED_LINK_PARTNER_SPEED_20G : 0;
857 p_link->partner_adv_speed |=
Sudarsana Reddy Kalluru054c67d2016-08-09 03:51:23 -0400858 (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
859 QED_LINK_PARTNER_SPEED_25G : 0;
860 p_link->partner_adv_speed |=
Yuval Mintzcc875c22015-10-26 11:02:31 +0200861 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
862 QED_LINK_PARTNER_SPEED_40G : 0;
863 p_link->partner_adv_speed |=
864 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
865 QED_LINK_PARTNER_SPEED_50G : 0;
866 p_link->partner_adv_speed |=
867 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
868 QED_LINK_PARTNER_SPEED_100G : 0;
869
870 p_link->partner_tx_flow_ctrl_en =
871 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
872 p_link->partner_rx_flow_ctrl_en =
873 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
874
875 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
876 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
877 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
878 break;
879 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
880 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
881 break;
882 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
883 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
884 break;
885 default:
886 p_link->partner_adv_pause = 0;
887 }
888
889 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
890
891 qed_link_update(p_hwfn);
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200892out:
893 spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200894}
895
Yuval Mintz351a4ded2016-06-02 10:23:29 +0300896int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
Yuval Mintzcc875c22015-10-26 11:02:31 +0200897{
898 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200899 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200900 struct eth_phy_cfg phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200901 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200902 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200903
904 /* Set the shmem configuration according to params */
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200905 memset(&phy_cfg, 0, sizeof(phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200906 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
907 if (!params->speed.autoneg)
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200908 phy_cfg.speed = params->speed.forced_speed;
909 phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
910 phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
911 phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
912 phy_cfg.adv_speed = params->speed.advertised_speeds;
913 phy_cfg.loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200914
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200915 p_hwfn->b_drv_link_init = b_up;
916
Yuval Mintzcc875c22015-10-26 11:02:31 +0200917 if (b_up) {
918 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
919 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200920 phy_cfg.speed,
921 phy_cfg.pause,
922 phy_cfg.adv_speed,
923 phy_cfg.loopback_mode,
924 phy_cfg.feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200925 } else {
926 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
927 "Resetting link\n");
928 }
929
Tomer Tayar5529bad2016-03-09 09:16:24 +0200930 memset(&mb_params, 0, sizeof(mb_params));
931 mb_params.cmd = cmd;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200932 mb_params.p_data_src = &phy_cfg;
933 mb_params.data_src_size = sizeof(phy_cfg);
Tomer Tayar5529bad2016-03-09 09:16:24 +0200934 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200935
936 /* if mcp fails to respond we must abort */
937 if (rc) {
938 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
939 return rc;
940 }
941
Mintz, Yuval65ed2ff2017-02-20 22:43:39 +0200942 /* Mimic link-change attention, done for several reasons:
943 * - On reset, there's no guarantee MFW would trigger
944 * an attention.
945 * - On initialization, older MFWs might not indicate link change
946 * during LFA, so we'll never get an UP indication.
947 */
948 qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200949
950 return 0;
951}
952
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400953static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
954 struct qed_ptt *p_ptt,
955 enum MFW_DRV_MSG_TYPE type)
956{
957 enum qed_mcp_protocol_type stats_type;
958 union qed_mcp_protocol_stats stats;
959 struct qed_mcp_mb_params mb_params;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400960 u32 hsi_param;
961
962 switch (type) {
963 case MFW_DRV_MSG_GET_LAN_STATS:
964 stats_type = QED_MCP_LAN_STATS;
965 hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
966 break;
967 case MFW_DRV_MSG_GET_FCOE_STATS:
968 stats_type = QED_MCP_FCOE_STATS;
969 hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
970 break;
971 case MFW_DRV_MSG_GET_ISCSI_STATS:
972 stats_type = QED_MCP_ISCSI_STATS;
973 hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
974 break;
975 case MFW_DRV_MSG_GET_RDMA_STATS:
976 stats_type = QED_MCP_RDMA_STATS;
977 hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
978 break;
979 default:
980 DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
981 return;
982 }
983
984 qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
985
986 memset(&mb_params, 0, sizeof(mb_params));
987 mb_params.cmd = DRV_MSG_CODE_GET_STATS;
988 mb_params.param = hsi_param;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +0200989 mb_params.p_data_src = &stats;
990 mb_params.data_src_size = sizeof(stats);
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -0400991 qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
992}
993
Manish Chopra4b01e512016-04-26 10:56:09 -0400994static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
995 struct public_func *p_shmem_info)
996{
997 struct qed_mcp_function_info *p_info;
998
999 p_info = &p_hwfn->mcp_info->func_info;
1000
1001 p_info->bandwidth_min = (p_shmem_info->config &
1002 FUNC_MF_CFG_MIN_BW_MASK) >>
1003 FUNC_MF_CFG_MIN_BW_SHIFT;
1004 if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
1005 DP_INFO(p_hwfn,
1006 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
1007 p_info->bandwidth_min);
1008 p_info->bandwidth_min = 1;
1009 }
1010
1011 p_info->bandwidth_max = (p_shmem_info->config &
1012 FUNC_MF_CFG_MAX_BW_MASK) >>
1013 FUNC_MF_CFG_MAX_BW_SHIFT;
1014 if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
1015 DP_INFO(p_hwfn,
1016 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
1017 p_info->bandwidth_max);
1018 p_info->bandwidth_max = 100;
1019 }
1020}
1021
1022static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
1023 struct qed_ptt *p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001024 struct public_func *p_data, int pfid)
Manish Chopra4b01e512016-04-26 10:56:09 -04001025{
1026 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
1027 PUBLIC_FUNC);
1028 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
1029 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
1030 u32 i, size;
1031
1032 memset(p_data, 0, sizeof(*p_data));
1033
Yuval Mintz1a635e42016-08-15 10:42:43 +03001034 size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
Manish Chopra4b01e512016-04-26 10:56:09 -04001035 for (i = 0; i < size / sizeof(u32); i++)
1036 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
1037 func_addr + (i << 2));
1038 return size;
1039}
1040
Yuval Mintz1a635e42016-08-15 10:42:43 +03001041static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Manish Chopra4b01e512016-04-26 10:56:09 -04001042{
1043 struct qed_mcp_function_info *p_info;
1044 struct public_func shmem_info;
1045 u32 resp = 0, param = 0;
1046
Yuval Mintz1a635e42016-08-15 10:42:43 +03001047 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Manish Chopra4b01e512016-04-26 10:56:09 -04001048
1049 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
1050
1051 p_info = &p_hwfn->mcp_info->func_info;
1052
Manish Chopraa64b02d2016-04-26 10:56:10 -04001053 qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
Manish Chopra4b01e512016-04-26 10:56:09 -04001054 qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
1055
1056 /* Acknowledge the MFW */
1057 qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
1058 &param);
1059}
1060
Yuval Mintzcc875c22015-10-26 11:02:31 +02001061int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
1062 struct qed_ptt *p_ptt)
1063{
1064 struct qed_mcp_info *info = p_hwfn->mcp_info;
1065 int rc = 0;
1066 bool found = false;
1067 u16 i;
1068
1069 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
1070
1071 /* Read Messages from MFW */
1072 qed_mcp_read_mb(p_hwfn, p_ptt);
1073
1074 /* Compare current messages to old ones */
1075 for (i = 0; i < info->mfw_mb_length; i++) {
1076 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
1077 continue;
1078
1079 found = true;
1080
1081 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
1082 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
1083 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
1084
1085 switch (i) {
1086 case MFW_DRV_MSG_LINK_CHANGE:
1087 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
1088 break;
Yuval Mintz0b55e272016-05-11 16:36:15 +03001089 case MFW_DRV_MSG_VF_DISABLED:
1090 qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
1091 break;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001092 case MFW_DRV_MSG_LLDP_DATA_UPDATED:
1093 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1094 QED_DCBX_REMOTE_LLDP_MIB);
1095 break;
1096 case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
1097 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1098 QED_DCBX_REMOTE_MIB);
1099 break;
1100 case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
1101 qed_dcbx_mib_update_event(p_hwfn, p_ptt,
1102 QED_DCBX_OPERATIONAL_MIB);
1103 break;
Zvi Nachmani334c03b2016-03-09 09:16:25 +02001104 case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
1105 qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
1106 break;
Sudarsana Reddy Kalluru6c754242016-08-16 10:51:03 -04001107 case MFW_DRV_MSG_GET_LAN_STATS:
1108 case MFW_DRV_MSG_GET_FCOE_STATS:
1109 case MFW_DRV_MSG_GET_ISCSI_STATS:
1110 case MFW_DRV_MSG_GET_RDMA_STATS:
1111 qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
1112 break;
Manish Chopra4b01e512016-04-26 10:56:09 -04001113 case MFW_DRV_MSG_BW_UPDATE:
1114 qed_mcp_update_bw(p_hwfn, p_ptt);
1115 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02001116 default:
Mintz, Yuval39815942017-03-23 15:50:18 +02001117 DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
Yuval Mintzcc875c22015-10-26 11:02:31 +02001118 rc = -EINVAL;
1119 }
1120 }
1121
1122 /* ACK everything */
1123 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
1124 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
1125
1126 /* MFW expect answer in BE, so we force write in that format */
1127 qed_wr(p_hwfn, p_ptt,
1128 info->mfw_mb_addr + sizeof(u32) +
1129 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
1130 sizeof(u32) + i * sizeof(u32),
1131 (__force u32)val);
1132 }
1133
1134 if (!found) {
1135 DP_NOTICE(p_hwfn,
1136 "Received an MFW message indication but no new message!\n");
1137 rc = -EINVAL;
1138 }
1139
1140 /* Copy the new mfw messages into the shadow */
1141 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
1142
1143 return rc;
1144}
1145
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001146int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
1147 struct qed_ptt *p_ptt,
1148 u32 *p_mfw_ver, u32 *p_running_bundle_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001149{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001150 u32 global_offsize;
1151
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001152 if (IS_VF(p_hwfn->cdev)) {
1153 if (p_hwfn->vf_iov_info) {
1154 struct pfvf_acquire_resp_tlv *p_resp;
1155
1156 p_resp = &p_hwfn->vf_iov_info->acquire_resp;
1157 *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
1158 return 0;
1159 } else {
1160 DP_VERBOSE(p_hwfn,
1161 QED_MSG_IOV,
1162 "VF requested MFW version prior to ACQUIRE\n");
1163 return -EINVAL;
1164 }
1165 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001166
1167 global_offsize = qed_rd(p_hwfn, p_ptt,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001168 SECTION_OFFSIZE_ADDR(p_hwfn->
1169 mcp_info->public_base,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001170 PUBLIC_GLOBAL));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001171 *p_mfw_ver =
1172 qed_rd(p_hwfn, p_ptt,
1173 SECTION_ADDR(global_offsize,
1174 0) + offsetof(struct public_global, mfw_ver));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001175
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001176 if (p_running_bundle_id != NULL) {
1177 *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
1178 SECTION_ADDR(global_offsize, 0) +
1179 offsetof(struct public_global,
1180 running_bundle_id));
1181 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001182
1183 return 0;
1184}
1185
Yuval Mintz1a635e42016-08-15 10:42:43 +03001186int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
Yuval Mintzcc875c22015-10-26 11:02:31 +02001187{
1188 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
1189 struct qed_ptt *p_ptt;
1190
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001191 if (IS_VF(cdev))
1192 return -EINVAL;
1193
Yuval Mintzcc875c22015-10-26 11:02:31 +02001194 if (!qed_mcp_is_init(p_hwfn)) {
Yuval Mintz525ef5c2016-08-15 10:42:45 +03001195 DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
Yuval Mintzcc875c22015-10-26 11:02:31 +02001196 return -EBUSY;
1197 }
1198
1199 *p_media_type = MEDIA_UNSPECIFIED;
1200
1201 p_ptt = qed_ptt_acquire(p_hwfn);
1202 if (!p_ptt)
1203 return -EBUSY;
1204
1205 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
1206 offsetof(struct public_port, media_type));
1207
1208 qed_ptt_release(p_hwfn, p_ptt);
1209
1210 return 0;
1211}
1212
Mintz, Yuval6927e822016-10-31 07:14:25 +02001213/* Old MFW has a global configuration for all PFs regarding RDMA support */
1214static void
1215qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
1216 enum qed_pci_personality *p_proto)
1217{
1218 /* There wasn't ever a legacy MFW that published iwarp.
1219 * So at this point, this is either plain l2 or RoCE.
1220 */
1221 if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
1222 *p_proto = QED_PCI_ETH_ROCE;
1223 else
1224 *p_proto = QED_PCI_ETH;
1225
1226 DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
1227 "According to Legacy capabilities, L2 personality is %08x\n",
1228 (u32) *p_proto);
1229}
1230
1231static int
1232qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
1233 struct qed_ptt *p_ptt,
1234 enum qed_pci_personality *p_proto)
1235{
1236 u32 resp = 0, param = 0;
1237 int rc;
1238
1239 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1240 DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
1241 if (rc)
1242 return rc;
1243 if (resp != FW_MSG_CODE_OK) {
1244 DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
1245 "MFW lacks support for command; Returns %08x\n",
1246 resp);
1247 return -EINVAL;
1248 }
1249
1250 switch (param) {
1251 case FW_MB_PARAM_GET_PF_RDMA_NONE:
1252 *p_proto = QED_PCI_ETH;
1253 break;
1254 case FW_MB_PARAM_GET_PF_RDMA_ROCE:
1255 *p_proto = QED_PCI_ETH_ROCE;
1256 break;
1257 case FW_MB_PARAM_GET_PF_RDMA_BOTH:
1258 DP_NOTICE(p_hwfn,
1259 "Current day drivers don't support RoCE & iWARP. Default to RoCE-only\n");
1260 *p_proto = QED_PCI_ETH_ROCE;
1261 break;
1262 case FW_MB_PARAM_GET_PF_RDMA_IWARP:
1263 default:
1264 DP_NOTICE(p_hwfn,
1265 "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
1266 param);
1267 return -EINVAL;
1268 }
1269
1270 DP_VERBOSE(p_hwfn,
1271 NETIF_MSG_IFUP,
1272 "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
1273 (u32) *p_proto, resp, param);
1274 return 0;
1275}
1276
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001277static int
1278qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
1279 struct public_func *p_info,
Mintz, Yuval6927e822016-10-31 07:14:25 +02001280 struct qed_ptt *p_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001281 enum qed_pci_personality *p_proto)
1282{
1283 int rc = 0;
1284
1285 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
1286 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
Ram Amrani1fe582e2017-01-01 13:57:10 +02001287 if (!IS_ENABLED(CONFIG_QED_RDMA))
1288 *p_proto = QED_PCI_ETH;
1289 else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
Mintz, Yuval6927e822016-10-31 07:14:25 +02001290 qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001291 break;
1292 case FUNC_MF_CFG_PROTOCOL_ISCSI:
1293 *p_proto = QED_PCI_ISCSI;
1294 break;
Arun Easi1e128c82017-02-15 06:28:22 -08001295 case FUNC_MF_CFG_PROTOCOL_FCOE:
1296 *p_proto = QED_PCI_FCOE;
1297 break;
Yuval Mintzc5ac9312016-06-03 14:35:34 +03001298 case FUNC_MF_CFG_PROTOCOL_ROCE:
1299 DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
Mintz, Yuval6927e822016-10-31 07:14:25 +02001300 /* Fallthrough */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001301 default:
1302 rc = -EINVAL;
1303 }
1304
1305 return rc;
1306}
1307
1308int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
1309 struct qed_ptt *p_ptt)
1310{
1311 struct qed_mcp_function_info *info;
1312 struct public_func shmem_info;
1313
Yuval Mintz1a635e42016-08-15 10:42:43 +03001314 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001315 info = &p_hwfn->mcp_info->func_info;
1316
1317 info->pause_on_host = (shmem_info.config &
1318 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
1319
Mintz, Yuval6927e822016-10-31 07:14:25 +02001320 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
1321 &info->protocol)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001322 DP_ERR(p_hwfn, "Unknown personality %08x\n",
1323 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
1324 return -EINVAL;
1325 }
1326
Manish Chopra4b01e512016-04-26 10:56:09 -04001327 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001328
1329 if (shmem_info.mac_upper || shmem_info.mac_lower) {
1330 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
1331 info->mac[1] = (u8)(shmem_info.mac_upper);
1332 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
1333 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
1334 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
1335 info->mac[5] = (u8)(shmem_info.mac_lower);
Mintz, Yuval14d39642016-10-31 07:14:23 +02001336
1337 /* Store primary MAC for later possible WoL */
1338 memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001339 } else {
1340 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
1341 }
1342
1343 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
1344 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
1345 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
1346 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
1347
1348 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
1349
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001350 info->mtu = (u16)shmem_info.mtu_size;
1351
Mintz, Yuval14d39642016-10-31 07:14:23 +02001352 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
1353 p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
1354 if (qed_mcp_is_init(p_hwfn)) {
1355 u32 resp = 0, param = 0;
1356 int rc;
1357
1358 rc = qed_mcp_cmd(p_hwfn, p_ptt,
1359 DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
1360 if (rc)
1361 return rc;
1362 if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
1363 p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
1364 }
1365
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001366 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
Mintz, Yuval14d39642016-10-31 07:14:23 +02001367 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001368 info->pause_on_host, info->protocol,
1369 info->bandwidth_min, info->bandwidth_max,
1370 info->mac[0], info->mac[1], info->mac[2],
1371 info->mac[3], info->mac[4], info->mac[5],
Mintz, Yuval14d39642016-10-31 07:14:23 +02001372 info->wwn_port, info->wwn_node,
1373 info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001374
1375 return 0;
1376}
1377
Yuval Mintzcc875c22015-10-26 11:02:31 +02001378struct qed_mcp_link_params
1379*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1380{
1381 if (!p_hwfn || !p_hwfn->mcp_info)
1382 return NULL;
1383 return &p_hwfn->mcp_info->link_input;
1384}
1385
1386struct qed_mcp_link_state
1387*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1388{
1389 if (!p_hwfn || !p_hwfn->mcp_info)
1390 return NULL;
1391 return &p_hwfn->mcp_info->link_output;
1392}
1393
1394struct qed_mcp_link_capabilities
1395*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1396{
1397 if (!p_hwfn || !p_hwfn->mcp_info)
1398 return NULL;
1399 return &p_hwfn->mcp_info->link_capabilities;
1400}
1401
Yuval Mintz1a635e42016-08-15 10:42:43 +03001402int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001403{
1404 u32 resp = 0, param = 0;
1405 int rc;
1406
1407 rc = qed_mcp_cmd(p_hwfn, p_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001408 DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001409
1410 /* Wait for the drain to complete before returning */
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001411 msleep(1020);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001412
1413 return rc;
1414}
1415
Manish Chopracee4d262015-10-26 11:02:28 +02001416int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001417 struct qed_ptt *p_ptt, u32 *p_flash_size)
Manish Chopracee4d262015-10-26 11:02:28 +02001418{
1419 u32 flash_size;
1420
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001421 if (IS_VF(p_hwfn->cdev))
1422 return -EINVAL;
1423
Manish Chopracee4d262015-10-26 11:02:28 +02001424 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1425 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1426 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1427 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1428
1429 *p_flash_size = flash_size;
1430
1431 return 0;
1432}
1433
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001434int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
1435 struct qed_ptt *p_ptt, u8 vf_id, u8 num)
1436{
1437 u32 resp = 0, param = 0, rc_param = 0;
1438 int rc;
1439
1440 /* Only Leader can configure MSIX, and need to take CMT into account */
1441 if (!IS_LEAD_HWFN(p_hwfn))
1442 return 0;
1443 num *= p_hwfn->cdev->num_hwfns;
1444
1445 param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
1446 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
1447 param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
1448 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
1449
1450 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
1451 &resp, &rc_param);
1452
1453 if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
1454 DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
1455 rc = -EINVAL;
1456 } else {
1457 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1458 "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
1459 num, vf_id);
1460 }
1461
1462 return rc;
1463}
1464
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001465int
1466qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
1467 struct qed_ptt *p_ptt,
1468 struct qed_mcp_drv_version *p_ver)
1469{
Tomer Tayar5529bad2016-03-09 09:16:24 +02001470 struct qed_mcp_mb_params mb_params;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001471 struct drv_version_stc drv_version;
Tomer Tayar5529bad2016-03-09 09:16:24 +02001472 __be32 val;
1473 u32 i;
1474 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001475
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001476 memset(&drv_version, 0, sizeof(drv_version));
1477 drv_version.version = p_ver->version;
Yuval Mintz67a99b72016-09-19 17:47:41 +03001478 for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
1479 val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001480 *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001481 }
1482
Tomer Tayar5529bad2016-03-09 09:16:24 +02001483 memset(&mb_params, 0, sizeof(mb_params));
1484 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001485 mb_params.p_data_src = &drv_version;
1486 mb_params.data_src_size = sizeof(drv_version);
Tomer Tayar5529bad2016-03-09 09:16:24 +02001487 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1488 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001489 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001490
Tomer Tayar5529bad2016-03-09 09:16:24 +02001491 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001492}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001493
Tomer Tayar41024262016-09-05 14:35:10 +03001494int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1495{
1496 u32 resp = 0, param = 0;
1497 int rc;
1498
1499 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
1500 &param);
1501 if (rc)
1502 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1503
1504 return rc;
1505}
1506
1507int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1508{
1509 u32 value, cpu_mode;
1510
1511 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
1512
1513 value = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1514 value &= ~MCP_REG_CPU_MODE_SOFT_HALT;
1515 qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, value);
1516 cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
1517
1518 return (cpu_mode & MCP_REG_CPU_MODE_SOFT_HALT) ? -EAGAIN : 0;
1519}
1520
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001521int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
1522 struct qed_ptt *p_ptt,
1523 enum qed_ov_client client)
1524{
1525 u32 resp = 0, param = 0;
1526 u32 drv_mb_param;
1527 int rc;
1528
1529 switch (client) {
1530 case QED_OV_CLIENT_DRV:
1531 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
1532 break;
1533 case QED_OV_CLIENT_USER:
1534 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
1535 break;
1536 case QED_OV_CLIENT_VENDOR_SPEC:
1537 drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
1538 break;
1539 default:
1540 DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
1541 return -EINVAL;
1542 }
1543
1544 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
1545 drv_mb_param, &resp, &param);
1546 if (rc)
1547 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
1548
1549 return rc;
1550}
1551
1552int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
1553 struct qed_ptt *p_ptt,
1554 enum qed_ov_driver_state drv_state)
1555{
1556 u32 resp = 0, param = 0;
1557 u32 drv_mb_param;
1558 int rc;
1559
1560 switch (drv_state) {
1561 case QED_OV_DRIVER_STATE_NOT_LOADED:
1562 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
1563 break;
1564 case QED_OV_DRIVER_STATE_DISABLED:
1565 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
1566 break;
1567 case QED_OV_DRIVER_STATE_ACTIVE:
1568 drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
1569 break;
1570 default:
1571 DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
1572 return -EINVAL;
1573 }
1574
1575 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
1576 drv_mb_param, &resp, &param);
1577 if (rc)
1578 DP_ERR(p_hwfn, "Failed to send driver state\n");
1579
1580 return rc;
1581}
1582
1583int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
1584 struct qed_ptt *p_ptt, u16 mtu)
1585{
1586 u32 resp = 0, param = 0;
1587 u32 drv_mb_param;
1588 int rc;
1589
1590 drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
1591 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
1592 drv_mb_param, &resp, &param);
1593 if (rc)
1594 DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
1595
1596 return rc;
1597}
1598
1599int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
1600 struct qed_ptt *p_ptt, u8 *mac)
1601{
1602 struct qed_mcp_mb_params mb_params;
Mintz, Yuval17991002017-03-23 15:50:17 +02001603 u32 mfw_mac[2];
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001604 int rc;
1605
1606 memset(&mb_params, 0, sizeof(mb_params));
1607 mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
1608 mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
1609 DRV_MSG_CODE_VMAC_TYPE_SHIFT;
1610 mb_params.param |= MCP_PF_ID(p_hwfn);
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001611
Mintz, Yuval17991002017-03-23 15:50:17 +02001612 /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
1613 * in 32-bit granularity.
1614 * So the MAC has to be set in native order [and not byte order],
1615 * otherwise it would be read incorrectly by MFW after swap.
1616 */
1617 mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
1618 mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
1619
1620 mb_params.p_data_src = (u8 *)mfw_mac;
1621 mb_params.data_src_size = 8;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001622 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1623 if (rc)
1624 DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
1625
Mintz, Yuval14d39642016-10-31 07:14:23 +02001626 /* Store primary MAC for later possible WoL */
1627 memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
1628
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001629 return rc;
1630}
1631
1632int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
1633 struct qed_ptt *p_ptt, enum qed_ov_wol wol)
1634{
1635 u32 resp = 0, param = 0;
1636 u32 drv_mb_param;
1637 int rc;
1638
Mintz, Yuval14d39642016-10-31 07:14:23 +02001639 if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
1640 DP_VERBOSE(p_hwfn, QED_MSG_SP,
1641 "Can't change WoL configuration when WoL isn't supported\n");
1642 return -EINVAL;
1643 }
1644
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001645 switch (wol) {
1646 case QED_OV_WOL_DEFAULT:
1647 drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
1648 break;
1649 case QED_OV_WOL_DISABLED:
1650 drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
1651 break;
1652 case QED_OV_WOL_ENABLED:
1653 drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
1654 break;
1655 default:
1656 DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
1657 return -EINVAL;
1658 }
1659
1660 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
1661 drv_mb_param, &resp, &param);
1662 if (rc)
1663 DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
1664
Mintz, Yuval14d39642016-10-31 07:14:23 +02001665 /* Store the WoL update for a future unload */
1666 p_hwfn->cdev->wol_config = (u8)wol;
1667
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001668 return rc;
1669}
1670
1671int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
1672 struct qed_ptt *p_ptt,
1673 enum qed_ov_eswitch eswitch)
1674{
1675 u32 resp = 0, param = 0;
1676 u32 drv_mb_param;
1677 int rc;
1678
1679 switch (eswitch) {
1680 case QED_OV_ESWITCH_NONE:
1681 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
1682 break;
1683 case QED_OV_ESWITCH_VEB:
1684 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
1685 break;
1686 case QED_OV_ESWITCH_VEPA:
1687 drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
1688 break;
1689 default:
1690 DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
1691 return -EINVAL;
1692 }
1693
1694 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
1695 drv_mb_param, &resp, &param);
1696 if (rc)
1697 DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
1698
1699 return rc;
1700}
1701
Yuval Mintz1a635e42016-08-15 10:42:43 +03001702int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
1703 struct qed_ptt *p_ptt, enum qed_led_mode mode)
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001704{
1705 u32 resp = 0, param = 0, drv_mb_param;
1706 int rc;
1707
1708 switch (mode) {
1709 case QED_LED_MODE_ON:
1710 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
1711 break;
1712 case QED_LED_MODE_OFF:
1713 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
1714 break;
1715 case QED_LED_MODE_RESTORE:
1716 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
1717 break;
1718 default:
1719 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
1720 return -EINVAL;
1721 }
1722
1723 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
1724 drv_mb_param, &resp, &param);
1725
1726 return rc;
1727}
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001728
Tomer Tayar41024262016-09-05 14:35:10 +03001729int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
1730 struct qed_ptt *p_ptt, u32 mask_parities)
1731{
1732 u32 resp = 0, param = 0;
1733 int rc;
1734
1735 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
1736 mask_parities, &resp, &param);
1737
1738 if (rc) {
1739 DP_ERR(p_hwfn,
1740 "MCP response failure for mask parities, aborting\n");
1741 } else if (resp != FW_MSG_CODE_OK) {
1742 DP_ERR(p_hwfn,
1743 "MCP did not acknowledge mask parity request. Old MFW?\n");
1744 rc = -EINVAL;
1745 }
1746
1747 return rc;
1748}
1749
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001750int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
1751{
1752 u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
1753 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
1754 u32 resp = 0, resp_param = 0;
1755 struct qed_ptt *p_ptt;
1756 int rc = 0;
1757
1758 p_ptt = qed_ptt_acquire(p_hwfn);
1759 if (!p_ptt)
1760 return -EBUSY;
1761
1762 while (bytes_left > 0) {
1763 bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
1764
1765 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1766 DRV_MSG_CODE_NVM_READ_NVRAM,
1767 addr + offset +
1768 (bytes_to_copy <<
1769 DRV_MB_PARAM_NVM_LEN_SHIFT),
1770 &resp, &resp_param,
1771 &read_len,
1772 (u32 *)(p_buf + offset));
1773
1774 if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
1775 DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
1776 break;
1777 }
1778
1779 /* This can be a lengthy process, and it's possible scheduler
1780 * isn't preemptable. Sleep a bit to prevent CPU hogging.
1781 */
1782 if (bytes_left % 0x1000 <
1783 (bytes_left - read_len) % 0x1000)
1784 usleep_range(1000, 2000);
1785
1786 offset += read_len;
1787 bytes_left -= read_len;
1788 }
1789
1790 cdev->mcp_nvm_resp = resp;
1791 qed_ptt_release(p_hwfn, p_ptt);
1792
1793 return rc;
1794}
1795
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001796int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1797{
1798 u32 drv_mb_param = 0, rsp, param;
1799 int rc = 0;
1800
1801 drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
1802 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1803
1804 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1805 drv_mb_param, &rsp, &param);
1806
1807 if (rc)
1808 return rc;
1809
1810 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1811 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1812 rc = -EAGAIN;
1813
1814 return rc;
1815}
1816
1817int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1818{
1819 u32 drv_mb_param, rsp, param;
1820 int rc = 0;
1821
1822 drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
1823 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1824
1825 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1826 drv_mb_param, &rsp, &param);
1827
1828 if (rc)
1829 return rc;
1830
1831 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1832 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1833 rc = -EAGAIN;
1834
1835 return rc;
1836}
Mintz, Yuval7a4b21b2016-10-31 07:14:22 +02001837
1838int qed_mcp_bist_nvm_test_get_num_images(struct qed_hwfn *p_hwfn,
1839 struct qed_ptt *p_ptt,
1840 u32 *num_images)
1841{
1842 u32 drv_mb_param = 0, rsp;
1843 int rc = 0;
1844
1845 drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
1846 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1847
1848 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1849 drv_mb_param, &rsp, num_images);
1850 if (rc)
1851 return rc;
1852
1853 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
1854 rc = -EINVAL;
1855
1856 return rc;
1857}
1858
1859int qed_mcp_bist_nvm_test_get_image_att(struct qed_hwfn *p_hwfn,
1860 struct qed_ptt *p_ptt,
1861 struct bist_nvm_image_att *p_image_att,
1862 u32 image_index)
1863{
1864 u32 buf_size = 0, param, resp = 0, resp_param = 0;
1865 int rc;
1866
1867 param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
1868 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
1869 param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
1870
1871 rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
1872 DRV_MSG_CODE_BIST_TEST, param,
1873 &resp, &resp_param,
1874 &buf_size,
1875 (u32 *)p_image_att);
1876 if (rc)
1877 return rc;
1878
1879 if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1880 (p_image_att->return_code != 1))
1881 rc = -EINVAL;
1882
1883 return rc;
1884}
Tomer Tayar2edbff82016-10-31 07:14:27 +02001885
1886#define QED_RESC_ALLOC_VERSION_MAJOR 1
1887#define QED_RESC_ALLOC_VERSION_MINOR 0
1888#define QED_RESC_ALLOC_VERSION \
1889 ((QED_RESC_ALLOC_VERSION_MAJOR << \
1890 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
1891 (QED_RESC_ALLOC_VERSION_MINOR << \
1892 DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
1893int qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
1894 struct qed_ptt *p_ptt,
1895 struct resource_info *p_resc_info,
1896 u32 *p_mcp_resp, u32 *p_mcp_param)
1897{
1898 struct qed_mcp_mb_params mb_params;
Tomer Tayar2edbff82016-10-31 07:14:27 +02001899 int rc;
1900
1901 memset(&mb_params, 0, sizeof(mb_params));
1902 mb_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
1903 mb_params.param = QED_RESC_ALLOC_VERSION;
Mintz, Yuvalbb480242016-11-06 17:12:27 +02001904
Tomer Tayar2f67af8c2017-03-23 15:50:16 +02001905 mb_params.p_data_src = p_resc_info;
1906 mb_params.data_src_size = sizeof(*p_resc_info);
1907 mb_params.p_data_dst = p_resc_info;
1908 mb_params.data_dst_size = sizeof(*p_resc_info);
Tomer Tayar2edbff82016-10-31 07:14:27 +02001909 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1910 if (rc)
1911 return rc;
1912
Mintz, Yuvalbb480242016-11-06 17:12:27 +02001913 /* Copy the data back */
Tomer Tayar2edbff82016-10-31 07:14:27 +02001914 *p_mcp_resp = mb_params.mcp_resp;
1915 *p_mcp_param = mb_params.mcp_param;
1916
1917 DP_VERBOSE(p_hwfn,
1918 QED_MSG_SP,
1919 "MFW resource_info: version 0x%x, res_id 0x%x, size 0x%x, offset 0x%x, vf_size 0x%x, vf_offset 0x%x, flags 0x%x\n",
1920 *p_mcp_param,
1921 p_resc_info->res_id,
1922 p_resc_info->size,
1923 p_resc_info->offset,
1924 p_resc_info->vf_size,
1925 p_resc_info->vf_offset, p_resc_info->flags);
1926
1927 return 0;
1928}