blob: 9aa96b9375ae02fc400744c7b95b4036c9ea9f59 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
83 engine->display.init = nv04_display_init;
84 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100085 engine->gpio.init = nouveau_stub_init;
86 engine->gpio.takedown = nouveau_stub_takedown;
87 engine->gpio.get = NULL;
88 engine->gpio.set = NULL;
89 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100090 engine->pm.clock_get = nv04_pm_clock_get;
91 engine->pm.clock_pre = nv04_pm_clock_pre;
92 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100093 engine->vram.init = nouveau_mem_detect;
94 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100095 break;
96 case 0x10:
97 engine->instmem.init = nv04_instmem_init;
98 engine->instmem.takedown = nv04_instmem_takedown;
99 engine->instmem.suspend = nv04_instmem_suspend;
100 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000101 engine->instmem.get = nv04_instmem_get;
102 engine->instmem.put = nv04_instmem_put;
103 engine->instmem.map = nv04_instmem_map;
104 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000105 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000106 engine->mc.init = nv04_mc_init;
107 engine->mc.takedown = nv04_mc_takedown;
108 engine->timer.init = nv04_timer_init;
109 engine->timer.read = nv04_timer_read;
110 engine->timer.takedown = nv04_timer_takedown;
111 engine->fb.init = nv10_fb_init;
112 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200113 engine->fb.init_tile_region = nv10_fb_init_tile_region;
114 engine->fb.set_tile_region = nv10_fb_set_tile_region;
115 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116 engine->fifo.channels = 32;
117 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000118 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000119 engine->fifo.disable = nv04_fifo_disable;
120 engine->fifo.enable = nv04_fifo_enable;
121 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100122 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000123 engine->fifo.channel_id = nv10_fifo_channel_id;
124 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200125 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 engine->fifo.load_context = nv10_fifo_load_context;
127 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200128 engine->display.early_init = nv04_display_early_init;
129 engine->display.late_takedown = nv04_display_late_takedown;
130 engine->display.create = nv04_display_create;
131 engine->display.init = nv04_display_init;
132 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000133 engine->gpio.init = nouveau_stub_init;
134 engine->gpio.takedown = nouveau_stub_takedown;
135 engine->gpio.get = nv10_gpio_get;
136 engine->gpio.set = nv10_gpio_set;
137 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000138 engine->pm.clock_get = nv04_pm_clock_get;
139 engine->pm.clock_pre = nv04_pm_clock_pre;
140 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000141 engine->vram.init = nouveau_mem_detect;
142 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143 break;
144 case 0x20:
145 engine->instmem.init = nv04_instmem_init;
146 engine->instmem.takedown = nv04_instmem_takedown;
147 engine->instmem.suspend = nv04_instmem_suspend;
148 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000149 engine->instmem.get = nv04_instmem_get;
150 engine->instmem.put = nv04_instmem_put;
151 engine->instmem.map = nv04_instmem_map;
152 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000153 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000154 engine->mc.init = nv04_mc_init;
155 engine->mc.takedown = nv04_mc_takedown;
156 engine->timer.init = nv04_timer_init;
157 engine->timer.read = nv04_timer_read;
158 engine->timer.takedown = nv04_timer_takedown;
159 engine->fb.init = nv10_fb_init;
160 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200161 engine->fb.init_tile_region = nv10_fb_init_tile_region;
162 engine->fb.set_tile_region = nv10_fb_set_tile_region;
163 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000164 engine->fifo.channels = 32;
165 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000166 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000167 engine->fifo.disable = nv04_fifo_disable;
168 engine->fifo.enable = nv04_fifo_enable;
169 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100170 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171 engine->fifo.channel_id = nv10_fifo_channel_id;
172 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200173 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000174 engine->fifo.load_context = nv10_fifo_load_context;
175 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200176 engine->display.early_init = nv04_display_early_init;
177 engine->display.late_takedown = nv04_display_late_takedown;
178 engine->display.create = nv04_display_create;
179 engine->display.init = nv04_display_init;
180 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000181 engine->gpio.init = nouveau_stub_init;
182 engine->gpio.takedown = nouveau_stub_takedown;
183 engine->gpio.get = nv10_gpio_get;
184 engine->gpio.set = nv10_gpio_set;
185 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000186 engine->pm.clock_get = nv04_pm_clock_get;
187 engine->pm.clock_pre = nv04_pm_clock_pre;
188 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000189 engine->vram.init = nouveau_mem_detect;
190 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 break;
192 case 0x30:
193 engine->instmem.init = nv04_instmem_init;
194 engine->instmem.takedown = nv04_instmem_takedown;
195 engine->instmem.suspend = nv04_instmem_suspend;
196 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000197 engine->instmem.get = nv04_instmem_get;
198 engine->instmem.put = nv04_instmem_put;
199 engine->instmem.map = nv04_instmem_map;
200 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000201 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202 engine->mc.init = nv04_mc_init;
203 engine->mc.takedown = nv04_mc_takedown;
204 engine->timer.init = nv04_timer_init;
205 engine->timer.read = nv04_timer_read;
206 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200207 engine->fb.init = nv30_fb_init;
208 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200209 engine->fb.init_tile_region = nv30_fb_init_tile_region;
210 engine->fb.set_tile_region = nv10_fb_set_tile_region;
211 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212 engine->fifo.channels = 32;
213 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000214 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.disable = nv04_fifo_disable;
216 engine->fifo.enable = nv04_fifo_enable;
217 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100218 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000219 engine->fifo.channel_id = nv10_fifo_channel_id;
220 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200221 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.load_context = nv10_fifo_load_context;
223 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200224 engine->display.early_init = nv04_display_early_init;
225 engine->display.late_takedown = nv04_display_late_takedown;
226 engine->display.create = nv04_display_create;
227 engine->display.init = nv04_display_init;
228 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000229 engine->gpio.init = nouveau_stub_init;
230 engine->gpio.takedown = nouveau_stub_takedown;
231 engine->gpio.get = nv10_gpio_get;
232 engine->gpio.set = nv10_gpio_set;
233 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000234 engine->pm.clock_get = nv04_pm_clock_get;
235 engine->pm.clock_pre = nv04_pm_clock_pre;
236 engine->pm.clock_set = nv04_pm_clock_set;
237 engine->pm.voltage_get = nouveau_voltage_gpio_get;
238 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000239 engine->vram.init = nouveau_mem_detect;
240 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 break;
242 case 0x40:
243 case 0x60:
244 engine->instmem.init = nv04_instmem_init;
245 engine->instmem.takedown = nv04_instmem_takedown;
246 engine->instmem.suspend = nv04_instmem_suspend;
247 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000248 engine->instmem.get = nv04_instmem_get;
249 engine->instmem.put = nv04_instmem_put;
250 engine->instmem.map = nv04_instmem_map;
251 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000252 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253 engine->mc.init = nv40_mc_init;
254 engine->mc.takedown = nv40_mc_takedown;
255 engine->timer.init = nv04_timer_init;
256 engine->timer.read = nv04_timer_read;
257 engine->timer.takedown = nv04_timer_takedown;
258 engine->fb.init = nv40_fb_init;
259 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200260 engine->fb.init_tile_region = nv30_fb_init_tile_region;
261 engine->fb.set_tile_region = nv40_fb_set_tile_region;
262 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263 engine->fifo.channels = 32;
264 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000265 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000266 engine->fifo.disable = nv04_fifo_disable;
267 engine->fifo.enable = nv04_fifo_enable;
268 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100269 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->fifo.channel_id = nv10_fifo_channel_id;
271 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200272 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000273 engine->fifo.load_context = nv40_fifo_load_context;
274 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200275 engine->display.early_init = nv04_display_early_init;
276 engine->display.late_takedown = nv04_display_late_takedown;
277 engine->display.create = nv04_display_create;
278 engine->display.init = nv04_display_init;
279 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000280 engine->gpio.init = nouveau_stub_init;
281 engine->gpio.takedown = nouveau_stub_takedown;
282 engine->gpio.get = nv10_gpio_get;
283 engine->gpio.set = nv10_gpio_set;
284 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000285 engine->pm.clock_get = nv04_pm_clock_get;
286 engine->pm.clock_pre = nv04_pm_clock_pre;
287 engine->pm.clock_set = nv04_pm_clock_set;
288 engine->pm.voltage_get = nouveau_voltage_gpio_get;
289 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200290 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000291 engine->vram.init = nouveau_mem_detect;
292 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 break;
294 case 0x50:
295 case 0x80: /* gotta love NVIDIA's consistency.. */
296 case 0x90:
297 case 0xA0:
298 engine->instmem.init = nv50_instmem_init;
299 engine->instmem.takedown = nv50_instmem_takedown;
300 engine->instmem.suspend = nv50_instmem_suspend;
301 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000302 engine->instmem.get = nv50_instmem_get;
303 engine->instmem.put = nv50_instmem_put;
304 engine->instmem.map = nv50_instmem_map;
305 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000306 if (dev_priv->chipset == 0x50)
307 engine->instmem.flush = nv50_instmem_flush;
308 else
309 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 engine->mc.init = nv50_mc_init;
311 engine->mc.takedown = nv50_mc_takedown;
312 engine->timer.init = nv04_timer_init;
313 engine->timer.read = nv04_timer_read;
314 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000315 engine->fb.init = nv50_fb_init;
316 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 engine->fifo.channels = 128;
318 engine->fifo.init = nv50_fifo_init;
319 engine->fifo.takedown = nv50_fifo_takedown;
320 engine->fifo.disable = nv04_fifo_disable;
321 engine->fifo.enable = nv04_fifo_enable;
322 engine->fifo.reassign = nv04_fifo_reassign;
323 engine->fifo.channel_id = nv50_fifo_channel_id;
324 engine->fifo.create_context = nv50_fifo_create_context;
325 engine->fifo.destroy_context = nv50_fifo_destroy_context;
326 engine->fifo.load_context = nv50_fifo_load_context;
327 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000328 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200329 engine->display.early_init = nv50_display_early_init;
330 engine->display.late_takedown = nv50_display_late_takedown;
331 engine->display.create = nv50_display_create;
332 engine->display.init = nv50_display_init;
333 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000334 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000335 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000336 engine->gpio.get = nv50_gpio_get;
337 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000338 engine->gpio.irq_register = nv50_gpio_irq_register;
339 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000340 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000341 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000342 case 0x84:
343 case 0x86:
344 case 0x92:
345 case 0x94:
346 case 0x96:
347 case 0x98:
348 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000349 case 0xaa:
350 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000351 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000352 engine->pm.clock_get = nv50_pm_clock_get;
353 engine->pm.clock_pre = nv50_pm_clock_pre;
354 engine->pm.clock_set = nv50_pm_clock_set;
355 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000356 default:
357 engine->pm.clock_get = nva3_pm_clock_get;
358 engine->pm.clock_pre = nva3_pm_clock_pre;
359 engine->pm.clock_set = nva3_pm_clock_set;
360 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000361 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000362 engine->pm.voltage_get = nouveau_voltage_gpio_get;
363 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200364 if (dev_priv->chipset >= 0x84)
365 engine->pm.temp_get = nv84_temp_get;
366 else
367 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000368 engine->vram.init = nv50_vram_init;
369 engine->vram.get = nv50_vram_new;
370 engine->vram.put = nv50_vram_del;
371 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000372 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000373 case 0xC0:
Ben Skeggscdf81a22011-05-25 14:39:52 +1000374 case 0xD0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000375 engine->instmem.init = nvc0_instmem_init;
376 engine->instmem.takedown = nvc0_instmem_takedown;
377 engine->instmem.suspend = nvc0_instmem_suspend;
378 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000379 engine->instmem.get = nv50_instmem_get;
380 engine->instmem.put = nv50_instmem_put;
381 engine->instmem.map = nv50_instmem_map;
382 engine->instmem.unmap = nv50_instmem_unmap;
383 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000384 engine->mc.init = nv50_mc_init;
385 engine->mc.takedown = nv50_mc_takedown;
386 engine->timer.init = nv04_timer_init;
387 engine->timer.read = nv04_timer_read;
388 engine->timer.takedown = nv04_timer_takedown;
389 engine->fb.init = nvc0_fb_init;
390 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000391 engine->fifo.channels = 128;
392 engine->fifo.init = nvc0_fifo_init;
393 engine->fifo.takedown = nvc0_fifo_takedown;
394 engine->fifo.disable = nvc0_fifo_disable;
395 engine->fifo.enable = nvc0_fifo_enable;
396 engine->fifo.reassign = nvc0_fifo_reassign;
397 engine->fifo.channel_id = nvc0_fifo_channel_id;
398 engine->fifo.create_context = nvc0_fifo_create_context;
399 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
400 engine->fifo.load_context = nvc0_fifo_load_context;
401 engine->fifo.unload_context = nvc0_fifo_unload_context;
402 engine->display.early_init = nv50_display_early_init;
403 engine->display.late_takedown = nv50_display_late_takedown;
404 engine->display.create = nv50_display_create;
405 engine->display.init = nv50_display_init;
406 engine->display.destroy = nv50_display_destroy;
407 engine->gpio.init = nv50_gpio_init;
408 engine->gpio.takedown = nouveau_stub_takedown;
409 engine->gpio.get = nv50_gpio_get;
410 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000411 engine->gpio.irq_register = nv50_gpio_irq_register;
412 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000413 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000414 engine->vram.init = nvc0_vram_init;
415 engine->vram.get = nvc0_vram_new;
416 engine->vram.put = nv50_vram_del;
417 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200418 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000419 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000420 default:
421 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
422 return 1;
423 }
424
425 return 0;
426}
427
428static unsigned int
429nouveau_vga_set_decode(void *priv, bool state)
430{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000431 struct drm_device *dev = priv;
432 struct drm_nouveau_private *dev_priv = dev->dev_private;
433
434 if (dev_priv->chipset >= 0x40)
435 nv_wr32(dev, 0x88054, state);
436 else
437 nv_wr32(dev, 0x1854, state);
438
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439 if (state)
440 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
441 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
442 else
443 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
444}
445
Ben Skeggs0735f622009-12-16 14:28:55 +1000446static int
447nouveau_card_init_channel(struct drm_device *dev)
448{
449 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000450 int ret;
451
452 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000453 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000454 if (ret)
455 return ret;
456
Ben Skeggscff5c132010-10-06 16:16:59 +1000457 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000458 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000459}
460
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000461static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
462 enum vga_switcheroo_state state)
463{
Dave Airliefbf81762010-06-01 09:09:06 +1000464 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000465 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
466 if (state == VGA_SWITCHEROO_ON) {
467 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000468 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000469 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000470 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000471 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000472 } else {
473 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000474 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000475 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000476 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000477 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000478 }
479}
480
Dave Airlie8d608aa2010-12-07 08:57:57 +1000481static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
482{
483 struct drm_device *dev = pci_get_drvdata(pdev);
484 nouveau_fbcon_output_poll_changed(dev);
485}
486
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000487static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
488{
489 struct drm_device *dev = pci_get_drvdata(pdev);
490 bool can_switch;
491
492 spin_lock(&dev->count_lock);
493 can_switch = (dev->open_count == 0);
494 spin_unlock(&dev->count_lock);
495 return can_switch;
496}
497
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498int
499nouveau_card_init(struct drm_device *dev)
500{
501 struct drm_nouveau_private *dev_priv = dev->dev_private;
502 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000503 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000504
Ben Skeggs6ee73862009-12-11 19:24:15 +1000505 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000506 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000507 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000508 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000509
510 /* Initialise internal driver API hooks */
511 ret = nouveau_init_engine_ptrs(dev);
512 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000513 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000514 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000515 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200516 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100517 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000518 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000519
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200520 /* Make the CRTCs and I2C buses accessible */
521 ret = engine->display.early_init(dev);
522 if (ret)
523 goto out;
524
Ben Skeggs6ee73862009-12-11 19:24:15 +1000525 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000526 ret = nouveau_bios_init(dev);
527 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200528 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000529
Ben Skeggs330c5982010-09-16 15:39:49 +1000530 nouveau_pm_init(dev);
531
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000532 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000533 if (ret)
534 goto out_bios;
535
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536 ret = nouveau_gpuobj_init(dev);
537 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000538 goto out_vram;
539
540 ret = engine->instmem.init(dev);
541 if (ret)
542 goto out_gpuobj;
543
544 ret = nouveau_mem_gart_init(dev);
545 if (ret)
546 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547
548 /* PMC */
549 ret = engine->mc.init(dev);
550 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000551 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000552
Ben Skeggsee2e0132010-07-26 09:28:25 +1000553 /* PGPIO */
554 ret = engine->gpio.init(dev);
555 if (ret)
556 goto out_mc;
557
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558 /* PTIMER */
559 ret = engine->timer.init(dev);
560 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000561 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000562
563 /* PFB */
564 ret = engine->fb.init(dev);
565 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000566 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000567
Ben Skeggsaba99a82011-05-25 14:48:50 +1000568 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000569 switch (dev_priv->card_type) {
570 case NV_04:
571 nv04_graph_create(dev);
572 break;
573 case NV_10:
574 nv10_graph_create(dev);
575 break;
576 case NV_20:
577 case NV_30:
578 nv20_graph_create(dev);
579 break;
580 case NV_40:
581 nv40_graph_create(dev);
582 break;
583 case NV_50:
584 nv50_graph_create(dev);
585 break;
586 case NV_C0:
587 nvc0_graph_create(dev);
588 break;
589 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000590 break;
591 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000592
Ben Skeggs18b54c42011-05-25 15:22:33 +1000593 switch (dev_priv->chipset) {
594 case 0x84:
595 case 0x86:
596 case 0x92:
597 case 0x94:
598 case 0x96:
599 case 0xa0:
600 nv84_crypt_create(dev);
601 break;
602 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000603
Ben Skeggs18b54c42011-05-25 15:22:33 +1000604 switch (dev_priv->card_type) {
605 case NV_50:
606 switch (dev_priv->chipset) {
607 case 0xa3:
608 case 0xa5:
609 case 0xa8:
610 case 0xaf:
611 nva3_copy_create(dev);
612 break;
613 }
614 break;
615 case NV_C0:
616 nvc0_copy_create(dev, 0);
617 nvc0_copy_create(dev, 1);
618 break;
619 default:
620 break;
621 }
622
623 if (dev_priv->card_type == NV_40)
624 nv40_mpeg_create(dev);
625 else
626 if (dev_priv->card_type == NV_50 &&
627 (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
628 nv50_mpeg_create(dev);
629
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000630 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
631 if (dev_priv->eng[e]) {
632 ret = dev_priv->eng[e]->init(dev, e);
633 if (ret)
634 goto out_engine;
635 }
636 }
637
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000638 /* PFIFO */
639 ret = engine->fifo.init(dev);
640 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000641 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000642 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000643
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200644 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000645 if (ret)
646 goto out_fifo;
647
Francisco Jerez042206c2010-10-21 18:19:29 +0200648 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
649 if (ret)
650 goto out_vblank;
651
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000652 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000653 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200654 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000655
656 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
657
Ben Skeggsa82dd492011-04-01 13:56:05 +1000658 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200659 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000660 if (ret)
661 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200662
663 ret = nouveau_card_init_channel(dev);
664 if (ret)
665 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000666 }
667
Ben Skeggscd0b0722010-06-01 15:56:22 +1000668 nouveau_fbcon_init(dev);
669 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000670 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000671
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200672out_fence:
673 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000674out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000675 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200676out_vblank:
677 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200678 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000679out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000680 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000681 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000682out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000683 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000684 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000685 if (!dev_priv->eng[e])
686 continue;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000687 dev_priv->eng[e]->fini(dev, e);
Ben Skeggs2703c212011-04-01 09:50:18 +1000688 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000689 }
690 }
691
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000692 engine->fb.takedown(dev);
693out_timer:
694 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000695out_gpio:
696 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000697out_mc:
698 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000699out_gart:
700 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000701out_instmem:
702 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000703out_gpuobj:
704 nouveau_gpuobj_takedown(dev);
705out_vram:
706 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000707out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000708 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000709 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200710out_display_early:
711 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000712out:
713 vga_client_register(dev->pdev, NULL, NULL, NULL);
714 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000715}
716
717static void nouveau_card_takedown(struct drm_device *dev)
718{
719 struct drm_nouveau_private *dev_priv = dev->dev_private;
720 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000721 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000722
Ben Skeggsa82dd492011-04-01 13:56:05 +1000723 if (dev_priv->channel) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200724 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200725 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000726 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000727
Ben Skeggsaba99a82011-05-25 14:48:50 +1000728 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000729 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000730 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
731 if (dev_priv->eng[e]) {
732 dev_priv->eng[e]->fini(dev, e);
733 dev_priv->eng[e]->destroy(dev,e );
734 }
735 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000736 }
737 engine->fb.takedown(dev);
738 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000739 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000740 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200741 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000742
Jimmy Rentz97666102011-04-17 16:15:09 -0400743 if (dev_priv->vga_ram) {
744 nouveau_bo_unpin(dev_priv->vga_ram);
745 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
746 }
747
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000748 mutex_lock(&dev->struct_mutex);
749 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
750 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
751 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000752 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000753
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000754 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000755 nouveau_gpuobj_takedown(dev);
756 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000757
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000758 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200759 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000760
Ben Skeggs330c5982010-09-16 15:39:49 +1000761 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000762 nouveau_bios_takedown(dev);
763
764 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000765}
766
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000767int
768nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
769{
770 struct nouveau_fpriv *fpriv;
771
772 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
773 if (unlikely(!fpriv))
774 return -ENOMEM;
775
776 spin_lock_init(&fpriv->lock);
777 file_priv->driver_priv = fpriv;
778 return 0;
779}
780
Ben Skeggs6ee73862009-12-11 19:24:15 +1000781/* here a client dies, release the stuff that was allocated for its
782 * file_priv */
783void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
784{
785 nouveau_channel_cleanup(dev, file_priv);
786}
787
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000788void
789nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
790{
791 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
792 kfree(fpriv);
793}
794
Ben Skeggs6ee73862009-12-11 19:24:15 +1000795/* first module load, setup the mmio/fb mapping */
796/* KMS: we need mmio at load time, not when the first drm client opens. */
797int nouveau_firstopen(struct drm_device *dev)
798{
799 return 0;
800}
801
802/* if we have an OF card, copy vbios to RAMIN */
803static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
804{
805#if defined(__powerpc__)
806 int size, i;
807 const uint32_t *bios;
808 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
809 if (!dn) {
810 NV_INFO(dev, "Unable to get the OF node\n");
811 return;
812 }
813
814 bios = of_get_property(dn, "NVDA,BMP", &size);
815 if (bios) {
816 for (i = 0; i < size; i += 4)
817 nv_wi32(dev, i, bios[i/4]);
818 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
819 } else {
820 NV_INFO(dev, "Unable to get the OF bios\n");
821 }
822#endif
823}
824
Marcin Slusarz06415c52010-05-16 17:29:56 +0200825static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
826{
827 struct pci_dev *pdev = dev->pdev;
828 struct apertures_struct *aper = alloc_apertures(3);
829 if (!aper)
830 return NULL;
831
832 aper->ranges[0].base = pci_resource_start(pdev, 1);
833 aper->ranges[0].size = pci_resource_len(pdev, 1);
834 aper->count = 1;
835
836 if (pci_resource_len(pdev, 2)) {
837 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
838 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
839 aper->count++;
840 }
841
842 if (pci_resource_len(pdev, 3)) {
843 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
844 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
845 aper->count++;
846 }
847
848 return aper;
849}
850
851static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
852{
853 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200854 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200855 dev_priv->apertures = nouveau_get_apertures(dev);
856 if (!dev_priv->apertures)
857 return -ENOMEM;
858
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200859#ifdef CONFIG_X86
860 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
861#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000862
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200863 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200864 return 0;
865}
866
Ben Skeggs6ee73862009-12-11 19:24:15 +1000867int nouveau_load(struct drm_device *dev, unsigned long flags)
868{
869 struct drm_nouveau_private *dev_priv;
870 uint32_t reg0;
871 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000872 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000873
874 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200875 if (!dev_priv) {
876 ret = -ENOMEM;
877 goto err_out;
878 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000879 dev->dev_private = dev_priv;
880 dev_priv->dev = dev;
881
882 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000883
884 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
885 dev->pci_vendor, dev->pci_device, dev->pdev->class);
886
Ben Skeggs6ee73862009-12-11 19:24:15 +1000887 /* resource 0 is mmio regs */
888 /* resource 1 is linear FB */
889 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
890 /* resource 6 is bios */
891
892 /* map the mmio regs */
893 mmio_start_offs = pci_resource_start(dev->pdev, 0);
894 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
895 if (!dev_priv->mmio) {
896 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
897 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200898 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100899 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000900 }
901 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
902 (unsigned long long)mmio_start_offs);
903
904#ifdef __BIG_ENDIAN
905 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +1000906 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
907 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000908
909 DRM_MEMORYBARRIER();
910#endif
911
912 /* Time to determine the card architecture */
913 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200914 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000915
916 /* We're dealing with >=NV10 */
917 if ((reg0 & 0x0f000000) > 0) {
918 /* Bit 27-20 contain the architecture in hex */
919 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200920 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000921 /* NV04 or NV05 */
922 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000923 if (reg0 & 0x00f00000)
924 dev_priv->chipset = 0x05;
925 else
926 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000927 } else
928 dev_priv->chipset = 0xff;
929
930 switch (dev_priv->chipset & 0xf0) {
931 case 0x00:
932 case 0x10:
933 case 0x20:
934 case 0x30:
935 dev_priv->card_type = dev_priv->chipset & 0xf0;
936 break;
937 case 0x40:
938 case 0x60:
939 dev_priv->card_type = NV_40;
940 break;
941 case 0x50:
942 case 0x80:
943 case 0x90:
944 case 0xa0:
945 dev_priv->card_type = NV_50;
946 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000947 case 0xc0:
Ben Skeggscdf81a22011-05-25 14:39:52 +1000948 case 0xd0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000949 dev_priv->card_type = NV_C0;
950 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000951 default:
952 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200953 ret = -EINVAL;
954 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955 }
956
957 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
958 dev_priv->card_type, reg0);
959
Ben Skeggsaba99a82011-05-25 14:48:50 +1000960 /* Determine whether we'll attempt acceleration or not, some
961 * cards are disabled by default here due to them being known
962 * non-functional, or never been tested due to lack of hw.
963 */
964 dev_priv->noaccel = !!nouveau_noaccel;
965 if (nouveau_noaccel == -1) {
966 switch (dev_priv->chipset) {
967 case 0xc1: /* known broken */
968 case 0xc8: /* never tested */
969 case 0xce: /* never tested */
Ben Skeggsad830d22011-05-27 16:18:10 +1000970 NV_INFO(dev, "acceleration disabled by default, pass "
971 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +1000972 dev_priv->noaccel = true;
973 break;
974 default:
975 dev_priv->noaccel = false;
976 break;
977 }
978 }
979
Ben Skeggscd0b0722010-06-01 15:56:22 +1000980 ret = nouveau_remove_conflicting_drivers(dev);
981 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200982 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200983
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300984 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000985 if (dev_priv->card_type >= NV_40) {
986 int ramin_bar = 2;
987 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
988 ramin_bar = 3;
989
990 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000991 dev_priv->ramin =
992 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000993 dev_priv->ramin_size);
994 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000995 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200996 ret = -ENOMEM;
997 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000998 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000999 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001000 dev_priv->ramin_size = 1 * 1024 * 1024;
1001 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001002 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001003 if (!dev_priv->ramin) {
1004 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001005 ret = -ENOMEM;
1006 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001007 }
1008 }
1009
1010 nouveau_OF_copy_vbios_to_ramin(dev);
1011
1012 /* Special flags */
1013 if (dev->pci_device == 0x01a0)
1014 dev_priv->flags |= NV_NFORCE;
1015 else if (dev->pci_device == 0x01f0)
1016 dev_priv->flags |= NV_NFORCE2;
1017
1018 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001019 ret = nouveau_card_init(dev);
1020 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001021 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001022
1023 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001024
1025err_ramin:
1026 iounmap(dev_priv->ramin);
1027err_mmio:
1028 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001029err_priv:
1030 kfree(dev_priv);
1031 dev->dev_private = NULL;
1032err_out:
1033 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001034}
1035
Ben Skeggs6ee73862009-12-11 19:24:15 +10001036void nouveau_lastclose(struct drm_device *dev)
1037{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001038 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001039}
1040
1041int nouveau_unload(struct drm_device *dev)
1042{
1043 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001044 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001045
Ben Skeggscd0b0722010-06-01 15:56:22 +10001046 drm_kms_helper_poll_fini(dev);
1047 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001048 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001049 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001050
1051 iounmap(dev_priv->mmio);
1052 iounmap(dev_priv->ramin);
1053
1054 kfree(dev_priv);
1055 dev->dev_private = NULL;
1056 return 0;
1057}
1058
Ben Skeggs6ee73862009-12-11 19:24:15 +10001059int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv)
1061{
1062 struct drm_nouveau_private *dev_priv = dev->dev_private;
1063 struct drm_nouveau_getparam *getparam = data;
1064
Ben Skeggs6ee73862009-12-11 19:24:15 +10001065 switch (getparam->param) {
1066 case NOUVEAU_GETPARAM_CHIPSET_ID:
1067 getparam->value = dev_priv->chipset;
1068 break;
1069 case NOUVEAU_GETPARAM_PCI_VENDOR:
1070 getparam->value = dev->pci_vendor;
1071 break;
1072 case NOUVEAU_GETPARAM_PCI_DEVICE:
1073 getparam->value = dev->pci_device;
1074 break;
1075 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001076 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001077 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001078 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001079 getparam->value = NV_PCIE;
1080 else
1081 getparam->value = NV_PCI;
1082 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001083 case NOUVEAU_GETPARAM_FB_SIZE:
1084 getparam->value = dev_priv->fb_available_size;
1085 break;
1086 case NOUVEAU_GETPARAM_AGP_SIZE:
1087 getparam->value = dev_priv->gart_info.aper_size;
1088 break;
1089 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001090 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001091 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001092 case NOUVEAU_GETPARAM_PTIMER_TIME:
1093 getparam->value = dev_priv->engine.timer.read(dev);
1094 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001095 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1096 getparam->value = 1;
1097 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001098 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001099 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001100 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001101 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1102 /* NV40 and NV50 versions are quite different, but register
1103 * address is the same. User is supposed to know the card
1104 * family anyway... */
1105 if (dev_priv->chipset >= 0x40) {
1106 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1107 break;
1108 }
1109 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001110 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001111 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001112 return -EINVAL;
1113 }
1114
1115 return 0;
1116}
1117
1118int
1119nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv)
1121{
1122 struct drm_nouveau_setparam *setparam = data;
1123
Ben Skeggs6ee73862009-12-11 19:24:15 +10001124 switch (setparam->param) {
1125 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001126 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001127 return -EINVAL;
1128 }
1129
1130 return 0;
1131}
1132
1133/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001134bool
1135nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1136 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001137{
1138 struct drm_nouveau_private *dev_priv = dev->dev_private;
1139 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1140 uint64_t start = ptimer->read(dev);
1141
1142 do {
1143 if ((nv_rd32(dev, reg) & mask) == val)
1144 return true;
1145 } while (ptimer->read(dev) - start < timeout);
1146
1147 return false;
1148}
1149
Ben Skeggs12fb9522010-11-19 14:32:56 +10001150/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1151bool
1152nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1153 uint32_t reg, uint32_t mask, uint32_t val)
1154{
1155 struct drm_nouveau_private *dev_priv = dev->dev_private;
1156 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1157 uint64_t start = ptimer->read(dev);
1158
1159 do {
1160 if ((nv_rd32(dev, reg) & mask) != val)
1161 return true;
1162 } while (ptimer->read(dev) - start < timeout);
1163
1164 return false;
1165}
1166
Ben Skeggs6ee73862009-12-11 19:24:15 +10001167/* Waits for PGRAPH to go completely idle */
1168bool nouveau_wait_for_idle(struct drm_device *dev)
1169{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001170 struct drm_nouveau_private *dev_priv = dev->dev_private;
1171 uint32_t mask = ~0;
1172
1173 if (dev_priv->card_type == NV_40)
1174 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1175
1176 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001177 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1178 nv_rd32(dev, NV04_PGRAPH_STATUS));
1179 return false;
1180 }
1181
1182 return true;
1183}
1184