blob: 1d8c942b5ce9ec16f16761891d75e74c44604d24 [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
Tomasz Figa47a7eb42016-09-14 21:54:57 +090020#include <drm/drm_flip_work.h>
Mark Yao2048e322014-08-22 18:36:26 +080021#include <drm/drm_plane_helper.h>
22
23#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040024#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080025#include <linux/platform_device.h>
26#include <linux/clk.h>
Tomasz Figa7caecdb2016-09-14 21:54:56 +090027#include <linux/iopoll.h>
Mark Yao2048e322014-08-22 18:36:26 +080028#include <linux/of.h>
29#include <linux/of_device.h>
30#include <linux/pm_runtime.h>
31#include <linux/component.h>
32
33#include <linux/reset.h>
34#include <linux/delay.h>
35
36#include "rockchip_drm_drv.h"
37#include "rockchip_drm_gem.h"
38#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080039#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080040#include "rockchip_drm_vop.h"
41
Mark Yaod49463e2016-04-20 14:18:15 +080042#define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
43 vop_mask_write(x, off, mask, shift, v, write_mask, true)
44
45#define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
46 vop_mask_write(x, off, mask, shift, v, write_mask, false)
Mark Yao2048e322014-08-22 18:36:26 +080047
48#define REG_SET(x, base, reg, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080049 __REG_SET_##mode(x, base + reg.offset, \
50 reg.mask, reg.shift, v, reg.write_mask)
John Keepingc7647f82016-01-12 18:05:18 +000051#define REG_SET_MASK(x, base, reg, mask, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080052 __REG_SET_##mode(x, base + reg.offset, \
53 mask, reg.shift, v, reg.write_mask)
Mark Yao2048e322014-08-22 18:36:26 +080054
55#define VOP_WIN_SET(x, win, name, v) \
56 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080057#define VOP_SCL_SET(x, win, name, v) \
58 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080059#define VOP_SCL_SET_EXT(x, win, name, v) \
60 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080061#define VOP_CTRL_SET(x, name, v) \
62 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
63
Mark Yaodbb3d942015-12-15 08:36:55 +080064#define VOP_INTR_GET(vop, name) \
65 vop_read_reg(vop, 0, &vop->data->ctrl->name)
66
John Keepingc7647f82016-01-12 18:05:18 +000067#define VOP_INTR_SET(vop, name, mask, v) \
68 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080069#define VOP_INTR_SET_TYPE(vop, name, type, v) \
70 do { \
John Keepingc7647f82016-01-12 18:05:18 +000071 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080072 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000073 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080074 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000075 mask |= 1 << i; \
76 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080077 } \
John Keepingc7647f82016-01-12 18:05:18 +000078 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080079 } while (0)
80#define VOP_INTR_GET_TYPE(vop, name, type) \
81 vop_get_intr_type(vop, &vop->data->intr->name, type)
82
Mark Yao2048e322014-08-22 18:36:26 +080083#define VOP_WIN_GET(x, win, name) \
84 vop_read_reg(x, win->base, &win->phy->name)
85
86#define VOP_WIN_GET_YRGBADDR(vop, win) \
87 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
88
89#define to_vop(x) container_of(x, struct vop, crtc)
90#define to_vop_win(x) container_of(x, struct vop_win, base)
Mark Yao63ebb9f2015-11-30 18:22:42 +080091#define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
Mark Yao2048e322014-08-22 18:36:26 +080092
Tomasz Figa47a7eb42016-09-14 21:54:57 +090093enum vop_pending {
94 VOP_PENDING_FB_UNREF,
95};
96
Mark Yao63ebb9f2015-11-30 18:22:42 +080097struct vop_plane_state {
98 struct drm_plane_state base;
99 int format;
Mark Yao2048e322014-08-22 18:36:26 +0800100 dma_addr_t yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800101 bool enable;
Mark Yao2048e322014-08-22 18:36:26 +0800102};
103
104struct vop_win {
105 struct drm_plane base;
106 const struct vop_win_data *data;
107 struct vop *vop;
Mark Yao2048e322014-08-22 18:36:26 +0800108};
109
110struct vop {
111 struct drm_crtc crtc;
112 struct device *dev;
113 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800114 bool is_enabled;
Mark Yao2048e322014-08-22 18:36:26 +0800115
Mark Yao2048e322014-08-22 18:36:26 +0800116 /* mutex vsync_ work */
117 struct mutex vsync_mutex;
118 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800119 struct completion dsp_hold_completion;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200120
121 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800122 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800123
Tomasz Figa47a7eb42016-09-14 21:54:57 +0900124 struct drm_flip_work fb_unref_work;
125 unsigned long pending;
126
Yakir Yang69c34e42016-07-24 14:57:40 +0800127 struct completion line_flag_completion;
128
Mark Yao2048e322014-08-22 18:36:26 +0800129 const struct vop_data *data;
130
131 uint32_t *regsbak;
132 void __iomem *regs;
133
134 /* physical map length of vop register */
135 uint32_t len;
136
137 /* one time only one process allowed to config the register */
138 spinlock_t reg_lock;
139 /* lock vop irq reg */
140 spinlock_t irq_lock;
141
142 unsigned int irq;
143
144 /* vop AHP clk */
145 struct clk *hclk;
146 /* vop dclk */
147 struct clk *dclk;
148 /* vop share memory frequency */
149 struct clk *aclk;
150
151 /* vop dclk reset */
152 struct reset_control *dclk_rst;
153
Mark Yao2048e322014-08-22 18:36:26 +0800154 struct vop_win win[];
155};
156
Mark Yao2048e322014-08-22 18:36:26 +0800157static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
158{
159 writel(v, vop->regs + offset);
160 vop->regsbak[offset >> 2] = v;
161}
162
163static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
164{
165 return readl(vop->regs + offset);
166}
167
168static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
169 const struct vop_reg *reg)
170{
171 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
172}
173
Mark Yao2048e322014-08-22 18:36:26 +0800174static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800175 uint32_t mask, uint32_t shift, uint32_t v,
176 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800177{
Mark Yaod49463e2016-04-20 14:18:15 +0800178 if (!mask)
179 return;
180
181 if (write_mask) {
182 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
183 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800184 uint32_t cached_val = vop->regsbak[offset >> 2];
185
Mark Yaod49463e2016-04-20 14:18:15 +0800186 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
187 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800188 }
Mark Yao2048e322014-08-22 18:36:26 +0800189
Mark Yaod49463e2016-04-20 14:18:15 +0800190 if (relaxed)
191 writel_relaxed(v, vop->regs + offset);
192 else
193 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800194}
195
Mark Yaodbb3d942015-12-15 08:36:55 +0800196static inline uint32_t vop_get_intr_type(struct vop *vop,
197 const struct vop_reg *reg, int type)
198{
199 uint32_t i, ret = 0;
200 uint32_t regs = vop_read_reg(vop, 0, reg);
201
202 for (i = 0; i < vop->data->intr->nintrs; i++) {
203 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
204 ret |= vop->data->intr->intrs[i];
205 }
206
207 return ret;
208}
209
Mark Yao0cf33fe2015-12-14 18:14:36 +0800210static inline void vop_cfg_done(struct vop *vop)
211{
212 VOP_CTRL_SET(vop, cfg_done, 1);
213}
214
Tomasz Figa85a359f2015-05-11 19:55:39 +0900215static bool has_rb_swapped(uint32_t format)
216{
217 switch (format) {
218 case DRM_FORMAT_XBGR8888:
219 case DRM_FORMAT_ABGR8888:
220 case DRM_FORMAT_BGR888:
221 case DRM_FORMAT_BGR565:
222 return true;
223 default:
224 return false;
225 }
226}
227
Mark Yao2048e322014-08-22 18:36:26 +0800228static enum vop_data_format vop_convert_format(uint32_t format)
229{
230 switch (format) {
231 case DRM_FORMAT_XRGB8888:
232 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900233 case DRM_FORMAT_XBGR8888:
234 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800235 return VOP_FMT_ARGB8888;
236 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900237 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800238 return VOP_FMT_RGB888;
239 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900240 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800241 return VOP_FMT_RGB565;
242 case DRM_FORMAT_NV12:
243 return VOP_FMT_YUV420SP;
244 case DRM_FORMAT_NV16:
245 return VOP_FMT_YUV422SP;
246 case DRM_FORMAT_NV24:
247 return VOP_FMT_YUV444SP;
248 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400249 DRM_ERROR("unsupported format[%08x]\n", format);
Mark Yao2048e322014-08-22 18:36:26 +0800250 return -EINVAL;
251 }
252}
253
Mark Yao84c7f8c2015-07-20 16:16:49 +0800254static bool is_yuv_support(uint32_t format)
255{
256 switch (format) {
257 case DRM_FORMAT_NV12:
258 case DRM_FORMAT_NV16:
259 case DRM_FORMAT_NV24:
260 return true;
261 default:
262 return false;
263 }
264}
265
Mark Yao2048e322014-08-22 18:36:26 +0800266static bool is_alpha_support(uint32_t format)
267{
268 switch (format) {
269 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900270 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800271 return true;
272 default:
273 return false;
274 }
275}
276
Mark Yao4c156c22015-06-26 17:14:46 +0800277static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
278 uint32_t dst, bool is_horizontal,
279 int vsu_mode, int *vskiplines)
280{
281 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
282
283 if (is_horizontal) {
284 if (mode == SCALE_UP)
285 val = GET_SCL_FT_BIC(src, dst);
286 else if (mode == SCALE_DOWN)
287 val = GET_SCL_FT_BILI_DN(src, dst);
288 } else {
289 if (mode == SCALE_UP) {
290 if (vsu_mode == SCALE_UP_BIL)
291 val = GET_SCL_FT_BILI_UP(src, dst);
292 else
293 val = GET_SCL_FT_BIC(src, dst);
294 } else if (mode == SCALE_DOWN) {
295 if (vskiplines) {
296 *vskiplines = scl_get_vskiplines(src, dst);
297 val = scl_get_bili_dn_vskip(src, dst,
298 *vskiplines);
299 } else {
300 val = GET_SCL_FT_BILI_DN(src, dst);
301 }
302 }
303 }
304
305 return val;
306}
307
308static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
309 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
310 uint32_t dst_h, uint32_t pixel_format)
311{
312 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
313 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
314 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
315 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
316 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
317 bool is_yuv = is_yuv_support(pixel_format);
318 uint16_t cbcr_src_w = src_w / hsub;
319 uint16_t cbcr_src_h = src_h / vsub;
320 uint16_t vsu_mode;
321 uint16_t lb_mode;
322 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800323 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800324
325 if (dst_w > 3840) {
Sean Paulee4d7892016-08-12 13:00:54 -0400326 DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800327 return;
328 }
329
Mark Yao1194fff2015-12-15 09:08:43 +0800330 if (!win->phy->scl->ext) {
331 VOP_SCL_SET(vop, win, scale_yrgb_x,
332 scl_cal_scale2(src_w, dst_w));
333 VOP_SCL_SET(vop, win, scale_yrgb_y,
334 scl_cal_scale2(src_h, dst_h));
335 if (is_yuv) {
336 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800337 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800338 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800339 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800340 }
341 return;
342 }
343
Mark Yao4c156c22015-06-26 17:14:46 +0800344 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
345 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
346
347 if (is_yuv) {
348 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
349 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
350 if (cbcr_hor_scl_mode == SCALE_DOWN)
351 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
352 else
353 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
354 } else {
355 if (yrgb_hor_scl_mode == SCALE_DOWN)
356 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
357 else
358 lb_mode = scl_vop_cal_lb_mode(src_w, false);
359 }
360
Mark Yao1194fff2015-12-15 09:08:43 +0800361 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800362 if (lb_mode == LB_RGB_3840X2) {
363 if (yrgb_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400364 DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800365 return;
366 }
367 if (cbcr_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400368 DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800369 return;
370 }
371 vsu_mode = SCALE_UP_BIL;
372 } else if (lb_mode == LB_RGB_2560X4) {
373 vsu_mode = SCALE_UP_BIL;
374 } else {
375 vsu_mode = SCALE_UP_BIC;
376 }
377
378 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
379 true, 0, NULL);
380 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
381 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
382 false, vsu_mode, &vskiplines);
383 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
384
Mark Yao1194fff2015-12-15 09:08:43 +0800385 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
386 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800387
Mark Yao1194fff2015-12-15 09:08:43 +0800388 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
389 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
390 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
391 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
392 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800393 if (is_yuv) {
394 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
395 dst_w, true, 0, NULL);
396 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
397 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
398 dst_h, false, vsu_mode, &vskiplines);
399 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
400
Mark Yao1194fff2015-12-15 09:08:43 +0800401 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
402 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
403 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
404 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
405 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
406 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
407 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800408 }
409}
410
Mark Yao10672192015-02-04 13:10:31 +0800411static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
412{
413 unsigned long flags;
414
415 if (WARN_ON(!vop->is_enabled))
416 return;
417
418 spin_lock_irqsave(&vop->irq_lock, flags);
419
Tomasz Figafa374102016-09-14 21:54:54 +0900420 VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800421 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800422
423 spin_unlock_irqrestore(&vop->irq_lock, flags);
424}
425
426static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
427{
428 unsigned long flags;
429
430 if (WARN_ON(!vop->is_enabled))
431 return;
432
433 spin_lock_irqsave(&vop->irq_lock, flags);
434
Mark Yaodbb3d942015-12-15 08:36:55 +0800435 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800436
437 spin_unlock_irqrestore(&vop->irq_lock, flags);
438}
439
Yakir Yang69c34e42016-07-24 14:57:40 +0800440/*
441 * (1) each frame starts at the start of the Vsync pulse which is signaled by
442 * the "FRAME_SYNC" interrupt.
443 * (2) the active data region of each frame ends at dsp_vact_end
444 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
445 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
446 *
447 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
448 * Interrupts
449 * LINE_FLAG -------------------------------+
450 * FRAME_SYNC ----+ |
451 * | |
452 * v v
453 * | Vsync | Vbp | Vactive | Vfp |
454 * ^ ^ ^ ^
455 * | | | |
456 * | | | |
457 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
458 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
459 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
460 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
461 */
462static bool vop_line_flag_irq_is_enabled(struct vop *vop)
463{
464 uint32_t line_flag_irq;
465 unsigned long flags;
466
467 spin_lock_irqsave(&vop->irq_lock, flags);
468
469 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
470
471 spin_unlock_irqrestore(&vop->irq_lock, flags);
472
473 return !!line_flag_irq;
474}
475
476static void vop_line_flag_irq_enable(struct vop *vop, int line_num)
477{
478 unsigned long flags;
479
480 if (WARN_ON(!vop->is_enabled))
481 return;
482
483 spin_lock_irqsave(&vop->irq_lock, flags);
484
485 VOP_CTRL_SET(vop, line_flag_num[0], line_num);
Tomasz Figafa374102016-09-14 21:54:54 +0900486 VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
Yakir Yang69c34e42016-07-24 14:57:40 +0800487 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
488
489 spin_unlock_irqrestore(&vop->irq_lock, flags);
490}
491
492static void vop_line_flag_irq_disable(struct vop *vop)
493{
494 unsigned long flags;
495
496 if (WARN_ON(!vop->is_enabled))
497 return;
498
499 spin_lock_irqsave(&vop->irq_lock, flags);
500
501 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
502
503 spin_unlock_irqrestore(&vop->irq_lock, flags);
504}
505
Sean Paul39a9ad82016-08-15 16:12:29 -0700506static int vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800507{
508 struct vop *vop = to_vop(crtc);
509 int ret;
510
Mark Yao5d82d1a2015-04-01 13:48:53 +0800511 ret = pm_runtime_get_sync(vop->dev);
512 if (ret < 0) {
513 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
Sean Paul39a9ad82016-08-15 16:12:29 -0700514 goto err_put_pm_runtime;
Mark Yao5d82d1a2015-04-01 13:48:53 +0800515 }
516
Mark Yao2048e322014-08-22 18:36:26 +0800517 ret = clk_enable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700518 if (WARN_ON(ret < 0))
519 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +0800520
521 ret = clk_enable(vop->dclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700522 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800523 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +0800524
525 ret = clk_enable(vop->aclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700526 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800527 goto err_disable_dclk;
Mark Yao2048e322014-08-22 18:36:26 +0800528
529 /*
530 * Slave iommu shares power, irq and clock with vop. It was associated
531 * automatically with this master device via common driver code.
532 * Now that we have enabled the clock we attach it to the shared drm
533 * mapping.
534 */
535 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
536 if (ret) {
537 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
538 goto err_disable_aclk;
539 }
540
Mark Yao77faa162015-07-20 16:25:20 +0800541 memcpy(vop->regs, vop->regsbak, vop->len);
Mark Yao52ab7892015-01-22 18:29:57 +0800542 /*
543 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
544 */
545 vop->is_enabled = true;
546
Mark Yao2048e322014-08-22 18:36:26 +0800547 spin_lock(&vop->reg_lock);
548
549 VOP_CTRL_SET(vop, standby, 0);
550
551 spin_unlock(&vop->reg_lock);
552
553 enable_irq(vop->irq);
554
Mark Yaob5f7b752015-11-23 15:21:08 +0800555 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800556
Sean Paul39a9ad82016-08-15 16:12:29 -0700557 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800558
559err_disable_aclk:
560 clk_disable(vop->aclk);
561err_disable_dclk:
562 clk_disable(vop->dclk);
563err_disable_hclk:
564 clk_disable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700565err_put_pm_runtime:
566 pm_runtime_put_sync(vop->dev);
567 return ret;
Mark Yao2048e322014-08-22 18:36:26 +0800568}
569
Mark Yao0ad36752015-11-09 11:33:16 +0800570static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800571{
572 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100573 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800574
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200575 WARN_ON(vop->event);
576
Sean Paulb883c9b2016-08-18 12:01:46 -0700577 rockchip_drm_psr_deactivate(&vop->crtc);
578
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100579 /*
580 * We need to make sure that all windows are disabled before we
581 * disable that crtc. Otherwise we might try to scan from a destroyed
582 * buffer later.
583 */
584 for (i = 0; i < vop->data->win_size; i++) {
585 struct vop_win *vop_win = &vop->win[i];
586 const struct vop_win_data *win = vop_win->data;
587
588 spin_lock(&vop->reg_lock);
589 VOP_WIN_SET(vop, win, enable, 0);
590 spin_unlock(&vop->reg_lock);
591 }
592
Mark Yaob5f7b752015-11-23 15:21:08 +0800593 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800594
Mark Yao2048e322014-08-22 18:36:26 +0800595 /*
Mark Yao10672192015-02-04 13:10:31 +0800596 * Vop standby will take effect at end of current frame,
597 * if dsp hold valid irq happen, it means standby complete.
598 *
599 * we must wait standby complete when we want to disable aclk,
600 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800601 */
Mark Yao10672192015-02-04 13:10:31 +0800602 reinit_completion(&vop->dsp_hold_completion);
603 vop_dsp_hold_valid_irq_enable(vop);
604
Mark Yao2048e322014-08-22 18:36:26 +0800605 spin_lock(&vop->reg_lock);
606
607 VOP_CTRL_SET(vop, standby, 1);
608
609 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800610
Mark Yao10672192015-02-04 13:10:31 +0800611 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800612
Mark Yao10672192015-02-04 13:10:31 +0800613 vop_dsp_hold_valid_irq_disable(vop);
614
615 disable_irq(vop->irq);
616
617 vop->is_enabled = false;
618
619 /*
620 * vop standby complete, so iommu detach is safe.
621 */
Mark Yao2048e322014-08-22 18:36:26 +0800622 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
623
Mark Yao10672192015-02-04 13:10:31 +0800624 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800625 clk_disable(vop->aclk);
626 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800627 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200628
629 if (crtc->state->event && !crtc->state->active) {
630 spin_lock_irq(&crtc->dev->event_lock);
631 drm_crtc_send_vblank_event(crtc, crtc->state->event);
632 spin_unlock_irq(&crtc->dev->event_lock);
633
634 crtc->state->event = NULL;
635 }
Mark Yao2048e322014-08-22 18:36:26 +0800636}
637
Mark Yao63ebb9f2015-11-30 18:22:42 +0800638static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800639{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800640 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800641}
642
Mark Yao63ebb9f2015-11-30 18:22:42 +0800643static int vop_plane_atomic_check(struct drm_plane *plane,
644 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800645{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800646 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000647 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800648 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800649 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800650 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800651 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800652 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800653 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800654 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
655 DRM_PLANE_HELPER_NO_SCALING;
656 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
657 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800658
Mark Yao63ebb9f2015-11-30 18:22:42 +0800659 if (!crtc || !fb)
660 goto out_disable;
John Keeping92915da2016-03-04 11:04:03 +0000661
662 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
663 if (WARN_ON(!crtc_state))
664 return -EINVAL;
665
Mark Yao63ebb9f2015-11-30 18:22:42 +0800666 clip.x1 = 0;
667 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000668 clip.x2 = crtc_state->adjusted_mode.hdisplay;
669 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800670
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300671 ret = drm_plane_helper_check_state(state, &clip,
672 min_scale, max_scale,
673 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800674 if (ret)
675 return ret;
676
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300677 if (!state->visible)
Mark Yao63ebb9f2015-11-30 18:22:42 +0800678 goto out_disable;
Mark Yao2048e322014-08-22 18:36:26 +0800679
Mark Yao63ebb9f2015-11-30 18:22:42 +0800680 vop_plane_state->format = vop_convert_format(fb->pixel_format);
681 if (vop_plane_state->format < 0)
682 return vop_plane_state->format;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800683
Mark Yao63ebb9f2015-11-30 18:22:42 +0800684 /*
685 * Src.x1 can be odd when do clip, but yuv plane start point
686 * need align with 2 pixel.
687 */
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300688 if (is_yuv_support(fb->pixel_format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800689 return -EINVAL;
690
691 vop_plane_state->enable = true;
692
693 return 0;
694
695out_disable:
696 vop_plane_state->enable = false;
697 return 0;
698}
699
700static void vop_plane_atomic_disable(struct drm_plane *plane,
701 struct drm_plane_state *old_state)
702{
703 struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
704 struct vop_win *vop_win = to_vop_win(plane);
705 const struct vop_win_data *win = vop_win->data;
706 struct vop *vop = to_vop(old_state->crtc);
707
708 if (!old_state->crtc)
709 return;
710
711 spin_lock(&vop->reg_lock);
712
713 VOP_WIN_SET(vop, win, enable, 0);
714
715 spin_unlock(&vop->reg_lock);
716
717 vop_plane_state->enable = false;
718}
719
720static void vop_plane_atomic_update(struct drm_plane *plane,
721 struct drm_plane_state *old_state)
722{
723 struct drm_plane_state *state = plane->state;
724 struct drm_crtc *crtc = state->crtc;
725 struct vop_win *vop_win = to_vop_win(plane);
726 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
727 const struct vop_win_data *win = vop_win->data;
728 struct vop *vop = to_vop(state->crtc);
729 struct drm_framebuffer *fb = state->fb;
730 unsigned int actual_w, actual_h;
731 unsigned int dsp_stx, dsp_sty;
732 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300733 struct drm_rect *src = &state->src;
734 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800735 struct drm_gem_object *obj, *uv_obj;
736 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
737 unsigned long offset;
738 dma_addr_t dma_addr;
739 uint32_t val;
740 bool rb_swap;
741
742 /*
743 * can't update plane when vop is disabled.
744 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200745 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800746 return;
747
748 if (WARN_ON(!vop->is_enabled))
749 return;
750
751 if (!vop_plane_state->enable) {
752 vop_plane_atomic_disable(plane, old_state);
753 return;
754 }
Mark Yao2048e322014-08-22 18:36:26 +0800755
756 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800757 rk_obj = to_rockchip_obj(obj);
758
Mark Yao63ebb9f2015-11-30 18:22:42 +0800759 actual_w = drm_rect_width(src) >> 16;
760 actual_h = drm_rect_height(src) >> 16;
761 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800762
Mark Yao63ebb9f2015-11-30 18:22:42 +0800763 dsp_info = (drm_rect_height(dest) - 1) << 16;
764 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800765
Mark Yao63ebb9f2015-11-30 18:22:42 +0800766 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
767 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
768 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800769
Mark Yao63ebb9f2015-11-30 18:22:42 +0800770 offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
771 offset += (src->y1 >> 16) * fb->pitches[0];
772 vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
Mark Yao2048e322014-08-22 18:36:26 +0800773
Mark Yao63ebb9f2015-11-30 18:22:42 +0800774 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800775
Mark Yao63ebb9f2015-11-30 18:22:42 +0800776 VOP_WIN_SET(vop, win, format, vop_plane_state->format);
777 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
778 VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
779 if (is_yuv_support(fb->pixel_format)) {
Mark Yao84c7f8c2015-07-20 16:16:49 +0800780 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
781 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
782 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
783
784 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800785 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800786
Mark Yao63ebb9f2015-11-30 18:22:42 +0800787 offset = (src->x1 >> 16) * bpp / hsub;
788 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800789
Mark Yao63ebb9f2015-11-30 18:22:42 +0800790 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
791 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
792 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800793 }
Mark Yao4c156c22015-06-26 17:14:46 +0800794
795 if (win->phy->scl)
796 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800797 drm_rect_width(dest), drm_rect_height(dest),
Mark Yao4c156c22015-06-26 17:14:46 +0800798 fb->pixel_format);
799
Mark Yao63ebb9f2015-11-30 18:22:42 +0800800 VOP_WIN_SET(vop, win, act_info, act_info);
801 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
802 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800803
Mark Yao63ebb9f2015-11-30 18:22:42 +0800804 rb_swap = has_rb_swapped(fb->pixel_format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900805 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800806
Mark Yao63ebb9f2015-11-30 18:22:42 +0800807 if (is_alpha_support(fb->pixel_format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800808 VOP_WIN_SET(vop, win, dst_alpha_ctl,
809 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
810 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
811 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
812 SRC_BLEND_M0(ALPHA_PER_PIX) |
813 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
814 SRC_FACTOR_M0(ALPHA_ONE);
815 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
816 } else {
817 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
818 }
819
820 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800821 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800822}
823
Mark Yao63ebb9f2015-11-30 18:22:42 +0800824static const struct drm_plane_helper_funcs plane_helper_funcs = {
825 .atomic_check = vop_plane_atomic_check,
826 .atomic_update = vop_plane_atomic_update,
827 .atomic_disable = vop_plane_atomic_disable,
828};
829
John Keeping8ff490a2016-05-10 17:03:56 +0100830static void vop_atomic_plane_reset(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800831{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800832 struct vop_plane_state *vop_plane_state =
833 to_vop_plane_state(plane->state);
834
835 if (plane->state && plane->state->fb)
836 drm_framebuffer_unreference(plane->state->fb);
837
838 kfree(vop_plane_state);
839 vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
840 if (!vop_plane_state)
841 return;
842
843 plane->state = &vop_plane_state->base;
844 plane->state->plane = plane;
Mark Yao2048e322014-08-22 18:36:26 +0800845}
846
John Keeping8ff490a2016-05-10 17:03:56 +0100847static struct drm_plane_state *
Mark Yao63ebb9f2015-11-30 18:22:42 +0800848vop_atomic_plane_duplicate_state(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800849{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800850 struct vop_plane_state *old_vop_plane_state;
851 struct vop_plane_state *vop_plane_state;
Mark Yao2048e322014-08-22 18:36:26 +0800852
Mark Yao63ebb9f2015-11-30 18:22:42 +0800853 if (WARN_ON(!plane->state))
854 return NULL;
Mark Yao2048e322014-08-22 18:36:26 +0800855
Mark Yao63ebb9f2015-11-30 18:22:42 +0800856 old_vop_plane_state = to_vop_plane_state(plane->state);
857 vop_plane_state = kmemdup(old_vop_plane_state,
858 sizeof(*vop_plane_state), GFP_KERNEL);
859 if (!vop_plane_state)
860 return NULL;
861
862 __drm_atomic_helper_plane_duplicate_state(plane,
863 &vop_plane_state->base);
864
865 return &vop_plane_state->base;
Mark Yao2048e322014-08-22 18:36:26 +0800866}
867
Mark Yao63ebb9f2015-11-30 18:22:42 +0800868static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
869 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800870{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800871 struct vop_plane_state *vop_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800872
Daniel Vetter2f701692016-05-09 16:34:10 +0200873 __drm_atomic_helper_plane_destroy_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800874
Mark Yao63ebb9f2015-11-30 18:22:42 +0800875 kfree(vop_state);
Mark Yao2048e322014-08-22 18:36:26 +0800876}
877
878static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800879 .update_plane = drm_atomic_helper_update_plane,
880 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800881 .destroy = vop_plane_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800882 .reset = vop_atomic_plane_reset,
883 .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
884 .atomic_destroy_state = vop_atomic_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800885};
886
Mark Yao2048e322014-08-22 18:36:26 +0800887static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
888{
889 struct vop *vop = to_vop(crtc);
890 unsigned long flags;
891
Mark Yao63ebb9f2015-11-30 18:22:42 +0800892 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800893 return -EPERM;
894
895 spin_lock_irqsave(&vop->irq_lock, flags);
896
Tomasz Figafa374102016-09-14 21:54:54 +0900897 VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800898 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800899
900 spin_unlock_irqrestore(&vop->irq_lock, flags);
901
902 return 0;
903}
904
905static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
906{
907 struct vop *vop = to_vop(crtc);
908 unsigned long flags;
909
Mark Yao63ebb9f2015-11-30 18:22:42 +0800910 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800911 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800912
Mark Yao2048e322014-08-22 18:36:26 +0800913 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800914
915 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
916
Mark Yao2048e322014-08-22 18:36:26 +0800917 spin_unlock_irqrestore(&vop->irq_lock, flags);
918}
919
920static const struct rockchip_crtc_funcs private_crtc_funcs = {
921 .enable_vblank = vop_crtc_enable_vblank,
922 .disable_vblank = vop_crtc_disable_vblank,
923};
924
Mark Yao2048e322014-08-22 18:36:26 +0800925static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
926 const struct drm_display_mode *mode,
927 struct drm_display_mode *adjusted_mode)
928{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800929 struct vop *vop = to_vop(crtc);
930
Chris Zhongb59b8de2016-01-06 12:03:53 +0800931 adjusted_mode->clock =
932 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
933
Mark Yao2048e322014-08-22 18:36:26 +0800934 return true;
935}
936
Mark Yao63ebb9f2015-11-30 18:22:42 +0800937static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800938{
939 struct vop *vop = to_vop(crtc);
Mark Yao4e257d92016-04-20 10:41:42 +0800940 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800941 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800942 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
943 u16 hdisplay = adjusted_mode->hdisplay;
944 u16 htotal = adjusted_mode->htotal;
945 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
946 u16 hact_end = hact_st + hdisplay;
947 u16 vdisplay = adjusted_mode->vdisplay;
948 u16 vtotal = adjusted_mode->vtotal;
949 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
950 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
951 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800952 uint32_t pin_pol, val;
Sean Paul39a9ad82016-08-15 16:12:29 -0700953 int ret;
Mark Yao2048e322014-08-22 18:36:26 +0800954
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200955 WARN_ON(vop->event);
956
Sean Paul39a9ad82016-08-15 16:12:29 -0700957 ret = vop_enable(crtc);
958 if (ret) {
959 DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
960 return;
961 }
962
Mark Yao2048e322014-08-22 18:36:26 +0800963 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800964 * If dclk rate is zero, mean that scanout is stop,
965 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800966 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800967 if (clk_get_rate(vop->dclk)) {
968 /*
969 * Rk3288 vop timing register is immediately, when configure
970 * display timing on display time, may cause tearing.
971 *
972 * Vop standby will take effect at end of current frame,
973 * if dsp hold valid irq happen, it means standby complete.
974 *
975 * mode set:
976 * standby and wait complete --> |----
977 * | display time
978 * |----
979 * |---> dsp hold irq
980 * configure display timing --> |
981 * standby exit |
982 * | new frame start.
983 */
984
985 reinit_completion(&vop->dsp_hold_completion);
986 vop_dsp_hold_valid_irq_enable(vop);
987
988 spin_lock(&vop->reg_lock);
989
990 VOP_CTRL_SET(vop, standby, 1);
991
992 spin_unlock(&vop->reg_lock);
993
994 wait_for_completion(&vop->dsp_hold_completion);
995
996 vop_dsp_hold_valid_irq_disable(vop);
997 }
Mark Yao2048e322014-08-22 18:36:26 +0800998
Mark Yao0a63bfd2016-04-20 14:18:16 +0800999 pin_pol = 0x8;
1000 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
1001 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
1002 VOP_CTRL_SET(vop, pin_pol, pin_pol);
1003
Mark Yao4e257d92016-04-20 10:41:42 +08001004 switch (s->output_type) {
1005 case DRM_MODE_CONNECTOR_LVDS:
1006 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +08001007 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001008 break;
1009 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001010 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001011 VOP_CTRL_SET(vop, edp_en, 1);
1012 break;
1013 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001014 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001015 VOP_CTRL_SET(vop, hdmi_en, 1);
1016 break;
1017 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001018 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001019 VOP_CTRL_SET(vop, mipi_en, 1);
1020 break;
1021 default:
Sean Paulee4d7892016-08-12 13:00:54 -04001022 DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
1023 s->output_type);
Mark Yao4e257d92016-04-20 10:41:42 +08001024 }
1025 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +08001026
1027 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
1028 val = hact_st << 16;
1029 val |= hact_end;
1030 VOP_CTRL_SET(vop, hact_st_end, val);
1031 VOP_CTRL_SET(vop, hpost_st_end, val);
1032
1033 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
1034 val = vact_st << 16;
1035 val |= vact_end;
1036 VOP_CTRL_SET(vop, vact_st_end, val);
1037 VOP_CTRL_SET(vop, vpost_st_end, val);
1038
Mark Yao2048e322014-08-22 18:36:26 +08001039 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +08001040
1041 VOP_CTRL_SET(vop, standby, 0);
Sean Paulb883c9b2016-08-18 12:01:46 -07001042
1043 rockchip_drm_psr_activate(&vop->crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001044}
Mark Yao2048e322014-08-22 18:36:26 +08001045
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001046static bool vop_fs_irq_is_pending(struct vop *vop)
1047{
1048 return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
1049}
1050
1051static void vop_wait_for_irq_handler(struct vop *vop)
1052{
1053 bool pending;
1054 int ret;
1055
1056 /*
1057 * Spin until frame start interrupt status bit goes low, which means
1058 * that interrupt handler was invoked and cleared it. The timeout of
1059 * 10 msecs is really too long, but it is just a safety measure if
1060 * something goes really wrong. The wait will only happen in the very
1061 * unlikely case of a vblank happening exactly at the same time and
1062 * shouldn't exceed microseconds range.
1063 */
1064 ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
1065 !pending, 0, 10 * 1000);
1066 if (ret)
1067 DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
1068
1069 synchronize_irq(vop->irq);
1070}
1071
Mark Yao63ebb9f2015-11-30 18:22:42 +08001072static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1073 struct drm_crtc_state *old_crtc_state)
1074{
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001075 struct drm_atomic_state *old_state = old_crtc_state->state;
1076 struct drm_plane_state *old_plane_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001077 struct vop *vop = to_vop(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001078 struct drm_plane *plane;
1079 int i;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001080
1081 if (WARN_ON(!vop->is_enabled))
1082 return;
1083
1084 spin_lock(&vop->reg_lock);
1085
1086 vop_cfg_done(vop);
1087
1088 spin_unlock(&vop->reg_lock);
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001089
1090 /*
1091 * There is a (rather unlikely) possiblity that a vblank interrupt
1092 * fired before we set the cfg_done bit. To avoid spuriously
1093 * signalling flip completion we need to wait for it to finish.
1094 */
1095 vop_wait_for_irq_handler(vop);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001096
Tomasz Figa41ee4362016-09-14 21:55:00 +09001097 spin_lock_irq(&crtc->dev->event_lock);
1098 if (crtc->state->event) {
1099 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1100 WARN_ON(vop->event);
1101
1102 vop->event = crtc->state->event;
1103 crtc->state->event = NULL;
1104 }
1105 spin_unlock_irq(&crtc->dev->event_lock);
1106
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001107 for_each_plane_in_state(old_state, plane, old_plane_state, i) {
1108 if (!old_plane_state->fb)
1109 continue;
1110
1111 if (old_plane_state->fb == plane->state->fb)
1112 continue;
1113
1114 drm_framebuffer_reference(old_plane_state->fb);
1115 drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
1116 set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
1117 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1118 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001119}
1120
1121static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1122 struct drm_crtc_state *old_crtc_state)
1123{
Sean Paulb883c9b2016-08-18 12:01:46 -07001124 rockchip_drm_psr_flush(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001125}
1126
Mark Yao2048e322014-08-22 18:36:26 +08001127static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +08001128 .enable = vop_crtc_enable,
1129 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001130 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001131 .atomic_flush = vop_crtc_atomic_flush,
1132 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +08001133};
1134
Mark Yao2048e322014-08-22 18:36:26 +08001135static void vop_crtc_destroy(struct drm_crtc *crtc)
1136{
1137 drm_crtc_cleanup(crtc);
1138}
1139
John Keepingdc0b4082016-07-14 16:29:15 +01001140static void vop_crtc_reset(struct drm_crtc *crtc)
1141{
1142 if (crtc->state)
1143 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1144 kfree(crtc->state);
1145
1146 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1147 if (crtc->state)
1148 crtc->state->crtc = crtc;
1149}
1150
Mark Yao4e257d92016-04-20 10:41:42 +08001151static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1152{
1153 struct rockchip_crtc_state *rockchip_state;
1154
1155 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1156 if (!rockchip_state)
1157 return NULL;
1158
1159 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1160 return &rockchip_state->base;
1161}
1162
1163static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1164 struct drm_crtc_state *state)
1165{
1166 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1167
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001168 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001169 kfree(s);
1170}
1171
Mark Yao2048e322014-08-22 18:36:26 +08001172static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001173 .set_config = drm_atomic_helper_set_config,
1174 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001175 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001176 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001177 .atomic_duplicate_state = vop_crtc_duplicate_state,
1178 .atomic_destroy_state = vop_crtc_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +08001179};
1180
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001181static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
1182{
1183 struct vop *vop = container_of(work, struct vop, fb_unref_work);
1184 struct drm_framebuffer *fb = val;
1185
1186 drm_crtc_vblank_put(&vop->crtc);
1187 drm_framebuffer_unreference(fb);
1188}
1189
Mark Yao63ebb9f2015-11-30 18:22:42 +08001190static void vop_handle_vblank(struct vop *vop)
1191{
1192 struct drm_device *drm = vop->drm_dev;
1193 struct drm_crtc *crtc = &vop->crtc;
1194 unsigned long flags;
Mark Yao2048e322014-08-22 18:36:26 +08001195
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001196 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001197 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001198 drm_crtc_send_vblank_event(crtc, vop->event);
Sean Paul5b680402016-08-10 16:24:39 -04001199 drm_crtc_vblank_put(crtc);
Tomasz Figa646ec682016-09-14 21:54:59 +09001200 vop->event = NULL;
Sean Paul5b680402016-08-10 16:24:39 -04001201 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001202 spin_unlock_irqrestore(&drm->event_lock, flags);
1203
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001204 if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
1205 drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
Mark Yao2048e322014-08-22 18:36:26 +08001206}
1207
1208static irqreturn_t vop_isr(int irq, void *data)
1209{
1210 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001211 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001212 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001213 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001214 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001215
1216 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001217 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001218 * must hold irq_lock to avoid a race with enable/disable_vblank().
1219 */
1220 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001221
1222 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001223 /* Clear all active interrupt sources */
1224 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001225 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1226
Mark Yao2048e322014-08-22 18:36:26 +08001227 spin_unlock_irqrestore(&vop->irq_lock, flags);
1228
1229 /* This is expected for vop iommu irqs, since the irq is shared */
1230 if (!active_irqs)
1231 return IRQ_NONE;
1232
Mark Yao10672192015-02-04 13:10:31 +08001233 if (active_irqs & DSP_HOLD_VALID_INTR) {
1234 complete(&vop->dsp_hold_completion);
1235 active_irqs &= ~DSP_HOLD_VALID_INTR;
1236 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001237 }
1238
Yakir Yang69c34e42016-07-24 14:57:40 +08001239 if (active_irqs & LINE_FLAG_INTR) {
1240 complete(&vop->line_flag_completion);
1241 active_irqs &= ~LINE_FLAG_INTR;
1242 ret = IRQ_HANDLED;
1243 }
1244
Mark Yao10672192015-02-04 13:10:31 +08001245 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001246 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001247 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001248 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001249 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001250 }
Mark Yao2048e322014-08-22 18:36:26 +08001251
Mark Yao10672192015-02-04 13:10:31 +08001252 /* Unhandled irqs are spurious. */
1253 if (active_irqs)
Sean Paulee4d7892016-08-12 13:00:54 -04001254 DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1255 active_irqs);
Mark Yao10672192015-02-04 13:10:31 +08001256
1257 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001258}
1259
1260static int vop_create_crtc(struct vop *vop)
1261{
1262 const struct vop_data *vop_data = vop->data;
1263 struct device *dev = vop->dev;
1264 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001265 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001266 struct drm_crtc *crtc = &vop->crtc;
1267 struct device_node *port;
1268 int ret;
1269 int i;
1270
1271 /*
1272 * Create drm_plane for primary and cursor planes first, since we need
1273 * to pass them to drm_crtc_init_with_planes, which sets the
1274 * "possible_crtcs" to the newly initialized crtc.
1275 */
1276 for (i = 0; i < vop_data->win_size; i++) {
1277 struct vop_win *vop_win = &vop->win[i];
1278 const struct vop_win_data *win_data = vop_win->data;
1279
1280 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1281 win_data->type != DRM_PLANE_TYPE_CURSOR)
1282 continue;
1283
1284 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1285 0, &vop_plane_funcs,
1286 win_data->phy->data_formats,
1287 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001288 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001289 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001290 DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1291 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001292 goto err_cleanup_planes;
1293 }
1294
1295 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001296 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001297 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1298 primary = plane;
1299 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1300 cursor = plane;
1301 }
1302
1303 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001304 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001305 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001306 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001307
1308 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1309
1310 /*
1311 * Create drm_planes for overlay windows with possible_crtcs restricted
1312 * to the newly created crtc.
1313 */
1314 for (i = 0; i < vop_data->win_size; i++) {
1315 struct vop_win *vop_win = &vop->win[i];
1316 const struct vop_win_data *win_data = vop_win->data;
1317 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1318
1319 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1320 continue;
1321
1322 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1323 possible_crtcs,
1324 &vop_plane_funcs,
1325 win_data->phy->data_formats,
1326 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001327 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001328 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001329 DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1330 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001331 goto err_cleanup_crtc;
1332 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001333 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001334 }
1335
1336 port = of_get_child_by_name(dev->of_node, "port");
1337 if (!port) {
Sean Paulee4d7892016-08-12 13:00:54 -04001338 DRM_DEV_ERROR(vop->dev, "no port node found in %s\n",
1339 dev->of_node->full_name);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001340 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001341 goto err_cleanup_crtc;
1342 }
1343
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001344 drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
1345 vop_fb_unref_worker);
1346
Mark Yao10672192015-02-04 13:10:31 +08001347 init_completion(&vop->dsp_hold_completion);
Yakir Yang69c34e42016-07-24 14:57:40 +08001348 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001349 crtc->port = port;
Mark Yaob5f7b752015-11-23 15:21:08 +08001350 rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001351
1352 return 0;
1353
1354err_cleanup_crtc:
1355 drm_crtc_cleanup(crtc);
1356err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001357 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1358 head)
Mark Yao2048e322014-08-22 18:36:26 +08001359 drm_plane_cleanup(plane);
1360 return ret;
1361}
1362
1363static void vop_destroy_crtc(struct vop *vop)
1364{
1365 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001366 struct drm_device *drm_dev = vop->drm_dev;
1367 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001368
Mark Yaob5f7b752015-11-23 15:21:08 +08001369 rockchip_unregister_crtc_funcs(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001370 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001371
1372 /*
1373 * We need to cleanup the planes now. Why?
1374 *
1375 * The planes are "&vop->win[i].base". That means the memory is
1376 * all part of the big "struct vop" chunk of memory. That memory
1377 * was devm allocated and associated with this component. We need to
1378 * free it ourselves before vop_unbind() finishes.
1379 */
1380 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1381 head)
1382 vop_plane_destroy(plane);
1383
1384 /*
1385 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1386 * references the CRTC.
1387 */
Mark Yao2048e322014-08-22 18:36:26 +08001388 drm_crtc_cleanup(crtc);
Tomasz Figa47a7eb42016-09-14 21:54:57 +09001389 drm_flip_work_cleanup(&vop->fb_unref_work);
Mark Yao2048e322014-08-22 18:36:26 +08001390}
1391
1392static int vop_initial(struct vop *vop)
1393{
1394 const struct vop_data *vop_data = vop->data;
1395 const struct vop_reg_data *init_table = vop_data->init_table;
1396 struct reset_control *ahb_rst;
1397 int i, ret;
1398
1399 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1400 if (IS_ERR(vop->hclk)) {
1401 dev_err(vop->dev, "failed to get hclk source\n");
1402 return PTR_ERR(vop->hclk);
1403 }
1404 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1405 if (IS_ERR(vop->aclk)) {
1406 dev_err(vop->dev, "failed to get aclk source\n");
1407 return PTR_ERR(vop->aclk);
1408 }
1409 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1410 if (IS_ERR(vop->dclk)) {
1411 dev_err(vop->dev, "failed to get dclk source\n");
1412 return PTR_ERR(vop->dclk);
1413 }
1414
Mark Yao2048e322014-08-22 18:36:26 +08001415 ret = clk_prepare(vop->dclk);
1416 if (ret < 0) {
1417 dev_err(vop->dev, "failed to prepare dclk\n");
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001418 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001419 }
1420
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001421 /* Enable both the hclk and aclk to setup the vop */
1422 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001423 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001424 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001425 goto err_unprepare_dclk;
1426 }
1427
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001428 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001429 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001430 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1431 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001432 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001433
Mark Yao2048e322014-08-22 18:36:26 +08001434 /*
1435 * do hclk_reset, reset all vop registers.
1436 */
1437 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1438 if (IS_ERR(ahb_rst)) {
1439 dev_err(vop->dev, "failed to get ahb reset\n");
1440 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001441 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001442 }
1443 reset_control_assert(ahb_rst);
1444 usleep_range(10, 20);
1445 reset_control_deassert(ahb_rst);
1446
1447 memcpy(vop->regsbak, vop->regs, vop->len);
1448
1449 for (i = 0; i < vop_data->table_size; i++)
1450 vop_writel(vop, init_table[i].offset, init_table[i].value);
1451
1452 for (i = 0; i < vop_data->win_size; i++) {
1453 const struct vop_win_data *win = &vop_data->win[i];
1454
1455 VOP_WIN_SET(vop, win, enable, 0);
1456 }
1457
1458 vop_cfg_done(vop);
1459
1460 /*
1461 * do dclk_reset, let all config take affect.
1462 */
1463 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1464 if (IS_ERR(vop->dclk_rst)) {
1465 dev_err(vop->dev, "failed to get dclk reset\n");
1466 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001467 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001468 }
1469 reset_control_assert(vop->dclk_rst);
1470 usleep_range(10, 20);
1471 reset_control_deassert(vop->dclk_rst);
1472
1473 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001474 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001475
Mark Yao31e980c2015-01-22 14:37:56 +08001476 vop->is_enabled = false;
Mark Yao2048e322014-08-22 18:36:26 +08001477
1478 return 0;
1479
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001480err_disable_aclk:
1481 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001482err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001483 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001484err_unprepare_dclk:
1485 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001486 return ret;
1487}
1488
1489/*
1490 * Initialize the vop->win array elements.
1491 */
1492static void vop_win_init(struct vop *vop)
1493{
1494 const struct vop_data *vop_data = vop->data;
1495 unsigned int i;
1496
1497 for (i = 0; i < vop_data->win_size; i++) {
1498 struct vop_win *vop_win = &vop->win[i];
1499 const struct vop_win_data *win_data = &vop_data->win[i];
1500
1501 vop_win->data = win_data;
1502 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001503 }
1504}
1505
Yakir Yang69c34e42016-07-24 14:57:40 +08001506/**
1507 * rockchip_drm_wait_line_flag - acqiure the give line flag event
1508 * @crtc: CRTC to enable line flag
1509 * @line_num: interested line number
1510 * @mstimeout: millisecond for timeout
1511 *
1512 * Driver would hold here until the interested line flag interrupt have
1513 * happened or timeout to wait.
1514 *
1515 * Returns:
1516 * Zero on success, negative errno on failure.
1517 */
1518int rockchip_drm_wait_line_flag(struct drm_crtc *crtc, unsigned int line_num,
1519 unsigned int mstimeout)
1520{
1521 struct vop *vop = to_vop(crtc);
1522 unsigned long jiffies_left;
1523
1524 if (!crtc || !vop->is_enabled)
1525 return -ENODEV;
1526
1527 if (line_num > crtc->mode.vtotal || mstimeout <= 0)
1528 return -EINVAL;
1529
1530 if (vop_line_flag_irq_is_enabled(vop))
1531 return -EBUSY;
1532
1533 reinit_completion(&vop->line_flag_completion);
1534 vop_line_flag_irq_enable(vop, line_num);
1535
1536 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1537 msecs_to_jiffies(mstimeout));
1538 vop_line_flag_irq_disable(vop);
1539
1540 if (jiffies_left == 0) {
1541 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1542 return -ETIMEDOUT;
1543 }
1544
1545 return 0;
1546}
1547EXPORT_SYMBOL(rockchip_drm_wait_line_flag);
1548
Mark Yao2048e322014-08-22 18:36:26 +08001549static int vop_bind(struct device *dev, struct device *master, void *data)
1550{
1551 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001552 const struct vop_data *vop_data;
1553 struct drm_device *drm_dev = data;
1554 struct vop *vop;
1555 struct resource *res;
1556 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001557 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001558
Mark Yaoa67719d2015-12-15 08:58:26 +08001559 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001560 if (!vop_data)
1561 return -ENODEV;
1562
1563 /* Allocate vop struct and its vop_win array */
1564 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1565 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1566 if (!vop)
1567 return -ENOMEM;
1568
1569 vop->dev = dev;
1570 vop->data = vop_data;
1571 vop->drm_dev = drm_dev;
1572 dev_set_drvdata(dev, vop);
1573
1574 vop_win_init(vop);
1575
1576 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1577 vop->len = resource_size(res);
1578 vop->regs = devm_ioremap_resource(dev, res);
1579 if (IS_ERR(vop->regs))
1580 return PTR_ERR(vop->regs);
1581
1582 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1583 if (!vop->regsbak)
1584 return -ENOMEM;
1585
1586 ret = vop_initial(vop);
1587 if (ret < 0) {
1588 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1589 return ret;
1590 }
1591
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001592 irq = platform_get_irq(pdev, 0);
1593 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001594 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001595 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001596 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001597 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001598
1599 spin_lock_init(&vop->reg_lock);
1600 spin_lock_init(&vop->irq_lock);
1601
1602 mutex_init(&vop->vsync_mutex);
1603
Mark Yao63ebb9f2015-11-30 18:22:42 +08001604 ret = devm_request_irq(dev, vop->irq, vop_isr,
1605 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001606 if (ret)
1607 return ret;
1608
1609 /* IRQ is initially disabled; it gets enabled in power_on */
1610 disable_irq(vop->irq);
1611
1612 ret = vop_create_crtc(vop);
1613 if (ret)
1614 return ret;
1615
1616 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001617
Mark Yao2048e322014-08-22 18:36:26 +08001618 return 0;
1619}
1620
1621static void vop_unbind(struct device *dev, struct device *master, void *data)
1622{
1623 struct vop *vop = dev_get_drvdata(dev);
1624
1625 pm_runtime_disable(dev);
1626 vop_destroy_crtc(vop);
1627}
1628
Mark Yaoa67719d2015-12-15 08:58:26 +08001629const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001630 .bind = vop_bind,
1631 .unbind = vop_unbind,
1632};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001633EXPORT_SYMBOL_GPL(vop_component_ops);