blob: aa59b21533749bfe0fb5ddd394a3a183ba442893 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
58#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020059#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010060#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
Chris Wilsond501b1d2016-04-13 17:35:02 +010064#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000065#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020066#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010070#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010071#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070072
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_vma.h"
74
Zhi Wang0ad35fe2016-06-16 08:07:00 -040075#include "intel_gvt.h"
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* General customization:
78 */
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
Daniel Vetter28b6def2017-02-06 10:23:13 +010082#define DRIVER_DATE "20170206"
83#define DRIVER_TIMESTAMP 1486372993
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Mika Kuoppalac883ef12014-10-28 17:32:30 +020085#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086/* Many gcc seem to no see through this and fall over :( */
87#if 0
88#define WARN_ON(x) ({ \
89 bool __i915_warn_cond = (x); \
90 if (__builtin_constant_p(__i915_warn_cond)) \
91 BUILD_BUG_ON(__i915_warn_cond); \
92 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020094#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010095#endif
96
Jani Nikulacd9bfac2015-03-12 13:01:12 +020097#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020099
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100100#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200102
Rob Clarke2c719b2014-12-15 13:56:32 -0500103/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105 * which may not necessarily be a user visible problem. This will either
106 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107 * enable distros and users to tailor their preferred amount of i915 abrt
108 * spam.
109 */
110#define I915_STATE_WARN(condition, format...) ({ \
111 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200112 if (unlikely(__ret_warn_on)) \
113 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500114 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500115 unlikely(__ret_warn_on); \
116})
117
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200118#define I915_STATE_WARN_ON(x) \
119 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Imre Deak4fec15d2016-03-16 13:39:08 +0200121bool __i915_inject_load_failure(const char *func, int line);
122#define i915_inject_load_failure() \
123 __i915_inject_load_failure(__func__, __LINE__)
124
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530125typedef struct {
126 uint32_t val;
127} uint_fixed_16_16_t;
128
129#define FP_16_16_MAX ({ \
130 uint_fixed_16_16_t fp; \
131 fp.val = UINT_MAX; \
132 fp; \
133})
134
135static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136{
137 uint_fixed_16_16_t fp;
138
139 WARN_ON(val >> 16);
140
141 fp.val = val << 16;
142 return fp;
143}
144
145static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146{
147 return DIV_ROUND_UP(fp.val, 1 << 16);
148}
149
150static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151{
152 return fp.val >> 16;
153}
154
155static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156 uint_fixed_16_16_t min2)
157{
158 uint_fixed_16_16_t min;
159
160 min.val = min(min1.val, min2.val);
161 return min;
162}
163
164static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165 uint_fixed_16_16_t max2)
166{
167 uint_fixed_16_16_t max;
168
169 max.val = max(max1.val, max2.val);
170 return max;
171}
172
173static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174 uint32_t d)
175{
176 uint_fixed_16_16_t fp, res;
177
178 fp = u32_to_fixed_16_16(val);
179 res.val = DIV_ROUND_UP(fp.val, d);
180 return res;
181}
182
183static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184 uint32_t d)
185{
186 uint_fixed_16_16_t res;
187 uint64_t interm_val;
188
189 interm_val = (uint64_t)val << 16;
190 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191 WARN_ON(interm_val >> 32);
192 res.val = (uint32_t) interm_val;
193
194 return res;
195}
196
197static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
201 uint_fixed_16_16_t fp;
202
203 intermediate_val = (uint64_t) val * mul.val;
204 WARN_ON(intermediate_val >> 32);
205 fp.val = (uint32_t) intermediate_val;
206 return fp;
207}
208
Jani Nikula42a8ca42015-08-27 16:23:30 +0300209static inline const char *yesno(bool v)
210{
211 return v ? "yes" : "no";
212}
213
Jani Nikula87ad3212016-01-14 12:53:34 +0200214static inline const char *onoff(bool v)
215{
216 return v ? "on" : "off";
217}
218
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000219static inline const char *enableddisabled(bool v)
220{
221 return v ? "enabled" : "disabled";
222}
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700225 INVALID_PIPE = -1,
226 PIPE_A = 0,
227 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200229 _PIPE_EDP,
230 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700231};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800232#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700233
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200234enum transcoder {
235 TRANSCODER_A = 0,
236 TRANSCODER_B,
237 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200238 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200239 TRANSCODER_DSI_A,
240 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200241 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200242};
Jani Nikulada205632016-03-15 21:51:10 +0200243
244static inline const char *transcoder_name(enum transcoder transcoder)
245{
246 switch (transcoder) {
247 case TRANSCODER_A:
248 return "A";
249 case TRANSCODER_B:
250 return "B";
251 case TRANSCODER_C:
252 return "C";
253 case TRANSCODER_EDP:
254 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200255 case TRANSCODER_DSI_A:
256 return "DSI A";
257 case TRANSCODER_DSI_C:
258 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200259 default:
260 return "<invalid>";
261 }
262}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200263
Jani Nikula4d1de972016-03-18 17:05:42 +0200264static inline bool transcoder_is_dsi(enum transcoder transcoder)
265{
266 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267}
268
Damien Lespiau84139d12014-03-28 00:18:32 +0530269/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200270 * Global legacy plane identifier. Valid only for primary/sprite
271 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530272 */
Jesse Barnes80824002009-09-10 15:28:06 -0700273enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200274 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700275 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800276 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700277};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800278#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800279
Ville Syrjälä580503c2016-10-31 22:37:00 +0200280#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300281
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200282/*
283 * Per-pipe plane identifier.
284 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285 * number of planes per CRTC. Not all platforms really have this many planes,
286 * which means some arrays of size I915_MAX_PLANES may have unused entries
287 * between the topmost sprite plane and the cursor plane.
288 *
289 * This is expected to be passed to various register macros
290 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291 */
292enum plane_id {
293 PLANE_PRIMARY,
294 PLANE_SPRITE0,
295 PLANE_SPRITE1,
296 PLANE_CURSOR,
297 I915_MAX_PLANES,
298};
299
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200300#define for_each_plane_id_on_crtc(__crtc, __p) \
301 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300304enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700305 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300306 PORT_A = 0,
307 PORT_B,
308 PORT_C,
309 PORT_D,
310 PORT_E,
311 I915_MAX_PORTS
312};
313#define port_name(p) ((p) + 'A')
314
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300315#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800316
317enum dpio_channel {
318 DPIO_CH0,
319 DPIO_CH1
320};
321
322enum dpio_phy {
323 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200324 DPIO_PHY1,
325 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800326};
327
Paulo Zanonib97186f2013-05-03 12:15:36 -0300328enum intel_display_power_domain {
329 POWER_DOMAIN_PIPE_A,
330 POWER_DOMAIN_PIPE_B,
331 POWER_DOMAIN_PIPE_C,
332 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335 POWER_DOMAIN_TRANSCODER_A,
336 POWER_DOMAIN_TRANSCODER_B,
337 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300338 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200339 POWER_DOMAIN_TRANSCODER_DSI_A,
340 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100341 POWER_DOMAIN_PORT_DDI_A_LANES,
342 POWER_DOMAIN_PORT_DDI_B_LANES,
343 POWER_DOMAIN_PORT_DDI_C_LANES,
344 POWER_DOMAIN_PORT_DDI_D_LANES,
345 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200346 POWER_DOMAIN_PORT_DSI,
347 POWER_DOMAIN_PORT_CRT,
348 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300349 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200350 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300351 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000352 POWER_DOMAIN_AUX_A,
353 POWER_DOMAIN_AUX_B,
354 POWER_DOMAIN_AUX_C,
355 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100356 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100357 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300358 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300359
360 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300361};
362
363#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300366#define POWER_DOMAIN_TRANSCODER(tran) \
367 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300369
Egbert Eich1d843f92013-02-25 12:06:49 -0500370enum hpd_pin {
371 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500372 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
373 HPD_CRT,
374 HPD_SDVO_B,
375 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700376 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500377 HPD_PORT_B,
378 HPD_PORT_C,
379 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800380 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500381 HPD_NUM_PINS
382};
383
Jani Nikulac91711f2015-05-28 15:43:48 +0300384#define for_each_hpd_pin(__pin) \
385 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
Jani Nikula5fcece82015-05-27 15:03:42 +0300387struct i915_hotplug {
388 struct work_struct hotplug_work;
389
390 struct {
391 unsigned long last_jiffies;
392 int count;
393 enum {
394 HPD_ENABLED = 0,
395 HPD_DISABLED = 1,
396 HPD_MARK_DISABLED = 2
397 } state;
398 } stats[HPD_NUM_PINS];
399 u32 event_bits;
400 struct delayed_work reenable_work;
401
402 struct intel_digital_port *irq_port[I915_MAX_PORTS];
403 u32 long_port_mask;
404 u32 short_port_mask;
405 struct work_struct dig_port_work;
406
Lyude19625e82016-06-21 17:03:44 -0400407 struct work_struct poll_init_work;
408 bool poll_enabled;
409
Jani Nikula5fcece82015-05-27 15:03:42 +0300410 /*
411 * if we get a HPD irq from DP and a HPD irq from non-DP
412 * the non-DP HPD could block the workqueue on a mode config
413 * mutex getting, that userspace may have taken. However
414 * userspace is waiting on the DP workqueue to run which is
415 * blocked behind the non-DP one.
416 */
417 struct workqueue_struct *dp_wq;
418};
419
Chris Wilson2a2d5482012-12-03 11:49:06 +0000420#define I915_GEM_GPU_DOMAINS \
421 (I915_GEM_DOMAIN_RENDER | \
422 I915_GEM_DOMAIN_SAMPLER | \
423 I915_GEM_DOMAIN_COMMAND | \
424 I915_GEM_DOMAIN_INSTRUCTION | \
425 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700426
Damien Lespiau055e3932014-08-18 13:49:10 +0100427#define for_each_pipe(__dev_priv, __p) \
428 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200429#define for_each_pipe_masked(__dev_priv, __p, __mask) \
430 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
431 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700432#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000433 for ((__p) = 0; \
434 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
435 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000436#define for_each_sprite(__dev_priv, __p, __s) \
437 for ((__s) = 0; \
438 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
439 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800440
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200441#define for_each_port_masked(__port, __ports_mask) \
442 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
443 for_each_if ((__ports_mask) & (1 << (__port)))
444
Damien Lespiaud79b8142014-05-13 23:32:23 +0100445#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100446 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100447
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300448#define for_each_intel_plane(dev, intel_plane) \
449 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100450 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300451 base.head)
452
Matt Roperc107acf2016-05-12 07:06:01 -0700453#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100454 list_for_each_entry(intel_plane, \
455 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700456 base.head) \
457 for_each_if ((plane_mask) & \
458 (1 << drm_plane_index(&intel_plane->base)))
459
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300460#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
461 list_for_each_entry(intel_plane, \
462 &(dev)->mode_config.plane_list, \
463 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200464 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300465
Chris Wilson91c8a322016-07-05 10:40:23 +0100466#define for_each_intel_crtc(dev, intel_crtc) \
467 list_for_each_entry(intel_crtc, \
468 &(dev)->mode_config.crtc_list, \
469 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100470
Chris Wilson91c8a322016-07-05 10:40:23 +0100471#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
472 list_for_each_entry(intel_crtc, \
473 &(dev)->mode_config.crtc_list, \
474 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700475 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
476
Damien Lespiaub2784e12014-08-05 11:29:37 +0100477#define for_each_intel_encoder(dev, intel_encoder) \
478 list_for_each_entry(intel_encoder, \
479 &(dev)->mode_config.encoder_list, \
480 base.head)
481
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200482#define for_each_intel_connector(dev, intel_connector) \
483 list_for_each_entry(intel_connector, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100484 &(dev)->mode_config.connector_list, \
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200485 base.head)
486
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200487#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
488 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200489 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200490
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800491#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
492 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200493 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800494
Borun Fub04c5bd2014-07-12 10:02:27 +0530495#define for_each_power_domain(domain, mask) \
496 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200497 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530498
Daniel Vettere7b903d2013-06-05 13:34:14 +0200499struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100500struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100501struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200502
Chris Wilsona6f766f2015-04-27 13:41:20 +0100503struct drm_i915_file_private {
504 struct drm_i915_private *dev_priv;
505 struct drm_file *file;
506
507 struct {
508 spinlock_t lock;
509 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100510/* 20ms is a fairly arbitrary limit (greater than the average frame time)
511 * chosen to prevent the CPU getting more than a frame ahead of the GPU
512 * (when using lax throttling for the frontbuffer). We also use it to
513 * offer free GPU waitboosts for severely congested workloads.
514 */
515#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100516 } mm;
517 struct idr context_idr;
518
Chris Wilson2e1b8732015-04-27 13:41:22 +0100519 struct intel_rps_client {
520 struct list_head link;
521 unsigned boosts;
522 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100523
Chris Wilsonc80ff162016-07-27 09:07:27 +0100524 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200525
526/* Client can have a maximum of 3 contexts banned before
527 * it is denied of creating new contexts. As one context
528 * ban needs 4 consecutive hangs, and more if there is
529 * progress in between, this is a last resort stop gap measure
530 * to limit the badly behaving clients access to gpu.
531 */
532#define I915_MAX_CLIENT_CONTEXT_BANS 3
533 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100534};
535
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100536/* Used by dp and fdi links */
537struct intel_link_m_n {
538 uint32_t tu;
539 uint32_t gmch_m;
540 uint32_t gmch_n;
541 uint32_t link_m;
542 uint32_t link_n;
543};
544
545void intel_link_compute_m_n(int bpp, int nlanes,
546 int pixel_clock, int link_clock,
547 struct intel_link_m_n *m_n);
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549/* Interface history:
550 *
551 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100552 * 1.2: Add Power Management
553 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100554 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000555 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000556 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
557 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 */
559#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000560#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561#define DRIVER_PATCHLEVEL 0
562
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700563struct opregion_header;
564struct opregion_acpi;
565struct opregion_swsci;
566struct opregion_asle;
567
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100568struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000569 struct opregion_header *header;
570 struct opregion_acpi *acpi;
571 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300572 u32 swsci_gbda_sub_functions;
573 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000574 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200575 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200576 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200577 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000578 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200579 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100580};
Chris Wilson44834a62010-08-19 16:09:23 +0100581#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100582
Chris Wilson6ef3d422010-08-04 20:26:07 +0100583struct intel_overlay;
584struct intel_overlay_error_state;
585
yakui_zhao9b9d1722009-05-31 17:17:17 +0800586struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100587 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800588 u8 dvo_port;
589 u8 slave_addr;
590 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100591 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400592 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800593};
594
Jani Nikula7bd688c2013-11-08 16:48:56 +0200595struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200596struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100597struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200598struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000599struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100600struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200601struct intel_limit;
602struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200603struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100604
Jesse Barnese70236a2009-09-21 10:42:27 -0700605struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200606 void (*get_cdclk)(struct drm_i915_private *dev_priv,
607 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200608 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100609 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800610 int (*compute_intermediate_wm)(struct drm_device *dev,
611 struct intel_crtc *intel_crtc,
612 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100613 void (*initial_watermarks)(struct intel_atomic_state *state,
614 struct intel_crtc_state *cstate);
615 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
616 struct intel_crtc_state *cstate);
617 void (*optimize_watermarks)(struct intel_atomic_state *state,
618 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700619 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200620 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200621 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
622 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100623 /* Returns the active state of the crtc, and if the crtc is active,
624 * fills out the pipe-config with the hw state. */
625 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200626 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000627 void (*get_initial_plane_config)(struct intel_crtc *,
628 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200629 int (*crtc_compute_clock)(struct intel_crtc *crtc,
630 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200631 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
632 struct drm_atomic_state *old_state);
633 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
634 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200635 void (*update_crtcs)(struct drm_atomic_state *state,
636 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200637 void (*audio_codec_enable)(struct drm_connector *connector,
638 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300639 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200640 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700641 void (*fdi_link_train)(struct drm_crtc *crtc);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200642 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200643 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
644 struct drm_framebuffer *fb,
645 struct drm_i915_gem_object *obj,
646 struct drm_i915_gem_request *req,
647 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100648 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700649 /* clock updates for mode set */
650 /* cursor updates */
651 /* render clock increase/decrease */
652 /* display clock increase/decrease */
653 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000654
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200655 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
656 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700657};
658
Mika Kuoppala48c10262015-01-16 11:34:41 +0200659enum forcewake_domain_id {
660 FW_DOMAIN_ID_RENDER = 0,
661 FW_DOMAIN_ID_BLITTER,
662 FW_DOMAIN_ID_MEDIA,
663
664 FW_DOMAIN_ID_COUNT
665};
666
667enum forcewake_domains {
668 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
669 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
670 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
671 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
672 FORCEWAKE_BLITTER |
673 FORCEWAKE_MEDIA)
674};
675
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100676#define FW_REG_READ (1)
677#define FW_REG_WRITE (2)
678
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530679enum decoupled_power_domain {
680 GEN9_DECOUPLED_PD_BLITTER = 0,
681 GEN9_DECOUPLED_PD_RENDER,
682 GEN9_DECOUPLED_PD_MEDIA,
683 GEN9_DECOUPLED_PD_ALL
684};
685
686enum decoupled_ops {
687 GEN9_DECOUPLED_OP_WRITE = 0,
688 GEN9_DECOUPLED_OP_READ
689};
690
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100691enum forcewake_domains
692intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
693 i915_reg_t reg, unsigned int op);
694
Chris Wilson907b28c2013-07-19 20:36:52 +0100695struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530696 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200697 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530698 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200699 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200701 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
702 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
703 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
704 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200706 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700707 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200708 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700709 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200710 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700711 uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300712};
713
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100714struct intel_forcewake_range {
715 u32 start;
716 u32 end;
717
718 enum forcewake_domains domains;
719};
720
Chris Wilson907b28c2013-07-19 20:36:52 +0100721struct intel_uncore {
722 spinlock_t lock; /** lock is also taken in irq contexts. */
723
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100724 const struct intel_forcewake_range *fw_domains_table;
725 unsigned int fw_domains_table_entries;
726
Chris Wilson907b28c2013-07-19 20:36:52 +0100727 struct intel_uncore_funcs funcs;
728
729 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100730
Mika Kuoppala48c10262015-01-16 11:34:41 +0200731 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100732 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100733
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200734 struct intel_uncore_forcewake_domain {
735 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200736 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100737 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200738 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100739 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200740 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200741 u32 val_set;
742 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200743 i915_reg_t reg_ack;
744 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200745 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200746 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200747
748 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100749};
750
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200751/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100752#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
753 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
754 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
755 (domain__)++) \
756 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200757
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100758#define for_each_fw_domain(domain__, dev_priv__) \
759 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200760
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200761#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
762#define CSR_VERSION_MAJOR(version) ((version) >> 16)
763#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
764
Daniel Vettereb805622015-05-04 14:58:44 +0200765struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200766 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200767 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530768 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200769 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200770 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200771 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200772 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200773 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200774 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200775 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200776};
777
Joonas Lahtinen604db652016-10-05 13:50:16 +0300778#define DEV_INFO_FOR_EACH_FLAG(func) \
779 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200780 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200781 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300782 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200783 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800784 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300785 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300786 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800787 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300788 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300789 func(has_fbc); \
790 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800791 func(has_full_ppgtt); \
792 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300793 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300794 func(has_gmch_display); \
795 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300796 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300797 func(has_hw_contexts); \
798 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300799 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300800 func(has_logical_ring_contexts); \
801 func(has_overlay); \
802 func(has_pipe_cxsr); \
803 func(has_pooled_eu); \
804 func(has_psr); \
805 func(has_rc6); \
806 func(has_rc6p); \
807 func(has_resource_streamer); \
808 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300809 func(has_snoop); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300810 func(cursor_needs_physical); \
811 func(hws_needs_physical); \
812 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800813 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200814
Imre Deak915490d2016-08-31 19:13:01 +0300815struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300816 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300817 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300818 u8 eu_total;
819 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300820 u8 min_eu_in_pool;
821 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
822 u8 subslice_7eu[3];
823 u8 has_slice_pg:1;
824 u8 has_subslice_pg:1;
825 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300826};
827
Imre Deak57ec1712016-08-31 19:13:05 +0300828static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
829{
830 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
831}
832
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200833/* Keep in gen based order, and chronological order within a gen */
834enum intel_platform {
835 INTEL_PLATFORM_UNINITIALIZED = 0,
836 INTEL_I830,
837 INTEL_I845G,
838 INTEL_I85X,
839 INTEL_I865G,
840 INTEL_I915G,
841 INTEL_I915GM,
842 INTEL_I945G,
843 INTEL_I945GM,
844 INTEL_G33,
845 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200846 INTEL_I965G,
847 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200848 INTEL_G45,
849 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200850 INTEL_IRONLAKE,
851 INTEL_SANDYBRIDGE,
852 INTEL_IVYBRIDGE,
853 INTEL_VALLEYVIEW,
854 INTEL_HASWELL,
855 INTEL_BROADWELL,
856 INTEL_CHERRYVIEW,
857 INTEL_SKYLAKE,
858 INTEL_BROXTON,
859 INTEL_KABYLAKE,
860 INTEL_GEMINILAKE,
861};
862
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500863struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200864 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100865 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100866 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000867 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530868 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100869 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100870 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200871 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700872 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100873 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300874#define DEFINE_FLAG(name) u8 name:1
875 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
876#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530877 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200878 /* Register offsets for the various display pipes and transcoders */
879 int pipe_offsets[I915_MAX_TRANSCODERS];
880 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200881 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300882 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600883
884 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300885 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000886
887 struct color_luts {
888 u16 degamma_lut_size;
889 u16 gamma_lut_size;
890 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500891};
892
Chris Wilson2bd160a2016-08-15 10:48:45 +0100893struct intel_display_error_state;
894
895struct drm_i915_error_state {
896 struct kref ref;
897 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100898 struct timeval boottime;
899 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100900
Chris Wilson9f267eb2016-10-12 10:05:19 +0100901 struct drm_i915_private *i915;
902
Chris Wilson2bd160a2016-08-15 10:48:45 +0100903 char error_msg[128];
904 bool simulated;
905 int iommu;
906 u32 reset_count;
907 u32 suspend_count;
908 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000909 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100910
911 /* Generic register state */
912 u32 eir;
913 u32 pgtbl_er;
914 u32 ier;
915 u32 gtier[4];
916 u32 ccid;
917 u32 derrmr;
918 u32 forcewake;
919 u32 error; /* gen6+ */
920 u32 err_int; /* gen7 */
921 u32 fault_data0; /* gen8, gen9 */
922 u32 fault_data1; /* gen8, gen9 */
923 u32 done_reg;
924 u32 gac_eco;
925 u32 gam_ecochk;
926 u32 gab_ctl;
927 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300928
Chris Wilson2bd160a2016-08-15 10:48:45 +0100929 u64 fence[I915_MAX_NUM_FENCES];
930 struct intel_overlay_error_state *overlay;
931 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100932 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530933 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100934
935 struct drm_i915_error_engine {
936 int engine_id;
937 /* Software tracked state */
938 bool waiting;
939 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200940 unsigned long hangcheck_timestamp;
941 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100942 enum intel_engine_hangcheck_action hangcheck_action;
943 struct i915_address_space *vm;
944 int num_requests;
945
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100946 /* position of active request inside the ring */
947 u32 rq_head, rq_post, rq_tail;
948
Chris Wilson2bd160a2016-08-15 10:48:45 +0100949 /* our own tracking of ring head and tail */
950 u32 cpu_ring_head;
951 u32 cpu_ring_tail;
952
953 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100954
955 /* Register state */
956 u32 start;
957 u32 tail;
958 u32 head;
959 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100960 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100961 u32 hws;
962 u32 ipeir;
963 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100964 u32 bbstate;
965 u32 instpm;
966 u32 instps;
967 u32 seqno;
968 u64 bbaddr;
969 u64 acthd;
970 u32 fault_reg;
971 u64 faddr;
972 u32 rc_psmi; /* sleep state */
973 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300974 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100975
Chris Wilson4fa60532017-01-29 09:24:33 +0000976 struct drm_i915_error_context {
977 char comm[TASK_COMM_LEN];
978 pid_t pid;
979 u32 handle;
980 u32 hw_id;
981 int ban_score;
982 int active;
983 int guilty;
984 } context;
985
Chris Wilson2bd160a2016-08-15 10:48:45 +0100986 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100987 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100988 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100989 int page_count;
990 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100991 u32 *pages[0];
992 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
993
994 struct drm_i915_error_object *wa_ctx;
995
996 struct drm_i915_error_request {
997 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100998 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100999 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +02001000 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001001 u32 seqno;
1002 u32 head;
1003 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +01001004 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +01001005
1006 struct drm_i915_error_waiter {
1007 char comm[TASK_COMM_LEN];
1008 pid_t pid;
1009 u32 seqno;
1010 } *waiters;
1011
1012 struct {
1013 u32 gfx_mode;
1014 union {
1015 u64 pdp[4];
1016 u32 pp_dir_base;
1017 };
1018 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001019 } engine[I915_NUM_ENGINES];
1020
1021 struct drm_i915_error_buffer {
1022 u32 size;
1023 u32 name;
1024 u32 rseqno[I915_NUM_ENGINES], wseqno;
1025 u64 gtt_offset;
1026 u32 read_domains;
1027 u32 write_domain;
1028 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1029 u32 tiling:2;
1030 u32 dirty:1;
1031 u32 purgeable:1;
1032 u32 userptr:1;
1033 s32 engine:4;
1034 u32 cache_level:3;
1035 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1036 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1037 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1038};
1039
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001040enum i915_cache_level {
1041 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001042 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1043 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1044 caches, eg sampler/render caches, and the
1045 large Last-Level-Cache. LLC is coherent with
1046 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001047 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001048};
1049
Chris Wilson85fd4f52016-12-05 14:29:36 +00001050#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1051
Paulo Zanonia4001f12015-02-13 17:23:44 -02001052enum fb_op_origin {
1053 ORIGIN_GTT,
1054 ORIGIN_CPU,
1055 ORIGIN_CS,
1056 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001057 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001058};
1059
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001060struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001061 /* This is always the inner lock when overlapping with struct_mutex and
1062 * it's the outer lock when overlapping with stolen_lock. */
1063 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001064 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001065 unsigned int possible_framebuffer_bits;
1066 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001067 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001068 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001069
Ben Widawskyc4213882014-06-19 12:06:10 -07001070 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001071 struct drm_mm_node *compressed_llb;
1072
Rodrigo Vivida46f932014-08-01 02:04:45 -07001073 bool false_color;
1074
Paulo Zanonid029bca2015-10-15 10:44:46 -03001075 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001076 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001077
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001078 bool underrun_detected;
1079 struct work_struct underrun_work;
1080
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001081 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001082 struct i915_vma *vma;
1083
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001084 struct {
1085 unsigned int mode_flags;
1086 uint32_t hsw_bdw_pixel_rate;
1087 } crtc;
1088
1089 struct {
1090 unsigned int rotation;
1091 int src_w;
1092 int src_h;
1093 bool visible;
1094 } plane;
1095
1096 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001097 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001098 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001099 } fb;
1100 } state_cache;
1101
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001102 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001103 struct i915_vma *vma;
1104
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001105 struct {
1106 enum pipe pipe;
1107 enum plane plane;
1108 unsigned int fence_y_offset;
1109 } crtc;
1110
1111 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001112 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001113 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001114 } fb;
1115
1116 int cfb_size;
1117 } params;
1118
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001119 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001120 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001121 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001122 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001123 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001124
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001125 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001126};
1127
Chris Wilsonfe88d122016-12-31 11:20:12 +00001128/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301129 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1130 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1131 * parsing for same resolution.
1132 */
1133enum drrs_refresh_rate_type {
1134 DRRS_HIGH_RR,
1135 DRRS_LOW_RR,
1136 DRRS_MAX_RR, /* RR count */
1137};
1138
1139enum drrs_support_type {
1140 DRRS_NOT_SUPPORTED = 0,
1141 STATIC_DRRS_SUPPORT = 1,
1142 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301143};
1144
Daniel Vetter2807cf62014-07-11 10:30:11 -07001145struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301146struct i915_drrs {
1147 struct mutex mutex;
1148 struct delayed_work work;
1149 struct intel_dp *dp;
1150 unsigned busy_frontbuffer_bits;
1151 enum drrs_refresh_rate_type refresh_rate_type;
1152 enum drrs_support_type type;
1153};
1154
Rodrigo Vivia031d702013-10-03 16:15:06 -03001155struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001156 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001157 bool sink_support;
1158 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001159 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001160 bool active;
1161 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001162 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301163 bool psr2_support;
1164 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001165 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301166 bool y_cord_support;
1167 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301168 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001169};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001170
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001171enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001172 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001173 PCH_IBX, /* Ibexpeak PCH */
1174 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001175 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301176 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001177 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001178 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001179};
1180
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001181enum intel_sbi_destination {
1182 SBI_ICLK,
1183 SBI_MPHY,
1184};
1185
Jesse Barnesb690e962010-07-19 13:53:12 -07001186#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001187#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001188#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001189#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001190#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001191#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001192
Dave Airlie8be48d92010-03-30 05:34:14 +00001193struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001194struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001195
Daniel Vetterc2b91522012-02-14 22:37:19 +01001196struct intel_gmbus {
1197 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001198#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001199 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001200 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001201 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001202 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001203 struct drm_i915_private *dev_priv;
1204};
1205
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001206struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001207 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001208 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001209 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001210 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001211 u32 saveSWF0[16];
1212 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001213 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001214 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001215 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001216 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001217};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001218
Imre Deakddeea5b2014-05-05 15:19:56 +03001219struct vlv_s0ix_state {
1220 /* GAM */
1221 u32 wr_watermark;
1222 u32 gfx_prio_ctrl;
1223 u32 arb_mode;
1224 u32 gfx_pend_tlb0;
1225 u32 gfx_pend_tlb1;
1226 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1227 u32 media_max_req_count;
1228 u32 gfx_max_req_count;
1229 u32 render_hwsp;
1230 u32 ecochk;
1231 u32 bsd_hwsp;
1232 u32 blt_hwsp;
1233 u32 tlb_rd_addr;
1234
1235 /* MBC */
1236 u32 g3dctl;
1237 u32 gsckgctl;
1238 u32 mbctl;
1239
1240 /* GCP */
1241 u32 ucgctl1;
1242 u32 ucgctl3;
1243 u32 rcgctl1;
1244 u32 rcgctl2;
1245 u32 rstctl;
1246 u32 misccpctl;
1247
1248 /* GPM */
1249 u32 gfxpause;
1250 u32 rpdeuhwtc;
1251 u32 rpdeuc;
1252 u32 ecobus;
1253 u32 pwrdwnupctl;
1254 u32 rp_down_timeout;
1255 u32 rp_deucsw;
1256 u32 rcubmabdtmr;
1257 u32 rcedata;
1258 u32 spare2gh;
1259
1260 /* Display 1 CZ domain */
1261 u32 gt_imr;
1262 u32 gt_ier;
1263 u32 pm_imr;
1264 u32 pm_ier;
1265 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1266
1267 /* GT SA CZ domain */
1268 u32 tilectl;
1269 u32 gt_fifoctl;
1270 u32 gtlc_wake_ctrl;
1271 u32 gtlc_survive;
1272 u32 pmwgicz;
1273
1274 /* Display 2 CZ domain */
1275 u32 gu_ctl0;
1276 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001277 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001278 u32 clock_gate_dis2;
1279};
1280
Chris Wilsonbf225f22014-07-10 20:31:18 +01001281struct intel_rps_ei {
1282 u32 cz_clock;
1283 u32 render_c0;
1284 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001285};
1286
Daniel Vetterc85aa882012-11-02 19:55:03 +01001287struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001288 /*
1289 * work, interrupts_enabled and pm_iir are protected by
1290 * dev_priv->irq_lock
1291 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001292 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001293 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001294 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001295
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001296 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301297 u32 pm_intr_keep;
1298
Ben Widawskyb39fb292014-03-19 18:31:11 -07001299 /* Frequencies are stored in potentially platform dependent multiples.
1300 * In other words, *_freq needs to be multiplied by X to be interesting.
1301 * Soft limits are those which are used for the dynamic reclocking done
1302 * by the driver (raise frequencies under heavy loads, and lower for
1303 * lighter loads). Hard limits are those imposed by the hardware.
1304 *
1305 * A distinction is made for overclocking, which is never enabled by
1306 * default, and is considered to be above the hard limit if it's
1307 * possible at all.
1308 */
1309 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1310 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1311 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1312 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1313 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001314 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001315 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001316 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1317 u8 rp1_freq; /* "less than" RP0 power/freqency */
1318 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001319 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001320
Chris Wilson8fb55192015-04-07 16:20:28 +01001321 u8 up_threshold; /* Current %busy required to uplock */
1322 u8 down_threshold; /* Current %busy required to downclock */
1323
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001324 int last_adj;
1325 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1326
Chris Wilson8d3afd72015-05-21 21:01:47 +01001327 spinlock_t client_lock;
1328 struct list_head clients;
1329 bool client_boost;
1330
Chris Wilsonc0951f02013-10-10 21:58:50 +01001331 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001332 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001333 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001334
Chris Wilsonbf225f22014-07-10 20:31:18 +01001335 /* manual wa residency calculations */
1336 struct intel_rps_ei up_ei, down_ei;
1337
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001338 /*
1339 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001340 * Must be taken after struct_mutex if nested. Note that
1341 * this lock may be held for long periods of time when
1342 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001343 */
1344 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001345};
1346
Daniel Vetter1a240d42012-11-29 22:18:51 +01001347/* defined intel_pm.c */
1348extern spinlock_t mchdev_lock;
1349
Daniel Vetterc85aa882012-11-02 19:55:03 +01001350struct intel_ilk_power_mgmt {
1351 u8 cur_delay;
1352 u8 min_delay;
1353 u8 max_delay;
1354 u8 fmax;
1355 u8 fstart;
1356
1357 u64 last_count1;
1358 unsigned long last_time1;
1359 unsigned long chipset_power;
1360 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001361 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001362 unsigned long gfx_power;
1363 u8 corr;
1364
1365 int c_m;
1366 int r_t;
1367};
1368
Imre Deakc6cb5822014-03-04 19:22:55 +02001369struct drm_i915_private;
1370struct i915_power_well;
1371
1372struct i915_power_well_ops {
1373 /*
1374 * Synchronize the well's hw state to match the current sw state, for
1375 * example enable/disable it based on the current refcount. Called
1376 * during driver init and resume time, possibly after first calling
1377 * the enable/disable handlers.
1378 */
1379 void (*sync_hw)(struct drm_i915_private *dev_priv,
1380 struct i915_power_well *power_well);
1381 /*
1382 * Enable the well and resources that depend on it (for example
1383 * interrupts located on the well). Called after the 0->1 refcount
1384 * transition.
1385 */
1386 void (*enable)(struct drm_i915_private *dev_priv,
1387 struct i915_power_well *power_well);
1388 /*
1389 * Disable the well and resources that depend on it. Called after
1390 * the 1->0 refcount transition.
1391 */
1392 void (*disable)(struct drm_i915_private *dev_priv,
1393 struct i915_power_well *power_well);
1394 /* Returns the hw enabled state. */
1395 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1396 struct i915_power_well *power_well);
1397};
1398
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001399/* Power well structure for haswell */
1400struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001401 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001402 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001403 /* power well enable/disable usage count */
1404 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001405 /* cached hw enabled state */
1406 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001407 unsigned long domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001408 /* unique identifier for this power well */
1409 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001410 /*
1411 * Arbitraty data associated with this power well. Platform and power
1412 * well specific.
1413 */
1414 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001415 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001416};
1417
Imre Deak83c00f52013-10-25 17:36:47 +03001418struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001419 /*
1420 * Power wells needed for initialization at driver init and suspend
1421 * time are on. They are kept on until after the first modeset.
1422 */
1423 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001424 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001425 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001426
Imre Deak83c00f52013-10-25 17:36:47 +03001427 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001428 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001429 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001430};
1431
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001432#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001433struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001434 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001435 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001436 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001437};
1438
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001439struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001440 /** Memory allocator for GTT stolen memory */
1441 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001442 /** Protects the usage of the GTT stolen memory allocator. This is
1443 * always the inner lock when overlapping with struct_mutex. */
1444 struct mutex stolen_lock;
1445
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001446 /** List of all objects in gtt_space. Used to restore gtt
1447 * mappings on resume */
1448 struct list_head bound_list;
1449 /**
1450 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001451 * are idle and not used by the GPU). These objects may or may
1452 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001453 */
1454 struct list_head unbound_list;
1455
Chris Wilson275f0392016-10-24 13:42:14 +01001456 /** List of all objects in gtt_space, currently mmaped by userspace.
1457 * All objects within this list must also be on bound_list.
1458 */
1459 struct list_head userfault_list;
1460
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001461 /**
1462 * List of objects which are pending destruction.
1463 */
1464 struct llist_head free_list;
1465 struct work_struct free_work;
1466
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001467 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001468 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001469
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001470 /** PPGTT used for aliasing the PPGTT with the GTT */
1471 struct i915_hw_ppgtt *aliasing_ppgtt;
1472
Chris Wilson2cfcd322014-05-20 08:28:43 +01001473 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001474 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001475 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001476
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001477 /** LRU list of objects with fence regs on them. */
1478 struct list_head fence_list;
1479
1480 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001481 * Are we in a non-interruptible section of code like
1482 * modesetting?
1483 */
1484 bool interruptible;
1485
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001486 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001487 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001488
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001489 /** Bit 6 swizzling required for X tiling */
1490 uint32_t bit_6_swizzle_x;
1491 /** Bit 6 swizzling required for Y tiling */
1492 uint32_t bit_6_swizzle_y;
1493
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001494 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001495 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001496 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001497 u32 object_count;
1498};
1499
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001500struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001501 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001502 unsigned bytes;
1503 unsigned size;
1504 int err;
1505 u8 *buf;
1506 loff_t start;
1507 loff_t pos;
1508};
1509
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001510struct i915_error_state_file_priv {
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001511 struct drm_i915_private *i915;
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001512 struct drm_i915_error_state *error;
1513};
1514
Chris Wilsonb52992c2016-10-28 13:58:24 +01001515#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1516#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1517
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001518#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1519#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1520
Daniel Vetter99584db2012-11-14 17:14:04 +01001521struct i915_gpu_error {
1522 /* For hangcheck timer */
1523#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1524#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001525
Chris Wilson737b1502015-01-26 18:03:03 +02001526 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001527
1528 /* For reset and error_state handling. */
1529 spinlock_t lock;
1530 /* Protected by the above dev->gpu_error.lock. */
1531 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001532
1533 unsigned long missed_irq_rings;
1534
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001535 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001536 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001537 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001538 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001539 *
1540 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1541 * meaning that any waiters holding onto the struct_mutex should
1542 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001543 *
1544 * If reset is not completed succesfully, the I915_WEDGE bit is
1545 * set meaning that hardware is terminally sour and there is no
1546 * recovery. All waiters on the reset_queue will be woken when
1547 * that happens.
1548 *
1549 * This counter is used by the wait_seqno code to notice that reset
1550 * event happened and it needs to restart the entire ioctl (since most
1551 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001552 *
1553 * This is important for lock-free wait paths, where no contended lock
1554 * naturally enforces the correct ordering between the bail-out of the
1555 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001556 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001557 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001558
Chris Wilson8af29b02016-09-09 14:11:47 +01001559 unsigned long flags;
1560#define I915_RESET_IN_PROGRESS 0
1561#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001562
1563 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001564 * Waitqueue to signal when a hang is detected. Used to for waiters
1565 * to release the struct_mutex for the reset to procede.
1566 */
1567 wait_queue_head_t wait_queue;
1568
1569 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001570 * Waitqueue to signal when the reset has completed. Used by clients
1571 * that wait for dev_priv->mm.wedged to settle.
1572 */
1573 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001574
Chris Wilson094f9a52013-09-25 17:34:55 +01001575 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001576 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001577};
1578
Zhang Ruib8efb172013-02-05 15:41:53 +08001579enum modeset_restore {
1580 MODESET_ON_LID_OPEN,
1581 MODESET_DONE,
1582 MODESET_SUSPENDED,
1583};
1584
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001585#define DP_AUX_A 0x40
1586#define DP_AUX_B 0x10
1587#define DP_AUX_C 0x20
1588#define DP_AUX_D 0x30
1589
Xiong Zhang11c1b652015-08-17 16:04:04 +08001590#define DDC_PIN_B 0x05
1591#define DDC_PIN_C 0x04
1592#define DDC_PIN_D 0x06
1593
Paulo Zanoni6acab152013-09-12 17:06:24 -03001594struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001595 /*
1596 * This is an index in the HDMI/DVI DDI buffer translation table.
1597 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1598 * populate this field.
1599 */
1600#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001601 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001602
1603 uint8_t supports_dvi:1;
1604 uint8_t supports_hdmi:1;
1605 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001606 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001607
1608 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001609 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001610
1611 uint8_t dp_boost_level;
1612 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001613};
1614
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001615enum psr_lines_to_wait {
1616 PSR_0_LINES_TO_WAIT = 0,
1617 PSR_1_LINE_TO_WAIT,
1618 PSR_4_LINES_TO_WAIT,
1619 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301620};
1621
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001622struct intel_vbt_data {
1623 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1624 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1625
1626 /* Feature bits */
1627 unsigned int int_tv_support:1;
1628 unsigned int lvds_dither:1;
1629 unsigned int lvds_vbt:1;
1630 unsigned int int_crt_support:1;
1631 unsigned int lvds_use_ssc:1;
1632 unsigned int display_clock_mode:1;
1633 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001634 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001635 int lvds_ssc_freq;
1636 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1637
Pradeep Bhat83a72802014-03-28 10:14:57 +05301638 enum drrs_support_type drrs_type;
1639
Jani Nikula6aa23e62016-03-24 17:50:20 +02001640 struct {
1641 int rate;
1642 int lanes;
1643 int preemphasis;
1644 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001645 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001646 bool initialized;
1647 bool support;
1648 int bpp;
1649 struct edp_power_seq pps;
1650 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001651
Jani Nikulaf00076d2013-12-14 20:38:29 -02001652 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001653 bool full_link;
1654 bool require_aux_wakeup;
1655 int idle_frames;
1656 enum psr_lines_to_wait lines_to_wait;
1657 int tp1_wakeup_time;
1658 int tp2_tp3_wakeup_time;
1659 } psr;
1660
1661 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001662 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001663 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001664 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001665 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001666 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001667 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001668 } backlight;
1669
Shobhit Kumard17c5442013-08-27 15:12:25 +03001670 /* MIPI DSI */
1671 struct {
1672 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301673 struct mipi_config *config;
1674 struct mipi_pps_data *pps;
1675 u8 seq_version;
1676 u32 size;
1677 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001678 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001679 } dsi;
1680
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001681 int crt_ddc_pin;
1682
1683 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001684 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001685
1686 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001687 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001688};
1689
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001690enum intel_ddb_partitioning {
1691 INTEL_DDB_PART_1_2,
1692 INTEL_DDB_PART_5_6, /* IVB+ */
1693};
1694
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001695struct intel_wm_level {
1696 bool enable;
1697 uint32_t pri_val;
1698 uint32_t spr_val;
1699 uint32_t cur_val;
1700 uint32_t fbc_val;
1701};
1702
Imre Deak820c1982013-12-17 14:46:36 +02001703struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001704 uint32_t wm_pipe[3];
1705 uint32_t wm_lp[3];
1706 uint32_t wm_lp_spr[3];
1707 uint32_t wm_linetime[3];
1708 bool enable_fbc_wm;
1709 enum intel_ddb_partitioning partitioning;
1710};
1711
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001712struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001713 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001714};
1715
1716struct vlv_sr_wm {
1717 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001718 uint16_t cursor;
1719};
1720
1721struct vlv_wm_ddl_values {
1722 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001723};
1724
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001725struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001726 struct vlv_pipe_wm pipe[3];
1727 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001728 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001729 uint8_t level;
1730 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001731};
1732
Damien Lespiauc1939242014-11-04 17:06:41 +00001733struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001734 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001735};
1736
1737static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1738{
Damien Lespiau16160e32014-11-04 17:06:53 +00001739 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001740}
1741
Damien Lespiau08db6652014-11-04 17:06:52 +00001742static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1743 const struct skl_ddb_entry *e2)
1744{
1745 if (e1->start == e2->start && e1->end == e2->end)
1746 return true;
1747
1748 return false;
1749}
1750
Damien Lespiauc1939242014-11-04 17:06:41 +00001751struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001752 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001753 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001754};
1755
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001756struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001757 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001758 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001759};
1760
1761struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001762 bool plane_en;
1763 uint16_t plane_res_b;
1764 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001765};
1766
Paulo Zanonic67a4702013-08-19 13:18:09 -03001767/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001768 * This struct helps tracking the state needed for runtime PM, which puts the
1769 * device in PCI D3 state. Notice that when this happens, nothing on the
1770 * graphics device works, even register access, so we don't get interrupts nor
1771 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001772 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001773 * Every piece of our code that needs to actually touch the hardware needs to
1774 * either call intel_runtime_pm_get or call intel_display_power_get with the
1775 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001776 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001777 * Our driver uses the autosuspend delay feature, which means we'll only really
1778 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001779 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001780 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001781 *
1782 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1783 * goes back to false exactly before we reenable the IRQs. We use this variable
1784 * to check if someone is trying to enable/disable IRQs while they're supposed
1785 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001786 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001787 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001788 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001789 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001790struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001791 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001792 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001793 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001794};
1795
Daniel Vetter926321d2013-10-16 13:30:34 +02001796enum intel_pipe_crc_source {
1797 INTEL_PIPE_CRC_SOURCE_NONE,
1798 INTEL_PIPE_CRC_SOURCE_PLANE1,
1799 INTEL_PIPE_CRC_SOURCE_PLANE2,
1800 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001801 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001802 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1803 INTEL_PIPE_CRC_SOURCE_TV,
1804 INTEL_PIPE_CRC_SOURCE_DP_B,
1805 INTEL_PIPE_CRC_SOURCE_DP_C,
1806 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001807 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001808 INTEL_PIPE_CRC_SOURCE_MAX,
1809};
1810
Shuang He8bf1e9f2013-10-15 18:55:27 +01001811struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001812 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001813 uint32_t crc[5];
1814};
1815
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001816#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001817struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001818 spinlock_t lock;
1819 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001820 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001821 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001822 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001823 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001824 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001825};
1826
Daniel Vetterf99d7062014-06-19 16:01:59 +02001827struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001828 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001829
1830 /*
1831 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1832 * scheduled flips.
1833 */
1834 unsigned busy_bits;
1835 unsigned flip_bits;
1836};
1837
Mika Kuoppala72253422014-10-07 17:21:26 +03001838struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001839 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001840 u32 value;
1841 /* bitmask representing WA bits */
1842 u32 mask;
1843};
1844
Arun Siluvery33136b02016-01-21 21:43:47 +00001845/*
1846 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1847 * allowing it for RCS as we don't foresee any requirement of having
1848 * a whitelist for other engines. When it is really required for
1849 * other engines then the limit need to be increased.
1850 */
1851#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001852
1853struct i915_workarounds {
1854 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1855 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001856 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001857};
1858
Yu Zhangcf9d2892015-02-10 19:05:47 +08001859struct i915_virtual_gpu {
1860 bool active;
1861};
1862
Matt Roperaa363132015-09-24 15:53:18 -07001863/* used in computing the new watermarks state */
1864struct intel_wm_config {
1865 unsigned int num_pipes_active;
1866 bool sprites_enabled;
1867 bool sprites_scaled;
1868};
1869
Robert Braggd7965152016-11-07 19:49:52 +00001870struct i915_oa_format {
1871 u32 format;
1872 int size;
1873};
1874
Robert Bragg8a3003d2016-11-07 19:49:51 +00001875struct i915_oa_reg {
1876 i915_reg_t addr;
1877 u32 value;
1878};
1879
Robert Braggeec688e2016-11-07 19:49:47 +00001880struct i915_perf_stream;
1881
Robert Bragg16d98b32016-12-07 21:40:33 +00001882/**
1883 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1884 */
Robert Braggeec688e2016-11-07 19:49:47 +00001885struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001886 /**
1887 * @enable: Enables the collection of HW samples, either in response to
1888 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1889 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001890 */
1891 void (*enable)(struct i915_perf_stream *stream);
1892
Robert Bragg16d98b32016-12-07 21:40:33 +00001893 /**
1894 * @disable: Disables the collection of HW samples, either in response
1895 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1896 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001897 */
1898 void (*disable)(struct i915_perf_stream *stream);
1899
Robert Bragg16d98b32016-12-07 21:40:33 +00001900 /**
1901 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001902 * once there is something ready to read() for the stream
1903 */
1904 void (*poll_wait)(struct i915_perf_stream *stream,
1905 struct file *file,
1906 poll_table *wait);
1907
Robert Bragg16d98b32016-12-07 21:40:33 +00001908 /**
1909 * @wait_unlocked: For handling a blocking read, wait until there is
1910 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001911 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001912 */
1913 int (*wait_unlocked)(struct i915_perf_stream *stream);
1914
Robert Bragg16d98b32016-12-07 21:40:33 +00001915 /**
1916 * @read: Copy buffered metrics as records to userspace
1917 * **buf**: the userspace, destination buffer
1918 * **count**: the number of bytes to copy, requested by userspace
1919 * **offset**: zero at the start of the read, updated as the read
1920 * proceeds, it represents how many bytes have been copied so far and
1921 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001922 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001923 * Copy as many buffered i915 perf samples and records for this stream
1924 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001925 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001926 * Only write complete records; returning -%ENOSPC if there isn't room
1927 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001928 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001929 * Return any error condition that results in a short read such as
1930 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1931 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001932 */
1933 int (*read)(struct i915_perf_stream *stream,
1934 char __user *buf,
1935 size_t count,
1936 size_t *offset);
1937
Robert Bragg16d98b32016-12-07 21:40:33 +00001938 /**
1939 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001940 *
1941 * The stream will always be disabled before this is called.
1942 */
1943 void (*destroy)(struct i915_perf_stream *stream);
1944};
1945
Robert Bragg16d98b32016-12-07 21:40:33 +00001946/**
1947 * struct i915_perf_stream - state for a single open stream FD
1948 */
Robert Braggeec688e2016-11-07 19:49:47 +00001949struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001950 /**
1951 * @dev_priv: i915 drm device
1952 */
Robert Braggeec688e2016-11-07 19:49:47 +00001953 struct drm_i915_private *dev_priv;
1954
Robert Bragg16d98b32016-12-07 21:40:33 +00001955 /**
1956 * @link: Links the stream into ``&drm_i915_private->streams``
1957 */
Robert Braggeec688e2016-11-07 19:49:47 +00001958 struct list_head link;
1959
Robert Bragg16d98b32016-12-07 21:40:33 +00001960 /**
1961 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1962 * properties given when opening a stream, representing the contents
1963 * of a single sample as read() by userspace.
1964 */
Robert Braggeec688e2016-11-07 19:49:47 +00001965 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001966
1967 /**
1968 * @sample_size: Considering the configured contents of a sample
1969 * combined with the required header size, this is the total size
1970 * of a single sample record.
1971 */
Robert Braggd7965152016-11-07 19:49:52 +00001972 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001973
Robert Bragg16d98b32016-12-07 21:40:33 +00001974 /**
1975 * @ctx: %NULL if measuring system-wide across all contexts or a
1976 * specific context that is being monitored.
1977 */
Robert Braggeec688e2016-11-07 19:49:47 +00001978 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001979
1980 /**
1981 * @enabled: Whether the stream is currently enabled, considering
1982 * whether the stream was opened in a disabled state and based
1983 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1984 */
Robert Braggeec688e2016-11-07 19:49:47 +00001985 bool enabled;
1986
Robert Bragg16d98b32016-12-07 21:40:33 +00001987 /**
1988 * @ops: The callbacks providing the implementation of this specific
1989 * type of configured stream.
1990 */
Robert Braggd7965152016-11-07 19:49:52 +00001991 const struct i915_perf_stream_ops *ops;
1992};
1993
Robert Bragg16d98b32016-12-07 21:40:33 +00001994/**
1995 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1996 */
Robert Braggd7965152016-11-07 19:49:52 +00001997struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001998 /**
1999 * @init_oa_buffer: Resets the head and tail pointers of the
2000 * circular buffer for periodic OA reports.
2001 *
2002 * Called when first opening a stream for OA metrics, but also may be
2003 * called in response to an OA buffer overflow or other error
2004 * condition.
2005 *
2006 * Note it may be necessary to clear the full OA buffer here as part of
2007 * maintaining the invariable that new reports must be written to
2008 * zeroed memory for us to be able to reliable detect if an expected
2009 * report has not yet landed in memory. (At least on Haswell the OA
2010 * buffer tail pointer is not synchronized with reports being visible
2011 * to the CPU)
2012 */
Robert Braggd7965152016-11-07 19:49:52 +00002013 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002014
2015 /**
2016 * @enable_metric_set: Applies any MUX configuration to set up the
2017 * Boolean and Custom (B/C) counters that are part of the counter
2018 * reports being sampled. May apply system constraints such as
2019 * disabling EU clock gating as required.
2020 */
Robert Braggd7965152016-11-07 19:49:52 +00002021 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002022
2023 /**
2024 * @disable_metric_set: Remove system constraints associated with using
2025 * the OA unit.
2026 */
Robert Braggd7965152016-11-07 19:49:52 +00002027 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002028
2029 /**
2030 * @oa_enable: Enable periodic sampling
2031 */
Robert Braggd7965152016-11-07 19:49:52 +00002032 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002033
2034 /**
2035 * @oa_disable: Disable periodic sampling
2036 */
Robert Braggd7965152016-11-07 19:49:52 +00002037 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002038
2039 /**
2040 * @read: Copy data from the circular OA buffer into a given userspace
2041 * buffer.
2042 */
Robert Braggd7965152016-11-07 19:49:52 +00002043 int (*read)(struct i915_perf_stream *stream,
2044 char __user *buf,
2045 size_t count,
2046 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002047
2048 /**
2049 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2050 *
2051 * This is either called via fops or the poll check hrtimer (atomic
2052 * ctx) without any locks taken.
2053 *
2054 * It's safe to read OA config state here unlocked, assuming that this
2055 * is only called while the stream is enabled, while the global OA
2056 * configuration can't be modified.
2057 *
2058 * Efficiency is more important than avoiding some false positives
2059 * here, which will be handled gracefully - likely resulting in an
2060 * %EAGAIN error for userspace.
2061 */
Robert Braggd7965152016-11-07 19:49:52 +00002062 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002063};
2064
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002065struct intel_cdclk_state {
2066 unsigned int cdclk, vco, ref;
2067};
2068
Jani Nikula77fec552014-03-31 14:27:22 +03002069struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002070 struct drm_device drm;
2071
Chris Wilsonefab6d82015-04-07 16:20:57 +01002072 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002073 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002074 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002075 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002076
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002077 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002078
2079 int relative_constants_mode;
2080
2081 void __iomem *regs;
2082
Chris Wilson907b28c2013-07-19 20:36:52 +01002083 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002084
Yu Zhangcf9d2892015-02-10 19:05:47 +08002085 struct i915_virtual_gpu vgpu;
2086
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002087 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002088
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002089 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002090 struct intel_guc guc;
2091
Daniel Vettereb805622015-05-04 14:58:44 +02002092 struct intel_csr csr;
2093
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002094 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002095
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002096 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2097 * controller on different i2c buses. */
2098 struct mutex gmbus_mutex;
2099
2100 /**
2101 * Base address of the gmbus and gpio block.
2102 */
2103 uint32_t gpio_mmio_base;
2104
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302105 /* MMIO base address for MIPI regs */
2106 uint32_t mipi_mmio_base;
2107
Ville Syrjälä443a3892015-11-11 20:34:15 +02002108 uint32_t psr_mmio_base;
2109
Imre Deak44cb7342016-08-10 14:07:29 +03002110 uint32_t pps_mmio_base;
2111
Daniel Vetter28c70f12012-12-01 13:53:45 +01002112 wait_queue_head_t gmbus_wait_queue;
2113
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002114 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002115 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302116 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002117 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002118
Daniel Vetterba8286f2014-09-11 07:43:25 +02002119 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002120 struct resource mch_res;
2121
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002122 /* protects the irq masks */
2123 spinlock_t irq_lock;
2124
Sourab Gupta84c33a62014-06-02 16:47:17 +05302125 /* protects the mmio flip data */
2126 spinlock_t mmio_flip_lock;
2127
Imre Deakf8b79e52014-03-04 19:23:07 +02002128 bool display_irqs_enabled;
2129
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002130 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2131 struct pm_qos_request pm_qos;
2132
Ville Syrjäläa5805162015-05-26 20:42:30 +03002133 /* Sideband mailbox protection */
2134 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002135
2136 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002137 union {
2138 u32 irq_mask;
2139 u32 de_irq_mask[I915_MAX_PIPES];
2140 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002141 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302142 u32 pm_imr;
2143 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302144 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302145 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002146 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002147
Jani Nikula5fcece82015-05-27 15:03:42 +03002148 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002149 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302150 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002151 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002152 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002153
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002154 bool preserve_bios_swizzle;
2155
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002156 /* overlay */
2157 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002158
Jani Nikula58c68772013-11-08 16:48:54 +02002159 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002160 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002161
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002163 bool no_aux_handshake;
2164
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002165 /* protects panel power sequencer state */
2166 struct mutex pps_mutex;
2167
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002168 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002169 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2170
2171 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002172 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002173 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002174
2175 /*
2176 * For reading holding any crtc lock is sufficient,
2177 * for writing must hold all of them.
2178 */
2179 unsigned int atomic_cdclk_freq;
2180
Mika Kaholaadafdc62015-08-18 14:36:59 +03002181 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002182 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002183 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002184 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002185
Ville Syrjälä63911d72016-05-13 23:41:32 +03002186 struct {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002187 struct intel_cdclk_state hw;
2188 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002189
Daniel Vetter645416f2013-09-02 16:22:25 +02002190 /**
2191 * wq - Driver workqueue for GEM.
2192 *
2193 * NOTE: Work items scheduled here are not allowed to grab any modeset
2194 * locks, for otherwise the flushing done in the pageflip code will
2195 * result in deadlocks.
2196 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002197 struct workqueue_struct *wq;
2198
2199 /* Display functions */
2200 struct drm_i915_display_funcs display;
2201
2202 /* PCH chipset type */
2203 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002204 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002205
2206 unsigned long quirks;
2207
Zhang Ruib8efb172013-02-05 15:41:53 +08002208 enum modeset_restore modeset_restore;
2209 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002210 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002211 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002212
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002213 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002214 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002215
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002216 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002217 DECLARE_HASHTABLE(mm_structs, 7);
2218 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002219
Chris Wilson5d1808e2016-04-28 09:56:51 +01002220 /* The hw wants to have a stable context identifier for the lifetime
2221 * of the context (for OA, PASID, faults, etc). This is limited
2222 * in execlists to 21 bits.
2223 */
2224 struct ida context_hw_ida;
2225#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2226
Daniel Vetter87813422012-05-02 11:49:32 +02002227 /* Kernel Modesetting */
2228
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002229 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2230 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231 wait_queue_head_t pending_flip_queue;
2232
Daniel Vetterc4597872013-10-21 21:04:07 +02002233#ifdef CONFIG_DEBUG_FS
2234 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2235#endif
2236
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002237 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002238 int num_shared_dpll;
2239 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002240 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002241
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002242 /*
2243 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2244 * Must be global rather than per dpll, because on some platforms
2245 * plls share registers.
2246 */
2247 struct mutex dpll_lock;
2248
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002249 unsigned int active_crtcs;
2250 unsigned int min_pixclk[I915_MAX_PIPES];
2251
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002252 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002253
Mika Kuoppala72253422014-10-07 17:21:26 +03002254 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002255
Daniel Vetterf99d7062014-06-19 16:01:59 +02002256 struct i915_frontbuffer_tracking fb_tracking;
2257
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002258 struct intel_atomic_helper {
2259 struct llist_head free_list;
2260 struct work_struct free_work;
2261 } atomic_helper;
2262
Jesse Barnes652c3932009-08-17 13:31:43 -07002263 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002264
Zhenyu Wangc48044112009-12-17 14:48:43 +08002265 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002266
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002267 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002268
Ben Widawsky59124502013-07-04 11:02:05 -07002269 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002270 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002271
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002272 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002273 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002274
Daniel Vetter20e4d402012-08-08 23:35:39 +02002275 /* ilk-only ips/rps state. Everything in here is protected by the global
2276 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002277 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002278
Imre Deak83c00f52013-10-25 17:36:47 +03002279 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002280
Rodrigo Vivia031d702013-10-03 16:15:06 -03002281 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002282
Daniel Vetter99584db2012-11-14 17:14:04 +01002283 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002284
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002285 struct drm_i915_gem_object *vlv_pctx;
2286
Daniel Vetter06957262015-08-10 13:34:08 +02002287#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002288 /* list of fbdev register on this device */
2289 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002290 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002291#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002292
2293 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002294 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002295
Imre Deak58fddc22015-01-08 17:54:14 +02002296 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002297 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002298 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002299 /**
2300 * av_mutex - mutex for audio/video sync
2301 *
2302 */
2303 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002304
Ben Widawsky254f9652012-06-04 14:42:42 -07002305 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002306 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002307
Damien Lespiau3e683202012-12-11 18:48:29 +00002308 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002309
Ville Syrjäläc2317752016-03-15 16:39:56 +02002310 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002311 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002312 /*
2313 * Shadows for CHV DPLL_MD regs to keep the state
2314 * checker somewhat working in the presence hardware
2315 * crappiness (can't read out DPLL_MD for pipes B & C).
2316 */
2317 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002318 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002319
Daniel Vetter842f1c82014-03-10 10:01:44 +01002320 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002321 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002322 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002323 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002324
Lyude656d1b82016-08-17 15:55:54 -04002325 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002326 I915_SAGV_UNKNOWN = 0,
2327 I915_SAGV_DISABLED,
2328 I915_SAGV_ENABLED,
2329 I915_SAGV_NOT_CONTROLLED
2330 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002331
Ville Syrjälä53615a52013-08-01 16:18:50 +03002332 struct {
Ville Syrjälä467a14d2016-12-05 16:13:28 +02002333 /* protects DSPARB registers on pre-g4x/vlv/chv */
2334 spinlock_t dsparb_lock;
2335
Ville Syrjälä53615a52013-08-01 16:18:50 +03002336 /*
2337 * Raw watermark latency values:
2338 * in 0.1us units for WM0,
2339 * in 0.5us units for WM1+.
2340 */
2341 /* primary */
2342 uint16_t pri_latency[5];
2343 /* sprite */
2344 uint16_t spr_latency[5];
2345 /* cursor */
2346 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002347 /*
2348 * Raw watermark memory latency values
2349 * for SKL for all 8 levels
2350 * in 1us units.
2351 */
2352 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002353
2354 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002355 union {
2356 struct ilk_wm_values hw;
2357 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002358 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002359 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002360
2361 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002362
2363 /*
2364 * Should be held around atomic WM register writing; also
2365 * protects * intel_crtc->wm.active and
2366 * cstate->wm.need_postvbl_update.
2367 */
2368 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002369
2370 /*
2371 * Set during HW readout of watermarks/DDB. Some platforms
2372 * need to know when we're still using BIOS-provided values
2373 * (which we don't fully trust).
2374 */
2375 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002376 } wm;
2377
Paulo Zanoni8a187452013-12-06 20:32:13 -02002378 struct i915_runtime_pm pm;
2379
Robert Braggeec688e2016-11-07 19:49:47 +00002380 struct {
2381 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002382
Robert Bragg442b8c02016-11-07 19:49:53 +00002383 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002384 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002385
Robert Braggeec688e2016-11-07 19:49:47 +00002386 struct mutex lock;
2387 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002388
Robert Braggd7965152016-11-07 19:49:52 +00002389 spinlock_t hook_lock;
2390
Robert Bragg8a3003d2016-11-07 19:49:51 +00002391 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002392 struct i915_perf_stream *exclusive_stream;
2393
2394 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002395
2396 struct hrtimer poll_check_timer;
2397 wait_queue_head_t poll_wq;
2398 bool pollin;
2399
2400 bool periodic;
2401 int period_exponent;
2402 int timestamp_frequency;
2403
2404 int tail_margin;
2405
2406 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002407
2408 const struct i915_oa_reg *mux_regs;
2409 int mux_regs_len;
2410 const struct i915_oa_reg *b_counter_regs;
2411 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002412
2413 struct {
2414 struct i915_vma *vma;
2415 u8 *vaddr;
2416 int format;
2417 int format_size;
2418 } oa_buffer;
2419
2420 u32 gen7_latched_oastatus1;
2421
2422 struct i915_oa_ops ops;
2423 const struct i915_oa_format *oa_formats;
2424 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002425 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002426 } perf;
2427
Oscar Mateoa83014d2014-07-24 17:04:21 +01002428 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2429 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002430 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002431 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002432
Chris Wilson73cb9702016-10-28 13:58:46 +01002433 struct list_head timelines;
2434 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002435 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002436
Chris Wilson67d97da2016-07-04 08:08:31 +01002437 /**
2438 * Is the GPU currently considered idle, or busy executing
2439 * userspace requests? Whilst idle, we allow runtime power
2440 * management to power down the hardware and display clocks.
2441 * In order to reduce the effect on performance, there
2442 * is a slight delay before we do so.
2443 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002444 bool awake;
2445
2446 /**
2447 * We leave the user IRQ off as much as possible,
2448 * but this means that requests will finish and never
2449 * be retired once the system goes idle. Set a timer to
2450 * fire periodically while the ring is running. When it
2451 * fires, go retire requests.
2452 */
2453 struct delayed_work retire_work;
2454
2455 /**
2456 * When we detect an idle GPU, we want to turn on
2457 * powersaving features. So once we see that there
2458 * are no more requests outstanding and no more
2459 * arrive within a small period of time, we fire
2460 * off the idle_work.
2461 */
2462 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002463
2464 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002465 } gt;
2466
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002467 /* perform PHY state sanity checks? */
2468 bool chv_phy_assert[2];
2469
Mahesh Kumara3a89862016-12-01 21:19:34 +05302470 bool ipc_enabled;
2471
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002472 /* Used to save the pipe-to-encoder mapping for audio */
2473 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002474
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002475 /*
2476 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2477 * will be rejected. Instead look for a better place.
2478 */
Jani Nikula77fec552014-03-31 14:27:22 +03002479};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480
Chris Wilson2c1792a2013-08-01 18:39:55 +01002481static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2482{
Chris Wilson091387c2016-06-24 14:00:21 +01002483 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002484}
2485
David Weinehallc49d13e2016-08-22 13:32:42 +03002486static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002487{
David Weinehallc49d13e2016-08-22 13:32:42 +03002488 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002489}
2490
Alex Dai33a732f2015-08-12 15:43:36 +01002491static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2492{
2493 return container_of(guc, struct drm_i915_private, guc);
2494}
2495
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002496/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302497#define for_each_engine(engine__, dev_priv__, id__) \
2498 for ((id__) = 0; \
2499 (id__) < I915_NUM_ENGINES; \
2500 (id__)++) \
2501 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002502
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002503#define __mask_next_bit(mask) ({ \
2504 int __idx = ffs(mask) - 1; \
2505 mask &= ~BIT(__idx); \
2506 __idx; \
2507})
2508
Dave Gordonc3232b12016-03-23 18:19:53 +00002509/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002510#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2511 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302512 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002513
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002514enum hdmi_force_audio {
2515 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2516 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2517 HDMI_AUDIO_AUTO, /* trust EDID */
2518 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2519};
2520
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002521#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002522
Daniel Vettera071fa02014-06-18 23:28:09 +02002523/*
2524 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302525 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002526 * doesn't mean that the hw necessarily already scans it out, but that any
2527 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2528 *
2529 * We have one bit per pipe and per scanout plane type.
2530 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302531#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2532#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002533#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2534 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2535#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302536 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2537#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2538 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002539#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302540 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002541#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302542 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002543
Dave Gordon85d12252016-05-20 11:54:06 +01002544/*
2545 * Optimised SGL iterator for GEM objects
2546 */
2547static __always_inline struct sgt_iter {
2548 struct scatterlist *sgp;
2549 union {
2550 unsigned long pfn;
2551 dma_addr_t dma;
2552 };
2553 unsigned int curr;
2554 unsigned int max;
2555} __sgt_iter(struct scatterlist *sgl, bool dma) {
2556 struct sgt_iter s = { .sgp = sgl };
2557
2558 if (s.sgp) {
2559 s.max = s.curr = s.sgp->offset;
2560 s.max += s.sgp->length;
2561 if (dma)
2562 s.dma = sg_dma_address(s.sgp);
2563 else
2564 s.pfn = page_to_pfn(sg_page(s.sgp));
2565 }
2566
2567 return s;
2568}
2569
Chris Wilson96d77632016-10-28 13:58:33 +01002570static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2571{
2572 ++sg;
2573 if (unlikely(sg_is_chain(sg)))
2574 sg = sg_chain_ptr(sg);
2575 return sg;
2576}
2577
Dave Gordon85d12252016-05-20 11:54:06 +01002578/**
Dave Gordon63d15322016-05-20 11:54:07 +01002579 * __sg_next - return the next scatterlist entry in a list
2580 * @sg: The current sg entry
2581 *
2582 * Description:
2583 * If the entry is the last, return NULL; otherwise, step to the next
2584 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2585 * otherwise just return the pointer to the current element.
2586 **/
2587static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2588{
2589#ifdef CONFIG_DEBUG_SG
2590 BUG_ON(sg->sg_magic != SG_MAGIC);
2591#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002592 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002593}
2594
2595/**
Dave Gordon85d12252016-05-20 11:54:06 +01002596 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2597 * @__dmap: DMA address (output)
2598 * @__iter: 'struct sgt_iter' (iterator state, internal)
2599 * @__sgt: sg_table to iterate over (input)
2600 */
2601#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2602 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2603 ((__dmap) = (__iter).dma + (__iter).curr); \
2604 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002605 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002606
2607/**
2608 * for_each_sgt_page - iterate over the pages of the given sg_table
2609 * @__pp: page pointer (output)
2610 * @__iter: 'struct sgt_iter' (iterator state, internal)
2611 * @__sgt: sg_table to iterate over (input)
2612 */
2613#define for_each_sgt_page(__pp, __iter, __sgt) \
2614 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2615 ((__pp) = (__iter).pfn == 0 ? NULL : \
2616 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2617 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002618 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002619
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002620static inline const struct intel_device_info *
2621intel_info(const struct drm_i915_private *dev_priv)
2622{
2623 return &dev_priv->info;
2624}
2625
2626#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002627
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002628#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002629#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002630
Jani Nikulae87a0052015-10-20 15:22:02 +03002631#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002632#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002633
2634#define GEN_FOREVER (0)
2635/*
2636 * Returns true if Gen is in inclusive range [Start, End].
2637 *
2638 * Use GEN_FOREVER for unbound start and or end.
2639 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002640#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002641 unsigned int __s = (s), __e = (e); \
2642 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2643 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2644 if ((__s) != GEN_FOREVER) \
2645 __s = (s) - 1; \
2646 if ((__e) == GEN_FOREVER) \
2647 __e = BITS_PER_LONG - 1; \
2648 else \
2649 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002650 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002651})
2652
Jani Nikulae87a0052015-10-20 15:22:02 +03002653/*
2654 * Return true if revision is in range [since,until] inclusive.
2655 *
2656 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2657 */
2658#define IS_REVID(p, since, until) \
2659 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2660
Jani Nikula06bcd842016-11-30 17:43:06 +02002661#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2662#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002663#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002664#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002665#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002666#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2667#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002668#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002669#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2670#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002671#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2672#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2673#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002674#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2675#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002676#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002677#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002678#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002679#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002680#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2681 INTEL_DEVID(dev_priv) == 0x0152 || \
2682 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002683#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2684#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2685#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2686#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2687#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2688#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2689#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2690#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002691#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002692#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2693 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2694#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2695 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2696 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2697 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002698/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002699#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2700 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2701#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2702 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2703#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2704 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2705#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2706 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002707/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002708#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2709 INTEL_DEVID(dev_priv) == 0x0A1E)
2710#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2711 INTEL_DEVID(dev_priv) == 0x1913 || \
2712 INTEL_DEVID(dev_priv) == 0x1916 || \
2713 INTEL_DEVID(dev_priv) == 0x1921 || \
2714 INTEL_DEVID(dev_priv) == 0x1926)
2715#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2716 INTEL_DEVID(dev_priv) == 0x1915 || \
2717 INTEL_DEVID(dev_priv) == 0x191E)
2718#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2719 INTEL_DEVID(dev_priv) == 0x5913 || \
2720 INTEL_DEVID(dev_priv) == 0x5916 || \
2721 INTEL_DEVID(dev_priv) == 0x5921 || \
2722 INTEL_DEVID(dev_priv) == 0x5926)
2723#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2724 INTEL_DEVID(dev_priv) == 0x5915 || \
2725 INTEL_DEVID(dev_priv) == 0x591E)
2726#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2727 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2728#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2729 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302730
Jani Nikulac007fb42016-10-31 12:18:28 +02002731#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002732
Jani Nikulaef712bb2015-10-20 15:22:00 +03002733#define SKL_REVID_A0 0x0
2734#define SKL_REVID_B0 0x1
2735#define SKL_REVID_C0 0x2
2736#define SKL_REVID_D0 0x3
2737#define SKL_REVID_E0 0x4
2738#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002739#define SKL_REVID_G0 0x6
2740#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002741
Jani Nikulae87a0052015-10-20 15:22:02 +03002742#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2743
Jani Nikulaef712bb2015-10-20 15:22:00 +03002744#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002745#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002746#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002747#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002748#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002749
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002750#define IS_BXT_REVID(dev_priv, since, until) \
2751 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002752
Mika Kuoppalac033a372016-06-07 17:18:55 +03002753#define KBL_REVID_A0 0x0
2754#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002755#define KBL_REVID_C0 0x2
2756#define KBL_REVID_D0 0x3
2757#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002758
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002759#define IS_KBL_REVID(dev_priv, since, until) \
2760 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002761
Jesse Barnes85436692011-04-06 12:11:14 -07002762/*
2763 * The genX designation typically refers to the render engine, so render
2764 * capability related checks should use IS_GEN, while display and other checks
2765 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2766 * chips, etc.).
2767 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002768#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2769#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2770#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2771#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2772#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2773#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2774#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2775#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002776
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002777#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002778#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2779#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002780
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002781#define ENGINE_MASK(id) BIT(id)
2782#define RENDER_RING ENGINE_MASK(RCS)
2783#define BSD_RING ENGINE_MASK(VCS)
2784#define BLT_RING ENGINE_MASK(BCS)
2785#define VEBOX_RING ENGINE_MASK(VECS)
2786#define BSD2_RING ENGINE_MASK(VCS2)
2787#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002788
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002789#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002790 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002791
2792#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2793#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2794#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2795#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2796
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002797#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2798#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2799#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002800#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2801 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002802
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002803#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002804
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002805#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2806#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2807 ((dev_priv)->info.has_logical_ring_contexts)
2808#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2809#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2810#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2811
2812#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2813#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2814 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002815
Daniel Vetterb45305f2012-12-17 16:21:27 +01002816/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002817#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002818
2819/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002820#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2821 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2822 IS_SKL_GT3(dev_priv) || \
2823 IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002824
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002825/*
2826 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2827 * even when in MSI mode. This results in spurious interrupt warnings if the
2828 * legacy irq no. is shared with another device. The kernel then disables that
2829 * interrupt source and so prevents the other device from working properly.
2830 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002831#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2832#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002833
Zou Nan haicae58522010-11-09 17:17:32 +08002834/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2835 * rows, which changed the alignment requirements and fence programming.
2836 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002837#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2838 !(IS_I915G(dev_priv) || \
2839 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002840#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2841#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002842
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002843#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2844#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2845#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002846
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002847#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002848
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002849#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002850
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002851#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2852#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2853#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2854#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2855#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002856
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002857#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002858
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002859#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002860#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2861
Dave Gordon1a3d1892016-05-13 15:36:30 +01002862/*
2863 * For now, anything with a GuC requires uCode loading, and then supports
2864 * command submission once loaded. But these are logically independent
2865 * properties, so we have separate macros to test them.
2866 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002867#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2868#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2869#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002870#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002871
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002872#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002873
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002874#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002875
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002876#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2877#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2878#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2879#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2880#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2881#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302882#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2883#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002884#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002885#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002886#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002887#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002888
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002889#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2890#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2891#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2892#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002893#define HAS_PCH_LPT_LP(dev_priv) \
2894 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2895#define HAS_PCH_LPT_H(dev_priv) \
2896 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002897#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2898#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2899#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2900#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002901
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002902#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302903
Shashank Sharma6389dd82016-10-14 19:56:50 +05302904#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2905
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002906/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002907#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002908#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2909 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002910
Ben Widawskyc8735b02012-09-07 19:43:39 -07002911#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302912#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002913
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302914#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2915
Chris Wilson05394f32010-11-08 19:18:58 +00002916#include "i915_trace.h"
2917
Chris Wilson48f112f2016-06-24 14:07:14 +01002918static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2919{
2920#ifdef CONFIG_INTEL_IOMMU
2921 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2922 return true;
2923#endif
2924 return false;
2925}
2926
Chris Wilsonc0336662016-05-06 15:40:21 +01002927int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002928 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002929
Chris Wilson39df9192016-07-20 13:31:57 +01002930bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2931
Chris Wilson0673ad42016-06-24 14:00:22 +01002932/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002933void __printf(3, 4)
2934__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2935 const char *fmt, ...);
2936
2937#define i915_report_error(dev_priv, fmt, ...) \
2938 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2939
Ben Widawskyc43b5632012-04-16 14:07:40 -07002940#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002941extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2942 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002943#else
2944#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002945#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002946extern const struct dev_pm_ops i915_pm_ops;
2947
2948extern int i915_driver_load(struct pci_dev *pdev,
2949 const struct pci_device_id *ent);
2950extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002951extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2952extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002953extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002954extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002955extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002956extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002957extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2958extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2959extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2960extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002961int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002962
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002963int intel_engines_init_early(struct drm_i915_private *dev_priv);
2964int intel_engines_init(struct drm_i915_private *dev_priv);
2965
Jani Nikula77913b32015-06-18 13:06:16 +03002966/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002967void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2968 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002969void intel_hpd_init(struct drm_i915_private *dev_priv);
2970void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2971void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002972bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04002973bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2974void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002975
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002977static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2978{
2979 unsigned long delay;
2980
2981 if (unlikely(!i915.enable_hangcheck))
2982 return;
2983
2984 /* Don't continually defer the hangcheck so that it is always run at
2985 * least once after work has been scheduled on any ring. Otherwise,
2986 * we will ignore a hung ring if a second ring is kept busy.
2987 */
2988
2989 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2990 queue_delayed_work(system_long_wq,
2991 &dev_priv->gpu_error.hangcheck_work, delay);
2992}
2993
Mika Kuoppala58174462014-02-25 17:11:26 +02002994__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002995void i915_handle_error(struct drm_i915_private *dev_priv,
2996 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002997 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998
Daniel Vetterb9632912014-09-30 10:56:44 +02002999extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003000int intel_irq_install(struct drm_i915_private *dev_priv);
3001void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003002
Chris Wilsondc979972016-05-10 14:10:04 +01003003extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
3004extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03003005 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01003006extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003007extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003008extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003009extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
3010extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
3011 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003012const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003013void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003014 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003015void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003016 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003017/* Like above but the caller must manage the uncore.lock itself.
3018 * Must be used with I915_READ_FW and friends.
3019 */
3020void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3021 enum forcewake_domains domains);
3022void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3023 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003024u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3025
Mika Kuoppala59bad942015-01-16 11:34:40 +02003026void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003027
Chris Wilson1758b902016-06-30 15:32:44 +01003028int intel_wait_for_register(struct drm_i915_private *dev_priv,
3029 i915_reg_t reg,
3030 const u32 mask,
3031 const u32 value,
3032 const unsigned long timeout_ms);
3033int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3034 i915_reg_t reg,
3035 const u32 mask,
3036 const u32 value,
3037 const unsigned long timeout_ms);
3038
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003039static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3040{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003041 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003042}
3043
Chris Wilsonc0336662016-05-06 15:40:21 +01003044static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003045{
Chris Wilsonc0336662016-05-06 15:40:21 +01003046 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003047}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003048
Keith Packard7c463582008-11-04 02:03:27 -08003049void
Jani Nikula50227e12014-03-31 14:27:21 +03003050i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003051 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003052
3053void
Jani Nikula50227e12014-03-31 14:27:21 +03003054i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003055 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003056
Imre Deakf8b79e52014-03-04 19:23:07 +02003057void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3058void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003059void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3060 uint32_t mask,
3061 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003062void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3063 uint32_t interrupt_mask,
3064 uint32_t enabled_irq_mask);
3065static inline void
3066ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3067{
3068 ilk_update_display_irq(dev_priv, bits, bits);
3069}
3070static inline void
3071ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3072{
3073 ilk_update_display_irq(dev_priv, bits, 0);
3074}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003075void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3076 enum pipe pipe,
3077 uint32_t interrupt_mask,
3078 uint32_t enabled_irq_mask);
3079static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3080 enum pipe pipe, uint32_t bits)
3081{
3082 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3083}
3084static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3085 enum pipe pipe, uint32_t bits)
3086{
3087 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3088}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003089void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3090 uint32_t interrupt_mask,
3091 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003092static inline void
3093ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3094{
3095 ibx_display_interrupt_update(dev_priv, bits, bits);
3096}
3097static inline void
3098ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3099{
3100 ibx_display_interrupt_update(dev_priv, bits, 0);
3101}
3102
Eric Anholt673a3942008-07-30 12:06:12 -07003103/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003104int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3105 struct drm_file *file_priv);
3106int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file_priv);
3108int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
3110int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003112int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3113 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003114int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3115 struct drm_file *file_priv);
3116int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3117 struct drm_file *file_priv);
3118int i915_gem_execbuffer(struct drm_device *dev, void *data,
3119 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003120int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3121 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003122int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3123 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003124int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3125 struct drm_file *file);
3126int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3127 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003128int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3129 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003130int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3131 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003132int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3133 struct drm_file *file_priv);
3134int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3135 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003136void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003137int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3138 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003139int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3140 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003141int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3142 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003143void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003144int i915_gem_load_init(struct drm_i915_private *dev_priv);
3145void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003146void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003147int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003148int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3149
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003150void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003151void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003152void i915_gem_object_init(struct drm_i915_gem_object *obj,
3153 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003154struct drm_i915_gem_object *
3155i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3156struct drm_i915_gem_object *
3157i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3158 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003159void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003160void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003161
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003162static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3163{
3164 /* A single pass should suffice to release all the freed objects (along
3165 * most call paths) , but be a little more paranoid in that freeing
3166 * the objects does take a little amount of time, during which the rcu
3167 * callbacks could have added new objects into the freed list, and
3168 * armed the work again.
3169 */
3170 do {
3171 rcu_barrier();
3172 } while (flush_work(&i915->mm.free_work));
3173}
3174
Chris Wilson058d88c2016-08-15 10:49:06 +01003175struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003176i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3177 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003178 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003179 u64 alignment,
3180 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003181
Chris Wilsonaa653a62016-08-04 07:52:27 +01003182int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003183void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003184
Chris Wilson7c108fd2016-10-24 13:42:18 +01003185void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3186
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003187static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003188{
Chris Wilsonee286372015-04-07 16:20:25 +01003189 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003190}
Chris Wilsonee286372015-04-07 16:20:25 +01003191
Chris Wilson96d77632016-10-28 13:58:33 +01003192struct scatterlist *
3193i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3194 unsigned int n, unsigned int *offset);
3195
Dave Gordon033908a2015-12-10 18:51:23 +00003196struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003197i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3198 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003199
Chris Wilson96d77632016-10-28 13:58:33 +01003200struct page *
3201i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3202 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303203
Chris Wilson96d77632016-10-28 13:58:33 +01003204dma_addr_t
3205i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3206 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003207
Chris Wilson03ac84f2016-10-28 13:58:36 +01003208void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3209 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003210int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3211
3212static inline int __must_check
3213i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003214{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003215 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003216
Chris Wilson1233e2d2016-10-28 13:58:37 +01003217 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003218 return 0;
3219
3220 return __i915_gem_object_get_pages(obj);
3221}
3222
3223static inline void
3224__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3225{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003226 GEM_BUG_ON(!obj->mm.pages);
3227
Chris Wilson1233e2d2016-10-28 13:58:37 +01003228 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003229}
3230
3231static inline bool
3232i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3233{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003234 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003235}
3236
3237static inline void
3238__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3239{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003240 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3241 GEM_BUG_ON(!obj->mm.pages);
3242
Chris Wilson1233e2d2016-10-28 13:58:37 +01003243 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003244}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003245
Chris Wilson1233e2d2016-10-28 13:58:37 +01003246static inline void
3247i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003248{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003249 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003250}
3251
Chris Wilson548625e2016-11-01 12:11:34 +00003252enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3253 I915_MM_NORMAL = 0,
3254 I915_MM_SHRINKER
3255};
3256
3257void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3258 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003259void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003260
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003261enum i915_map_type {
3262 I915_MAP_WB = 0,
3263 I915_MAP_WC,
3264};
3265
Chris Wilson0a798eb2016-04-08 12:11:11 +01003266/**
3267 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003268 * @obj: the object to map into kernel address space
3269 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003270 *
3271 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3272 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003273 * the kernel address space. Based on the @type of mapping, the PTE will be
3274 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003275 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003276 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3277 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003278 *
Dave Gordon83052162016-04-12 14:46:16 +01003279 * Returns the pointer through which to access the mapped object, or an
3280 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003281 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003282void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3283 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003284
3285/**
3286 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003287 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003288 *
3289 * After pinning the object and mapping its pages, once you are finished
3290 * with your access, call i915_gem_object_unpin_map() to release the pin
3291 * upon the mapping. Once the pin count reaches zero, that mapping may be
3292 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003293 */
3294static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3295{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003296 i915_gem_object_unpin_pages(obj);
3297}
3298
Chris Wilson43394c72016-08-18 17:16:47 +01003299int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3300 unsigned int *needs_clflush);
3301int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3302 unsigned int *needs_clflush);
3303#define CLFLUSH_BEFORE 0x1
3304#define CLFLUSH_AFTER 0x2
3305#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3306
3307static inline void
3308i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3309{
3310 i915_gem_object_unpin_pages(obj);
3311}
3312
Chris Wilson54cf91d2010-11-25 18:00:26 +00003313int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003314void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003315 struct drm_i915_gem_request *req,
3316 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003317int i915_gem_dumb_create(struct drm_file *file_priv,
3318 struct drm_device *dev,
3319 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003320int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3321 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003322int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003323
3324void i915_gem_track_fb(struct drm_i915_gem_object *old,
3325 struct drm_i915_gem_object *new,
3326 unsigned frontbuffer_bits);
3327
Chris Wilson73cb9702016-10-28 13:58:46 +01003328int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003329
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003330struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003331i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003332
Chris Wilson67d97da2016-07-04 08:08:31 +01003333void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303334
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003335static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3336{
Chris Wilson8af29b02016-09-09 14:11:47 +01003337 return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003338}
3339
3340static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3341{
Chris Wilson8af29b02016-09-09 14:11:47 +01003342 return unlikely(test_bit(I915_WEDGED, &error->flags));
3343}
3344
3345static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3346{
3347 return i915_reset_in_progress(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003348}
3349
3350static inline u32 i915_reset_count(struct i915_gpu_error *error)
3351{
Chris Wilson8af29b02016-09-09 14:11:47 +01003352 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003353}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003354
Chris Wilson0e178ae2017-01-17 17:59:06 +02003355int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003356void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003357void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilsond0da48c2016-11-06 12:59:59 +00003358void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson24145512017-01-24 11:01:35 +00003359void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003360int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3361int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003362void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003363void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilsondcff85c2016-08-05 10:14:11 +01003364int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01003365 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003366int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3367void i915_gem_resume(struct drm_i915_private *dev_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003368int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003369int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3370 unsigned int flags,
3371 long timeout,
3372 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003373int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3374 unsigned int flags,
3375 int priority);
3376#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3377
Chris Wilson2e2f3512015-04-27 13:41:14 +01003378int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003379i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3380 bool write);
3381int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003382i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003383struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003384i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3385 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003386 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003387void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003388int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003389 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003390int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003391void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003392
Chris Wilsone4ffd172011-04-04 09:44:39 +01003393int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3394 enum i915_cache_level cache_level);
3395
Daniel Vetter1286ff72012-05-10 15:25:09 +02003396struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3397 struct dma_buf *dma_buf);
3398
3399struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3400 struct drm_gem_object *gem_obj, int flags);
3401
Daniel Vetter841cd772014-08-06 15:04:48 +02003402static inline struct i915_hw_ppgtt *
3403i915_vm_to_ppgtt(struct i915_address_space *vm)
3404{
Daniel Vetter841cd772014-08-06 15:04:48 +02003405 return container_of(vm, struct i915_hw_ppgtt, base);
3406}
3407
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003408/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003409int __must_check i915_vma_get_fence(struct i915_vma *vma);
3410int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003411
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003412void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003413void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003414
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003415void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003416void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3417 struct sg_table *pages);
3418void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3419 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003420
Chris Wilsonca585b52016-05-24 14:53:36 +01003421static inline struct i915_gem_context *
3422i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3423{
3424 struct i915_gem_context *ctx;
3425
Chris Wilson091387c2016-06-24 14:00:21 +01003426 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003427
3428 ctx = idr_find(&file_priv->context_idr, id);
3429 if (!ctx)
3430 return ERR_PTR(-ENOENT);
3431
3432 return ctx;
3433}
3434
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003435static inline struct i915_gem_context *
3436i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003437{
Chris Wilson691e6412014-04-09 09:07:36 +01003438 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003439 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003440}
3441
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003442static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003443{
Chris Wilson091387c2016-06-24 14:00:21 +01003444 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003445 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003446}
3447
Chris Wilson69df05e2016-12-18 15:37:21 +00003448static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3449{
Chris Wilsonbf519972016-12-19 10:13:57 +00003450 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3451
3452 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3453 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003454}
3455
Chris Wilson80b204b2016-10-28 13:58:58 +01003456static inline struct intel_timeline *
3457i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3458 struct intel_engine_cs *engine)
3459{
3460 struct i915_address_space *vm;
3461
3462 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3463 return &vm->timeline.engine[engine->id];
3464}
3465
Robert Braggeec688e2016-11-07 19:49:47 +00003466int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3467 struct drm_file *file);
3468
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003469/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003470int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003471 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003472 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003473 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003474 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003475int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3476 struct drm_mm_node *node,
3477 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003478int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003479
Ben Widawsky0260c422014-03-22 22:47:21 -07003480/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003481static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003482{
Chris Wilson600f4362016-08-18 17:16:40 +01003483 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003484 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003485 intel_gtt_chipset_flush();
3486}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003487
Chris Wilson9797fbf2012-04-24 15:47:39 +01003488/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003489int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3490 struct drm_mm_node *node, u64 size,
3491 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003492int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3493 struct drm_mm_node *node, u64 size,
3494 unsigned alignment, u64 start,
3495 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003496void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3497 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003498int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003499void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003500struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003501i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003502struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003503i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003504 u32 stolen_offset,
3505 u32 gtt_offset,
3506 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003507
Chris Wilson920cf412016-10-28 13:58:30 +01003508/* i915_gem_internal.c */
3509struct drm_i915_gem_object *
3510i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003511 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003512
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003513/* i915_gem_shrinker.c */
3514unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003515 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003516 unsigned flags);
3517#define I915_SHRINK_PURGEABLE 0x1
3518#define I915_SHRINK_UNBOUND 0x2
3519#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003520#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003521#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003522unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3523void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003524void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003525
3526
Eric Anholt673a3942008-07-30 12:06:12 -07003527/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003528static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003529{
Chris Wilson091387c2016-06-24 14:00:21 +01003530 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003531
3532 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003533 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003534}
3535
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003536u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3537 unsigned int tiling, unsigned int stride);
3538u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3539 unsigned int tiling, unsigned int stride);
3540
Ben Gamari20172632009-02-17 20:08:50 -05003541/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003542#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003543int i915_debugfs_register(struct drm_i915_private *dev_priv);
3544void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003545int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003546void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003547#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003548static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3549static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
Daniel Vetter101057f2015-07-13 09:23:19 +02003550static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3551{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003552static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003553#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003554
3555/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003556#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3557
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003558__printf(2, 3)
3559void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003560int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3561 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003562int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003563 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003564 size_t count, loff_t pos);
3565static inline void i915_error_state_buf_release(
3566 struct drm_i915_error_state_buf *eb)
3567{
3568 kfree(eb->buf);
3569}
Chris Wilsonc0336662016-05-06 15:40:21 +01003570void i915_capture_error_state(struct drm_i915_private *dev_priv,
3571 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003572 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003573void i915_error_state_get(struct drm_device *dev,
3574 struct i915_error_state_file_priv *error_priv);
3575void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003576void i915_destroy_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003577
Chris Wilson98a2f412016-10-12 10:05:18 +01003578#else
3579
3580static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3581 u32 engine_mask,
3582 const char *error_msg)
3583{
3584}
3585
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00003586static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
Chris Wilson98a2f412016-10-12 10:05:18 +01003587{
3588}
3589
3590#endif
3591
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003592const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003593
Brad Volkin351e3db2014-02-18 10:15:46 -08003594/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003595int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003596void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003597void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003598int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3599 struct drm_i915_gem_object *batch_obj,
3600 struct drm_i915_gem_object *shadow_batch_obj,
3601 u32 batch_start_offset,
3602 u32 batch_len,
3603 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003604
Robert Braggeec688e2016-11-07 19:49:47 +00003605/* i915_perf.c */
3606extern void i915_perf_init(struct drm_i915_private *dev_priv);
3607extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003608extern void i915_perf_register(struct drm_i915_private *dev_priv);
3609extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003610
Jesse Barnes317c35d2008-08-25 15:11:06 -07003611/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003612extern int i915_save_state(struct drm_i915_private *dev_priv);
3613extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003614
Ben Widawsky0136db52012-04-10 21:17:01 -07003615/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003616void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3617void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003618
Chris Wilsonf899fc62010-07-20 15:44:45 -07003619/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003620extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3621extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003622extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3623 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003624
Jani Nikula0184df42015-03-27 00:20:20 +02003625extern struct i2c_adapter *
3626intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003627extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3628extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003629static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003630{
3631 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3632}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003633extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003634
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003635/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003636int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003637bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003638bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003639bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003640bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003641bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003642bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003643bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303644bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3645 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303646bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3647 enum port port);
3648
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003649
Chris Wilson3b617962010-08-24 09:02:58 +01003650/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003651#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003652extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003653extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3654extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003655extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003656extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3657 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003658extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003659 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003660extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003661#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003662static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003663static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3664static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003665static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3666{
3667}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003668static inline int
3669intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3670{
3671 return 0;
3672}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003673static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003674intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003675{
3676 return 0;
3677}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003678static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003679{
3680 return -ENODEV;
3681}
Len Brown65e082c2008-10-24 17:18:10 -04003682#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003683
Jesse Barnes723bfd72010-10-07 16:01:13 -07003684/* intel_acpi.c */
3685#ifdef CONFIG_ACPI
3686extern void intel_register_dsm_handler(void);
3687extern void intel_unregister_dsm_handler(void);
3688#else
3689static inline void intel_register_dsm_handler(void) { return; }
3690static inline void intel_unregister_dsm_handler(void) { return; }
3691#endif /* CONFIG_ACPI */
3692
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003693/* intel_device_info.c */
3694static inline struct intel_device_info *
3695mkwrite_device_info(struct drm_i915_private *dev_priv)
3696{
3697 return (struct intel_device_info *)&dev_priv->info;
3698}
3699
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003700const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003701void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3702void intel_device_info_dump(struct drm_i915_private *dev_priv);
3703
Jesse Barnes79e53942008-11-07 14:24:08 -08003704/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003705extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003706extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003707extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003708extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003709extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003710extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003711extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3712 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003713extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003714extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3715extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003716extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003717extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003718extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003719extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003720 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003721
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003722int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3723 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003724
Chris Wilson6ef3d422010-08-04 20:26:07 +01003725/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003726extern struct intel_overlay_error_state *
3727intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003728extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3729 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003730
Chris Wilsonc0336662016-05-06 15:40:21 +01003731extern struct intel_display_error_state *
3732intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003733extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +00003734 struct drm_i915_private *dev_priv,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003735 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003736
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003737int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3738int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003739int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3740 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003741
3742/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303743u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003744int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003745u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003746u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3747void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003748u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3749void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3750u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3751void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003752u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3753void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003754u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3755void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003756u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3757 enum intel_sbi_destination destination);
3758void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3759 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303760u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3761void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003762
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003763/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003764void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003765 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003766void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3767 enum port port, u32 margin, u32 scale,
3768 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003769void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3770void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3771bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3772 enum dpio_phy phy);
3773bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3774 enum dpio_phy phy);
3775uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3776 uint8_t lane_count);
3777void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3778 uint8_t lane_lat_optim_mask);
3779uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3780
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003781void chv_set_phy_signal_level(struct intel_encoder *encoder,
3782 u32 deemph_reg_value, u32 margin_reg_value,
3783 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003784void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3785 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003786void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003787void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3788void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003789void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003790
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003791void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3792 u32 demph_reg_value, u32 preemph_reg_value,
3793 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003794void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003795void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003796void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003797
Ville Syrjälä616bc822015-01-23 21:04:25 +02003798int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3799int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303800
Ben Widawsky0b274482013-10-04 21:22:51 -07003801#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3802#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003803
Ben Widawsky0b274482013-10-04 21:22:51 -07003804#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3805#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3806#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3807#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003808
Ben Widawsky0b274482013-10-04 21:22:51 -07003809#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3810#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3811#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3812#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003813
Chris Wilson698b3132014-03-21 13:16:43 +00003814/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3815 * will be implemented using 2 32-bit writes in an arbitrary order with
3816 * an arbitrary delay between them. This can cause the hardware to
3817 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003818 * machine death. For this reason we do not support I915_WRITE64, or
3819 * dev_priv->uncore.funcs.mmio_writeq.
3820 *
3821 * When reading a 64-bit value as two 32-bit values, the delay may cause
3822 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3823 * occasionally a 64-bit register does not actualy support a full readq
3824 * and must be read using two 32-bit reads.
3825 *
3826 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003827 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003828#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003829
Chris Wilson50877442014-03-21 12:41:53 +00003830#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003831 u32 upper, lower, old_upper, loop = 0; \
3832 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003833 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003834 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003835 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003836 upper = I915_READ(upper_reg); \
3837 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003838 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003839
Zou Nan haicae58522010-11-09 17:17:32 +08003840#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3841#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3842
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003843#define __raw_read(x, s) \
3844static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003845 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003846{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003847 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003848}
3849
3850#define __raw_write(x, s) \
3851static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003852 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003853{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003854 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003855}
3856__raw_read(8, b)
3857__raw_read(16, w)
3858__raw_read(32, l)
3859__raw_read(64, q)
3860
3861__raw_write(8, b)
3862__raw_write(16, w)
3863__raw_write(32, l)
3864__raw_write(64, q)
3865
3866#undef __raw_read
3867#undef __raw_write
3868
Chris Wilsona6111f72015-04-07 16:21:02 +01003869/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003870 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003871 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003872 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003873 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003874 *
3875 * As an example, these accessors can possibly be used between:
3876 *
3877 * spin_lock_irq(&dev_priv->uncore.lock);
3878 * intel_uncore_forcewake_get__locked();
3879 *
3880 * and
3881 *
3882 * intel_uncore_forcewake_put__locked();
3883 * spin_unlock_irq(&dev_priv->uncore.lock);
3884 *
3885 *
3886 * Note: some registers may not need forcewake held, so
3887 * intel_uncore_forcewake_{get,put} can be omitted, see
3888 * intel_uncore_forcewake_for_reg().
3889 *
3890 * Certain architectures will die if the same cacheline is concurrently accessed
3891 * by different clients (e.g. on Ivybridge). Access to registers should
3892 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3893 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003894 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003895#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3896#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003897#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003898#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3899
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003900/* "Broadcast RGB" property */
3901#define INTEL_BROADCAST_RGB_AUTO 0
3902#define INTEL_BROADCAST_RGB_FULL 1
3903#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003904
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003905static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003906{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003907 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003908 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003909 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303910 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003911 else
3912 return VGACNTRL;
3913}
3914
Imre Deakdf977292013-05-21 20:03:17 +03003915static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3916{
3917 unsigned long j = msecs_to_jiffies(m);
3918
3919 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3920}
3921
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003922static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3923{
3924 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3925}
3926
Imre Deakdf977292013-05-21 20:03:17 +03003927static inline unsigned long
3928timespec_to_jiffies_timeout(const struct timespec *value)
3929{
3930 unsigned long j = timespec_to_jiffies(value);
3931
3932 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3933}
3934
Paulo Zanonidce56b32013-12-19 14:29:40 -02003935/*
3936 * If you need to wait X milliseconds between events A and B, but event B
3937 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3938 * when event A happened, then just before event B you call this function and
3939 * pass the timestamp as the first argument, and X as the second argument.
3940 */
3941static inline void
3942wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3943{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003944 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003945
3946 /*
3947 * Don't re-read the value of "jiffies" every time since it may change
3948 * behind our back and break the math.
3949 */
3950 tmp_jiffies = jiffies;
3951 target_jiffies = timestamp_jiffies +
3952 msecs_to_jiffies_timeout(to_wait_ms);
3953
3954 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003955 remaining_jiffies = target_jiffies - tmp_jiffies;
3956 while (remaining_jiffies)
3957 remaining_jiffies =
3958 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003959 }
3960}
Chris Wilson221fe792016-09-09 14:11:51 +01003961
3962static inline bool
3963__i915_request_irq_complete(struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003964{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003965 struct intel_engine_cs *engine = req->engine;
3966
Chris Wilson7ec2c732016-07-01 17:23:22 +01003967 /* Before we do the heavier coherent read of the seqno,
3968 * check the value (hopefully) in the CPU cacheline.
3969 */
Chris Wilson65e47602016-10-28 13:58:49 +01003970 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003971 return true;
3972
Chris Wilson688e6c72016-07-01 17:23:15 +01003973 /* Ensure our read of the seqno is coherent so that we
3974 * do not "miss an interrupt" (i.e. if this is the last
3975 * request and the seqno write from the GPU is not visible
3976 * by the time the interrupt fires, we will see that the
3977 * request is incomplete and go back to sleep awaiting
3978 * another interrupt that will never come.)
3979 *
3980 * Strictly, we only need to do this once after an interrupt,
3981 * but it is easier and safer to do it every time the waiter
3982 * is woken.
3983 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003984 if (engine->irq_seqno_barrier &&
Chris Wilsondbd6ef22016-08-09 17:47:52 +01003985 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
Chris Wilson538b2572017-01-24 15:18:05 +00003986 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson99fe4a52016-07-06 12:39:01 +01003987 struct task_struct *tsk;
3988
Chris Wilson3d5564e2016-07-01 17:23:23 +01003989 /* The ordering of irq_posted versus applying the barrier
3990 * is crucial. The clearing of the current irq_posted must
3991 * be visible before we perform the barrier operation,
3992 * such that if a subsequent interrupt arrives, irq_posted
3993 * is reasserted and our task rewoken (which causes us to
3994 * do another __i915_request_irq_complete() immediately
3995 * and reapply the barrier). Conversely, if the clear
3996 * occurs after the barrier, then an interrupt that arrived
3997 * whilst we waited on the barrier would not trigger a
3998 * barrier on the next pass, and the read may not see the
3999 * seqno update.
4000 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004001 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004002
4003 /* If we consume the irq, but we are no longer the bottom-half,
4004 * the real bottom-half may not have serialised their own
4005 * seqno check with the irq-barrier (i.e. may have inspected
4006 * the seqno before we believe it coherent since they see
4007 * irq_posted == false but we are still running).
4008 */
4009 rcu_read_lock();
Chris Wilsondbd6ef22016-08-09 17:47:52 +01004010 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004011 if (tsk && tsk != current)
4012 /* Note that if the bottom-half is changed as we
4013 * are sending the wake-up, the new bottom-half will
4014 * be woken by whomever made the change. We only have
4015 * to worry about when we steal the irq-posted for
4016 * ourself.
4017 */
4018 wake_up_process(tsk);
4019 rcu_read_unlock();
4020
Chris Wilson65e47602016-10-28 13:58:49 +01004021 if (__i915_gem_request_completed(req))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004022 return true;
4023 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004024
Chris Wilson688e6c72016-07-01 17:23:15 +01004025 return false;
4026}
4027
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004028void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4029bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4030
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004031/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4032 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4033 * perform the operation. To check beforehand, pass in the parameters to
4034 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4035 * you only need to pass in the minor offsets, page-aligned pointers are
4036 * always valid.
4037 *
4038 * For just checking for SSE4.1, in the foreknowledge that the future use
4039 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4040 */
4041#define i915_can_memcpy_from_wc(dst, src, len) \
4042 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4043
4044#define i915_has_memcpy_from_wc() \
4045 i915_memcpy_from_wc(NULL, NULL, 0)
4046
Chris Wilsonc58305a2016-08-19 16:54:28 +01004047/* i915_mm.c */
4048int remap_io_mapping(struct vm_area_struct *vma,
4049 unsigned long addr, unsigned long pfn, unsigned long size,
4050 struct io_mapping *iomap);
4051
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052#endif