blob: 0f00a5aab69c1e65f085e1bae87e1cbc884687ca [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Daniel Vetter9c065a72014-09-30 10:56:38 +020052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
53 for (i = 0; \
54 i < (power_domains)->power_well_count && \
55 ((power_well) = &(power_domains)->power_wells[i]); \
56 i++) \
Jani Nikula95150bd2015-11-24 21:21:56 +020057 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020058
59#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
60 for (i = (power_domains)->power_well_count - 1; \
61 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
62 i--) \
Jani Nikula95150bd2015-11-24 21:21:56 +020063 for_each_if ((power_well)->domains & (domain_mask))
Daniel Vetter9c065a72014-09-30 10:56:38 +020064
Suketu Shah5aefb232015-04-16 14:22:10 +053065bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
66 int power_well_id);
67
Imre Deak9c8d0b82016-06-13 16:44:34 +030068static struct i915_power_well *
69lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
70
Daniel Stone9895ad02015-11-20 15:55:33 +000071const char *
72intel_display_power_domain_str(enum intel_display_power_domain domain)
73{
74 switch (domain) {
75 case POWER_DOMAIN_PIPE_A:
76 return "PIPE_A";
77 case POWER_DOMAIN_PIPE_B:
78 return "PIPE_B";
79 case POWER_DOMAIN_PIPE_C:
80 return "PIPE_C";
81 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
82 return "PIPE_A_PANEL_FITTER";
83 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
84 return "PIPE_B_PANEL_FITTER";
85 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
86 return "PIPE_C_PANEL_FITTER";
87 case POWER_DOMAIN_TRANSCODER_A:
88 return "TRANSCODER_A";
89 case POWER_DOMAIN_TRANSCODER_B:
90 return "TRANSCODER_B";
91 case POWER_DOMAIN_TRANSCODER_C:
92 return "TRANSCODER_C";
93 case POWER_DOMAIN_TRANSCODER_EDP:
94 return "TRANSCODER_EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +020095 case POWER_DOMAIN_TRANSCODER_DSI_A:
96 return "TRANSCODER_DSI_A";
97 case POWER_DOMAIN_TRANSCODER_DSI_C:
98 return "TRANSCODER_DSI_C";
Daniel Stone9895ad02015-11-20 15:55:33 +000099 case POWER_DOMAIN_PORT_DDI_A_LANES:
100 return "PORT_DDI_A_LANES";
101 case POWER_DOMAIN_PORT_DDI_B_LANES:
102 return "PORT_DDI_B_LANES";
103 case POWER_DOMAIN_PORT_DDI_C_LANES:
104 return "PORT_DDI_C_LANES";
105 case POWER_DOMAIN_PORT_DDI_D_LANES:
106 return "PORT_DDI_D_LANES";
107 case POWER_DOMAIN_PORT_DDI_E_LANES:
108 return "PORT_DDI_E_LANES";
109 case POWER_DOMAIN_PORT_DSI:
110 return "PORT_DSI";
111 case POWER_DOMAIN_PORT_CRT:
112 return "PORT_CRT";
113 case POWER_DOMAIN_PORT_OTHER:
114 return "PORT_OTHER";
115 case POWER_DOMAIN_VGA:
116 return "VGA";
117 case POWER_DOMAIN_AUDIO:
118 return "AUDIO";
119 case POWER_DOMAIN_PLLS:
120 return "PLLS";
121 case POWER_DOMAIN_AUX_A:
122 return "AUX_A";
123 case POWER_DOMAIN_AUX_B:
124 return "AUX_B";
125 case POWER_DOMAIN_AUX_C:
126 return "AUX_C";
127 case POWER_DOMAIN_AUX_D:
128 return "AUX_D";
129 case POWER_DOMAIN_GMBUS:
130 return "GMBUS";
131 case POWER_DOMAIN_INIT:
132 return "INIT";
133 case POWER_DOMAIN_MODESET:
134 return "MODESET";
135 default:
136 MISSING_CASE(domain);
137 return "?";
138 }
139}
140
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300141static void intel_power_well_enable(struct drm_i915_private *dev_priv,
142 struct i915_power_well *power_well)
143{
144 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
145 power_well->ops->enable(dev_priv, power_well);
146 power_well->hw_enabled = true;
147}
148
Damien Lespiaudcddab32015-07-30 18:20:27 -0300149static void intel_power_well_disable(struct drm_i915_private *dev_priv,
150 struct i915_power_well *power_well)
151{
152 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
153 power_well->hw_enabled = false;
154 power_well->ops->disable(dev_priv, power_well);
155}
156
Imre Deakb409ca92016-06-13 16:44:33 +0300157static void intel_power_well_get(struct drm_i915_private *dev_priv,
158 struct i915_power_well *power_well)
159{
160 if (!power_well->count++)
161 intel_power_well_enable(dev_priv, power_well);
162}
163
164static void intel_power_well_put(struct drm_i915_private *dev_priv,
165 struct i915_power_well *power_well)
166{
167 WARN(!power_well->count, "Use count on power well %s is already zero",
168 power_well->name);
169
170 if (!--power_well->count)
171 intel_power_well_disable(dev_priv, power_well);
172}
173
Daniel Vettere4e76842014-09-30 10:56:42 +0200174/*
Daniel Vetter9c065a72014-09-30 10:56:38 +0200175 * We should only use the power well if we explicitly asked the hardware to
176 * enable it, so check if it's enabled and also check if we've requested it to
177 * be enabled.
178 */
179static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
180 struct i915_power_well *power_well)
181{
182 return I915_READ(HSW_PWR_WELL_DRIVER) ==
183 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
184}
185
Daniel Vettere4e76842014-09-30 10:56:42 +0200186/**
187 * __intel_display_power_is_enabled - unlocked check for a power domain
188 * @dev_priv: i915 device instance
189 * @domain: power domain to check
190 *
191 * This is the unlocked version of intel_display_power_is_enabled() and should
192 * only be used from error capture and recovery code where deadlocks are
193 * possible.
194 *
195 * Returns:
196 * True when the power domain is enabled, false otherwise.
197 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200198bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
199 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200200{
201 struct i915_power_domains *power_domains;
202 struct i915_power_well *power_well;
203 bool is_enabled;
204 int i;
205
206 if (dev_priv->pm.suspended)
207 return false;
208
209 power_domains = &dev_priv->power_domains;
210
211 is_enabled = true;
212
213 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
214 if (power_well->always_on)
215 continue;
216
217 if (!power_well->hw_enabled) {
218 is_enabled = false;
219 break;
220 }
221 }
222
223 return is_enabled;
224}
225
Daniel Vettere4e76842014-09-30 10:56:42 +0200226/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000227 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200228 * @dev_priv: i915 device instance
229 * @domain: power domain to check
230 *
231 * This function can be used to check the hw power domain state. It is mostly
232 * used in hardware state readout functions. Everywhere else code should rely
233 * upon explicit power domain reference counting to ensure that the hardware
234 * block is powered up before accessing it.
235 *
236 * Callers must hold the relevant modesetting locks to ensure that concurrent
237 * threads can't disable the power well while the caller tries to read a few
238 * registers.
239 *
240 * Returns:
241 * True when the power domain is enabled, false otherwise.
242 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200243bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
244 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200245{
246 struct i915_power_domains *power_domains;
247 bool ret;
248
249 power_domains = &dev_priv->power_domains;
250
251 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200252 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200253 mutex_unlock(&power_domains->lock);
254
255 return ret;
256}
257
Daniel Vettere4e76842014-09-30 10:56:42 +0200258/**
259 * intel_display_set_init_power - set the initial power domain state
260 * @dev_priv: i915 device instance
261 * @enable: whether to enable or disable the initial power domain state
262 *
263 * For simplicity our driver load/unload and system suspend/resume code assumes
264 * that all power domains are always enabled. This functions controls the state
265 * of this little hack. While the initial power domain state is enabled runtime
266 * pm is effectively disabled.
267 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200268void intel_display_set_init_power(struct drm_i915_private *dev_priv,
269 bool enable)
270{
271 if (dev_priv->power_domains.init_power_on == enable)
272 return;
273
274 if (enable)
275 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
276 else
277 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
278
279 dev_priv->power_domains.init_power_on = enable;
280}
281
Daniel Vetter9c065a72014-09-30 10:56:38 +0200282/*
283 * Starting with Haswell, we have a "Power Down Well" that can be turned off
284 * when not needed anymore. We have 4 registers that can request the power well
285 * to be enabled, and it will only be disabled if none of the registers is
286 * requesting it to be enabled.
287 */
288static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
289{
David Weinehall52a05c32016-08-22 13:32:44 +0300290 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200291
292 /*
293 * After we re-enable the power well, if we touch VGA register 0x3d5
294 * we'll get unclaimed register interrupts. This stops after we write
295 * anything to the VGA MSR register. The vgacon module uses this
296 * register all the time, so if we unbind our driver and, as a
297 * consequence, bind vgacon, we'll get stuck in an infinite loop at
298 * console_unlock(). So make here we touch the VGA MSR register, making
299 * sure vgacon can keep working normally without triggering interrupts
300 * and error messages.
301 */
David Weinehall52a05c32016-08-22 13:32:44 +0300302 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200303 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
David Weinehall52a05c32016-08-22 13:32:44 +0300304 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200305
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100306 if (IS_BROADWELL(dev_priv))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000307 gen8_irq_power_well_post_enable(dev_priv,
308 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200309}
310
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200311static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
312{
313 if (IS_BROADWELL(dev_priv))
314 gen8_irq_power_well_pre_disable(dev_priv,
315 1 << PIPE_C | 1 << PIPE_B);
316}
317
Damien Lespiaud14c0342015-03-06 18:50:51 +0000318static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
319 struct i915_power_well *power_well)
320{
David Weinehall52a05c32016-08-22 13:32:44 +0300321 struct pci_dev *pdev = dev_priv->drm.pdev;
Damien Lespiaud14c0342015-03-06 18:50:51 +0000322
323 /*
324 * After we re-enable the power well, if we touch VGA register 0x3d5
325 * we'll get unclaimed register interrupts. This stops after we write
326 * anything to the VGA MSR register. The vgacon module uses this
327 * register all the time, so if we unbind our driver and, as a
328 * consequence, bind vgacon, we'll get stuck in an infinite loop at
329 * console_unlock(). So make here we touch the VGA MSR register, making
330 * sure vgacon can keep working normally without triggering interrupts
331 * and error messages.
332 */
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300333 if (power_well->id == SKL_DISP_PW_2) {
David Weinehall52a05c32016-08-22 13:32:44 +0300334 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000335 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
David Weinehall52a05c32016-08-22 13:32:44 +0300336 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000337
338 gen8_irq_power_well_post_enable(dev_priv,
339 1 << PIPE_C | 1 << PIPE_B);
340 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000341}
342
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200343static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
344 struct i915_power_well *power_well)
345{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300346 if (power_well->id == SKL_DISP_PW_2)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200347 gen8_irq_power_well_pre_disable(dev_priv,
348 1 << PIPE_C | 1 << PIPE_B);
349}
350
Daniel Vetter9c065a72014-09-30 10:56:38 +0200351static void hsw_set_power_well(struct drm_i915_private *dev_priv,
352 struct i915_power_well *power_well, bool enable)
353{
354 bool is_enabled, enable_requested;
355 uint32_t tmp;
356
357 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
358 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
359 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
360
361 if (enable) {
362 if (!enable_requested)
363 I915_WRITE(HSW_PWR_WELL_DRIVER,
364 HSW_PWR_WELL_ENABLE_REQUEST);
365
366 if (!is_enabled) {
367 DRM_DEBUG_KMS("Enabling power well\n");
Chris Wilson2c2ccc32016-06-30 15:33:32 +0100368 if (intel_wait_for_register(dev_priv,
369 HSW_PWR_WELL_DRIVER,
370 HSW_PWR_WELL_STATE_ENABLED,
371 HSW_PWR_WELL_STATE_ENABLED,
372 20))
Daniel Vetter9c065a72014-09-30 10:56:38 +0200373 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300374 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200375 }
376
Daniel Vetter9c065a72014-09-30 10:56:38 +0200377 } else {
378 if (enable_requested) {
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200379 hsw_power_well_pre_disable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200380 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
381 POSTING_READ(HSW_PWR_WELL_DRIVER);
382 DRM_DEBUG_KMS("Requesting to disable the power well\n");
383 }
384 }
385}
386
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000387#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
388 BIT(POWER_DOMAIN_TRANSCODER_A) | \
389 BIT(POWER_DOMAIN_PIPE_B) | \
390 BIT(POWER_DOMAIN_TRANSCODER_B) | \
391 BIT(POWER_DOMAIN_PIPE_C) | \
392 BIT(POWER_DOMAIN_TRANSCODER_C) | \
393 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
394 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100395 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
396 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
397 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
398 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000399 BIT(POWER_DOMAIN_AUX_B) | \
400 BIT(POWER_DOMAIN_AUX_C) | \
401 BIT(POWER_DOMAIN_AUX_D) | \
402 BIT(POWER_DOMAIN_AUDIO) | \
403 BIT(POWER_DOMAIN_VGA) | \
404 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000405#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100406 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
407 BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000408 BIT(POWER_DOMAIN_INIT))
409#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100410 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000411 BIT(POWER_DOMAIN_INIT))
412#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100413 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000414 BIT(POWER_DOMAIN_INIT))
415#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100416 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000417 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100418#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
419 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
420 BIT(POWER_DOMAIN_MODESET) | \
421 BIT(POWER_DOMAIN_AUX_A) | \
422 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000423
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530424#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
425 BIT(POWER_DOMAIN_TRANSCODER_A) | \
426 BIT(POWER_DOMAIN_PIPE_B) | \
427 BIT(POWER_DOMAIN_TRANSCODER_B) | \
428 BIT(POWER_DOMAIN_PIPE_C) | \
429 BIT(POWER_DOMAIN_TRANSCODER_C) | \
430 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
431 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100432 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
433 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530434 BIT(POWER_DOMAIN_AUX_B) | \
435 BIT(POWER_DOMAIN_AUX_C) | \
436 BIT(POWER_DOMAIN_AUDIO) | \
437 BIT(POWER_DOMAIN_VGA) | \
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100438 BIT(POWER_DOMAIN_GMBUS) | \
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530439 BIT(POWER_DOMAIN_INIT))
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100440#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
441 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
442 BIT(POWER_DOMAIN_MODESET) | \
443 BIT(POWER_DOMAIN_AUX_A) | \
444 BIT(POWER_DOMAIN_INIT))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300445#define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
446 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
447 BIT(POWER_DOMAIN_AUX_A) | \
448 BIT(POWER_DOMAIN_INIT))
449#define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
450 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
451 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
452 BIT(POWER_DOMAIN_AUX_B) | \
453 BIT(POWER_DOMAIN_AUX_C) | \
454 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530455
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200456#define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
457 BIT(POWER_DOMAIN_TRANSCODER_A) | \
458 BIT(POWER_DOMAIN_PIPE_B) | \
459 BIT(POWER_DOMAIN_TRANSCODER_B) | \
460 BIT(POWER_DOMAIN_PIPE_C) | \
461 BIT(POWER_DOMAIN_TRANSCODER_C) | \
462 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
463 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
464 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
465 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
466 BIT(POWER_DOMAIN_AUX_B) | \
467 BIT(POWER_DOMAIN_AUX_C) | \
468 BIT(POWER_DOMAIN_AUDIO) | \
469 BIT(POWER_DOMAIN_VGA) | \
470 BIT(POWER_DOMAIN_INIT))
471#define GLK_DISPLAY_DDI_A_POWER_DOMAINS ( \
472 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
473 BIT(POWER_DOMAIN_INIT))
474#define GLK_DISPLAY_DDI_B_POWER_DOMAINS ( \
475 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
476 BIT(POWER_DOMAIN_INIT))
477#define GLK_DISPLAY_DDI_C_POWER_DOMAINS ( \
478 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
479 BIT(POWER_DOMAIN_INIT))
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200480#define GLK_DPIO_CMN_A_POWER_DOMAINS ( \
481 BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
482 BIT(POWER_DOMAIN_AUX_A) | \
483 BIT(POWER_DOMAIN_INIT))
484#define GLK_DPIO_CMN_B_POWER_DOMAINS ( \
485 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
486 BIT(POWER_DOMAIN_AUX_B) | \
487 BIT(POWER_DOMAIN_INIT))
488#define GLK_DPIO_CMN_C_POWER_DOMAINS ( \
489 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
490 BIT(POWER_DOMAIN_AUX_C) | \
491 BIT(POWER_DOMAIN_INIT))
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200492#define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
493 BIT(POWER_DOMAIN_AUX_A) | \
494 BIT(POWER_DOMAIN_INIT))
495#define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
496 BIT(POWER_DOMAIN_AUX_B) | \
497 BIT(POWER_DOMAIN_INIT))
498#define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
499 BIT(POWER_DOMAIN_AUX_C) | \
500 BIT(POWER_DOMAIN_INIT))
501#define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
502 GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
503 BIT(POWER_DOMAIN_MODESET) | \
504 BIT(POWER_DOMAIN_AUX_A) | \
505 BIT(POWER_DOMAIN_INIT))
506
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530507static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
508{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300509 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
510 "DC9 already programmed to be enabled.\n");
511 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
512 "DC5 still not disabled to enable DC9.\n");
513 WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
514 WARN_ONCE(intel_irqs_enabled(dev_priv),
515 "Interrupts not disabled yet.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530516
517 /*
518 * TODO: check for the following to verify the conditions to enter DC9
519 * state are satisfied:
520 * 1] Check relevant display engine registers to verify if mode set
521 * disable sequence was followed.
522 * 2] Check if display uninitialize sequence is initialized.
523 */
524}
525
526static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
527{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300528 WARN_ONCE(intel_irqs_enabled(dev_priv),
529 "Interrupts not disabled yet.\n");
530 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
531 "DC5 still not disabled.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530532
533 /*
534 * TODO: check for the following to verify DC9 state was indeed
535 * entered before programming to disable it:
536 * 1] Check relevant display engine registers to verify if mode
537 * set disable sequence was followed.
538 * 2] Check if display uninitialize sequence is initialized.
539 */
540}
541
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200542static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
543 u32 state)
544{
545 int rewrites = 0;
546 int rereads = 0;
547 u32 v;
548
549 I915_WRITE(DC_STATE_EN, state);
550
551 /* It has been observed that disabling the dc6 state sometimes
552 * doesn't stick and dmc keeps returning old value. Make sure
553 * the write really sticks enough times and also force rewrite until
554 * we are confident that state is exactly what we want.
555 */
556 do {
557 v = I915_READ(DC_STATE_EN);
558
559 if (v != state) {
560 I915_WRITE(DC_STATE_EN, state);
561 rewrites++;
562 rereads = 0;
563 } else if (rereads++ > 5) {
564 break;
565 }
566
567 } while (rewrites < 100);
568
569 if (v != state)
570 DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
571 state, v);
572
573 /* Most of the times we need one retry, avoid spam */
574 if (rewrites > 1)
575 DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
576 state, rewrites);
577}
578
Imre Deakda2f41d2016-04-20 20:27:56 +0300579static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530580{
Imre Deakda2f41d2016-04-20 20:27:56 +0300581 u32 mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530582
Imre Deak13ae3a02015-11-04 19:24:16 +0200583 mask = DC_STATE_EN_UPTO_DC5;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200584 if (IS_GEN9_LP(dev_priv))
Imre Deak13ae3a02015-11-04 19:24:16 +0200585 mask |= DC_STATE_EN_DC9;
586 else
587 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530588
Imre Deakda2f41d2016-04-20 20:27:56 +0300589 return mask;
590}
591
592void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
593{
594 u32 val;
595
596 val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
597
598 DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
599 dev_priv->csr.dc_state, val);
600 dev_priv->csr.dc_state = val;
601}
602
603static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
604{
605 uint32_t val;
606 uint32_t mask;
607
Imre Deaka37baf32016-02-29 22:49:03 +0200608 if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
609 state &= dev_priv->csr.allowed_dc_mask;
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100610
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530611 val = I915_READ(DC_STATE_EN);
Imre Deakda2f41d2016-04-20 20:27:56 +0300612 mask = gen9_dc_mask(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200613 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
614 val & mask, state);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200615
616 /* Check if DMC is ignoring our DC state requests */
617 if ((val & mask) != dev_priv->csr.dc_state)
618 DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
619 dev_priv->csr.dc_state, val & mask);
620
Imre Deak13ae3a02015-11-04 19:24:16 +0200621 val &= ~mask;
622 val |= state;
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200623
624 gen9_write_dc_state(dev_priv, val);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200625
626 dev_priv->csr.dc_state = val & mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530627}
628
Imre Deak13ae3a02015-11-04 19:24:16 +0200629void bxt_enable_dc9(struct drm_i915_private *dev_priv)
630{
631 assert_can_enable_dc9(dev_priv);
632
633 DRM_DEBUG_KMS("Enabling DC9\n");
634
Imre Deak78597992016-06-16 16:37:20 +0300635 intel_power_sequencer_reset(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200636 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
637}
638
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530639void bxt_disable_dc9(struct drm_i915_private *dev_priv)
640{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530641 assert_can_disable_dc9(dev_priv);
642
643 DRM_DEBUG_KMS("Disabling DC9\n");
644
Imre Deak13ae3a02015-11-04 19:24:16 +0200645 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deak8090ba82016-08-10 14:07:33 +0300646
647 intel_pps_unlock_regs_wa(dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530648}
649
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200650static void assert_csr_loaded(struct drm_i915_private *dev_priv)
651{
652 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
653 "CSR program storage start is NULL\n");
654 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
655 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
656}
657
Suketu Shah5aefb232015-04-16 14:22:10 +0530658static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530659{
Suketu Shah5aefb232015-04-16 14:22:10 +0530660 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
661 SKL_DISP_PW_2);
662
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700663 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530664
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700665 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
666 "DC5 already programmed to be enabled.\n");
Imre Deakc9b88462015-12-15 20:10:34 +0200667 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530668
669 assert_csr_loaded(dev_priv);
670}
671
Imre Deakf62c79b2016-04-20 20:27:57 +0300672void gen9_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shah5aefb232015-04-16 14:22:10 +0530673{
Suketu Shah5aefb232015-04-16 14:22:10 +0530674 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530675
676 DRM_DEBUG_KMS("Enabling DC5\n");
677
Imre Deak13ae3a02015-11-04 19:24:16 +0200678 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530679}
680
Suketu Shah93c7cb62015-04-16 14:22:13 +0530681static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530682{
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700683 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
684 "Backlight is not disabled.\n");
685 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
686 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530687
688 assert_csr_loaded(dev_priv);
689}
690
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530691void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530692{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530693 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530694
695 DRM_DEBUG_KMS("Enabling DC6\n");
696
Imre Deak13ae3a02015-11-04 19:24:16 +0200697 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
698
Suketu Shahf75a1982015-04-16 14:22:11 +0530699}
700
Animesh Manna0a9d2be2015-09-29 11:01:59 +0530701void skl_disable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530702{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530703 DRM_DEBUG_KMS("Disabling DC6\n");
704
Imre Deak13ae3a02015-11-04 19:24:16 +0200705 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Suketu Shahf75a1982015-04-16 14:22:11 +0530706}
707
Imre Deakc6782b72016-04-05 13:26:05 +0300708static void
709gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
710 struct i915_power_well *power_well)
711{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300712 enum skl_disp_power_wells power_well_id = power_well->id;
Imre Deakc6782b72016-04-05 13:26:05 +0300713 u32 val;
714 u32 mask;
715
716 mask = SKL_POWER_WELL_REQ(power_well_id);
717
718 val = I915_READ(HSW_PWR_WELL_KVMR);
719 if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
720 power_well->name))
721 I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
722
723 val = I915_READ(HSW_PWR_WELL_BIOS);
724 val |= I915_READ(HSW_PWR_WELL_DEBUG);
725
726 if (!(val & mask))
727 return;
728
729 /*
730 * DMC is known to force on the request bits for power well 1 on SKL
731 * and BXT and the misc IO power well on SKL but we don't expect any
732 * other request bits to be set, so WARN for those.
733 */
734 if (power_well_id == SKL_DISP_PW_1 ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800735 (IS_GEN9_BC(dev_priv) &&
Imre Deak80dbe992016-04-19 13:00:36 +0300736 power_well_id == SKL_DISP_PW_MISC_IO))
Imre Deakc6782b72016-04-05 13:26:05 +0300737 DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
738 "by DMC\n", power_well->name);
739 else
740 WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
741 power_well->name);
742
743 I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
744 I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
745}
746
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000747static void skl_set_power_well(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200748 struct i915_power_well *power_well, bool enable)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000749{
750 uint32_t tmp, fuse_status;
751 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000752 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000753
754 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
755 fuse_status = I915_READ(SKL_FUSE_STATUS);
756
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300757 switch (power_well->id) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000758 case SKL_DISP_PW_1:
Chris Wilson117c1142016-06-30 15:33:33 +0100759 if (intel_wait_for_register(dev_priv,
760 SKL_FUSE_STATUS,
761 SKL_FUSE_PG0_DIST_STATUS,
762 SKL_FUSE_PG0_DIST_STATUS,
763 1)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000764 DRM_ERROR("PG0 not enabled\n");
765 return;
766 }
767 break;
768 case SKL_DISP_PW_2:
769 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
770 DRM_ERROR("PG1 in disabled state\n");
771 return;
772 }
773 break;
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200774 case SKL_DISP_PW_MISC_IO:
775 case SKL_DISP_PW_DDI_A_E: /* GLK_DISP_PW_DDI_A */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000776 case SKL_DISP_PW_DDI_B:
777 case SKL_DISP_PW_DDI_C:
778 case SKL_DISP_PW_DDI_D:
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +0200779 case GLK_DISP_PW_AUX_A:
780 case GLK_DISP_PW_AUX_B:
781 case GLK_DISP_PW_AUX_C:
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000782 break;
783 default:
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300784 WARN(1, "Unknown power well %lu\n", power_well->id);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000785 return;
786 }
787
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300788 req_mask = SKL_POWER_WELL_REQ(power_well->id);
Damien Lespiau2a518352015-03-06 18:50:49 +0000789 enable_requested = tmp & req_mask;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300790 state_mask = SKL_POWER_WELL_STATE(power_well->id);
Damien Lespiau2a518352015-03-06 18:50:49 +0000791 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000792
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200793 if (!enable && enable_requested)
794 skl_power_well_pre_disable(dev_priv, power_well);
795
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000796 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000797 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530798 WARN((tmp & state_mask) &&
799 !I915_READ(HSW_PWR_WELL_BIOS),
800 "Invalid for power well status to be enabled, unless done by the BIOS, \
801 when request is to disable!\n");
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000802 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000803 }
804
Damien Lespiau2a518352015-03-06 18:50:49 +0000805 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000806 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000807 check_fuse_status = true;
808 }
809 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000810 if (enable_requested) {
Imre Deak4a76f292015-11-04 19:24:15 +0200811 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
812 POSTING_READ(HSW_PWR_WELL_DRIVER);
813 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000814 }
Imre Deakc6782b72016-04-05 13:26:05 +0300815
Imre Deak5f304c82016-04-15 22:32:58 +0300816 if (IS_GEN9(dev_priv))
Imre Deakc6782b72016-04-05 13:26:05 +0300817 gen9_sanitize_power_well_requests(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000818 }
819
Imre Deak1d963af2016-04-01 16:02:36 +0300820 if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
821 1))
822 DRM_ERROR("%s %s timeout\n",
823 power_well->name, enable ? "enable" : "disable");
824
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000825 if (check_fuse_status) {
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300826 if (power_well->id == SKL_DISP_PW_1) {
Chris Wilson8b00f552016-06-30 15:33:34 +0100827 if (intel_wait_for_register(dev_priv,
828 SKL_FUSE_STATUS,
829 SKL_FUSE_PG1_DIST_STATUS,
830 SKL_FUSE_PG1_DIST_STATUS,
831 1))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000832 DRM_ERROR("PG1 distributing status timeout\n");
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300833 } else if (power_well->id == SKL_DISP_PW_2) {
Chris Wilson8b00f552016-06-30 15:33:34 +0100834 if (intel_wait_for_register(dev_priv,
835 SKL_FUSE_STATUS,
836 SKL_FUSE_PG2_DIST_STATUS,
837 SKL_FUSE_PG2_DIST_STATUS,
838 1))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000839 DRM_ERROR("PG2 distributing status timeout\n");
840 }
841 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000842
843 if (enable && !is_enabled)
844 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000845}
846
Daniel Vetter9c065a72014-09-30 10:56:38 +0200847static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
848 struct i915_power_well *power_well)
849{
850 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
851
852 /*
853 * We're taking over the BIOS, so clear any requests made by it since
854 * the driver is in charge now.
855 */
856 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
857 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
858}
859
860static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
861 struct i915_power_well *power_well)
862{
863 hsw_set_power_well(dev_priv, power_well, true);
864}
865
866static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
867 struct i915_power_well *power_well)
868{
869 hsw_set_power_well(dev_priv, power_well, false);
870}
871
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000872static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
873 struct i915_power_well *power_well)
874{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300875 uint32_t mask = SKL_POWER_WELL_REQ(power_well->id) |
876 SKL_POWER_WELL_STATE(power_well->id);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000877
878 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
879}
880
881static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
882 struct i915_power_well *power_well)
883{
884 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
885
886 /* Clear any request made by BIOS as driver is taking over */
887 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
888}
889
890static void skl_power_well_enable(struct drm_i915_private *dev_priv,
891 struct i915_power_well *power_well)
892{
893 skl_set_power_well(dev_priv, power_well, true);
894}
895
896static void skl_power_well_disable(struct drm_i915_private *dev_priv,
897 struct i915_power_well *power_well)
898{
899 skl_set_power_well(dev_priv, power_well, false);
900}
901
Imre Deak9c8d0b82016-06-13 16:44:34 +0300902static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
903 struct i915_power_well *power_well)
904{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300905 bxt_ddi_phy_init(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300906}
907
908static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
909 struct i915_power_well *power_well)
910{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300911 bxt_ddi_phy_uninit(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300912}
913
914static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
915 struct i915_power_well *power_well)
916{
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300917 return bxt_ddi_phy_is_enabled(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300918}
919
920static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
921 struct i915_power_well *power_well)
922{
923 if (power_well->count > 0)
924 bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
925 else
926 bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
927}
928
929
930static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
931{
932 struct i915_power_well *power_well;
933
934 power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
935 if (power_well->count > 0)
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300936 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300937
938 power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
939 if (power_well->count > 0)
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300940 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200941
942 if (IS_GEMINILAKE(dev_priv)) {
943 power_well = lookup_power_well(dev_priv, GLK_DPIO_CMN_C);
944 if (power_well->count > 0)
945 bxt_ddi_phy_verify_state(dev_priv, power_well->data);
946 }
Imre Deak9c8d0b82016-06-13 16:44:34 +0300947}
948
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100949static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
950 struct i915_power_well *power_well)
951{
952 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
953}
954
Ville Syrjälä18a80672016-05-16 16:59:40 +0300955static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
956{
957 u32 tmp = I915_READ(DBUF_CTL);
958
959 WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
960 (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
961 "Unexpected DBuf power power state (0x%08x)\n", tmp);
962}
963
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100964static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
965 struct i915_power_well *power_well)
966{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200967 struct intel_cdclk_state cdclk_state = {};
968
Imre Deak5b773eb2016-02-29 22:49:05 +0200969 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deakadc7f042016-04-04 17:27:10 +0300970
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200971 dev_priv->display.get_cdclk(dev_priv, &cdclk_state);
972 WARN_ON(!intel_cdclk_state_compare(&dev_priv->cdclk.hw, &cdclk_state));
Ville Syrjälä342be922016-05-13 23:41:39 +0300973
Ville Syrjälä18a80672016-05-16 16:59:40 +0300974 gen9_assert_dbuf_enabled(dev_priv);
975
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200976 if (IS_GEN9_LP(dev_priv))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300977 bxt_verify_ddi_phy_power_wells(dev_priv);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100978}
979
980static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
981 struct i915_power_well *power_well)
982{
Imre Deakf74ed082016-04-18 14:48:21 +0300983 if (!dev_priv->csr.dmc_payload)
984 return;
985
Imre Deaka37baf32016-02-29 22:49:03 +0200986 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100987 skl_enable_dc6(dev_priv);
Imre Deaka37baf32016-02-29 22:49:03 +0200988 else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100989 gen9_enable_dc5(dev_priv);
990}
991
992static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
993 struct i915_power_well *power_well)
994{
Imre Deaka37baf32016-02-29 22:49:03 +0200995 if (power_well->count > 0)
996 gen9_dc_off_power_well_enable(dev_priv, power_well);
997 else
998 gen9_dc_off_power_well_disable(dev_priv, power_well);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100999}
1000
Daniel Vetter9c065a72014-09-30 10:56:38 +02001001static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
1002 struct i915_power_well *power_well)
1003{
1004}
1005
1006static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
1007 struct i915_power_well *power_well)
1008{
1009 return true;
1010}
1011
1012static void vlv_set_power_well(struct drm_i915_private *dev_priv,
1013 struct i915_power_well *power_well, bool enable)
1014{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001015 enum punit_power_well power_well_id = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001016 u32 mask;
1017 u32 state;
1018 u32 ctrl;
1019
1020 mask = PUNIT_PWRGT_MASK(power_well_id);
1021 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
1022 PUNIT_PWRGT_PWR_GATE(power_well_id);
1023
1024 mutex_lock(&dev_priv->rps.hw_lock);
1025
1026#define COND \
1027 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
1028
1029 if (COND)
1030 goto out;
1031
1032 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
1033 ctrl &= ~mask;
1034 ctrl |= state;
1035 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
1036
1037 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001038 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001039 state,
1040 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
1041
1042#undef COND
1043
1044out:
1045 mutex_unlock(&dev_priv->rps.hw_lock);
1046}
1047
1048static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
1049 struct i915_power_well *power_well)
1050{
1051 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
1052}
1053
1054static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well)
1056{
1057 vlv_set_power_well(dev_priv, power_well, true);
1058}
1059
1060static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
1061 struct i915_power_well *power_well)
1062{
1063 vlv_set_power_well(dev_priv, power_well, false);
1064}
1065
1066static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
1067 struct i915_power_well *power_well)
1068{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001069 int power_well_id = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001070 bool enabled = false;
1071 u32 mask;
1072 u32 state;
1073 u32 ctrl;
1074
1075 mask = PUNIT_PWRGT_MASK(power_well_id);
1076 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
1077
1078 mutex_lock(&dev_priv->rps.hw_lock);
1079
1080 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
1081 /*
1082 * We only ever set the power-on and power-gate states, anything
1083 * else is unexpected.
1084 */
1085 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
1086 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
1087 if (state == ctrl)
1088 enabled = true;
1089
1090 /*
1091 * A transient state at this point would mean some unexpected party
1092 * is poking at the power controls too.
1093 */
1094 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
1095 WARN_ON(ctrl != state);
1096
1097 mutex_unlock(&dev_priv->rps.hw_lock);
1098
1099 return enabled;
1100}
1101
Ville Syrjälä766078d2016-04-11 16:56:30 +03001102static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
1103{
Hans de Goede721d4842016-12-02 15:29:04 +01001104 u32 val;
1105
1106 /*
1107 * On driver load, a pipe may be active and driving a DSI display.
1108 * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
1109 * (and never recovering) in this case. intel_dsi_post_disable() will
1110 * clear it when we turn off the display.
1111 */
1112 val = I915_READ(DSPCLK_GATE_D);
1113 val &= DPOUNIT_CLOCK_GATE_DISABLE;
1114 val |= VRHUNIT_CLOCK_GATE_DISABLE;
1115 I915_WRITE(DSPCLK_GATE_D, val);
Ville Syrjälä766078d2016-04-11 16:56:30 +03001116
1117 /*
1118 * Disable trickle feed and enable pnd deadline calculation
1119 */
1120 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
1121 I915_WRITE(CBR1_VLV, 0);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001122
1123 WARN_ON(dev_priv->rawclk_freq == 0);
1124
1125 I915_WRITE(RAWCLK_FREQ_VLV,
1126 DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
Ville Syrjälä766078d2016-04-11 16:56:30 +03001127}
1128
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001129static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001130{
Lyude9504a892016-06-21 17:03:42 -04001131 struct intel_encoder *encoder;
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001132 enum pipe pipe;
1133
1134 /*
1135 * Enable the CRI clock source so we can get at the
1136 * display and the reference clock for VGA
1137 * hotplug / manual detection. Supposedly DSI also
1138 * needs the ref clock up and running.
1139 *
1140 * CHV DPLL B/C have some issues if VGA mode is enabled.
1141 */
Tvrtko Ursulin801388c2016-11-16 08:55:44 +00001142 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001143 u32 val = I915_READ(DPLL(pipe));
1144
1145 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1146 if (pipe != PIPE_A)
1147 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1148
1149 I915_WRITE(DPLL(pipe), val);
1150 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02001151
Ville Syrjälä766078d2016-04-11 16:56:30 +03001152 vlv_init_display_clock_gating(dev_priv);
1153
Daniel Vetter9c065a72014-09-30 10:56:38 +02001154 spin_lock_irq(&dev_priv->irq_lock);
1155 valleyview_enable_display_irqs(dev_priv);
1156 spin_unlock_irq(&dev_priv->irq_lock);
1157
1158 /*
1159 * During driver initialization/resume we can avoid restoring the
1160 * part of the HW/SW state that will be inited anyway explicitly.
1161 */
1162 if (dev_priv->power_domains.initializing)
1163 return;
1164
Daniel Vetterb9632912014-09-30 10:56:44 +02001165 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001166
Lyude9504a892016-06-21 17:03:42 -04001167 /* Re-enable the ADPA, if we have one */
1168 for_each_intel_encoder(&dev_priv->drm, encoder) {
1169 if (encoder->type == INTEL_OUTPUT_ANALOG)
1170 intel_crt_reset(&encoder->base);
1171 }
1172
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00001173 i915_redisable_vga_power_on(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001174
1175 intel_pps_unlock_regs_wa(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001176}
1177
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001178static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
1179{
1180 spin_lock_irq(&dev_priv->irq_lock);
1181 valleyview_disable_display_irqs(dev_priv);
1182 spin_unlock_irq(&dev_priv->irq_lock);
1183
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001184 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01001185 synchronize_irq(dev_priv->drm.irq);
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001186
Imre Deak78597992016-06-16 16:37:20 +03001187 intel_power_sequencer_reset(dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001188
Lyudeb64b5402016-10-26 12:36:09 -04001189 /* Prevent us from re-enabling polling on accident in late suspend */
1190 if (!dev_priv->drm.dev->power.is_suspended)
1191 intel_hpd_poll_init(dev_priv);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001192}
1193
1194static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
1195 struct i915_power_well *power_well)
1196{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001197 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001198
1199 vlv_set_power_well(dev_priv, power_well, true);
1200
1201 vlv_display_power_well_init(dev_priv);
1202}
1203
Daniel Vetter9c065a72014-09-30 10:56:38 +02001204static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well)
1206{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001207 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DISP2D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001208
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001209 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001210
1211 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001212}
1213
1214static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1215 struct i915_power_well *power_well)
1216{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001217 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001218
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001219 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001220 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1221
1222 vlv_set_power_well(dev_priv, power_well, true);
1223
1224 /*
1225 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1226 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1227 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1228 * b. The other bits such as sfr settings / modesel may all
1229 * be set to 0.
1230 *
1231 * This should only be done on init and resume from S3 with
1232 * both PLLs disabled, or we risk losing DPIO and PLL
1233 * synchronization.
1234 */
1235 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1236}
1237
1238static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1239 struct i915_power_well *power_well)
1240{
1241 enum pipe pipe;
1242
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001243 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001244
1245 for_each_pipe(dev_priv, pipe)
1246 assert_pll_disabled(dev_priv, pipe);
1247
1248 /* Assert common reset */
1249 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1250
1251 vlv_set_power_well(dev_priv, power_well, false);
1252}
1253
Joonas Lahtinen3c779a42017-02-08 15:12:09 +02001254#define POWER_DOMAIN_MASK (GENMASK(POWER_DOMAIN_NUM - 1, 0))
Ville Syrjälä30142272015-07-08 23:46:01 +03001255
1256static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
1257 int power_well_id)
1258{
1259 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Ville Syrjälä30142272015-07-08 23:46:01 +03001260 int i;
1261
Imre Deakfc17f222015-11-04 19:24:11 +02001262 for (i = 0; i < power_domains->power_well_count; i++) {
1263 struct i915_power_well *power_well;
1264
1265 power_well = &power_domains->power_wells[i];
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001266 if (power_well->id == power_well_id)
Ville Syrjälä30142272015-07-08 23:46:01 +03001267 return power_well;
1268 }
1269
1270 return NULL;
1271}
1272
1273#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1274
1275static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1276{
1277 struct i915_power_well *cmn_bc =
1278 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1279 struct i915_power_well *cmn_d =
1280 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1281 u32 phy_control = dev_priv->chv_phy_control;
1282 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001283 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001284
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001285 /*
1286 * The BIOS can leave the PHY is some weird state
1287 * where it doesn't fully power down some parts.
1288 * Disable the asserts until the PHY has been fully
1289 * reset (ie. the power well has been disabled at
1290 * least once).
1291 */
1292 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1293 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1294 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1295 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1296 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1297 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1298 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1299
1300 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1301 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1302 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1303 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1304
Ville Syrjälä30142272015-07-08 23:46:01 +03001305 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1306 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1307
1308 /* this assumes override is only used to enable lanes */
1309 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1310 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1311
1312 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1313 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1314
1315 /* CL1 is on whenever anything is on in either channel */
1316 if (BITS_SET(phy_control,
1317 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1318 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1319 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1320
1321 /*
1322 * The DPLLB check accounts for the pipe B + port A usage
1323 * with CL2 powered up but all the lanes in the second channel
1324 * powered down.
1325 */
1326 if (BITS_SET(phy_control,
1327 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1328 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1329 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1330
1331 if (BITS_SET(phy_control,
1332 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1333 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1334 if (BITS_SET(phy_control,
1335 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1336 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1337
1338 if (BITS_SET(phy_control,
1339 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1340 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1341 if (BITS_SET(phy_control,
1342 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1343 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1344 }
1345
1346 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1347 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1348
1349 /* this assumes override is only used to enable lanes */
1350 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1351 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1352
1353 if (BITS_SET(phy_control,
1354 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1355 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1356
1357 if (BITS_SET(phy_control,
1358 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1359 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1360 if (BITS_SET(phy_control,
1361 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1362 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1363 }
1364
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001365 phy_status &= phy_status_mask;
1366
Ville Syrjälä30142272015-07-08 23:46:01 +03001367 /*
1368 * The PHY may be busy with some initial calibration and whatnot,
1369 * so the power state can take a while to actually change.
1370 */
Chris Wilson919fcd52016-06-30 15:33:35 +01001371 if (intel_wait_for_register(dev_priv,
1372 DISPLAY_PHY_STATUS,
1373 phy_status_mask,
1374 phy_status,
1375 10))
1376 DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1377 I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
1378 phy_status, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001379}
1380
1381#undef BITS_SET
1382
Daniel Vetter9c065a72014-09-30 10:56:38 +02001383static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1384 struct i915_power_well *power_well)
1385{
1386 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001387 enum pipe pipe;
1388 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001389
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001390 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1391 power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001392
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001393 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001394 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001395 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001396 } else {
1397 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001398 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001399 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001400
1401 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001402 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1403 vlv_set_power_well(dev_priv, power_well, true);
1404
1405 /* Poll for phypwrgood signal */
Chris Wilsonffebb832016-06-30 15:33:36 +01001406 if (intel_wait_for_register(dev_priv,
1407 DISPLAY_PHY_STATUS,
1408 PHY_POWERGOOD(phy),
1409 PHY_POWERGOOD(phy),
1410 1))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001411 DRM_ERROR("Display PHY %d is not power up\n", phy);
1412
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001413 mutex_lock(&dev_priv->sb_lock);
1414
1415 /* Enable dynamic power down */
1416 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001417 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1418 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001419 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1420
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001421 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001422 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1423 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1424 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001425 } else {
1426 /*
1427 * Force the non-existing CL2 off. BXT does this
1428 * too, so maybe it saves some power even though
1429 * CL2 doesn't exist?
1430 */
1431 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1432 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1433 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001434 }
1435
1436 mutex_unlock(&dev_priv->sb_lock);
1437
Ville Syrjälä70722462015-04-10 18:21:28 +03001438 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1439 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001440
1441 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1442 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001443
1444 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001445}
1446
1447static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1448 struct i915_power_well *power_well)
1449{
1450 enum dpio_phy phy;
1451
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001452 WARN_ON_ONCE(power_well->id != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1453 power_well->id != PUNIT_POWER_WELL_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001454
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001455 if (power_well->id == PUNIT_POWER_WELL_DPIO_CMN_BC) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02001456 phy = DPIO_PHY0;
1457 assert_pll_disabled(dev_priv, PIPE_A);
1458 assert_pll_disabled(dev_priv, PIPE_B);
1459 } else {
1460 phy = DPIO_PHY1;
1461 assert_pll_disabled(dev_priv, PIPE_C);
1462 }
1463
Ville Syrjälä70722462015-04-10 18:21:28 +03001464 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1465 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001466
1467 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001468
1469 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1470 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001471
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001472 /* PHY is fully reset now, so we can enable the PHY state asserts */
1473 dev_priv->chv_phy_assert[phy] = true;
1474
Ville Syrjälä30142272015-07-08 23:46:01 +03001475 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001476}
1477
Ville Syrjälä6669e392015-07-08 23:46:00 +03001478static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1479 enum dpio_channel ch, bool override, unsigned int mask)
1480{
1481 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1482 u32 reg, val, expected, actual;
1483
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001484 /*
1485 * The BIOS can leave the PHY is some weird state
1486 * where it doesn't fully power down some parts.
1487 * Disable the asserts until the PHY has been fully
1488 * reset (ie. the power well has been disabled at
1489 * least once).
1490 */
1491 if (!dev_priv->chv_phy_assert[phy])
1492 return;
1493
Ville Syrjälä6669e392015-07-08 23:46:00 +03001494 if (ch == DPIO_CH0)
1495 reg = _CHV_CMN_DW0_CH0;
1496 else
1497 reg = _CHV_CMN_DW6_CH1;
1498
1499 mutex_lock(&dev_priv->sb_lock);
1500 val = vlv_dpio_read(dev_priv, pipe, reg);
1501 mutex_unlock(&dev_priv->sb_lock);
1502
1503 /*
1504 * This assumes !override is only used when the port is disabled.
1505 * All lanes should power down even without the override when
1506 * the port is disabled.
1507 */
1508 if (!override || mask == 0xf) {
1509 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1510 /*
1511 * If CH1 common lane is not active anymore
1512 * (eg. for pipe B DPLL) the entire channel will
1513 * shut down, which causes the common lane registers
1514 * to read as 0. That means we can't actually check
1515 * the lane power down status bits, but as the entire
1516 * register reads as 0 it's a good indication that the
1517 * channel is indeed entirely powered down.
1518 */
1519 if (ch == DPIO_CH1 && val == 0)
1520 expected = 0;
1521 } else if (mask != 0x0) {
1522 expected = DPIO_ANYDL_POWERDOWN;
1523 } else {
1524 expected = 0;
1525 }
1526
1527 if (ch == DPIO_CH0)
1528 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1529 else
1530 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1531 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1532
1533 WARN(actual != expected,
1534 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1535 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1536 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1537 reg, val);
1538}
1539
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001540bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1541 enum dpio_channel ch, bool override)
1542{
1543 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1544 bool was_override;
1545
1546 mutex_lock(&power_domains->lock);
1547
1548 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1549
1550 if (override == was_override)
1551 goto out;
1552
1553 if (override)
1554 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1555 else
1556 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1557
1558 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1559
1560 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1561 phy, ch, dev_priv->chv_phy_control);
1562
Ville Syrjälä30142272015-07-08 23:46:01 +03001563 assert_chv_phy_status(dev_priv);
1564
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001565out:
1566 mutex_unlock(&power_domains->lock);
1567
1568 return was_override;
1569}
1570
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001571void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1572 bool override, unsigned int mask)
1573{
1574 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1575 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1576 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1577 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1578
1579 mutex_lock(&power_domains->lock);
1580
1581 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1582 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1583
1584 if (override)
1585 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1586 else
1587 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1588
1589 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1590
1591 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1592 phy, ch, mask, dev_priv->chv_phy_control);
1593
Ville Syrjälä30142272015-07-08 23:46:01 +03001594 assert_chv_phy_status(dev_priv);
1595
Ville Syrjälä6669e392015-07-08 23:46:00 +03001596 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1597
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001598 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001599}
1600
1601static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1602 struct i915_power_well *power_well)
1603{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001604 enum pipe pipe = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001605 bool enabled;
1606 u32 state, ctrl;
1607
1608 mutex_lock(&dev_priv->rps.hw_lock);
1609
1610 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1611 /*
1612 * We only ever set the power-on and power-gate states, anything
1613 * else is unexpected.
1614 */
1615 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1616 enabled = state == DP_SSS_PWR_ON(pipe);
1617
1618 /*
1619 * A transient state at this point would mean some unexpected party
1620 * is poking at the power controls too.
1621 */
1622 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1623 WARN_ON(ctrl << 16 != state);
1624
1625 mutex_unlock(&dev_priv->rps.hw_lock);
1626
1627 return enabled;
1628}
1629
1630static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1631 struct i915_power_well *power_well,
1632 bool enable)
1633{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001634 enum pipe pipe = power_well->id;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001635 u32 state;
1636 u32 ctrl;
1637
1638 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1639
1640 mutex_lock(&dev_priv->rps.hw_lock);
1641
1642#define COND \
1643 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1644
1645 if (COND)
1646 goto out;
1647
1648 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1649 ctrl &= ~DP_SSC_MASK(pipe);
1650 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1651 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1652
1653 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001654 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001655 state,
1656 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1657
1658#undef COND
1659
1660out:
1661 mutex_unlock(&dev_priv->rps.hw_lock);
1662}
1663
1664static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1665 struct i915_power_well *power_well)
1666{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001667 WARN_ON_ONCE(power_well->id != PIPE_A);
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001668
Daniel Vetter9c065a72014-09-30 10:56:38 +02001669 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1670}
1671
1672static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1673 struct i915_power_well *power_well)
1674{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001675 WARN_ON_ONCE(power_well->id != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001676
1677 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001678
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001679 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001680}
1681
1682static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1683 struct i915_power_well *power_well)
1684{
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001685 WARN_ON_ONCE(power_well->id != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001686
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001687 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001688
Daniel Vetter9c065a72014-09-30 10:56:38 +02001689 chv_set_pipe_power_well(dev_priv, power_well, false);
1690}
1691
Imre Deak09731282016-02-17 14:17:42 +02001692static void
1693__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
1694 enum intel_display_power_domain domain)
1695{
1696 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1697 struct i915_power_well *power_well;
1698 int i;
1699
Imre Deakb409ca92016-06-13 16:44:33 +03001700 for_each_power_well(i, power_well, BIT(domain), power_domains)
1701 intel_power_well_get(dev_priv, power_well);
Imre Deak09731282016-02-17 14:17:42 +02001702
1703 power_domains->domain_use_count[domain]++;
1704}
1705
Daniel Vettere4e76842014-09-30 10:56:42 +02001706/**
1707 * intel_display_power_get - grab a power domain reference
1708 * @dev_priv: i915 device instance
1709 * @domain: power domain to reference
1710 *
1711 * This function grabs a power domain reference for @domain and ensures that the
1712 * power domain and all its parents are powered up. Therefore users should only
1713 * grab a reference to the innermost power domain they need.
1714 *
1715 * Any power domain reference obtained by this function must have a symmetric
1716 * call to intel_display_power_put() to release the reference again.
1717 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001718void intel_display_power_get(struct drm_i915_private *dev_priv,
1719 enum intel_display_power_domain domain)
1720{
Imre Deak09731282016-02-17 14:17:42 +02001721 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001722
1723 intel_runtime_pm_get(dev_priv);
1724
Imre Deak09731282016-02-17 14:17:42 +02001725 mutex_lock(&power_domains->lock);
1726
1727 __intel_display_power_get_domain(dev_priv, domain);
1728
1729 mutex_unlock(&power_domains->lock);
1730}
1731
1732/**
1733 * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
1734 * @dev_priv: i915 device instance
1735 * @domain: power domain to reference
1736 *
1737 * This function grabs a power domain reference for @domain and ensures that the
1738 * power domain and all its parents are powered up. Therefore users should only
1739 * grab a reference to the innermost power domain they need.
1740 *
1741 * Any power domain reference obtained by this function must have a symmetric
1742 * call to intel_display_power_put() to release the reference again.
1743 */
1744bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1745 enum intel_display_power_domain domain)
1746{
1747 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1748 bool is_enabled;
1749
1750 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1751 return false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001752
1753 mutex_lock(&power_domains->lock);
1754
Imre Deak09731282016-02-17 14:17:42 +02001755 if (__intel_display_power_is_enabled(dev_priv, domain)) {
1756 __intel_display_power_get_domain(dev_priv, domain);
1757 is_enabled = true;
1758 } else {
1759 is_enabled = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001760 }
1761
Daniel Vetter9c065a72014-09-30 10:56:38 +02001762 mutex_unlock(&power_domains->lock);
Imre Deak09731282016-02-17 14:17:42 +02001763
1764 if (!is_enabled)
1765 intel_runtime_pm_put(dev_priv);
1766
1767 return is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001768}
1769
Daniel Vettere4e76842014-09-30 10:56:42 +02001770/**
1771 * intel_display_power_put - release a power domain reference
1772 * @dev_priv: i915 device instance
1773 * @domain: power domain to reference
1774 *
1775 * This function drops the power domain reference obtained by
1776 * intel_display_power_get() and might power down the corresponding hardware
1777 * block right away if this is the last reference.
1778 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001779void intel_display_power_put(struct drm_i915_private *dev_priv,
1780 enum intel_display_power_domain domain)
1781{
1782 struct i915_power_domains *power_domains;
1783 struct i915_power_well *power_well;
1784 int i;
1785
1786 power_domains = &dev_priv->power_domains;
1787
1788 mutex_lock(&power_domains->lock);
1789
Daniel Stone11c86db2015-11-20 15:55:34 +00001790 WARN(!power_domains->domain_use_count[domain],
1791 "Use count on domain %s is already zero\n",
1792 intel_display_power_domain_str(domain));
Daniel Vetter9c065a72014-09-30 10:56:38 +02001793 power_domains->domain_use_count[domain]--;
1794
Imre Deakb409ca92016-06-13 16:44:33 +03001795 for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
1796 intel_power_well_put(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001797
1798 mutex_unlock(&power_domains->lock);
1799
1800 intel_runtime_pm_put(dev_priv);
1801}
1802
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001803#define HSW_DISPLAY_POWER_DOMAINS ( \
1804 BIT(POWER_DOMAIN_PIPE_B) | \
1805 BIT(POWER_DOMAIN_PIPE_C) | \
1806 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1807 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1808 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1809 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1810 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1811 BIT(POWER_DOMAIN_TRANSCODER_C) | \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001812 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1813 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1814 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001815 BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1816 BIT(POWER_DOMAIN_VGA) | \
1817 BIT(POWER_DOMAIN_AUDIO) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001818 BIT(POWER_DOMAIN_INIT))
1819
Ville Syrjälä9d0996b2016-04-18 14:02:28 +03001820#define BDW_DISPLAY_POWER_DOMAINS ( \
1821 BIT(POWER_DOMAIN_PIPE_B) | \
1822 BIT(POWER_DOMAIN_PIPE_C) | \
1823 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1824 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1825 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1826 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1827 BIT(POWER_DOMAIN_TRANSCODER_C) | \
1828 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1829 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1830 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1831 BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1832 BIT(POWER_DOMAIN_VGA) | \
1833 BIT(POWER_DOMAIN_AUDIO) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001834 BIT(POWER_DOMAIN_INIT))
1835
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001836#define VLV_DISPLAY_POWER_DOMAINS ( \
1837 BIT(POWER_DOMAIN_PIPE_A) | \
1838 BIT(POWER_DOMAIN_PIPE_B) | \
1839 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1840 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1841 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1842 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1843 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1844 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1845 BIT(POWER_DOMAIN_PORT_DSI) | \
1846 BIT(POWER_DOMAIN_PORT_CRT) | \
1847 BIT(POWER_DOMAIN_VGA) | \
1848 BIT(POWER_DOMAIN_AUDIO) | \
1849 BIT(POWER_DOMAIN_AUX_B) | \
1850 BIT(POWER_DOMAIN_AUX_C) | \
1851 BIT(POWER_DOMAIN_GMBUS) | \
1852 BIT(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001853
1854#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001855 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1856 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001857 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001858 BIT(POWER_DOMAIN_AUX_B) | \
1859 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001860 BIT(POWER_DOMAIN_INIT))
1861
1862#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001863 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001864 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001865 BIT(POWER_DOMAIN_INIT))
1866
1867#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001868 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001869 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001870 BIT(POWER_DOMAIN_INIT))
1871
1872#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001873 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001874 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001875 BIT(POWER_DOMAIN_INIT))
1876
1877#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001878 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001879 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001880 BIT(POWER_DOMAIN_INIT))
1881
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001882#define CHV_DISPLAY_POWER_DOMAINS ( \
1883 BIT(POWER_DOMAIN_PIPE_A) | \
1884 BIT(POWER_DOMAIN_PIPE_B) | \
1885 BIT(POWER_DOMAIN_PIPE_C) | \
1886 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1887 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1888 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1889 BIT(POWER_DOMAIN_TRANSCODER_A) | \
1890 BIT(POWER_DOMAIN_TRANSCODER_B) | \
1891 BIT(POWER_DOMAIN_TRANSCODER_C) | \
1892 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1893 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1894 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1895 BIT(POWER_DOMAIN_PORT_DSI) | \
1896 BIT(POWER_DOMAIN_VGA) | \
1897 BIT(POWER_DOMAIN_AUDIO) | \
1898 BIT(POWER_DOMAIN_AUX_B) | \
1899 BIT(POWER_DOMAIN_AUX_C) | \
1900 BIT(POWER_DOMAIN_AUX_D) | \
1901 BIT(POWER_DOMAIN_GMBUS) | \
1902 BIT(POWER_DOMAIN_INIT))
1903
Daniel Vetter9c065a72014-09-30 10:56:38 +02001904#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001905 BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1906 BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001907 BIT(POWER_DOMAIN_AUX_B) | \
1908 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001909 BIT(POWER_DOMAIN_INIT))
1910
1911#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Patrik Jakobsson6331a702015-11-09 16:48:21 +01001912 BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001913 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001914 BIT(POWER_DOMAIN_INIT))
1915
Daniel Vetter9c065a72014-09-30 10:56:38 +02001916static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1917 .sync_hw = i9xx_always_on_power_well_noop,
1918 .enable = i9xx_always_on_power_well_noop,
1919 .disable = i9xx_always_on_power_well_noop,
1920 .is_enabled = i9xx_always_on_power_well_enabled,
1921};
1922
1923static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1924 .sync_hw = chv_pipe_power_well_sync_hw,
1925 .enable = chv_pipe_power_well_enable,
1926 .disable = chv_pipe_power_well_disable,
1927 .is_enabled = chv_pipe_power_well_enabled,
1928};
1929
1930static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1931 .sync_hw = vlv_power_well_sync_hw,
1932 .enable = chv_dpio_cmn_power_well_enable,
1933 .disable = chv_dpio_cmn_power_well_disable,
1934 .is_enabled = vlv_power_well_enabled,
1935};
1936
1937static struct i915_power_well i9xx_always_on_power_well[] = {
1938 {
1939 .name = "always-on",
1940 .always_on = 1,
1941 .domains = POWER_DOMAIN_MASK,
1942 .ops = &i9xx_always_on_power_well_ops,
1943 },
1944};
1945
1946static const struct i915_power_well_ops hsw_power_well_ops = {
1947 .sync_hw = hsw_power_well_sync_hw,
1948 .enable = hsw_power_well_enable,
1949 .disable = hsw_power_well_disable,
1950 .is_enabled = hsw_power_well_enabled,
1951};
1952
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001953static const struct i915_power_well_ops skl_power_well_ops = {
1954 .sync_hw = skl_power_well_sync_hw,
1955 .enable = skl_power_well_enable,
1956 .disable = skl_power_well_disable,
1957 .is_enabled = skl_power_well_enabled,
1958};
1959
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001960static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1961 .sync_hw = gen9_dc_off_power_well_sync_hw,
1962 .enable = gen9_dc_off_power_well_enable,
1963 .disable = gen9_dc_off_power_well_disable,
1964 .is_enabled = gen9_dc_off_power_well_enabled,
1965};
1966
Imre Deak9c8d0b82016-06-13 16:44:34 +03001967static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
1968 .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
1969 .enable = bxt_dpio_cmn_power_well_enable,
1970 .disable = bxt_dpio_cmn_power_well_disable,
1971 .is_enabled = bxt_dpio_cmn_power_well_enabled,
1972};
1973
Daniel Vetter9c065a72014-09-30 10:56:38 +02001974static struct i915_power_well hsw_power_wells[] = {
1975 {
1976 .name = "always-on",
1977 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001978 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001979 .ops = &i9xx_always_on_power_well_ops,
1980 },
1981 {
1982 .name = "display",
1983 .domains = HSW_DISPLAY_POWER_DOMAINS,
1984 .ops = &hsw_power_well_ops,
1985 },
1986};
1987
1988static struct i915_power_well bdw_power_wells[] = {
1989 {
1990 .name = "always-on",
1991 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03001992 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001993 .ops = &i9xx_always_on_power_well_ops,
1994 },
1995 {
1996 .name = "display",
1997 .domains = BDW_DISPLAY_POWER_DOMAINS,
1998 .ops = &hsw_power_well_ops,
1999 },
2000};
2001
2002static const struct i915_power_well_ops vlv_display_power_well_ops = {
2003 .sync_hw = vlv_power_well_sync_hw,
2004 .enable = vlv_display_power_well_enable,
2005 .disable = vlv_display_power_well_disable,
2006 .is_enabled = vlv_power_well_enabled,
2007};
2008
2009static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
2010 .sync_hw = vlv_power_well_sync_hw,
2011 .enable = vlv_dpio_cmn_power_well_enable,
2012 .disable = vlv_dpio_cmn_power_well_disable,
2013 .is_enabled = vlv_power_well_enabled,
2014};
2015
2016static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
2017 .sync_hw = vlv_power_well_sync_hw,
2018 .enable = vlv_power_well_enable,
2019 .disable = vlv_power_well_disable,
2020 .is_enabled = vlv_power_well_enabled,
2021};
2022
2023static struct i915_power_well vlv_power_wells[] = {
2024 {
2025 .name = "always-on",
2026 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002027 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002028 .ops = &i9xx_always_on_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002029 .id = PUNIT_POWER_WELL_ALWAYS_ON,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002030 },
2031 {
2032 .name = "display",
2033 .domains = VLV_DISPLAY_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002034 .id = PUNIT_POWER_WELL_DISP2D,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002035 .ops = &vlv_display_power_well_ops,
2036 },
2037 {
2038 .name = "dpio-tx-b-01",
2039 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2040 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2041 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2042 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2043 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002044 .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002045 },
2046 {
2047 .name = "dpio-tx-b-23",
2048 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2049 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2050 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2051 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2052 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002053 .id = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002054 },
2055 {
2056 .name = "dpio-tx-c-01",
2057 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2058 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2059 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2060 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2061 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002062 .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002063 },
2064 {
2065 .name = "dpio-tx-c-23",
2066 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2067 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2068 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2069 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2070 .ops = &vlv_dpio_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002071 .id = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002072 },
2073 {
2074 .name = "dpio-common",
2075 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002076 .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002077 .ops = &vlv_dpio_cmn_power_well_ops,
2078 },
2079};
2080
2081static struct i915_power_well chv_power_wells[] = {
2082 {
2083 .name = "always-on",
2084 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002085 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002086 .ops = &i9xx_always_on_power_well_ops,
2087 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002088 {
2089 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002090 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03002091 * Pipe A power well is the new disp2d well. Pipe B and C
2092 * power wells don't actually exist. Pipe A power well is
2093 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002094 */
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03002095 .domains = CHV_DISPLAY_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002096 .id = PIPE_A,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002097 .ops = &chv_pipe_power_well_ops,
2098 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002099 {
2100 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002101 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002102 .id = PUNIT_POWER_WELL_DPIO_CMN_BC,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002103 .ops = &chv_dpio_cmn_power_well_ops,
2104 },
2105 {
2106 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002107 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002108 .id = PUNIT_POWER_WELL_DPIO_CMN_D,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002109 .ops = &chv_dpio_cmn_power_well_ops,
2110 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002111};
2112
Suketu Shah5aefb232015-04-16 14:22:10 +05302113bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
2114 int power_well_id)
2115{
2116 struct i915_power_well *power_well;
2117 bool ret;
2118
2119 power_well = lookup_power_well(dev_priv, power_well_id);
2120 ret = power_well->ops->is_enabled(dev_priv, power_well);
2121
2122 return ret;
2123}
2124
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002125static struct i915_power_well skl_power_wells[] = {
2126 {
2127 .name = "always-on",
2128 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002129 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002130 .ops = &i9xx_always_on_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002131 .id = SKL_DISP_PW_ALWAYS_ON,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002132 },
2133 {
2134 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02002135 /* Handled by the DMC firmware */
2136 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002137 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002138 .id = SKL_DISP_PW_1,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002139 },
2140 {
2141 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02002142 /* Handled by the DMC firmware */
2143 .domains = 0,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002144 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002145 .id = SKL_DISP_PW_MISC_IO,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002146 },
2147 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002148 .name = "DC off",
2149 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
2150 .ops = &gen9_dc_off_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002151 .id = SKL_DISP_PW_DC_OFF,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002152 },
2153 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002154 .name = "power well 2",
2155 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2156 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002157 .id = SKL_DISP_PW_2,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002158 },
2159 {
2160 .name = "DDI A/E power well",
2161 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
2162 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002163 .id = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002164 },
2165 {
2166 .name = "DDI B power well",
2167 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
2168 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002169 .id = SKL_DISP_PW_DDI_B,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002170 },
2171 {
2172 .name = "DDI C power well",
2173 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
2174 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002175 .id = SKL_DISP_PW_DDI_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002176 },
2177 {
2178 .name = "DDI D power well",
2179 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
2180 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002181 .id = SKL_DISP_PW_DDI_D,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002182 },
2183};
2184
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302185static struct i915_power_well bxt_power_wells[] = {
2186 {
2187 .name = "always-on",
2188 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002189 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302190 .ops = &i9xx_always_on_power_well_ops,
2191 },
2192 {
2193 .name = "power well 1",
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002194 .domains = 0,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302195 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002196 .id = SKL_DISP_PW_1,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302197 },
2198 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002199 .name = "DC off",
2200 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
2201 .ops = &gen9_dc_off_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002202 .id = SKL_DISP_PW_DC_OFF,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002203 },
2204 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302205 .name = "power well 2",
2206 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2207 .ops = &skl_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002208 .id = SKL_DISP_PW_2,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002209 },
Imre Deak9c8d0b82016-06-13 16:44:34 +03002210 {
2211 .name = "dpio-common-a",
2212 .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
2213 .ops = &bxt_dpio_cmn_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002214 .id = BXT_DPIO_CMN_A,
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03002215 .data = DPIO_PHY1,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002216 },
2217 {
2218 .name = "dpio-common-bc",
2219 .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
2220 .ops = &bxt_dpio_cmn_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002221 .id = BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03002222 .data = DPIO_PHY0,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002223 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302224};
2225
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002226static struct i915_power_well glk_power_wells[] = {
2227 {
2228 .name = "always-on",
2229 .always_on = 1,
2230 .domains = POWER_DOMAIN_MASK,
2231 .ops = &i9xx_always_on_power_well_ops,
2232 },
2233 {
2234 .name = "power well 1",
2235 /* Handled by the DMC firmware */
2236 .domains = 0,
2237 .ops = &skl_power_well_ops,
2238 .id = SKL_DISP_PW_1,
2239 },
2240 {
2241 .name = "DC off",
2242 .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
2243 .ops = &gen9_dc_off_power_well_ops,
2244 .id = SKL_DISP_PW_DC_OFF,
2245 },
2246 {
2247 .name = "power well 2",
2248 .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
2249 .ops = &skl_power_well_ops,
2250 .id = SKL_DISP_PW_2,
2251 },
2252 {
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02002253 .name = "dpio-common-a",
2254 .domains = GLK_DPIO_CMN_A_POWER_DOMAINS,
2255 .ops = &bxt_dpio_cmn_power_well_ops,
2256 .id = BXT_DPIO_CMN_A,
2257 .data = DPIO_PHY1,
2258 },
2259 {
2260 .name = "dpio-common-b",
2261 .domains = GLK_DPIO_CMN_B_POWER_DOMAINS,
2262 .ops = &bxt_dpio_cmn_power_well_ops,
2263 .id = BXT_DPIO_CMN_BC,
2264 .data = DPIO_PHY0,
2265 },
2266 {
2267 .name = "dpio-common-c",
2268 .domains = GLK_DPIO_CMN_C_POWER_DOMAINS,
2269 .ops = &bxt_dpio_cmn_power_well_ops,
2270 .id = GLK_DPIO_CMN_C,
2271 .data = DPIO_PHY2,
2272 },
2273 {
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002274 .name = "AUX A",
2275 .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
2276 .ops = &skl_power_well_ops,
2277 .id = GLK_DISP_PW_AUX_A,
2278 },
2279 {
2280 .name = "AUX B",
2281 .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
2282 .ops = &skl_power_well_ops,
2283 .id = GLK_DISP_PW_AUX_B,
2284 },
2285 {
2286 .name = "AUX C",
2287 .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
2288 .ops = &skl_power_well_ops,
2289 .id = GLK_DISP_PW_AUX_C,
2290 },
2291 {
2292 .name = "DDI A power well",
2293 .domains = GLK_DISPLAY_DDI_A_POWER_DOMAINS,
2294 .ops = &skl_power_well_ops,
2295 .id = GLK_DISP_PW_DDI_A,
2296 },
2297 {
2298 .name = "DDI B power well",
2299 .domains = GLK_DISPLAY_DDI_B_POWER_DOMAINS,
2300 .ops = &skl_power_well_ops,
2301 .id = SKL_DISP_PW_DDI_B,
2302 },
2303 {
2304 .name = "DDI C power well",
2305 .domains = GLK_DISPLAY_DDI_C_POWER_DOMAINS,
2306 .ops = &skl_power_well_ops,
2307 .id = SKL_DISP_PW_DDI_C,
2308 },
2309};
2310
Imre Deak1b0e3a02015-11-05 23:04:11 +02002311static int
2312sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
2313 int disable_power_well)
2314{
2315 if (disable_power_well >= 0)
2316 return !!disable_power_well;
2317
Imre Deak1b0e3a02015-11-05 23:04:11 +02002318 return 1;
2319}
2320
Imre Deaka37baf32016-02-29 22:49:03 +02002321static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
2322 int enable_dc)
2323{
2324 uint32_t mask;
2325 int requested_dc;
2326 int max_dc;
2327
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002328 if (IS_GEN9_BC(dev_priv)) {
Imre Deaka37baf32016-02-29 22:49:03 +02002329 max_dc = 2;
2330 mask = 0;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002331 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deaka37baf32016-02-29 22:49:03 +02002332 max_dc = 1;
2333 /*
2334 * DC9 has a separate HW flow from the rest of the DC states,
2335 * not depending on the DMC firmware. It's needed by system
2336 * suspend/resume, so allow it unconditionally.
2337 */
2338 mask = DC_STATE_EN_DC9;
2339 } else {
2340 max_dc = 0;
2341 mask = 0;
2342 }
2343
Imre Deak66e2c4c2016-02-29 22:49:04 +02002344 if (!i915.disable_power_well)
2345 max_dc = 0;
2346
Imre Deaka37baf32016-02-29 22:49:03 +02002347 if (enable_dc >= 0 && enable_dc <= max_dc) {
2348 requested_dc = enable_dc;
2349 } else if (enable_dc == -1) {
2350 requested_dc = max_dc;
2351 } else if (enable_dc > max_dc && enable_dc <= 2) {
2352 DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
2353 enable_dc, max_dc);
2354 requested_dc = max_dc;
2355 } else {
2356 DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
2357 requested_dc = max_dc;
2358 }
2359
2360 if (requested_dc > 1)
2361 mask |= DC_STATE_EN_UPTO_DC6;
2362 if (requested_dc > 0)
2363 mask |= DC_STATE_EN_UPTO_DC5;
2364
2365 DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
2366
2367 return mask;
2368}
2369
Daniel Vetter9c065a72014-09-30 10:56:38 +02002370#define set_power_wells(power_domains, __power_wells) ({ \
2371 (power_domains)->power_wells = (__power_wells); \
2372 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
2373})
2374
Daniel Vettere4e76842014-09-30 10:56:42 +02002375/**
2376 * intel_power_domains_init - initializes the power domain structures
2377 * @dev_priv: i915 device instance
2378 *
2379 * Initializes the power domain structures for @dev_priv depending upon the
2380 * supported platform.
2381 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002382int intel_power_domains_init(struct drm_i915_private *dev_priv)
2383{
2384 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2385
Imre Deak1b0e3a02015-11-05 23:04:11 +02002386 i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
2387 i915.disable_power_well);
Imre Deaka37baf32016-02-29 22:49:03 +02002388 dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
2389 i915.enable_dc);
Imre Deak1b0e3a02015-11-05 23:04:11 +02002390
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01002391 BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
2392
Daniel Vetter9c065a72014-09-30 10:56:38 +02002393 mutex_init(&power_domains->lock);
2394
2395 /*
2396 * The enabling order will be from lower to higher indexed wells,
2397 * the disabling order is reversed.
2398 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002399 if (IS_HASWELL(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002400 set_power_wells(power_domains, hsw_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002401 } else if (IS_BROADWELL(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002402 set_power_wells(power_domains, bdw_power_wells);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002403 } else if (IS_GEN9_BC(dev_priv)) {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002404 set_power_wells(power_domains, skl_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002405 } else if (IS_BROXTON(dev_priv)) {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302406 set_power_wells(power_domains, bxt_power_wells);
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002407 } else if (IS_GEMINILAKE(dev_priv)) {
2408 set_power_wells(power_domains, glk_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002409 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002410 set_power_wells(power_domains, chv_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002411 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002412 set_power_wells(power_domains, vlv_power_wells);
2413 } else {
2414 set_power_wells(power_domains, i9xx_always_on_power_well);
2415 }
2416
2417 return 0;
2418}
2419
Daniel Vettere4e76842014-09-30 10:56:42 +02002420/**
2421 * intel_power_domains_fini - finalizes the power domain structures
2422 * @dev_priv: i915 device instance
2423 *
2424 * Finalizes the power domain structures for @dev_priv depending upon the
2425 * supported platform. This function also disables runtime pm and ensures that
2426 * the device stays powered up so that the driver can be reloaded.
2427 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002428void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002429{
David Weinehallc49d13e2016-08-22 13:32:42 +03002430 struct device *kdev = &dev_priv->drm.pdev->dev;
Imre Deak25b181b2015-12-17 13:44:56 +02002431
Imre Deakaabee1b2015-12-15 20:10:29 +02002432 /*
2433 * The i915.ko module is still not prepared to be loaded when
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002434 * the power well is not enabled, so just enable it in case
Imre Deakaabee1b2015-12-15 20:10:29 +02002435 * we're going to unload/reload.
2436 * The following also reacquires the RPM reference the core passed
2437 * to the driver during loading, which is dropped in
2438 * intel_runtime_pm_enable(). We have to hand back the control of the
2439 * device to the core with this reference held.
2440 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002441 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002442
2443 /* Remove the refcount we took to keep power well support disabled. */
2444 if (!i915.disable_power_well)
2445 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak25b181b2015-12-17 13:44:56 +02002446
2447 /*
2448 * Remove the refcount we took in intel_runtime_pm_enable() in case
2449 * the platform doesn't support runtime PM.
2450 */
2451 if (!HAS_RUNTIME_PM(dev_priv))
David Weinehallc49d13e2016-08-22 13:32:42 +03002452 pm_runtime_put(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002453}
2454
Imre Deak30eade12015-11-04 19:24:13 +02002455static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002456{
2457 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2458 struct i915_power_well *power_well;
2459 int i;
2460
2461 mutex_lock(&power_domains->lock);
2462 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
2463 power_well->ops->sync_hw(dev_priv, power_well);
2464 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
2465 power_well);
2466 }
2467 mutex_unlock(&power_domains->lock);
2468}
2469
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002470static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
2471{
2472 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
2473 POSTING_READ(DBUF_CTL);
2474
2475 udelay(10);
2476
2477 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
2478 DRM_ERROR("DBuf power enable timeout\n");
2479}
2480
2481static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
2482{
2483 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
2484 POSTING_READ(DBUF_CTL);
2485
2486 udelay(10);
2487
2488 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
2489 DRM_ERROR("DBuf power disable timeout!\n");
2490}
2491
Imre Deak73dfc222015-11-17 17:33:53 +02002492static void skl_display_core_init(struct drm_i915_private *dev_priv,
Imre Deak443a93a2016-04-04 15:42:57 +03002493 bool resume)
Imre Deak73dfc222015-11-17 17:33:53 +02002494{
2495 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03002496 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02002497 uint32_t val;
2498
Imre Deakd26fa1d2015-11-04 19:24:17 +02002499 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2500
Imre Deak73dfc222015-11-17 17:33:53 +02002501 /* enable PCH reset handshake */
2502 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2503 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
2504
2505 /* enable PG1 and Misc I/O */
2506 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03002507
2508 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2509 intel_power_well_enable(dev_priv, well);
2510
2511 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
2512 intel_power_well_enable(dev_priv, well);
2513
Imre Deak73dfc222015-11-17 17:33:53 +02002514 mutex_unlock(&power_domains->lock);
2515
Imre Deak73dfc222015-11-17 17:33:53 +02002516 skl_init_cdclk(dev_priv);
2517
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002518 gen9_dbuf_enable(dev_priv);
2519
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03002520 if (resume && dev_priv->csr.dmc_payload)
Imre Deak2abc5252016-03-04 21:57:41 +02002521 intel_csr_load_program(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002522}
2523
2524static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
2525{
2526 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03002527 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02002528
Imre Deakd26fa1d2015-11-04 19:24:17 +02002529 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2530
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002531 gen9_dbuf_disable(dev_priv);
2532
Imre Deak73dfc222015-11-17 17:33:53 +02002533 skl_uninit_cdclk(dev_priv);
2534
2535 /* The spec doesn't call for removing the reset handshake flag */
2536 /* disable PG1 and Misc I/O */
Imre Deak443a93a2016-04-04 15:42:57 +03002537
Imre Deak73dfc222015-11-17 17:33:53 +02002538 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03002539
2540 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
2541 intel_power_well_disable(dev_priv, well);
2542
2543 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2544 intel_power_well_disable(dev_priv, well);
2545
Imre Deak73dfc222015-11-17 17:33:53 +02002546 mutex_unlock(&power_domains->lock);
2547}
2548
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002549void bxt_display_core_init(struct drm_i915_private *dev_priv,
2550 bool resume)
2551{
2552 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2553 struct i915_power_well *well;
2554 uint32_t val;
2555
2556 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2557
2558 /*
2559 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
2560 * or else the reset will hang because there is no PCH to respond.
2561 * Move the handshake programming to initialization sequence.
2562 * Previously was left up to BIOS.
2563 */
2564 val = I915_READ(HSW_NDE_RSTWRN_OPT);
2565 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
2566 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
2567
2568 /* Enable PG1 */
2569 mutex_lock(&power_domains->lock);
2570
2571 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2572 intel_power_well_enable(dev_priv, well);
2573
2574 mutex_unlock(&power_domains->lock);
2575
Imre Deak324513c2016-06-13 16:44:36 +03002576 bxt_init_cdclk(dev_priv);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002577
2578 gen9_dbuf_enable(dev_priv);
2579
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002580 if (resume && dev_priv->csr.dmc_payload)
2581 intel_csr_load_program(dev_priv);
2582}
2583
2584void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
2585{
2586 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2587 struct i915_power_well *well;
2588
2589 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
2590
Ville Syrjälä70c2c182016-05-13 23:41:30 +03002591 gen9_dbuf_disable(dev_priv);
2592
Imre Deak324513c2016-06-13 16:44:36 +03002593 bxt_uninit_cdclk(dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002594
2595 /* The spec doesn't call for removing the reset handshake flag */
2596
2597 /* Disable PG1 */
2598 mutex_lock(&power_domains->lock);
2599
2600 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
2601 intel_power_well_disable(dev_priv, well);
2602
2603 mutex_unlock(&power_domains->lock);
2604}
2605
Ville Syrjälä70722462015-04-10 18:21:28 +03002606static void chv_phy_control_init(struct drm_i915_private *dev_priv)
2607{
2608 struct i915_power_well *cmn_bc =
2609 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2610 struct i915_power_well *cmn_d =
2611 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
2612
2613 /*
2614 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
2615 * workaround never ever read DISPLAY_PHY_CONTROL, and
2616 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002617 * power well state and lane status to reconstruct the
2618 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03002619 */
2620 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03002621 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
2622 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002623 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
2624 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
2625 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
2626
2627 /*
2628 * If all lanes are disabled we leave the override disabled
2629 * with all power down bits cleared to match the state we
2630 * would use after disabling the port. Otherwise enable the
2631 * override and set the lane powerdown bits accding to the
2632 * current lane status.
2633 */
2634 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
2635 uint32_t status = I915_READ(DPLL(PIPE_A));
2636 unsigned int mask;
2637
2638 mask = status & DPLL_PORTB_READY_MASK;
2639 if (mask == 0xf)
2640 mask = 0x0;
2641 else
2642 dev_priv->chv_phy_control |=
2643 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
2644
2645 dev_priv->chv_phy_control |=
2646 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
2647
2648 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
2649 if (mask == 0xf)
2650 mask = 0x0;
2651 else
2652 dev_priv->chv_phy_control |=
2653 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
2654
2655 dev_priv->chv_phy_control |=
2656 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
2657
Ville Syrjälä70722462015-04-10 18:21:28 +03002658 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002659
2660 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
2661 } else {
2662 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002663 }
2664
2665 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
2666 uint32_t status = I915_READ(DPIO_PHY_STATUS);
2667 unsigned int mask;
2668
2669 mask = status & DPLL_PORTD_READY_MASK;
2670
2671 if (mask == 0xf)
2672 mask = 0x0;
2673 else
2674 dev_priv->chv_phy_control |=
2675 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
2676
2677 dev_priv->chv_phy_control |=
2678 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
2679
Ville Syrjälä70722462015-04-10 18:21:28 +03002680 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002681
2682 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
2683 } else {
2684 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002685 }
2686
2687 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
2688
2689 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
2690 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03002691}
2692
Daniel Vetter9c065a72014-09-30 10:56:38 +02002693static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
2694{
2695 struct i915_power_well *cmn =
2696 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
2697 struct i915_power_well *disp2d =
2698 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
2699
Daniel Vetter9c065a72014-09-30 10:56:38 +02002700 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03002701 if (cmn->ops->is_enabled(dev_priv, cmn) &&
2702 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02002703 I915_READ(DPIO_CTL) & DPIO_CMNRST)
2704 return;
2705
2706 DRM_DEBUG_KMS("toggling display PHY side reset\n");
2707
2708 /* cmnlane needs DPLL registers */
2709 disp2d->ops->enable(dev_priv, disp2d);
2710
2711 /*
2712 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
2713 * Need to assert and de-assert PHY SB reset by gating the
2714 * common lane power, then un-gating it.
2715 * Simply ungating isn't enough to reset the PHY enough to get
2716 * ports and lanes running.
2717 */
2718 cmn->ops->disable(dev_priv, cmn);
2719}
2720
Daniel Vettere4e76842014-09-30 10:56:42 +02002721/**
2722 * intel_power_domains_init_hw - initialize hardware power domain state
2723 * @dev_priv: i915 device instance
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002724 * @resume: Called from resume code paths or not
Daniel Vettere4e76842014-09-30 10:56:42 +02002725 *
2726 * This function initializes the hardware power domain state and enables all
2727 * power domains using intel_display_set_init_power().
2728 */
Imre Deak73dfc222015-11-17 17:33:53 +02002729void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002730{
Daniel Vetter9c065a72014-09-30 10:56:38 +02002731 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2732
2733 power_domains->initializing = true;
2734
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002735 if (IS_GEN9_BC(dev_priv)) {
Imre Deak73dfc222015-11-17 17:33:53 +02002736 skl_display_core_init(dev_priv, resume);
Ander Conselvan de Oliveirab817c442016-12-02 10:23:56 +02002737 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002738 bxt_display_core_init(dev_priv, resume);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002739 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03002740 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03002741 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03002742 mutex_unlock(&power_domains->lock);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01002743 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002744 mutex_lock(&power_domains->lock);
2745 vlv_cmnlane_wa(dev_priv);
2746 mutex_unlock(&power_domains->lock);
2747 }
2748
2749 /* For now, we need the power well to be always enabled. */
2750 intel_display_set_init_power(dev_priv, true);
Imre Deakd314cd42015-11-17 17:44:23 +02002751 /* Disable power support if the user asked so. */
2752 if (!i915.disable_power_well)
2753 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02002754 intel_power_domains_sync_hw(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002755 power_domains->initializing = false;
2756}
2757
Daniel Vettere4e76842014-09-30 10:56:42 +02002758/**
Imre Deak73dfc222015-11-17 17:33:53 +02002759 * intel_power_domains_suspend - suspend power domain state
2760 * @dev_priv: i915 device instance
2761 *
2762 * This function prepares the hardware power domain state before entering
2763 * system suspend. It must be paired with intel_power_domains_init_hw().
2764 */
2765void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
2766{
Imre Deakd314cd42015-11-17 17:44:23 +02002767 /*
2768 * Even if power well support was disabled we still want to disable
2769 * power wells while we are system suspended.
2770 */
2771 if (!i915.disable_power_well)
2772 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2622d792016-02-29 22:49:02 +02002773
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002774 if (IS_GEN9_BC(dev_priv))
Imre Deak2622d792016-02-29 22:49:02 +02002775 skl_display_core_uninit(dev_priv);
Ander Conselvan de Oliveirab817c442016-12-02 10:23:56 +02002776 else if (IS_GEN9_LP(dev_priv))
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002777 bxt_display_core_uninit(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02002778}
2779
2780/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002781 * intel_runtime_pm_get - grab a runtime pm reference
2782 * @dev_priv: i915 device instance
2783 *
2784 * This function grabs a device-level runtime pm reference (mostly used for GEM
2785 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2786 *
2787 * Any runtime pm reference obtained by this function must have a symmetric
2788 * call to intel_runtime_pm_put() to release the reference again.
2789 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002790void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2791{
David Weinehall52a05c32016-08-22 13:32:44 +03002792 struct pci_dev *pdev = dev_priv->drm.pdev;
2793 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002794
David Weinehallc49d13e2016-08-22 13:32:42 +03002795 pm_runtime_get_sync(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02002796
2797 atomic_inc(&dev_priv->pm.wakeref_count);
Imre Deakc9b88462015-12-15 20:10:34 +02002798 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002799}
2800
Daniel Vettere4e76842014-09-30 10:56:42 +02002801/**
Imre Deak09731282016-02-17 14:17:42 +02002802 * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
2803 * @dev_priv: i915 device instance
2804 *
2805 * This function grabs a device-level runtime pm reference if the device is
2806 * already in use and ensures that it is powered up.
2807 *
2808 * Any runtime pm reference obtained by this function must have a symmetric
2809 * call to intel_runtime_pm_put() to release the reference again.
2810 */
2811bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
2812{
David Weinehall52a05c32016-08-22 13:32:44 +03002813 struct pci_dev *pdev = dev_priv->drm.pdev;
2814 struct device *kdev = &pdev->dev;
Imre Deak09731282016-02-17 14:17:42 +02002815
Chris Wilson135dc792016-02-25 21:10:28 +00002816 if (IS_ENABLED(CONFIG_PM)) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002817 int ret = pm_runtime_get_if_in_use(kdev);
Imre Deak09731282016-02-17 14:17:42 +02002818
Chris Wilson135dc792016-02-25 21:10:28 +00002819 /*
2820 * In cases runtime PM is disabled by the RPM core and we get
2821 * an -EINVAL return value we are not supposed to call this
2822 * function, since the power state is undefined. This applies
2823 * atm to the late/early system suspend/resume handlers.
2824 */
2825 WARN_ON_ONCE(ret < 0);
2826 if (ret <= 0)
2827 return false;
2828 }
Imre Deak09731282016-02-17 14:17:42 +02002829
2830 atomic_inc(&dev_priv->pm.wakeref_count);
2831 assert_rpm_wakelock_held(dev_priv);
2832
2833 return true;
2834}
2835
2836/**
Daniel Vettere4e76842014-09-30 10:56:42 +02002837 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2838 * @dev_priv: i915 device instance
2839 *
2840 * This function grabs a device-level runtime pm reference (mostly used for GEM
2841 * code to ensure the GTT or GT is on).
2842 *
2843 * It will _not_ power up the device but instead only check that it's powered
2844 * on. Therefore it is only valid to call this functions from contexts where
2845 * the device is known to be powered up and where trying to power it up would
2846 * result in hilarity and deadlocks. That pretty much means only the system
2847 * suspend/resume code where this is used to grab runtime pm references for
2848 * delayed setup down in work items.
2849 *
2850 * Any runtime pm reference obtained by this function must have a symmetric
2851 * call to intel_runtime_pm_put() to release the reference again.
2852 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002853void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2854{
David Weinehall52a05c32016-08-22 13:32:44 +03002855 struct pci_dev *pdev = dev_priv->drm.pdev;
2856 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002857
Imre Deakc9b88462015-12-15 20:10:34 +02002858 assert_rpm_wakelock_held(dev_priv);
David Weinehallc49d13e2016-08-22 13:32:42 +03002859 pm_runtime_get_noresume(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02002860
2861 atomic_inc(&dev_priv->pm.wakeref_count);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002862}
2863
Daniel Vettere4e76842014-09-30 10:56:42 +02002864/**
2865 * intel_runtime_pm_put - release a runtime pm reference
2866 * @dev_priv: i915 device instance
2867 *
2868 * This function drops the device-level runtime pm reference obtained by
2869 * intel_runtime_pm_get() and might power down the corresponding
2870 * hardware block right away if this is the last reference.
2871 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002872void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2873{
David Weinehall52a05c32016-08-22 13:32:44 +03002874 struct pci_dev *pdev = dev_priv->drm.pdev;
2875 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002876
Imre Deak542db3c2015-12-15 20:10:36 +02002877 assert_rpm_wakelock_held(dev_priv);
Chris Wilson2eedfc72016-10-24 13:42:17 +01002878 atomic_dec(&dev_priv->pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02002879
David Weinehallc49d13e2016-08-22 13:32:42 +03002880 pm_runtime_mark_last_busy(kdev);
2881 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002882}
2883
Daniel Vettere4e76842014-09-30 10:56:42 +02002884/**
2885 * intel_runtime_pm_enable - enable runtime pm
2886 * @dev_priv: i915 device instance
2887 *
2888 * This function enables runtime pm at the end of the driver load sequence.
2889 *
2890 * Note that this function does currently not enable runtime pm for the
2891 * subordinate display power domains. That is only done on the first modeset
2892 * using intel_display_set_init_power().
2893 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002894void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002895{
David Weinehall52a05c32016-08-22 13:32:44 +03002896 struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall52a05c32016-08-22 13:32:44 +03002897 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02002898
David Weinehallc49d13e2016-08-22 13:32:42 +03002899 pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
2900 pm_runtime_mark_last_busy(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002901
Imre Deak25b181b2015-12-17 13:44:56 +02002902 /*
2903 * Take a permanent reference to disable the RPM functionality and drop
2904 * it only when unloading the driver. Use the low level get/put helpers,
2905 * so the driver's own RPM reference tracking asserts also work on
2906 * platforms without RPM support.
2907 */
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002908 if (!HAS_RUNTIME_PM(dev_priv)) {
David Weinehallc49d13e2016-08-22 13:32:42 +03002909 pm_runtime_dont_use_autosuspend(kdev);
2910 pm_runtime_get_sync(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002911 } else {
David Weinehallc49d13e2016-08-22 13:32:42 +03002912 pm_runtime_use_autosuspend(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02002913 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02002914
Imre Deakaabee1b2015-12-15 20:10:29 +02002915 /*
2916 * The core calls the driver load handler with an RPM reference held.
2917 * We drop that here and will reacquire it during unloading in
2918 * intel_power_domains_fini().
2919 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002920 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02002921}