blob: 9276c73f1d811abb83b10b1f7017563b4c1ecdb3 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100612 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilson43394c72016-08-18 17:16:47 +0100618 if (!i915_gem_object_has_struct_page(obj))
619 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Chris Wilson97649512016-08-18 17:16:50 +0100625 ret = i915_gem_object_get_pages(obj);
626 if (ret)
627 return ret;
628
629 i915_gem_object_pin_pages(obj);
630
Chris Wilsona314d5c2016-08-18 17:16:48 +0100631 i915_gem_object_flush_gtt_write_domain(obj);
632
Chris Wilson43394c72016-08-18 17:16:47 +0100633 /* If we're not in the cpu read domain, set ourself into the gtt
634 * read domain and manually flush cachelines (if required). This
635 * optimizes for the case when the gpu will dirty the data
636 * anyway again before the next pread happens.
637 */
638 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800639 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
640 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800641
Chris Wilson43394c72016-08-18 17:16:47 +0100642 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
643 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100644 if (ret)
645 goto err_unpin;
646
Chris Wilson43394c72016-08-18 17:16:47 +0100647 *needs_clflush = 0;
648 }
649
Chris Wilson97649512016-08-18 17:16:50 +0100650 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100651 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100652
653err_unpin:
654 i915_gem_object_unpin_pages(obj);
655 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100656}
657
658int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
659 unsigned int *needs_clflush)
660{
661 int ret;
662
663 *needs_clflush = 0;
664 if (!i915_gem_object_has_struct_page(obj))
665 return -ENODEV;
666
667 ret = i915_gem_object_wait_rendering(obj, false);
668 if (ret)
669 return ret;
670
Chris Wilson97649512016-08-18 17:16:50 +0100671 ret = i915_gem_object_get_pages(obj);
672 if (ret)
673 return ret;
674
675 i915_gem_object_pin_pages(obj);
676
Chris Wilsona314d5c2016-08-18 17:16:48 +0100677 i915_gem_object_flush_gtt_write_domain(obj);
678
Chris Wilson43394c72016-08-18 17:16:47 +0100679 /* If we're not in the cpu write domain, set ourself into the
680 * gtt write domain and manually flush cachelines (as required).
681 * This optimizes for the case when the gpu will use the data
682 * right away and we therefore have to clflush anyway.
683 */
684 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
685 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
686
687 /* Same trick applies to invalidate partially written cachelines read
688 * before writing.
689 */
690 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
691 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
692 obj->cache_level);
693
Chris Wilson43394c72016-08-18 17:16:47 +0100694 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
695 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100696 if (ret)
697 goto err_unpin;
698
Chris Wilson43394c72016-08-18 17:16:47 +0100699 *needs_clflush = 0;
700 }
701
702 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
703 obj->cache_dirty = true;
704
705 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
706 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100707 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100708 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100709
710err_unpin:
711 i915_gem_object_unpin_pages(obj);
712 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800713}
714
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715/* Per-page copy function for the shmem pread fastpath.
716 * Flushes invalid cachelines before reading the target if
717 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700718static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200719shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
720 char __user *user_data,
721 bool page_do_bit17_swizzling, bool needs_clflush)
722{
723 char *vaddr;
724 int ret;
725
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200726 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 return -EINVAL;
728
729 vaddr = kmap_atomic(page);
730 if (needs_clflush)
731 drm_clflush_virt_range(vaddr + shmem_page_offset,
732 page_length);
733 ret = __copy_to_user_inatomic(user_data,
734 vaddr + shmem_page_offset,
735 page_length);
736 kunmap_atomic(vaddr);
737
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100738 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200739}
740
Daniel Vetter23c18c72012-03-25 19:47:42 +0200741static void
742shmem_clflush_swizzled_range(char *addr, unsigned long length,
743 bool swizzled)
744{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200745 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200746 unsigned long start = (unsigned long) addr;
747 unsigned long end = (unsigned long) addr + length;
748
749 /* For swizzling simply ensure that we always flush both
750 * channels. Lame, but simple and it works. Swizzled
751 * pwrite/pread is far from a hotpath - current userspace
752 * doesn't use it at all. */
753 start = round_down(start, 128);
754 end = round_up(end, 128);
755
756 drm_clflush_virt_range((void *)start, end - start);
757 } else {
758 drm_clflush_virt_range(addr, length);
759 }
760
761}
762
Daniel Vetterd174bd62012-03-25 19:47:40 +0200763/* Only difference to the fast-path function is that this can handle bit17
764 * and uses non-atomic copy and kmap functions. */
765static int
766shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
767 char __user *user_data,
768 bool page_do_bit17_swizzling, bool needs_clflush)
769{
770 char *vaddr;
771 int ret;
772
773 vaddr = kmap(page);
774 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200775 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
776 page_length,
777 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200778
779 if (page_do_bit17_swizzling)
780 ret = __copy_to_user_swizzled(user_data,
781 vaddr, shmem_page_offset,
782 page_length);
783 else
784 ret = __copy_to_user(user_data,
785 vaddr + shmem_page_offset,
786 page_length);
787 kunmap(page);
788
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100789 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200790}
791
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530792static inline unsigned long
793slow_user_access(struct io_mapping *mapping,
794 uint64_t page_base, int page_offset,
795 char __user *user_data,
796 unsigned long length, bool pwrite)
797{
798 void __iomem *ioaddr;
799 void *vaddr;
800 uint64_t unwritten;
801
802 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
803 /* We can use the cpu mem copy function because this is X86. */
804 vaddr = (void __force *)ioaddr + page_offset;
805 if (pwrite)
806 unwritten = __copy_from_user(vaddr, user_data, length);
807 else
808 unwritten = __copy_to_user(user_data, vaddr, length);
809
810 io_mapping_unmap(ioaddr);
811 return unwritten;
812}
813
814static int
815i915_gem_gtt_pread(struct drm_device *dev,
816 struct drm_i915_gem_object *obj, uint64_t size,
817 uint64_t data_offset, uint64_t data_ptr)
818{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100819 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530820 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100821 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530822 struct drm_mm_node node;
823 char __user *user_data;
824 uint64_t remain;
825 uint64_t offset;
826 int ret;
827
Chris Wilson058d88c2016-08-15 10:49:06 +0100828 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100829 if (!IS_ERR(vma)) {
830 node.start = i915_ggtt_offset(vma);
831 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100832 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100833 if (ret) {
834 i915_vma_unpin(vma);
835 vma = ERR_PTR(ret);
836 }
837 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100838 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530839 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
840 if (ret)
841 goto out;
842
843 ret = i915_gem_object_get_pages(obj);
844 if (ret) {
845 remove_mappable_node(&node);
846 goto out;
847 }
848
849 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530850 }
851
852 ret = i915_gem_object_set_to_gtt_domain(obj, false);
853 if (ret)
854 goto out_unpin;
855
856 user_data = u64_to_user_ptr(data_ptr);
857 remain = size;
858 offset = data_offset;
859
860 mutex_unlock(&dev->struct_mutex);
861 if (likely(!i915.prefault_disable)) {
862 ret = fault_in_multipages_writeable(user_data, remain);
863 if (ret) {
864 mutex_lock(&dev->struct_mutex);
865 goto out_unpin;
866 }
867 }
868
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * page_base = page offset within aperture
873 * page_offset = offset within page
874 * page_length = bytes to copy for this page
875 */
876 u32 page_base = node.start;
877 unsigned page_offset = offset_in_page(offset);
878 unsigned page_length = PAGE_SIZE - page_offset;
879 page_length = remain < page_length ? remain : page_length;
880 if (node.allocated) {
881 wmb();
882 ggtt->base.insert_page(&ggtt->base,
883 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
884 node.start,
885 I915_CACHE_NONE, 0);
886 wmb();
887 } else {
888 page_base += offset & PAGE_MASK;
889 }
890 /* This is a slow read/write as it tries to read from
891 * and write to user memory which may result into page
892 * faults, and so we cannot perform this under struct_mutex.
893 */
894 if (slow_user_access(ggtt->mappable, page_base,
895 page_offset, user_data,
896 page_length, false)) {
897 ret = -EFAULT;
898 break;
899 }
900
901 remain -= page_length;
902 user_data += page_length;
903 offset += page_length;
904 }
905
906 mutex_lock(&dev->struct_mutex);
907 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
908 /* The user has modified the object whilst we tried
909 * reading from it, and we now have no idea what domain
910 * the pages should be in. As we have just been touching
911 * them directly, flush everything back to the GTT
912 * domain.
913 */
914 ret = i915_gem_object_set_to_gtt_domain(obj, false);
915 }
916
917out_unpin:
918 if (node.allocated) {
919 wmb();
920 ggtt->base.clear_range(&ggtt->base,
921 node.start, node.size,
922 true);
923 i915_gem_object_unpin_pages(obj);
924 remove_mappable_node(&node);
925 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100926 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530927 }
928out:
929 return ret;
930}
931
Eric Anholteb014592009-03-10 11:44:52 -0700932static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200933i915_gem_shmem_pread(struct drm_device *dev,
934 struct drm_i915_gem_object *obj,
935 struct drm_i915_gem_pread *args,
936 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700937{
Daniel Vetter8461d222011-12-14 13:57:32 +0100938 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700939 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100940 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100941 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100942 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200943 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200944 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200945 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700946
Brad Volkin4c914c02014-02-18 10:15:45 -0800947 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100948 if (ret)
949 return ret;
950
Chris Wilson43394c72016-08-18 17:16:47 +0100951 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
952 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700953 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100954 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100955
Imre Deak67d5a502013-02-18 19:28:02 +0200956 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
957 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200958 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100959
960 if (remain <= 0)
961 break;
962
Eric Anholteb014592009-03-10 11:44:52 -0700963 /* Operation in this page
964 *
Eric Anholteb014592009-03-10 11:44:52 -0700965 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700966 * page_length = bytes to copy for this page
967 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100968 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700969 page_length = remain;
970 if ((shmem_page_offset + page_length) > PAGE_SIZE)
971 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700972
Daniel Vetter8461d222011-12-14 13:57:32 +0100973 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
974 (page_to_phys(page) & (1 << 17)) != 0;
975
Daniel Vetterd174bd62012-03-25 19:47:40 +0200976 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
977 user_data, page_do_bit17_swizzling,
978 needs_clflush);
979 if (ret == 0)
980 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700981
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200982 mutex_unlock(&dev->struct_mutex);
983
Jani Nikulad330a952014-01-21 11:24:25 +0200984 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200985 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200986 /* Userspace is tricking us, but we've already clobbered
987 * its pages with the prefault and promised to write the
988 * data up to the first fault. Hence ignore any errors
989 * and just continue. */
990 (void)ret;
991 prefaulted = 1;
992 }
993
Daniel Vetterd174bd62012-03-25 19:47:40 +0200994 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
995 user_data, page_do_bit17_swizzling,
996 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700997
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200998 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100999
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001001 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001002
Chris Wilson17793c92014-03-07 08:30:36 +00001003next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001004 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001005 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001006 offset += page_length;
1007 }
1008
Chris Wilson4f27b752010-10-14 15:26:45 +01001009out:
Chris Wilson43394c72016-08-18 17:16:47 +01001010 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001011
Eric Anholteb014592009-03-10 11:44:52 -07001012 return ret;
1013}
1014
Eric Anholt673a3942008-07-30 12:06:12 -07001015/**
1016 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001017 * @dev: drm device pointer
1018 * @data: ioctl data blob
1019 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001020 *
1021 * On error, the contents of *data are undefined.
1022 */
1023int
1024i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001025 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001026{
1027 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001028 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Chris Wilson51311d02010-11-17 09:10:42 +00001031 if (args->size == 0)
1032 return 0;
1033
1034 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001036 args->size))
1037 return -EFAULT;
1038
Chris Wilson03ac0642016-07-20 13:31:51 +01001039 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001040 if (!obj)
1041 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001042
Chris Wilson7dcd2492010-09-26 20:21:44 +01001043 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001044 if (args->offset > obj->base.size ||
1045 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001046 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001047 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001048 }
1049
Chris Wilsondb53a302011-02-03 11:57:46 +00001050 trace_i915_gem_object_pread(obj, args->offset, args->size);
1051
Chris Wilson258a5ed2016-08-05 10:14:16 +01001052 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1053 if (ret)
1054 goto err;
1055
1056 ret = i915_mutex_lock_interruptible(dev);
1057 if (ret)
1058 goto err;
1059
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001060 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001063 if (ret == -EFAULT || ret == -ENODEV) {
1064 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301065 ret = i915_gem_gtt_pread(dev, obj, args->size,
1066 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001067 intel_runtime_pm_put(to_i915(dev));
1068 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301069
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001070 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001071 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001072
1073 return ret;
1074
1075err:
1076 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001077 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001078}
1079
Keith Packard0839ccb2008-10-30 19:38:48 -07001080/* This is the fast write path which cannot handle
1081 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001082 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083
Keith Packard0839ccb2008-10-30 19:38:48 -07001084static inline int
1085fast_user_write(struct io_mapping *mapping,
1086 loff_t page_base, int page_offset,
1087 char __user *user_data,
1088 int length)
1089{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001090 void __iomem *vaddr_atomic;
1091 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001092 unsigned long unwritten;
1093
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001094 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001095 /* We can use the cpu mem copy function because this is X86. */
1096 vaddr = (void __force*)vaddr_atomic + page_offset;
1097 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001098 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001099 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001100 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001101}
1102
Eric Anholt3de09aa2009-03-09 09:42:23 -07001103/**
1104 * This is the fast pwrite path, where we copy the data directly from the
1105 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001106 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001107 * @obj: i915 gem object
1108 * @args: pwrite arguments structure
1109 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001110 */
Eric Anholt673a3942008-07-30 12:06:12 -07001111static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301112i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001113 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001114 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001115 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001116{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301117 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301118 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001119 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301120 struct drm_mm_node node;
1121 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001122 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301123 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301124 bool hit_slow_path = false;
1125
Chris Wilson3e510a82016-08-05 10:14:23 +01001126 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301127 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001128
Chris Wilson058d88c2016-08-15 10:49:06 +01001129 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001130 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001131 if (!IS_ERR(vma)) {
1132 node.start = i915_ggtt_offset(vma);
1133 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001134 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001135 if (ret) {
1136 i915_vma_unpin(vma);
1137 vma = ERR_PTR(ret);
1138 }
1139 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001140 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301141 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1142 if (ret)
1143 goto out;
1144
1145 ret = i915_gem_object_get_pages(obj);
1146 if (ret) {
1147 remove_mappable_node(&node);
1148 goto out;
1149 }
1150
1151 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153
1154 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1155 if (ret)
1156 goto out_unpin;
1157
Chris Wilsonb19482d2016-08-18 17:16:43 +01001158 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301159 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001160
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301161 user_data = u64_to_user_ptr(args->data_ptr);
1162 offset = args->offset;
1163 remain = args->size;
1164 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001165 /* Operation in this page
1166 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001167 * page_base = page offset within aperture
1168 * page_offset = offset within page
1169 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001170 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301171 u32 page_base = node.start;
1172 unsigned page_offset = offset_in_page(offset);
1173 unsigned page_length = PAGE_SIZE - page_offset;
1174 page_length = remain < page_length ? remain : page_length;
1175 if (node.allocated) {
1176 wmb(); /* flush the write before we modify the GGTT */
1177 ggtt->base.insert_page(&ggtt->base,
1178 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1179 node.start, I915_CACHE_NONE, 0);
1180 wmb(); /* flush modifications to the GGTT (insert_page) */
1181 } else {
1182 page_base += offset & PAGE_MASK;
1183 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001184 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001185 * source page isn't available. Return the error and we'll
1186 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301187 * If the object is non-shmem backed, we retry again with the
1188 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001189 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001190 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001191 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301192 hit_slow_path = true;
1193 mutex_unlock(&dev->struct_mutex);
1194 if (slow_user_access(ggtt->mappable,
1195 page_base,
1196 page_offset, user_data,
1197 page_length, true)) {
1198 ret = -EFAULT;
1199 mutex_lock(&dev->struct_mutex);
1200 goto out_flush;
1201 }
1202
1203 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001204 }
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Keith Packard0839ccb2008-10-30 19:38:48 -07001206 remain -= page_length;
1207 user_data += page_length;
1208 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001209 }
Eric Anholt673a3942008-07-30 12:06:12 -07001210
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001211out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301212 if (hit_slow_path) {
1213 if (ret == 0 &&
1214 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1215 /* The user has modified the object whilst we tried
1216 * reading from it, and we now have no idea what domain
1217 * the pages should be in. As we have just been touching
1218 * them directly, flush everything back to the GTT
1219 * domain.
1220 */
1221 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1222 }
1223 }
1224
Chris Wilsonb19482d2016-08-18 17:16:43 +01001225 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001226out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301227 if (node.allocated) {
1228 wmb();
1229 ggtt->base.clear_range(&ggtt->base,
1230 node.start, node.size,
1231 true);
1232 i915_gem_object_unpin_pages(obj);
1233 remove_mappable_node(&node);
1234 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001235 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301236 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001237out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
Daniel Vetterd174bd62012-03-25 19:47:40 +02001241/* Per-page copy function for the shmem pwrite fastpath.
1242 * Flushes invalid cachelines before writing to the target if
1243 * needs_clflush_before is set and flushes out any written cachelines after
1244 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001245static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001246shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1247 char __user *user_data,
1248 bool page_do_bit17_swizzling,
1249 bool needs_clflush_before,
1250 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001251{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001252 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001253 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001255 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001256 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001257
Daniel Vetterd174bd62012-03-25 19:47:40 +02001258 vaddr = kmap_atomic(page);
1259 if (needs_clflush_before)
1260 drm_clflush_virt_range(vaddr + shmem_page_offset,
1261 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001262 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1263 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001264 if (needs_clflush_after)
1265 drm_clflush_virt_range(vaddr + shmem_page_offset,
1266 page_length);
1267 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001268
Chris Wilson755d2212012-09-04 21:02:55 +01001269 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001270}
1271
Daniel Vetterd174bd62012-03-25 19:47:40 +02001272/* Only difference to the fast-path function is that this can handle bit17
1273 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001274static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001275shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1276 char __user *user_data,
1277 bool page_do_bit17_swizzling,
1278 bool needs_clflush_before,
1279 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001280{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001281 char *vaddr;
1282 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001283
Daniel Vetterd174bd62012-03-25 19:47:40 +02001284 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001285 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001286 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1287 page_length,
1288 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001289 if (page_do_bit17_swizzling)
1290 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001291 user_data,
1292 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001293 else
1294 ret = __copy_from_user(vaddr + shmem_page_offset,
1295 user_data,
1296 page_length);
1297 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001298 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1299 page_length,
1300 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001301 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001302
Chris Wilson755d2212012-09-04 21:02:55 +01001303 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001304}
1305
Eric Anholt40123c12009-03-09 13:42:30 -07001306static int
Daniel Vettere244a442012-03-25 19:47:28 +02001307i915_gem_shmem_pwrite(struct drm_device *dev,
1308 struct drm_i915_gem_object *obj,
1309 struct drm_i915_gem_pwrite *args,
1310 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001311{
Eric Anholt40123c12009-03-09 13:42:30 -07001312 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001313 loff_t offset;
1314 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001315 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001316 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001317 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001318 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001319 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001320
Chris Wilson43394c72016-08-18 17:16:47 +01001321 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1322 if (ret)
1323 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001324
Daniel Vetter8c599672011-12-14 13:57:31 +01001325 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001326 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001327 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001328 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001329
Imre Deak67d5a502013-02-18 19:28:02 +02001330 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1331 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001332 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001333 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334
Chris Wilson9da3da62012-06-01 15:20:22 +01001335 if (remain <= 0)
1336 break;
1337
Eric Anholt40123c12009-03-09 13:42:30 -07001338 /* Operation in this page
1339 *
Eric Anholt40123c12009-03-09 13:42:30 -07001340 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001341 * page_length = bytes to copy for this page
1342 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001343 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001344
1345 page_length = remain;
1346 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1347 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001348
Daniel Vetter58642882012-03-25 19:47:37 +02001349 /* If we don't overwrite a cacheline completely we need to be
1350 * careful to have up-to-date data by first clflushing. Don't
1351 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001352 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001353 ((shmem_page_offset | page_length)
1354 & (boot_cpu_data.x86_clflush_size - 1));
1355
Daniel Vetter8c599672011-12-14 13:57:31 +01001356 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1357 (page_to_phys(page) & (1 << 17)) != 0;
1358
Daniel Vetterd174bd62012-03-25 19:47:40 +02001359 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1360 user_data, page_do_bit17_swizzling,
1361 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001362 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001363 if (ret == 0)
1364 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Daniel Vettere244a442012-03-25 19:47:28 +02001366 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001367 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001368 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1369 user_data, page_do_bit17_swizzling,
1370 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001371 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001372
Daniel Vettere244a442012-03-25 19:47:28 +02001373 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001374
Chris Wilson755d2212012-09-04 21:02:55 +01001375 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001376 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001377
Chris Wilson17793c92014-03-07 08:30:36 +00001378next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001379 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001380 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001381 offset += page_length;
1382 }
1383
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001384out:
Chris Wilson43394c72016-08-18 17:16:47 +01001385 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001386
Daniel Vettere244a442012-03-25 19:47:28 +02001387 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001388 /*
1389 * Fixup: Flush cpu caches in case we didn't flush the dirty
1390 * cachelines in-line while writing and the object moved
1391 * out of the cpu write domain while we've dropped the lock.
1392 */
Chris Wilson43394c72016-08-18 17:16:47 +01001393 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001394 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001395 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001396 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001397 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001398 }
Eric Anholt40123c12009-03-09 13:42:30 -07001399
Chris Wilson43394c72016-08-18 17:16:47 +01001400 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001401 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001402
Rodrigo Vivide152b62015-07-07 16:28:51 -07001403 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001404 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001405}
1406
1407/**
1408 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001409 * @dev: drm device
1410 * @data: ioctl data blob
1411 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001412 *
1413 * On error, the contents of the buffer that were to be modified are undefined.
1414 */
1415int
1416i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001417 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001418{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001419 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001420 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001421 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001422 int ret;
1423
1424 if (args->size == 0)
1425 return 0;
1426
1427 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001428 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001429 args->size))
1430 return -EFAULT;
1431
Jani Nikulad330a952014-01-21 11:24:25 +02001432 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001433 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001434 args->size);
1435 if (ret)
1436 return -EFAULT;
1437 }
Eric Anholt673a3942008-07-30 12:06:12 -07001438
Chris Wilson03ac0642016-07-20 13:31:51 +01001439 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001440 if (!obj)
1441 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001442
Chris Wilson7dcd2492010-09-26 20:21:44 +01001443 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001444 if (args->offset > obj->base.size ||
1445 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001446 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001447 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001448 }
1449
Chris Wilsondb53a302011-02-03 11:57:46 +00001450 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1451
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1453 if (ret)
1454 goto err;
1455
1456 intel_runtime_pm_get(dev_priv);
1457
1458 ret = i915_mutex_lock_interruptible(dev);
1459 if (ret)
1460 goto err_rpm;
1461
Daniel Vetter935aaa62012-03-25 19:47:35 +02001462 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001463 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1464 * it would end up going through the fenced access, and we'll get
1465 * different detiling behavior between reading and writing.
1466 * pread/pwrite currently are reading and writing from the CPU
1467 * perspective, requiring manual detiling by the client.
1468 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001469 if (!i915_gem_object_has_struct_page(obj) ||
1470 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301471 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001472 /* Note that the gtt paths might fail with non-page-backed user
1473 * pointers (e.g. gtt mappings when moving data between
1474 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001475 }
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Chris Wilsond1054ee2016-07-16 18:42:36 +01001477 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001478 if (obj->phys_handle)
1479 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301480 else
Chris Wilson43394c72016-08-18 17:16:47 +01001481 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001482 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001483
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001484 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001485 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001486 intel_runtime_pm_put(dev_priv);
1487
Eric Anholt673a3942008-07-30 12:06:12 -07001488 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001489
1490err_rpm:
1491 intel_runtime_pm_put(dev_priv);
1492err:
1493 i915_gem_object_put_unlocked(obj);
1494 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001495}
1496
Chris Wilsond243ad82016-08-18 17:16:44 +01001497static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001498write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1499{
1500 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1501 ORIGIN_GTT : ORIGIN_CPU;
1502}
1503
Eric Anholt673a3942008-07-30 12:06:12 -07001504/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505 * Called when user space prepares to use an object with the CPU, either
1506 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001507 * @dev: drm device
1508 * @data: ioctl data blob
1509 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001510 */
1511int
1512i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001513 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001514{
1515 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001516 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001517 uint32_t read_domains = args->read_domains;
1518 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001519 int ret;
1520
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001521 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001522 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001523 return -EINVAL;
1524
1525 /* Having something in the write domain implies it's in the read
1526 * domain, and only that read domain. Enforce that in the request.
1527 */
1528 if (write_domain != 0 && read_domains != write_domain)
1529 return -EINVAL;
1530
Chris Wilson03ac0642016-07-20 13:31:51 +01001531 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001532 if (!obj)
1533 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001534
Chris Wilson3236f572012-08-24 09:35:09 +01001535 /* Try to flush the object off the GPU without holding the lock.
1536 * We will repeat the flush holding the lock in the normal manner
1537 * to catch cases where we are gazumped.
1538 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001539 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001540 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001541 goto err;
1542
1543 ret = i915_mutex_lock_interruptible(dev);
1544 if (ret)
1545 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001546
Chris Wilson43566de2015-01-02 16:29:29 +05301547 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001548 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301549 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001550 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551
Daniel Vetter031b6982015-06-26 19:35:16 +02001552 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001553 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001554
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001555 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001556 mutex_unlock(&dev->struct_mutex);
1557 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001558
1559err:
1560 i915_gem_object_put_unlocked(obj);
1561 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001562}
1563
1564/**
1565 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001566 * @dev: drm device
1567 * @data: ioctl data blob
1568 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001569 */
1570int
1571i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001573{
1574 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001575 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001576 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001577
Chris Wilson03ac0642016-07-20 13:31:51 +01001578 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001579 if (!obj)
1580 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Eric Anholt673a3942008-07-30 12:06:12 -07001582 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001583 if (READ_ONCE(obj->pin_display)) {
1584 err = i915_mutex_lock_interruptible(dev);
1585 if (!err) {
1586 i915_gem_object_flush_cpu_write_domain(obj);
1587 mutex_unlock(&dev->struct_mutex);
1588 }
1589 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001590
Chris Wilsonc21724c2016-08-05 10:14:19 +01001591 i915_gem_object_put_unlocked(obj);
1592 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001593}
1594
1595/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001596 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1597 * it is mapped to.
1598 * @dev: drm device
1599 * @data: ioctl data blob
1600 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001601 *
1602 * While the mapping holds a reference on the contents of the object, it doesn't
1603 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001604 *
1605 * IMPORTANT:
1606 *
1607 * DRM driver writers who look a this function as an example for how to do GEM
1608 * mmap support, please don't implement mmap support like here. The modern way
1609 * to implement DRM mmap support is with an mmap offset ioctl (like
1610 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1611 * That way debug tooling like valgrind will understand what's going on, hiding
1612 * the mmap call in a driver private ioctl will break that. The i915 driver only
1613 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001614 */
1615int
1616i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001617 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001618{
1619 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001620 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001621 unsigned long addr;
1622
Akash Goel1816f922015-01-02 16:29:30 +05301623 if (args->flags & ~(I915_MMAP_WC))
1624 return -EINVAL;
1625
Borislav Petkov568a58e2016-03-29 17:42:01 +02001626 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301627 return -ENODEV;
1628
Chris Wilson03ac0642016-07-20 13:31:51 +01001629 obj = i915_gem_object_lookup(file, args->handle);
1630 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001631 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001632
Daniel Vetter1286ff72012-05-10 15:25:09 +02001633 /* prime objects have no backing filp to GEM mmap
1634 * pages from.
1635 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001636 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001637 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001638 return -EINVAL;
1639 }
1640
Chris Wilson03ac0642016-07-20 13:31:51 +01001641 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001642 PROT_READ | PROT_WRITE, MAP_SHARED,
1643 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301644 if (args->flags & I915_MMAP_WC) {
1645 struct mm_struct *mm = current->mm;
1646 struct vm_area_struct *vma;
1647
Michal Hocko80a89a52016-05-23 16:26:11 -07001648 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001649 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001650 return -EINTR;
1651 }
Akash Goel1816f922015-01-02 16:29:30 +05301652 vma = find_vma(mm, addr);
1653 if (vma)
1654 vma->vm_page_prot =
1655 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1656 else
1657 addr = -ENOMEM;
1658 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001659
1660 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001661 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301662 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001663 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001664 if (IS_ERR((void *)addr))
1665 return addr;
1666
1667 args->addr_ptr = (uint64_t) addr;
1668
1669 return 0;
1670}
1671
Jesse Barnesde151cf2008-11-12 10:03:55 -08001672/**
1673 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001674 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001675 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001676 *
1677 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1678 * from userspace. The fault handler takes care of binding the object to
1679 * the GTT (if needed), allocating and programming a fence register (again,
1680 * only if needed based on whether the old reg is still valid or the object
1681 * is tiled) and inserting a new PTE into the faulting process.
1682 *
1683 * Note that the faulting process may involve evicting existing objects
1684 * from the GTT and/or fence registers to make room. So performance may
1685 * suffer if the GTT working set is large or there are few fence registers
1686 * left.
1687 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001688int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001689{
Chris Wilson058d88c2016-08-15 10:49:06 +01001690 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001691 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001692 struct drm_i915_private *dev_priv = to_i915(dev);
1693 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001694 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001695 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001696 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697 pgoff_t page_offset;
1698 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001699 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001700
Jesse Barnesde151cf2008-11-12 10:03:55 -08001701 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001702 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001703 PAGE_SHIFT;
1704
Chris Wilsondb53a302011-02-03 11:57:46 +00001705 trace_i915_gem_object_fault(obj, page_offset, true, write);
1706
Chris Wilson6e4930f2014-02-07 18:37:06 -02001707 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001708 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001709 * repeat the flush holding the lock in the normal manner to catch cases
1710 * where we are gazumped.
1711 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001712 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001713 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001714 goto err;
1715
1716 intel_runtime_pm_get(dev_priv);
1717
1718 ret = i915_mutex_lock_interruptible(dev);
1719 if (ret)
1720 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001721
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001722 /* Access to snoopable pages through the GTT is incoherent. */
1723 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001724 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001725 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001726 }
1727
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001728 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001729 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001730 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001731 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001732
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001733 memset(&view, 0, sizeof(view));
1734 view.type = I915_GGTT_VIEW_PARTIAL;
1735 view.params.partial.offset = rounddown(page_offset, chunk_size);
1736 view.params.partial.size =
1737 min_t(unsigned int,
1738 chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001739 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001740 view.params.partial.offset);
1741 }
1742
1743 /* Now pin it into the GTT if needed */
Chris Wilson058d88c2016-08-15 10:49:06 +01001744 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1745 if (IS_ERR(vma)) {
1746 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001747 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001748 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001749
Chris Wilsonc9839302012-11-20 10:45:17 +00001750 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1751 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001752 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001753
Chris Wilson49ef5292016-08-18 17:17:00 +01001754 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001755 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001756 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001757
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001758 /* Finally, remap it using the new GTT offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001759 pfn = ggtt->mappable_base + i915_ggtt_offset(vma);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001760 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001762 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1763 /* Overriding existing pages in partial view does not cause
1764 * us any trouble as TLBs are still valid because the fault
1765 * is due to userspace losing part of the mapping or never
1766 * having accessed it before (at this partials' range).
1767 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001768 unsigned long base = area->vm_start +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001769 (view.params.partial.offset << PAGE_SHIFT);
1770 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001771
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001772 for (i = 0; i < view.params.partial.size; i++) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001773 ret = vm_insert_pfn(area,
1774 base + i * PAGE_SIZE,
1775 pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001776 if (ret)
1777 break;
1778 }
1779
1780 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001781 } else {
1782 if (!obj->fault_mappable) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001783 unsigned long size =
1784 min_t(unsigned long,
1785 area->vm_end - area->vm_start,
1786 obj->base.size) >> PAGE_SHIFT;
1787 unsigned long base = area->vm_start;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001788 int i;
1789
Chris Wilson058d88c2016-08-15 10:49:06 +01001790 for (i = 0; i < size; i++) {
1791 ret = vm_insert_pfn(area,
1792 base + i * PAGE_SIZE,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001793 pfn + i);
1794 if (ret)
1795 break;
1796 }
1797
1798 obj->fault_mappable = true;
1799 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01001800 ret = vm_insert_pfn(area,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001801 (unsigned long)vmf->virtual_address,
1802 pfn + page_offset);
1803 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001804err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001805 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001806err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001807 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001808err_rpm:
1809 intel_runtime_pm_put(dev_priv);
1810err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001812 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001813 /*
1814 * We eat errors when the gpu is terminally wedged to avoid
1815 * userspace unduly crashing (gl has no provisions for mmaps to
1816 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1817 * and so needs to be reported.
1818 */
1819 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001820 ret = VM_FAULT_SIGBUS;
1821 break;
1822 }
Chris Wilson045e7692010-11-07 09:18:22 +00001823 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001824 /*
1825 * EAGAIN means the gpu is hung and we'll wait for the error
1826 * handler to reset everything when re-faulting in
1827 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001828 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001829 case 0:
1830 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001831 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001832 case -EBUSY:
1833 /*
1834 * EBUSY is ok: this just means that another thread
1835 * already did the job.
1836 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001837 ret = VM_FAULT_NOPAGE;
1838 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001839 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001840 ret = VM_FAULT_OOM;
1841 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001842 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001843 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001844 ret = VM_FAULT_SIGBUS;
1845 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001846 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001847 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001848 ret = VM_FAULT_SIGBUS;
1849 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001851 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001852}
1853
1854/**
Chris Wilson901782b2009-07-10 08:18:50 +01001855 * i915_gem_release_mmap - remove physical page mappings
1856 * @obj: obj in question
1857 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001858 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001859 * relinquish ownership of the pages back to the system.
1860 *
1861 * It is vital that we remove the page mapping if we have mapped a tiled
1862 * object through the GTT and then lose the fence register due to
1863 * resource pressure. Similarly if the object has been moved out of the
1864 * aperture, than pages mapped into userspace must be revoked. Removing the
1865 * mapping will then trigger a page fault on the next user access, allowing
1866 * fixup by i915_gem_fault().
1867 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001868void
Chris Wilson05394f32010-11-08 19:18:58 +00001869i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001870{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001871 /* Serialisation between user GTT access and our code depends upon
1872 * revoking the CPU's PTE whilst the mutex is held. The next user
1873 * pagefault then has to wait until we release the mutex.
1874 */
1875 lockdep_assert_held(&obj->base.dev->struct_mutex);
1876
Chris Wilson6299f992010-11-24 12:23:44 +00001877 if (!obj->fault_mappable)
1878 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001879
David Herrmann6796cb12014-01-03 14:24:19 +01001880 drm_vma_node_unmap(&obj->base.vma_node,
1881 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001882
1883 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1884 * memory transactions from userspace before we return. The TLB
1885 * flushing implied above by changing the PTE above *should* be
1886 * sufficient, an extra barrier here just provides us with a bit
1887 * of paranoid documentation about our requirement to serialise
1888 * memory writes before touching registers / GSM.
1889 */
1890 wmb();
1891
Chris Wilson6299f992010-11-24 12:23:44 +00001892 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001893}
1894
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001895void
1896i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1897{
1898 struct drm_i915_gem_object *obj;
1899
1900 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1901 i915_gem_release_mmap(obj);
1902}
1903
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001904/**
1905 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001906 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001907 * @size: object size
1908 * @tiling_mode: tiling mode
1909 *
1910 * Return the required global GTT size for an object, taking into account
1911 * potential fence register mapping.
1912 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001913u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1914 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001915{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001916 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001917
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001918 GEM_BUG_ON(size == 0);
1919
Chris Wilsona9f14812016-08-04 16:32:28 +01001920 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001921 tiling_mode == I915_TILING_NONE)
1922 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001923
1924 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001925 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001926 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001927 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001928 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001929
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001930 while (ggtt_size < size)
1931 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001932
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001933 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001934}
1935
Jesse Barnesde151cf2008-11-12 10:03:55 -08001936/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001937 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001938 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001939 * @size: object size
1940 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001941 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001942 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001943 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001944 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001946u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001947 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001948{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001949 GEM_BUG_ON(size == 0);
1950
Jesse Barnesde151cf2008-11-12 10:03:55 -08001951 /*
1952 * Minimum alignment is 4k (GTT page size), but might be greater
1953 * if a fence register is needed for the object.
1954 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001955 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001956 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001957 return 4096;
1958
1959 /*
1960 * Previous chips need to be aligned to the size of the smallest
1961 * fence register that can contain the object.
1962 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001963 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001964}
1965
Chris Wilsond8cb5082012-08-11 15:41:03 +01001966static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1967{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001968 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001969 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001970
Chris Wilsonf3f61842016-08-05 10:14:14 +01001971 err = drm_gem_create_mmap_offset(&obj->base);
1972 if (!err)
1973 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001974
Chris Wilsonf3f61842016-08-05 10:14:14 +01001975 /* We can idle the GPU locklessly to flush stale objects, but in order
1976 * to claim that space for ourselves, we need to take the big
1977 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001978 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001979 err = i915_gem_wait_for_idle(dev_priv, true);
1980 if (err)
1981 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001982
Chris Wilsonf3f61842016-08-05 10:14:14 +01001983 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1984 if (!err) {
1985 i915_gem_retire_requests(dev_priv);
1986 err = drm_gem_create_mmap_offset(&obj->base);
1987 mutex_unlock(&dev_priv->drm.struct_mutex);
1988 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001989
Chris Wilsonf3f61842016-08-05 10:14:14 +01001990 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991}
1992
1993static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1994{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001995 drm_gem_free_mmap_offset(&obj->base);
1996}
1997
Dave Airlieda6b51d2014-12-24 13:11:17 +10001998int
Dave Airlieff72145b2011-02-07 12:16:14 +10001999i915_gem_mmap_gtt(struct drm_file *file,
2000 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002001 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002002 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002003{
Chris Wilson05394f32010-11-08 19:18:58 +00002004 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002005 int ret;
2006
Chris Wilson03ac0642016-07-20 13:31:51 +01002007 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002008 if (!obj)
2009 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002010
Chris Wilsond8cb5082012-08-11 15:41:03 +01002011 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002012 if (ret == 0)
2013 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002014
Chris Wilsonf3f61842016-08-05 10:14:14 +01002015 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002016 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002017}
2018
Dave Airlieff72145b2011-02-07 12:16:14 +10002019/**
2020 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2021 * @dev: DRM device
2022 * @data: GTT mapping ioctl data
2023 * @file: GEM object info
2024 *
2025 * Simply returns the fake offset to userspace so it can mmap it.
2026 * The mmap call will end up in drm_gem_mmap(), which will set things
2027 * up so we can get faults in the handler above.
2028 *
2029 * The fault handler will take care of binding the object into the GTT
2030 * (since it may have been evicted to make room for something), allocating
2031 * a fence register, and mapping the appropriate aperture address into
2032 * userspace.
2033 */
2034int
2035i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file)
2037{
2038 struct drm_i915_gem_mmap_gtt *args = data;
2039
Dave Airlieda6b51d2014-12-24 13:11:17 +10002040 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002041}
2042
Daniel Vetter225067e2012-08-20 10:23:20 +02002043/* Immediately discard the backing storage */
2044static void
2045i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002046{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002047 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002048
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002049 if (obj->base.filp == NULL)
2050 return;
2051
Daniel Vetter225067e2012-08-20 10:23:20 +02002052 /* Our goal here is to return as much of the memory as
2053 * is possible back to the system as we are called from OOM.
2054 * To do this we must instruct the shmfs to drop all of its
2055 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002056 */
Chris Wilson55372522014-03-25 13:23:06 +00002057 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002058 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002059}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002060
Chris Wilson55372522014-03-25 13:23:06 +00002061/* Try to discard unwanted pages */
2062static void
2063i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002064{
Chris Wilson55372522014-03-25 13:23:06 +00002065 struct address_space *mapping;
2066
2067 switch (obj->madv) {
2068 case I915_MADV_DONTNEED:
2069 i915_gem_object_truncate(obj);
2070 case __I915_MADV_PURGED:
2071 return;
2072 }
2073
2074 if (obj->base.filp == NULL)
2075 return;
2076
Al Viro93c76a32015-12-04 23:45:44 -05002077 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002078 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002079}
2080
Chris Wilson5cdf5882010-09-27 15:51:07 +01002081static void
Chris Wilson05394f32010-11-08 19:18:58 +00002082i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002083{
Dave Gordon85d12252016-05-20 11:54:06 +01002084 struct sgt_iter sgt_iter;
2085 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002086 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002087
Chris Wilson05394f32010-11-08 19:18:58 +00002088 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002089
Chris Wilson6c085a72012-08-20 11:40:46 +02002090 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002091 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002092 /* In the event of a disaster, abandon all caches and
2093 * hope for the best.
2094 */
Chris Wilson2c225692013-08-09 12:26:45 +01002095 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002096 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2097 }
2098
Imre Deake2273302015-07-09 12:59:05 +03002099 i915_gem_gtt_finish_object(obj);
2100
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002101 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002102 i915_gem_object_save_bit_17_swizzle(obj);
2103
Chris Wilson05394f32010-11-08 19:18:58 +00002104 if (obj->madv == I915_MADV_DONTNEED)
2105 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002106
Dave Gordon85d12252016-05-20 11:54:06 +01002107 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002108 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002109 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002110
Chris Wilson05394f32010-11-08 19:18:58 +00002111 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002112 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002113
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002114 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002115 }
Chris Wilson05394f32010-11-08 19:18:58 +00002116 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002117
Chris Wilson9da3da62012-06-01 15:20:22 +01002118 sg_free_table(obj->pages);
2119 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002120}
2121
Chris Wilsondd624af2013-01-15 12:39:35 +00002122int
Chris Wilson37e680a2012-06-07 15:38:42 +01002123i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2124{
2125 const struct drm_i915_gem_object_ops *ops = obj->ops;
2126
Chris Wilson2f745ad2012-09-04 21:02:58 +01002127 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002128 return 0;
2129
Chris Wilsona5570172012-09-04 21:02:54 +01002130 if (obj->pages_pin_count)
2131 return -EBUSY;
2132
Chris Wilson15717de2016-08-04 07:52:26 +01002133 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002134
Chris Wilsona2165e32012-12-03 11:49:00 +00002135 /* ->put_pages might need to allocate memory for the bit17 swizzle
2136 * array, hence protect them from being reaped by removing them from gtt
2137 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002138 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002139
Chris Wilson0a798eb2016-04-08 12:11:11 +01002140 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002141 void *ptr;
2142
2143 ptr = ptr_mask_bits(obj->mapping);
2144 if (is_vmalloc_addr(ptr))
2145 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002146 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002147 kunmap(kmap_to_page(ptr));
2148
Chris Wilson0a798eb2016-04-08 12:11:11 +01002149 obj->mapping = NULL;
2150 }
2151
Chris Wilson37e680a2012-06-07 15:38:42 +01002152 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002153 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002154
Chris Wilson55372522014-03-25 13:23:06 +00002155 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002156
2157 return 0;
2158}
2159
Chris Wilson37e680a2012-06-07 15:38:42 +01002160static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002161i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002162{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002163 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002164 int page_count, i;
2165 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002166 struct sg_table *st;
2167 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002168 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002169 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002170 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002171 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002173
Chris Wilson6c085a72012-08-20 11:40:46 +02002174 /* Assert that the object is not currently in any GPU domain. As it
2175 * wasn't in the GTT, there shouldn't be any way it could have been in
2176 * a GPU cache
2177 */
2178 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2179 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2180
Chris Wilson9da3da62012-06-01 15:20:22 +01002181 st = kmalloc(sizeof(*st), GFP_KERNEL);
2182 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002183 return -ENOMEM;
2184
Chris Wilson9da3da62012-06-01 15:20:22 +01002185 page_count = obj->base.size / PAGE_SIZE;
2186 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002187 kfree(st);
2188 return -ENOMEM;
2189 }
2190
2191 /* Get the list of pages out of our struct file. They'll be pinned
2192 * at this point until we release them.
2193 *
2194 * Fail silently without starting the shrinker
2195 */
Al Viro93c76a32015-12-04 23:45:44 -05002196 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002197 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002198 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002199 sg = st->sgl;
2200 st->nents = 0;
2201 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002202 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2203 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002204 i915_gem_shrink(dev_priv,
2205 page_count,
2206 I915_SHRINK_BOUND |
2207 I915_SHRINK_UNBOUND |
2208 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002209 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2210 }
2211 if (IS_ERR(page)) {
2212 /* We've tried hard to allocate the memory by reaping
2213 * our own buffer, now let the real VM do its job and
2214 * go down in flames if truly OOM.
2215 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002216 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002217 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002218 if (IS_ERR(page)) {
2219 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002220 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002221 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002222 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002223#ifdef CONFIG_SWIOTLB
2224 if (swiotlb_nr_tbl()) {
2225 st->nents++;
2226 sg_set_page(sg, page, PAGE_SIZE, 0);
2227 sg = sg_next(sg);
2228 continue;
2229 }
2230#endif
Imre Deak90797e62013-02-18 19:28:03 +02002231 if (!i || page_to_pfn(page) != last_pfn + 1) {
2232 if (i)
2233 sg = sg_next(sg);
2234 st->nents++;
2235 sg_set_page(sg, page, PAGE_SIZE, 0);
2236 } else {
2237 sg->length += PAGE_SIZE;
2238 }
2239 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002240
2241 /* Check that the i965g/gm workaround works. */
2242 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002243 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002244#ifdef CONFIG_SWIOTLB
2245 if (!swiotlb_nr_tbl())
2246#endif
2247 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002248 obj->pages = st;
2249
Imre Deake2273302015-07-09 12:59:05 +03002250 ret = i915_gem_gtt_prepare_object(obj);
2251 if (ret)
2252 goto err_pages;
2253
Eric Anholt673a3942008-07-30 12:06:12 -07002254 if (i915_gem_object_needs_bit17_swizzle(obj))
2255 i915_gem_object_do_bit_17_swizzle(obj);
2256
Chris Wilson3e510a82016-08-05 10:14:23 +01002257 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002258 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2259 i915_gem_object_pin_pages(obj);
2260
Eric Anholt673a3942008-07-30 12:06:12 -07002261 return 0;
2262
2263err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002264 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002265 for_each_sgt_page(page, sgt_iter, st)
2266 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002267 sg_free_table(st);
2268 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002269
2270 /* shmemfs first checks if there is enough memory to allocate the page
2271 * and reports ENOSPC should there be insufficient, along with the usual
2272 * ENOMEM for a genuine allocation failure.
2273 *
2274 * We use ENOSPC in our driver to mean that we have run out of aperture
2275 * space and so want to translate the error from shmemfs back to our
2276 * usual understanding of ENOMEM.
2277 */
Imre Deake2273302015-07-09 12:59:05 +03002278 if (ret == -ENOSPC)
2279 ret = -ENOMEM;
2280
2281 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002282}
2283
Chris Wilson37e680a2012-06-07 15:38:42 +01002284/* Ensure that the associated pages are gathered from the backing storage
2285 * and pinned into our object. i915_gem_object_get_pages() may be called
2286 * multiple times before they are released by a single call to
2287 * i915_gem_object_put_pages() - once the pages are no longer referenced
2288 * either as a result of memory pressure (reaping pages under the shrinker)
2289 * or as the object is itself released.
2290 */
2291int
2292i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2293{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002294 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002295 const struct drm_i915_gem_object_ops *ops = obj->ops;
2296 int ret;
2297
Chris Wilson2f745ad2012-09-04 21:02:58 +01002298 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002299 return 0;
2300
Chris Wilson43e28f02013-01-08 10:53:09 +00002301 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002302 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002303 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002304 }
2305
Chris Wilsona5570172012-09-04 21:02:54 +01002306 BUG_ON(obj->pages_pin_count);
2307
Chris Wilson37e680a2012-06-07 15:38:42 +01002308 ret = ops->get_pages(obj);
2309 if (ret)
2310 return ret;
2311
Ben Widawsky35c20a62013-05-31 11:28:48 -07002312 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002313
2314 obj->get_page.sg = obj->pages->sgl;
2315 obj->get_page.last = 0;
2316
Chris Wilson37e680a2012-06-07 15:38:42 +01002317 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002318}
2319
Dave Gordondd6034c2016-05-20 11:54:04 +01002320/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002321static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2322 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002323{
2324 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2325 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002326 struct sgt_iter sgt_iter;
2327 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002328 struct page *stack_pages[32];
2329 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002330 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002331 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002332 void *addr;
2333
2334 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002335 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002336 return kmap(sg_page(sgt->sgl));
2337
Dave Gordonb338fa42016-05-20 11:54:05 +01002338 if (n_pages > ARRAY_SIZE(stack_pages)) {
2339 /* Too big for stack -- allocate temporary array instead */
2340 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2341 if (!pages)
2342 return NULL;
2343 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002344
Dave Gordon85d12252016-05-20 11:54:06 +01002345 for_each_sgt_page(page, sgt_iter, sgt)
2346 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002347
2348 /* Check that we have the expected number of pages */
2349 GEM_BUG_ON(i != n_pages);
2350
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002351 switch (type) {
2352 case I915_MAP_WB:
2353 pgprot = PAGE_KERNEL;
2354 break;
2355 case I915_MAP_WC:
2356 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2357 break;
2358 }
2359 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002360
Dave Gordonb338fa42016-05-20 11:54:05 +01002361 if (pages != stack_pages)
2362 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002363
2364 return addr;
2365}
2366
2367/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002368void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2369 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002370{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002371 enum i915_map_type has_type;
2372 bool pinned;
2373 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002374 int ret;
2375
2376 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002377 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002378
2379 ret = i915_gem_object_get_pages(obj);
2380 if (ret)
2381 return ERR_PTR(ret);
2382
2383 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002384 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002385
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002386 ptr = ptr_unpack_bits(obj->mapping, has_type);
2387 if (ptr && has_type != type) {
2388 if (pinned) {
2389 ret = -EBUSY;
2390 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002391 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002392
2393 if (is_vmalloc_addr(ptr))
2394 vunmap(ptr);
2395 else
2396 kunmap(kmap_to_page(ptr));
2397
2398 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002399 }
2400
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002401 if (!ptr) {
2402 ptr = i915_gem_object_map(obj, type);
2403 if (!ptr) {
2404 ret = -ENOMEM;
2405 goto err;
2406 }
2407
2408 obj->mapping = ptr_pack_bits(ptr, type);
2409 }
2410
2411 return ptr;
2412
2413err:
2414 i915_gem_object_unpin_pages(obj);
2415 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002416}
2417
Chris Wilsoncaea7472010-11-12 13:53:37 +00002418static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002419i915_gem_object_retire__write(struct i915_gem_active *active,
2420 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002421{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002422 struct drm_i915_gem_object *obj =
2423 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002424
Rodrigo Vivide152b62015-07-07 16:28:51 -07002425 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002426}
2427
2428static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002429i915_gem_object_retire__read(struct i915_gem_active *active,
2430 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002431{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002432 int idx = request->engine->id;
2433 struct drm_i915_gem_object *obj =
2434 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002435
Chris Wilson573adb32016-08-04 16:32:39 +01002436 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002437
Chris Wilson573adb32016-08-04 16:32:39 +01002438 i915_gem_object_clear_active(obj, idx);
2439 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002440 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002441
Chris Wilson6c246952015-07-27 10:26:26 +01002442 /* Bump our place on the bound list to keep it roughly in LRU order
2443 * so that we don't steal from recently used but inactive objects
2444 * (unless we are forced to ofc!)
2445 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002446 if (obj->bind_count)
2447 list_move_tail(&obj->global_list,
2448 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002449
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002450 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002451}
2452
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002453static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002454{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002455 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002456
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002457 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002458 return true;
2459
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002460 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002461 if (ctx->hang_stats.ban_period_seconds &&
2462 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002463 DRM_DEBUG("context hanging too fast, banning!\n");
2464 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002465 }
2466
2467 return false;
2468}
2469
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002470static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002471 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002472{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002473 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002474
2475 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002476 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002477 hs->batch_active++;
2478 hs->guilty_ts = get_seconds();
2479 } else {
2480 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002481 }
2482}
2483
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002484struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002485i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002486{
Chris Wilson4db080f2013-12-04 11:37:09 +00002487 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002488
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002489 /* We are called by the error capture and reset at a random
2490 * point in time. In particular, note that neither is crucially
2491 * ordered with an interrupt. After a hang, the GPU is dead and we
2492 * assume that no more writes can happen (we waited long enough for
2493 * all writes that were in transaction to be flushed) - adding an
2494 * extra delay for a recent interrupt is pointless. Hence, we do
2495 * not need an engine->irq_seqno_barrier() before the seqno reads.
2496 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002497 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002498 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002499 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002500
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002501 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002502 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002503
2504 return NULL;
2505}
2506
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002507static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002508{
2509 struct drm_i915_gem_request *request;
2510 bool ring_hung;
2511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002512 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002513 if (request == NULL)
2514 return;
2515
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002516 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002517
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002518 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002519 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002520 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002521}
2522
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002523static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002524{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002525 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002526 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002527
Chris Wilsonc4b09302016-07-20 09:21:10 +01002528 /* Mark all pending requests as complete so that any concurrent
2529 * (lockless) lookup doesn't try and wait upon the request as we
2530 * reset it.
2531 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002532 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002533
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002534 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002535 * Clear the execlists queue up before freeing the requests, as those
2536 * are the ones that keep the context and ringbuffer backing objects
2537 * pinned in place.
2538 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002539
Tomas Elf7de1691a2015-10-19 16:32:32 +01002540 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002541 /* Ensure irq handler finishes or is cancelled. */
2542 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002543
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002544 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002545 }
2546
2547 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002548 * We must free the requests after all the corresponding objects have
2549 * been moved off active lists. Which is the same order as the normal
2550 * retire_requests function does. This is important if object hold
2551 * implicit references on things like e.g. ppgtt address spaces through
2552 * the request.
2553 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002554 request = i915_gem_active_raw(&engine->last_request,
2555 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002556 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002557 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002558 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002559
2560 /* Having flushed all requests from all queues, we know that all
2561 * ringbuffers must now be empty. However, since we do not reclaim
2562 * all space when retiring the request (to prevent HEADs colliding
2563 * with rapid ringbuffer wraparound) the amount of available space
2564 * upon reset is less than when we start. Do one more pass over
2565 * all the ringbuffers to reset last_retired_head.
2566 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002567 list_for_each_entry(ring, &engine->buffers, link) {
2568 ring->last_retired_head = ring->tail;
2569 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002570 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002571
Chris Wilsonb913b332016-07-13 09:10:31 +01002572 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002573}
2574
Chris Wilson069efc12010-09-30 16:53:18 +01002575void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002576{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002577 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002578 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002579
Chris Wilson4db080f2013-12-04 11:37:09 +00002580 /*
2581 * Before we free the objects from the requests, we need to inspect
2582 * them for finding the guilty party. As the requests only borrow
2583 * their reference to the objects, the inspection must be done first.
2584 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002585 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002586 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002587
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002588 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002589 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002590 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002591
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002592 i915_gem_context_reset(dev);
2593
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002594 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002595}
2596
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002597static void
Eric Anholt673a3942008-07-30 12:06:12 -07002598i915_gem_retire_work_handler(struct work_struct *work)
2599{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002600 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002601 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002602 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002603
Chris Wilson891b48c2010-09-29 12:26:37 +01002604 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002605 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002606 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002607 mutex_unlock(&dev->struct_mutex);
2608 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002609
2610 /* Keep the retire handler running until we are finally idle.
2611 * We do not need to do this test under locking as in the worst-case
2612 * we queue the retire worker once too often.
2613 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002614 if (READ_ONCE(dev_priv->gt.awake)) {
2615 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002616 queue_delayed_work(dev_priv->wq,
2617 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002618 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002619 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002620}
Chris Wilson891b48c2010-09-29 12:26:37 +01002621
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002622static void
2623i915_gem_idle_work_handler(struct work_struct *work)
2624{
2625 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002626 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002627 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002628 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002629 bool rearm_hangcheck;
2630
2631 if (!READ_ONCE(dev_priv->gt.awake))
2632 return;
2633
2634 if (READ_ONCE(dev_priv->gt.active_engines))
2635 return;
2636
2637 rearm_hangcheck =
2638 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2639
2640 if (!mutex_trylock(&dev->struct_mutex)) {
2641 /* Currently busy, come back later */
2642 mod_delayed_work(dev_priv->wq,
2643 &dev_priv->gt.idle_work,
2644 msecs_to_jiffies(50));
2645 goto out_rearm;
2646 }
2647
2648 if (dev_priv->gt.active_engines)
2649 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002650
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002651 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002652 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002653
Chris Wilson67d97da2016-07-04 08:08:31 +01002654 GEM_BUG_ON(!dev_priv->gt.awake);
2655 dev_priv->gt.awake = false;
2656 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002657
Chris Wilson67d97da2016-07-04 08:08:31 +01002658 if (INTEL_GEN(dev_priv) >= 6)
2659 gen6_rps_idle(dev_priv);
2660 intel_runtime_pm_put(dev_priv);
2661out_unlock:
2662 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002663
Chris Wilson67d97da2016-07-04 08:08:31 +01002664out_rearm:
2665 if (rearm_hangcheck) {
2666 GEM_BUG_ON(!dev_priv->gt.awake);
2667 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002668 }
Eric Anholt673a3942008-07-30 12:06:12 -07002669}
2670
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002671void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2672{
2673 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2674 struct drm_i915_file_private *fpriv = file->driver_priv;
2675 struct i915_vma *vma, *vn;
2676
2677 mutex_lock(&obj->base.dev->struct_mutex);
2678 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2679 if (vma->vm->file == fpriv)
2680 i915_vma_close(vma);
2681 mutex_unlock(&obj->base.dev->struct_mutex);
2682}
2683
Ben Widawsky5816d642012-04-11 11:18:19 -07002684/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002685 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002686 * @dev: drm device pointer
2687 * @data: ioctl data blob
2688 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002689 *
2690 * Returns 0 if successful, else an error is returned with the remaining time in
2691 * the timeout parameter.
2692 * -ETIME: object is still busy after timeout
2693 * -ERESTARTSYS: signal interrupted the wait
2694 * -ENONENT: object doesn't exist
2695 * Also possible, but rare:
2696 * -EAGAIN: GPU wedged
2697 * -ENOMEM: damn
2698 * -ENODEV: Internal IRQ fail
2699 * -E?: The add request failed
2700 *
2701 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2702 * non-zero timeout parameter the wait ioctl will wait for the given number of
2703 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2704 * without holding struct_mutex the object may become re-busied before this
2705 * function completes. A similar but shorter * race condition exists in the busy
2706 * ioctl
2707 */
2708int
2709i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2710{
2711 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002712 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002713 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002714 unsigned long active;
2715 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002716
Daniel Vetter11b5d512014-09-29 15:31:26 +02002717 if (args->flags != 0)
2718 return -EINVAL;
2719
Chris Wilson03ac0642016-07-20 13:31:51 +01002720 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002721 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002722 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002723
2724 active = __I915_BO_ACTIVE(obj);
2725 for_each_active(active, idx) {
2726 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2727 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2728 timeout, rps);
2729 if (ret)
2730 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002731 }
2732
Chris Wilson033d5492016-08-05 10:14:17 +01002733 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002734 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002735}
2736
Chris Wilsonb4716182015-04-27 13:41:17 +01002737static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002738__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002739 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002740{
Chris Wilsonb4716182015-04-27 13:41:17 +01002741 int ret;
2742
Chris Wilson8e637172016-08-02 22:50:26 +01002743 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002744 return 0;
2745
Chris Wilson39df9192016-07-20 13:31:57 +01002746 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002747 ret = i915_wait_request(from,
2748 from->i915->mm.interruptible,
2749 NULL,
2750 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002751 if (ret)
2752 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002753 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002754 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002755 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 return 0;
2757
Chris Wilson8e637172016-08-02 22:50:26 +01002758 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002759 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002760 if (ret)
2761 return ret;
2762
Chris Wilsonddf07be2016-08-02 22:50:39 +01002763 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002764 }
2765
2766 return 0;
2767}
2768
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002769/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002770 * i915_gem_object_sync - sync an object to a ring.
2771 *
2772 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002773 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002774 *
2775 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002776 * Conceptually we serialise writes between engines inside the GPU.
2777 * We only allow one engine to write into a buffer at any time, but
2778 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002779 *
2780 * - If there is an outstanding write request to the object, the new
2781 * request must wait for it to complete (either CPU or in hw, requests
2782 * on the same ring will be naturally ordered).
2783 *
2784 * - If we are a write request (pending_write_domain is set), the new
2785 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002786 *
2787 * Returns 0 if successful, else propagates up the lower layer error.
2788 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002789int
2790i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002791 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002792{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002793 struct i915_gem_active *active;
2794 unsigned long active_mask;
2795 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002796
Chris Wilson8cac6f62016-08-04 07:52:32 +01002797 lockdep_assert_held(&obj->base.dev->struct_mutex);
2798
Chris Wilson573adb32016-08-04 16:32:39 +01002799 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002800 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002801 return 0;
2802
Chris Wilson8cac6f62016-08-04 07:52:32 +01002803 if (obj->base.pending_write_domain) {
2804 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002805 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002806 active_mask = 1;
2807 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002808 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002809
2810 for_each_active(active_mask, idx) {
2811 struct drm_i915_gem_request *request;
2812 int ret;
2813
2814 request = i915_gem_active_peek(&active[idx],
2815 &obj->base.dev->struct_mutex);
2816 if (!request)
2817 continue;
2818
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002819 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002820 if (ret)
2821 return ret;
2822 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002823
Chris Wilsonb4716182015-04-27 13:41:17 +01002824 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002825}
2826
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002827static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2828{
2829 u32 old_write_domain, old_read_domains;
2830
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002831 /* Force a pagefault for domain tracking on next user access */
2832 i915_gem_release_mmap(obj);
2833
Keith Packardb97c3d92011-06-24 21:02:59 -07002834 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2835 return;
2836
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002837 old_read_domains = obj->base.read_domains;
2838 old_write_domain = obj->base.write_domain;
2839
2840 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2841 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2842
2843 trace_i915_gem_object_change_domain(obj,
2844 old_read_domains,
2845 old_write_domain);
2846}
2847
Chris Wilson8ef85612016-04-28 09:56:39 +01002848static void __i915_vma_iounmap(struct i915_vma *vma)
2849{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002850 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002851
2852 if (vma->iomap == NULL)
2853 return;
2854
2855 io_mapping_unmap(vma->iomap);
2856 vma->iomap = NULL;
2857}
2858
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002859int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002860{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002861 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002862 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002863 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002864
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002865 /* First wait upon any activity as retiring the request may
2866 * have side-effects such as unpinning or even unbinding this vma.
2867 */
2868 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002869 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002870 int idx;
2871
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002872 /* When a closed VMA is retired, it is unbound - eek.
2873 * In order to prevent it from being recursively closed,
2874 * take a pin on the vma so that the second unbind is
2875 * aborted.
2876 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002877 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002878
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002879 for_each_active(active, idx) {
2880 ret = i915_gem_active_retire(&vma->last_read[idx],
2881 &vma->vm->dev->struct_mutex);
2882 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002883 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002884 }
2885
Chris Wilson20dfbde2016-08-04 16:32:30 +01002886 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002887 if (ret)
2888 return ret;
2889
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002890 GEM_BUG_ON(i915_vma_is_active(vma));
2891 }
2892
Chris Wilson20dfbde2016-08-04 16:32:30 +01002893 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002894 return -EBUSY;
2895
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002896 if (!drm_mm_node_allocated(&vma->node))
2897 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002898
Chris Wilson15717de2016-08-04 07:52:26 +01002899 GEM_BUG_ON(obj->bind_count == 0);
2900 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002901
Chris Wilson05a20d02016-08-18 17:16:55 +01002902 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002903 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002904
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002905 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002906 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002907 if (ret)
2908 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002909
2910 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002911 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002912 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002913
Chris Wilson50e046b2016-08-04 07:52:46 +01002914 if (likely(!vma->vm->closed)) {
2915 trace_i915_vma_unbind(vma);
2916 vma->vm->unbind_vma(vma);
2917 }
Chris Wilson3272db52016-08-04 16:32:32 +01002918 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002919
Chris Wilson50e046b2016-08-04 07:52:46 +01002920 drm_mm_remove_node(&vma->node);
2921 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2922
Chris Wilson05a20d02016-08-18 17:16:55 +01002923 if (vma->pages != obj->pages) {
2924 GEM_BUG_ON(!vma->pages);
2925 sg_free_table(vma->pages);
2926 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002927 }
Chris Wilson247177d2016-08-15 10:48:47 +01002928 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002929
Ben Widawsky2f633152013-07-17 12:19:03 -07002930 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002931 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002932 if (--obj->bind_count == 0)
2933 list_move_tail(&obj->global_list,
2934 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002935
Chris Wilson70903c32013-12-04 09:59:09 +00002936 /* And finally now the object is completely decoupled from this vma,
2937 * we can drop its hold on the backing storage and allow it to be
2938 * reaped by the shrinker.
2939 */
2940 i915_gem_object_unpin_pages(obj);
2941
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002942destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002943 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002944 i915_vma_destroy(vma);
2945
Chris Wilson88241782011-01-07 17:09:48 +00002946 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002947}
2948
Chris Wilsondcff85c2016-08-05 10:14:11 +01002949int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2950 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002951{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002952 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002953 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002954
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002955 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002956 if (engine->last_context == NULL)
2957 continue;
2958
Chris Wilsondcff85c2016-08-05 10:14:11 +01002959 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002960 if (ret)
2961 return ret;
2962 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002963
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002964 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002965}
2966
Chris Wilson4144f9b2014-09-11 08:43:48 +01002967static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002968 unsigned long cache_level)
2969{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002970 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002971 struct drm_mm_node *other;
2972
Chris Wilson4144f9b2014-09-11 08:43:48 +01002973 /*
2974 * On some machines we have to be careful when putting differing types
2975 * of snoopable memory together to avoid the prefetcher crossing memory
2976 * domains and dying. During vm initialisation, we decide whether or not
2977 * these constraints apply and set the drm_mm.color_adjust
2978 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002979 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002980 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002981 return true;
2982
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002983 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002984 return true;
2985
2986 if (list_empty(&gtt_space->node_list))
2987 return true;
2988
2989 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2990 if (other->allocated && !other->hole_follows && other->color != cache_level)
2991 return false;
2992
2993 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2994 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2995 return false;
2996
2997 return true;
2998}
2999
Jesse Barnesde151cf2008-11-12 10:03:55 -08003000/**
Chris Wilson59bfa122016-08-04 16:32:31 +01003001 * i915_vma_insert - finds a slot for the vma in its address space
3002 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01003003 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01003004 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003005 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01003006 *
3007 * First we try to allocate some free space that meets the requirements for
3008 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
3009 * preferrably the oldest idle entry to make room for the new VMA.
3010 *
3011 * Returns:
3012 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003013 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003014static int
3015i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003016{
Chris Wilson59bfa122016-08-04 16:32:31 +01003017 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3018 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003019 u64 start, end;
3020 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01003021 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003022
Chris Wilson3272db52016-08-04 16:32:32 +01003023 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003024 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003025
Chris Wilsonde180032016-08-04 16:32:29 +01003026 size = max(size, vma->size);
3027 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003028 size = i915_gem_get_ggtt_size(dev_priv, size,
3029 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003030
Chris Wilsonde180032016-08-04 16:32:29 +01003031 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01003032 i915_gem_get_ggtt_alignment(dev_priv, size,
3033 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01003034 flags & PIN_MAPPABLE);
3035 if (alignment == 0)
3036 alignment = min_alignment;
3037 if (alignment & (min_alignment - 1)) {
3038 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
3039 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01003040 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003041 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003042
Michel Thierry101b5062015-10-01 13:33:57 +01003043 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003044
3045 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003046 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003047 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003048 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003049 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003050
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003051 /* If binding the object/GGTT view requires more space than the entire
3052 * aperture has, reject it early before evicting everything in a vain
3053 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003054 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003055 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003056 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003057 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003058 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003059 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003060 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003061 }
3062
Chris Wilson37e680a2012-06-07 15:38:42 +01003063 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003064 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003065 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003066
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003067 i915_gem_object_pin_pages(obj);
3068
Chris Wilson506a8e82015-12-08 11:55:07 +00003069 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003070 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003071 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003072 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003073 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003074 }
Chris Wilsonde180032016-08-04 16:32:29 +01003075
Chris Wilson506a8e82015-12-08 11:55:07 +00003076 vma->node.start = offset;
3077 vma->node.size = size;
3078 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003079 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003080 if (ret) {
3081 ret = i915_gem_evict_for_vma(vma);
3082 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003083 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3084 if (ret)
3085 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003086 }
Michel Thierry101b5062015-10-01 13:33:57 +01003087 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003088 u32 search_flag, alloc_flag;
3089
Chris Wilson506a8e82015-12-08 11:55:07 +00003090 if (flags & PIN_HIGH) {
3091 search_flag = DRM_MM_SEARCH_BELOW;
3092 alloc_flag = DRM_MM_CREATE_TOP;
3093 } else {
3094 search_flag = DRM_MM_SEARCH_DEFAULT;
3095 alloc_flag = DRM_MM_CREATE_DEFAULT;
3096 }
Michel Thierry101b5062015-10-01 13:33:57 +01003097
Chris Wilson954c4692016-08-04 16:32:26 +01003098 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3099 * so we know that we always have a minimum alignment of 4096.
3100 * The drm_mm range manager is optimised to return results
3101 * with zero alignment, so where possible use the optimal
3102 * path.
3103 */
3104 if (alignment <= 4096)
3105 alignment = 0;
3106
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003107search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003108 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3109 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003110 size, alignment,
3111 obj->cache_level,
3112 start, end,
3113 search_flag,
3114 alloc_flag);
3115 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003116 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003117 obj->cache_level,
3118 start, end,
3119 flags);
3120 if (ret == 0)
3121 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003122
Chris Wilsonde180032016-08-04 16:32:29 +01003123 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003124 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003125 }
Chris Wilson37508582016-08-04 16:32:24 +01003126 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003127
Ben Widawsky35c20a62013-05-31 11:28:48 -07003128 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003129 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003130 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003131
Chris Wilson59bfa122016-08-04 16:32:31 +01003132 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003133
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003134err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003135 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003136 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003137}
3138
Chris Wilson000433b2013-08-08 14:41:09 +01003139bool
Chris Wilson2c225692013-08-09 12:26:45 +01003140i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3141 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003142{
Eric Anholt673a3942008-07-30 12:06:12 -07003143 /* If we don't have a page list set up, then we're not pinned
3144 * to GPU, and we can ignore the cache flush because it'll happen
3145 * again at bind time.
3146 */
Chris Wilson05394f32010-11-08 19:18:58 +00003147 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003148 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003149
Imre Deak769ce462013-02-13 21:56:05 +02003150 /*
3151 * Stolen memory is always coherent with the GPU as it is explicitly
3152 * marked as wc by the system, or the system is cache-coherent.
3153 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003154 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003155 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003156
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003157 /* If the GPU is snooping the contents of the CPU cache,
3158 * we do not need to manually clear the CPU cache lines. However,
3159 * the caches are only snooped when the render cache is
3160 * flushed/invalidated. As we always have to emit invalidations
3161 * and flushes when moving into and out of the RENDER domain, correct
3162 * snooping behaviour occurs naturally as the result of our domain
3163 * tracking.
3164 */
Chris Wilson0f719792015-01-13 13:32:52 +00003165 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3166 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003167 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003168 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003169
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003170 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003171 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003172 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003173
3174 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003175}
3176
3177/** Flushes the GTT write domain for the object if it's dirty. */
3178static void
Chris Wilson05394f32010-11-08 19:18:58 +00003179i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003180{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003181 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003182
Chris Wilson05394f32010-11-08 19:18:58 +00003183 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 return;
3185
Chris Wilson63256ec2011-01-04 18:42:07 +00003186 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003187 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003188 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003189 *
3190 * However, we do have to enforce the order so that all writes through
3191 * the GTT land before any writes to the device, such as updates to
3192 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003193 *
3194 * We also have to wait a bit for the writes to land from the GTT.
3195 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3196 * timing. This issue has only been observed when switching quickly
3197 * between GTT writes and CPU reads from inside the kernel on recent hw,
3198 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3199 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003200 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003201 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003202 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3203 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003204
Chris Wilsond243ad82016-08-18 17:16:44 +01003205 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003206
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003207 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003209 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003210 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003211}
3212
3213/** Flushes the CPU write domain for the object if it's dirty. */
3214static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003215i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003216{
Chris Wilson05394f32010-11-08 19:18:58 +00003217 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003218 return;
3219
Daniel Vettere62b59e2015-01-21 14:53:48 +01003220 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003221 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003222
Rodrigo Vivide152b62015-07-07 16:28:51 -07003223 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003224
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003225 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003226 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003227 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003228 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003229}
3230
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003231/**
3232 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003233 * @obj: object to act on
3234 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003235 *
3236 * This function returns when the move is complete, including waiting on
3237 * flushes to occur.
3238 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003239int
Chris Wilson20217462010-11-23 15:26:33 +00003240i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003241{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003242 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303243 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003245
Chris Wilson0201f1e2012-07-20 12:41:01 +01003246 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003247 if (ret)
3248 return ret;
3249
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003250 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3251 return 0;
3252
Chris Wilson43566de2015-01-02 16:29:29 +05303253 /* Flush and acquire obj->pages so that we are coherent through
3254 * direct access in memory with previous cached writes through
3255 * shmemfs and that our cache domain tracking remains valid.
3256 * For example, if the obj->filp was moved to swap without us
3257 * being notified and releasing the pages, we would mistakenly
3258 * continue to assume that the obj remained out of the CPU cached
3259 * domain.
3260 */
3261 ret = i915_gem_object_get_pages(obj);
3262 if (ret)
3263 return ret;
3264
Daniel Vettere62b59e2015-01-21 14:53:48 +01003265 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003266
Chris Wilsond0a57782012-10-09 19:24:37 +01003267 /* Serialise direct access to this object with the barriers for
3268 * coherent writes from the GPU, by effectively invalidating the
3269 * GTT domain upon first access.
3270 */
3271 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3272 mb();
3273
Chris Wilson05394f32010-11-08 19:18:58 +00003274 old_write_domain = obj->base.write_domain;
3275 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003276
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003277 /* It should now be out of any other write domains, and we can update
3278 * the domain values for our changes.
3279 */
Chris Wilson05394f32010-11-08 19:18:58 +00003280 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3281 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003282 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003283 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3284 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3285 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003286 }
3287
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003288 trace_i915_gem_object_change_domain(obj,
3289 old_read_domains,
3290 old_write_domain);
3291
Chris Wilson8325a092012-04-24 15:52:35 +01003292 /* And bump the LRU for this access */
Chris Wilson058d88c2016-08-15 10:49:06 +01003293 vma = i915_gem_object_to_ggtt(obj, NULL);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003294 if (vma &&
3295 drm_mm_node_allocated(&vma->node) &&
3296 !i915_vma_is_active(vma))
3297 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003298
Eric Anholte47c68e2008-11-14 13:35:19 -08003299 return 0;
3300}
3301
Chris Wilsonef55f922015-10-09 14:11:27 +01003302/**
3303 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003304 * @obj: object to act on
3305 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003306 *
3307 * After this function returns, the object will be in the new cache-level
3308 * across all GTT and the contents of the backing storage will be coherent,
3309 * with respect to the new cache-level. In order to keep the backing storage
3310 * coherent for all users, we only allow a single cache level to be set
3311 * globally on the object and prevent it from being changed whilst the
3312 * hardware is reading from the object. That is if the object is currently
3313 * on the scanout it will be set to uncached (or equivalent display
3314 * cache coherency) and all non-MOCS GPU access will also be uncached so
3315 * that all direct access to the scanout remains coherent.
3316 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003317int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3318 enum i915_cache_level cache_level)
3319{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003320 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003321 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003322
3323 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003324 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003325
Chris Wilsonef55f922015-10-09 14:11:27 +01003326 /* Inspect the list of currently bound VMA and unbind any that would
3327 * be invalid given the new cache-level. This is principally to
3328 * catch the issue of the CS prefetch crossing page boundaries and
3329 * reading an invalid PTE on older architectures.
3330 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003331restart:
3332 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003333 if (!drm_mm_node_allocated(&vma->node))
3334 continue;
3335
Chris Wilson20dfbde2016-08-04 16:32:30 +01003336 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003337 DRM_DEBUG("can not change the cache level of pinned objects\n");
3338 return -EBUSY;
3339 }
3340
Chris Wilsonaa653a62016-08-04 07:52:27 +01003341 if (i915_gem_valid_gtt_space(vma, cache_level))
3342 continue;
3343
3344 ret = i915_vma_unbind(vma);
3345 if (ret)
3346 return ret;
3347
3348 /* As unbinding may affect other elements in the
3349 * obj->vma_list (due to side-effects from retiring
3350 * an active vma), play safe and restart the iterator.
3351 */
3352 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003353 }
3354
Chris Wilsonef55f922015-10-09 14:11:27 +01003355 /* We can reuse the existing drm_mm nodes but need to change the
3356 * cache-level on the PTE. We could simply unbind them all and
3357 * rebind with the correct cache-level on next use. However since
3358 * we already have a valid slot, dma mapping, pages etc, we may as
3359 * rewrite the PTE in the belief that doing so tramples upon less
3360 * state and so involves less work.
3361 */
Chris Wilson15717de2016-08-04 07:52:26 +01003362 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003363 /* Before we change the PTE, the GPU must not be accessing it.
3364 * If we wait upon the object, we know that all the bound
3365 * VMA are no longer active.
3366 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003367 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003368 if (ret)
3369 return ret;
3370
Chris Wilsonaa653a62016-08-04 07:52:27 +01003371 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003372 /* Access to snoopable pages through the GTT is
3373 * incoherent and on some machines causes a hard
3374 * lockup. Relinquish the CPU mmaping to force
3375 * userspace to refault in the pages and we can
3376 * then double check if the GTT mapping is still
3377 * valid for that pointer access.
3378 */
3379 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003380
Chris Wilsonef55f922015-10-09 14:11:27 +01003381 /* As we no longer need a fence for GTT access,
3382 * we can relinquish it now (and so prevent having
3383 * to steal a fence from someone else on the next
3384 * fence request). Note GPU activity would have
3385 * dropped the fence as all snoopable access is
3386 * supposed to be linear.
3387 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003388 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3389 ret = i915_vma_put_fence(vma);
3390 if (ret)
3391 return ret;
3392 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003393 } else {
3394 /* We either have incoherent backing store and
3395 * so no GTT access or the architecture is fully
3396 * coherent. In such cases, existing GTT mmaps
3397 * ignore the cache bit in the PTE and we can
3398 * rewrite it without confusing the GPU or having
3399 * to force userspace to fault back in its mmaps.
3400 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003401 }
3402
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003403 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003404 if (!drm_mm_node_allocated(&vma->node))
3405 continue;
3406
3407 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3408 if (ret)
3409 return ret;
3410 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003411 }
3412
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003413 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003414 vma->node.color = cache_level;
3415 obj->cache_level = cache_level;
3416
Ville Syrjäläed75a552015-08-11 19:47:10 +03003417out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003418 /* Flush the dirty CPU caches to the backing storage so that the
3419 * object is now coherent at its new cache level (with respect
3420 * to the access domain).
3421 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303422 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003423 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003424 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003425 }
3426
Chris Wilsone4ffd172011-04-04 09:44:39 +01003427 return 0;
3428}
3429
Ben Widawsky199adf42012-09-21 17:01:20 -07003430int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432{
Ben Widawsky199adf42012-09-21 17:01:20 -07003433 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003434 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003435
Chris Wilson03ac0642016-07-20 13:31:51 +01003436 obj = i915_gem_object_lookup(file, args->handle);
3437 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003438 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003439
Chris Wilson651d7942013-08-08 14:41:10 +01003440 switch (obj->cache_level) {
3441 case I915_CACHE_LLC:
3442 case I915_CACHE_L3_LLC:
3443 args->caching = I915_CACHING_CACHED;
3444 break;
3445
Chris Wilson4257d3b2013-08-08 14:41:11 +01003446 case I915_CACHE_WT:
3447 args->caching = I915_CACHING_DISPLAY;
3448 break;
3449
Chris Wilson651d7942013-08-08 14:41:10 +01003450 default:
3451 args->caching = I915_CACHING_NONE;
3452 break;
3453 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003454
Chris Wilson34911fd2016-07-20 13:31:54 +01003455 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003456 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003457}
3458
Ben Widawsky199adf42012-09-21 17:01:20 -07003459int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003461{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003462 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003463 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003464 struct drm_i915_gem_object *obj;
3465 enum i915_cache_level level;
3466 int ret;
3467
Ben Widawsky199adf42012-09-21 17:01:20 -07003468 switch (args->caching) {
3469 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003470 level = I915_CACHE_NONE;
3471 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003472 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003473 /*
3474 * Due to a HW issue on BXT A stepping, GPU stores via a
3475 * snooped mapping may leave stale data in a corresponding CPU
3476 * cacheline, whereas normally such cachelines would get
3477 * invalidated.
3478 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003479 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003480 return -ENODEV;
3481
Chris Wilsone6994ae2012-07-10 10:27:08 +01003482 level = I915_CACHE_LLC;
3483 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003484 case I915_CACHING_DISPLAY:
3485 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3486 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003487 default:
3488 return -EINVAL;
3489 }
3490
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003491 intel_runtime_pm_get(dev_priv);
3492
Ben Widawsky3bc29132012-09-26 16:15:20 -07003493 ret = i915_mutex_lock_interruptible(dev);
3494 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003495 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003496
Chris Wilson03ac0642016-07-20 13:31:51 +01003497 obj = i915_gem_object_lookup(file, args->handle);
3498 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003499 ret = -ENOENT;
3500 goto unlock;
3501 }
3502
3503 ret = i915_gem_object_set_cache_level(obj, level);
3504
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003505 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003506unlock:
3507 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003508rpm_put:
3509 intel_runtime_pm_put(dev_priv);
3510
Chris Wilsone6994ae2012-07-10 10:27:08 +01003511 return ret;
3512}
3513
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003514/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003515 * Prepare buffer for display plane (scanout, cursors, etc).
3516 * Can be called from an uninterruptible phase (modesetting) and allows
3517 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003518 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003519struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003520i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3521 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003522 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003523{
Chris Wilson058d88c2016-08-15 10:49:06 +01003524 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003525 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003526 int ret;
3527
Chris Wilsoncc98b412013-08-09 12:25:09 +01003528 /* Mark the pin_display early so that we account for the
3529 * display coherency whilst setting up the cache domains.
3530 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003531 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003532
Eric Anholta7ef0642011-03-29 16:59:54 -07003533 /* The display engine is not coherent with the LLC cache on gen6. As
3534 * a result, we make sure that the pinning that is about to occur is
3535 * done with uncached PTEs. This is lowest common denominator for all
3536 * chipsets.
3537 *
3538 * However for gen6+, we could do better by using the GFDT bit instead
3539 * of uncaching, which would allow us to flush all the LLC-cached data
3540 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3541 */
Chris Wilson651d7942013-08-08 14:41:10 +01003542 ret = i915_gem_object_set_cache_level(obj,
3543 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003544 if (ret) {
3545 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003546 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003547 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003548
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003549 /* As the user may map the buffer once pinned in the display plane
3550 * (e.g. libkms for the bootup splash), we have to ensure that we
3551 * always use map_and_fenceable for all scanout buffers.
3552 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003553 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003554 view->type == I915_GGTT_VIEW_NORMAL ?
3555 PIN_MAPPABLE : 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003556 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003557 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003558
Chris Wilson058d88c2016-08-15 10:49:06 +01003559 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3560
Daniel Vettere62b59e2015-01-21 14:53:48 +01003561 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003562
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003563 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003564 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003565
3566 /* It should now be out of any other write domains, and we can update
3567 * the domain values for our changes.
3568 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003569 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003570 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003571
3572 trace_i915_gem_object_change_domain(obj,
3573 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003574 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003575
Chris Wilson058d88c2016-08-15 10:49:06 +01003576 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003577
3578err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003579 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003580 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003581}
3582
3583void
Chris Wilson058d88c2016-08-15 10:49:06 +01003584i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003585{
Chris Wilson058d88c2016-08-15 10:49:06 +01003586 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003587 return;
3588
Chris Wilson058d88c2016-08-15 10:49:06 +01003589 vma->obj->pin_display--;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003590
Chris Wilson058d88c2016-08-15 10:49:06 +01003591 i915_vma_unpin(vma);
3592 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003593}
3594
Eric Anholte47c68e2008-11-14 13:35:19 -08003595/**
3596 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003597 * @obj: object to act on
3598 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003599 *
3600 * This function returns when the move is complete, including waiting on
3601 * flushes to occur.
3602 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003603int
Chris Wilson919926a2010-11-12 13:42:53 +00003604i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003605{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003606 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003607 int ret;
3608
Chris Wilson0201f1e2012-07-20 12:41:01 +01003609 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003610 if (ret)
3611 return ret;
3612
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003613 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3614 return 0;
3615
Eric Anholte47c68e2008-11-14 13:35:19 -08003616 i915_gem_object_flush_gtt_write_domain(obj);
3617
Chris Wilson05394f32010-11-08 19:18:58 +00003618 old_write_domain = obj->base.write_domain;
3619 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003620
Eric Anholte47c68e2008-11-14 13:35:19 -08003621 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003622 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003623 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003626 }
3627
3628 /* It should now be out of any other write domains, and we can update
3629 * the domain values for our changes.
3630 */
Chris Wilson05394f32010-11-08 19:18:58 +00003631 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003632
3633 /* If we're writing through the CPU, then the GPU read domains will
3634 * need to be invalidated at next use.
3635 */
3636 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003637 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3638 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003639 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003640
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003641 trace_i915_gem_object_change_domain(obj,
3642 old_read_domains,
3643 old_write_domain);
3644
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003645 return 0;
3646}
3647
Eric Anholt673a3942008-07-30 12:06:12 -07003648/* Throttle our rendering by waiting until the ring has completed our requests
3649 * emitted over 20 msec ago.
3650 *
Eric Anholtb9624422009-06-03 07:27:35 +00003651 * Note that if we were to use the current jiffies each time around the loop,
3652 * we wouldn't escape the function with any frames outstanding if the time to
3653 * render a frame was over 20ms.
3654 *
Eric Anholt673a3942008-07-30 12:06:12 -07003655 * This should get us reasonable parallelism between CPU and GPU but also
3656 * relatively low latency when blocking on a particular request to finish.
3657 */
3658static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003659i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003660{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003661 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003662 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003663 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003664 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003665 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003666
Daniel Vetter308887a2012-11-14 17:14:06 +01003667 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3668 if (ret)
3669 return ret;
3670
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003671 /* ABI: return -EIO if already wedged */
3672 if (i915_terminally_wedged(&dev_priv->gpu_error))
3673 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003674
Chris Wilson1c255952010-09-26 11:03:27 +01003675 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003676 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003677 if (time_after_eq(request->emitted_jiffies, recent_enough))
3678 break;
3679
John Harrisonfcfa423c2015-05-29 17:44:12 +01003680 /*
3681 * Note that the request might not have been submitted yet.
3682 * In which case emitted_jiffies will be zero.
3683 */
3684 if (!request->emitted_jiffies)
3685 continue;
3686
John Harrison54fb2412014-11-24 18:49:27 +00003687 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003688 }
John Harrisonff865882014-11-24 18:49:28 +00003689 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003690 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003691 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003692
John Harrison54fb2412014-11-24 18:49:27 +00003693 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003694 return 0;
3695
Chris Wilson776f3232016-08-04 07:52:40 +01003696 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003697 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003698
Eric Anholt673a3942008-07-30 12:06:12 -07003699 return ret;
3700}
3701
Chris Wilsond23db882014-05-23 08:48:08 +02003702static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003703i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003704{
Chris Wilson59bfa122016-08-04 16:32:31 +01003705 if (!drm_mm_node_allocated(&vma->node))
3706 return false;
3707
Chris Wilson91b2db62016-08-04 16:32:23 +01003708 if (vma->node.size < size)
3709 return true;
3710
3711 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003712 return true;
3713
Chris Wilson05a20d02016-08-18 17:16:55 +01003714 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003715 return true;
3716
3717 if (flags & PIN_OFFSET_BIAS &&
3718 vma->node.start < (flags & PIN_OFFSET_MASK))
3719 return true;
3720
Chris Wilson506a8e82015-12-08 11:55:07 +00003721 if (flags & PIN_OFFSET_FIXED &&
3722 vma->node.start != (flags & PIN_OFFSET_MASK))
3723 return true;
3724
Chris Wilsond23db882014-05-23 08:48:08 +02003725 return false;
3726}
3727
Chris Wilsond0710ab2015-11-20 14:16:39 +00003728void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3729{
3730 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003731 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003732 bool mappable, fenceable;
3733 u32 fence_size, fence_alignment;
3734
Chris Wilsona9f14812016-08-04 16:32:28 +01003735 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003736 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003737 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003738 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003739 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003740 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003741 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003742
3743 fenceable = (vma->node.size == fence_size &&
3744 (vma->node.start & (fence_alignment - 1)) == 0);
3745
3746 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003747 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003748
Chris Wilson05a20d02016-08-18 17:16:55 +01003749 if (mappable && fenceable)
3750 vma->flags |= I915_VMA_CAN_FENCE;
3751 else
3752 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003753}
3754
Chris Wilson305bc232016-08-04 16:32:33 +01003755int __i915_vma_do_pin(struct i915_vma *vma,
3756 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003757{
Chris Wilson305bc232016-08-04 16:32:33 +01003758 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003759 int ret;
3760
Chris Wilson59bfa122016-08-04 16:32:31 +01003761 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003762 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003763
Chris Wilson305bc232016-08-04 16:32:33 +01003764 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3765 ret = -EBUSY;
3766 goto err;
3767 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003768
Chris Wilsonde895082016-08-04 16:32:34 +01003769 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003770 ret = i915_vma_insert(vma, size, alignment, flags);
3771 if (ret)
3772 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003773 }
3774
Chris Wilson59bfa122016-08-04 16:32:31 +01003775 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003776 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003777 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003778
Chris Wilson3272db52016-08-04 16:32:32 +01003779 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003780 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003781
Chris Wilson3b165252016-08-04 16:32:25 +01003782 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003783 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003784
Chris Wilson59bfa122016-08-04 16:32:31 +01003785err:
3786 __i915_vma_unpin(vma);
3787 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003788}
3789
Chris Wilson058d88c2016-08-15 10:49:06 +01003790struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003791i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3792 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003793 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003794 u64 alignment,
3795 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003796{
Chris Wilson058d88c2016-08-15 10:49:06 +01003797 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003798 struct i915_vma *vma;
3799 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003800
Chris Wilson058d88c2016-08-15 10:49:06 +01003801 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003802 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003803 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003804
3805 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3806 if (flags & PIN_NONBLOCK &&
3807 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003808 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003809
3810 WARN(i915_vma_is_pinned(vma),
3811 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003812 " offset=%08x, req.alignment=%llx,"
3813 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3814 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003815 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003816 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003817 ret = i915_vma_unbind(vma);
3818 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003819 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003820 }
3821
Chris Wilson058d88c2016-08-15 10:49:06 +01003822 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3823 if (ret)
3824 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003825
Chris Wilson058d88c2016-08-15 10:49:06 +01003826 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003827}
3828
Chris Wilsonedf6b762016-08-09 09:23:33 +01003829static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003830{
3831 /* Note that we could alias engines in the execbuf API, but
3832 * that would be very unwise as it prevents userspace from
3833 * fine control over engine selection. Ahem.
3834 *
3835 * This should be something like EXEC_MAX_ENGINE instead of
3836 * I915_NUM_ENGINES.
3837 */
3838 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3839 return 0x10000 << id;
3840}
3841
3842static __always_inline unsigned int __busy_write_id(unsigned int id)
3843{
Chris Wilson70cb4722016-08-09 18:08:25 +01003844 /* The uABI guarantees an active writer is also amongst the read
3845 * engines. This would be true if we accessed the activity tracking
3846 * under the lock, but as we perform the lookup of the object and
3847 * its activity locklessly we can not guarantee that the last_write
3848 * being active implies that we have set the same engine flag from
3849 * last_read - hence we always set both read and write busy for
3850 * last_write.
3851 */
3852 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003853}
3854
Chris Wilsonedf6b762016-08-09 09:23:33 +01003855static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003856__busy_set_if_active(const struct i915_gem_active *active,
3857 unsigned int (*flag)(unsigned int id))
3858{
Chris Wilson12555012016-08-16 09:50:40 +01003859 struct drm_i915_gem_request *request;
3860
3861 request = rcu_dereference(active->request);
3862 if (!request || i915_gem_request_completed(request))
3863 return 0;
3864
3865 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3866 * discussion of how to handle the race correctly, but for reporting
3867 * the busy state we err on the side of potentially reporting the
3868 * wrong engine as being busy (but we guarantee that the result
3869 * is at least self-consistent).
3870 *
3871 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3872 * whilst we are inspecting it, even under the RCU read lock as we are.
3873 * This means that there is a small window for the engine and/or the
3874 * seqno to have been overwritten. The seqno will always be in the
3875 * future compared to the intended, and so we know that if that
3876 * seqno is idle (on whatever engine) our request is idle and the
3877 * return 0 above is correct.
3878 *
3879 * The issue is that if the engine is switched, it is just as likely
3880 * to report that it is busy (but since the switch happened, we know
3881 * the request should be idle). So there is a small chance that a busy
3882 * result is actually the wrong engine.
3883 *
3884 * So why don't we care?
3885 *
3886 * For starters, the busy ioctl is a heuristic that is by definition
3887 * racy. Even with perfect serialisation in the driver, the hardware
3888 * state is constantly advancing - the state we report to the user
3889 * is stale.
3890 *
3891 * The critical information for the busy-ioctl is whether the object
3892 * is idle as userspace relies on that to detect whether its next
3893 * access will stall, or if it has missed submitting commands to
3894 * the hardware allowing the GPU to stall. We never generate a
3895 * false-positive for idleness, thus busy-ioctl is reliable at the
3896 * most fundamental level, and we maintain the guarantee that a
3897 * busy object left to itself will eventually become idle (and stay
3898 * idle!).
3899 *
3900 * We allow ourselves the leeway of potentially misreporting the busy
3901 * state because that is an optimisation heuristic that is constantly
3902 * in flux. Being quickly able to detect the busy/idle state is much
3903 * more important than accurate logging of exactly which engines were
3904 * busy.
3905 *
3906 * For accuracy in reporting the engine, we could use
3907 *
3908 * result = 0;
3909 * request = __i915_gem_active_get_rcu(active);
3910 * if (request) {
3911 * if (!i915_gem_request_completed(request))
3912 * result = flag(request->engine->exec_id);
3913 * i915_gem_request_put(request);
3914 * }
3915 *
3916 * but that still remains susceptible to both hardware and userspace
3917 * races. So we accept making the result of that race slightly worse,
3918 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003919 */
Chris Wilson12555012016-08-16 09:50:40 +01003920 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003921}
3922
Chris Wilsonedf6b762016-08-09 09:23:33 +01003923static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003924busy_check_reader(const struct i915_gem_active *active)
3925{
3926 return __busy_set_if_active(active, __busy_read_flag);
3927}
3928
Chris Wilsonedf6b762016-08-09 09:23:33 +01003929static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003930busy_check_writer(const struct i915_gem_active *active)
3931{
3932 return __busy_set_if_active(active, __busy_write_id);
3933}
3934
Eric Anholt673a3942008-07-30 12:06:12 -07003935int
Eric Anholt673a3942008-07-30 12:06:12 -07003936i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003937 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003938{
3939 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003940 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003941 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003942
Chris Wilson03ac0642016-07-20 13:31:51 +01003943 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003944 if (!obj)
3945 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003946
Chris Wilson426960b2016-01-15 16:51:46 +00003947 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003948 active = __I915_BO_ACTIVE(obj);
3949 if (active) {
3950 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003951
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003952 /* Yes, the lookups are intentionally racy.
3953 *
3954 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3955 * to regard the value as stale and as our ABI guarantees
3956 * forward progress, we confirm the status of each active
3957 * request with the hardware.
3958 *
3959 * Even though we guard the pointer lookup by RCU, that only
3960 * guarantees that the pointer and its contents remain
3961 * dereferencable and does *not* mean that the request we
3962 * have is the same as the one being tracked by the object.
3963 *
3964 * Consider that we lookup the request just as it is being
3965 * retired and freed. We take a local copy of the pointer,
3966 * but before we add its engine into the busy set, the other
3967 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01003968 * engine with a fresh and incomplete seqno. Guarding against
3969 * that requires careful serialisation and reference counting,
3970 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
3971 * instead we expect that if the result is busy, which engines
3972 * are busy is not completely reliable - we only guarantee
3973 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003974 */
3975 rcu_read_lock();
3976
3977 for_each_active(active, idx)
3978 args->busy |= busy_check_reader(&obj->last_read[idx]);
3979
3980 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003981 * the set of read engines. This should be ensured by the
3982 * ordering of setting last_read/last_write in
3983 * i915_vma_move_to_active(), and then in reverse in retire.
3984 * However, for good measure, we always report the last_write
3985 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003986 *
3987 * We don't care that the set of active read/write engines
3988 * may change during construction of the result, as it is
3989 * equally liable to change before userspace can inspect
3990 * the result.
3991 */
3992 args->busy |= busy_check_writer(&obj->last_write);
3993
3994 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003995 }
Eric Anholt673a3942008-07-30 12:06:12 -07003996
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003997 i915_gem_object_put_unlocked(obj);
3998 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003999}
4000
4001int
4002i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4003 struct drm_file *file_priv)
4004{
Akshay Joshi0206e352011-08-16 15:34:10 -04004005 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004006}
4007
Chris Wilson3ef94da2009-09-14 16:50:29 +01004008int
4009i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4010 struct drm_file *file_priv)
4011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004012 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004013 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004014 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004015 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004016
4017 switch (args->madv) {
4018 case I915_MADV_DONTNEED:
4019 case I915_MADV_WILLNEED:
4020 break;
4021 default:
4022 return -EINVAL;
4023 }
4024
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004025 ret = i915_mutex_lock_interruptible(dev);
4026 if (ret)
4027 return ret;
4028
Chris Wilson03ac0642016-07-20 13:31:51 +01004029 obj = i915_gem_object_lookup(file_priv, args->handle);
4030 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004031 ret = -ENOENT;
4032 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004033 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004034
Daniel Vetter656bfa32014-11-20 09:26:30 +01004035 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004036 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004037 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4038 if (obj->madv == I915_MADV_WILLNEED)
4039 i915_gem_object_unpin_pages(obj);
4040 if (args->madv == I915_MADV_WILLNEED)
4041 i915_gem_object_pin_pages(obj);
4042 }
4043
Chris Wilson05394f32010-11-08 19:18:58 +00004044 if (obj->madv != __I915_MADV_PURGED)
4045 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004046
Chris Wilson6c085a72012-08-20 11:40:46 +02004047 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004048 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004049 i915_gem_object_truncate(obj);
4050
Chris Wilson05394f32010-11-08 19:18:58 +00004051 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004052
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004053 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004054unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004055 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004056 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004057}
4058
Chris Wilson37e680a2012-06-07 15:38:42 +01004059void i915_gem_object_init(struct drm_i915_gem_object *obj,
4060 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004061{
Chris Wilsonb4716182015-04-27 13:41:17 +01004062 int i;
4063
Ben Widawsky35c20a62013-05-31 11:28:48 -07004064 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004065 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004066 init_request_active(&obj->last_read[i],
4067 i915_gem_object_retire__read);
4068 init_request_active(&obj->last_write,
4069 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004070 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004071 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004072 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004073
Chris Wilson37e680a2012-06-07 15:38:42 +01004074 obj->ops = ops;
4075
Chris Wilson0327d6b2012-08-11 15:41:06 +01004076 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004077
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004078 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004079}
4080
Chris Wilson37e680a2012-06-07 15:38:42 +01004081static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004082 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004083 .get_pages = i915_gem_object_get_pages_gtt,
4084 .put_pages = i915_gem_object_put_pages_gtt,
4085};
4086
Dave Gordond37cd8a2016-04-22 19:14:32 +01004087struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004088 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004089{
Daniel Vetterc397b902010-04-09 19:05:07 +00004090 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004091 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004092 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004093 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004094
Chris Wilson42dcedd2012-11-15 11:32:30 +00004095 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004096 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004097 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004098
Chris Wilsonfe3db792016-04-25 13:32:13 +01004099 ret = drm_gem_object_init(dev, &obj->base, size);
4100 if (ret)
4101 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004102
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004103 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4104 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4105 /* 965gm cannot relocate objects above 4GiB. */
4106 mask &= ~__GFP_HIGHMEM;
4107 mask |= __GFP_DMA32;
4108 }
4109
Al Viro93c76a32015-12-04 23:45:44 -05004110 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004111 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004112
Chris Wilson37e680a2012-06-07 15:38:42 +01004113 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004114
Daniel Vetterc397b902010-04-09 19:05:07 +00004115 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4116 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4117
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004118 if (HAS_LLC(dev)) {
4119 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004120 * cache) for about a 10% performance improvement
4121 * compared to uncached. Graphics requests other than
4122 * display scanout are coherent with the CPU in
4123 * accessing this cache. This means in this mode we
4124 * don't need to clflush on the CPU side, and on the
4125 * GPU side we only need to flush internal caches to
4126 * get data visible to the CPU.
4127 *
4128 * However, we maintain the display planes as UC, and so
4129 * need to rebind when first used as such.
4130 */
4131 obj->cache_level = I915_CACHE_LLC;
4132 } else
4133 obj->cache_level = I915_CACHE_NONE;
4134
Daniel Vetterd861e332013-07-24 23:25:03 +02004135 trace_i915_gem_object_create(obj);
4136
Chris Wilson05394f32010-11-08 19:18:58 +00004137 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004138
4139fail:
4140 i915_gem_object_free(obj);
4141
4142 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004143}
4144
Chris Wilson340fbd82014-05-22 09:16:52 +01004145static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4146{
4147 /* If we are the last user of the backing storage (be it shmemfs
4148 * pages or stolen etc), we know that the pages are going to be
4149 * immediately released. In this case, we can then skip copying
4150 * back the contents from the GPU.
4151 */
4152
4153 if (obj->madv != I915_MADV_WILLNEED)
4154 return false;
4155
4156 if (obj->base.filp == NULL)
4157 return true;
4158
4159 /* At first glance, this looks racy, but then again so would be
4160 * userspace racing mmap against close. However, the first external
4161 * reference to the filp can only be obtained through the
4162 * i915_gem_mmap_ioctl() which safeguards us against the user
4163 * acquiring such a reference whilst we are in the middle of
4164 * freeing the object.
4165 */
4166 return atomic_long_read(&obj->base.filp->f_count) == 1;
4167}
4168
Chris Wilson1488fc02012-04-24 15:47:31 +01004169void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004170{
Chris Wilson1488fc02012-04-24 15:47:31 +01004171 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004172 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004173 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004174 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004175
Paulo Zanonif65c9162013-11-27 18:20:34 -02004176 intel_runtime_pm_get(dev_priv);
4177
Chris Wilson26e12f82011-03-20 11:20:19 +00004178 trace_i915_gem_object_destroy(obj);
4179
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004180 /* All file-owned VMA should have been released by this point through
4181 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4182 * However, the object may also be bound into the global GTT (e.g.
4183 * older GPUs without per-process support, or for direct access through
4184 * the GTT either for the user or for scanout). Those VMA still need to
4185 * unbound now.
4186 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004187 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004188 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004189 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004190 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004191 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004192 }
Chris Wilson15717de2016-08-04 07:52:26 +01004193 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004194
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004195 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4196 * before progressing. */
4197 if (obj->stolen)
4198 i915_gem_object_unpin_pages(obj);
4199
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004200 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004201
Daniel Vetter656bfa32014-11-20 09:26:30 +01004202 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4203 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004204 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004205 i915_gem_object_unpin_pages(obj);
4206
Ben Widawsky401c29f2013-05-31 11:28:47 -07004207 if (WARN_ON(obj->pages_pin_count))
4208 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004209 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004210 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004211 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004212
Chris Wilson9da3da62012-06-01 15:20:22 +01004213 BUG_ON(obj->pages);
4214
Chris Wilson2f745ad2012-09-04 21:02:58 +01004215 if (obj->base.import_attach)
4216 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004217
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004218 if (obj->ops->release)
4219 obj->ops->release(obj);
4220
Chris Wilson05394f32010-11-08 19:18:58 +00004221 drm_gem_object_release(&obj->base);
4222 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004223
Chris Wilson05394f32010-11-08 19:18:58 +00004224 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004225 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004226
4227 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004228}
4229
Chris Wilsondcff85c2016-08-05 10:14:11 +01004230int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004231{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004232 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004233 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004234
Chris Wilson54b4f682016-07-21 21:16:19 +01004235 intel_suspend_gt_powersave(dev_priv);
4236
Chris Wilson45c5f202013-10-16 11:50:01 +01004237 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004238
4239 /* We have to flush all the executing contexts to main memory so
4240 * that they can saved in the hibernation image. To ensure the last
4241 * context image is coherent, we have to switch away from it. That
4242 * leaves the dev_priv->kernel_context still active when
4243 * we actually suspend, and its image in memory may not match the GPU
4244 * state. Fortunately, the kernel_context is disposable and we do
4245 * not rely on its state.
4246 */
4247 ret = i915_gem_switch_to_kernel_context(dev_priv);
4248 if (ret)
4249 goto err;
4250
Chris Wilsondcff85c2016-08-05 10:14:11 +01004251 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004252 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004253 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004254
Chris Wilsonc0336662016-05-06 15:40:21 +01004255 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004256
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004257 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004258 mutex_unlock(&dev->struct_mutex);
4259
Chris Wilson737b1502015-01-26 18:03:03 +02004260 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004261 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4262 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004263
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004264 /* Assert that we sucessfully flushed all the work and
4265 * reset the GPU back to its idle, low power state.
4266 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004267 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004268
Eric Anholt673a3942008-07-30 12:06:12 -07004269 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004270
4271err:
4272 mutex_unlock(&dev->struct_mutex);
4273 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004274}
4275
Chris Wilson5ab57c72016-07-15 14:56:20 +01004276void i915_gem_resume(struct drm_device *dev)
4277{
4278 struct drm_i915_private *dev_priv = to_i915(dev);
4279
4280 mutex_lock(&dev->struct_mutex);
4281 i915_gem_restore_gtt_mappings(dev);
4282
4283 /* As we didn't flush the kernel context before suspend, we cannot
4284 * guarantee that the context image is complete. So let's just reset
4285 * it and start again.
4286 */
4287 if (i915.enable_execlists)
4288 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4289
4290 mutex_unlock(&dev->struct_mutex);
4291}
4292
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004293void i915_gem_init_swizzling(struct drm_device *dev)
4294{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004295 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004296
Daniel Vetter11782b02012-01-31 16:47:55 +01004297 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004298 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4299 return;
4300
4301 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4302 DISP_TILE_SURFACE_SWIZZLING);
4303
Daniel Vetter11782b02012-01-31 16:47:55 +01004304 if (IS_GEN5(dev))
4305 return;
4306
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004307 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4308 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004309 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004310 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004311 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004312 else if (IS_GEN8(dev))
4313 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004314 else
4315 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004316}
Daniel Vettere21af882012-02-09 20:53:27 +01004317
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004318static void init_unused_ring(struct drm_device *dev, u32 base)
4319{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004320 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004321
4322 I915_WRITE(RING_CTL(base), 0);
4323 I915_WRITE(RING_HEAD(base), 0);
4324 I915_WRITE(RING_TAIL(base), 0);
4325 I915_WRITE(RING_START(base), 0);
4326}
4327
4328static void init_unused_rings(struct drm_device *dev)
4329{
4330 if (IS_I830(dev)) {
4331 init_unused_ring(dev, PRB1_BASE);
4332 init_unused_ring(dev, SRB0_BASE);
4333 init_unused_ring(dev, SRB1_BASE);
4334 init_unused_ring(dev, SRB2_BASE);
4335 init_unused_ring(dev, SRB3_BASE);
4336 } else if (IS_GEN2(dev)) {
4337 init_unused_ring(dev, SRB0_BASE);
4338 init_unused_ring(dev, SRB1_BASE);
4339 } else if (IS_GEN3(dev)) {
4340 init_unused_ring(dev, PRB1_BASE);
4341 init_unused_ring(dev, PRB2_BASE);
4342 }
4343}
4344
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004345int
4346i915_gem_init_hw(struct drm_device *dev)
4347{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004348 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004349 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004350 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004351
Chris Wilson5e4f5182015-02-13 14:35:59 +00004352 /* Double layer security blanket, see i915_gem_init() */
4353 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4354
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004355 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004356 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004357
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004358 if (IS_HASWELL(dev))
4359 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4360 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004361
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004362 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004363 if (IS_IVYBRIDGE(dev)) {
4364 u32 temp = I915_READ(GEN7_MSG_CTL);
4365 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4366 I915_WRITE(GEN7_MSG_CTL, temp);
4367 } else if (INTEL_INFO(dev)->gen >= 7) {
4368 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4369 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4370 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4371 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004372 }
4373
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004374 i915_gem_init_swizzling(dev);
4375
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004376 /*
4377 * At least 830 can leave some of the unused rings
4378 * "active" (ie. head != tail) after resume which
4379 * will prevent c3 entry. Makes sure all unused rings
4380 * are totally idle.
4381 */
4382 init_unused_rings(dev);
4383
Dave Gordoned54c1a2016-01-19 19:02:54 +00004384 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004385
John Harrison4ad2fd82015-06-18 13:11:20 +01004386 ret = i915_ppgtt_init_hw(dev);
4387 if (ret) {
4388 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4389 goto out;
4390 }
4391
4392 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004393 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004394 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004395 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004396 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004397 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004398
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004399 intel_mocs_init_l3cc_table(dev);
4400
Alex Dai33a732f2015-08-12 15:43:36 +01004401 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004402 ret = intel_guc_setup(dev);
4403 if (ret)
4404 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004405
Chris Wilson5e4f5182015-02-13 14:35:59 +00004406out:
4407 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004408 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004409}
4410
Chris Wilson39df9192016-07-20 13:31:57 +01004411bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4412{
4413 if (INTEL_INFO(dev_priv)->gen < 6)
4414 return false;
4415
4416 /* TODO: make semaphores and Execlists play nicely together */
4417 if (i915.enable_execlists)
4418 return false;
4419
4420 if (value >= 0)
4421 return value;
4422
4423#ifdef CONFIG_INTEL_IOMMU
4424 /* Enable semaphores on SNB when IO remapping is off */
4425 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4426 return false;
4427#endif
4428
4429 return true;
4430}
4431
Chris Wilson1070a422012-04-24 15:47:41 +01004432int i915_gem_init(struct drm_device *dev)
4433{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004434 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004435 int ret;
4436
Chris Wilson1070a422012-04-24 15:47:41 +01004437 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004438
Oscar Mateoa83014d2014-07-24 17:04:21 +01004439 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004440 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004441 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004442 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004443 }
4444
Chris Wilson5e4f5182015-02-13 14:35:59 +00004445 /* This is just a security blanket to placate dragons.
4446 * On some systems, we very sporadically observe that the first TLBs
4447 * used by the CS may be stale, despite us poking the TLB reset. If
4448 * we hold the forcewake during initialisation these problems
4449 * just magically go away.
4450 */
4451 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4452
Chris Wilson72778cb2016-05-19 16:17:16 +01004453 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004454
4455 ret = i915_gem_init_ggtt(dev_priv);
4456 if (ret)
4457 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004458
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004459 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004460 if (ret)
4461 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004462
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004463 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004464 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004465 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004466
4467 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004468 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004469 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004470 * wedged. But we only want to do this where the GPU is angry,
4471 * for all other failure, such as an allocation failure, bail.
4472 */
4473 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004474 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004475 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004476 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004477
4478out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004479 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004480 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004481
Chris Wilson60990322014-04-09 09:19:42 +01004482 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004483}
4484
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004485void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004486i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004487{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004488 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004489 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004490
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004491 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004492 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004493}
4494
Chris Wilson64193402010-10-24 12:38:05 +01004495static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004496init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004497{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004498 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004499}
4500
Eric Anholt673a3942008-07-30 12:06:12 -07004501void
Imre Deak40ae4e12016-03-16 14:54:03 +02004502i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4503{
Chris Wilson91c8a322016-07-05 10:40:23 +01004504 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004505 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004506
4507 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4508 !IS_CHERRYVIEW(dev_priv))
4509 dev_priv->num_fence_regs = 32;
4510 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4511 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4512 dev_priv->num_fence_regs = 16;
4513 else
4514 dev_priv->num_fence_regs = 8;
4515
Chris Wilsonc0336662016-05-06 15:40:21 +01004516 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004517 dev_priv->num_fence_regs =
4518 I915_READ(vgtif_reg(avail_rs.fence_num));
4519
4520 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004521 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4522 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4523
4524 fence->i915 = dev_priv;
4525 fence->id = i;
4526 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4527 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004528 i915_gem_restore_fences(dev);
4529
4530 i915_gem_detect_bit_6_swizzle(dev);
4531}
4532
4533void
Imre Deakd64aa092016-01-19 15:26:29 +02004534i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004535{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004536 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004537 int i;
4538
Chris Wilsonefab6d82015-04-07 16:20:57 +01004539 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004540 kmem_cache_create("i915_gem_object",
4541 sizeof(struct drm_i915_gem_object), 0,
4542 SLAB_HWCACHE_ALIGN,
4543 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004544 dev_priv->vmas =
4545 kmem_cache_create("i915_gem_vma",
4546 sizeof(struct i915_vma), 0,
4547 SLAB_HWCACHE_ALIGN,
4548 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004549 dev_priv->requests =
4550 kmem_cache_create("i915_gem_request",
4551 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004552 SLAB_HWCACHE_ALIGN |
4553 SLAB_RECLAIM_ACCOUNT |
4554 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004555 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004556
Ben Widawskya33afea2013-09-17 21:12:45 -07004557 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004558 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4559 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004560 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004561 for (i = 0; i < I915_NUM_ENGINES; i++)
4562 init_engine_lists(&dev_priv->engine[i]);
Chris Wilson67d97da2016-07-04 08:08:31 +01004563 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004564 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004565 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004566 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004567 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004568 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004569
Chris Wilson72bfa192010-12-19 11:42:05 +00004570 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4571
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004572 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004573
Chris Wilsonce453d82011-02-21 14:43:56 +00004574 dev_priv->mm.interruptible = true;
4575
Chris Wilsonb5add952016-08-04 16:32:36 +01004576 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004577}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004578
Imre Deakd64aa092016-01-19 15:26:29 +02004579void i915_gem_load_cleanup(struct drm_device *dev)
4580{
4581 struct drm_i915_private *dev_priv = to_i915(dev);
4582
4583 kmem_cache_destroy(dev_priv->requests);
4584 kmem_cache_destroy(dev_priv->vmas);
4585 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004586
4587 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4588 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004589}
4590
Chris Wilson461fb992016-05-14 07:26:33 +01004591int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4592{
4593 struct drm_i915_gem_object *obj;
4594
4595 /* Called just before we write the hibernation image.
4596 *
4597 * We need to update the domain tracking to reflect that the CPU
4598 * will be accessing all the pages to create and restore from the
4599 * hibernation, and so upon restoration those pages will be in the
4600 * CPU domain.
4601 *
4602 * To make sure the hibernation image contains the latest state,
4603 * we update that state just before writing out the image.
4604 */
4605
4606 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4607 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4608 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4609 }
4610
4611 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4612 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4613 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4614 }
4615
4616 return 0;
4617}
4618
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004619void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004620{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004621 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004622 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004623
4624 /* Clean up our request list when the client is going away, so that
4625 * later retire_requests won't dereference our soon-to-be-gone
4626 * file_priv.
4627 */
Chris Wilson1c255952010-09-26 11:03:27 +01004628 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004629 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004630 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004631 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004632
Chris Wilson2e1b8732015-04-27 13:41:22 +01004633 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004634 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004635 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004636 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004637 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004638}
4639
4640int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4641{
4642 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004643 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004644
4645 DRM_DEBUG_DRIVER("\n");
4646
4647 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4648 if (!file_priv)
4649 return -ENOMEM;
4650
4651 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004652 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004653 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004654 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004655
4656 spin_lock_init(&file_priv->mm.lock);
4657 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004658
Chris Wilsonc80ff162016-07-27 09:07:27 +01004659 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004660
Ben Widawskye422b882013-12-06 14:10:58 -08004661 ret = i915_gem_context_open(dev, file);
4662 if (ret)
4663 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004664
Ben Widawskye422b882013-12-06 14:10:58 -08004665 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004666}
4667
Daniel Vetterb680c372014-09-19 18:27:27 +02004668/**
4669 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004670 * @old: current GEM buffer for the frontbuffer slots
4671 * @new: new GEM buffer for the frontbuffer slots
4672 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004673 *
4674 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4675 * from @old and setting them in @new. Both @old and @new can be NULL.
4676 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004677void i915_gem_track_fb(struct drm_i915_gem_object *old,
4678 struct drm_i915_gem_object *new,
4679 unsigned frontbuffer_bits)
4680{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004681 /* Control of individual bits within the mask are guarded by
4682 * the owning plane->mutex, i.e. we can never see concurrent
4683 * manipulation of individual bits. But since the bitfield as a whole
4684 * is updated using RMW, we need to use atomics in order to update
4685 * the bits.
4686 */
4687 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4688 sizeof(atomic_t) * BITS_PER_BYTE);
4689
Daniel Vettera071fa02014-06-18 23:28:09 +02004690 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004691 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4692 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004693 }
4694
4695 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004696 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4697 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004698 }
4699}
4700
Dave Gordon033908a2015-12-10 18:51:23 +00004701/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4702struct page *
4703i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4704{
4705 struct page *page;
4706
4707 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004708 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004709 return NULL;
4710
4711 page = i915_gem_object_get_page(obj, n);
4712 set_page_dirty(page);
4713 return page;
4714}
4715
Dave Gordonea702992015-07-09 19:29:02 +01004716/* Allocate a new GEM object and fill it with the supplied data */
4717struct drm_i915_gem_object *
4718i915_gem_object_create_from_data(struct drm_device *dev,
4719 const void *data, size_t size)
4720{
4721 struct drm_i915_gem_object *obj;
4722 struct sg_table *sg;
4723 size_t bytes;
4724 int ret;
4725
Dave Gordond37cd8a2016-04-22 19:14:32 +01004726 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004727 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004728 return obj;
4729
4730 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4731 if (ret)
4732 goto fail;
4733
4734 ret = i915_gem_object_get_pages(obj);
4735 if (ret)
4736 goto fail;
4737
4738 i915_gem_object_pin_pages(obj);
4739 sg = obj->pages;
4740 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004741 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004742 i915_gem_object_unpin_pages(obj);
4743
4744 if (WARN_ON(bytes != size)) {
4745 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4746 ret = -EFAULT;
4747 goto fail;
4748 }
4749
4750 return obj;
4751
4752fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004753 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004754 return ERR_PTR(ret);
4755}