blob: fa81b9017b3520bd241bb944d5c9c63e91f52a10 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +100076 engine->graph.object_new = nv04_graph_object_new;
Ben Skeggs6ee73862009-12-11 19:24:15 +100077 engine->fifo.channels = 16;
78 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100079 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100080 engine->fifo.disable = nv04_fifo_disable;
81 engine->fifo.enable = nv04_fifo_enable;
82 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010083 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100084 engine->fifo.channel_id = nv04_fifo_channel_id;
85 engine->fifo.create_context = nv04_fifo_create_context;
86 engine->fifo.destroy_context = nv04_fifo_destroy_context;
87 engine->fifo.load_context = nv04_fifo_load_context;
88 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020089 engine->display.early_init = nv04_display_early_init;
90 engine->display.late_takedown = nv04_display_late_takedown;
91 engine->display.create = nv04_display_create;
92 engine->display.init = nv04_display_init;
93 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100094 engine->gpio.init = nouveau_stub_init;
95 engine->gpio.takedown = nouveau_stub_takedown;
96 engine->gpio.get = NULL;
97 engine->gpio.set = NULL;
98 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100099 engine->pm.clock_get = nv04_pm_clock_get;
100 engine->pm.clock_pre = nv04_pm_clock_pre;
101 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000102 engine->crypt.init = nouveau_stub_init;
103 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000104 engine->vram.init = nouveau_mem_detect;
105 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000106 break;
107 case 0x10:
108 engine->instmem.init = nv04_instmem_init;
109 engine->instmem.takedown = nv04_instmem_takedown;
110 engine->instmem.suspend = nv04_instmem_suspend;
111 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000112 engine->instmem.get = nv04_instmem_get;
113 engine->instmem.put = nv04_instmem_put;
114 engine->instmem.map = nv04_instmem_map;
115 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000116 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->mc.init = nv04_mc_init;
118 engine->mc.takedown = nv04_mc_takedown;
119 engine->timer.init = nv04_timer_init;
120 engine->timer.read = nv04_timer_read;
121 engine->timer.takedown = nv04_timer_takedown;
122 engine->fb.init = nv10_fb_init;
123 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200124 engine->fb.init_tile_region = nv10_fb_init_tile_region;
125 engine->fb.set_tile_region = nv10_fb_set_tile_region;
126 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->graph.init = nv10_graph_init;
128 engine->graph.takedown = nv10_graph_takedown;
129 engine->graph.channel = nv10_graph_channel;
130 engine->graph.create_context = nv10_graph_create_context;
131 engine->graph.destroy_context = nv10_graph_destroy_context;
132 engine->graph.fifo_access = nv04_graph_fifo_access;
133 engine->graph.load_context = nv10_graph_load_context;
134 engine->graph.unload_context = nv10_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000135 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200136 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137 engine->fifo.channels = 32;
138 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000139 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140 engine->fifo.disable = nv04_fifo_disable;
141 engine->fifo.enable = nv04_fifo_enable;
142 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100143 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 engine->fifo.channel_id = nv10_fifo_channel_id;
145 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200146 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147 engine->fifo.load_context = nv10_fifo_load_context;
148 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200149 engine->display.early_init = nv04_display_early_init;
150 engine->display.late_takedown = nv04_display_late_takedown;
151 engine->display.create = nv04_display_create;
152 engine->display.init = nv04_display_init;
153 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000154 engine->gpio.init = nouveau_stub_init;
155 engine->gpio.takedown = nouveau_stub_takedown;
156 engine->gpio.get = nv10_gpio_get;
157 engine->gpio.set = nv10_gpio_set;
158 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000159 engine->pm.clock_get = nv04_pm_clock_get;
160 engine->pm.clock_pre = nv04_pm_clock_pre;
161 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000162 engine->crypt.init = nouveau_stub_init;
163 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000164 engine->vram.init = nouveau_mem_detect;
165 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 break;
167 case 0x20:
168 engine->instmem.init = nv04_instmem_init;
169 engine->instmem.takedown = nv04_instmem_takedown;
170 engine->instmem.suspend = nv04_instmem_suspend;
171 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000172 engine->instmem.get = nv04_instmem_get;
173 engine->instmem.put = nv04_instmem_put;
174 engine->instmem.map = nv04_instmem_map;
175 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000176 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000177 engine->mc.init = nv04_mc_init;
178 engine->mc.takedown = nv04_mc_takedown;
179 engine->timer.init = nv04_timer_init;
180 engine->timer.read = nv04_timer_read;
181 engine->timer.takedown = nv04_timer_takedown;
182 engine->fb.init = nv10_fb_init;
183 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200184 engine->fb.init_tile_region = nv10_fb_init_tile_region;
185 engine->fb.set_tile_region = nv10_fb_set_tile_region;
186 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000187 engine->graph.init = nv20_graph_init;
188 engine->graph.takedown = nv20_graph_takedown;
189 engine->graph.channel = nv10_graph_channel;
190 engine->graph.create_context = nv20_graph_create_context;
191 engine->graph.destroy_context = nv20_graph_destroy_context;
192 engine->graph.fifo_access = nv04_graph_fifo_access;
193 engine->graph.load_context = nv20_graph_load_context;
194 engine->graph.unload_context = nv20_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000195 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200196 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 engine->fifo.channels = 32;
198 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000199 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 engine->fifo.disable = nv04_fifo_disable;
201 engine->fifo.enable = nv04_fifo_enable;
202 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100203 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204 engine->fifo.channel_id = nv10_fifo_channel_id;
205 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200206 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000207 engine->fifo.load_context = nv10_fifo_load_context;
208 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200209 engine->display.early_init = nv04_display_early_init;
210 engine->display.late_takedown = nv04_display_late_takedown;
211 engine->display.create = nv04_display_create;
212 engine->display.init = nv04_display_init;
213 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000214 engine->gpio.init = nouveau_stub_init;
215 engine->gpio.takedown = nouveau_stub_takedown;
216 engine->gpio.get = nv10_gpio_get;
217 engine->gpio.set = nv10_gpio_set;
218 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000219 engine->pm.clock_get = nv04_pm_clock_get;
220 engine->pm.clock_pre = nv04_pm_clock_pre;
221 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000222 engine->crypt.init = nouveau_stub_init;
223 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000224 engine->vram.init = nouveau_mem_detect;
225 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226 break;
227 case 0x30:
228 engine->instmem.init = nv04_instmem_init;
229 engine->instmem.takedown = nv04_instmem_takedown;
230 engine->instmem.suspend = nv04_instmem_suspend;
231 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000232 engine->instmem.get = nv04_instmem_get;
233 engine->instmem.put = nv04_instmem_put;
234 engine->instmem.map = nv04_instmem_map;
235 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000236 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 engine->mc.init = nv04_mc_init;
238 engine->mc.takedown = nv04_mc_takedown;
239 engine->timer.init = nv04_timer_init;
240 engine->timer.read = nv04_timer_read;
241 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200242 engine->fb.init = nv30_fb_init;
243 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200244 engine->fb.init_tile_region = nv30_fb_init_tile_region;
245 engine->fb.set_tile_region = nv10_fb_set_tile_region;
246 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000247 engine->graph.init = nv30_graph_init;
248 engine->graph.takedown = nv20_graph_takedown;
249 engine->graph.fifo_access = nv04_graph_fifo_access;
250 engine->graph.channel = nv10_graph_channel;
251 engine->graph.create_context = nv20_graph_create_context;
252 engine->graph.destroy_context = nv20_graph_destroy_context;
253 engine->graph.load_context = nv20_graph_load_context;
254 engine->graph.unload_context = nv20_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000255 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200256 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->fifo.channels = 32;
258 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000259 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260 engine->fifo.disable = nv04_fifo_disable;
261 engine->fifo.enable = nv04_fifo_enable;
262 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100263 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264 engine->fifo.channel_id = nv10_fifo_channel_id;
265 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200266 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 engine->fifo.load_context = nv10_fifo_load_context;
268 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200269 engine->display.early_init = nv04_display_early_init;
270 engine->display.late_takedown = nv04_display_late_takedown;
271 engine->display.create = nv04_display_create;
272 engine->display.init = nv04_display_init;
273 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000274 engine->gpio.init = nouveau_stub_init;
275 engine->gpio.takedown = nouveau_stub_takedown;
276 engine->gpio.get = nv10_gpio_get;
277 engine->gpio.set = nv10_gpio_set;
278 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000279 engine->pm.clock_get = nv04_pm_clock_get;
280 engine->pm.clock_pre = nv04_pm_clock_pre;
281 engine->pm.clock_set = nv04_pm_clock_set;
282 engine->pm.voltage_get = nouveau_voltage_gpio_get;
283 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000284 engine->crypt.init = nouveau_stub_init;
285 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000286 engine->vram.init = nouveau_mem_detect;
287 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000288 break;
289 case 0x40:
290 case 0x60:
291 engine->instmem.init = nv04_instmem_init;
292 engine->instmem.takedown = nv04_instmem_takedown;
293 engine->instmem.suspend = nv04_instmem_suspend;
294 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000295 engine->instmem.get = nv04_instmem_get;
296 engine->instmem.put = nv04_instmem_put;
297 engine->instmem.map = nv04_instmem_map;
298 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000299 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 engine->mc.init = nv40_mc_init;
301 engine->mc.takedown = nv40_mc_takedown;
302 engine->timer.init = nv04_timer_init;
303 engine->timer.read = nv04_timer_read;
304 engine->timer.takedown = nv04_timer_takedown;
305 engine->fb.init = nv40_fb_init;
306 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200307 engine->fb.init_tile_region = nv30_fb_init_tile_region;
308 engine->fb.set_tile_region = nv40_fb_set_tile_region;
309 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 engine->graph.init = nv40_graph_init;
311 engine->graph.takedown = nv40_graph_takedown;
312 engine->graph.fifo_access = nv04_graph_fifo_access;
313 engine->graph.channel = nv40_graph_channel;
314 engine->graph.create_context = nv40_graph_create_context;
315 engine->graph.destroy_context = nv40_graph_destroy_context;
316 engine->graph.load_context = nv40_graph_load_context;
317 engine->graph.unload_context = nv40_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000318 engine->graph.object_new = nv40_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200319 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000320 engine->fifo.channels = 32;
321 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000322 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323 engine->fifo.disable = nv04_fifo_disable;
324 engine->fifo.enable = nv04_fifo_enable;
325 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100326 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327 engine->fifo.channel_id = nv10_fifo_channel_id;
328 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200329 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330 engine->fifo.load_context = nv40_fifo_load_context;
331 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200332 engine->display.early_init = nv04_display_early_init;
333 engine->display.late_takedown = nv04_display_late_takedown;
334 engine->display.create = nv04_display_create;
335 engine->display.init = nv04_display_init;
336 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000337 engine->gpio.init = nouveau_stub_init;
338 engine->gpio.takedown = nouveau_stub_takedown;
339 engine->gpio.get = nv10_gpio_get;
340 engine->gpio.set = nv10_gpio_set;
341 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000342 engine->pm.clock_get = nv04_pm_clock_get;
343 engine->pm.clock_pre = nv04_pm_clock_pre;
344 engine->pm.clock_set = nv04_pm_clock_set;
345 engine->pm.voltage_get = nouveau_voltage_gpio_get;
346 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200347 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000348 engine->crypt.init = nouveau_stub_init;
349 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000350 engine->vram.init = nouveau_mem_detect;
351 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352 break;
353 case 0x50:
354 case 0x80: /* gotta love NVIDIA's consistency.. */
355 case 0x90:
356 case 0xA0:
357 engine->instmem.init = nv50_instmem_init;
358 engine->instmem.takedown = nv50_instmem_takedown;
359 engine->instmem.suspend = nv50_instmem_suspend;
360 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000361 engine->instmem.get = nv50_instmem_get;
362 engine->instmem.put = nv50_instmem_put;
363 engine->instmem.map = nv50_instmem_map;
364 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000365 if (dev_priv->chipset == 0x50)
366 engine->instmem.flush = nv50_instmem_flush;
367 else
368 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000369 engine->mc.init = nv50_mc_init;
370 engine->mc.takedown = nv50_mc_takedown;
371 engine->timer.init = nv04_timer_init;
372 engine->timer.read = nv04_timer_read;
373 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000374 engine->fb.init = nv50_fb_init;
375 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376 engine->graph.init = nv50_graph_init;
377 engine->graph.takedown = nv50_graph_takedown;
378 engine->graph.fifo_access = nv50_graph_fifo_access;
379 engine->graph.channel = nv50_graph_channel;
380 engine->graph.create_context = nv50_graph_create_context;
381 engine->graph.destroy_context = nv50_graph_destroy_context;
382 engine->graph.load_context = nv50_graph_load_context;
383 engine->graph.unload_context = nv50_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000384 engine->graph.object_new = nv50_graph_object_new;
Ben Skeggs2b4cebe2011-03-29 09:56:14 +1000385 if (dev_priv->chipset == 0x50 ||
386 dev_priv->chipset == 0xac)
Ben Skeggs56ac7472010-10-22 10:26:24 +1000387 engine->graph.tlb_flush = nv50_graph_tlb_flush;
Ben Skeggs2b4cebe2011-03-29 09:56:14 +1000388 else
389 engine->graph.tlb_flush = nv84_graph_tlb_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000390 engine->fifo.channels = 128;
391 engine->fifo.init = nv50_fifo_init;
392 engine->fifo.takedown = nv50_fifo_takedown;
393 engine->fifo.disable = nv04_fifo_disable;
394 engine->fifo.enable = nv04_fifo_enable;
395 engine->fifo.reassign = nv04_fifo_reassign;
396 engine->fifo.channel_id = nv50_fifo_channel_id;
397 engine->fifo.create_context = nv50_fifo_create_context;
398 engine->fifo.destroy_context = nv50_fifo_destroy_context;
399 engine->fifo.load_context = nv50_fifo_load_context;
400 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000401 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200402 engine->display.early_init = nv50_display_early_init;
403 engine->display.late_takedown = nv50_display_late_takedown;
404 engine->display.create = nv50_display_create;
405 engine->display.init = nv50_display_init;
406 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000407 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000408 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000409 engine->gpio.get = nv50_gpio_get;
410 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000411 engine->gpio.irq_register = nv50_gpio_irq_register;
412 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000413 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000414 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000415 case 0x84:
416 case 0x86:
417 case 0x92:
418 case 0x94:
419 case 0x96:
420 case 0x98:
421 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000422 case 0xaa:
423 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000424 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000425 engine->pm.clock_get = nv50_pm_clock_get;
426 engine->pm.clock_pre = nv50_pm_clock_pre;
427 engine->pm.clock_set = nv50_pm_clock_set;
428 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000429 default:
430 engine->pm.clock_get = nva3_pm_clock_get;
431 engine->pm.clock_pre = nva3_pm_clock_pre;
432 engine->pm.clock_set = nva3_pm_clock_set;
433 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000434 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000435 engine->pm.voltage_get = nouveau_voltage_gpio_get;
436 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200437 if (dev_priv->chipset >= 0x84)
438 engine->pm.temp_get = nv84_temp_get;
439 else
440 engine->pm.temp_get = nv40_temp_get;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000441 switch (dev_priv->chipset) {
442 case 0x84:
443 case 0x86:
444 case 0x92:
445 case 0x94:
446 case 0x96:
447 case 0xa0:
448 engine->crypt.init = nv84_crypt_init;
449 engine->crypt.takedown = nv84_crypt_fini;
450 engine->crypt.create_context = nv84_crypt_create_context;
451 engine->crypt.destroy_context = nv84_crypt_destroy_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000452 engine->crypt.object_new = nv84_crypt_object_new;
Ben Skeggs2cb3d3b2010-11-15 16:28:19 +1000453 engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000454 break;
455 default:
456 engine->crypt.init = nouveau_stub_init;
457 engine->crypt.takedown = nouveau_stub_takedown;
458 break;
459 }
Ben Skeggs60d2a882010-12-06 15:28:54 +1000460 engine->vram.init = nv50_vram_init;
461 engine->vram.get = nv50_vram_new;
462 engine->vram.put = nv50_vram_del;
463 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000464 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000465 case 0xC0:
466 engine->instmem.init = nvc0_instmem_init;
467 engine->instmem.takedown = nvc0_instmem_takedown;
468 engine->instmem.suspend = nvc0_instmem_suspend;
469 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000470 engine->instmem.get = nv50_instmem_get;
471 engine->instmem.put = nv50_instmem_put;
472 engine->instmem.map = nv50_instmem_map;
473 engine->instmem.unmap = nv50_instmem_unmap;
474 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000475 engine->mc.init = nv50_mc_init;
476 engine->mc.takedown = nv50_mc_takedown;
477 engine->timer.init = nv04_timer_init;
478 engine->timer.read = nv04_timer_read;
479 engine->timer.takedown = nv04_timer_takedown;
480 engine->fb.init = nvc0_fb_init;
481 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000482 engine->graph.init = nvc0_graph_init;
483 engine->graph.takedown = nvc0_graph_takedown;
484 engine->graph.fifo_access = nvc0_graph_fifo_access;
485 engine->graph.channel = nvc0_graph_channel;
486 engine->graph.create_context = nvc0_graph_create_context;
487 engine->graph.destroy_context = nvc0_graph_destroy_context;
488 engine->graph.load_context = nvc0_graph_load_context;
489 engine->graph.unload_context = nvc0_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000490 engine->graph.object_new = nvc0_graph_object_new;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000491 engine->fifo.channels = 128;
492 engine->fifo.init = nvc0_fifo_init;
493 engine->fifo.takedown = nvc0_fifo_takedown;
494 engine->fifo.disable = nvc0_fifo_disable;
495 engine->fifo.enable = nvc0_fifo_enable;
496 engine->fifo.reassign = nvc0_fifo_reassign;
497 engine->fifo.channel_id = nvc0_fifo_channel_id;
498 engine->fifo.create_context = nvc0_fifo_create_context;
499 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
500 engine->fifo.load_context = nvc0_fifo_load_context;
501 engine->fifo.unload_context = nvc0_fifo_unload_context;
502 engine->display.early_init = nv50_display_early_init;
503 engine->display.late_takedown = nv50_display_late_takedown;
504 engine->display.create = nv50_display_create;
505 engine->display.init = nv50_display_init;
506 engine->display.destroy = nv50_display_destroy;
507 engine->gpio.init = nv50_gpio_init;
508 engine->gpio.takedown = nouveau_stub_takedown;
509 engine->gpio.get = nv50_gpio_get;
510 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000511 engine->gpio.irq_register = nv50_gpio_irq_register;
512 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000513 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000514 engine->crypt.init = nouveau_stub_init;
515 engine->crypt.takedown = nouveau_stub_takedown;
Ben Skeggs8984e042010-11-15 11:48:33 +1000516 engine->vram.init = nvc0_vram_init;
517 engine->vram.get = nvc0_vram_new;
518 engine->vram.put = nv50_vram_del;
519 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000520 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000521 default:
522 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
523 return 1;
524 }
525
526 return 0;
527}
528
529static unsigned int
530nouveau_vga_set_decode(void *priv, bool state)
531{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000532 struct drm_device *dev = priv;
533 struct drm_nouveau_private *dev_priv = dev->dev_private;
534
535 if (dev_priv->chipset >= 0x40)
536 nv_wr32(dev, 0x88054, state);
537 else
538 nv_wr32(dev, 0x1854, state);
539
Ben Skeggs6ee73862009-12-11 19:24:15 +1000540 if (state)
541 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
542 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
543 else
544 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
545}
546
Ben Skeggs0735f622009-12-16 14:28:55 +1000547static int
548nouveau_card_init_channel(struct drm_device *dev)
549{
550 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000551 int ret;
552
553 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000554 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000555 if (ret)
556 return ret;
557
Ben Skeggscff5c132010-10-06 16:16:59 +1000558 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000559 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000560}
561
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000562static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
563 enum vga_switcheroo_state state)
564{
Dave Airliefbf81762010-06-01 09:09:06 +1000565 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000566 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
567 if (state == VGA_SWITCHEROO_ON) {
568 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000569 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000570 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000571 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000572 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000573 } else {
574 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000575 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000576 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000577 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000578 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000579 }
580}
581
Dave Airlie8d608aa2010-12-07 08:57:57 +1000582static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
583{
584 struct drm_device *dev = pci_get_drvdata(pdev);
585 nouveau_fbcon_output_poll_changed(dev);
586}
587
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000588static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
589{
590 struct drm_device *dev = pci_get_drvdata(pdev);
591 bool can_switch;
592
593 spin_lock(&dev->count_lock);
594 can_switch = (dev->open_count == 0);
595 spin_unlock(&dev->count_lock);
596 return can_switch;
597}
598
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599int
600nouveau_card_init(struct drm_device *dev)
601{
602 struct drm_nouveau_private *dev_priv = dev->dev_private;
603 struct nouveau_engine *engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000604 int ret;
605
Ben Skeggs6ee73862009-12-11 19:24:15 +1000606 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000607 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000608 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000609 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000610
611 /* Initialise internal driver API hooks */
612 ret = nouveau_init_engine_ptrs(dev);
613 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000614 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000615 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000616 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200617 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100618 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000619 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000620
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200621 /* Make the CRTCs and I2C buses accessible */
622 ret = engine->display.early_init(dev);
623 if (ret)
624 goto out;
625
Ben Skeggs6ee73862009-12-11 19:24:15 +1000626 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000627 ret = nouveau_bios_init(dev);
628 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200629 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000630
Ben Skeggs330c5982010-09-16 15:39:49 +1000631 nouveau_pm_init(dev);
632
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000633 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000634 if (ret)
635 goto out_bios;
636
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637 ret = nouveau_gpuobj_init(dev);
638 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000639 goto out_vram;
640
641 ret = engine->instmem.init(dev);
642 if (ret)
643 goto out_gpuobj;
644
645 ret = nouveau_mem_gart_init(dev);
646 if (ret)
647 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648
649 /* PMC */
650 ret = engine->mc.init(dev);
651 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000652 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000653
Ben Skeggsee2e0132010-07-26 09:28:25 +1000654 /* PGPIO */
655 ret = engine->gpio.init(dev);
656 if (ret)
657 goto out_mc;
658
Ben Skeggs6ee73862009-12-11 19:24:15 +1000659 /* PTIMER */
660 ret = engine->timer.init(dev);
661 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000662 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000663
664 /* PFB */
665 ret = engine->fb.init(dev);
666 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000667 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000668
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000669 if (nouveau_noaccel)
670 engine->graph.accel_blocked = true;
671 else {
672 /* PGRAPH */
673 ret = engine->graph.init(dev);
674 if (ret)
675 goto out_fb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000676
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000677 /* PCRYPT */
678 ret = engine->crypt.init(dev);
679 if (ret)
680 goto out_graph;
681
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000682 /* PFIFO */
683 ret = engine->fifo.init(dev);
684 if (ret)
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000685 goto out_crypt;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000686 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000687
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200688 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000689 if (ret)
690 goto out_fifo;
691
Francisco Jerez042206c2010-10-21 18:19:29 +0200692 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
693 if (ret)
694 goto out_vblank;
695
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000696 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000697 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200698 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000699
700 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
701
Ben Skeggs0735f622009-12-16 14:28:55 +1000702 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200703 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000704 if (ret)
705 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200706
707 ret = nouveau_card_init_channel(dev);
708 if (ret)
709 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000710 }
711
Ben Skeggscd0b0722010-06-01 15:56:22 +1000712 nouveau_fbcon_init(dev);
713 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000714 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000715
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200716out_fence:
717 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000718out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000719 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200720out_vblank:
721 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200722 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000723out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000724 if (!nouveau_noaccel)
725 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000726out_crypt:
727 if (!nouveau_noaccel)
728 engine->crypt.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000729out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000730 if (!nouveau_noaccel)
731 engine->graph.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000732out_fb:
733 engine->fb.takedown(dev);
734out_timer:
735 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000736out_gpio:
737 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000738out_mc:
739 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000740out_gart:
741 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000742out_instmem:
743 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000744out_gpuobj:
745 nouveau_gpuobj_takedown(dev);
746out_vram:
747 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000748out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000749 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000750 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200751out_display_early:
752 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000753out:
754 vga_client_register(dev->pdev, NULL, NULL, NULL);
755 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000756}
757
758static void nouveau_card_takedown(struct drm_device *dev)
759{
760 struct drm_nouveau_private *dev_priv = dev->dev_private;
761 struct nouveau_engine *engine = &dev_priv->engine;
762
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200763 if (!engine->graph.accel_blocked) {
764 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200765 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000766 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000767
768 if (!nouveau_noaccel) {
769 engine->fifo.takedown(dev);
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000770 engine->crypt.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000771 engine->graph.takedown(dev);
772 }
773 engine->fb.takedown(dev);
774 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000775 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000776 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200777 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000778
779 mutex_lock(&dev->struct_mutex);
780 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
781 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
782 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000783 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000784
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000785 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000786 nouveau_gpuobj_takedown(dev);
787 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000788
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000789 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200790 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000791
Ben Skeggs330c5982010-09-16 15:39:49 +1000792 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000793 nouveau_bios_takedown(dev);
794
795 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000796}
797
798/* here a client dies, release the stuff that was allocated for its
799 * file_priv */
800void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
801{
802 nouveau_channel_cleanup(dev, file_priv);
803}
804
805/* first module load, setup the mmio/fb mapping */
806/* KMS: we need mmio at load time, not when the first drm client opens. */
807int nouveau_firstopen(struct drm_device *dev)
808{
809 return 0;
810}
811
812/* if we have an OF card, copy vbios to RAMIN */
813static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
814{
815#if defined(__powerpc__)
816 int size, i;
817 const uint32_t *bios;
818 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
819 if (!dn) {
820 NV_INFO(dev, "Unable to get the OF node\n");
821 return;
822 }
823
824 bios = of_get_property(dn, "NVDA,BMP", &size);
825 if (bios) {
826 for (i = 0; i < size; i += 4)
827 nv_wi32(dev, i, bios[i/4]);
828 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
829 } else {
830 NV_INFO(dev, "Unable to get the OF bios\n");
831 }
832#endif
833}
834
Marcin Slusarz06415c52010-05-16 17:29:56 +0200835static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
836{
837 struct pci_dev *pdev = dev->pdev;
838 struct apertures_struct *aper = alloc_apertures(3);
839 if (!aper)
840 return NULL;
841
842 aper->ranges[0].base = pci_resource_start(pdev, 1);
843 aper->ranges[0].size = pci_resource_len(pdev, 1);
844 aper->count = 1;
845
846 if (pci_resource_len(pdev, 2)) {
847 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
848 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
849 aper->count++;
850 }
851
852 if (pci_resource_len(pdev, 3)) {
853 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
854 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
855 aper->count++;
856 }
857
858 return aper;
859}
860
861static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
862{
863 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200864 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200865 dev_priv->apertures = nouveau_get_apertures(dev);
866 if (!dev_priv->apertures)
867 return -ENOMEM;
868
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200869#ifdef CONFIG_X86
870 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
871#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000872
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200873 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200874 return 0;
875}
876
Ben Skeggs6ee73862009-12-11 19:24:15 +1000877int nouveau_load(struct drm_device *dev, unsigned long flags)
878{
879 struct drm_nouveau_private *dev_priv;
880 uint32_t reg0;
881 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000882 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000883
884 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200885 if (!dev_priv) {
886 ret = -ENOMEM;
887 goto err_out;
888 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000889 dev->dev_private = dev_priv;
890 dev_priv->dev = dev;
891
892 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000893
894 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
895 dev->pci_vendor, dev->pci_device, dev->pdev->class);
896
Ben Skeggs6ee73862009-12-11 19:24:15 +1000897 /* resource 0 is mmio regs */
898 /* resource 1 is linear FB */
899 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
900 /* resource 6 is bios */
901
902 /* map the mmio regs */
903 mmio_start_offs = pci_resource_start(dev->pdev, 0);
904 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
905 if (!dev_priv->mmio) {
906 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
907 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200908 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100909 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000910 }
911 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
912 (unsigned long long)mmio_start_offs);
913
914#ifdef __BIG_ENDIAN
915 /* Put the card in BE mode if it's not */
916 if (nv_rd32(dev, NV03_PMC_BOOT_1))
917 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
918
919 DRM_MEMORYBARRIER();
920#endif
921
922 /* Time to determine the card architecture */
923 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200924 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000925
926 /* We're dealing with >=NV10 */
927 if ((reg0 & 0x0f000000) > 0) {
928 /* Bit 27-20 contain the architecture in hex */
929 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200930 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000931 /* NV04 or NV05 */
932 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000933 if (reg0 & 0x00f00000)
934 dev_priv->chipset = 0x05;
935 else
936 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000937 } else
938 dev_priv->chipset = 0xff;
939
940 switch (dev_priv->chipset & 0xf0) {
941 case 0x00:
942 case 0x10:
943 case 0x20:
944 case 0x30:
945 dev_priv->card_type = dev_priv->chipset & 0xf0;
946 break;
947 case 0x40:
948 case 0x60:
949 dev_priv->card_type = NV_40;
950 break;
951 case 0x50:
952 case 0x80:
953 case 0x90:
954 case 0xa0:
955 dev_priv->card_type = NV_50;
956 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000957 case 0xc0:
958 dev_priv->card_type = NV_C0;
959 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000960 default:
961 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200962 ret = -EINVAL;
963 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000964 }
965
966 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
967 dev_priv->card_type, reg0);
968
Ben Skeggscd0b0722010-06-01 15:56:22 +1000969 ret = nouveau_remove_conflicting_drivers(dev);
970 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200971 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200972
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300973 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000974 if (dev_priv->card_type >= NV_40) {
975 int ramin_bar = 2;
976 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
977 ramin_bar = 3;
978
979 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000980 dev_priv->ramin =
981 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000982 dev_priv->ramin_size);
983 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000984 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200985 ret = -ENOMEM;
986 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000987 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000988 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000989 dev_priv->ramin_size = 1 * 1024 * 1024;
990 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000991 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000992 if (!dev_priv->ramin) {
993 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200994 ret = -ENOMEM;
995 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000996 }
997 }
998
999 nouveau_OF_copy_vbios_to_ramin(dev);
1000
1001 /* Special flags */
1002 if (dev->pci_device == 0x01a0)
1003 dev_priv->flags |= NV_NFORCE;
1004 else if (dev->pci_device == 0x01f0)
1005 dev_priv->flags |= NV_NFORCE2;
1006
1007 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001008 ret = nouveau_card_init(dev);
1009 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001010 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001011
1012 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001013
1014err_ramin:
1015 iounmap(dev_priv->ramin);
1016err_mmio:
1017 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001018err_priv:
1019 kfree(dev_priv);
1020 dev->dev_private = NULL;
1021err_out:
1022 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001023}
1024
Ben Skeggs6ee73862009-12-11 19:24:15 +10001025void nouveau_lastclose(struct drm_device *dev)
1026{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001027 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001028}
1029
1030int nouveau_unload(struct drm_device *dev)
1031{
1032 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001033 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001034
Ben Skeggscd0b0722010-06-01 15:56:22 +10001035 drm_kms_helper_poll_fini(dev);
1036 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001037 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001038 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001039
1040 iounmap(dev_priv->mmio);
1041 iounmap(dev_priv->ramin);
1042
1043 kfree(dev_priv);
1044 dev->dev_private = NULL;
1045 return 0;
1046}
1047
Ben Skeggs6ee73862009-12-11 19:24:15 +10001048int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv)
1050{
1051 struct drm_nouveau_private *dev_priv = dev->dev_private;
1052 struct drm_nouveau_getparam *getparam = data;
1053
Ben Skeggs6ee73862009-12-11 19:24:15 +10001054 switch (getparam->param) {
1055 case NOUVEAU_GETPARAM_CHIPSET_ID:
1056 getparam->value = dev_priv->chipset;
1057 break;
1058 case NOUVEAU_GETPARAM_PCI_VENDOR:
1059 getparam->value = dev->pci_vendor;
1060 break;
1061 case NOUVEAU_GETPARAM_PCI_DEVICE:
1062 getparam->value = dev->pci_device;
1063 break;
1064 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001065 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001066 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001067 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001068 getparam->value = NV_PCIE;
1069 else
1070 getparam->value = NV_PCI;
1071 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001072 case NOUVEAU_GETPARAM_FB_SIZE:
1073 getparam->value = dev_priv->fb_available_size;
1074 break;
1075 case NOUVEAU_GETPARAM_AGP_SIZE:
1076 getparam->value = dev_priv->gart_info.aper_size;
1077 break;
1078 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001079 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001080 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001081 case NOUVEAU_GETPARAM_PTIMER_TIME:
1082 getparam->value = dev_priv->engine.timer.read(dev);
1083 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001084 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1085 getparam->value = 1;
1086 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001087 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001088 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001089 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001090 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1091 /* NV40 and NV50 versions are quite different, but register
1092 * address is the same. User is supposed to know the card
1093 * family anyway... */
1094 if (dev_priv->chipset >= 0x40) {
1095 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1096 break;
1097 }
1098 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001099 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001100 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001101 return -EINVAL;
1102 }
1103
1104 return 0;
1105}
1106
1107int
1108nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv)
1110{
1111 struct drm_nouveau_setparam *setparam = data;
1112
Ben Skeggs6ee73862009-12-11 19:24:15 +10001113 switch (setparam->param) {
1114 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001115 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001116 return -EINVAL;
1117 }
1118
1119 return 0;
1120}
1121
1122/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001123bool
1124nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1125 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001126{
1127 struct drm_nouveau_private *dev_priv = dev->dev_private;
1128 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1129 uint64_t start = ptimer->read(dev);
1130
1131 do {
1132 if ((nv_rd32(dev, reg) & mask) == val)
1133 return true;
1134 } while (ptimer->read(dev) - start < timeout);
1135
1136 return false;
1137}
1138
Ben Skeggs12fb9522010-11-19 14:32:56 +10001139/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1140bool
1141nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1142 uint32_t reg, uint32_t mask, uint32_t val)
1143{
1144 struct drm_nouveau_private *dev_priv = dev->dev_private;
1145 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1146 uint64_t start = ptimer->read(dev);
1147
1148 do {
1149 if ((nv_rd32(dev, reg) & mask) != val)
1150 return true;
1151 } while (ptimer->read(dev) - start < timeout);
1152
1153 return false;
1154}
1155
Ben Skeggs6ee73862009-12-11 19:24:15 +10001156/* Waits for PGRAPH to go completely idle */
1157bool nouveau_wait_for_idle(struct drm_device *dev)
1158{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001159 struct drm_nouveau_private *dev_priv = dev->dev_private;
1160 uint32_t mask = ~0;
1161
1162 if (dev_priv->card_type == NV_40)
1163 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1164
1165 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001166 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1167 nv_rd32(dev, NV04_PGRAPH_STATUS));
1168 return false;
1169 }
1170
1171 return true;
1172}
1173