blob: e07663964463ecf93a6e6c04b1ff927231e45c19 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Gabor Juhosab5c4f72012-12-10 15:30:28 +010023#include <linux/firmware.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "mac.h"
26#include "ani.h"
27#include "eeprom.h"
28#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053029#include "reg.h"
30#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070031#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080032
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040033#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040036
Sujith394cf0a2009-02-09 13:26:54 +053037#define AR5416_DEVID_PCI 0x0023
38#define AR5416_DEVID_PCIE 0x0024
39#define AR9160_DEVID_PCI 0x0027
40#define AR9280_DEVID_PCI 0x0029
41#define AR9280_DEVID_PCIE 0x002a
42#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050043#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040044#define AR9287_DEVID_PCI 0x002d
45#define AR9287_DEVID_PCIE 0x002e
46#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053047#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080048#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070049#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053050#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020051#define AR9300_DEVID_AR9330 0x0035
Gabor Juhosb1233772012-07-03 19:13:15 +020052#define AR9300_DEVID_QCA955X 0x0038
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053053#define AR9485_DEVID_AR1111 0x0037
Sujith Manoharan77fac462012-09-11 20:09:18 +053054#define AR9300_DEVID_AR9565 0x0036
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040055
Sujith394cf0a2009-02-09 13:26:54 +053056#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040057
Sujith394cf0a2009-02-09 13:26:54 +053058#define AR_SUBVENDOR_ID_NOG 0x0e11
59#define AR_SUBVENDOR_ID_NEW_A 0x7065
60#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070061
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053062#define AR9280_COEX2WIRE_SUBSYSID 0x309b
63#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
64#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
65
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070066#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
67
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070068#define ATH_DEFAULT_NOISE_FLOOR -95
69
John W. Linville04658fb2009-11-13 13:12:59 -050070#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070071
Felix Fietkaucac42202010-10-09 02:39:30 +020072#define ATH9K_NUM_CHANNELS 38
73
Sujith394cf0a2009-02-09 13:26:54 +053074/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070075#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010076 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070077
78#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010079 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070080
Sujith Manoharan09a525d2011-01-04 13:17:18 +053081#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010082 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053083
Felix Fietkau845e03c2011-03-23 20:57:25 +010084#define REG_RMW(_ah, _reg, _set, _clr) \
85 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
86
Sujith20b3efd2010-04-16 11:53:55 +053087#define ENABLE_REGWRITE_BUFFER(_ah) \
88 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010089 if ((_ah)->reg_ops.enable_write_buffer) \
90 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053091 } while (0)
92
Sujith20b3efd2010-04-16 11:53:55 +053093#define REGWRITE_BUFFER_FLUSH(_ah) \
94 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010095 if ((_ah)->reg_ops.write_flush) \
96 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053097 } while (0)
98
Rajkumar Manoharan26526202011-07-29 17:38:08 +053099#define PR_EEP(_s, _val) \
100 do { \
101 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
102 _s, (_val)); \
103 } while (0)
104
Sujith394cf0a2009-02-09 13:26:54 +0530105#define SM(_v, _f) (((_v) << _f##_S) & _f)
106#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530107#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100108 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400109#define REG_READ_FIELD(_a, _r, _f) \
110 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530111#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100112 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530113#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100114 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700115
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530116#define DO_DELAY(x) do { \
117 if (((++(x) % 64) == 0) && \
118 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
119 != ATH_USB)) \
120 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530121 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700122
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100123#define REG_WRITE_ARRAY(iniarray, column, regWr) \
124 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700125
Sujith394cf0a2009-02-09 13:26:54 +0530126#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
127#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
128#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
129#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530130#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530131#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
132#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Mohammed Shafi Shajakhan93d36e92011-11-30 10:41:14 +0530133#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
134#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
135#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
136#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
137#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
138#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
139#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
140#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
141#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
142#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143
Sujith394cf0a2009-02-09 13:26:54 +0530144#define AR_GPIOD_MASK 0x00001FFF
145#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530148#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530149#define COEF_SCALE_S 24
150#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define ATH9K_ANTENNA0_CHAINMASK 0x1
153#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700154
Sujith394cf0a2009-02-09 13:26:54 +0530155#define ATH9K_NUM_DMA_DEBUG_REGS 8
156#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157
Sujith394cf0a2009-02-09 13:26:54 +0530158#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530159#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200160#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530161#define AH_TIME_QUANTUM 10
162#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530163#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530164#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530165#define UPPER_5G_SUB_BAND_START 5700
166#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700167
Sujith394cf0a2009-02-09 13:26:54 +0530168#define CAB_TIMEOUT_VAL 10
169#define BEACON_TIMEOUT_VAL 10
170#define MIN_BEACON_TIMEOUT_VAL 1
171#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700172
Sujith394cf0a2009-02-09 13:26:54 +0530173#define INIT_CONFIG_STATUS 0x00000000
174#define INIT_RSSI_THR 0x00000700
175#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176
Sujith394cf0a2009-02-09 13:26:54 +0530177#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700178
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400179#define ATH9K_HW_RX_HP_QDEPTH 16
180#define ATH9K_HW_RX_LP_QDEPTH 128
181
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530182#define PAPRD_GAIN_TABLE_ENTRIES 32
183#define PAPRD_TABLE_SZ 24
184#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400185
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530186/*
187 * Wake on Wireless
188 */
189
190/* Keep Alive Frame */
191#define KAL_FRAME_LEN 28
192#define KAL_FRAME_TYPE 0x2 /* data frame */
193#define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
194#define KAL_DURATION_ID 0x3d
195#define KAL_NUM_DATA_WORDS 6
196#define KAL_NUM_DESC_WORDS 12
197#define KAL_ANTENNA_MODE 1
198#define KAL_TO_DS 1
199#define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
200#define KAL_TIMEOUT 900
201
202#define MAX_PATTERN_SIZE 256
203#define MAX_PATTERN_MASK_SIZE 32
204#define MAX_NUM_PATTERN 8
205#define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
206 deauthenticate packets */
207
208/*
209 * WoW trigger mapping to hardware code
210 */
211
212#define AH_WOW_USER_PATTERN_EN BIT(0)
213#define AH_WOW_MAGIC_PATTERN_EN BIT(1)
214#define AH_WOW_LINK_CHANGE BIT(2)
215#define AH_WOW_BEACON_MISS BIT(3)
216
Felix Fietkau066dae92010-11-07 14:59:39 +0100217enum ath_hw_txq_subtype {
218 ATH_TXQ_AC_BE = 0,
219 ATH_TXQ_AC_BK = 1,
220 ATH_TXQ_AC_VI = 2,
221 ATH_TXQ_AC_VO = 3,
222};
223
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400224enum ath_ini_subsys {
225 ATH_INI_PRE = 0,
226 ATH_INI_CORE,
227 ATH_INI_POST,
228 ATH_INI_NUM_SPLIT,
229};
230
Sujith394cf0a2009-02-09 13:26:54 +0530231enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200232 ATH9K_HW_CAP_HT = BIT(0),
233 ATH9K_HW_CAP_RFSILENT = BIT(1),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530234 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
235 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
236 ATH9K_HW_CAP_EDMA = BIT(4),
237 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
238 ATH9K_HW_CAP_LDPC = BIT(6),
239 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
240 ATH9K_HW_CAP_SGI_20 = BIT(8),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530241 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
242 ATH9K_HW_CAP_2GHZ = BIT(11),
243 ATH9K_HW_CAP_5GHZ = BIT(12),
244 ATH9K_HW_CAP_APM = BIT(13),
245 ATH9K_HW_CAP_RTT = BIT(14),
246 ATH9K_HW_CAP_MCI = BIT(15),
247 ATH9K_HW_CAP_DFS = BIT(16),
Mohammed Shafi Shajakhan8e981382012-07-10 14:54:53 +0530248 ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17),
Sujith Manoharan846e4382013-06-03 09:19:24 +0530249 ATH9K_HW_CAP_PAPRD = BIT(18),
Sujith394cf0a2009-02-09 13:26:54 +0530250};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700251
Mohammed Shafi Shajakhan8e981382012-07-10 14:54:53 +0530252/*
253 * WoW device capabilities
254 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
255 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
256 * an exact user defined pattern or de-authentication/disassoc pattern.
257 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
258 * bytes of the pattern for user defined pattern, de-authentication and
259 * disassociation patterns for all types of possible frames recieved
260 * of those types.
261 */
262
Sujith394cf0a2009-02-09 13:26:54 +0530263struct ath9k_hw_capabilities {
264 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530265 u16 rts_aggr_limit;
266 u8 tx_chainmask;
267 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800268 u8 max_txchains;
269 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530270 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400271 u8 rx_hp_qdepth;
272 u8 rx_lp_qdepth;
273 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400274 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400275 u8 txs_len;
Sujith394cf0a2009-02-09 13:26:54 +0530276};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700277
Sujith394cf0a2009-02-09 13:26:54 +0530278struct ath9k_ops_config {
279 int dma_beacon_response_time;
280 int sw_beacon_response_time;
281 int additional_swba_backoff;
282 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400283 u32 cwm_ignore_extcca;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400284 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530285 u8 pcie_clock_req;
286 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530287 u8 analog_shiftreg;
Sujith394cf0a2009-02-09 13:26:54 +0530288 u32 ofdm_trig_low;
289 u32 ofdm_trig_high;
290 u32 cck_trig_high;
291 u32 cck_trig_low;
Felix Fietkau74673db2012-09-08 15:24:17 +0200292 u32 enable_paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530293 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530294 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400295 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530296#define SPUR_DISABLE 0
297#define SPUR_ENABLE_IOCTL 1
298#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530299#define AR_SPUR_5413_1 1640
300#define AR_SPUR_5413_2 1200
301#define AR_NO_SPUR 0x8000
302#define AR_BASE_FREQ_2GHZ 2300
303#define AR_BASE_FREQ_5GHZ 4900
304#define AR_SPUR_FEEQ_BOUND_HT40 19
305#define AR_SPUR_FEEQ_BOUND_HT20 10
306 int spurmode;
307 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500308 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400309 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530310
311 /* Platform specific config */
312 u32 xlna_gpio;
313 bool xatten_margin_cfg;
Sujith394cf0a2009-02-09 13:26:54 +0530314};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700315
Sujith394cf0a2009-02-09 13:26:54 +0530316enum ath9k_int {
317 ATH9K_INT_RX = 0x00000001,
318 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400319 ATH9K_INT_RXHP = 0x00000001,
320 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530321 ATH9K_INT_RXNOFRM = 0x00000008,
322 ATH9K_INT_RXEOL = 0x00000010,
323 ATH9K_INT_RXORN = 0x00000020,
324 ATH9K_INT_TX = 0x00000040,
325 ATH9K_INT_TXDESC = 0x00000080,
326 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530327 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400328 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530329 ATH9K_INT_TXURN = 0x00000800,
330 ATH9K_INT_MIB = 0x00001000,
331 ATH9K_INT_RXPHY = 0x00004000,
332 ATH9K_INT_RXKCM = 0x00008000,
333 ATH9K_INT_SWBA = 0x00010000,
334 ATH9K_INT_BMISS = 0x00040000,
335 ATH9K_INT_BNR = 0x00100000,
336 ATH9K_INT_TIM = 0x00200000,
337 ATH9K_INT_DTIM = 0x00400000,
338 ATH9K_INT_DTIMSYNC = 0x00800000,
339 ATH9K_INT_GPIO = 0x01000000,
340 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530341 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530342 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530343 ATH9K_INT_CST = 0x10000000,
344 ATH9K_INT_GTT = 0x20000000,
345 ATH9K_INT_FATAL = 0x40000000,
346 ATH9K_INT_GLOBAL = 0x80000000,
347 ATH9K_INT_BMISC = ATH9K_INT_TIM |
348 ATH9K_INT_DTIM |
349 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530350 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530351 ATH9K_INT_CABEND,
352 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
353 ATH9K_INT_RXDESC |
354 ATH9K_INT_RXEOL |
355 ATH9K_INT_RXORN |
356 ATH9K_INT_TXURN |
357 ATH9K_INT_TXDESC |
358 ATH9K_INT_MIB |
359 ATH9K_INT_RXPHY |
360 ATH9K_INT_RXKCM |
361 ATH9K_INT_SWBA |
362 ATH9K_INT_BMISS |
363 ATH9K_INT_GPIO,
364 ATH9K_INT_NOCARD = 0xffffffff
365};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700366
Sujith394cf0a2009-02-09 13:26:54 +0530367#define CHANNEL_CCK 0x00020
368#define CHANNEL_OFDM 0x00040
369#define CHANNEL_2GHZ 0x00080
370#define CHANNEL_5GHZ 0x00100
371#define CHANNEL_PASSIVE 0x00200
372#define CHANNEL_DYN 0x00400
373#define CHANNEL_HALF 0x04000
374#define CHANNEL_QUARTER 0x08000
375#define CHANNEL_HT20 0x10000
376#define CHANNEL_HT40PLUS 0x20000
377#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378
Sujith394cf0a2009-02-09 13:26:54 +0530379#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
380#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
381#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
382#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
383#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
384#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
385#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
386#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
387#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
388#define CHANNEL_ALL \
389 (CHANNEL_OFDM| \
390 CHANNEL_CCK| \
391 CHANNEL_2GHZ | \
392 CHANNEL_5GHZ | \
393 CHANNEL_HT20 | \
394 CHANNEL_HT40PLUS | \
395 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530397#define MAX_RTT_TABLE_ENTRY 6
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530398#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530399#define MAX_CL_TAB_ENTRY 16
Sujith Manoharan96da6fd2013-01-07 14:43:33 +0530400#define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530401
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200402struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530403 u16 channel;
404 u32 channelFlags;
Rajkumar Manoharan77d84832012-10-12 14:07:24 +0530405 u32 chanmode;
Sujith394cf0a2009-02-09 13:26:54 +0530406 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530407 int8_t iCoff;
408 int8_t qCoff;
Sujith Manoharan8a905552012-05-04 13:23:59 +0530409 bool rtt_done;
Felix Fietkau51dea9b2012-08-27 17:00:07 +0200410 bool paprd_packet_sent;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400411 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200412 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200413 bool nfcal_interference;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530414 bool done_txiqcal_once;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530415 bool done_txclcal_once;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400416 u16 small_signal_gain[AR9300_MAX_CHAINS];
417 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530418 u32 num_measures[AR9300_MAX_CHAINS];
419 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530420 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Sujith Manoharan8a905552012-05-04 13:23:59 +0530421 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200422 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
423};
424
425struct ath9k_channel {
426 struct ieee80211_channel *chan;
427 u16 channel;
428 u32 channelFlags;
429 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200430 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530431};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Sujith394cf0a2009-02-09 13:26:54 +0530433#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
434 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
435 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
436 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
437#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
438#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
439#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530440#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
441#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400442#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530443 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400444 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Sujith394cf0a2009-02-09 13:26:54 +0530446/* These macros check chanmode and not channelFlags */
447#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
448#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
449 ((_c)->chanmode == CHANNEL_G_HT20))
450#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
451 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
452 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
453 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
454#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
Sujith394cf0a2009-02-09 13:26:54 +0530456enum ath9k_power_mode {
457 ATH9K_PM_AWAKE = 0,
458 ATH9K_PM_FULL_SLEEP,
459 ATH9K_PM_NETWORK_SLEEP,
460 ATH9K_PM_UNDEFINED
461};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700462
Sujith394cf0a2009-02-09 13:26:54 +0530463enum ser_reg_mode {
464 SER_REG_MODE_OFF = 0,
465 SER_REG_MODE_ON = 1,
466 SER_REG_MODE_AUTO = 2,
467};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400469enum ath9k_rx_qtype {
470 ATH9K_RX_QUEUE_HP,
471 ATH9K_RX_QUEUE_LP,
472 ATH9K_RX_QUEUE_MAX,
473};
474
Sujith394cf0a2009-02-09 13:26:54 +0530475struct ath9k_beacon_state {
476 u32 bs_nexttbtt;
477 u32 bs_nextdtim;
478 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530479#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530480 u32 bs_dtimperiod;
481 u16 bs_cfpperiod;
482 u16 bs_cfpmaxduration;
483 u32 bs_cfpnext;
484 u16 bs_timoffset;
485 u16 bs_bmissthreshold;
486 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530487 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530488};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700489
Sujith394cf0a2009-02-09 13:26:54 +0530490struct chan_centers {
491 u16 synth_center;
492 u16 ctl_center;
493 u16 ext_center;
494};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700495
Sujith394cf0a2009-02-09 13:26:54 +0530496enum {
497 ATH9K_RESET_POWER_ON,
498 ATH9K_RESET_WARM,
499 ATH9K_RESET_COLD,
500};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501
Sujithd535a422009-02-09 13:27:06 +0530502struct ath9k_hw_version {
503 u32 magic;
504 u16 devid;
505 u16 subvendorid;
506 u32 macVersion;
507 u16 macRev;
508 u16 phyRev;
509 u16 analog5GhzRev;
510 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530511 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530512};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700513
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530514/* Generic TSF timer definitions */
515
516#define ATH_MAX_GEN_TIMER 16
517
518#define AR_GENTMR_BIT(_index) (1 << (_index))
519
520/*
Walter Goldens77c20612010-05-18 04:44:54 -0700521 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530522 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
523 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530524#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530525
526struct ath_gen_timer_configuration {
527 u32 next_addr;
528 u32 period_addr;
529 u32 mode_addr;
530 u32 mode_mask;
531};
532
533struct ath_gen_timer {
534 void (*trigger)(void *arg);
535 void (*overflow)(void *arg);
536 void *arg;
537 u8 index;
538};
539
540struct ath_gen_timer_table {
541 u32 gen_timer_index[32];
542 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
543 union {
544 unsigned long timer_bits;
545 u16 val;
546 } timer_mask;
547};
548
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700549struct ath_hw_antcomb_conf {
550 u8 main_lna_conf;
551 u8 alt_lna_conf;
552 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530553 u8 main_gaintb;
554 u8 alt_gaintb;
555 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530556 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700557};
558
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400559/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100560 * struct ath_hw_radar_conf - radar detection initialization parameters
561 *
562 * @pulse_inband: threshold for checking the ratio of in-band power
563 * to total power for short radar pulses (half dB steps)
564 * @pulse_inband_step: threshold for checking an in-band power to total
565 * power ratio increase for short radar pulses (half dB steps)
566 * @pulse_height: threshold for detecting the beginning of a short
567 * radar pulse (dB step)
568 * @pulse_rssi: threshold for detecting if a short radar pulse is
569 * gone (dB step)
570 * @pulse_maxlen: maximum pulse length (0.8 us steps)
571 *
572 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
573 * @radar_inband: threshold for checking the ratio of in-band power
574 * to total power for long radar pulses (half dB steps)
575 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
576 *
577 * @ext_channel: enable extension channel radar detection
578 */
579struct ath_hw_radar_conf {
580 unsigned int pulse_inband;
581 unsigned int pulse_inband_step;
582 unsigned int pulse_height;
583 unsigned int pulse_rssi;
584 unsigned int pulse_maxlen;
585
586 unsigned int radar_rssi;
587 unsigned int radar_inband;
588 int fir_power;
589
590 bool ext_channel;
591};
592
593/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400594 * struct ath_hw_private_ops - callbacks used internally by hardware code
595 *
596 * This structure contains private callbacks designed to only be used internally
597 * by the hardware core.
598 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400599 * @init_cal_settings: setup types of calibrations supported
600 * @init_cal: starts actual calibration
601 *
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400602 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400603 *
604 * @rf_set_freq: change frequency
605 * @spur_mitigate_freq: spur mitigation
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400606 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400607 * @compute_pll_control: compute the PLL control value to use for
608 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400609 * @setup_calibration: set up calibration
610 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400611 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400612 * @ani_cache_ini_regs: cache the values for ANI from the initial
613 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614 */
615struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400616 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400617 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400618 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
619
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400620 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400621 void (*setup_calibration)(struct ath_hw *ah,
622 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400623
624 /* PHY ops */
625 int (*rf_set_freq)(struct ath_hw *ah,
626 struct ath9k_channel *chan);
627 void (*spur_mitigate_freq)(struct ath_hw *ah,
628 struct ath9k_channel *chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400629 bool (*set_rf_regs)(struct ath_hw *ah,
630 struct ath9k_channel *chan,
631 u16 modesIndex);
632 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
633 void (*init_bb)(struct ath_hw *ah,
634 struct ath9k_channel *chan);
635 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
636 void (*olc_init)(struct ath_hw *ah);
637 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
638 void (*mark_phy_inactive)(struct ath_hw *ah);
639 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
640 bool (*rfbus_req)(struct ath_hw *ah);
641 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400642 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400643 u32 (*compute_pll_control)(struct ath_hw *ah,
644 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400645 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
646 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400647 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100648 void (*set_radar_params)(struct ath_hw *ah,
649 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530650 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
651 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400652
653 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400654 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400655};
656
657/**
Simon Wunderliche93d0832013-01-08 14:48:58 +0100658 * struct ath_spec_scan - parameters for Atheros spectral scan
659 *
660 * @enabled: enable/disable spectral scan
661 * @short_repeat: controls whether the chip is in spectral scan mode
662 * for 4 usec (enabled) or 204 usec (disabled)
663 * @count: number of scan results requested. There are special meanings
664 * in some chip revisions:
665 * AR92xx: highest bit set (>=128) for endless mode
666 * (spectral scan won't stopped until explicitly disabled)
667 * AR9300 and newer: 0 for endless mode
668 * @endless: true if endless mode is intended. Otherwise, count value is
669 * corrected to the next possible value.
670 * @period: time duration between successive spectral scan entry points
671 * (period*256*Tclk). Tclk = ath_common->clockrate
672 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
673 *
674 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
675 * Typically it's 44MHz in 2/5GHz on later chips, but there's
676 * a "fast clock" check for this in 5GHz.
677 *
678 */
679struct ath_spec_scan {
680 bool enabled;
681 bool short_repeat;
682 bool endless;
683 u8 count;
684 u8 period;
685 u8 fft_period;
686};
687
688/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400689 * struct ath_hw_ops - callbacks used by hardware code and driver code
690 *
691 * This structure contains callbacks designed to to be used internally by
692 * hardware code and also by the lower level driver.
693 *
694 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400695 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Simon Wunderliche93d0832013-01-08 14:48:58 +0100696 *
697 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
698 * @spectral_scan_trigger: trigger a spectral scan run
699 * @spectral_scan_wait: wait for a spectral scan run to finish
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400700 */
701struct ath_hw_ops {
702 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200703 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400704 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400705 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400706 bool (*calibrate)(struct ath_hw *ah,
707 struct ath9k_channel *chan,
708 u8 rxchainmask,
709 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400710 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200711 void (*set_txdesc)(struct ath_hw *ah, void *ds,
712 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400713 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
714 struct ath_tx_status *ts);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530715 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
716 struct ath_hw_antcomb_conf *antconf);
717 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
718 struct ath_hw_antcomb_conf *antconf);
Sujith Manoharan362cd032012-09-16 08:06:36 +0530719 void (*antctrl_shared_chain_lnadiv)(struct ath_hw *hw, bool enable);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100720 void (*spectral_scan_config)(struct ath_hw *ah,
721 struct ath_spec_scan *param);
722 void (*spectral_scan_trigger)(struct ath_hw *ah);
723 void (*spectral_scan_wait)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400724};
725
Felix Fietkauf2552e22010-07-02 00:09:50 +0200726struct ath_nf_limits {
727 s16 max;
728 s16 min;
729 s16 nominal;
730};
731
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530732enum ath_cal_list {
733 TX_IQ_CAL = BIT(0),
734 TX_IQ_ON_AGC_CAL = BIT(1),
735 TX_CL_CAL = BIT(2),
736};
737
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530738/* ah_flags */
739#define AH_USE_EEPROM 0x1
740#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530741#define AH_FASTCC 0x4
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530742
Sujithcbe61d82009-02-09 13:27:12 +0530743struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100744 struct ath_ops reg_ops;
745
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100746 struct device *dev;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700747 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700748 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530749 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530750 struct ath9k_ops_config config;
751 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200752 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530753 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530754
Sujithcbe61d82009-02-09 13:27:12 +0530755 union {
756 struct ar5416_eeprom_def def;
757 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400758 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400759 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530760 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530761 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530762
763 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530764 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200765 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530766 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400767 bool need_an_top2_fixup;
Sujith Manoharan362cd032012-09-16 08:06:36 +0530768 bool shared_chain_lnadiv;
Sujith2660b812009-02-09 13:27:26 +0530769 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200770
Felix Fietkaubbacee12010-07-11 15:44:42 +0200771 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200772 struct ath_nf_limits nf_2g;
773 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530774 u16 rfsilent;
775 u32 rfkill_gpio;
776 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530777 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530778
Felix Fietkauceb26a62012-10-03 21:07:51 +0200779 bool reset_power_on;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400780 bool htc_reset_init;
781
Sujith2660b812009-02-09 13:27:26 +0530782 enum nl80211_iftype opmode;
783 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530784
Felix Fietkauf23fba42011-07-28 14:08:56 +0200785 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200786 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530787 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530788 struct ar5416Stats stats;
789 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530790
Pavel Roskin30691682010-03-31 18:05:31 -0400791 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500792 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530793 u32 txok_interrupt_mask;
794 u32 txerr_interrupt_mask;
795 u32 txdesc_interrupt_mask;
796 u32 txeol_interrupt_mask;
797 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530798 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530799 bool chip_fullsleep;
800 u32 atim_window;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530801 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530802
803 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200804 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530805 struct ath9k_cal_list iq_caldata;
806 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530807 struct ath9k_cal_list adcdc_caldata;
808 struct ath9k_cal_list *cal_list;
809 struct ath9k_cal_list *cal_list_last;
810 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530811#define totalPowerMeasI meas0.unsign
812#define totalPowerMeasQ meas1.unsign
813#define totalIqCorrMeas meas2.sign
814#define totalAdcIOddPhase meas0.unsign
815#define totalAdcIEvenPhase meas1.unsign
816#define totalAdcQOddPhase meas2.unsign
817#define totalAdcQEvenPhase meas3.unsign
818#define totalAdcDcOffsetIOddPhase meas0.sign
819#define totalAdcDcOffsetIEvenPhase meas1.sign
820#define totalAdcDcOffsetQOddPhase meas2.sign
821#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700822 union {
823 u32 unsign[AR5416_MAX_CHAINS];
824 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530825 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826 union {
827 u32 unsign[AR5416_MAX_CHAINS];
828 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530829 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830 union {
831 u32 unsign[AR5416_MAX_CHAINS];
832 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530833 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834 union {
835 u32 unsign[AR5416_MAX_CHAINS];
836 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530837 } meas3;
838 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530839 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530840
Sujith2660b812009-02-09 13:27:26 +0530841 u32 sta_id1_defaults;
842 u32 misc_mode;
Sujith6a2b9e82008-08-11 14:04:32 +0530843
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400844 /* Private to hardware code */
845 struct ath_hw_private_ops private_ops;
846 /* Accessed by the lower level driver */
847 struct ath_hw_ops ops;
848
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400849 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530850 u32 *analogBank6Data;
Sujith6a2b9e82008-08-11 14:04:32 +0530851
Felix Fietkaue239d852010-01-15 02:34:58 +0100852 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530853 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530854 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530855
856 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530857 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530858 enum ath9k_ani_cmd ani_function;
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530859 u32 ani_skip_count;
Sujith Manoharanc24bd362013-06-03 09:19:29 +0530860 struct ar5416AniState ani;
Sujith6a2b9e82008-08-11 14:04:32 +0530861
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530862#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700863 struct ath_btcoex_hw btcoex_hw;
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530864#endif
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700865
Sujith2660b812009-02-09 13:27:26 +0530866 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530867 u8 txchainmask;
868 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530869
Felix Fietkauc5d08552010-11-13 20:22:41 +0100870 struct ath_hw_radar_conf radar_conf;
871
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530872 u32 originalGain[22];
873 int initPDADC;
874 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100875 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100876 u32 gpio_mask;
877 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530878
Sujith2660b812009-02-09 13:27:26 +0530879 struct ar5416IniArray iniModes;
880 struct ar5416IniArray iniCommon;
Sujith2660b812009-02-09 13:27:26 +0530881 struct ar5416IniArray iniBB_RfGain;
Sujith2660b812009-02-09 13:27:26 +0530882 struct ar5416IniArray iniBank6;
Sujith2660b812009-02-09 13:27:26 +0530883 struct ar5416IniArray iniAddac;
884 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400885 struct ar5416IniArray iniPcieSerdesLowPower;
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100886 struct ar5416IniArray iniModesFastClock;
887 struct ar5416IniArray iniAdditional;
Sujith2660b812009-02-09 13:27:26 +0530888 struct ar5416IniArray iniModesRxGain;
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200889 struct ar5416IniArray ini_modes_rx_gain_bounds;
Sujith2660b812009-02-09 13:27:26 +0530890 struct ar5416IniArray iniModesTxGain;
Sujith193cd452009-09-18 15:04:07 +0530891 struct ar5416IniArray iniCckfirNormal;
892 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530893 struct ar5416IniArray iniModes_9271_ANI_reg;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530894 struct ar5416IniArray ini_radio_post_sys2ant;
Sujith Manoharan51dbd0a2013-06-18 10:13:42 +0530895 struct ar5416IniArray ini_modes_rxgain_5g_xlna;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530896
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400897 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
898 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
899 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
900 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
901
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530902 u32 intr_gen_timer_trigger;
903 u32 intr_gen_timer_thresh;
904 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400905
906 struct ar9003_txs *ts_ring;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400907 u32 ts_paddr_start;
908 u32 ts_paddr_end;
909 u16 ts_tail;
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530910 u16 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400911
912 u32 bb_watchdog_last_status;
913 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530914 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400915
Felix Fietkau1bf38662010-12-13 08:40:54 +0100916 unsigned int paprd_target_power;
917 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800918 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100919 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800920 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400921 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
922 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400923 /*
924 * Store the permanent value of Reg 0x4004in WARegVal
925 * so we dont have to R/M/W. We should not be reading
926 * this register when in sleep states.
927 */
928 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800929
930 /* Enterprise mode cap */
931 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530932
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530933#ifdef CONFIG_PM_SLEEP
934 u32 wow_event_mask;
935#endif
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530936 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200937 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200938 int (*external_reset)(void);
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100939
940 const struct firmware *eeprom_blob;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700941};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700942
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200943struct ath_bus_ops {
944 enum ath_bus_type ath_bus_type;
945 void (*read_cachesize)(struct ath_common *common, int *csz);
946 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
947 void (*bt_coex_prep)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200948 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200949};
950
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700951static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
952{
953 return &ah->common;
954}
955
956static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
957{
958 return &(ath9k_hw_common(ah)->regulatory);
959}
960
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400961static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
962{
963 return &ah->private_ops;
964}
965
966static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
967{
968 return &ah->ops;
969}
970
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800971static inline u8 get_streams(int mask)
972{
973 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
974}
975
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700976/* Initialization, Detach, Reset */
Sujith285f2dd2010-01-08 10:36:07 +0530977void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700978int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530979int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +0530980 struct ath9k_hw_cal_data *caldata, bool fastcc);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100981int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400982u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700983
Sujith394cf0a2009-02-09 13:26:54 +0530984/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530985void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
986u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
987void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530988 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530989void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530990void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700991
Sujith394cf0a2009-02-09 13:26:54 +0530992/* General Operation */
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200993void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
994 int hw_delay);
Sujith0caa7b12009-02-16 13:23:20 +0530995bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100996void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100997 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530998u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400999u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +01001000 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +05301001 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +05301002void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301003 struct ath9k_channel *chan,
1004 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +05301005u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1006void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1007bool ath9k_hw_phy_disable(struct ath_hw *ah);
1008bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +02001009void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +05301010void ath9k_hw_setopmode(struct ath_hw *ah);
1011void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07001012void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001013u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301014u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1015void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1016void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05301017void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001018void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +05301019u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001020void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301021void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1022void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301023 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001024bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001025
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001026bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001027
Ben Greear462e58f2012-04-12 10:04:00 -07001028#ifdef CONFIG_ATH9K_DEBUGFS
1029void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
1030#else
Ben Greear990e08a2012-04-17 15:19:03 -07001031static inline void ath9k_debug_sync_cause(struct ath_common *common,
1032 u32 sync_cause) {}
Ben Greear462e58f2012-04-12 10:04:00 -07001033#endif
1034
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301035/* Generic hw timer primitives */
1036struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1037 void (*trigger)(void *),
1038 void (*overflow)(void *),
1039 void *arg,
1040 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001041void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1042 struct ath_gen_timer *timer,
1043 u32 timer_next,
1044 u32 timer_period);
1045void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1046
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301047void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1048void ath_gen_timer_isr(struct ath_hw *hw);
1049
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04001050void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04001051
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001052/* PHY */
1053void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1054 u32 *coef_mantissa, u32 *coef_exponent);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001055void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1056 bool test);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001057
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001058/*
1059 * Code Specific to AR5008, AR9001 or AR9002,
1060 * we stuff these here to avoid callbacks for AR9003.
1061 */
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001062int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001063void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001064
Felix Fietkau641d9922010-04-15 17:38:49 -04001065/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001066 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001067 * for older families
1068 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001069void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1070void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1071void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301072void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001073void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1074void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001075 struct ath9k_hw_cal_data *caldata,
1076 int chain);
1077int ar9003_paprd_create_curve(struct ath_hw *ah,
1078 struct ath9k_hw_cal_data *caldata, int chain);
Sujith Manoharan36d29432012-12-10 07:22:35 +05301079void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001080int ar9003_paprd_init_table(struct ath_hw *ah);
1081bool ar9003_paprd_is_done(struct ath_hw *ah);
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05301082bool ar9003_is_paprd_enabled(struct ath_hw *ah);
Felix Fietkau4a8f1992013-01-20 21:55:20 +01001083void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
Felix Fietkau641d9922010-04-15 17:38:49 -04001084
1085/* Hardware family op attach helpers */
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001086int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001087void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1088void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001089
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001090void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1091void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1092
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001093int ar9002_hw_attach_ops(struct ath_hw *ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001094void ar9003_hw_attach_ops(struct ath_hw *ah);
1095
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301096void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Felix Fietkau6790ae72012-06-15 15:25:23 +02001097
Felix Fietkau8eb49802010-10-04 20:09:49 +02001098void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkau95792172010-10-04 20:09:50 +02001099void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001100
Felix Fietkau8a309302011-12-17 16:47:56 +01001101#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301102static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1103{
1104 return ah->btcoex_hw.enabled;
1105}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301106static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1107{
Rajkumar Manoharane1ecad72012-06-18 19:02:38 +05301108 return ah->common.btcoex_enabled &&
1109 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301110
1111}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301112void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Felix Fietkau8a309302011-12-17 16:47:56 +01001113static inline enum ath_btcoex_scheme
1114ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1115{
1116 return ah->btcoex_hw.scheme;
1117}
1118#else
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301119static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1120{
1121 return false;
1122}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301123static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1124{
1125 return false;
1126}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301127static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1128{
1129}
1130static inline enum ath_btcoex_scheme
1131ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1132{
1133 return ATH_BTCOEX_CFG_NONE;
1134}
Sujith Manoharan64ab38d2012-02-22 12:41:52 +05301135#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Felix Fietkau8a309302011-12-17 16:47:56 +01001136
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301137
1138#ifdef CONFIG_PM_SLEEP
1139const char *ath9k_hw_wow_event_to_string(u32 wow_event);
1140void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1141 u8 *user_mask, int pattern_count,
1142 int pattern_len);
1143u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1144void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1145#else
1146static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
1147{
1148 return NULL;
1149}
1150static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1151 u8 *user_pattern,
1152 u8 *user_mask,
1153 int pattern_count,
1154 int pattern_len)
1155{
1156}
1157static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1158{
1159 return 0;
1160}
1161static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1162{
1163}
1164#endif
1165
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001166#define ATH9K_CLOCK_RATE_CCK 22
1167#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1168#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1169#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1170
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001171#endif